Statistics
| Branch: | Revision:

root / tcg / arm / tcg-target.h @ a63b5829

History | View | Annotate | Download (2.7 kB)

1
/*
2
 * Tiny Code Generator for QEMU
3
 *
4
 * Copyright (c) 2008 Fabrice Bellard
5
 * Copyright (c) 2008 Andrzej Zaborowski
6
 *
7
 * Permission is hereby granted, free of charge, to any person obtaining a copy
8
 * of this software and associated documentation files (the "Software"), to deal
9
 * in the Software without restriction, including without limitation the rights
10
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11
 * copies of the Software, and to permit persons to whom the Software is
12
 * furnished to do so, subject to the following conditions:
13
 *
14
 * The above copyright notice and this permission notice shall be included in
15
 * all copies or substantial portions of the Software.
16
 *
17
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23
 * THE SOFTWARE.
24
 */
25
#define TCG_TARGET_ARM 1
26

    
27
#define TCG_TARGET_REG_BITS 32
28
#undef TCG_TARGET_WORDS_BIGENDIAN
29
#undef TCG_TARGET_STACK_GROWSUP
30

    
31
enum {
32
    TCG_REG_R0 = 0,
33
    TCG_REG_R1,
34
    TCG_REG_R2,
35
    TCG_REG_R3,
36
    TCG_REG_R4,
37
    TCG_REG_R5,
38
    TCG_REG_R6,
39
    TCG_REG_R7,
40
    TCG_REG_R8,
41
    TCG_REG_R9,
42
    TCG_REG_R10,
43
    TCG_REG_R11,
44
    TCG_REG_R12,
45
    TCG_REG_R13,
46
    TCG_REG_R14,
47
};
48

    
49
#define TCG_TARGET_NB_REGS 15
50

    
51
#define TCG_CT_CONST_ARM 0x100
52

    
53
/* used for function call generation */
54
#define TCG_REG_CALL_STACK                TCG_REG_R13
55
#define TCG_TARGET_STACK_ALIGN                8
56
#define TCG_TARGET_CALL_STACK_OFFSET        0
57

    
58
/* optional instructions */
59
#define TCG_TARGET_HAS_ext8s_i32
60
#define TCG_TARGET_HAS_ext16s_i32
61
// #define TCG_TARGET_HAS_ext8u_i32
62
// #define TCG_TARGET_HAS_ext16u_i32
63
// #define TCG_TARGET_HAS_bswap16_i32
64
// #define TCG_TARGET_HAS_bswap32_i32
65
#define TCG_TARGET_HAS_not_i32
66
#define TCG_TARGET_HAS_neg_i32
67
// #define TCG_TARGET_HAS_rot_i32
68
#define TCG_TARGET_HAS_andc_i32
69
// #define TCG_TARGET_HAS_orc_i32
70

    
71
#define TCG_TARGET_HAS_GUEST_BASE
72

    
73
enum {
74
    /* Note: must be synced with dyngen-exec.h */
75
    TCG_AREG0 = TCG_REG_R7,
76
};
77

    
78
static inline void flush_icache_range(unsigned long start, unsigned long stop)
79
{
80
#if QEMU_GNUC_PREREQ(4, 1)
81
    __builtin___clear_cache((char *) start, (char *) stop);
82
#else
83
    register unsigned long _beg __asm ("a1") = start;
84
    register unsigned long _end __asm ("a2") = stop;
85
    register unsigned long _flg __asm ("a3") = 0;
86
    __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg));
87
#endif
88
}