Statistics
| Branch: | Revision:

root / target-microblaze / helper.c @ a88790a1

History | View | Annotate | Download (9.5 kB)

1 4acb54ba Edgar E. Iglesias
/*
2 4acb54ba Edgar E. Iglesias
 *  MicroBlaze helper routines.
3 4acb54ba Edgar E. Iglesias
 *
4 4acb54ba Edgar E. Iglesias
 *  Copyright (c) 2009 Edgar E. Iglesias <edgar.iglesias@gmail.com>
5 4acb54ba Edgar E. Iglesias
 *
6 4acb54ba Edgar E. Iglesias
 * This library is free software; you can redistribute it and/or
7 4acb54ba Edgar E. Iglesias
 * modify it under the terms of the GNU Lesser General Public
8 4acb54ba Edgar E. Iglesias
 * License as published by the Free Software Foundation; either
9 4acb54ba Edgar E. Iglesias
 * version 2 of the License, or (at your option) any later version.
10 4acb54ba Edgar E. Iglesias
 *
11 4acb54ba Edgar E. Iglesias
 * This library is distributed in the hope that it will be useful,
12 4acb54ba Edgar E. Iglesias
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 4acb54ba Edgar E. Iglesias
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 4acb54ba Edgar E. Iglesias
 * Lesser General Public License for more details.
15 4acb54ba Edgar E. Iglesias
 *
16 4acb54ba Edgar E. Iglesias
 * You should have received a copy of the GNU Lesser General Public
17 8167ee88 Blue Swirl
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 4acb54ba Edgar E. Iglesias
 */
19 4acb54ba Edgar E. Iglesias
20 4acb54ba Edgar E. Iglesias
#include <stdio.h>
21 4acb54ba Edgar E. Iglesias
#include <string.h>
22 4acb54ba Edgar E. Iglesias
#include <assert.h>
23 4acb54ba Edgar E. Iglesias
24 4acb54ba Edgar E. Iglesias
#include "config.h"
25 4acb54ba Edgar E. Iglesias
#include "cpu.h"
26 4acb54ba Edgar E. Iglesias
#include "exec-all.h"
27 4acb54ba Edgar E. Iglesias
#include "host-utils.h"
28 4acb54ba Edgar E. Iglesias
29 4acb54ba Edgar E. Iglesias
#define D(x)
30 4acb54ba Edgar E. Iglesias
#define DMMU(x)
31 4acb54ba Edgar E. Iglesias
32 4acb54ba Edgar E. Iglesias
#if defined(CONFIG_USER_ONLY)
33 4acb54ba Edgar E. Iglesias
34 4acb54ba Edgar E. Iglesias
void do_interrupt (CPUState *env)
35 4acb54ba Edgar E. Iglesias
{
36 4acb54ba Edgar E. Iglesias
    env->exception_index = -1;
37 4acb54ba Edgar E. Iglesias
    env->regs[14] = env->sregs[SR_PC];
38 4acb54ba Edgar E. Iglesias
}
39 4acb54ba Edgar E. Iglesias
40 4acb54ba Edgar E. Iglesias
int cpu_mb_handle_mmu_fault(CPUState * env, target_ulong address, int rw,
41 4acb54ba Edgar E. Iglesias
                             int mmu_idx, int is_softmmu)
42 4acb54ba Edgar E. Iglesias
{
43 4acb54ba Edgar E. Iglesias
    env->exception_index = 0xaa;
44 4acb54ba Edgar E. Iglesias
    cpu_dump_state(env, stderr, fprintf, 0);
45 4acb54ba Edgar E. Iglesias
    return 1;
46 4acb54ba Edgar E. Iglesias
}
47 4acb54ba Edgar E. Iglesias
48 4acb54ba Edgar E. Iglesias
#else /* !CONFIG_USER_ONLY */
49 4acb54ba Edgar E. Iglesias
50 4acb54ba Edgar E. Iglesias
int cpu_mb_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
51 4acb54ba Edgar E. Iglesias
                               int mmu_idx, int is_softmmu)
52 4acb54ba Edgar E. Iglesias
{
53 4acb54ba Edgar E. Iglesias
    unsigned int hit;
54 4acb54ba Edgar E. Iglesias
    unsigned int mmu_available;
55 4acb54ba Edgar E. Iglesias
    int r = 1;
56 4acb54ba Edgar E. Iglesias
    int prot;
57 4acb54ba Edgar E. Iglesias
58 4acb54ba Edgar E. Iglesias
    mmu_available = 0;
59 4acb54ba Edgar E. Iglesias
    if (env->pvr.regs[0] & PVR0_USE_MMU) {
60 4acb54ba Edgar E. Iglesias
        mmu_available = 1;
61 4acb54ba Edgar E. Iglesias
        if ((env->pvr.regs[0] & PVR0_PVR_FULL_MASK)
62 4acb54ba Edgar E. Iglesias
            && (env->pvr.regs[11] & PVR11_USE_MMU) != PVR11_USE_MMU) {
63 4acb54ba Edgar E. Iglesias
            mmu_available = 0;
64 4acb54ba Edgar E. Iglesias
        }
65 4acb54ba Edgar E. Iglesias
    }
66 4acb54ba Edgar E. Iglesias
67 4acb54ba Edgar E. Iglesias
    /* Translate if the MMU is available and enabled.  */
68 4acb54ba Edgar E. Iglesias
    if (mmu_available && (env->sregs[SR_MSR] & MSR_VM)) {
69 4acb54ba Edgar E. Iglesias
        target_ulong vaddr, paddr;
70 4acb54ba Edgar E. Iglesias
        struct microblaze_mmu_lookup lu;
71 4acb54ba Edgar E. Iglesias
72 4acb54ba Edgar E. Iglesias
        hit = mmu_translate(&env->mmu, &lu, address, rw, mmu_idx);
73 4acb54ba Edgar E. Iglesias
        if (hit) {
74 4acb54ba Edgar E. Iglesias
            vaddr = address & TARGET_PAGE_MASK;
75 4acb54ba Edgar E. Iglesias
            paddr = lu.paddr + vaddr - lu.vaddr;
76 4acb54ba Edgar E. Iglesias
77 4acb54ba Edgar E. Iglesias
            DMMU(qemu_log("MMU map mmu=%d v=%x p=%x prot=%x\n",
78 4acb54ba Edgar E. Iglesias
                     mmu_idx, vaddr, paddr, lu.prot));
79 d4c430a8 Paul Brook
            tlb_set_page(env, vaddr, paddr, lu.prot, mmu_idx, TARGET_PAGE_SIZE);
80 d4c430a8 Paul Brook
            r = 0;
81 4acb54ba Edgar E. Iglesias
        } else {
82 4acb54ba Edgar E. Iglesias
            env->sregs[SR_EAR] = address;
83 21d20636 Edgar E. Iglesias
            DMMU(qemu_log("mmu=%d miss v=%x\n", mmu_idx, address));
84 4acb54ba Edgar E. Iglesias
85 4acb54ba Edgar E. Iglesias
            switch (lu.err) {
86 4acb54ba Edgar E. Iglesias
                case ERR_PROT:
87 4acb54ba Edgar E. Iglesias
                    env->sregs[SR_ESR] = rw == 2 ? 17 : 16;
88 4acb54ba Edgar E. Iglesias
                    env->sregs[SR_ESR] |= (rw == 1) << 10;
89 4acb54ba Edgar E. Iglesias
                    break;
90 4acb54ba Edgar E. Iglesias
                case ERR_MISS:
91 4acb54ba Edgar E. Iglesias
                    env->sregs[SR_ESR] = rw == 2 ? 19 : 18;
92 4acb54ba Edgar E. Iglesias
                    env->sregs[SR_ESR] |= (rw == 1) << 10;
93 4acb54ba Edgar E. Iglesias
                    break;
94 4acb54ba Edgar E. Iglesias
                default:
95 4acb54ba Edgar E. Iglesias
                    abort();
96 4acb54ba Edgar E. Iglesias
                    break;
97 4acb54ba Edgar E. Iglesias
            }
98 4acb54ba Edgar E. Iglesias
99 4acb54ba Edgar E. Iglesias
            if (env->exception_index == EXCP_MMU) {
100 4acb54ba Edgar E. Iglesias
                cpu_abort(env, "recursive faults\n");
101 4acb54ba Edgar E. Iglesias
            }
102 4acb54ba Edgar E. Iglesias
103 4acb54ba Edgar E. Iglesias
            /* TLB miss.  */
104 4acb54ba Edgar E. Iglesias
            env->exception_index = EXCP_MMU;
105 4acb54ba Edgar E. Iglesias
        }
106 4acb54ba Edgar E. Iglesias
    } else {
107 4acb54ba Edgar E. Iglesias
        /* MMU disabled or not available.  */
108 4acb54ba Edgar E. Iglesias
        address &= TARGET_PAGE_MASK;
109 4acb54ba Edgar E. Iglesias
        prot = PAGE_BITS;
110 d4c430a8 Paul Brook
        tlb_set_page(env, address, address, prot, mmu_idx, TARGET_PAGE_SIZE);
111 d4c430a8 Paul Brook
        r = 0;
112 4acb54ba Edgar E. Iglesias
    }
113 4acb54ba Edgar E. Iglesias
    return r;
114 4acb54ba Edgar E. Iglesias
}
115 4acb54ba Edgar E. Iglesias
116 4acb54ba Edgar E. Iglesias
void do_interrupt(CPUState *env)
117 4acb54ba Edgar E. Iglesias
{
118 4acb54ba Edgar E. Iglesias
    uint32_t t;
119 4acb54ba Edgar E. Iglesias
120 4acb54ba Edgar E. Iglesias
    /* IMM flag cannot propagate accross a branch and into the dslot.  */
121 4acb54ba Edgar E. Iglesias
    assert(!((env->iflags & D_FLAG) && (env->iflags & IMM_FLAG)));
122 4acb54ba Edgar E. Iglesias
    assert(!(env->iflags & (DRTI_FLAG | DRTE_FLAG | DRTB_FLAG)));
123 4acb54ba Edgar E. Iglesias
/*    assert(env->sregs[SR_MSR] & (MSR_EE)); Only for HW exceptions.  */
124 4acb54ba Edgar E. Iglesias
    switch (env->exception_index) {
125 cedb936b Edgar E. Iglesias
        case EXCP_HW_EXCP:
126 cedb936b Edgar E. Iglesias
            if (!(env->pvr.regs[0] & PVR0_USE_EXC_MASK)) {
127 cedb936b Edgar E. Iglesias
                qemu_log("Exception raised on system without exceptions!\n");
128 cedb936b Edgar E. Iglesias
                return;
129 cedb936b Edgar E. Iglesias
            }
130 cedb936b Edgar E. Iglesias
131 cedb936b Edgar E. Iglesias
            env->regs[17] = env->sregs[SR_PC] + 4;
132 cedb936b Edgar E. Iglesias
            env->sregs[SR_ESR] &= ~(1 << 12);
133 cedb936b Edgar E. Iglesias
134 cedb936b Edgar E. Iglesias
            /* Exception breaks branch + dslot sequence?  */
135 cedb936b Edgar E. Iglesias
            if (env->iflags & D_FLAG) {
136 cedb936b Edgar E. Iglesias
                env->sregs[SR_ESR] |= 1 << 12 ;
137 cedb936b Edgar E. Iglesias
                env->sregs[SR_BTR] = env->btarget;
138 cedb936b Edgar E. Iglesias
            }
139 cedb936b Edgar E. Iglesias
140 cedb936b Edgar E. Iglesias
            /* Disable the MMU.  */
141 cedb936b Edgar E. Iglesias
            t = (env->sregs[SR_MSR] & (MSR_VM | MSR_UM)) << 1;
142 cedb936b Edgar E. Iglesias
            env->sregs[SR_MSR] &= ~(MSR_VMS | MSR_UMS | MSR_VM | MSR_UM);
143 cedb936b Edgar E. Iglesias
            env->sregs[SR_MSR] |= t;
144 cedb936b Edgar E. Iglesias
            /* Exception in progress.  */
145 cedb936b Edgar E. Iglesias
            env->sregs[SR_MSR] |= MSR_EIP;
146 cedb936b Edgar E. Iglesias
147 cedb936b Edgar E. Iglesias
            qemu_log_mask(CPU_LOG_INT,
148 cedb936b Edgar E. Iglesias
                          "hw exception at pc=%x ear=%x esr=%x iflags=%x\n",
149 cedb936b Edgar E. Iglesias
                          env->sregs[SR_PC], env->sregs[SR_EAR],
150 cedb936b Edgar E. Iglesias
                          env->sregs[SR_ESR], env->iflags);
151 cedb936b Edgar E. Iglesias
            log_cpu_state_mask(CPU_LOG_INT, env, 0);
152 cedb936b Edgar E. Iglesias
            env->iflags &= ~(IMM_FLAG | D_FLAG);
153 cedb936b Edgar E. Iglesias
            env->sregs[SR_PC] = 0x20;
154 cedb936b Edgar E. Iglesias
            break;
155 cedb936b Edgar E. Iglesias
156 4acb54ba Edgar E. Iglesias
        case EXCP_MMU:
157 4acb54ba Edgar E. Iglesias
            env->regs[17] = env->sregs[SR_PC];
158 4acb54ba Edgar E. Iglesias
159 a75cf0c5 Edgar E. Iglesias
            env->sregs[SR_ESR] &= ~(1 << 12);
160 4acb54ba Edgar E. Iglesias
            /* Exception breaks branch + dslot sequence?  */
161 4acb54ba Edgar E. Iglesias
            if (env->iflags & D_FLAG) {
162 4acb54ba Edgar E. Iglesias
                D(qemu_log("D_FLAG set at exception bimm=%d\n", env->bimm));
163 4acb54ba Edgar E. Iglesias
                env->sregs[SR_ESR] |= 1 << 12 ;
164 4acb54ba Edgar E. Iglesias
                env->sregs[SR_BTR] = env->btarget;
165 4acb54ba Edgar E. Iglesias
166 4acb54ba Edgar E. Iglesias
                /* Reexecute the branch.  */
167 4acb54ba Edgar E. Iglesias
                env->regs[17] -= 4;
168 4acb54ba Edgar E. Iglesias
                /* was the branch immprefixed?.  */
169 4acb54ba Edgar E. Iglesias
                if (env->bimm) {
170 4acb54ba Edgar E. Iglesias
                    qemu_log_mask(CPU_LOG_INT,
171 4acb54ba Edgar E. Iglesias
                                  "bimm exception at pc=%x iflags=%x\n",
172 4acb54ba Edgar E. Iglesias
                                  env->sregs[SR_PC], env->iflags);
173 4acb54ba Edgar E. Iglesias
                    env->regs[17] -= 4;
174 4acb54ba Edgar E. Iglesias
                    log_cpu_state_mask(CPU_LOG_INT, env, 0);
175 4acb54ba Edgar E. Iglesias
                }
176 4acb54ba Edgar E. Iglesias
            } else if (env->iflags & IMM_FLAG) {
177 4acb54ba Edgar E. Iglesias
                D(qemu_log("IMM_FLAG set at exception\n"));
178 4acb54ba Edgar E. Iglesias
                env->regs[17] -= 4;
179 4acb54ba Edgar E. Iglesias
            }
180 4acb54ba Edgar E. Iglesias
181 4acb54ba Edgar E. Iglesias
            /* Disable the MMU.  */
182 4acb54ba Edgar E. Iglesias
            t = (env->sregs[SR_MSR] & (MSR_VM | MSR_UM)) << 1;
183 4acb54ba Edgar E. Iglesias
            env->sregs[SR_MSR] &= ~(MSR_VMS | MSR_UMS | MSR_VM | MSR_UM);
184 4acb54ba Edgar E. Iglesias
            env->sregs[SR_MSR] |= t;
185 4acb54ba Edgar E. Iglesias
            /* Exception in progress.  */
186 4acb54ba Edgar E. Iglesias
            env->sregs[SR_MSR] |= MSR_EIP;
187 4acb54ba Edgar E. Iglesias
188 4acb54ba Edgar E. Iglesias
            qemu_log_mask(CPU_LOG_INT,
189 4acb54ba Edgar E. Iglesias
                          "exception at pc=%x ear=%x iflags=%x\n",
190 4acb54ba Edgar E. Iglesias
                          env->sregs[SR_PC], env->sregs[SR_EAR], env->iflags);
191 4acb54ba Edgar E. Iglesias
            log_cpu_state_mask(CPU_LOG_INT, env, 0);
192 4acb54ba Edgar E. Iglesias
            env->iflags &= ~(IMM_FLAG | D_FLAG);
193 4acb54ba Edgar E. Iglesias
            env->sregs[SR_PC] = 0x20;
194 4acb54ba Edgar E. Iglesias
            break;
195 4acb54ba Edgar E. Iglesias
196 4acb54ba Edgar E. Iglesias
        case EXCP_IRQ:
197 4acb54ba Edgar E. Iglesias
            assert(!(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP)));
198 4acb54ba Edgar E. Iglesias
            assert(env->sregs[SR_MSR] & MSR_IE);
199 4acb54ba Edgar E. Iglesias
            assert(!(env->iflags & D_FLAG));
200 4acb54ba Edgar E. Iglesias
201 4acb54ba Edgar E. Iglesias
            t = (env->sregs[SR_MSR] & (MSR_VM | MSR_UM)) << 1;
202 4acb54ba Edgar E. Iglesias
203 4acb54ba Edgar E. Iglesias
#if 0
204 4acb54ba Edgar E. Iglesias
#include "disas.h"
205 4acb54ba Edgar E. Iglesias

206 4acb54ba Edgar E. Iglesias
/* Useful instrumentation when debugging interrupt issues in either
207 4acb54ba Edgar E. Iglesias
   the models or in sw.  */
208 4acb54ba Edgar E. Iglesias
            {
209 4acb54ba Edgar E. Iglesias
                const char *sym;
210 4acb54ba Edgar E. Iglesias

211 4acb54ba Edgar E. Iglesias
                sym = lookup_symbol(env->sregs[SR_PC]);
212 4acb54ba Edgar E. Iglesias
                if (sym
213 4acb54ba Edgar E. Iglesias
                    && (!strcmp("netif_rx", sym)
214 4acb54ba Edgar E. Iglesias
                        || !strcmp("process_backlog", sym))) {
215 4acb54ba Edgar E. Iglesias

216 4acb54ba Edgar E. Iglesias
                    qemu_log(
217 4acb54ba Edgar E. Iglesias
                         "interrupt at pc=%x msr=%x %x iflags=%x sym=%s\n",
218 4acb54ba Edgar E. Iglesias
                         env->sregs[SR_PC], env->sregs[SR_MSR], t, env->iflags,
219 4acb54ba Edgar E. Iglesias
                         sym);
220 4acb54ba Edgar E. Iglesias

221 4acb54ba Edgar E. Iglesias
                    log_cpu_state(env, 0);
222 4acb54ba Edgar E. Iglesias
                }
223 4acb54ba Edgar E. Iglesias
            }
224 4acb54ba Edgar E. Iglesias
#endif
225 4acb54ba Edgar E. Iglesias
            qemu_log_mask(CPU_LOG_INT,
226 4acb54ba Edgar E. Iglesias
                         "interrupt at pc=%x msr=%x %x iflags=%x\n",
227 4acb54ba Edgar E. Iglesias
                         env->sregs[SR_PC], env->sregs[SR_MSR], t, env->iflags);
228 4acb54ba Edgar E. Iglesias
229 4acb54ba Edgar E. Iglesias
            env->sregs[SR_MSR] &= ~(MSR_VMS | MSR_UMS | MSR_VM \
230 4acb54ba Edgar E. Iglesias
                                    | MSR_UM | MSR_IE);
231 4acb54ba Edgar E. Iglesias
            env->sregs[SR_MSR] |= t;
232 4acb54ba Edgar E. Iglesias
233 4acb54ba Edgar E. Iglesias
            env->regs[14] = env->sregs[SR_PC];
234 4acb54ba Edgar E. Iglesias
            env->sregs[SR_PC] = 0x10;
235 4acb54ba Edgar E. Iglesias
            //log_cpu_state_mask(CPU_LOG_INT, env, 0);
236 4acb54ba Edgar E. Iglesias
            break;
237 4acb54ba Edgar E. Iglesias
238 4acb54ba Edgar E. Iglesias
        case EXCP_BREAK:
239 4acb54ba Edgar E. Iglesias
        case EXCP_HW_BREAK:
240 4acb54ba Edgar E. Iglesias
            assert(!(env->iflags & IMM_FLAG));
241 4acb54ba Edgar E. Iglesias
            assert(!(env->iflags & D_FLAG));
242 4acb54ba Edgar E. Iglesias
            t = (env->sregs[SR_MSR] & (MSR_VM | MSR_UM)) << 1;
243 4acb54ba Edgar E. Iglesias
            qemu_log_mask(CPU_LOG_INT,
244 4acb54ba Edgar E. Iglesias
                        "break at pc=%x msr=%x %x iflags=%x\n",
245 4acb54ba Edgar E. Iglesias
                        env->sregs[SR_PC], env->sregs[SR_MSR], t, env->iflags);
246 4acb54ba Edgar E. Iglesias
            log_cpu_state_mask(CPU_LOG_INT, env, 0);
247 4acb54ba Edgar E. Iglesias
            env->sregs[SR_MSR] &= ~(MSR_VMS | MSR_UMS | MSR_VM | MSR_UM);
248 4acb54ba Edgar E. Iglesias
            env->sregs[SR_MSR] |= t;
249 4acb54ba Edgar E. Iglesias
            env->sregs[SR_MSR] |= MSR_BIP;
250 4acb54ba Edgar E. Iglesias
            if (env->exception_index == EXCP_HW_BREAK) {
251 4acb54ba Edgar E. Iglesias
                env->regs[16] = env->sregs[SR_PC];
252 4acb54ba Edgar E. Iglesias
                env->sregs[SR_MSR] |= MSR_BIP;
253 4acb54ba Edgar E. Iglesias
                env->sregs[SR_PC] = 0x18;
254 4acb54ba Edgar E. Iglesias
            } else
255 4acb54ba Edgar E. Iglesias
                env->sregs[SR_PC] = env->btarget;
256 4acb54ba Edgar E. Iglesias
            break;
257 4acb54ba Edgar E. Iglesias
        default:
258 4acb54ba Edgar E. Iglesias
            cpu_abort(env, "unhandled exception type=%d\n",
259 4acb54ba Edgar E. Iglesias
                      env->exception_index);
260 4acb54ba Edgar E. Iglesias
            break;
261 4acb54ba Edgar E. Iglesias
    }
262 4acb54ba Edgar E. Iglesias
}
263 4acb54ba Edgar E. Iglesias
264 c227f099 Anthony Liguori
target_phys_addr_t cpu_get_phys_page_debug(CPUState * env, target_ulong addr)
265 4acb54ba Edgar E. Iglesias
{
266 4acb54ba Edgar E. Iglesias
    target_ulong vaddr, paddr = 0;
267 4acb54ba Edgar E. Iglesias
    struct microblaze_mmu_lookup lu;
268 4acb54ba Edgar E. Iglesias
    unsigned int hit;
269 4acb54ba Edgar E. Iglesias
270 4acb54ba Edgar E. Iglesias
    if (env->sregs[SR_MSR] & MSR_VM) {
271 4acb54ba Edgar E. Iglesias
        hit = mmu_translate(&env->mmu, &lu, addr, 0, 0);
272 4acb54ba Edgar E. Iglesias
        if (hit) {
273 4acb54ba Edgar E. Iglesias
            vaddr = addr & TARGET_PAGE_MASK;
274 4acb54ba Edgar E. Iglesias
            paddr = lu.paddr + vaddr - lu.vaddr;
275 4acb54ba Edgar E. Iglesias
        } else
276 4acb54ba Edgar E. Iglesias
            paddr = 0; /* ???.  */
277 4acb54ba Edgar E. Iglesias
    } else
278 4acb54ba Edgar E. Iglesias
        paddr = addr & TARGET_PAGE_MASK;
279 4acb54ba Edgar E. Iglesias
280 4acb54ba Edgar E. Iglesias
    return paddr;
281 4acb54ba Edgar E. Iglesias
}
282 4acb54ba Edgar E. Iglesias
#endif