Statistics
| Branch: | Revision:

root / target-ppc / helper.c @ b068d6a7

History | View | Annotate | Download (92.5 kB)

1 79aceca5 bellard
/*
2 3fc6c082 bellard
 *  PowerPC emulation helpers for qemu.
3 5fafdf24 ths
 *
4 76a66253 j_mayer
 *  Copyright (c) 2003-2007 Jocelyn Mayer
5 79aceca5 bellard
 *
6 79aceca5 bellard
 * This library is free software; you can redistribute it and/or
7 79aceca5 bellard
 * modify it under the terms of the GNU Lesser General Public
8 79aceca5 bellard
 * License as published by the Free Software Foundation; either
9 79aceca5 bellard
 * version 2 of the License, or (at your option) any later version.
10 79aceca5 bellard
 *
11 79aceca5 bellard
 * This library is distributed in the hope that it will be useful,
12 79aceca5 bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 79aceca5 bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 79aceca5 bellard
 * Lesser General Public License for more details.
15 79aceca5 bellard
 *
16 79aceca5 bellard
 * You should have received a copy of the GNU Lesser General Public
17 79aceca5 bellard
 * License along with this library; if not, write to the Free Software
18 79aceca5 bellard
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19 79aceca5 bellard
 */
20 fdabc366 bellard
#include <stdarg.h>
21 fdabc366 bellard
#include <stdlib.h>
22 fdabc366 bellard
#include <stdio.h>
23 fdabc366 bellard
#include <string.h>
24 fdabc366 bellard
#include <inttypes.h>
25 fdabc366 bellard
#include <signal.h>
26 fdabc366 bellard
#include <assert.h>
27 fdabc366 bellard
28 fdabc366 bellard
#include "cpu.h"
29 fdabc366 bellard
#include "exec-all.h"
30 9a64fbe4 bellard
31 9a64fbe4 bellard
//#define DEBUG_MMU
32 9a64fbe4 bellard
//#define DEBUG_BATS
33 76a66253 j_mayer
//#define DEBUG_SOFTWARE_TLB
34 9a64fbe4 bellard
//#define DEBUG_EXCEPTIONS
35 fdabc366 bellard
//#define FLUSH_ALL_TLBS
36 9a64fbe4 bellard
37 9a64fbe4 bellard
/*****************************************************************************/
38 3fc6c082 bellard
/* PowerPC MMU emulation */
39 a541f297 bellard
40 d9bce9d9 j_mayer
#if defined(CONFIG_USER_ONLY)
41 e96efcfc j_mayer
int cpu_ppc_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
42 24741ef3 bellard
                              int is_user, int is_softmmu)
43 24741ef3 bellard
{
44 24741ef3 bellard
    int exception, error_code;
45 d9bce9d9 j_mayer
46 24741ef3 bellard
    if (rw == 2) {
47 e1833e1f j_mayer
        exception = POWERPC_EXCP_ISI;
48 8f793433 j_mayer
        error_code = 0x40000000;
49 24741ef3 bellard
    } else {
50 e1833e1f j_mayer
        exception = POWERPC_EXCP_DSI;
51 8f793433 j_mayer
        error_code = 0x40000000;
52 24741ef3 bellard
        if (rw)
53 24741ef3 bellard
            error_code |= 0x02000000;
54 24741ef3 bellard
        env->spr[SPR_DAR] = address;
55 24741ef3 bellard
        env->spr[SPR_DSISR] = error_code;
56 24741ef3 bellard
    }
57 24741ef3 bellard
    env->exception_index = exception;
58 24741ef3 bellard
    env->error_code = error_code;
59 76a66253 j_mayer
60 24741ef3 bellard
    return 1;
61 24741ef3 bellard
}
62 76a66253 j_mayer
63 9b3c35e0 j_mayer
target_phys_addr_t cpu_get_phys_page_debug (CPUState *env, target_ulong addr)
64 24741ef3 bellard
{
65 24741ef3 bellard
    return addr;
66 24741ef3 bellard
}
67 36081602 j_mayer
68 24741ef3 bellard
#else
69 76a66253 j_mayer
/* Common routines used by software and hardware TLBs emulation */
70 b068d6a7 j_mayer
static always_inline int pte_is_valid (target_ulong pte0)
71 76a66253 j_mayer
{
72 76a66253 j_mayer
    return pte0 & 0x80000000 ? 1 : 0;
73 76a66253 j_mayer
}
74 76a66253 j_mayer
75 b068d6a7 j_mayer
static always_inline void pte_invalidate (target_ulong *pte0)
76 76a66253 j_mayer
{
77 76a66253 j_mayer
    *pte0 &= ~0x80000000;
78 76a66253 j_mayer
}
79 76a66253 j_mayer
80 caa4039c j_mayer
#if defined(TARGET_PPC64)
81 b068d6a7 j_mayer
static always_inline int pte64_is_valid (target_ulong pte0)
82 caa4039c j_mayer
{
83 caa4039c j_mayer
    return pte0 & 0x0000000000000001ULL ? 1 : 0;
84 caa4039c j_mayer
}
85 caa4039c j_mayer
86 b068d6a7 j_mayer
static always_inline void pte64_invalidate (target_ulong *pte0)
87 caa4039c j_mayer
{
88 caa4039c j_mayer
    *pte0 &= ~0x0000000000000001ULL;
89 caa4039c j_mayer
}
90 caa4039c j_mayer
#endif
91 caa4039c j_mayer
92 76a66253 j_mayer
#define PTE_PTEM_MASK 0x7FFFFFBF
93 76a66253 j_mayer
#define PTE_CHECK_MASK (TARGET_PAGE_MASK | 0x7B)
94 caa4039c j_mayer
#if defined(TARGET_PPC64)
95 caa4039c j_mayer
#define PTE64_PTEM_MASK 0xFFFFFFFFFFFFFF80ULL
96 caa4039c j_mayer
#define PTE64_CHECK_MASK (TARGET_PAGE_MASK | 0x7F)
97 caa4039c j_mayer
#endif
98 76a66253 j_mayer
99 b068d6a7 j_mayer
static always_inline int _pte_check (mmu_ctx_t *ctx, int is_64b,
100 b068d6a7 j_mayer
                                     target_ulong pte0, target_ulong pte1,
101 b068d6a7 j_mayer
                                     int h, int rw)
102 76a66253 j_mayer
{
103 caa4039c j_mayer
    target_ulong ptem, mmask;
104 caa4039c j_mayer
    int access, ret, pteh, ptev;
105 76a66253 j_mayer
106 76a66253 j_mayer
    access = 0;
107 76a66253 j_mayer
    ret = -1;
108 76a66253 j_mayer
    /* Check validity and table match */
109 caa4039c j_mayer
#if defined(TARGET_PPC64)
110 caa4039c j_mayer
    if (is_64b) {
111 caa4039c j_mayer
        ptev = pte64_is_valid(pte0);
112 caa4039c j_mayer
        pteh = (pte0 >> 1) & 1;
113 caa4039c j_mayer
    } else
114 caa4039c j_mayer
#endif
115 caa4039c j_mayer
    {
116 caa4039c j_mayer
        ptev = pte_is_valid(pte0);
117 caa4039c j_mayer
        pteh = (pte0 >> 6) & 1;
118 caa4039c j_mayer
    }
119 caa4039c j_mayer
    if (ptev && h == pteh) {
120 76a66253 j_mayer
        /* Check vsid & api */
121 caa4039c j_mayer
#if defined(TARGET_PPC64)
122 caa4039c j_mayer
        if (is_64b) {
123 caa4039c j_mayer
            ptem = pte0 & PTE64_PTEM_MASK;
124 caa4039c j_mayer
            mmask = PTE64_CHECK_MASK;
125 caa4039c j_mayer
        } else
126 caa4039c j_mayer
#endif
127 caa4039c j_mayer
        {
128 caa4039c j_mayer
            ptem = pte0 & PTE_PTEM_MASK;
129 caa4039c j_mayer
            mmask = PTE_CHECK_MASK;
130 caa4039c j_mayer
        }
131 caa4039c j_mayer
        if (ptem == ctx->ptem) {
132 76a66253 j_mayer
            if (ctx->raddr != (target_ulong)-1) {
133 76a66253 j_mayer
                /* all matches should have equal RPN, WIMG & PP */
134 caa4039c j_mayer
                if ((ctx->raddr & mmask) != (pte1 & mmask)) {
135 caa4039c j_mayer
                    if (loglevel != 0)
136 76a66253 j_mayer
                        fprintf(logfile, "Bad RPN/WIMG/PP\n");
137 76a66253 j_mayer
                    return -3;
138 76a66253 j_mayer
                }
139 76a66253 j_mayer
            }
140 76a66253 j_mayer
            /* Compute access rights */
141 76a66253 j_mayer
            if (ctx->key == 0) {
142 76a66253 j_mayer
                access = PAGE_READ;
143 76a66253 j_mayer
                if ((pte1 & 0x00000003) != 0x3)
144 76a66253 j_mayer
                    access |= PAGE_WRITE;
145 76a66253 j_mayer
            } else {
146 76a66253 j_mayer
                switch (pte1 & 0x00000003) {
147 76a66253 j_mayer
                case 0x0:
148 76a66253 j_mayer
                    access = 0;
149 76a66253 j_mayer
                    break;
150 76a66253 j_mayer
                case 0x1:
151 76a66253 j_mayer
                case 0x3:
152 76a66253 j_mayer
                    access = PAGE_READ;
153 76a66253 j_mayer
                    break;
154 76a66253 j_mayer
                case 0x2:
155 76a66253 j_mayer
                    access = PAGE_READ | PAGE_WRITE;
156 76a66253 j_mayer
                    break;
157 76a66253 j_mayer
                }
158 76a66253 j_mayer
            }
159 76a66253 j_mayer
            /* Keep the matching PTE informations */
160 76a66253 j_mayer
            ctx->raddr = pte1;
161 76a66253 j_mayer
            ctx->prot = access;
162 76a66253 j_mayer
            if ((rw == 0 && (access & PAGE_READ)) ||
163 76a66253 j_mayer
                (rw == 1 && (access & PAGE_WRITE))) {
164 76a66253 j_mayer
                /* Access granted */
165 76a66253 j_mayer
#if defined (DEBUG_MMU)
166 4a057712 j_mayer
                if (loglevel != 0)
167 76a66253 j_mayer
                    fprintf(logfile, "PTE access granted !\n");
168 76a66253 j_mayer
#endif
169 76a66253 j_mayer
                ret = 0;
170 76a66253 j_mayer
            } else {
171 76a66253 j_mayer
                /* Access right violation */
172 76a66253 j_mayer
#if defined (DEBUG_MMU)
173 4a057712 j_mayer
                if (loglevel != 0)
174 76a66253 j_mayer
                    fprintf(logfile, "PTE access rejected\n");
175 76a66253 j_mayer
#endif
176 76a66253 j_mayer
                ret = -2;
177 76a66253 j_mayer
            }
178 76a66253 j_mayer
        }
179 76a66253 j_mayer
    }
180 76a66253 j_mayer
181 76a66253 j_mayer
    return ret;
182 76a66253 j_mayer
}
183 76a66253 j_mayer
184 caa4039c j_mayer
static int pte32_check (mmu_ctx_t *ctx,
185 caa4039c j_mayer
                        target_ulong pte0, target_ulong pte1, int h, int rw)
186 caa4039c j_mayer
{
187 caa4039c j_mayer
    return _pte_check(ctx, 0, pte0, pte1, h, rw);
188 caa4039c j_mayer
}
189 caa4039c j_mayer
190 caa4039c j_mayer
#if defined(TARGET_PPC64)
191 caa4039c j_mayer
static int pte64_check (mmu_ctx_t *ctx,
192 caa4039c j_mayer
                        target_ulong pte0, target_ulong pte1, int h, int rw)
193 caa4039c j_mayer
{
194 caa4039c j_mayer
    return _pte_check(ctx, 1, pte0, pte1, h, rw);
195 caa4039c j_mayer
}
196 caa4039c j_mayer
#endif
197 caa4039c j_mayer
198 76a66253 j_mayer
static int pte_update_flags (mmu_ctx_t *ctx, target_ulong *pte1p,
199 76a66253 j_mayer
                             int ret, int rw)
200 76a66253 j_mayer
{
201 76a66253 j_mayer
    int store = 0;
202 76a66253 j_mayer
203 76a66253 j_mayer
    /* Update page flags */
204 76a66253 j_mayer
    if (!(*pte1p & 0x00000100)) {
205 76a66253 j_mayer
        /* Update accessed flag */
206 76a66253 j_mayer
        *pte1p |= 0x00000100;
207 76a66253 j_mayer
        store = 1;
208 76a66253 j_mayer
    }
209 76a66253 j_mayer
    if (!(*pte1p & 0x00000080)) {
210 76a66253 j_mayer
        if (rw == 1 && ret == 0) {
211 76a66253 j_mayer
            /* Update changed flag */
212 76a66253 j_mayer
            *pte1p |= 0x00000080;
213 76a66253 j_mayer
            store = 1;
214 76a66253 j_mayer
        } else {
215 76a66253 j_mayer
            /* Force page fault for first write access */
216 76a66253 j_mayer
            ctx->prot &= ~PAGE_WRITE;
217 76a66253 j_mayer
        }
218 76a66253 j_mayer
    }
219 76a66253 j_mayer
220 76a66253 j_mayer
    return store;
221 76a66253 j_mayer
}
222 76a66253 j_mayer
223 76a66253 j_mayer
/* Software driven TLB helpers */
224 76a66253 j_mayer
static int ppc6xx_tlb_getnum (CPUState *env, target_ulong eaddr,
225 76a66253 j_mayer
                              int way, int is_code)
226 76a66253 j_mayer
{
227 76a66253 j_mayer
    int nr;
228 76a66253 j_mayer
229 76a66253 j_mayer
    /* Select TLB num in a way from address */
230 76a66253 j_mayer
    nr = (eaddr >> TARGET_PAGE_BITS) & (env->tlb_per_way - 1);
231 76a66253 j_mayer
    /* Select TLB way */
232 76a66253 j_mayer
    nr += env->tlb_per_way * way;
233 76a66253 j_mayer
    /* 6xx have separate TLBs for instructions and data */
234 76a66253 j_mayer
    if (is_code && env->id_tlbs == 1)
235 76a66253 j_mayer
        nr += env->nb_tlb;
236 76a66253 j_mayer
237 76a66253 j_mayer
    return nr;
238 76a66253 j_mayer
}
239 76a66253 j_mayer
240 daf4f96e j_mayer
static void ppc6xx_tlb_invalidate_all (CPUState *env)
241 76a66253 j_mayer
{
242 1d0a48fb j_mayer
    ppc6xx_tlb_t *tlb;
243 76a66253 j_mayer
    int nr, max;
244 76a66253 j_mayer
245 76a66253 j_mayer
#if defined (DEBUG_SOFTWARE_TLB) && 0
246 76a66253 j_mayer
    if (loglevel != 0) {
247 76a66253 j_mayer
        fprintf(logfile, "Invalidate all TLBs\n");
248 76a66253 j_mayer
    }
249 76a66253 j_mayer
#endif
250 76a66253 j_mayer
    /* Invalidate all defined software TLB */
251 76a66253 j_mayer
    max = env->nb_tlb;
252 76a66253 j_mayer
    if (env->id_tlbs == 1)
253 76a66253 j_mayer
        max *= 2;
254 76a66253 j_mayer
    for (nr = 0; nr < max; nr++) {
255 1d0a48fb j_mayer
        tlb = &env->tlb[nr].tlb6;
256 76a66253 j_mayer
        pte_invalidate(&tlb->pte0);
257 76a66253 j_mayer
    }
258 76a66253 j_mayer
    tlb_flush(env, 1);
259 76a66253 j_mayer
}
260 76a66253 j_mayer
261 b068d6a7 j_mayer
static always_inline void __ppc6xx_tlb_invalidate_virt (CPUState *env,
262 b068d6a7 j_mayer
                                                        target_ulong eaddr,
263 b068d6a7 j_mayer
                                                        int is_code,
264 b068d6a7 j_mayer
                                                        int match_epn)
265 76a66253 j_mayer
{
266 4a057712 j_mayer
#if !defined(FLUSH_ALL_TLBS)
267 1d0a48fb j_mayer
    ppc6xx_tlb_t *tlb;
268 76a66253 j_mayer
    int way, nr;
269 76a66253 j_mayer
270 76a66253 j_mayer
    /* Invalidate ITLB + DTLB, all ways */
271 76a66253 j_mayer
    for (way = 0; way < env->nb_ways; way++) {
272 76a66253 j_mayer
        nr = ppc6xx_tlb_getnum(env, eaddr, way, is_code);
273 1d0a48fb j_mayer
        tlb = &env->tlb[nr].tlb6;
274 76a66253 j_mayer
        if (pte_is_valid(tlb->pte0) && (match_epn == 0 || eaddr == tlb->EPN)) {
275 76a66253 j_mayer
#if defined (DEBUG_SOFTWARE_TLB)
276 76a66253 j_mayer
            if (loglevel != 0) {
277 1b9eb036 j_mayer
                fprintf(logfile, "TLB invalidate %d/%d " ADDRX "\n",
278 76a66253 j_mayer
                        nr, env->nb_tlb, eaddr);
279 76a66253 j_mayer
            }
280 76a66253 j_mayer
#endif
281 76a66253 j_mayer
            pte_invalidate(&tlb->pte0);
282 76a66253 j_mayer
            tlb_flush_page(env, tlb->EPN);
283 76a66253 j_mayer
        }
284 76a66253 j_mayer
    }
285 76a66253 j_mayer
#else
286 76a66253 j_mayer
    /* XXX: PowerPC specification say this is valid as well */
287 76a66253 j_mayer
    ppc6xx_tlb_invalidate_all(env);
288 76a66253 j_mayer
#endif
289 76a66253 j_mayer
}
290 76a66253 j_mayer
291 daf4f96e j_mayer
static void ppc6xx_tlb_invalidate_virt (CPUState *env, target_ulong eaddr,
292 daf4f96e j_mayer
                                        int is_code)
293 76a66253 j_mayer
{
294 76a66253 j_mayer
    __ppc6xx_tlb_invalidate_virt(env, eaddr, is_code, 0);
295 76a66253 j_mayer
}
296 76a66253 j_mayer
297 76a66253 j_mayer
void ppc6xx_tlb_store (CPUState *env, target_ulong EPN, int way, int is_code,
298 76a66253 j_mayer
                       target_ulong pte0, target_ulong pte1)
299 76a66253 j_mayer
{
300 1d0a48fb j_mayer
    ppc6xx_tlb_t *tlb;
301 76a66253 j_mayer
    int nr;
302 76a66253 j_mayer
303 76a66253 j_mayer
    nr = ppc6xx_tlb_getnum(env, EPN, way, is_code);
304 1d0a48fb j_mayer
    tlb = &env->tlb[nr].tlb6;
305 76a66253 j_mayer
#if defined (DEBUG_SOFTWARE_TLB)
306 76a66253 j_mayer
    if (loglevel != 0) {
307 5fafdf24 ths
        fprintf(logfile, "Set TLB %d/%d EPN " ADDRX " PTE0 " ADDRX
308 1b9eb036 j_mayer
                " PTE1 " ADDRX "\n", nr, env->nb_tlb, EPN, pte0, pte1);
309 76a66253 j_mayer
    }
310 76a66253 j_mayer
#endif
311 76a66253 j_mayer
    /* Invalidate any pending reference in Qemu for this virtual address */
312 76a66253 j_mayer
    __ppc6xx_tlb_invalidate_virt(env, EPN, is_code, 1);
313 76a66253 j_mayer
    tlb->pte0 = pte0;
314 76a66253 j_mayer
    tlb->pte1 = pte1;
315 76a66253 j_mayer
    tlb->EPN = EPN;
316 76a66253 j_mayer
    /* Store last way for LRU mechanism */
317 76a66253 j_mayer
    env->last_way = way;
318 76a66253 j_mayer
}
319 76a66253 j_mayer
320 76a66253 j_mayer
static int ppc6xx_tlb_check (CPUState *env, mmu_ctx_t *ctx,
321 76a66253 j_mayer
                             target_ulong eaddr, int rw, int access_type)
322 76a66253 j_mayer
{
323 1d0a48fb j_mayer
    ppc6xx_tlb_t *tlb;
324 76a66253 j_mayer
    int nr, best, way;
325 76a66253 j_mayer
    int ret;
326 d9bce9d9 j_mayer
327 76a66253 j_mayer
    best = -1;
328 76a66253 j_mayer
    ret = -1; /* No TLB found */
329 76a66253 j_mayer
    for (way = 0; way < env->nb_ways; way++) {
330 76a66253 j_mayer
        nr = ppc6xx_tlb_getnum(env, eaddr, way,
331 76a66253 j_mayer
                               access_type == ACCESS_CODE ? 1 : 0);
332 1d0a48fb j_mayer
        tlb = &env->tlb[nr].tlb6;
333 76a66253 j_mayer
        /* This test "emulates" the PTE index match for hardware TLBs */
334 76a66253 j_mayer
        if ((eaddr & TARGET_PAGE_MASK) != tlb->EPN) {
335 76a66253 j_mayer
#if defined (DEBUG_SOFTWARE_TLB)
336 76a66253 j_mayer
            if (loglevel != 0) {
337 1b9eb036 j_mayer
                fprintf(logfile, "TLB %d/%d %s [" ADDRX " " ADDRX
338 1b9eb036 j_mayer
                        "] <> " ADDRX "\n",
339 76a66253 j_mayer
                        nr, env->nb_tlb,
340 76a66253 j_mayer
                        pte_is_valid(tlb->pte0) ? "valid" : "inval",
341 76a66253 j_mayer
                        tlb->EPN, tlb->EPN + TARGET_PAGE_SIZE, eaddr);
342 76a66253 j_mayer
            }
343 76a66253 j_mayer
#endif
344 76a66253 j_mayer
            continue;
345 76a66253 j_mayer
        }
346 76a66253 j_mayer
#if defined (DEBUG_SOFTWARE_TLB)
347 76a66253 j_mayer
        if (loglevel != 0) {
348 1b9eb036 j_mayer
            fprintf(logfile, "TLB %d/%d %s " ADDRX " <> " ADDRX " " ADDRX
349 1b9eb036 j_mayer
                    " %c %c\n",
350 76a66253 j_mayer
                    nr, env->nb_tlb,
351 76a66253 j_mayer
                    pte_is_valid(tlb->pte0) ? "valid" : "inval",
352 76a66253 j_mayer
                    tlb->EPN, eaddr, tlb->pte1,
353 76a66253 j_mayer
                    rw ? 'S' : 'L', access_type == ACCESS_CODE ? 'I' : 'D');
354 76a66253 j_mayer
        }
355 76a66253 j_mayer
#endif
356 caa4039c j_mayer
        switch (pte32_check(ctx, tlb->pte0, tlb->pte1, 0, rw)) {
357 76a66253 j_mayer
        case -3:
358 76a66253 j_mayer
            /* TLB inconsistency */
359 76a66253 j_mayer
            return -1;
360 76a66253 j_mayer
        case -2:
361 76a66253 j_mayer
            /* Access violation */
362 76a66253 j_mayer
            ret = -2;
363 76a66253 j_mayer
            best = nr;
364 76a66253 j_mayer
            break;
365 76a66253 j_mayer
        case -1:
366 76a66253 j_mayer
        default:
367 76a66253 j_mayer
            /* No match */
368 76a66253 j_mayer
            break;
369 76a66253 j_mayer
        case 0:
370 76a66253 j_mayer
            /* access granted */
371 76a66253 j_mayer
            /* XXX: we should go on looping to check all TLBs consistency
372 76a66253 j_mayer
             *      but we can speed-up the whole thing as the
373 76a66253 j_mayer
             *      result would be undefined if TLBs are not consistent.
374 76a66253 j_mayer
             */
375 76a66253 j_mayer
            ret = 0;
376 76a66253 j_mayer
            best = nr;
377 76a66253 j_mayer
            goto done;
378 76a66253 j_mayer
        }
379 76a66253 j_mayer
    }
380 76a66253 j_mayer
    if (best != -1) {
381 76a66253 j_mayer
    done:
382 76a66253 j_mayer
#if defined (DEBUG_SOFTWARE_TLB)
383 4a057712 j_mayer
        if (loglevel != 0) {
384 76a66253 j_mayer
            fprintf(logfile, "found TLB at addr 0x%08lx prot=0x%01x ret=%d\n",
385 76a66253 j_mayer
                    ctx->raddr & TARGET_PAGE_MASK, ctx->prot, ret);
386 76a66253 j_mayer
        }
387 76a66253 j_mayer
#endif
388 76a66253 j_mayer
        /* Update page flags */
389 1d0a48fb j_mayer
        pte_update_flags(ctx, &env->tlb[best].tlb6.pte1, ret, rw);
390 76a66253 j_mayer
    }
391 76a66253 j_mayer
392 76a66253 j_mayer
    return ret;
393 76a66253 j_mayer
}
394 76a66253 j_mayer
395 9a64fbe4 bellard
/* Perform BAT hit & translation */
396 76a66253 j_mayer
static int get_bat (CPUState *env, mmu_ctx_t *ctx,
397 76a66253 j_mayer
                    target_ulong virtual, int rw, int type)
398 9a64fbe4 bellard
{
399 76a66253 j_mayer
    target_ulong *BATlt, *BATut, *BATu, *BATl;
400 76a66253 j_mayer
    target_ulong base, BEPIl, BEPIu, bl;
401 9a64fbe4 bellard
    int i;
402 9a64fbe4 bellard
    int ret = -1;
403 9a64fbe4 bellard
404 9a64fbe4 bellard
#if defined (DEBUG_BATS)
405 4a057712 j_mayer
    if (loglevel != 0) {
406 1b9eb036 j_mayer
        fprintf(logfile, "%s: %cBAT v 0x" ADDRX "\n", __func__,
407 76a66253 j_mayer
                type == ACCESS_CODE ? 'I' : 'D', virtual);
408 9a64fbe4 bellard
    }
409 9a64fbe4 bellard
#endif
410 9a64fbe4 bellard
    switch (type) {
411 9a64fbe4 bellard
    case ACCESS_CODE:
412 9a64fbe4 bellard
        BATlt = env->IBAT[1];
413 9a64fbe4 bellard
        BATut = env->IBAT[0];
414 9a64fbe4 bellard
        break;
415 9a64fbe4 bellard
    default:
416 9a64fbe4 bellard
        BATlt = env->DBAT[1];
417 9a64fbe4 bellard
        BATut = env->DBAT[0];
418 9a64fbe4 bellard
        break;
419 9a64fbe4 bellard
    }
420 9a64fbe4 bellard
#if defined (DEBUG_BATS)
421 4a057712 j_mayer
    if (loglevel != 0) {
422 1b9eb036 j_mayer
        fprintf(logfile, "%s...: %cBAT v 0x" ADDRX "\n", __func__,
423 76a66253 j_mayer
                type == ACCESS_CODE ? 'I' : 'D', virtual);
424 9a64fbe4 bellard
    }
425 9a64fbe4 bellard
#endif
426 9a64fbe4 bellard
    base = virtual & 0xFFFC0000;
427 9a64fbe4 bellard
    for (i = 0; i < 4; i++) {
428 9a64fbe4 bellard
        BATu = &BATut[i];
429 9a64fbe4 bellard
        BATl = &BATlt[i];
430 9a64fbe4 bellard
        BEPIu = *BATu & 0xF0000000;
431 9a64fbe4 bellard
        BEPIl = *BATu & 0x0FFE0000;
432 9a64fbe4 bellard
        bl = (*BATu & 0x00001FFC) << 15;
433 9a64fbe4 bellard
#if defined (DEBUG_BATS)
434 4a057712 j_mayer
        if (loglevel != 0) {
435 5fafdf24 ths
            fprintf(logfile, "%s: %cBAT%d v 0x" ADDRX " BATu 0x" ADDRX
436 1b9eb036 j_mayer
                    " BATl 0x" ADDRX "\n",
437 9a64fbe4 bellard
                    __func__, type == ACCESS_CODE ? 'I' : 'D', i, virtual,
438 9a64fbe4 bellard
                    *BATu, *BATl);
439 9a64fbe4 bellard
        }
440 9a64fbe4 bellard
#endif
441 9a64fbe4 bellard
        if ((virtual & 0xF0000000) == BEPIu &&
442 9a64fbe4 bellard
            ((virtual & 0x0FFE0000) & ~bl) == BEPIl) {
443 9a64fbe4 bellard
            /* BAT matches */
444 9a64fbe4 bellard
            if ((msr_pr == 0 && (*BATu & 0x00000002)) ||
445 9a64fbe4 bellard
                (msr_pr == 1 && (*BATu & 0x00000001))) {
446 9a64fbe4 bellard
                /* Get physical address */
447 76a66253 j_mayer
                ctx->raddr = (*BATl & 0xF0000000) |
448 9a64fbe4 bellard
                    ((virtual & 0x0FFE0000 & bl) | (*BATl & 0x0FFE0000)) |
449 a541f297 bellard
                    (virtual & 0x0001F000);
450 9a64fbe4 bellard
                if (*BATl & 0x00000001)
451 76a66253 j_mayer
                    ctx->prot = PAGE_READ;
452 9a64fbe4 bellard
                if (*BATl & 0x00000002)
453 76a66253 j_mayer
                    ctx->prot = PAGE_WRITE | PAGE_READ;
454 9a64fbe4 bellard
#if defined (DEBUG_BATS)
455 4a057712 j_mayer
                if (loglevel != 0) {
456 4a057712 j_mayer
                    fprintf(logfile, "BAT %d match: r 0x" PADDRX
457 1b9eb036 j_mayer
                            " prot=%c%c\n",
458 76a66253 j_mayer
                            i, ctx->raddr, ctx->prot & PAGE_READ ? 'R' : '-',
459 76a66253 j_mayer
                            ctx->prot & PAGE_WRITE ? 'W' : '-');
460 9a64fbe4 bellard
                }
461 9a64fbe4 bellard
#endif
462 9a64fbe4 bellard
                ret = 0;
463 9a64fbe4 bellard
                break;
464 9a64fbe4 bellard
            }
465 9a64fbe4 bellard
        }
466 9a64fbe4 bellard
    }
467 9a64fbe4 bellard
    if (ret < 0) {
468 9a64fbe4 bellard
#if defined (DEBUG_BATS)
469 4a057712 j_mayer
        if (loglevel != 0) {
470 4a057712 j_mayer
            fprintf(logfile, "no BAT match for 0x" ADDRX ":\n", virtual);
471 4a057712 j_mayer
            for (i = 0; i < 4; i++) {
472 4a057712 j_mayer
                BATu = &BATut[i];
473 4a057712 j_mayer
                BATl = &BATlt[i];
474 4a057712 j_mayer
                BEPIu = *BATu & 0xF0000000;
475 4a057712 j_mayer
                BEPIl = *BATu & 0x0FFE0000;
476 4a057712 j_mayer
                bl = (*BATu & 0x00001FFC) << 15;
477 4a057712 j_mayer
                fprintf(logfile, "%s: %cBAT%d v 0x" ADDRX " BATu 0x" ADDRX
478 4a057712 j_mayer
                        " BATl 0x" ADDRX " \n\t"
479 4a057712 j_mayer
                        "0x" ADDRX " 0x" ADDRX " 0x" ADDRX "\n",
480 4a057712 j_mayer
                        __func__, type == ACCESS_CODE ? 'I' : 'D', i, virtual,
481 4a057712 j_mayer
                        *BATu, *BATl, BEPIu, BEPIl, bl);
482 4a057712 j_mayer
            }
483 9a64fbe4 bellard
        }
484 9a64fbe4 bellard
#endif
485 9a64fbe4 bellard
    }
486 9a64fbe4 bellard
    /* No hit */
487 9a64fbe4 bellard
    return ret;
488 9a64fbe4 bellard
}
489 9a64fbe4 bellard
490 9a64fbe4 bellard
/* PTE table lookup */
491 b068d6a7 j_mayer
static always_inline int _find_pte (mmu_ctx_t *ctx, int is_64b, int h, int rw)
492 9a64fbe4 bellard
{
493 76a66253 j_mayer
    target_ulong base, pte0, pte1;
494 76a66253 j_mayer
    int i, good = -1;
495 caa4039c j_mayer
    int ret, r;
496 9a64fbe4 bellard
497 76a66253 j_mayer
    ret = -1; /* No entry found */
498 76a66253 j_mayer
    base = ctx->pg_addr[h];
499 9a64fbe4 bellard
    for (i = 0; i < 8; i++) {
500 caa4039c j_mayer
#if defined(TARGET_PPC64)
501 caa4039c j_mayer
        if (is_64b) {
502 caa4039c j_mayer
            pte0 = ldq_phys(base + (i * 16));
503 caa4039c j_mayer
            pte1 =  ldq_phys(base + (i * 16) + 8);
504 caa4039c j_mayer
            r = pte64_check(ctx, pte0, pte1, h, rw);
505 12de9a39 j_mayer
#if defined (DEBUG_MMU)
506 12de9a39 j_mayer
            if (loglevel != 0) {
507 12de9a39 j_mayer
                fprintf(logfile, "Load pte from 0x" ADDRX " => 0x" ADDRX
508 12de9a39 j_mayer
                        " 0x" ADDRX " %d %d %d 0x" ADDRX "\n",
509 12de9a39 j_mayer
                        base + (i * 16), pte0, pte1,
510 12de9a39 j_mayer
                        (int)(pte0 & 1), h, (int)((pte0 >> 1) & 1),
511 12de9a39 j_mayer
                        ctx->ptem);
512 12de9a39 j_mayer
            }
513 12de9a39 j_mayer
#endif
514 caa4039c j_mayer
        } else
515 caa4039c j_mayer
#endif
516 caa4039c j_mayer
        {
517 caa4039c j_mayer
            pte0 = ldl_phys(base + (i * 8));
518 caa4039c j_mayer
            pte1 =  ldl_phys(base + (i * 8) + 4);
519 caa4039c j_mayer
            r = pte32_check(ctx, pte0, pte1, h, rw);
520 9a64fbe4 bellard
#if defined (DEBUG_MMU)
521 12de9a39 j_mayer
            if (loglevel != 0) {
522 12de9a39 j_mayer
                fprintf(logfile, "Load pte from 0x" ADDRX " => 0x" ADDRX
523 12de9a39 j_mayer
                        " 0x" ADDRX " %d %d %d 0x" ADDRX "\n",
524 12de9a39 j_mayer
                        base + (i * 8), pte0, pte1,
525 12de9a39 j_mayer
                        (int)(pte0 >> 31), h, (int)((pte0 >> 6) & 1),
526 12de9a39 j_mayer
                        ctx->ptem);
527 12de9a39 j_mayer
            }
528 9a64fbe4 bellard
#endif
529 12de9a39 j_mayer
        }
530 caa4039c j_mayer
        switch (r) {
531 76a66253 j_mayer
        case -3:
532 76a66253 j_mayer
            /* PTE inconsistency */
533 76a66253 j_mayer
            return -1;
534 76a66253 j_mayer
        case -2:
535 76a66253 j_mayer
            /* Access violation */
536 76a66253 j_mayer
            ret = -2;
537 76a66253 j_mayer
            good = i;
538 76a66253 j_mayer
            break;
539 76a66253 j_mayer
        case -1:
540 76a66253 j_mayer
        default:
541 76a66253 j_mayer
            /* No PTE match */
542 76a66253 j_mayer
            break;
543 76a66253 j_mayer
        case 0:
544 76a66253 j_mayer
            /* access granted */
545 76a66253 j_mayer
            /* XXX: we should go on looping to check all PTEs consistency
546 76a66253 j_mayer
             *      but if we can speed-up the whole thing as the
547 76a66253 j_mayer
             *      result would be undefined if PTEs are not consistent.
548 76a66253 j_mayer
             */
549 76a66253 j_mayer
            ret = 0;
550 76a66253 j_mayer
            good = i;
551 76a66253 j_mayer
            goto done;
552 9a64fbe4 bellard
        }
553 9a64fbe4 bellard
    }
554 9a64fbe4 bellard
    if (good != -1) {
555 76a66253 j_mayer
    done:
556 9a64fbe4 bellard
#if defined (DEBUG_MMU)
557 4a057712 j_mayer
        if (loglevel != 0) {
558 4a057712 j_mayer
            fprintf(logfile, "found PTE at addr 0x" PADDRX " prot=0x%01x "
559 1b9eb036 j_mayer
                    "ret=%d\n",
560 76a66253 j_mayer
                    ctx->raddr, ctx->prot, ret);
561 76a66253 j_mayer
        }
562 9a64fbe4 bellard
#endif
563 9a64fbe4 bellard
        /* Update page flags */
564 76a66253 j_mayer
        pte1 = ctx->raddr;
565 caa4039c j_mayer
        if (pte_update_flags(ctx, &pte1, ret, rw) == 1) {
566 caa4039c j_mayer
#if defined(TARGET_PPC64)
567 caa4039c j_mayer
            if (is_64b) {
568 caa4039c j_mayer
                stq_phys_notdirty(base + (good * 16) + 8, pte1);
569 caa4039c j_mayer
            } else
570 caa4039c j_mayer
#endif
571 caa4039c j_mayer
            {
572 caa4039c j_mayer
                stl_phys_notdirty(base + (good * 8) + 4, pte1);
573 caa4039c j_mayer
            }
574 caa4039c j_mayer
        }
575 9a64fbe4 bellard
    }
576 9a64fbe4 bellard
577 9a64fbe4 bellard
    return ret;
578 79aceca5 bellard
}
579 79aceca5 bellard
580 caa4039c j_mayer
static int find_pte32 (mmu_ctx_t *ctx, int h, int rw)
581 caa4039c j_mayer
{
582 caa4039c j_mayer
    return _find_pte(ctx, 0, h, rw);
583 caa4039c j_mayer
}
584 caa4039c j_mayer
585 caa4039c j_mayer
#if defined(TARGET_PPC64)
586 caa4039c j_mayer
static int find_pte64 (mmu_ctx_t *ctx, int h, int rw)
587 caa4039c j_mayer
{
588 caa4039c j_mayer
    return _find_pte(ctx, 1, h, rw);
589 caa4039c j_mayer
}
590 caa4039c j_mayer
#endif
591 caa4039c j_mayer
592 b068d6a7 j_mayer
static always_inline int find_pte (CPUState *env, mmu_ctx_t *ctx,
593 b068d6a7 j_mayer
                                   int h, int rw)
594 caa4039c j_mayer
{
595 caa4039c j_mayer
#if defined(TARGET_PPC64)
596 12de9a39 j_mayer
    if (env->mmu_model == POWERPC_MMU_64B)
597 caa4039c j_mayer
        return find_pte64(ctx, h, rw);
598 caa4039c j_mayer
#endif
599 caa4039c j_mayer
600 caa4039c j_mayer
    return find_pte32(ctx, h, rw);
601 caa4039c j_mayer
}
602 caa4039c j_mayer
603 caa4039c j_mayer
#if defined(TARGET_PPC64)
604 12de9a39 j_mayer
static int slb_lookup (CPUPPCState *env, target_ulong eaddr,
605 caa4039c j_mayer
                       target_ulong *vsid, target_ulong *page_mask, int *attr)
606 caa4039c j_mayer
{
607 caa4039c j_mayer
    target_phys_addr_t sr_base;
608 caa4039c j_mayer
    target_ulong mask;
609 caa4039c j_mayer
    uint64_t tmp64;
610 caa4039c j_mayer
    uint32_t tmp;
611 caa4039c j_mayer
    int n, ret;
612 caa4039c j_mayer
    int slb_nr;
613 caa4039c j_mayer
614 caa4039c j_mayer
    ret = -5;
615 caa4039c j_mayer
    sr_base = env->spr[SPR_ASR];
616 12de9a39 j_mayer
#if defined(DEBUG_SLB)
617 12de9a39 j_mayer
    if (loglevel != 0) {
618 12de9a39 j_mayer
        fprintf(logfile, "%s: eaddr " ADDRX " base " PADDRX "\n",
619 12de9a39 j_mayer
                __func__, eaddr, sr_base);
620 12de9a39 j_mayer
    }
621 12de9a39 j_mayer
#endif
622 caa4039c j_mayer
    mask = 0x0000000000000000ULL; /* Avoid gcc warning */
623 caa4039c j_mayer
    slb_nr = env->slb_nr;
624 caa4039c j_mayer
    for (n = 0; n < slb_nr; n++) {
625 caa4039c j_mayer
        tmp64 = ldq_phys(sr_base);
626 12de9a39 j_mayer
        tmp = ldl_phys(sr_base + 8);
627 12de9a39 j_mayer
#if defined(DEBUG_SLB)
628 12de9a39 j_mayer
        if (loglevel != 0) {
629 12de9a39 j_mayer
        fprintf(logfile, "%s: seg %d " PADDRX " %016" PRIx64 " %08" PRIx32 "\n",
630 12de9a39 j_mayer
                __func__, n, sr_base, tmp64, tmp);
631 12de9a39 j_mayer
        }
632 12de9a39 j_mayer
#endif
633 caa4039c j_mayer
        if (tmp64 & 0x0000000008000000ULL) {
634 caa4039c j_mayer
            /* SLB entry is valid */
635 caa4039c j_mayer
            switch (tmp64 & 0x0000000006000000ULL) {
636 caa4039c j_mayer
            case 0x0000000000000000ULL:
637 caa4039c j_mayer
                /* 256 MB segment */
638 caa4039c j_mayer
                mask = 0xFFFFFFFFF0000000ULL;
639 caa4039c j_mayer
                break;
640 caa4039c j_mayer
            case 0x0000000002000000ULL:
641 caa4039c j_mayer
                /* 1 TB segment */
642 caa4039c j_mayer
                mask = 0xFFFF000000000000ULL;
643 caa4039c j_mayer
                break;
644 caa4039c j_mayer
            case 0x0000000004000000ULL:
645 caa4039c j_mayer
            case 0x0000000006000000ULL:
646 caa4039c j_mayer
                /* Reserved => segment is invalid */
647 caa4039c j_mayer
                continue;
648 caa4039c j_mayer
            }
649 caa4039c j_mayer
            if ((eaddr & mask) == (tmp64 & mask)) {
650 caa4039c j_mayer
                /* SLB match */
651 caa4039c j_mayer
                *vsid = ((tmp64 << 24) | (tmp >> 8)) & 0x0003FFFFFFFFFFFFULL;
652 caa4039c j_mayer
                *page_mask = ~mask;
653 caa4039c j_mayer
                *attr = tmp & 0xFF;
654 caa4039c j_mayer
                ret = 0;
655 caa4039c j_mayer
                break;
656 caa4039c j_mayer
            }
657 caa4039c j_mayer
        }
658 caa4039c j_mayer
        sr_base += 12;
659 caa4039c j_mayer
    }
660 caa4039c j_mayer
661 caa4039c j_mayer
    return ret;
662 79aceca5 bellard
}
663 12de9a39 j_mayer
664 12de9a39 j_mayer
target_ulong ppc_load_slb (CPUPPCState *env, int slb_nr)
665 12de9a39 j_mayer
{
666 12de9a39 j_mayer
    target_phys_addr_t sr_base;
667 12de9a39 j_mayer
    target_ulong rt;
668 12de9a39 j_mayer
    uint64_t tmp64;
669 12de9a39 j_mayer
    uint32_t tmp;
670 12de9a39 j_mayer
671 12de9a39 j_mayer
    sr_base = env->spr[SPR_ASR];
672 12de9a39 j_mayer
    sr_base += 12 * slb_nr;
673 12de9a39 j_mayer
    tmp64 = ldq_phys(sr_base);
674 12de9a39 j_mayer
    tmp = ldl_phys(sr_base + 8);
675 12de9a39 j_mayer
    if (tmp64 & 0x0000000008000000ULL) {
676 12de9a39 j_mayer
        /* SLB entry is valid */
677 12de9a39 j_mayer
        /* Copy SLB bits 62:88 to Rt 37:63 (VSID 23:49) */
678 12de9a39 j_mayer
        rt = tmp >> 8;             /* 65:88 => 40:63 */
679 12de9a39 j_mayer
        rt |= (tmp64 & 0x7) << 24; /* 62:64 => 37:39 */
680 12de9a39 j_mayer
        /* Copy SLB bits 89:92 to Rt 33:36 (KsKpNL) */
681 12de9a39 j_mayer
        rt |= ((tmp >> 4) & 0xF) << 27;
682 12de9a39 j_mayer
    } else {
683 12de9a39 j_mayer
        rt = 0;
684 12de9a39 j_mayer
    }
685 12de9a39 j_mayer
#if defined(DEBUG_SLB)
686 12de9a39 j_mayer
    if (loglevel != 0) {
687 12de9a39 j_mayer
        fprintf(logfile, "%s: " PADDRX " %016" PRIx64 " %08" PRIx32 " => %d "
688 12de9a39 j_mayer
                ADDRX "\n", __func__, sr_base, tmp64, tmp, slb_nr, rt);
689 12de9a39 j_mayer
    }
690 12de9a39 j_mayer
#endif
691 12de9a39 j_mayer
692 12de9a39 j_mayer
    return rt;
693 12de9a39 j_mayer
}
694 12de9a39 j_mayer
695 12de9a39 j_mayer
void ppc_store_slb (CPUPPCState *env, int slb_nr, target_ulong rs)
696 12de9a39 j_mayer
{
697 12de9a39 j_mayer
    target_phys_addr_t sr_base;
698 12de9a39 j_mayer
    uint64_t tmp64;
699 12de9a39 j_mayer
    uint32_t tmp;
700 12de9a39 j_mayer
701 12de9a39 j_mayer
    sr_base = env->spr[SPR_ASR];
702 12de9a39 j_mayer
    sr_base += 12 * slb_nr;
703 12de9a39 j_mayer
    /* Copy Rs bits 37:63 to SLB 62:88 */
704 12de9a39 j_mayer
    tmp = rs << 8;
705 12de9a39 j_mayer
    tmp64 = (rs >> 24) & 0x7;
706 12de9a39 j_mayer
    /* Copy Rs bits 33:36 to SLB 89:92 */
707 12de9a39 j_mayer
    tmp |= ((rs >> 27) & 0xF) << 4;
708 12de9a39 j_mayer
    /* Set the valid bit */
709 12de9a39 j_mayer
    tmp64 |= 1 << 27;
710 12de9a39 j_mayer
    /* Set ESID */
711 12de9a39 j_mayer
    tmp64 |= (uint32_t)slb_nr << 28;
712 12de9a39 j_mayer
#if defined(DEBUG_SLB)
713 12de9a39 j_mayer
    if (loglevel != 0) {
714 12de9a39 j_mayer
        fprintf(logfile, "%s: %d " ADDRX " => " PADDRX " %016" PRIx64 " %08"
715 12de9a39 j_mayer
                PRIx32 "\n", __func__, slb_nr, rs, sr_base, tmp64, tmp);
716 12de9a39 j_mayer
    }
717 12de9a39 j_mayer
#endif
718 12de9a39 j_mayer
    /* Write SLB entry to memory */
719 12de9a39 j_mayer
    stq_phys(sr_base, tmp64);
720 12de9a39 j_mayer
    stl_phys(sr_base + 8, tmp);
721 12de9a39 j_mayer
}
722 caa4039c j_mayer
#endif /* defined(TARGET_PPC64) */
723 79aceca5 bellard
724 9a64fbe4 bellard
/* Perform segment based translation */
725 b068d6a7 j_mayer
static always_inline target_phys_addr_t get_pgaddr (target_phys_addr_t sdr1,
726 b068d6a7 j_mayer
                                                    int sdr_sh,
727 b068d6a7 j_mayer
                                                    target_phys_addr_t hash,
728 b068d6a7 j_mayer
                                                    target_phys_addr_t mask)
729 12de9a39 j_mayer
{
730 12de9a39 j_mayer
    return (sdr1 & ((target_ulong)(-1ULL) << sdr_sh)) | (hash & mask);
731 12de9a39 j_mayer
}
732 12de9a39 j_mayer
733 76a66253 j_mayer
static int get_segment (CPUState *env, mmu_ctx_t *ctx,
734 76a66253 j_mayer
                        target_ulong eaddr, int rw, int type)
735 79aceca5 bellard
{
736 12de9a39 j_mayer
    target_phys_addr_t sdr, hash, mask, sdr_mask, htab_mask;
737 caa4039c j_mayer
    target_ulong sr, vsid, vsid_mask, pgidx, page_mask;
738 caa4039c j_mayer
#if defined(TARGET_PPC64)
739 caa4039c j_mayer
    int attr;
740 9a64fbe4 bellard
#endif
741 caa4039c j_mayer
    int ds, nx, vsid_sh, sdr_sh;
742 caa4039c j_mayer
    int ret, ret2;
743 caa4039c j_mayer
744 caa4039c j_mayer
#if defined(TARGET_PPC64)
745 12de9a39 j_mayer
    if (env->mmu_model == POWERPC_MMU_64B) {
746 12de9a39 j_mayer
#if defined (DEBUG_MMU)
747 12de9a39 j_mayer
        if (loglevel != 0) {
748 12de9a39 j_mayer
            fprintf(logfile, "Check SLBs\n");
749 12de9a39 j_mayer
        }
750 12de9a39 j_mayer
#endif
751 caa4039c j_mayer
        ret = slb_lookup(env, eaddr, &vsid, &page_mask, &attr);
752 caa4039c j_mayer
        if (ret < 0)
753 caa4039c j_mayer
            return ret;
754 caa4039c j_mayer
        ctx->key = ((attr & 0x40) && msr_pr == 1) ||
755 caa4039c j_mayer
            ((attr & 0x80) && msr_pr == 0) ? 1 : 0;
756 caa4039c j_mayer
        ds = 0;
757 caa4039c j_mayer
        nx = attr & 0x20 ? 1 : 0;
758 caa4039c j_mayer
        vsid_mask = 0x00003FFFFFFFFF80ULL;
759 caa4039c j_mayer
        vsid_sh = 7;
760 caa4039c j_mayer
        sdr_sh = 18;
761 caa4039c j_mayer
        sdr_mask = 0x3FF80;
762 caa4039c j_mayer
    } else
763 caa4039c j_mayer
#endif /* defined(TARGET_PPC64) */
764 caa4039c j_mayer
    {
765 caa4039c j_mayer
        sr = env->sr[eaddr >> 28];
766 caa4039c j_mayer
        page_mask = 0x0FFFFFFF;
767 caa4039c j_mayer
        ctx->key = (((sr & 0x20000000) && msr_pr == 1) ||
768 caa4039c j_mayer
                    ((sr & 0x40000000) && msr_pr == 0)) ? 1 : 0;
769 caa4039c j_mayer
        ds = sr & 0x80000000 ? 1 : 0;
770 caa4039c j_mayer
        nx = sr & 0x10000000 ? 1 : 0;
771 caa4039c j_mayer
        vsid = sr & 0x00FFFFFF;
772 caa4039c j_mayer
        vsid_mask = 0x01FFFFC0;
773 caa4039c j_mayer
        vsid_sh = 6;
774 caa4039c j_mayer
        sdr_sh = 16;
775 caa4039c j_mayer
        sdr_mask = 0xFFC0;
776 9a64fbe4 bellard
#if defined (DEBUG_MMU)
777 caa4039c j_mayer
        if (loglevel != 0) {
778 caa4039c j_mayer
            fprintf(logfile, "Check segment v=0x" ADDRX " %d 0x" ADDRX
779 caa4039c j_mayer
                    " nip=0x" ADDRX " lr=0x" ADDRX
780 caa4039c j_mayer
                    " ir=%d dr=%d pr=%d %d t=%d\n",
781 caa4039c j_mayer
                    eaddr, (int)(eaddr >> 28), sr, env->nip,
782 caa4039c j_mayer
                    env->lr, msr_ir, msr_dr, msr_pr, rw, type);
783 caa4039c j_mayer
        }
784 9a64fbe4 bellard
#endif
785 caa4039c j_mayer
    }
786 12de9a39 j_mayer
#if defined (DEBUG_MMU)
787 12de9a39 j_mayer
    if (loglevel != 0) {
788 12de9a39 j_mayer
        fprintf(logfile, "pte segment: key=%d ds %d nx %d vsid " ADDRX "\n",
789 12de9a39 j_mayer
                ctx->key, ds, nx, vsid);
790 12de9a39 j_mayer
    }
791 12de9a39 j_mayer
#endif
792 caa4039c j_mayer
    ret = -1;
793 caa4039c j_mayer
    if (!ds) {
794 9a64fbe4 bellard
        /* Check if instruction fetch is allowed, if needed */
795 caa4039c j_mayer
        if (type != ACCESS_CODE || nx == 0) {
796 9a64fbe4 bellard
            /* Page address translation */
797 76a66253 j_mayer
            /* Primary table address */
798 76a66253 j_mayer
            sdr = env->sdr1;
799 12de9a39 j_mayer
            pgidx = (eaddr & page_mask) >> TARGET_PAGE_BITS;
800 12de9a39 j_mayer
#if defined(TARGET_PPC64)
801 12de9a39 j_mayer
            if (env->mmu_model == POWERPC_MMU_64B) {
802 12de9a39 j_mayer
                htab_mask = 0x0FFFFFFF >> (28 - (sdr & 0x1F));
803 12de9a39 j_mayer
                /* XXX: this is false for 1 TB segments */
804 12de9a39 j_mayer
                hash = ((vsid ^ pgidx) << vsid_sh) & vsid_mask;
805 12de9a39 j_mayer
            } else
806 12de9a39 j_mayer
#endif
807 12de9a39 j_mayer
            {
808 12de9a39 j_mayer
                htab_mask = sdr & 0x000001FF;
809 12de9a39 j_mayer
                hash = ((vsid ^ pgidx) << vsid_sh) & vsid_mask;
810 12de9a39 j_mayer
            }
811 12de9a39 j_mayer
            mask = (htab_mask << sdr_sh) | sdr_mask;
812 12de9a39 j_mayer
#if defined (DEBUG_MMU)
813 12de9a39 j_mayer
            if (loglevel != 0) {
814 12de9a39 j_mayer
                fprintf(logfile, "sdr " PADDRX " sh %d hash " PADDRX " mask "
815 12de9a39 j_mayer
                        PADDRX " " ADDRX "\n", sdr, sdr_sh, hash, mask,
816 12de9a39 j_mayer
                        page_mask);
817 12de9a39 j_mayer
            }
818 12de9a39 j_mayer
#endif
819 caa4039c j_mayer
            ctx->pg_addr[0] = get_pgaddr(sdr, sdr_sh, hash, mask);
820 76a66253 j_mayer
            /* Secondary table address */
821 caa4039c j_mayer
            hash = (~hash) & vsid_mask;
822 12de9a39 j_mayer
#if defined (DEBUG_MMU)
823 12de9a39 j_mayer
            if (loglevel != 0) {
824 12de9a39 j_mayer
                fprintf(logfile, "sdr " PADDRX " sh %d hash " PADDRX " mask "
825 12de9a39 j_mayer
                        PADDRX "\n", sdr, sdr_sh, hash, mask);
826 12de9a39 j_mayer
            }
827 12de9a39 j_mayer
#endif
828 caa4039c j_mayer
            ctx->pg_addr[1] = get_pgaddr(sdr, sdr_sh, hash, mask);
829 caa4039c j_mayer
#if defined(TARGET_PPC64)
830 12de9a39 j_mayer
            if (env->mmu_model == POWERPC_MMU_64B) {
831 caa4039c j_mayer
                /* Only 5 bits of the page index are used in the AVPN */
832 caa4039c j_mayer
                ctx->ptem = (vsid << 12) | ((pgidx >> 4) & 0x0F80);
833 caa4039c j_mayer
            } else
834 caa4039c j_mayer
#endif
835 caa4039c j_mayer
            {
836 caa4039c j_mayer
                ctx->ptem = (vsid << 7) | (pgidx >> 10);
837 caa4039c j_mayer
            }
838 76a66253 j_mayer
            /* Initialize real address with an invalid value */
839 76a66253 j_mayer
            ctx->raddr = (target_ulong)-1;
840 7dbe11ac j_mayer
            if (unlikely(env->mmu_model == POWERPC_MMU_SOFT_6xx ||
841 7dbe11ac j_mayer
                         env->mmu_model == POWERPC_MMU_SOFT_74xx)) {
842 76a66253 j_mayer
                /* Software TLB search */
843 76a66253 j_mayer
                ret = ppc6xx_tlb_check(env, ctx, eaddr, rw, type);
844 76a66253 j_mayer
            } else {
845 9a64fbe4 bellard
#if defined (DEBUG_MMU)
846 4a057712 j_mayer
                if (loglevel != 0) {
847 4a057712 j_mayer
                    fprintf(logfile, "0 sdr1=0x" PADDRX " vsid=0x%06x "
848 4a057712 j_mayer
                            "api=0x%04x hash=0x%07x pg_addr=0x" PADDRX "\n",
849 4a057712 j_mayer
                            sdr, (uint32_t)vsid, (uint32_t)pgidx,
850 4a057712 j_mayer
                            (uint32_t)hash, ctx->pg_addr[0]);
851 76a66253 j_mayer
                }
852 9a64fbe4 bellard
#endif
853 76a66253 j_mayer
                /* Primary table lookup */
854 caa4039c j_mayer
                ret = find_pte(env, ctx, 0, rw);
855 76a66253 j_mayer
                if (ret < 0) {
856 76a66253 j_mayer
                    /* Secondary table lookup */
857 9a64fbe4 bellard
#if defined (DEBUG_MMU)
858 4a057712 j_mayer
                    if (eaddr != 0xEFFFFFFF && loglevel != 0) {
859 76a66253 j_mayer
                        fprintf(logfile,
860 4a057712 j_mayer
                                "1 sdr1=0x" PADDRX " vsid=0x%06x api=0x%04x "
861 4a057712 j_mayer
                                "hash=0x%05x pg_addr=0x" PADDRX "\n",
862 4a057712 j_mayer
                                sdr, (uint32_t)vsid, (uint32_t)pgidx,
863 4a057712 j_mayer
                                (uint32_t)hash, ctx->pg_addr[1]);
864 76a66253 j_mayer
                    }
865 9a64fbe4 bellard
#endif
866 caa4039c j_mayer
                    ret2 = find_pte(env, ctx, 1, rw);
867 76a66253 j_mayer
                    if (ret2 != -1)
868 76a66253 j_mayer
                        ret = ret2;
869 76a66253 j_mayer
                }
870 9a64fbe4 bellard
            }
871 12de9a39 j_mayer
#if defined (DEBUG_MMU)
872 12de9a39 j_mayer
                    if (loglevel != 0) {
873 12de9a39 j_mayer
                        target_phys_addr_t curaddr;
874 12de9a39 j_mayer
                        uint32_t a0, a1, a2, a3;
875 12de9a39 j_mayer
                        fprintf(logfile,
876 12de9a39 j_mayer
                                "Page table: " PADDRX " len " PADDRX "\n",
877 12de9a39 j_mayer
                                sdr, mask + 0x80);
878 12de9a39 j_mayer
                        for (curaddr = sdr; curaddr < (sdr + mask + 0x80);
879 12de9a39 j_mayer
                             curaddr += 16) {
880 12de9a39 j_mayer
                            a0 = ldl_phys(curaddr);
881 12de9a39 j_mayer
                            a1 = ldl_phys(curaddr + 4);
882 12de9a39 j_mayer
                            a2 = ldl_phys(curaddr + 8);
883 12de9a39 j_mayer
                            a3 = ldl_phys(curaddr + 12);
884 12de9a39 j_mayer
                            if (a0 != 0 || a1 != 0 || a2 != 0 || a3 != 0) {
885 12de9a39 j_mayer
                                fprintf(logfile,
886 12de9a39 j_mayer
                                        PADDRX ": %08x %08x %08x %08x\n",
887 12de9a39 j_mayer
                                        curaddr, a0, a1, a2, a3);
888 12de9a39 j_mayer
                            }
889 12de9a39 j_mayer
                        }
890 12de9a39 j_mayer
                    }
891 12de9a39 j_mayer
#endif
892 9a64fbe4 bellard
        } else {
893 9a64fbe4 bellard
#if defined (DEBUG_MMU)
894 4a057712 j_mayer
            if (loglevel != 0)
895 76a66253 j_mayer
                fprintf(logfile, "No access allowed\n");
896 9a64fbe4 bellard
#endif
897 76a66253 j_mayer
            ret = -3;
898 9a64fbe4 bellard
        }
899 9a64fbe4 bellard
    } else {
900 9a64fbe4 bellard
#if defined (DEBUG_MMU)
901 4a057712 j_mayer
        if (loglevel != 0)
902 76a66253 j_mayer
            fprintf(logfile, "direct store...\n");
903 9a64fbe4 bellard
#endif
904 9a64fbe4 bellard
        /* Direct-store segment : absolutely *BUGGY* for now */
905 9a64fbe4 bellard
        switch (type) {
906 9a64fbe4 bellard
        case ACCESS_INT:
907 9a64fbe4 bellard
            /* Integer load/store : only access allowed */
908 9a64fbe4 bellard
            break;
909 9a64fbe4 bellard
        case ACCESS_CODE:
910 9a64fbe4 bellard
            /* No code fetch is allowed in direct-store areas */
911 9a64fbe4 bellard
            return -4;
912 9a64fbe4 bellard
        case ACCESS_FLOAT:
913 9a64fbe4 bellard
            /* Floating point load/store */
914 9a64fbe4 bellard
            return -4;
915 9a64fbe4 bellard
        case ACCESS_RES:
916 9a64fbe4 bellard
            /* lwarx, ldarx or srwcx. */
917 9a64fbe4 bellard
            return -4;
918 9a64fbe4 bellard
        case ACCESS_CACHE:
919 9a64fbe4 bellard
            /* dcba, dcbt, dcbtst, dcbf, dcbi, dcbst, dcbz, or icbi */
920 9a64fbe4 bellard
            /* Should make the instruction do no-op.
921 9a64fbe4 bellard
             * As it already do no-op, it's quite easy :-)
922 9a64fbe4 bellard
             */
923 76a66253 j_mayer
            ctx->raddr = eaddr;
924 9a64fbe4 bellard
            return 0;
925 9a64fbe4 bellard
        case ACCESS_EXT:
926 9a64fbe4 bellard
            /* eciwx or ecowx */
927 9a64fbe4 bellard
            return -4;
928 9a64fbe4 bellard
        default:
929 9a64fbe4 bellard
            if (logfile) {
930 9a64fbe4 bellard
                fprintf(logfile, "ERROR: instruction should not need "
931 9a64fbe4 bellard
                        "address translation\n");
932 9a64fbe4 bellard
            }
933 9a64fbe4 bellard
            return -4;
934 9a64fbe4 bellard
        }
935 76a66253 j_mayer
        if ((rw == 1 || ctx->key != 1) && (rw == 0 || ctx->key != 0)) {
936 76a66253 j_mayer
            ctx->raddr = eaddr;
937 9a64fbe4 bellard
            ret = 2;
938 9a64fbe4 bellard
        } else {
939 9a64fbe4 bellard
            ret = -2;
940 9a64fbe4 bellard
        }
941 79aceca5 bellard
    }
942 9a64fbe4 bellard
943 9a64fbe4 bellard
    return ret;
944 79aceca5 bellard
}
945 79aceca5 bellard
946 c294fc58 j_mayer
/* Generic TLB check function for embedded PowerPC implementations */
947 c294fc58 j_mayer
static int ppcemb_tlb_check (CPUState *env, ppcemb_tlb_t *tlb,
948 c294fc58 j_mayer
                             target_phys_addr_t *raddrp,
949 36081602 j_mayer
                             target_ulong address,
950 36081602 j_mayer
                             uint32_t pid, int ext, int i)
951 c294fc58 j_mayer
{
952 c294fc58 j_mayer
    target_ulong mask;
953 c294fc58 j_mayer
954 c294fc58 j_mayer
    /* Check valid flag */
955 c294fc58 j_mayer
    if (!(tlb->prot & PAGE_VALID)) {
956 c294fc58 j_mayer
        if (loglevel != 0)
957 c294fc58 j_mayer
            fprintf(logfile, "%s: TLB %d not valid\n", __func__, i);
958 c294fc58 j_mayer
        return -1;
959 c294fc58 j_mayer
    }
960 c294fc58 j_mayer
    mask = ~(tlb->size - 1);
961 daf4f96e j_mayer
#if defined (DEBUG_SOFTWARE_TLB)
962 c294fc58 j_mayer
    if (loglevel != 0) {
963 c294fc58 j_mayer
        fprintf(logfile, "%s: TLB %d address " ADDRX " PID %d <=> "
964 c294fc58 j_mayer
                ADDRX " " ADDRX " %d\n",
965 36081602 j_mayer
                __func__, i, address, pid, tlb->EPN, mask, (int)tlb->PID);
966 c294fc58 j_mayer
    }
967 daf4f96e j_mayer
#endif
968 c294fc58 j_mayer
    /* Check PID */
969 36081602 j_mayer
    if (tlb->PID != 0 && tlb->PID != pid)
970 c294fc58 j_mayer
        return -1;
971 c294fc58 j_mayer
    /* Check effective address */
972 c294fc58 j_mayer
    if ((address & mask) != tlb->EPN)
973 c294fc58 j_mayer
        return -1;
974 c294fc58 j_mayer
    *raddrp = (tlb->RPN & mask) | (address & ~mask);
975 9706285b j_mayer
#if (TARGET_PHYS_ADDR_BITS >= 36)
976 36081602 j_mayer
    if (ext) {
977 36081602 j_mayer
        /* Extend the physical address to 36 bits */
978 36081602 j_mayer
        *raddrp |= (target_phys_addr_t)(tlb->RPN & 0xF) << 32;
979 36081602 j_mayer
    }
980 9706285b j_mayer
#endif
981 c294fc58 j_mayer
982 c294fc58 j_mayer
    return 0;
983 c294fc58 j_mayer
}
984 c294fc58 j_mayer
985 c294fc58 j_mayer
/* Generic TLB search function for PowerPC embedded implementations */
986 36081602 j_mayer
int ppcemb_tlb_search (CPUPPCState *env, target_ulong address, uint32_t pid)
987 c294fc58 j_mayer
{
988 c294fc58 j_mayer
    ppcemb_tlb_t *tlb;
989 c294fc58 j_mayer
    target_phys_addr_t raddr;
990 c294fc58 j_mayer
    int i, ret;
991 c294fc58 j_mayer
992 c294fc58 j_mayer
    /* Default return value is no match */
993 c294fc58 j_mayer
    ret = -1;
994 a750fc0b j_mayer
    for (i = 0; i < env->nb_tlb; i++) {
995 c294fc58 j_mayer
        tlb = &env->tlb[i].tlbe;
996 36081602 j_mayer
        if (ppcemb_tlb_check(env, tlb, &raddr, address, pid, 0, i) == 0) {
997 c294fc58 j_mayer
            ret = i;
998 c294fc58 j_mayer
            break;
999 c294fc58 j_mayer
        }
1000 c294fc58 j_mayer
    }
1001 c294fc58 j_mayer
1002 c294fc58 j_mayer
    return ret;
1003 c294fc58 j_mayer
}
1004 c294fc58 j_mayer
1005 daf4f96e j_mayer
/* Helpers specific to PowerPC 40x implementations */
1006 daf4f96e j_mayer
static void ppc4xx_tlb_invalidate_all (CPUState *env)
1007 a750fc0b j_mayer
{
1008 a750fc0b j_mayer
    ppcemb_tlb_t *tlb;
1009 a750fc0b j_mayer
    int i;
1010 a750fc0b j_mayer
1011 a750fc0b j_mayer
    for (i = 0; i < env->nb_tlb; i++) {
1012 a750fc0b j_mayer
        tlb = &env->tlb[i].tlbe;
1013 daf4f96e j_mayer
        tlb->prot &= ~PAGE_VALID;
1014 a750fc0b j_mayer
    }
1015 daf4f96e j_mayer
    tlb_flush(env, 1);
1016 a750fc0b j_mayer
}
1017 a750fc0b j_mayer
1018 daf4f96e j_mayer
static void ppc4xx_tlb_invalidate_virt (CPUState *env, target_ulong eaddr,
1019 daf4f96e j_mayer
                                        uint32_t pid)
1020 0a032cbe j_mayer
{
1021 daf4f96e j_mayer
#if !defined(FLUSH_ALL_TLBS)
1022 0a032cbe j_mayer
    ppcemb_tlb_t *tlb;
1023 daf4f96e j_mayer
    target_phys_addr_t raddr;
1024 daf4f96e j_mayer
    target_ulong page, end;
1025 0a032cbe j_mayer
    int i;
1026 0a032cbe j_mayer
1027 0a032cbe j_mayer
    for (i = 0; i < env->nb_tlb; i++) {
1028 0a032cbe j_mayer
        tlb = &env->tlb[i].tlbe;
1029 daf4f96e j_mayer
        if (ppcemb_tlb_check(env, tlb, &raddr, eaddr, pid, 0, i) == 0) {
1030 0a032cbe j_mayer
            end = tlb->EPN + tlb->size;
1031 0a032cbe j_mayer
            for (page = tlb->EPN; page < end; page += TARGET_PAGE_SIZE)
1032 0a032cbe j_mayer
                tlb_flush_page(env, page);
1033 0a032cbe j_mayer
            tlb->prot &= ~PAGE_VALID;
1034 daf4f96e j_mayer
            break;
1035 0a032cbe j_mayer
        }
1036 0a032cbe j_mayer
    }
1037 daf4f96e j_mayer
#else
1038 daf4f96e j_mayer
    ppc4xx_tlb_invalidate_all(env);
1039 daf4f96e j_mayer
#endif
1040 0a032cbe j_mayer
}
1041 0a032cbe j_mayer
1042 36081602 j_mayer
int mmu40x_get_physical_address (CPUState *env, mmu_ctx_t *ctx,
1043 e96efcfc j_mayer
                                 target_ulong address, int rw, int access_type)
1044 a8dea12f j_mayer
{
1045 a8dea12f j_mayer
    ppcemb_tlb_t *tlb;
1046 a8dea12f j_mayer
    target_phys_addr_t raddr;
1047 a8dea12f j_mayer
    int i, ret, zsel, zpr;
1048 3b46e624 ths
1049 c55e9aef j_mayer
    ret = -1;
1050 c55e9aef j_mayer
    raddr = -1;
1051 a8dea12f j_mayer
    for (i = 0; i < env->nb_tlb; i++) {
1052 a8dea12f j_mayer
        tlb = &env->tlb[i].tlbe;
1053 36081602 j_mayer
        if (ppcemb_tlb_check(env, tlb, &raddr, address,
1054 36081602 j_mayer
                             env->spr[SPR_40x_PID], 0, i) < 0)
1055 a8dea12f j_mayer
            continue;
1056 a8dea12f j_mayer
        zsel = (tlb->attr >> 4) & 0xF;
1057 a8dea12f j_mayer
        zpr = (env->spr[SPR_40x_ZPR] >> (28 - (2 * zsel))) & 0x3;
1058 daf4f96e j_mayer
#if defined (DEBUG_SOFTWARE_TLB)
1059 4a057712 j_mayer
        if (loglevel != 0) {
1060 a8dea12f j_mayer
            fprintf(logfile, "%s: TLB %d zsel %d zpr %d rw %d attr %08x\n",
1061 a8dea12f j_mayer
                    __func__, i, zsel, zpr, rw, tlb->attr);
1062 a8dea12f j_mayer
        }
1063 daf4f96e j_mayer
#endif
1064 a8dea12f j_mayer
        if (access_type == ACCESS_CODE) {
1065 a8dea12f j_mayer
            /* Check execute enable bit */
1066 a8dea12f j_mayer
            switch (zpr) {
1067 c294fc58 j_mayer
            case 0x2:
1068 c294fc58 j_mayer
                if (msr_pr)
1069 c294fc58 j_mayer
                    goto check_exec_perm;
1070 c294fc58 j_mayer
                goto exec_granted;
1071 a8dea12f j_mayer
            case 0x0:
1072 a8dea12f j_mayer
                if (msr_pr) {
1073 a8dea12f j_mayer
                    ctx->prot = 0;
1074 c55e9aef j_mayer
                    ret = -3;
1075 a8dea12f j_mayer
                    break;
1076 a8dea12f j_mayer
                }
1077 a8dea12f j_mayer
                /* No break here */
1078 a8dea12f j_mayer
            case 0x1:
1079 c294fc58 j_mayer
            check_exec_perm:
1080 a8dea12f j_mayer
                /* Check from TLB entry */
1081 a8dea12f j_mayer
                if (!(tlb->prot & PAGE_EXEC)) {
1082 a8dea12f j_mayer
                    ret = -3;
1083 a8dea12f j_mayer
                } else {
1084 c55e9aef j_mayer
                    if (tlb->prot & PAGE_WRITE) {
1085 a8dea12f j_mayer
                        ctx->prot = PAGE_READ | PAGE_WRITE;
1086 c55e9aef j_mayer
                    } else {
1087 a8dea12f j_mayer
                        ctx->prot = PAGE_READ;
1088 c55e9aef j_mayer
                    }
1089 a8dea12f j_mayer
                    ret = 0;
1090 a8dea12f j_mayer
                }
1091 a8dea12f j_mayer
                break;
1092 a8dea12f j_mayer
            case 0x3:
1093 c294fc58 j_mayer
            exec_granted:
1094 a8dea12f j_mayer
                /* All accesses granted */
1095 a8dea12f j_mayer
                ctx->prot = PAGE_READ | PAGE_WRITE;
1096 c55e9aef j_mayer
                ret = 0;
1097 a8dea12f j_mayer
                break;
1098 a8dea12f j_mayer
            }
1099 a8dea12f j_mayer
        } else {
1100 a8dea12f j_mayer
            switch (zpr) {
1101 c294fc58 j_mayer
            case 0x2:
1102 c294fc58 j_mayer
                if (msr_pr)
1103 c294fc58 j_mayer
                    goto check_rw_perm;
1104 c294fc58 j_mayer
                goto rw_granted;
1105 a8dea12f j_mayer
            case 0x0:
1106 a8dea12f j_mayer
                if (msr_pr) {
1107 a8dea12f j_mayer
                    ctx->prot = 0;
1108 c55e9aef j_mayer
                    ret = -2;
1109 a8dea12f j_mayer
                    break;
1110 a8dea12f j_mayer
                }
1111 a8dea12f j_mayer
                /* No break here */
1112 a8dea12f j_mayer
            case 0x1:
1113 c294fc58 j_mayer
            check_rw_perm:
1114 a8dea12f j_mayer
                /* Check from TLB entry */
1115 a8dea12f j_mayer
                /* Check write protection bit */
1116 c55e9aef j_mayer
                if (tlb->prot & PAGE_WRITE) {
1117 c55e9aef j_mayer
                    ctx->prot = PAGE_READ | PAGE_WRITE;
1118 c55e9aef j_mayer
                    ret = 0;
1119 a8dea12f j_mayer
                } else {
1120 c55e9aef j_mayer
                    ctx->prot = PAGE_READ;
1121 c55e9aef j_mayer
                    if (rw)
1122 c55e9aef j_mayer
                        ret = -2;
1123 a8dea12f j_mayer
                    else
1124 c55e9aef j_mayer
                        ret = 0;
1125 a8dea12f j_mayer
                }
1126 a8dea12f j_mayer
                break;
1127 a8dea12f j_mayer
            case 0x3:
1128 c294fc58 j_mayer
            rw_granted:
1129 a8dea12f j_mayer
                /* All accesses granted */
1130 a8dea12f j_mayer
                ctx->prot = PAGE_READ | PAGE_WRITE;
1131 c55e9aef j_mayer
                ret = 0;
1132 a8dea12f j_mayer
                break;
1133 a8dea12f j_mayer
            }
1134 a8dea12f j_mayer
        }
1135 a8dea12f j_mayer
        if (ret >= 0) {
1136 a8dea12f j_mayer
            ctx->raddr = raddr;
1137 daf4f96e j_mayer
#if defined (DEBUG_SOFTWARE_TLB)
1138 4a057712 j_mayer
            if (loglevel != 0) {
1139 a8dea12f j_mayer
                fprintf(logfile, "%s: access granted " ADDRX " => " REGX
1140 c55e9aef j_mayer
                        " %d %d\n", __func__, address, ctx->raddr, ctx->prot,
1141 c55e9aef j_mayer
                        ret);
1142 a8dea12f j_mayer
            }
1143 daf4f96e j_mayer
#endif
1144 c55e9aef j_mayer
            return 0;
1145 a8dea12f j_mayer
        }
1146 a8dea12f j_mayer
    }
1147 daf4f96e j_mayer
#if defined (DEBUG_SOFTWARE_TLB)
1148 4a057712 j_mayer
    if (loglevel != 0) {
1149 c55e9aef j_mayer
        fprintf(logfile, "%s: access refused " ADDRX " => " REGX
1150 c55e9aef j_mayer
                " %d %d\n", __func__, address, raddr, ctx->prot,
1151 c55e9aef j_mayer
                ret);
1152 c55e9aef j_mayer
    }
1153 daf4f96e j_mayer
#endif
1154 3b46e624 ths
1155 a8dea12f j_mayer
    return ret;
1156 a8dea12f j_mayer
}
1157 a8dea12f j_mayer
1158 c294fc58 j_mayer
void store_40x_sler (CPUPPCState *env, uint32_t val)
1159 c294fc58 j_mayer
{
1160 c294fc58 j_mayer
    /* XXX: TO BE FIXED */
1161 c294fc58 j_mayer
    if (val != 0x00000000) {
1162 c294fc58 j_mayer
        cpu_abort(env, "Little-endian regions are not supported by now\n");
1163 c294fc58 j_mayer
    }
1164 c294fc58 j_mayer
    env->spr[SPR_405_SLER] = val;
1165 c294fc58 j_mayer
}
1166 c294fc58 j_mayer
1167 5eb7995e j_mayer
int mmubooke_get_physical_address (CPUState *env, mmu_ctx_t *ctx,
1168 5eb7995e j_mayer
                                   target_ulong address, int rw,
1169 5eb7995e j_mayer
                                   int access_type)
1170 5eb7995e j_mayer
{
1171 5eb7995e j_mayer
    ppcemb_tlb_t *tlb;
1172 5eb7995e j_mayer
    target_phys_addr_t raddr;
1173 5eb7995e j_mayer
    int i, prot, ret;
1174 5eb7995e j_mayer
1175 5eb7995e j_mayer
    ret = -1;
1176 5eb7995e j_mayer
    raddr = -1;
1177 5eb7995e j_mayer
    for (i = 0; i < env->nb_tlb; i++) {
1178 5eb7995e j_mayer
        tlb = &env->tlb[i].tlbe;
1179 5eb7995e j_mayer
        if (ppcemb_tlb_check(env, tlb, &raddr, address,
1180 5eb7995e j_mayer
                             env->spr[SPR_BOOKE_PID], 1, i) < 0)
1181 5eb7995e j_mayer
            continue;
1182 5eb7995e j_mayer
        if (msr_pr)
1183 5eb7995e j_mayer
            prot = tlb->prot & 0xF;
1184 5eb7995e j_mayer
        else
1185 5eb7995e j_mayer
            prot = (tlb->prot >> 4) & 0xF;
1186 5eb7995e j_mayer
        /* Check the address space */
1187 5eb7995e j_mayer
        if (access_type == ACCESS_CODE) {
1188 d26bfc9a j_mayer
            if (msr_ir != (tlb->attr & 1))
1189 5eb7995e j_mayer
                continue;
1190 5eb7995e j_mayer
            ctx->prot = prot;
1191 5eb7995e j_mayer
            if (prot & PAGE_EXEC) {
1192 5eb7995e j_mayer
                ret = 0;
1193 5eb7995e j_mayer
                break;
1194 5eb7995e j_mayer
            }
1195 5eb7995e j_mayer
            ret = -3;
1196 5eb7995e j_mayer
        } else {
1197 d26bfc9a j_mayer
            if (msr_dr != (tlb->attr & 1))
1198 5eb7995e j_mayer
                continue;
1199 5eb7995e j_mayer
            ctx->prot = prot;
1200 5eb7995e j_mayer
            if ((!rw && prot & PAGE_READ) || (rw && (prot & PAGE_WRITE))) {
1201 5eb7995e j_mayer
                ret = 0;
1202 5eb7995e j_mayer
                break;
1203 5eb7995e j_mayer
            }
1204 5eb7995e j_mayer
            ret = -2;
1205 5eb7995e j_mayer
        }
1206 5eb7995e j_mayer
    }
1207 5eb7995e j_mayer
    if (ret >= 0)
1208 5eb7995e j_mayer
        ctx->raddr = raddr;
1209 5eb7995e j_mayer
1210 5eb7995e j_mayer
    return ret;
1211 5eb7995e j_mayer
}
1212 5eb7995e j_mayer
1213 76a66253 j_mayer
static int check_physical (CPUState *env, mmu_ctx_t *ctx,
1214 76a66253 j_mayer
                           target_ulong eaddr, int rw)
1215 76a66253 j_mayer
{
1216 76a66253 j_mayer
    int in_plb, ret;
1217 3b46e624 ths
1218 76a66253 j_mayer
    ctx->raddr = eaddr;
1219 76a66253 j_mayer
    ctx->prot = PAGE_READ;
1220 76a66253 j_mayer
    ret = 0;
1221 a750fc0b j_mayer
    switch (env->mmu_model) {
1222 a750fc0b j_mayer
    case POWERPC_MMU_32B:
1223 a750fc0b j_mayer
    case POWERPC_MMU_SOFT_6xx:
1224 7dbe11ac j_mayer
    case POWERPC_MMU_SOFT_74xx:
1225 a750fc0b j_mayer
    case POWERPC_MMU_601:
1226 a750fc0b j_mayer
    case POWERPC_MMU_SOFT_4xx:
1227 a750fc0b j_mayer
    case POWERPC_MMU_REAL_4xx:
1228 7dbe11ac j_mayer
    case POWERPC_MMU_BOOKE:
1229 caa4039c j_mayer
        ctx->prot |= PAGE_WRITE;
1230 caa4039c j_mayer
        break;
1231 caa4039c j_mayer
#if defined(TARGET_PPC64)
1232 a750fc0b j_mayer
    case POWERPC_MMU_64B:
1233 caa4039c j_mayer
        /* Real address are 60 bits long */
1234 a750fc0b j_mayer
        ctx->raddr &= 0x0FFFFFFFFFFFFFFFULL;
1235 caa4039c j_mayer
        ctx->prot |= PAGE_WRITE;
1236 caa4039c j_mayer
        break;
1237 9706285b j_mayer
#endif
1238 a750fc0b j_mayer
    case POWERPC_MMU_SOFT_4xx_Z:
1239 caa4039c j_mayer
        if (unlikely(msr_pe != 0)) {
1240 caa4039c j_mayer
            /* 403 family add some particular protections,
1241 caa4039c j_mayer
             * using PBL/PBU registers for accesses with no translation.
1242 caa4039c j_mayer
             */
1243 caa4039c j_mayer
            in_plb =
1244 caa4039c j_mayer
                /* Check PLB validity */
1245 caa4039c j_mayer
                (env->pb[0] < env->pb[1] &&
1246 caa4039c j_mayer
                 /* and address in plb area */
1247 caa4039c j_mayer
                 eaddr >= env->pb[0] && eaddr < env->pb[1]) ||
1248 caa4039c j_mayer
                (env->pb[2] < env->pb[3] &&
1249 caa4039c j_mayer
                 eaddr >= env->pb[2] && eaddr < env->pb[3]) ? 1 : 0;
1250 caa4039c j_mayer
            if (in_plb ^ msr_px) {
1251 caa4039c j_mayer
                /* Access in protected area */
1252 caa4039c j_mayer
                if (rw == 1) {
1253 caa4039c j_mayer
                    /* Access is not allowed */
1254 caa4039c j_mayer
                    ret = -2;
1255 caa4039c j_mayer
                }
1256 caa4039c j_mayer
            } else {
1257 caa4039c j_mayer
                /* Read-write access is allowed */
1258 caa4039c j_mayer
                ctx->prot |= PAGE_WRITE;
1259 76a66253 j_mayer
            }
1260 76a66253 j_mayer
        }
1261 e1833e1f j_mayer
        break;
1262 a750fc0b j_mayer
    case POWERPC_MMU_BOOKE_FSL:
1263 caa4039c j_mayer
        /* XXX: TODO */
1264 caa4039c j_mayer
        cpu_abort(env, "BookE FSL MMU model not implemented\n");
1265 caa4039c j_mayer
        break;
1266 caa4039c j_mayer
    default:
1267 caa4039c j_mayer
        cpu_abort(env, "Unknown or invalid MMU model\n");
1268 caa4039c j_mayer
        return -1;
1269 76a66253 j_mayer
    }
1270 76a66253 j_mayer
1271 76a66253 j_mayer
    return ret;
1272 76a66253 j_mayer
}
1273 76a66253 j_mayer
1274 76a66253 j_mayer
int get_physical_address (CPUState *env, mmu_ctx_t *ctx, target_ulong eaddr,
1275 76a66253 j_mayer
                          int rw, int access_type, int check_BATs)
1276 9a64fbe4 bellard
{
1277 9a64fbe4 bellard
    int ret;
1278 514fb8c1 bellard
#if 0
1279 4a057712 j_mayer
    if (loglevel != 0) {
1280 9a64fbe4 bellard
        fprintf(logfile, "%s\n", __func__);
1281 9a64fbe4 bellard
    }
1282 d9bce9d9 j_mayer
#endif
1283 4b3686fa bellard
    if ((access_type == ACCESS_CODE && msr_ir == 0) ||
1284 4b3686fa bellard
        (access_type != ACCESS_CODE && msr_dr == 0)) {
1285 9a64fbe4 bellard
        /* No address translation */
1286 76a66253 j_mayer
        ret = check_physical(env, ctx, eaddr, rw);
1287 9a64fbe4 bellard
    } else {
1288 c55e9aef j_mayer
        ret = -1;
1289 a750fc0b j_mayer
        switch (env->mmu_model) {
1290 a750fc0b j_mayer
        case POWERPC_MMU_32B:
1291 a750fc0b j_mayer
        case POWERPC_MMU_SOFT_6xx:
1292 7dbe11ac j_mayer
        case POWERPC_MMU_SOFT_74xx:
1293 a8dea12f j_mayer
            /* Try to find a BAT */
1294 a8dea12f j_mayer
            if (check_BATs)
1295 a8dea12f j_mayer
                ret = get_bat(env, ctx, eaddr, rw, access_type);
1296 c55e9aef j_mayer
            /* No break here */
1297 c55e9aef j_mayer
#if defined(TARGET_PPC64)
1298 a750fc0b j_mayer
        case POWERPC_MMU_64B:
1299 c55e9aef j_mayer
#endif
1300 a8dea12f j_mayer
            if (ret < 0) {
1301 c55e9aef j_mayer
                /* We didn't match any BAT entry or don't have BATs */
1302 a8dea12f j_mayer
                ret = get_segment(env, ctx, eaddr, rw, access_type);
1303 a8dea12f j_mayer
            }
1304 a8dea12f j_mayer
            break;
1305 a750fc0b j_mayer
        case POWERPC_MMU_SOFT_4xx:
1306 a750fc0b j_mayer
        case POWERPC_MMU_SOFT_4xx_Z:
1307 36081602 j_mayer
            ret = mmu40x_get_physical_address(env, ctx, eaddr,
1308 a8dea12f j_mayer
                                              rw, access_type);
1309 a8dea12f j_mayer
            break;
1310 a750fc0b j_mayer
        case POWERPC_MMU_601:
1311 c55e9aef j_mayer
            /* XXX: TODO */
1312 c55e9aef j_mayer
            cpu_abort(env, "601 MMU model not implemented\n");
1313 c55e9aef j_mayer
            return -1;
1314 a750fc0b j_mayer
        case POWERPC_MMU_BOOKE:
1315 5eb7995e j_mayer
            ret = mmubooke_get_physical_address(env, ctx, eaddr,
1316 5eb7995e j_mayer
                                                rw, access_type);
1317 5eb7995e j_mayer
            break;
1318 a750fc0b j_mayer
        case POWERPC_MMU_BOOKE_FSL:
1319 c55e9aef j_mayer
            /* XXX: TODO */
1320 c55e9aef j_mayer
            cpu_abort(env, "BookE FSL MMU model not implemented\n");
1321 c55e9aef j_mayer
            return -1;
1322 a750fc0b j_mayer
        case POWERPC_MMU_REAL_4xx:
1323 2662a059 j_mayer
            cpu_abort(env, "PowerPC 401 does not do any translation\n");
1324 2662a059 j_mayer
            return -1;
1325 c55e9aef j_mayer
        default:
1326 c55e9aef j_mayer
            cpu_abort(env, "Unknown or invalid MMU model\n");
1327 a8dea12f j_mayer
            return -1;
1328 9a64fbe4 bellard
        }
1329 9a64fbe4 bellard
    }
1330 514fb8c1 bellard
#if 0
1331 4a057712 j_mayer
    if (loglevel != 0) {
1332 4a057712 j_mayer
        fprintf(logfile, "%s address " ADDRX " => %d " PADDRX "\n",
1333 c55e9aef j_mayer
                __func__, eaddr, ret, ctx->raddr);
1334 a541f297 bellard
    }
1335 76a66253 j_mayer
#endif
1336 d9bce9d9 j_mayer
1337 9a64fbe4 bellard
    return ret;
1338 9a64fbe4 bellard
}
1339 9a64fbe4 bellard
1340 9b3c35e0 j_mayer
target_phys_addr_t cpu_get_phys_page_debug (CPUState *env, target_ulong addr)
1341 a6b025d3 bellard
{
1342 76a66253 j_mayer
    mmu_ctx_t ctx;
1343 a6b025d3 bellard
1344 76a66253 j_mayer
    if (unlikely(get_physical_address(env, &ctx, addr, 0, ACCESS_INT, 1) != 0))
1345 a6b025d3 bellard
        return -1;
1346 76a66253 j_mayer
1347 76a66253 j_mayer
    return ctx.raddr & TARGET_PAGE_MASK;
1348 a6b025d3 bellard
}
1349 9a64fbe4 bellard
1350 9a64fbe4 bellard
/* Perform address translation */
1351 e96efcfc j_mayer
int cpu_ppc_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
1352 a541f297 bellard
                              int is_user, int is_softmmu)
1353 9a64fbe4 bellard
{
1354 76a66253 j_mayer
    mmu_ctx_t ctx;
1355 a541f297 bellard
    int access_type;
1356 9a64fbe4 bellard
    int ret = 0;
1357 d9bce9d9 j_mayer
1358 b769d8fe bellard
    if (rw == 2) {
1359 b769d8fe bellard
        /* code access */
1360 b769d8fe bellard
        rw = 0;
1361 b769d8fe bellard
        access_type = ACCESS_CODE;
1362 b769d8fe bellard
    } else {
1363 b769d8fe bellard
        /* data access */
1364 b769d8fe bellard
        /* XXX: put correct access by using cpu_restore_state()
1365 b769d8fe bellard
           correctly */
1366 b769d8fe bellard
        access_type = ACCESS_INT;
1367 b769d8fe bellard
        //        access_type = env->access_type;
1368 b769d8fe bellard
    }
1369 76a66253 j_mayer
    ret = get_physical_address(env, &ctx, address, rw, access_type, 1);
1370 9a64fbe4 bellard
    if (ret == 0) {
1371 76a66253 j_mayer
        ret = tlb_set_page(env, address & TARGET_PAGE_MASK,
1372 76a66253 j_mayer
                           ctx.raddr & TARGET_PAGE_MASK, ctx.prot,
1373 76a66253 j_mayer
                           is_user, is_softmmu);
1374 9a64fbe4 bellard
    } else if (ret < 0) {
1375 9a64fbe4 bellard
#if defined (DEBUG_MMU)
1376 4a057712 j_mayer
        if (loglevel != 0)
1377 76a66253 j_mayer
            cpu_dump_state(env, logfile, fprintf, 0);
1378 9a64fbe4 bellard
#endif
1379 9a64fbe4 bellard
        if (access_type == ACCESS_CODE) {
1380 9a64fbe4 bellard
            switch (ret) {
1381 9a64fbe4 bellard
            case -1:
1382 76a66253 j_mayer
                /* No matches in page tables or TLB */
1383 a750fc0b j_mayer
                switch (env->mmu_model) {
1384 a750fc0b j_mayer
                case POWERPC_MMU_SOFT_6xx:
1385 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_IFTLB;
1386 8f793433 j_mayer
                    env->error_code = 1 << 18;
1387 76a66253 j_mayer
                    env->spr[SPR_IMISS] = address;
1388 76a66253 j_mayer
                    env->spr[SPR_ICMP] = 0x80000000 | ctx.ptem;
1389 76a66253 j_mayer
                    goto tlb_miss;
1390 7dbe11ac j_mayer
                case POWERPC_MMU_SOFT_74xx:
1391 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_IFTLB;
1392 7dbe11ac j_mayer
                    goto tlb_miss_74xx;
1393 a750fc0b j_mayer
                case POWERPC_MMU_SOFT_4xx:
1394 a750fc0b j_mayer
                case POWERPC_MMU_SOFT_4xx_Z:
1395 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_ITLB;
1396 8f793433 j_mayer
                    env->error_code = 0;
1397 a8dea12f j_mayer
                    env->spr[SPR_40x_DEAR] = address;
1398 a8dea12f j_mayer
                    env->spr[SPR_40x_ESR] = 0x00000000;
1399 c55e9aef j_mayer
                    break;
1400 a750fc0b j_mayer
                case POWERPC_MMU_32B:
1401 c55e9aef j_mayer
#if defined(TARGET_PPC64)
1402 a750fc0b j_mayer
                case POWERPC_MMU_64B:
1403 c55e9aef j_mayer
#endif
1404 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_ISI;
1405 8f793433 j_mayer
                    env->error_code = 0x40000000;
1406 8f793433 j_mayer
                    break;
1407 a750fc0b j_mayer
                case POWERPC_MMU_601:
1408 c55e9aef j_mayer
                    /* XXX: TODO */
1409 c55e9aef j_mayer
                    cpu_abort(env, "MMU model not implemented\n");
1410 c55e9aef j_mayer
                    return -1;
1411 a750fc0b j_mayer
                case POWERPC_MMU_BOOKE:
1412 c55e9aef j_mayer
                    /* XXX: TODO */
1413 c55e9aef j_mayer
                    cpu_abort(env, "MMU model not implemented\n");
1414 c55e9aef j_mayer
                    return -1;
1415 a750fc0b j_mayer
                case POWERPC_MMU_BOOKE_FSL:
1416 c55e9aef j_mayer
                    /* XXX: TODO */
1417 c55e9aef j_mayer
                    cpu_abort(env, "MMU model not implemented\n");
1418 c55e9aef j_mayer
                    return -1;
1419 a750fc0b j_mayer
                case POWERPC_MMU_REAL_4xx:
1420 2662a059 j_mayer
                    cpu_abort(env, "PowerPC 401 should never raise any MMU "
1421 2662a059 j_mayer
                              "exceptions\n");
1422 2662a059 j_mayer
                    return -1;
1423 c55e9aef j_mayer
                default:
1424 c55e9aef j_mayer
                    cpu_abort(env, "Unknown or invalid MMU model\n");
1425 c55e9aef j_mayer
                    return -1;
1426 76a66253 j_mayer
                }
1427 9a64fbe4 bellard
                break;
1428 9a64fbe4 bellard
            case -2:
1429 9a64fbe4 bellard
                /* Access rights violation */
1430 8f793433 j_mayer
                env->exception_index = POWERPC_EXCP_ISI;
1431 8f793433 j_mayer
                env->error_code = 0x08000000;
1432 9a64fbe4 bellard
                break;
1433 9a64fbe4 bellard
            case -3:
1434 76a66253 j_mayer
                /* No execute protection violation */
1435 8f793433 j_mayer
                env->exception_index = POWERPC_EXCP_ISI;
1436 8f793433 j_mayer
                env->error_code = 0x10000000;
1437 9a64fbe4 bellard
                break;
1438 9a64fbe4 bellard
            case -4:
1439 9a64fbe4 bellard
                /* Direct store exception */
1440 9a64fbe4 bellard
                /* No code fetch is allowed in direct-store areas */
1441 8f793433 j_mayer
                env->exception_index = POWERPC_EXCP_ISI;
1442 8f793433 j_mayer
                env->error_code = 0x10000000;
1443 2be0071f bellard
                break;
1444 e1833e1f j_mayer
#if defined(TARGET_PPC64)
1445 2be0071f bellard
            case -5:
1446 2be0071f bellard
                /* No match in segment table */
1447 8f793433 j_mayer
                env->exception_index = POWERPC_EXCP_ISEG;
1448 8f793433 j_mayer
                env->error_code = 0;
1449 9a64fbe4 bellard
                break;
1450 e1833e1f j_mayer
#endif
1451 9a64fbe4 bellard
            }
1452 9a64fbe4 bellard
        } else {
1453 9a64fbe4 bellard
            switch (ret) {
1454 9a64fbe4 bellard
            case -1:
1455 76a66253 j_mayer
                /* No matches in page tables or TLB */
1456 a750fc0b j_mayer
                switch (env->mmu_model) {
1457 a750fc0b j_mayer
                case POWERPC_MMU_SOFT_6xx:
1458 76a66253 j_mayer
                    if (rw == 1) {
1459 8f793433 j_mayer
                        env->exception_index = POWERPC_EXCP_DSTLB;
1460 8f793433 j_mayer
                        env->error_code = 1 << 16;
1461 76a66253 j_mayer
                    } else {
1462 8f793433 j_mayer
                        env->exception_index = POWERPC_EXCP_DLTLB;
1463 8f793433 j_mayer
                        env->error_code = 0;
1464 76a66253 j_mayer
                    }
1465 76a66253 j_mayer
                    env->spr[SPR_DMISS] = address;
1466 76a66253 j_mayer
                    env->spr[SPR_DCMP] = 0x80000000 | ctx.ptem;
1467 76a66253 j_mayer
                tlb_miss:
1468 8f793433 j_mayer
                    env->error_code |= ctx.key << 19;
1469 76a66253 j_mayer
                    env->spr[SPR_HASH1] = ctx.pg_addr[0];
1470 76a66253 j_mayer
                    env->spr[SPR_HASH2] = ctx.pg_addr[1];
1471 8f793433 j_mayer
                    break;
1472 7dbe11ac j_mayer
                case POWERPC_MMU_SOFT_74xx:
1473 7dbe11ac j_mayer
                    if (rw == 1) {
1474 8f793433 j_mayer
                        env->exception_index = POWERPC_EXCP_DSTLB;
1475 7dbe11ac j_mayer
                    } else {
1476 8f793433 j_mayer
                        env->exception_index = POWERPC_EXCP_DLTLB;
1477 7dbe11ac j_mayer
                    }
1478 7dbe11ac j_mayer
                tlb_miss_74xx:
1479 7dbe11ac j_mayer
                    /* Implement LRU algorithm */
1480 8f793433 j_mayer
                    env->error_code = ctx.key << 19;
1481 7dbe11ac j_mayer
                    env->spr[SPR_TLBMISS] = (address & ~((target_ulong)0x3)) |
1482 7dbe11ac j_mayer
                        ((env->last_way + 1) & (env->nb_ways - 1));
1483 7dbe11ac j_mayer
                    env->spr[SPR_PTEHI] = 0x80000000 | ctx.ptem;
1484 7dbe11ac j_mayer
                    break;
1485 a750fc0b j_mayer
                case POWERPC_MMU_SOFT_4xx:
1486 a750fc0b j_mayer
                case POWERPC_MMU_SOFT_4xx_Z:
1487 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_DTLB;
1488 8f793433 j_mayer
                    env->error_code = 0;
1489 a8dea12f j_mayer
                    env->spr[SPR_40x_DEAR] = address;
1490 a8dea12f j_mayer
                    if (rw)
1491 a8dea12f j_mayer
                        env->spr[SPR_40x_ESR] = 0x00800000;
1492 a8dea12f j_mayer
                    else
1493 a8dea12f j_mayer
                        env->spr[SPR_40x_ESR] = 0x00000000;
1494 c55e9aef j_mayer
                    break;
1495 a750fc0b j_mayer
                case POWERPC_MMU_32B:
1496 c55e9aef j_mayer
#if defined(TARGET_PPC64)
1497 a750fc0b j_mayer
                case POWERPC_MMU_64B:
1498 c55e9aef j_mayer
#endif
1499 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_DSI;
1500 8f793433 j_mayer
                    env->error_code = 0;
1501 8f793433 j_mayer
                    env->spr[SPR_DAR] = address;
1502 8f793433 j_mayer
                    if (rw == 1)
1503 8f793433 j_mayer
                        env->spr[SPR_DSISR] = 0x42000000;
1504 8f793433 j_mayer
                    else
1505 8f793433 j_mayer
                        env->spr[SPR_DSISR] = 0x40000000;
1506 8f793433 j_mayer
                    break;
1507 a750fc0b j_mayer
                case POWERPC_MMU_601:
1508 c55e9aef j_mayer
                    /* XXX: TODO */
1509 c55e9aef j_mayer
                    cpu_abort(env, "MMU model not implemented\n");
1510 c55e9aef j_mayer
                    return -1;
1511 a750fc0b j_mayer
                case POWERPC_MMU_BOOKE:
1512 c55e9aef j_mayer
                    /* XXX: TODO */
1513 c55e9aef j_mayer
                    cpu_abort(env, "MMU model not implemented\n");
1514 c55e9aef j_mayer
                    return -1;
1515 a750fc0b j_mayer
                case POWERPC_MMU_BOOKE_FSL:
1516 c55e9aef j_mayer
                    /* XXX: TODO */
1517 c55e9aef j_mayer
                    cpu_abort(env, "MMU model not implemented\n");
1518 c55e9aef j_mayer
                    return -1;
1519 a750fc0b j_mayer
                case POWERPC_MMU_REAL_4xx:
1520 2662a059 j_mayer
                    cpu_abort(env, "PowerPC 401 should never raise any MMU "
1521 2662a059 j_mayer
                              "exceptions\n");
1522 2662a059 j_mayer
                    return -1;
1523 c55e9aef j_mayer
                default:
1524 c55e9aef j_mayer
                    cpu_abort(env, "Unknown or invalid MMU model\n");
1525 c55e9aef j_mayer
                    return -1;
1526 76a66253 j_mayer
                }
1527 9a64fbe4 bellard
                break;
1528 9a64fbe4 bellard
            case -2:
1529 9a64fbe4 bellard
                /* Access rights violation */
1530 8f793433 j_mayer
                env->exception_index = POWERPC_EXCP_DSI;
1531 8f793433 j_mayer
                env->error_code = 0;
1532 8f793433 j_mayer
                env->spr[SPR_DAR] = address;
1533 8f793433 j_mayer
                if (rw == 1)
1534 8f793433 j_mayer
                    env->spr[SPR_DSISR] = 0x0A000000;
1535 8f793433 j_mayer
                else
1536 8f793433 j_mayer
                    env->spr[SPR_DSISR] = 0x08000000;
1537 9a64fbe4 bellard
                break;
1538 9a64fbe4 bellard
            case -4:
1539 9a64fbe4 bellard
                /* Direct store exception */
1540 9a64fbe4 bellard
                switch (access_type) {
1541 9a64fbe4 bellard
                case ACCESS_FLOAT:
1542 9a64fbe4 bellard
                    /* Floating point load/store */
1543 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_ALIGN;
1544 8f793433 j_mayer
                    env->error_code = POWERPC_EXCP_ALIGN_FP;
1545 8f793433 j_mayer
                    env->spr[SPR_DAR] = address;
1546 9a64fbe4 bellard
                    break;
1547 9a64fbe4 bellard
                case ACCESS_RES:
1548 8f793433 j_mayer
                    /* lwarx, ldarx or stwcx. */
1549 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_DSI;
1550 8f793433 j_mayer
                    env->error_code = 0;
1551 8f793433 j_mayer
                    env->spr[SPR_DAR] = address;
1552 8f793433 j_mayer
                    if (rw == 1)
1553 8f793433 j_mayer
                        env->spr[SPR_DSISR] = 0x06000000;
1554 8f793433 j_mayer
                    else
1555 8f793433 j_mayer
                        env->spr[SPR_DSISR] = 0x04000000;
1556 9a64fbe4 bellard
                    break;
1557 9a64fbe4 bellard
                case ACCESS_EXT:
1558 9a64fbe4 bellard
                    /* eciwx or ecowx */
1559 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_DSI;
1560 8f793433 j_mayer
                    env->error_code = 0;
1561 8f793433 j_mayer
                    env->spr[SPR_DAR] = address;
1562 8f793433 j_mayer
                    if (rw == 1)
1563 8f793433 j_mayer
                        env->spr[SPR_DSISR] = 0x06100000;
1564 8f793433 j_mayer
                    else
1565 8f793433 j_mayer
                        env->spr[SPR_DSISR] = 0x04100000;
1566 9a64fbe4 bellard
                    break;
1567 9a64fbe4 bellard
                default:
1568 76a66253 j_mayer
                    printf("DSI: invalid exception (%d)\n", ret);
1569 8f793433 j_mayer
                    env->exception_index = POWERPC_EXCP_PROGRAM;
1570 8f793433 j_mayer
                    env->error_code =
1571 8f793433 j_mayer
                        POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_INVAL;
1572 8f793433 j_mayer
                    env->spr[SPR_DAR] = address;
1573 9a64fbe4 bellard
                    break;
1574 9a64fbe4 bellard
                }
1575 fdabc366 bellard
                break;
1576 e1833e1f j_mayer
#if defined(TARGET_PPC64)
1577 2be0071f bellard
            case -5:
1578 2be0071f bellard
                /* No match in segment table */
1579 8f793433 j_mayer
                env->exception_index = POWERPC_EXCP_DSEG;
1580 8f793433 j_mayer
                env->error_code = 0;
1581 8f793433 j_mayer
                env->spr[SPR_DAR] = address;
1582 2be0071f bellard
                break;
1583 e1833e1f j_mayer
#endif
1584 9a64fbe4 bellard
            }
1585 9a64fbe4 bellard
        }
1586 9a64fbe4 bellard
#if 0
1587 8f793433 j_mayer
        printf("%s: set exception to %d %02x\n", __func__,
1588 8f793433 j_mayer
               env->exception, env->error_code);
1589 9a64fbe4 bellard
#endif
1590 9a64fbe4 bellard
        ret = 1;
1591 9a64fbe4 bellard
    }
1592 76a66253 j_mayer
1593 9a64fbe4 bellard
    return ret;
1594 9a64fbe4 bellard
}
1595 9a64fbe4 bellard
1596 3fc6c082 bellard
/*****************************************************************************/
1597 3fc6c082 bellard
/* BATs management */
1598 3fc6c082 bellard
#if !defined(FLUSH_ALL_TLBS)
1599 b068d6a7 j_mayer
static always_inline void do_invalidate_BAT (CPUPPCState *env,
1600 b068d6a7 j_mayer
                                             target_ulong BATu,
1601 b068d6a7 j_mayer
                                             target_ulong mask)
1602 3fc6c082 bellard
{
1603 3fc6c082 bellard
    target_ulong base, end, page;
1604 76a66253 j_mayer
1605 3fc6c082 bellard
    base = BATu & ~0x0001FFFF;
1606 3fc6c082 bellard
    end = base + mask + 0x00020000;
1607 3fc6c082 bellard
#if defined (DEBUG_BATS)
1608 76a66253 j_mayer
    if (loglevel != 0) {
1609 1b9eb036 j_mayer
        fprintf(logfile, "Flush BAT from " ADDRX " to " ADDRX " (" ADDRX ")\n",
1610 76a66253 j_mayer
                base, end, mask);
1611 76a66253 j_mayer
    }
1612 3fc6c082 bellard
#endif
1613 3fc6c082 bellard
    for (page = base; page != end; page += TARGET_PAGE_SIZE)
1614 3fc6c082 bellard
        tlb_flush_page(env, page);
1615 3fc6c082 bellard
#if defined (DEBUG_BATS)
1616 3fc6c082 bellard
    if (loglevel != 0)
1617 3fc6c082 bellard
        fprintf(logfile, "Flush done\n");
1618 3fc6c082 bellard
#endif
1619 3fc6c082 bellard
}
1620 3fc6c082 bellard
#endif
1621 3fc6c082 bellard
1622 b068d6a7 j_mayer
static always_inline void dump_store_bat (CPUPPCState *env, char ID,
1623 b068d6a7 j_mayer
                                          int ul, int nr, target_ulong value)
1624 3fc6c082 bellard
{
1625 3fc6c082 bellard
#if defined (DEBUG_BATS)
1626 3fc6c082 bellard
    if (loglevel != 0) {
1627 1b9eb036 j_mayer
        fprintf(logfile, "Set %cBAT%d%c to 0x" ADDRX " (0x" ADDRX ")\n",
1628 1b9eb036 j_mayer
                ID, nr, ul == 0 ? 'u' : 'l', value, env->nip);
1629 3fc6c082 bellard
    }
1630 3fc6c082 bellard
#endif
1631 3fc6c082 bellard
}
1632 3fc6c082 bellard
1633 3fc6c082 bellard
target_ulong do_load_ibatu (CPUPPCState *env, int nr)
1634 3fc6c082 bellard
{
1635 3fc6c082 bellard
    return env->IBAT[0][nr];
1636 3fc6c082 bellard
}
1637 3fc6c082 bellard
1638 3fc6c082 bellard
target_ulong do_load_ibatl (CPUPPCState *env, int nr)
1639 3fc6c082 bellard
{
1640 3fc6c082 bellard
    return env->IBAT[1][nr];
1641 3fc6c082 bellard
}
1642 3fc6c082 bellard
1643 3fc6c082 bellard
void do_store_ibatu (CPUPPCState *env, int nr, target_ulong value)
1644 3fc6c082 bellard
{
1645 3fc6c082 bellard
    target_ulong mask;
1646 3fc6c082 bellard
1647 3fc6c082 bellard
    dump_store_bat(env, 'I', 0, nr, value);
1648 3fc6c082 bellard
    if (env->IBAT[0][nr] != value) {
1649 3fc6c082 bellard
        mask = (value << 15) & 0x0FFE0000UL;
1650 3fc6c082 bellard
#if !defined(FLUSH_ALL_TLBS)
1651 3fc6c082 bellard
        do_invalidate_BAT(env, env->IBAT[0][nr], mask);
1652 3fc6c082 bellard
#endif
1653 3fc6c082 bellard
        /* When storing valid upper BAT, mask BEPI and BRPN
1654 3fc6c082 bellard
         * and invalidate all TLBs covered by this BAT
1655 3fc6c082 bellard
         */
1656 3fc6c082 bellard
        mask = (value << 15) & 0x0FFE0000UL;
1657 3fc6c082 bellard
        env->IBAT[0][nr] = (value & 0x00001FFFUL) |
1658 3fc6c082 bellard
            (value & ~0x0001FFFFUL & ~mask);
1659 3fc6c082 bellard
        env->IBAT[1][nr] = (env->IBAT[1][nr] & 0x0000007B) |
1660 3fc6c082 bellard
            (env->IBAT[1][nr] & ~0x0001FFFF & ~mask);
1661 3fc6c082 bellard
#if !defined(FLUSH_ALL_TLBS)
1662 3fc6c082 bellard
        do_invalidate_BAT(env, env->IBAT[0][nr], mask);
1663 76a66253 j_mayer
#else
1664 3fc6c082 bellard
        tlb_flush(env, 1);
1665 3fc6c082 bellard
#endif
1666 3fc6c082 bellard
    }
1667 3fc6c082 bellard
}
1668 3fc6c082 bellard
1669 3fc6c082 bellard
void do_store_ibatl (CPUPPCState *env, int nr, target_ulong value)
1670 3fc6c082 bellard
{
1671 3fc6c082 bellard
    dump_store_bat(env, 'I', 1, nr, value);
1672 3fc6c082 bellard
    env->IBAT[1][nr] = value;
1673 3fc6c082 bellard
}
1674 3fc6c082 bellard
1675 3fc6c082 bellard
target_ulong do_load_dbatu (CPUPPCState *env, int nr)
1676 3fc6c082 bellard
{
1677 3fc6c082 bellard
    return env->DBAT[0][nr];
1678 3fc6c082 bellard
}
1679 3fc6c082 bellard
1680 3fc6c082 bellard
target_ulong do_load_dbatl (CPUPPCState *env, int nr)
1681 3fc6c082 bellard
{
1682 3fc6c082 bellard
    return env->DBAT[1][nr];
1683 3fc6c082 bellard
}
1684 3fc6c082 bellard
1685 3fc6c082 bellard
void do_store_dbatu (CPUPPCState *env, int nr, target_ulong value)
1686 3fc6c082 bellard
{
1687 3fc6c082 bellard
    target_ulong mask;
1688 3fc6c082 bellard
1689 3fc6c082 bellard
    dump_store_bat(env, 'D', 0, nr, value);
1690 3fc6c082 bellard
    if (env->DBAT[0][nr] != value) {
1691 3fc6c082 bellard
        /* When storing valid upper BAT, mask BEPI and BRPN
1692 3fc6c082 bellard
         * and invalidate all TLBs covered by this BAT
1693 3fc6c082 bellard
         */
1694 3fc6c082 bellard
        mask = (value << 15) & 0x0FFE0000UL;
1695 3fc6c082 bellard
#if !defined(FLUSH_ALL_TLBS)
1696 3fc6c082 bellard
        do_invalidate_BAT(env, env->DBAT[0][nr], mask);
1697 3fc6c082 bellard
#endif
1698 3fc6c082 bellard
        mask = (value << 15) & 0x0FFE0000UL;
1699 3fc6c082 bellard
        env->DBAT[0][nr] = (value & 0x00001FFFUL) |
1700 3fc6c082 bellard
            (value & ~0x0001FFFFUL & ~mask);
1701 3fc6c082 bellard
        env->DBAT[1][nr] = (env->DBAT[1][nr] & 0x0000007B) |
1702 3fc6c082 bellard
            (env->DBAT[1][nr] & ~0x0001FFFF & ~mask);
1703 3fc6c082 bellard
#if !defined(FLUSH_ALL_TLBS)
1704 3fc6c082 bellard
        do_invalidate_BAT(env, env->DBAT[0][nr], mask);
1705 3fc6c082 bellard
#else
1706 3fc6c082 bellard
        tlb_flush(env, 1);
1707 3fc6c082 bellard
#endif
1708 3fc6c082 bellard
    }
1709 3fc6c082 bellard
}
1710 3fc6c082 bellard
1711 3fc6c082 bellard
void do_store_dbatl (CPUPPCState *env, int nr, target_ulong value)
1712 3fc6c082 bellard
{
1713 3fc6c082 bellard
    dump_store_bat(env, 'D', 1, nr, value);
1714 3fc6c082 bellard
    env->DBAT[1][nr] = value;
1715 3fc6c082 bellard
}
1716 3fc6c082 bellard
1717 0a032cbe j_mayer
1718 0a032cbe j_mayer
/*****************************************************************************/
1719 0a032cbe j_mayer
/* TLB management */
1720 0a032cbe j_mayer
void ppc_tlb_invalidate_all (CPUPPCState *env)
1721 0a032cbe j_mayer
{
1722 daf4f96e j_mayer
    switch (env->mmu_model) {
1723 daf4f96e j_mayer
    case POWERPC_MMU_SOFT_6xx:
1724 7dbe11ac j_mayer
    case POWERPC_MMU_SOFT_74xx:
1725 0a032cbe j_mayer
        ppc6xx_tlb_invalidate_all(env);
1726 daf4f96e j_mayer
        break;
1727 daf4f96e j_mayer
    case POWERPC_MMU_SOFT_4xx:
1728 daf4f96e j_mayer
    case POWERPC_MMU_SOFT_4xx_Z:
1729 0a032cbe j_mayer
        ppc4xx_tlb_invalidate_all(env);
1730 daf4f96e j_mayer
        break;
1731 7dbe11ac j_mayer
    case POWERPC_MMU_REAL_4xx:
1732 7dbe11ac j_mayer
        cpu_abort(env, "No TLB for PowerPC 4xx in real mode\n");
1733 7dbe11ac j_mayer
        break;
1734 7dbe11ac j_mayer
    case POWERPC_MMU_BOOKE:
1735 7dbe11ac j_mayer
        /* XXX: TODO */
1736 7dbe11ac j_mayer
        cpu_abort(env, "MMU model not implemented\n");
1737 7dbe11ac j_mayer
        break;
1738 7dbe11ac j_mayer
    case POWERPC_MMU_BOOKE_FSL:
1739 7dbe11ac j_mayer
        /* XXX: TODO */
1740 7dbe11ac j_mayer
        cpu_abort(env, "MMU model not implemented\n");
1741 7dbe11ac j_mayer
        break;
1742 7dbe11ac j_mayer
    case POWERPC_MMU_601:
1743 7dbe11ac j_mayer
        /* XXX: TODO */
1744 7dbe11ac j_mayer
        cpu_abort(env, "MMU model not implemented\n");
1745 7dbe11ac j_mayer
        break;
1746 7dbe11ac j_mayer
    case POWERPC_MMU_32B:
1747 00af685f j_mayer
#if defined(TARGET_PPC64)
1748 7dbe11ac j_mayer
    case POWERPC_MMU_64B:
1749 00af685f j_mayer
#endif /* defined(TARGET_PPC64) */
1750 0a032cbe j_mayer
        tlb_flush(env, 1);
1751 daf4f96e j_mayer
        break;
1752 00af685f j_mayer
    default:
1753 00af685f j_mayer
        /* XXX: TODO */
1754 12de9a39 j_mayer
        cpu_abort(env, "Unknown MMU model\n");
1755 00af685f j_mayer
        break;
1756 0a032cbe j_mayer
    }
1757 0a032cbe j_mayer
}
1758 0a032cbe j_mayer
1759 daf4f96e j_mayer
void ppc_tlb_invalidate_one (CPUPPCState *env, target_ulong addr)
1760 daf4f96e j_mayer
{
1761 daf4f96e j_mayer
#if !defined(FLUSH_ALL_TLBS)
1762 daf4f96e j_mayer
    addr &= TARGET_PAGE_MASK;
1763 daf4f96e j_mayer
    switch (env->mmu_model) {
1764 daf4f96e j_mayer
    case POWERPC_MMU_SOFT_6xx:
1765 7dbe11ac j_mayer
    case POWERPC_MMU_SOFT_74xx:
1766 daf4f96e j_mayer
        ppc6xx_tlb_invalidate_virt(env, addr, 0);
1767 daf4f96e j_mayer
        if (env->id_tlbs == 1)
1768 daf4f96e j_mayer
            ppc6xx_tlb_invalidate_virt(env, addr, 1);
1769 daf4f96e j_mayer
        break;
1770 daf4f96e j_mayer
    case POWERPC_MMU_SOFT_4xx:
1771 daf4f96e j_mayer
    case POWERPC_MMU_SOFT_4xx_Z:
1772 daf4f96e j_mayer
        ppc4xx_tlb_invalidate_virt(env, addr, env->spr[SPR_40x_PID]);
1773 daf4f96e j_mayer
        break;
1774 7dbe11ac j_mayer
    case POWERPC_MMU_REAL_4xx:
1775 7dbe11ac j_mayer
        cpu_abort(env, "No TLB for PowerPC 4xx in real mode\n");
1776 7dbe11ac j_mayer
        break;
1777 7dbe11ac j_mayer
    case POWERPC_MMU_BOOKE:
1778 7dbe11ac j_mayer
        /* XXX: TODO */
1779 7dbe11ac j_mayer
        cpu_abort(env, "MMU model not implemented\n");
1780 7dbe11ac j_mayer
        break;
1781 7dbe11ac j_mayer
    case POWERPC_MMU_BOOKE_FSL:
1782 7dbe11ac j_mayer
        /* XXX: TODO */
1783 7dbe11ac j_mayer
        cpu_abort(env, "MMU model not implemented\n");
1784 7dbe11ac j_mayer
        break;
1785 7dbe11ac j_mayer
    case POWERPC_MMU_601:
1786 7dbe11ac j_mayer
        /* XXX: TODO */
1787 7dbe11ac j_mayer
        cpu_abort(env, "MMU model not implemented\n");
1788 7dbe11ac j_mayer
        break;
1789 7dbe11ac j_mayer
    case POWERPC_MMU_32B:
1790 daf4f96e j_mayer
        /* tlbie invalidate TLBs for all segments */
1791 daf4f96e j_mayer
        addr &= ~((target_ulong)-1 << 28);
1792 daf4f96e j_mayer
        /* XXX: this case should be optimized,
1793 daf4f96e j_mayer
         * giving a mask to tlb_flush_page
1794 daf4f96e j_mayer
         */
1795 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x0 << 28));
1796 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x1 << 28));
1797 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x2 << 28));
1798 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x3 << 28));
1799 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x4 << 28));
1800 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x5 << 28));
1801 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x6 << 28));
1802 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x7 << 28));
1803 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x8 << 28));
1804 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0x9 << 28));
1805 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0xA << 28));
1806 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0xB << 28));
1807 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0xC << 28));
1808 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0xD << 28));
1809 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0xE << 28));
1810 daf4f96e j_mayer
        tlb_flush_page(env, addr | (0xF << 28));
1811 7dbe11ac j_mayer
        break;
1812 00af685f j_mayer
#if defined(TARGET_PPC64)
1813 7dbe11ac j_mayer
    case POWERPC_MMU_64B:
1814 7dbe11ac j_mayer
        /* tlbie invalidate TLBs for all segments */
1815 7dbe11ac j_mayer
        /* XXX: given the fact that there are too many segments to invalidate,
1816 00af685f j_mayer
         *      and we still don't have a tlb_flush_mask(env, n, mask) in Qemu,
1817 7dbe11ac j_mayer
         *      we just invalidate all TLBs
1818 7dbe11ac j_mayer
         */
1819 7dbe11ac j_mayer
        tlb_flush(env, 1);
1820 7dbe11ac j_mayer
        break;
1821 00af685f j_mayer
#endif /* defined(TARGET_PPC64) */
1822 00af685f j_mayer
    default:
1823 00af685f j_mayer
        /* XXX: TODO */
1824 12de9a39 j_mayer
        cpu_abort(env, "Unknown MMU model\n");
1825 00af685f j_mayer
        break;
1826 daf4f96e j_mayer
    }
1827 daf4f96e j_mayer
#else
1828 daf4f96e j_mayer
    ppc_tlb_invalidate_all(env);
1829 daf4f96e j_mayer
#endif
1830 daf4f96e j_mayer
}
1831 daf4f96e j_mayer
1832 daf4f96e j_mayer
#if defined(TARGET_PPC64)
1833 daf4f96e j_mayer
void ppc_slb_invalidate_all (CPUPPCState *env)
1834 daf4f96e j_mayer
{
1835 daf4f96e j_mayer
    /* XXX: TODO */
1836 daf4f96e j_mayer
    tlb_flush(env, 1);
1837 daf4f96e j_mayer
}
1838 daf4f96e j_mayer
1839 daf4f96e j_mayer
void ppc_slb_invalidate_one (CPUPPCState *env, uint64_t T0)
1840 daf4f96e j_mayer
{
1841 daf4f96e j_mayer
    /* XXX: TODO */
1842 daf4f96e j_mayer
    tlb_flush(env, 1);
1843 daf4f96e j_mayer
}
1844 daf4f96e j_mayer
#endif
1845 daf4f96e j_mayer
1846 daf4f96e j_mayer
1847 3fc6c082 bellard
/*****************************************************************************/
1848 3fc6c082 bellard
/* Special registers manipulation */
1849 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1850 d9bce9d9 j_mayer
target_ulong ppc_load_asr (CPUPPCState *env)
1851 d9bce9d9 j_mayer
{
1852 d9bce9d9 j_mayer
    return env->asr;
1853 d9bce9d9 j_mayer
}
1854 d9bce9d9 j_mayer
1855 d9bce9d9 j_mayer
void ppc_store_asr (CPUPPCState *env, target_ulong value)
1856 d9bce9d9 j_mayer
{
1857 d9bce9d9 j_mayer
    if (env->asr != value) {
1858 d9bce9d9 j_mayer
        env->asr = value;
1859 d9bce9d9 j_mayer
        tlb_flush(env, 1);
1860 d9bce9d9 j_mayer
    }
1861 d9bce9d9 j_mayer
}
1862 d9bce9d9 j_mayer
#endif
1863 d9bce9d9 j_mayer
1864 3fc6c082 bellard
target_ulong do_load_sdr1 (CPUPPCState *env)
1865 3fc6c082 bellard
{
1866 3fc6c082 bellard
    return env->sdr1;
1867 3fc6c082 bellard
}
1868 3fc6c082 bellard
1869 3fc6c082 bellard
void do_store_sdr1 (CPUPPCState *env, target_ulong value)
1870 3fc6c082 bellard
{
1871 3fc6c082 bellard
#if defined (DEBUG_MMU)
1872 3fc6c082 bellard
    if (loglevel != 0) {
1873 1b9eb036 j_mayer
        fprintf(logfile, "%s: 0x" ADDRX "\n", __func__, value);
1874 3fc6c082 bellard
    }
1875 3fc6c082 bellard
#endif
1876 3fc6c082 bellard
    if (env->sdr1 != value) {
1877 12de9a39 j_mayer
        /* XXX: for PowerPC 64, should check that the HTABSIZE value
1878 12de9a39 j_mayer
         *      is <= 28
1879 12de9a39 j_mayer
         */
1880 3fc6c082 bellard
        env->sdr1 = value;
1881 76a66253 j_mayer
        tlb_flush(env, 1);
1882 3fc6c082 bellard
    }
1883 3fc6c082 bellard
}
1884 3fc6c082 bellard
1885 12de9a39 j_mayer
#if 0 // Unused
1886 3fc6c082 bellard
target_ulong do_load_sr (CPUPPCState *env, int srnum)
1887 3fc6c082 bellard
{
1888 3fc6c082 bellard
    return env->sr[srnum];
1889 3fc6c082 bellard
}
1890 12de9a39 j_mayer
#endif
1891 3fc6c082 bellard
1892 3fc6c082 bellard
void do_store_sr (CPUPPCState *env, int srnum, target_ulong value)
1893 3fc6c082 bellard
{
1894 3fc6c082 bellard
#if defined (DEBUG_MMU)
1895 3fc6c082 bellard
    if (loglevel != 0) {
1896 1b9eb036 j_mayer
        fprintf(logfile, "%s: reg=%d 0x" ADDRX " " ADDRX "\n",
1897 1b9eb036 j_mayer
                __func__, srnum, value, env->sr[srnum]);
1898 3fc6c082 bellard
    }
1899 3fc6c082 bellard
#endif
1900 3fc6c082 bellard
    if (env->sr[srnum] != value) {
1901 3fc6c082 bellard
        env->sr[srnum] = value;
1902 3fc6c082 bellard
#if !defined(FLUSH_ALL_TLBS) && 0
1903 3fc6c082 bellard
        {
1904 3fc6c082 bellard
            target_ulong page, end;
1905 3fc6c082 bellard
            /* Invalidate 256 MB of virtual memory */
1906 3fc6c082 bellard
            page = (16 << 20) * srnum;
1907 3fc6c082 bellard
            end = page + (16 << 20);
1908 3fc6c082 bellard
            for (; page != end; page += TARGET_PAGE_SIZE)
1909 3fc6c082 bellard
                tlb_flush_page(env, page);
1910 3fc6c082 bellard
        }
1911 3fc6c082 bellard
#else
1912 76a66253 j_mayer
        tlb_flush(env, 1);
1913 3fc6c082 bellard
#endif
1914 3fc6c082 bellard
    }
1915 3fc6c082 bellard
}
1916 76a66253 j_mayer
#endif /* !defined (CONFIG_USER_ONLY) */
1917 3fc6c082 bellard
1918 bfa1e5cf j_mayer
target_ulong ppc_load_xer (CPUPPCState *env)
1919 79aceca5 bellard
{
1920 79aceca5 bellard
    return (xer_so << XER_SO) |
1921 79aceca5 bellard
        (xer_ov << XER_OV) |
1922 79aceca5 bellard
        (xer_ca << XER_CA) |
1923 3fc6c082 bellard
        (xer_bc << XER_BC) |
1924 3fc6c082 bellard
        (xer_cmp << XER_CMP);
1925 79aceca5 bellard
}
1926 79aceca5 bellard
1927 bfa1e5cf j_mayer
void ppc_store_xer (CPUPPCState *env, target_ulong value)
1928 79aceca5 bellard
{
1929 79aceca5 bellard
    xer_so = (value >> XER_SO) & 0x01;
1930 79aceca5 bellard
    xer_ov = (value >> XER_OV) & 0x01;
1931 79aceca5 bellard
    xer_ca = (value >> XER_CA) & 0x01;
1932 3fc6c082 bellard
    xer_cmp = (value >> XER_CMP) & 0xFF;
1933 d9bce9d9 j_mayer
    xer_bc = (value >> XER_BC) & 0x7F;
1934 79aceca5 bellard
}
1935 79aceca5 bellard
1936 76a66253 j_mayer
/* Swap temporary saved registers with GPRs */
1937 b068d6a7 j_mayer
static always_inline void swap_gpr_tgpr (CPUPPCState *env)
1938 79aceca5 bellard
{
1939 76a66253 j_mayer
    ppc_gpr_t tmp;
1940 76a66253 j_mayer
1941 76a66253 j_mayer
    tmp = env->gpr[0];
1942 76a66253 j_mayer
    env->gpr[0] = env->tgpr[0];
1943 76a66253 j_mayer
    env->tgpr[0] = tmp;
1944 76a66253 j_mayer
    tmp = env->gpr[1];
1945 76a66253 j_mayer
    env->gpr[1] = env->tgpr[1];
1946 76a66253 j_mayer
    env->tgpr[1] = tmp;
1947 76a66253 j_mayer
    tmp = env->gpr[2];
1948 76a66253 j_mayer
    env->gpr[2] = env->tgpr[2];
1949 76a66253 j_mayer
    env->tgpr[2] = tmp;
1950 76a66253 j_mayer
    tmp = env->gpr[3];
1951 76a66253 j_mayer
    env->gpr[3] = env->tgpr[3];
1952 76a66253 j_mayer
    env->tgpr[3] = tmp;
1953 79aceca5 bellard
}
1954 79aceca5 bellard
1955 76a66253 j_mayer
/* GDBstub can read and write MSR... */
1956 76a66253 j_mayer
target_ulong do_load_msr (CPUPPCState *env)
1957 79aceca5 bellard
{
1958 76a66253 j_mayer
    return
1959 76a66253 j_mayer
#if defined (TARGET_PPC64)
1960 d9bce9d9 j_mayer
        ((target_ulong)msr_sf   << MSR_SF)   |
1961 d9bce9d9 j_mayer
        ((target_ulong)msr_isf  << MSR_ISF)  |
1962 d9bce9d9 j_mayer
        ((target_ulong)msr_hv   << MSR_HV)   |
1963 76a66253 j_mayer
#endif
1964 d9bce9d9 j_mayer
        ((target_ulong)msr_ucle << MSR_UCLE) |
1965 d9bce9d9 j_mayer
        ((target_ulong)msr_vr   << MSR_VR)   | /* VR / SPE */
1966 d9bce9d9 j_mayer
        ((target_ulong)msr_ap   << MSR_AP)   |
1967 d9bce9d9 j_mayer
        ((target_ulong)msr_sa   << MSR_SA)   |
1968 d9bce9d9 j_mayer
        ((target_ulong)msr_key  << MSR_KEY)  |
1969 d9bce9d9 j_mayer
        ((target_ulong)msr_pow  << MSR_POW)  | /* POW / WE */
1970 d26bfc9a j_mayer
        ((target_ulong)msr_tgpr << MSR_TGPR) | /* TGPR / CE */
1971 d9bce9d9 j_mayer
        ((target_ulong)msr_ile  << MSR_ILE)  |
1972 d9bce9d9 j_mayer
        ((target_ulong)msr_ee   << MSR_EE)   |
1973 d9bce9d9 j_mayer
        ((target_ulong)msr_pr   << MSR_PR)   |
1974 d9bce9d9 j_mayer
        ((target_ulong)msr_fp   << MSR_FP)   |
1975 d9bce9d9 j_mayer
        ((target_ulong)msr_me   << MSR_ME)   |
1976 d9bce9d9 j_mayer
        ((target_ulong)msr_fe0  << MSR_FE0)  |
1977 d9bce9d9 j_mayer
        ((target_ulong)msr_se   << MSR_SE)   | /* SE / DWE / UBLE */
1978 d9bce9d9 j_mayer
        ((target_ulong)msr_be   << MSR_BE)   | /* BE / DE */
1979 d9bce9d9 j_mayer
        ((target_ulong)msr_fe1  << MSR_FE1)  |
1980 d9bce9d9 j_mayer
        ((target_ulong)msr_al   << MSR_AL)   |
1981 d9bce9d9 j_mayer
        ((target_ulong)msr_ip   << MSR_IP)   |
1982 d9bce9d9 j_mayer
        ((target_ulong)msr_ir   << MSR_IR)   | /* IR / IS */
1983 d9bce9d9 j_mayer
        ((target_ulong)msr_dr   << MSR_DR)   | /* DR / DS */
1984 d9bce9d9 j_mayer
        ((target_ulong)msr_pe   << MSR_PE)   | /* PE / EP */
1985 d9bce9d9 j_mayer
        ((target_ulong)msr_px   << MSR_PX)   | /* PX / PMM */
1986 d9bce9d9 j_mayer
        ((target_ulong)msr_ri   << MSR_RI)   |
1987 d9bce9d9 j_mayer
        ((target_ulong)msr_le   << MSR_LE);
1988 3fc6c082 bellard
}
1989 3fc6c082 bellard
1990 a97fed52 j_mayer
int do_store_msr (CPUPPCState *env, target_ulong value)
1991 313adae9 bellard
{
1992 50443c98 bellard
    int enter_pm;
1993 50443c98 bellard
1994 3fc6c082 bellard
    value &= env->msr_mask;
1995 3fc6c082 bellard
    if (((value >> MSR_IR) & 1) != msr_ir ||
1996 3fc6c082 bellard
        ((value >> MSR_DR) & 1) != msr_dr) {
1997 76a66253 j_mayer
        /* Flush all tlb when changing translation mode */
1998 d094807b bellard
        tlb_flush(env, 1);
1999 3fc6c082 bellard
        env->interrupt_request |= CPU_INTERRUPT_EXITTB;
2000 a541f297 bellard
    }
2001 3fc6c082 bellard
#if 0
2002 3fc6c082 bellard
    if (loglevel != 0) {
2003 3fc6c082 bellard
        fprintf(logfile, "%s: T0 %08lx\n", __func__, value);
2004 3fc6c082 bellard
    }
2005 3fc6c082 bellard
#endif
2006 d26bfc9a j_mayer
    if (unlikely((env->flags & POWERPC_FLAG_TGPR) &&
2007 d26bfc9a j_mayer
                 ((value >> MSR_TGPR) & 1) != msr_tgpr)) {
2008 d26bfc9a j_mayer
        /* Swap temporary saved registers with GPRs */
2009 d26bfc9a j_mayer
        swap_gpr_tgpr(env);
2010 76a66253 j_mayer
    }
2011 76a66253 j_mayer
#if defined (TARGET_PPC64)
2012 76a66253 j_mayer
    msr_sf   = (value >> MSR_SF)   & 1;
2013 76a66253 j_mayer
    msr_isf  = (value >> MSR_ISF)  & 1;
2014 76a66253 j_mayer
    msr_hv   = (value >> MSR_HV)   & 1;
2015 76a66253 j_mayer
#endif
2016 76a66253 j_mayer
    msr_ucle = (value >> MSR_UCLE) & 1;
2017 76a66253 j_mayer
    msr_vr   = (value >> MSR_VR)   & 1; /* VR / SPE */
2018 76a66253 j_mayer
    msr_ap   = (value >> MSR_AP)   & 1;
2019 76a66253 j_mayer
    msr_sa   = (value >> MSR_SA)   & 1;
2020 76a66253 j_mayer
    msr_key  = (value >> MSR_KEY)  & 1;
2021 76a66253 j_mayer
    msr_pow  = (value >> MSR_POW)  & 1; /* POW / WE */
2022 d26bfc9a j_mayer
    msr_tgpr = (value >> MSR_TGPR) & 1; /* TGPR / CE */
2023 76a66253 j_mayer
    msr_ile  = (value >> MSR_ILE)  & 1;
2024 76a66253 j_mayer
    msr_ee   = (value >> MSR_EE)   & 1;
2025 76a66253 j_mayer
    msr_pr   = (value >> MSR_PR)   & 1;
2026 76a66253 j_mayer
    msr_fp   = (value >> MSR_FP)   & 1;
2027 76a66253 j_mayer
    msr_me   = (value >> MSR_ME)   & 1;
2028 76a66253 j_mayer
    msr_fe0  = (value >> MSR_FE0)  & 1;
2029 76a66253 j_mayer
    msr_se   = (value >> MSR_SE)   & 1; /* SE / DWE / UBLE */
2030 76a66253 j_mayer
    msr_be   = (value >> MSR_BE)   & 1; /* BE / DE */
2031 76a66253 j_mayer
    msr_fe1  = (value >> MSR_FE1)  & 1;
2032 76a66253 j_mayer
    msr_al   = (value >> MSR_AL)   & 1;
2033 76a66253 j_mayer
    msr_ip   = (value >> MSR_IP)   & 1;
2034 76a66253 j_mayer
    msr_ir   = (value >> MSR_IR)   & 1; /* IR / IS */
2035 76a66253 j_mayer
    msr_dr   = (value >> MSR_DR)   & 1; /* DR / DS */
2036 76a66253 j_mayer
    msr_pe   = (value >> MSR_PE)   & 1; /* PE / EP */
2037 76a66253 j_mayer
    msr_px   = (value >> MSR_PX)   & 1; /* PX / PMM */
2038 76a66253 j_mayer
    msr_ri   = (value >> MSR_RI)   & 1;
2039 76a66253 j_mayer
    msr_le   = (value >> MSR_LE)   & 1;
2040 3fc6c082 bellard
    do_compute_hflags(env);
2041 50443c98 bellard
2042 50443c98 bellard
    enter_pm = 0;
2043 a750fc0b j_mayer
    switch (env->excp_model) {
2044 a750fc0b j_mayer
    case POWERPC_EXCP_603:
2045 a750fc0b j_mayer
    case POWERPC_EXCP_603E:
2046 a750fc0b j_mayer
    case POWERPC_EXCP_G2:
2047 d9bce9d9 j_mayer
        /* Don't handle SLEEP mode: we should disable all clocks...
2048 d9bce9d9 j_mayer
         * No dynamic power-management.
2049 d9bce9d9 j_mayer
         */
2050 d9bce9d9 j_mayer
        if (msr_pow == 1 && (env->spr[SPR_HID0] & 0x00C00000) != 0)
2051 d9bce9d9 j_mayer
            enter_pm = 1;
2052 d9bce9d9 j_mayer
        break;
2053 a750fc0b j_mayer
    case POWERPC_EXCP_604:
2054 d9bce9d9 j_mayer
        if (msr_pow == 1)
2055 d9bce9d9 j_mayer
            enter_pm = 1;
2056 d9bce9d9 j_mayer
        break;
2057 a750fc0b j_mayer
    case POWERPC_EXCP_7x0:
2058 76a66253 j_mayer
        if (msr_pow == 1 && (env->spr[SPR_HID0] & 0x00E00000) != 0)
2059 50443c98 bellard
            enter_pm = 1;
2060 50443c98 bellard
        break;
2061 50443c98 bellard
    default:
2062 50443c98 bellard
        break;
2063 50443c98 bellard
    }
2064 a97fed52 j_mayer
2065 a97fed52 j_mayer
    return enter_pm;
2066 3fc6c082 bellard
}
2067 3fc6c082 bellard
2068 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2069 a97fed52 j_mayer
int ppc_store_msr_32 (CPUPPCState *env, uint32_t value)
2070 d9bce9d9 j_mayer
{
2071 a97fed52 j_mayer
    return do_store_msr(env, (do_load_msr(env) & ~0xFFFFFFFFULL) |
2072 a97fed52 j_mayer
                        (value & 0xFFFFFFFF));
2073 d9bce9d9 j_mayer
}
2074 d9bce9d9 j_mayer
#endif
2075 d9bce9d9 j_mayer
2076 76a66253 j_mayer
void do_compute_hflags (CPUPPCState *env)
2077 3fc6c082 bellard
{
2078 76a66253 j_mayer
    /* Compute current hflags */
2079 4296f459 j_mayer
    env->hflags = (msr_vr << MSR_VR) |
2080 c62db105 j_mayer
        (msr_ap << MSR_AP) | (msr_sa << MSR_SA) | (msr_pr << MSR_PR) |
2081 c62db105 j_mayer
        (msr_fp << MSR_FP) | (msr_fe0 << MSR_FE0) | (msr_se << MSR_SE) |
2082 c62db105 j_mayer
        (msr_be << MSR_BE) | (msr_fe1 << MSR_FE1) | (msr_le << MSR_LE);
2083 76a66253 j_mayer
#if defined (TARGET_PPC64)
2084 4296f459 j_mayer
    env->hflags |= msr_cm << MSR_CM;
2085 4296f459 j_mayer
    env->hflags |= (uint64_t)msr_sf << MSR_SF;
2086 4296f459 j_mayer
    env->hflags |= (uint64_t)msr_hv << MSR_HV;
2087 4b3686fa bellard
#endif
2088 3fc6c082 bellard
}
2089 3fc6c082 bellard
2090 3fc6c082 bellard
/*****************************************************************************/
2091 3fc6c082 bellard
/* Exception processing */
2092 18fba28c bellard
#if defined (CONFIG_USER_ONLY)
2093 9a64fbe4 bellard
void do_interrupt (CPUState *env)
2094 79aceca5 bellard
{
2095 e1833e1f j_mayer
    env->exception_index = POWERPC_EXCP_NONE;
2096 e1833e1f j_mayer
    env->error_code = 0;
2097 18fba28c bellard
}
2098 47103572 j_mayer
2099 e9df014c j_mayer
void ppc_hw_interrupt (CPUState *env)
2100 47103572 j_mayer
{
2101 e1833e1f j_mayer
    env->exception_index = POWERPC_EXCP_NONE;
2102 e1833e1f j_mayer
    env->error_code = 0;
2103 47103572 j_mayer
}
2104 76a66253 j_mayer
#else /* defined (CONFIG_USER_ONLY) */
2105 36081602 j_mayer
static void dump_syscall (CPUState *env)
2106 d094807b bellard
{
2107 d9bce9d9 j_mayer
    fprintf(logfile, "syscall r0=0x" REGX " r3=0x" REGX " r4=0x" REGX
2108 1b9eb036 j_mayer
            " r5=0x" REGX " r6=0x" REGX " nip=0x" ADDRX "\n",
2109 d094807b bellard
            env->gpr[0], env->gpr[3], env->gpr[4],
2110 d094807b bellard
            env->gpr[5], env->gpr[6], env->nip);
2111 d094807b bellard
}
2112 d094807b bellard
2113 e1833e1f j_mayer
/* Note that this function should be greatly optimized
2114 e1833e1f j_mayer
 * when called with a constant excp, from ppc_hw_interrupt
2115 e1833e1f j_mayer
 */
2116 e1833e1f j_mayer
static always_inline void powerpc_excp (CPUState *env,
2117 e1833e1f j_mayer
                                        int excp_model, int excp)
2118 18fba28c bellard
{
2119 e1833e1f j_mayer
    target_ulong msr, vector;
2120 e1833e1f j_mayer
    int srr0, srr1, asrr0, asrr1;
2121 79aceca5 bellard
2122 b769d8fe bellard
    if (loglevel & CPU_LOG_INT) {
2123 1b9eb036 j_mayer
        fprintf(logfile, "Raise exception at 0x" ADDRX " => 0x%08x (%02x)\n",
2124 1b9eb036 j_mayer
                env->nip, excp, env->error_code);
2125 b769d8fe bellard
    }
2126 e1833e1f j_mayer
    msr = do_load_msr(env);
2127 e1833e1f j_mayer
    srr0 = SPR_SRR0;
2128 e1833e1f j_mayer
    srr1 = SPR_SRR1;
2129 e1833e1f j_mayer
    asrr0 = -1;
2130 e1833e1f j_mayer
    asrr1 = -1;
2131 e1833e1f j_mayer
    msr &= ~((target_ulong)0x783F0000);
2132 9a64fbe4 bellard
    switch (excp) {
2133 e1833e1f j_mayer
    case POWERPC_EXCP_NONE:
2134 e1833e1f j_mayer
        /* Should never happen */
2135 e1833e1f j_mayer
        return;
2136 e1833e1f j_mayer
    case POWERPC_EXCP_CRITICAL:    /* Critical input                         */
2137 e1833e1f j_mayer
        msr_ri = 0; /* XXX: check this */
2138 e1833e1f j_mayer
        switch (excp_model) {
2139 a750fc0b j_mayer
        case POWERPC_EXCP_40x:
2140 e1833e1f j_mayer
            srr0 = SPR_40x_SRR2;
2141 e1833e1f j_mayer
            srr1 = SPR_40x_SRR3;
2142 c62db105 j_mayer
            break;
2143 a750fc0b j_mayer
        case POWERPC_EXCP_BOOKE:
2144 e1833e1f j_mayer
            srr0 = SPR_BOOKE_CSRR0;
2145 e1833e1f j_mayer
            srr1 = SPR_BOOKE_CSRR1;
2146 c62db105 j_mayer
            break;
2147 e1833e1f j_mayer
        case POWERPC_EXCP_G2:
2148 c62db105 j_mayer
            break;
2149 e1833e1f j_mayer
        default:
2150 e1833e1f j_mayer
            goto excp_invalid;
2151 2be0071f bellard
        }
2152 9a64fbe4 bellard
        goto store_next;
2153 e1833e1f j_mayer
    case POWERPC_EXCP_MCHECK:    /* Machine check exception                  */
2154 e1833e1f j_mayer
        if (msr_me == 0) {
2155 e1833e1f j_mayer
            /* Machine check exception is not enabled */
2156 e1833e1f j_mayer
            /* XXX: we may just stop the processor here, to allow debugging */
2157 e1833e1f j_mayer
            excp = POWERPC_EXCP_RESET;
2158 e1833e1f j_mayer
            goto excp_reset;
2159 e1833e1f j_mayer
        }
2160 e1833e1f j_mayer
        msr_ri = 0;
2161 e1833e1f j_mayer
        msr_me = 0;
2162 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2163 e1833e1f j_mayer
        msr_hv = 1;
2164 e1833e1f j_mayer
#endif
2165 e1833e1f j_mayer
        /* XXX: should also have something loaded in DAR / DSISR */
2166 e1833e1f j_mayer
        switch (excp_model) {
2167 a750fc0b j_mayer
        case POWERPC_EXCP_40x:
2168 e1833e1f j_mayer
            srr0 = SPR_40x_SRR2;
2169 e1833e1f j_mayer
            srr1 = SPR_40x_SRR3;
2170 c62db105 j_mayer
            break;
2171 a750fc0b j_mayer
        case POWERPC_EXCP_BOOKE:
2172 e1833e1f j_mayer
            srr0 = SPR_BOOKE_MCSRR0;
2173 e1833e1f j_mayer
            srr1 = SPR_BOOKE_MCSRR1;
2174 e1833e1f j_mayer
            asrr0 = SPR_BOOKE_CSRR0;
2175 e1833e1f j_mayer
            asrr1 = SPR_BOOKE_CSRR1;
2176 c62db105 j_mayer
            break;
2177 c62db105 j_mayer
        default:
2178 c62db105 j_mayer
            break;
2179 2be0071f bellard
        }
2180 e1833e1f j_mayer
        goto store_next;
2181 e1833e1f j_mayer
    case POWERPC_EXCP_DSI:       /* Data storage exception                   */
2182 a541f297 bellard
#if defined (DEBUG_EXCEPTIONS)
2183 4a057712 j_mayer
        if (loglevel != 0) {
2184 1b9eb036 j_mayer
            fprintf(logfile, "DSI exception: DSISR=0x" ADDRX" DAR=0x" ADDRX
2185 1b9eb036 j_mayer
                    "\n", env->spr[SPR_DSISR], env->spr[SPR_DAR]);
2186 76a66253 j_mayer
        }
2187 a541f297 bellard
#endif
2188 e1833e1f j_mayer
        msr_ri = 0;
2189 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2190 e1833e1f j_mayer
        if (lpes1 == 0)
2191 e1833e1f j_mayer
            msr_hv = 1;
2192 e1833e1f j_mayer
#endif
2193 a541f297 bellard
        goto store_next;
2194 e1833e1f j_mayer
    case POWERPC_EXCP_ISI:       /* Instruction storage exception            */
2195 a541f297 bellard
#if defined (DEBUG_EXCEPTIONS)
2196 76a66253 j_mayer
        if (loglevel != 0) {
2197 1b9eb036 j_mayer
            fprintf(logfile, "ISI exception: msr=0x" ADDRX ", nip=0x" ADDRX
2198 1b9eb036 j_mayer
                    "\n", msr, env->nip);
2199 76a66253 j_mayer
        }
2200 a541f297 bellard
#endif
2201 e1833e1f j_mayer
        msr_ri = 0;
2202 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2203 e1833e1f j_mayer
        if (lpes1 == 0)
2204 e1833e1f j_mayer
            msr_hv = 1;
2205 e1833e1f j_mayer
#endif
2206 e1833e1f j_mayer
        msr |= env->error_code;
2207 9a64fbe4 bellard
        goto store_next;
2208 e1833e1f j_mayer
    case POWERPC_EXCP_EXTERNAL:  /* External input                           */
2209 e1833e1f j_mayer
        msr_ri = 0;
2210 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2211 e1833e1f j_mayer
        if (lpes0 == 1)
2212 e1833e1f j_mayer
            msr_hv = 1;
2213 e1833e1f j_mayer
#endif
2214 9a64fbe4 bellard
        goto store_next;
2215 e1833e1f j_mayer
    case POWERPC_EXCP_ALIGN:     /* Alignment exception                      */
2216 e1833e1f j_mayer
        msr_ri = 0;
2217 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2218 e1833e1f j_mayer
        if (lpes1 == 0)
2219 e1833e1f j_mayer
            msr_hv = 1;
2220 e1833e1f j_mayer
#endif
2221 e1833e1f j_mayer
        /* XXX: this is false */
2222 e1833e1f j_mayer
        /* Get rS/rD and rA from faulting opcode */
2223 e1833e1f j_mayer
        env->spr[SPR_DSISR] |= (ldl_code((env->nip - 4)) & 0x03FF0000) >> 16;
2224 9a64fbe4 bellard
        goto store_current;
2225 e1833e1f j_mayer
    case POWERPC_EXCP_PROGRAM:   /* Program exception                        */
2226 9a64fbe4 bellard
        switch (env->error_code & ~0xF) {
2227 e1833e1f j_mayer
        case POWERPC_EXCP_FP:
2228 e1833e1f j_mayer
            if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) {
2229 9a64fbe4 bellard
#if defined (DEBUG_EXCEPTIONS)
2230 4a057712 j_mayer
                if (loglevel != 0) {
2231 a496775f j_mayer
                    fprintf(logfile, "Ignore floating point exception\n");
2232 a496775f j_mayer
                }
2233 9a64fbe4 bellard
#endif
2234 9a64fbe4 bellard
                return;
2235 76a66253 j_mayer
            }
2236 e1833e1f j_mayer
            msr_ri = 0;
2237 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2238 e1833e1f j_mayer
            if (lpes1 == 0)
2239 e1833e1f j_mayer
                msr_hv = 1;
2240 e1833e1f j_mayer
#endif
2241 9a64fbe4 bellard
            msr |= 0x00100000;
2242 9a64fbe4 bellard
            /* Set FX */
2243 9a64fbe4 bellard
            env->fpscr[7] |= 0x8;
2244 9a64fbe4 bellard
            /* Finally, update FEX */
2245 9a64fbe4 bellard
            if ((((env->fpscr[7] & 0x3) << 3) | (env->fpscr[6] >> 1)) &
2246 9a64fbe4 bellard
                ((env->fpscr[1] << 1) | (env->fpscr[0] >> 3)))
2247 9a64fbe4 bellard
                env->fpscr[7] |= 0x4;
2248 e1833e1f j_mayer
            if (msr_fe0 != msr_fe1) {
2249 e1833e1f j_mayer
                msr |= 0x00010000;
2250 e1833e1f j_mayer
                goto store_current;
2251 e1833e1f j_mayer
            }
2252 76a66253 j_mayer
            break;
2253 e1833e1f j_mayer
        case POWERPC_EXCP_INVAL:
2254 a496775f j_mayer
#if defined (DEBUG_EXCEPTIONS)
2255 4a057712 j_mayer
            if (loglevel != 0) {
2256 a496775f j_mayer
                fprintf(logfile, "Invalid instruction at 0x" ADDRX "\n",
2257 a496775f j_mayer
                        env->nip);
2258 a496775f j_mayer
            }
2259 a496775f j_mayer
#endif
2260 e1833e1f j_mayer
            msr_ri = 0;
2261 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2262 e1833e1f j_mayer
            if (lpes1 == 0)
2263 e1833e1f j_mayer
                msr_hv = 1;
2264 e1833e1f j_mayer
#endif
2265 9a64fbe4 bellard
            msr |= 0x00080000;
2266 76a66253 j_mayer
            break;
2267 e1833e1f j_mayer
        case POWERPC_EXCP_PRIV:
2268 e1833e1f j_mayer
            msr_ri = 0;
2269 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2270 e1833e1f j_mayer
            if (lpes1 == 0)
2271 e1833e1f j_mayer
                msr_hv = 1;
2272 e1833e1f j_mayer
#endif
2273 9a64fbe4 bellard
            msr |= 0x00040000;
2274 76a66253 j_mayer
            break;
2275 e1833e1f j_mayer
        case POWERPC_EXCP_TRAP:
2276 e1833e1f j_mayer
            msr_ri = 0;
2277 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2278 e1833e1f j_mayer
            if (lpes1 == 0)
2279 e1833e1f j_mayer
                msr_hv = 1;
2280 e1833e1f j_mayer
#endif
2281 9a64fbe4 bellard
            msr |= 0x00020000;
2282 9a64fbe4 bellard
            break;
2283 9a64fbe4 bellard
        default:
2284 9a64fbe4 bellard
            /* Should never occur */
2285 e1833e1f j_mayer
            cpu_abort(env, "Invalid program exception %d. Aborting\n",
2286 e1833e1f j_mayer
                      env->error_code);
2287 76a66253 j_mayer
            break;
2288 76a66253 j_mayer
        }
2289 9a64fbe4 bellard
        goto store_next;
2290 e1833e1f j_mayer
    case POWERPC_EXCP_FPU:       /* Floating-point unavailable exception     */
2291 e1833e1f j_mayer
        msr_ri = 0;
2292 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2293 e1833e1f j_mayer
        if (lpes1 == 0)
2294 e1833e1f j_mayer
            msr_hv = 1;
2295 e1833e1f j_mayer
#endif
2296 e1833e1f j_mayer
        goto store_current;
2297 e1833e1f j_mayer
    case POWERPC_EXCP_SYSCALL:   /* System call exception                    */
2298 d094807b bellard
        /* NOTE: this is a temporary hack to support graphics OSI
2299 d094807b bellard
           calls from the MOL driver */
2300 e1833e1f j_mayer
        /* XXX: To be removed */
2301 d094807b bellard
        if (env->gpr[3] == 0x113724fa && env->gpr[4] == 0x77810f9b &&
2302 d094807b bellard
            env->osi_call) {
2303 d094807b bellard
            if (env->osi_call(env) != 0)
2304 d094807b bellard
                return;
2305 d094807b bellard
        }
2306 b769d8fe bellard
        if (loglevel & CPU_LOG_INT) {
2307 d094807b bellard
            dump_syscall(env);
2308 b769d8fe bellard
        }
2309 e1833e1f j_mayer
        msr_ri = 0;
2310 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2311 e1833e1f j_mayer
        if (lev == 1 || (lpes0 == 0 && lpes1 == 0))
2312 e1833e1f j_mayer
            msr_hv = 1;
2313 e1833e1f j_mayer
#endif
2314 e1833e1f j_mayer
        goto store_next;
2315 e1833e1f j_mayer
    case POWERPC_EXCP_APU:       /* Auxiliary processor unavailable          */
2316 e1833e1f j_mayer
        msr_ri = 0;
2317 e1833e1f j_mayer
        goto store_current;
2318 e1833e1f j_mayer
    case POWERPC_EXCP_DECR:      /* Decrementer exception                    */
2319 e1833e1f j_mayer
        msr_ri = 0;
2320 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2321 e1833e1f j_mayer
        if (lpes1 == 0)
2322 e1833e1f j_mayer
            msr_hv = 1;
2323 e1833e1f j_mayer
#endif
2324 e1833e1f j_mayer
        goto store_next;
2325 e1833e1f j_mayer
    case POWERPC_EXCP_FIT:       /* Fixed-interval timer interrupt           */
2326 e1833e1f j_mayer
        /* FIT on 4xx */
2327 e1833e1f j_mayer
#if defined (DEBUG_EXCEPTIONS)
2328 e1833e1f j_mayer
        if (loglevel != 0)
2329 e1833e1f j_mayer
            fprintf(logfile, "FIT exception\n");
2330 e1833e1f j_mayer
#endif
2331 e1833e1f j_mayer
        msr_ri = 0; /* XXX: check this */
2332 9a64fbe4 bellard
        goto store_next;
2333 e1833e1f j_mayer
    case POWERPC_EXCP_WDT:       /* Watchdog timer interrupt                 */
2334 e1833e1f j_mayer
#if defined (DEBUG_EXCEPTIONS)
2335 e1833e1f j_mayer
        if (loglevel != 0)
2336 e1833e1f j_mayer
            fprintf(logfile, "WDT exception\n");
2337 e1833e1f j_mayer
#endif
2338 e1833e1f j_mayer
        switch (excp_model) {
2339 e1833e1f j_mayer
        case POWERPC_EXCP_BOOKE:
2340 e1833e1f j_mayer
            srr0 = SPR_BOOKE_CSRR0;
2341 e1833e1f j_mayer
            srr1 = SPR_BOOKE_CSRR1;
2342 e1833e1f j_mayer
            break;
2343 e1833e1f j_mayer
        default:
2344 e1833e1f j_mayer
            break;
2345 e1833e1f j_mayer
        }
2346 e1833e1f j_mayer
        msr_ri = 0; /* XXX: check this */
2347 2be0071f bellard
        goto store_next;
2348 e1833e1f j_mayer
    case POWERPC_EXCP_DTLB:      /* Data TLB error                           */
2349 e1833e1f j_mayer
        msr_ri = 0; /* XXX: check this */
2350 e1833e1f j_mayer
        goto store_next;
2351 e1833e1f j_mayer
    case POWERPC_EXCP_ITLB:      /* Instruction TLB error                    */
2352 e1833e1f j_mayer
        msr_ri = 0; /* XXX: check this */
2353 e1833e1f j_mayer
        goto store_next;
2354 e1833e1f j_mayer
    case POWERPC_EXCP_DEBUG:     /* Debug interrupt                          */
2355 e1833e1f j_mayer
        switch (excp_model) {
2356 e1833e1f j_mayer
        case POWERPC_EXCP_BOOKE:
2357 e1833e1f j_mayer
            srr0 = SPR_BOOKE_DSRR0;
2358 e1833e1f j_mayer
            srr1 = SPR_BOOKE_DSRR1;
2359 e1833e1f j_mayer
            asrr0 = SPR_BOOKE_CSRR0;
2360 e1833e1f j_mayer
            asrr1 = SPR_BOOKE_CSRR1;
2361 e1833e1f j_mayer
            break;
2362 e1833e1f j_mayer
        default:
2363 e1833e1f j_mayer
            break;
2364 e1833e1f j_mayer
        }
2365 2be0071f bellard
        /* XXX: TODO */
2366 e1833e1f j_mayer
        cpu_abort(env, "Debug exception is not implemented yet !\n");
2367 2be0071f bellard
        goto store_next;
2368 e1833e1f j_mayer
#if defined(TARGET_PPCEMB)
2369 e1833e1f j_mayer
    case POWERPC_EXCP_SPEU:      /* SPE/embedded floating-point unavailable  */
2370 e1833e1f j_mayer
        msr_ri = 0; /* XXX: check this */
2371 e1833e1f j_mayer
        goto store_current;
2372 e1833e1f j_mayer
    case POWERPC_EXCP_EFPDI:     /* Embedded floating-point data interrupt   */
2373 2be0071f bellard
        /* XXX: TODO */
2374 e1833e1f j_mayer
        cpu_abort(env, "Embedded floating point data exception "
2375 2be0071f bellard
                  "is not implemented yet !\n");
2376 2be0071f bellard
        goto store_next;
2377 e1833e1f j_mayer
    case POWERPC_EXCP_EFPRI:     /* Embedded floating-point round interrupt  */
2378 2be0071f bellard
        /* XXX: TODO */
2379 e1833e1f j_mayer
        cpu_abort(env, "Embedded floating point round exception "
2380 e1833e1f j_mayer
                  "is not implemented yet !\n");
2381 9a64fbe4 bellard
        goto store_next;
2382 e1833e1f j_mayer
    case POWERPC_EXCP_EPERFM:    /* Embedded performance monitor interrupt   */
2383 e1833e1f j_mayer
        msr_ri = 0;
2384 2be0071f bellard
        /* XXX: TODO */
2385 2be0071f bellard
        cpu_abort(env,
2386 e1833e1f j_mayer
                  "Performance counter exception is not implemented yet !\n");
2387 9a64fbe4 bellard
        goto store_next;
2388 e1833e1f j_mayer
    case POWERPC_EXCP_DOORI:     /* Embedded doorbell interrupt              */
2389 76a66253 j_mayer
        /* XXX: TODO */
2390 e1833e1f j_mayer
        cpu_abort(env,
2391 e1833e1f j_mayer
                  "Embedded doorbell interrupt is not implemented yet !\n");
2392 2be0071f bellard
        goto store_next;
2393 e1833e1f j_mayer
    case POWERPC_EXCP_DOORCI:    /* Embedded doorbell critical interrupt     */
2394 e1833e1f j_mayer
        switch (excp_model) {
2395 e1833e1f j_mayer
        case POWERPC_EXCP_BOOKE:
2396 e1833e1f j_mayer
            srr0 = SPR_BOOKE_CSRR0;
2397 e1833e1f j_mayer
            srr1 = SPR_BOOKE_CSRR1;
2398 a750fc0b j_mayer
            break;
2399 2be0071f bellard
        default:
2400 2be0071f bellard
            break;
2401 2be0071f bellard
        }
2402 e1833e1f j_mayer
        /* XXX: TODO */
2403 e1833e1f j_mayer
        cpu_abort(env, "Embedded doorbell critical interrupt "
2404 e1833e1f j_mayer
                  "is not implemented yet !\n");
2405 e1833e1f j_mayer
        goto store_next;
2406 e1833e1f j_mayer
#endif /* defined(TARGET_PPCEMB) */
2407 e1833e1f j_mayer
    case POWERPC_EXCP_RESET:     /* System reset exception                   */
2408 e1833e1f j_mayer
        msr_ri = 0;
2409 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2410 e1833e1f j_mayer
        msr_hv = 1;
2411 e1833e1f j_mayer
#endif
2412 e1833e1f j_mayer
    excp_reset:
2413 e1833e1f j_mayer
        goto store_next;
2414 e1833e1f j_mayer
#if defined(TARGET_PPC64)
2415 e1833e1f j_mayer
    case POWERPC_EXCP_DSEG:      /* Data segment exception                   */
2416 e1833e1f j_mayer
        msr_ri = 0;
2417 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2418 e1833e1f j_mayer
        if (lpes1 == 0)
2419 e1833e1f j_mayer
            msr_hv = 1;
2420 e1833e1f j_mayer
#endif
2421 e1833e1f j_mayer
        goto store_next;
2422 e1833e1f j_mayer
    case POWERPC_EXCP_ISEG:      /* Instruction segment exception            */
2423 e1833e1f j_mayer
        msr_ri = 0;
2424 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2425 e1833e1f j_mayer
        if (lpes1 == 0)
2426 e1833e1f j_mayer
            msr_hv = 1;
2427 e1833e1f j_mayer
#endif
2428 e1833e1f j_mayer
        goto store_next;
2429 e1833e1f j_mayer
#endif /* defined(TARGET_PPC64) */
2430 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2431 e1833e1f j_mayer
    case POWERPC_EXCP_HDECR:     /* Hypervisor decrementer exception         */
2432 e1833e1f j_mayer
        srr0 = SPR_HSRR0;
2433 e1833e1f j_mayer
        srr1 = SPR_HSSR1;
2434 e1833e1f j_mayer
        msr_hv = 1;
2435 e1833e1f j_mayer
        goto store_next;
2436 e1833e1f j_mayer
#endif
2437 e1833e1f j_mayer
    case POWERPC_EXCP_TRACE:     /* Trace exception                          */
2438 e1833e1f j_mayer
        msr_ri = 0;
2439 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2440 e1833e1f j_mayer
        if (lpes1 == 0)
2441 e1833e1f j_mayer
            msr_hv = 1;
2442 e1833e1f j_mayer
#endif
2443 e1833e1f j_mayer
        goto store_next;
2444 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2445 e1833e1f j_mayer
    case POWERPC_EXCP_HDSI:      /* Hypervisor data storage exception        */
2446 e1833e1f j_mayer
        srr0 = SPR_HSRR0;
2447 e1833e1f j_mayer
        srr1 = SPR_HSSR1;
2448 e1833e1f j_mayer
        msr_hv = 1;
2449 e1833e1f j_mayer
        goto store_next;
2450 e1833e1f j_mayer
    case POWERPC_EXCP_HISI:      /* Hypervisor instruction storage exception */
2451 e1833e1f j_mayer
        srr0 = SPR_HSRR0;
2452 e1833e1f j_mayer
        srr1 = SPR_HSSR1;
2453 e1833e1f j_mayer
        msr_hv = 1;
2454 e1833e1f j_mayer
        /* XXX: TODO */
2455 e1833e1f j_mayer
        cpu_abort(env, "Hypervisor instruction storage exception "
2456 e1833e1f j_mayer
                  "is not implemented yet !\n");
2457 e1833e1f j_mayer
        goto store_next;
2458 e1833e1f j_mayer
    case POWERPC_EXCP_HDSEG:     /* Hypervisor data segment exception        */
2459 e1833e1f j_mayer
        srr0 = SPR_HSRR0;
2460 e1833e1f j_mayer
        srr1 = SPR_HSSR1;
2461 e1833e1f j_mayer
        msr_hv = 1;
2462 e1833e1f j_mayer
        goto store_next;
2463 e1833e1f j_mayer
    case POWERPC_EXCP_HISEG:     /* Hypervisor instruction segment exception */
2464 e1833e1f j_mayer
        srr0 = SPR_HSRR0;
2465 e1833e1f j_mayer
        srr1 = SPR_HSSR1;
2466 e1833e1f j_mayer
        msr_hv = 1;
2467 e1833e1f j_mayer
        goto store_next;
2468 e1833e1f j_mayer
#endif /* defined(TARGET_PPC64H) */
2469 e1833e1f j_mayer
    case POWERPC_EXCP_VPU:       /* Vector unavailable exception             */
2470 e1833e1f j_mayer
        msr_ri = 0;
2471 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2472 e1833e1f j_mayer
        if (lpes1 == 0)
2473 e1833e1f j_mayer
            msr_hv = 1;
2474 e1833e1f j_mayer
#endif
2475 e1833e1f j_mayer
        goto store_current;
2476 e1833e1f j_mayer
    case POWERPC_EXCP_PIT:       /* Programmable interval timer interrupt    */
2477 a496775f j_mayer
#if defined (DEBUG_EXCEPTIONS)
2478 e1833e1f j_mayer
        if (loglevel != 0)
2479 e1833e1f j_mayer
            fprintf(logfile, "PIT exception\n");
2480 e1833e1f j_mayer
#endif
2481 e1833e1f j_mayer
        msr_ri = 0; /* XXX: check this */
2482 e1833e1f j_mayer
        goto store_next;
2483 e1833e1f j_mayer
    case POWERPC_EXCP_IO:        /* IO error exception                       */
2484 e1833e1f j_mayer
        /* XXX: TODO */
2485 e1833e1f j_mayer
        cpu_abort(env, "601 IO error exception is not implemented yet !\n");
2486 e1833e1f j_mayer
        goto store_next;
2487 e1833e1f j_mayer
    case POWERPC_EXCP_RUNM:      /* Run mode exception                       */
2488 e1833e1f j_mayer
        /* XXX: TODO */
2489 e1833e1f j_mayer
        cpu_abort(env, "601 run mode exception is not implemented yet !\n");
2490 e1833e1f j_mayer
        goto store_next;
2491 e1833e1f j_mayer
    case POWERPC_EXCP_EMUL:      /* Emulation trap exception                 */
2492 e1833e1f j_mayer
        /* XXX: TODO */
2493 e1833e1f j_mayer
        cpu_abort(env, "602 emulation trap exception "
2494 e1833e1f j_mayer
                  "is not implemented yet !\n");
2495 e1833e1f j_mayer
        goto store_next;
2496 e1833e1f j_mayer
    case POWERPC_EXCP_IFTLB:     /* Instruction fetch TLB error              */
2497 e1833e1f j_mayer
        msr_ri = 0; /* XXX: check this */
2498 e1833e1f j_mayer
#if defined(TARGET_PPC64H) /* XXX: check this */
2499 e1833e1f j_mayer
        if (lpes1 == 0)
2500 e1833e1f j_mayer
            msr_hv = 1;
2501 a496775f j_mayer
#endif
2502 e1833e1f j_mayer
        switch (excp_model) {
2503 a750fc0b j_mayer
        case POWERPC_EXCP_602:
2504 a750fc0b j_mayer
        case POWERPC_EXCP_603:
2505 a750fc0b j_mayer
        case POWERPC_EXCP_603E:
2506 a750fc0b j_mayer
        case POWERPC_EXCP_G2:
2507 e1833e1f j_mayer
            goto tlb_miss_tgpr;
2508 a750fc0b j_mayer
        case POWERPC_EXCP_7x5:
2509 76a66253 j_mayer
            goto tlb_miss;
2510 7dbe11ac j_mayer
        case POWERPC_EXCP_74xx:
2511 7dbe11ac j_mayer
            goto tlb_miss_74xx;
2512 2be0071f bellard
        default:
2513 e1833e1f j_mayer
            cpu_abort(env, "Invalid instruction TLB miss exception\n");
2514 2be0071f bellard
            break;
2515 2be0071f bellard
        }
2516 e1833e1f j_mayer
        break;
2517 e1833e1f j_mayer
    case POWERPC_EXCP_DLTLB:     /* Data load TLB miss                       */
2518 e1833e1f j_mayer
        msr_ri = 0; /* XXX: check this */
2519 e1833e1f j_mayer
#if defined(TARGET_PPC64H) /* XXX: check this */
2520 e1833e1f j_mayer
        if (lpes1 == 0)
2521 e1833e1f j_mayer
            msr_hv = 1;
2522 a496775f j_mayer
#endif
2523 e1833e1f j_mayer
        switch (excp_model) {
2524 a750fc0b j_mayer
        case POWERPC_EXCP_602:
2525 a750fc0b j_mayer
        case POWERPC_EXCP_603:
2526 a750fc0b j_mayer
        case POWERPC_EXCP_603E:
2527 a750fc0b j_mayer
        case POWERPC_EXCP_G2:
2528 e1833e1f j_mayer
            goto tlb_miss_tgpr;
2529 a750fc0b j_mayer
        case POWERPC_EXCP_7x5:
2530 76a66253 j_mayer
            goto tlb_miss;
2531 7dbe11ac j_mayer
        case POWERPC_EXCP_74xx:
2532 7dbe11ac j_mayer
            goto tlb_miss_74xx;
2533 2be0071f bellard
        default:
2534 e1833e1f j_mayer
            cpu_abort(env, "Invalid data load TLB miss exception\n");
2535 2be0071f bellard
            break;
2536 2be0071f bellard
        }
2537 e1833e1f j_mayer
        break;
2538 e1833e1f j_mayer
    case POWERPC_EXCP_DSTLB:     /* Data store TLB miss                      */
2539 e1833e1f j_mayer
        msr_ri = 0; /* XXX: check this */
2540 e1833e1f j_mayer
#if defined(TARGET_PPC64H) /* XXX: check this */
2541 e1833e1f j_mayer
        if (lpes1 == 0)
2542 e1833e1f j_mayer
            msr_hv = 1;
2543 e1833e1f j_mayer
#endif
2544 e1833e1f j_mayer
        switch (excp_model) {
2545 a750fc0b j_mayer
        case POWERPC_EXCP_602:
2546 a750fc0b j_mayer
        case POWERPC_EXCP_603:
2547 a750fc0b j_mayer
        case POWERPC_EXCP_603E:
2548 a750fc0b j_mayer
        case POWERPC_EXCP_G2:
2549 e1833e1f j_mayer
        tlb_miss_tgpr:
2550 76a66253 j_mayer
            /* Swap temporary saved registers with GPRs */
2551 76a66253 j_mayer
            swap_gpr_tgpr(env);
2552 76a66253 j_mayer
            msr_tgpr = 1;
2553 e1833e1f j_mayer
            goto tlb_miss;
2554 e1833e1f j_mayer
        case POWERPC_EXCP_7x5:
2555 e1833e1f j_mayer
        tlb_miss:
2556 2be0071f bellard
#if defined (DEBUG_SOFTWARE_TLB)
2557 2be0071f bellard
            if (loglevel != 0) {
2558 76a66253 j_mayer
                const unsigned char *es;
2559 76a66253 j_mayer
                target_ulong *miss, *cmp;
2560 76a66253 j_mayer
                int en;
2561 1e6784f9 j_mayer
                if (excp == POWERPC_EXCP_IFTLB) {
2562 76a66253 j_mayer
                    es = "I";
2563 76a66253 j_mayer
                    en = 'I';
2564 76a66253 j_mayer
                    miss = &env->spr[SPR_IMISS];
2565 76a66253 j_mayer
                    cmp = &env->spr[SPR_ICMP];
2566 76a66253 j_mayer
                } else {
2567 1e6784f9 j_mayer
                    if (excp == POWERPC_EXCP_DLTLB)
2568 76a66253 j_mayer
                        es = "DL";
2569 76a66253 j_mayer
                    else
2570 76a66253 j_mayer
                        es = "DS";
2571 76a66253 j_mayer
                    en = 'D';
2572 76a66253 j_mayer
                    miss = &env->spr[SPR_DMISS];
2573 76a66253 j_mayer
                    cmp = &env->spr[SPR_DCMP];
2574 76a66253 j_mayer
                }
2575 1b9eb036 j_mayer
                fprintf(logfile, "6xx %sTLB miss: %cM " ADDRX " %cC " ADDRX
2576 4a057712 j_mayer
                        " H1 " ADDRX " H2 " ADDRX " %08x\n",
2577 1b9eb036 j_mayer
                        es, en, *miss, en, *cmp,
2578 76a66253 j_mayer
                        env->spr[SPR_HASH1], env->spr[SPR_HASH2],
2579 2be0071f bellard
                        env->error_code);
2580 2be0071f bellard
            }
2581 9a64fbe4 bellard
#endif
2582 2be0071f bellard
            msr |= env->crf[0] << 28;
2583 2be0071f bellard
            msr |= env->error_code; /* key, D/I, S/L bits */
2584 2be0071f bellard
            /* Set way using a LRU mechanism */
2585 76a66253 j_mayer
            msr |= ((env->last_way + 1) & (env->nb_ways - 1)) << 17;
2586 c62db105 j_mayer
            break;
2587 7dbe11ac j_mayer
        case POWERPC_EXCP_74xx:
2588 7dbe11ac j_mayer
        tlb_miss_74xx:
2589 7dbe11ac j_mayer
#if defined (DEBUG_SOFTWARE_TLB)
2590 7dbe11ac j_mayer
            if (loglevel != 0) {
2591 7dbe11ac j_mayer
                const unsigned char *es;
2592 7dbe11ac j_mayer
                target_ulong *miss, *cmp;
2593 7dbe11ac j_mayer
                int en;
2594 7dbe11ac j_mayer
                if (excp == POWERPC_EXCP_IFTLB) {
2595 7dbe11ac j_mayer
                    es = "I";
2596 7dbe11ac j_mayer
                    en = 'I';
2597 7dbe11ac j_mayer
                    miss = &env->spr[SPR_IMISS];
2598 7dbe11ac j_mayer
                    cmp = &env->spr[SPR_ICMP];
2599 7dbe11ac j_mayer
                } else {
2600 7dbe11ac j_mayer
                    if (excp == POWERPC_EXCP_DLTLB)
2601 7dbe11ac j_mayer
                        es = "DL";
2602 7dbe11ac j_mayer
                    else
2603 7dbe11ac j_mayer
                        es = "DS";
2604 7dbe11ac j_mayer
                    en = 'D';
2605 7dbe11ac j_mayer
                    miss = &env->spr[SPR_TLBMISS];
2606 7dbe11ac j_mayer
                    cmp = &env->spr[SPR_PTEHI];
2607 7dbe11ac j_mayer
                }
2608 7dbe11ac j_mayer
                fprintf(logfile, "74xx %sTLB miss: %cM " ADDRX " %cC " ADDRX
2609 7dbe11ac j_mayer
                        " %08x\n",
2610 7dbe11ac j_mayer
                        es, en, *miss, en, *cmp, env->error_code);
2611 7dbe11ac j_mayer
            }
2612 7dbe11ac j_mayer
#endif
2613 7dbe11ac j_mayer
            msr |= env->error_code; /* key bit */
2614 7dbe11ac j_mayer
            break;
2615 2be0071f bellard
        default:
2616 e1833e1f j_mayer
            cpu_abort(env, "Invalid data store TLB miss exception\n");
2617 2be0071f bellard
            break;
2618 2be0071f bellard
        }
2619 e1833e1f j_mayer
        goto store_next;
2620 e1833e1f j_mayer
    case POWERPC_EXCP_FPA:       /* Floating-point assist exception          */
2621 e1833e1f j_mayer
        /* XXX: TODO */
2622 e1833e1f j_mayer
        cpu_abort(env, "Floating point assist exception "
2623 e1833e1f j_mayer
                  "is not implemented yet !\n");
2624 e1833e1f j_mayer
        goto store_next;
2625 e1833e1f j_mayer
    case POWERPC_EXCP_IABR:      /* Instruction address breakpoint           */
2626 e1833e1f j_mayer
        /* XXX: TODO */
2627 e1833e1f j_mayer
        cpu_abort(env, "IABR exception is not implemented yet !\n");
2628 e1833e1f j_mayer
        goto store_next;
2629 e1833e1f j_mayer
    case POWERPC_EXCP_SMI:       /* System management interrupt              */
2630 e1833e1f j_mayer
        /* XXX: TODO */
2631 e1833e1f j_mayer
        cpu_abort(env, "SMI exception is not implemented yet !\n");
2632 e1833e1f j_mayer
        goto store_next;
2633 e1833e1f j_mayer
    case POWERPC_EXCP_THERM:     /* Thermal interrupt                        */
2634 e1833e1f j_mayer
        /* XXX: TODO */
2635 e1833e1f j_mayer
        cpu_abort(env, "Thermal management exception "
2636 e1833e1f j_mayer
                  "is not implemented yet !\n");
2637 e1833e1f j_mayer
        goto store_next;
2638 e1833e1f j_mayer
    case POWERPC_EXCP_PERFM:     /* Embedded performance monitor interrupt   */
2639 e1833e1f j_mayer
        msr_ri = 0;
2640 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2641 e1833e1f j_mayer
        if (lpes1 == 0)
2642 e1833e1f j_mayer
            msr_hv = 1;
2643 e1833e1f j_mayer
#endif
2644 e1833e1f j_mayer
        /* XXX: TODO */
2645 e1833e1f j_mayer
        cpu_abort(env,
2646 e1833e1f j_mayer
                  "Performance counter exception is not implemented yet !\n");
2647 e1833e1f j_mayer
        goto store_next;
2648 e1833e1f j_mayer
    case POWERPC_EXCP_VPUA:      /* Vector assist exception                  */
2649 e1833e1f j_mayer
        /* XXX: TODO */
2650 e1833e1f j_mayer
        cpu_abort(env, "VPU assist exception is not implemented yet !\n");
2651 e1833e1f j_mayer
        goto store_next;
2652 e1833e1f j_mayer
    case POWERPC_EXCP_SOFTP:     /* Soft patch exception                     */
2653 e1833e1f j_mayer
        /* XXX: TODO */
2654 e1833e1f j_mayer
        cpu_abort(env,
2655 e1833e1f j_mayer
                  "970 soft-patch exception is not implemented yet !\n");
2656 e1833e1f j_mayer
        goto store_next;
2657 e1833e1f j_mayer
    case POWERPC_EXCP_MAINT:     /* Maintenance exception                    */
2658 e1833e1f j_mayer
        /* XXX: TODO */
2659 e1833e1f j_mayer
        cpu_abort(env,
2660 e1833e1f j_mayer
                  "970 maintenance exception is not implemented yet !\n");
2661 e1833e1f j_mayer
        goto store_next;
2662 2be0071f bellard
    default:
2663 e1833e1f j_mayer
    excp_invalid:
2664 e1833e1f j_mayer
        cpu_abort(env, "Invalid PowerPC exception %d. Aborting\n", excp);
2665 e1833e1f j_mayer
        break;
2666 9a64fbe4 bellard
    store_current:
2667 2be0071f bellard
        /* save current instruction location */
2668 e1833e1f j_mayer
        env->spr[srr0] = env->nip - 4;
2669 9a64fbe4 bellard
        break;
2670 9a64fbe4 bellard
    store_next:
2671 2be0071f bellard
        /* save next instruction location */
2672 e1833e1f j_mayer
        env->spr[srr0] = env->nip;
2673 9a64fbe4 bellard
        break;
2674 9a64fbe4 bellard
    }
2675 e1833e1f j_mayer
    /* Save MSR */
2676 e1833e1f j_mayer
    env->spr[srr1] = msr;
2677 e1833e1f j_mayer
    /* If any alternate SRR register are defined, duplicate saved values */
2678 e1833e1f j_mayer
    if (asrr0 != -1)
2679 e1833e1f j_mayer
        env->spr[asrr0] = env->spr[srr0];
2680 e1833e1f j_mayer
    if (asrr1 != -1)
2681 e1833e1f j_mayer
        env->spr[asrr1] = env->spr[srr1];
2682 2be0071f bellard
    /* If we disactivated any translation, flush TLBs */
2683 e1833e1f j_mayer
    if (msr_ir || msr_dr)
2684 2be0071f bellard
        tlb_flush(env, 1);
2685 9a64fbe4 bellard
    /* reload MSR with correct bits */
2686 9a64fbe4 bellard
    msr_ee = 0;
2687 9a64fbe4 bellard
    msr_pr = 0;
2688 9a64fbe4 bellard
    msr_fp = 0;
2689 9a64fbe4 bellard
    msr_fe0 = 0;
2690 9a64fbe4 bellard
    msr_se = 0;
2691 9a64fbe4 bellard
    msr_be = 0;
2692 9a64fbe4 bellard
    msr_fe1 = 0;
2693 9a64fbe4 bellard
    msr_ir = 0;
2694 9a64fbe4 bellard
    msr_dr = 0;
2695 e1833e1f j_mayer
#if 0 /* Fix this: not on all targets */
2696 e1833e1f j_mayer
    msr_pmm = 0;
2697 e1833e1f j_mayer
#endif
2698 9a64fbe4 bellard
    msr_le = msr_ile;
2699 e1833e1f j_mayer
    do_compute_hflags(env);
2700 e1833e1f j_mayer
    /* Jump to handler */
2701 e1833e1f j_mayer
    vector = env->excp_vectors[excp];
2702 e1833e1f j_mayer
    if (vector == (target_ulong)-1) {
2703 e1833e1f j_mayer
        cpu_abort(env, "Raised an exception without defined vector %d\n",
2704 e1833e1f j_mayer
                  excp);
2705 e1833e1f j_mayer
    }
2706 e1833e1f j_mayer
    vector |= env->excp_prefix;
2707 c62db105 j_mayer
#if defined(TARGET_PPC64)
2708 e1833e1f j_mayer
    if (excp_model == POWERPC_EXCP_BOOKE) {
2709 e1833e1f j_mayer
        msr_cm = msr_icm;
2710 e1833e1f j_mayer
        if (!msr_cm)
2711 e1833e1f j_mayer
            vector = (uint32_t)vector;
2712 c62db105 j_mayer
    } else {
2713 c62db105 j_mayer
        msr_sf = msr_isf;
2714 e1833e1f j_mayer
        if (!msr_sf)
2715 e1833e1f j_mayer
            vector = (uint32_t)vector;
2716 c62db105 j_mayer
    }
2717 e1833e1f j_mayer
#endif
2718 e1833e1f j_mayer
    env->nip = vector;
2719 e1833e1f j_mayer
    /* Reset exception state */
2720 e1833e1f j_mayer
    env->exception_index = POWERPC_EXCP_NONE;
2721 e1833e1f j_mayer
    env->error_code = 0;
2722 fb0eaffc bellard
}
2723 47103572 j_mayer
2724 e1833e1f j_mayer
void do_interrupt (CPUState *env)
2725 47103572 j_mayer
{
2726 e1833e1f j_mayer
    powerpc_excp(env, env->excp_model, env->exception_index);
2727 e1833e1f j_mayer
}
2728 47103572 j_mayer
2729 e1833e1f j_mayer
void ppc_hw_interrupt (CPUPPCState *env)
2730 e1833e1f j_mayer
{
2731 a496775f j_mayer
#if 1
2732 a496775f j_mayer
    if (loglevel & CPU_LOG_INT) {
2733 a496775f j_mayer
        fprintf(logfile, "%s: %p pending %08x req %08x me %d ee %d\n",
2734 a496775f j_mayer
                __func__, env, env->pending_interrupts,
2735 a496775f j_mayer
                env->interrupt_request, msr_me, msr_ee);
2736 a496775f j_mayer
    }
2737 47103572 j_mayer
#endif
2738 e1833e1f j_mayer
    /* External reset */
2739 47103572 j_mayer
    if (env->pending_interrupts & (1 << PPC_INTERRUPT_RESET)) {
2740 47103572 j_mayer
        env->pending_interrupts &= ~(1 << PPC_INTERRUPT_RESET);
2741 e1833e1f j_mayer
        powerpc_excp(env, env->excp_model, POWERPC_EXCP_RESET);
2742 e1833e1f j_mayer
        return;
2743 e1833e1f j_mayer
    }
2744 e1833e1f j_mayer
    /* Machine check exception */
2745 e1833e1f j_mayer
    if (env->pending_interrupts & (1 << PPC_INTERRUPT_MCK)) {
2746 e1833e1f j_mayer
        env->pending_interrupts &= ~(1 << PPC_INTERRUPT_MCK);
2747 e1833e1f j_mayer
        powerpc_excp(env, env->excp_model, POWERPC_EXCP_MCHECK);
2748 e1833e1f j_mayer
        return;
2749 47103572 j_mayer
    }
2750 e1833e1f j_mayer
#if 0 /* TODO */
2751 e1833e1f j_mayer
    /* External debug exception */
2752 e1833e1f j_mayer
    if (env->pending_interrupts & (1 << PPC_INTERRUPT_DEBUG)) {
2753 e1833e1f j_mayer
        env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DEBUG);
2754 e1833e1f j_mayer
        powerpc_excp(env, env->excp_model, POWERPC_EXCP_DEBUG);
2755 e1833e1f j_mayer
        return;
2756 e1833e1f j_mayer
    }
2757 e1833e1f j_mayer
#endif
2758 e1833e1f j_mayer
#if defined(TARGET_PPC64H)
2759 e1833e1f j_mayer
    if ((msr_ee != 0 || msr_hv == 0 || msr_pr == 1) & hdice != 0) {
2760 47103572 j_mayer
        /* Hypervisor decrementer exception */
2761 47103572 j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDECR)) {
2762 47103572 j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDECR);
2763 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_HDECR);
2764 e1833e1f j_mayer
            return;
2765 e1833e1f j_mayer
        }
2766 e1833e1f j_mayer
    }
2767 e1833e1f j_mayer
#endif
2768 e1833e1f j_mayer
    if (msr_ce != 0) {
2769 e1833e1f j_mayer
        /* External critical interrupt */
2770 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_CEXT)) {
2771 e1833e1f j_mayer
            /* Taking a critical external interrupt does not clear the external
2772 e1833e1f j_mayer
             * critical interrupt status
2773 e1833e1f j_mayer
             */
2774 e1833e1f j_mayer
#if 0
2775 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CEXT);
2776 47103572 j_mayer
#endif
2777 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_CRITICAL);
2778 e1833e1f j_mayer
            return;
2779 e1833e1f j_mayer
        }
2780 e1833e1f j_mayer
    }
2781 e1833e1f j_mayer
    if (msr_ee != 0) {
2782 e1833e1f j_mayer
        /* Watchdog timer on embedded PowerPC */
2783 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_WDT)) {
2784 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_WDT);
2785 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_WDT);
2786 e1833e1f j_mayer
            return;
2787 e1833e1f j_mayer
        }
2788 e1833e1f j_mayer
#if defined(TARGET_PPCEMB)
2789 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_CDOORBELL)) {
2790 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CDOORBELL);
2791 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_DOORCI);
2792 e1833e1f j_mayer
            return;
2793 e1833e1f j_mayer
        }
2794 e1833e1f j_mayer
#endif
2795 e1833e1f j_mayer
#if defined(TARGET_PPCEMB)
2796 e1833e1f j_mayer
        /* External interrupt */
2797 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_EXT)) {
2798 e1833e1f j_mayer
            /* Taking an external interrupt does not clear the external
2799 e1833e1f j_mayer
             * interrupt status
2800 e1833e1f j_mayer
             */
2801 e1833e1f j_mayer
#if 0
2802 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_EXT);
2803 e1833e1f j_mayer
#endif
2804 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_EXTERNAL);
2805 e1833e1f j_mayer
            return;
2806 e1833e1f j_mayer
        }
2807 e1833e1f j_mayer
#endif
2808 e1833e1f j_mayer
        /* Fixed interval timer on embedded PowerPC */
2809 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_FIT)) {
2810 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_FIT);
2811 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_FIT);
2812 e1833e1f j_mayer
            return;
2813 e1833e1f j_mayer
        }
2814 e1833e1f j_mayer
        /* Programmable interval timer on embedded PowerPC */
2815 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_PIT)) {
2816 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PIT);
2817 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_PIT);
2818 e1833e1f j_mayer
            return;
2819 e1833e1f j_mayer
        }
2820 47103572 j_mayer
        /* Decrementer exception */
2821 47103572 j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_DECR)) {
2822 47103572 j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DECR);
2823 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_DECR);
2824 e1833e1f j_mayer
            return;
2825 e1833e1f j_mayer
        }
2826 e1833e1f j_mayer
#if !defined(TARGET_PPCEMB)
2827 47103572 j_mayer
        /* External interrupt */
2828 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_EXT)) {
2829 e9df014c j_mayer
            /* Taking an external interrupt does not clear the external
2830 e9df014c j_mayer
             * interrupt status
2831 e9df014c j_mayer
             */
2832 e9df014c j_mayer
#if 0
2833 47103572 j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_EXT);
2834 e9df014c j_mayer
#endif
2835 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_EXTERNAL);
2836 e1833e1f j_mayer
            return;
2837 e1833e1f j_mayer
        }
2838 d0dfae6e j_mayer
#endif
2839 e1833e1f j_mayer
#if defined(TARGET_PPCEMB)
2840 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_DOORBELL)) {
2841 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL);
2842 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_DOORI);
2843 e1833e1f j_mayer
            return;
2844 47103572 j_mayer
        }
2845 47103572 j_mayer
#endif
2846 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_PERFM)) {
2847 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PERFM);
2848 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_PERFM);
2849 e1833e1f j_mayer
            return;
2850 e1833e1f j_mayer
        }
2851 e1833e1f j_mayer
        /* Thermal interrupt */
2852 e1833e1f j_mayer
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_THERM)) {
2853 e1833e1f j_mayer
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_THERM);
2854 e1833e1f j_mayer
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_THERM);
2855 e1833e1f j_mayer
            return;
2856 e1833e1f j_mayer
        }
2857 47103572 j_mayer
    }
2858 47103572 j_mayer
}
2859 18fba28c bellard
#endif /* !CONFIG_USER_ONLY */
2860 a496775f j_mayer
2861 a496775f j_mayer
void cpu_dump_EA (target_ulong EA)
2862 a496775f j_mayer
{
2863 a496775f j_mayer
    FILE *f;
2864 a496775f j_mayer
2865 a496775f j_mayer
    if (logfile) {
2866 a496775f j_mayer
        f = logfile;
2867 a496775f j_mayer
    } else {
2868 a496775f j_mayer
        f = stdout;
2869 a496775f j_mayer
        return;
2870 a496775f j_mayer
    }
2871 4a057712 j_mayer
    fprintf(f, "Memory access at address " ADDRX "\n", EA);
2872 4a057712 j_mayer
}
2873 4a057712 j_mayer
2874 4a057712 j_mayer
void cpu_dump_rfi (target_ulong RA, target_ulong msr)
2875 4a057712 j_mayer
{
2876 4a057712 j_mayer
    FILE *f;
2877 4a057712 j_mayer
2878 4a057712 j_mayer
    if (logfile) {
2879 4a057712 j_mayer
        f = logfile;
2880 4a057712 j_mayer
    } else {
2881 4a057712 j_mayer
        f = stdout;
2882 4a057712 j_mayer
        return;
2883 4a057712 j_mayer
    }
2884 4a057712 j_mayer
    fprintf(f, "Return from exception at " ADDRX " with flags " ADDRX "\n",
2885 4a057712 j_mayer
            RA, msr);
2886 a496775f j_mayer
}
2887 a496775f j_mayer
2888 0a032cbe j_mayer
void cpu_ppc_reset (void *opaque)
2889 0a032cbe j_mayer
{
2890 0a032cbe j_mayer
    CPUPPCState *env;
2891 5eb7995e j_mayer
    int i;
2892 0a032cbe j_mayer
2893 0a032cbe j_mayer
    env = opaque;
2894 5eb7995e j_mayer
    /* XXX: some of those flags initialisation values could depend
2895 5eb7995e j_mayer
     *      on the actual PowerPC implementation
2896 5eb7995e j_mayer
     */
2897 5eb7995e j_mayer
    for (i = 0; i < 63; i++)
2898 5eb7995e j_mayer
        env->msr[i] = 0;
2899 5eb7995e j_mayer
#if defined(TARGET_PPC64)
2900 5eb7995e j_mayer
    msr_hv = 0; /* Should be 1... */
2901 5eb7995e j_mayer
#endif
2902 5eb7995e j_mayer
    msr_ap = 0; /* TO BE CHECKED */
2903 5eb7995e j_mayer
    msr_sa = 0; /* TO BE CHECKED */
2904 5eb7995e j_mayer
    msr_ip = 0; /* TO BE CHECKED */
2905 0a032cbe j_mayer
#if defined (DO_SINGLE_STEP) && 0
2906 0a032cbe j_mayer
    /* Single step trace mode */
2907 0a032cbe j_mayer
    msr_se = 1;
2908 0a032cbe j_mayer
    msr_be = 1;
2909 0a032cbe j_mayer
#endif
2910 0a032cbe j_mayer
#if defined(CONFIG_USER_ONLY)
2911 5eb7995e j_mayer
    msr_fp = 1; /* Allow floating point exceptions */
2912 0a032cbe j_mayer
    msr_pr = 1;
2913 0a032cbe j_mayer
#else
2914 1c27f8fb j_mayer
    env->nip = env->hreset_vector | env->excp_prefix;
2915 0a032cbe j_mayer
    ppc_tlb_invalidate_all(env);
2916 0a032cbe j_mayer
#endif
2917 0a032cbe j_mayer
    do_compute_hflags(env);
2918 0a032cbe j_mayer
    env->reserve = -1;
2919 5eb7995e j_mayer
    /* Be sure no exception or interrupt is pending */
2920 5eb7995e j_mayer
    env->pending_interrupts = 0;
2921 e1833e1f j_mayer
    env->exception_index = POWERPC_EXCP_NONE;
2922 e1833e1f j_mayer
    env->error_code = 0;
2923 5eb7995e j_mayer
    /* Flush all TLBs */
2924 5eb7995e j_mayer
    tlb_flush(env, 1);
2925 0a032cbe j_mayer
}
2926 0a032cbe j_mayer
2927 0a032cbe j_mayer
CPUPPCState *cpu_ppc_init (void)
2928 0a032cbe j_mayer
{
2929 0a032cbe j_mayer
    CPUPPCState *env;
2930 0a032cbe j_mayer
2931 0a032cbe j_mayer
    env = qemu_mallocz(sizeof(CPUPPCState));
2932 0a032cbe j_mayer
    if (!env)
2933 0a032cbe j_mayer
        return NULL;
2934 0a032cbe j_mayer
    cpu_exec_init(env);
2935 0a032cbe j_mayer
2936 0a032cbe j_mayer
    return env;
2937 0a032cbe j_mayer
}
2938 0a032cbe j_mayer
2939 0a032cbe j_mayer
void cpu_ppc_close (CPUPPCState *env)
2940 0a032cbe j_mayer
{
2941 0a032cbe j_mayer
    /* Should also remove all opcode tables... */
2942 0a032cbe j_mayer
    free(env);
2943 0a032cbe j_mayer
}