Statistics
| Branch: | Revision:

root / hw / omap_mmc.c @ b30bb3a2

History | View | Annotate | Download (13.1 kB)

1 b30bb3a2 balrog
/*
2 b30bb3a2 balrog
 * OMAP on-chip MMC/SD host emulation.
3 b30bb3a2 balrog
 *
4 b30bb3a2 balrog
 * Copyright (C) 2006-2007 Andrzej Zaborowski  <balrog@zabor.org>
5 b30bb3a2 balrog
 *
6 b30bb3a2 balrog
 * This program is free software; you can redistribute it and/or
7 b30bb3a2 balrog
 * modify it under the terms of the GNU General Public License as
8 b30bb3a2 balrog
 * published by the Free Software Foundation; either version 2 of
9 b30bb3a2 balrog
 * the License, or (at your option) any later version.
10 b30bb3a2 balrog
 *
11 b30bb3a2 balrog
 * This program is distributed in the hope that it will be useful,
12 b30bb3a2 balrog
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 b30bb3a2 balrog
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14 b30bb3a2 balrog
 * GNU General Public License for more details.
15 b30bb3a2 balrog
 *
16 b30bb3a2 balrog
 * You should have received a copy of the GNU General Public License
17 b30bb3a2 balrog
 * along with this program; if not, write to the Free Software
18 b30bb3a2 balrog
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
19 b30bb3a2 balrog
 * MA 02111-1307 USA
20 b30bb3a2 balrog
 */
21 b30bb3a2 balrog
#include "vl.h"
22 b30bb3a2 balrog
#include "sd.h"
23 b30bb3a2 balrog
24 b30bb3a2 balrog
struct omap_mmc_s {
25 b30bb3a2 balrog
    target_phys_addr_t base;
26 b30bb3a2 balrog
    qemu_irq irq;
27 b30bb3a2 balrog
    qemu_irq *dma;
28 b30bb3a2 balrog
    omap_clk clk;
29 b30bb3a2 balrog
    SDState *card;
30 b30bb3a2 balrog
    uint16_t last_cmd;
31 b30bb3a2 balrog
    uint16_t sdio;
32 b30bb3a2 balrog
    uint16_t rsp[8];
33 b30bb3a2 balrog
    uint32_t arg;
34 b30bb3a2 balrog
    int dw;
35 b30bb3a2 balrog
    int mode;
36 b30bb3a2 balrog
    int enable;
37 b30bb3a2 balrog
    uint16_t status;
38 b30bb3a2 balrog
    uint16_t mask;
39 b30bb3a2 balrog
    uint8_t cto;
40 b30bb3a2 balrog
    uint16_t dto;
41 b30bb3a2 balrog
    uint16_t fifo[32];
42 b30bb3a2 balrog
    int fifo_start;
43 b30bb3a2 balrog
    int fifo_len;
44 b30bb3a2 balrog
    uint16_t blen;
45 b30bb3a2 balrog
    uint16_t blen_counter;
46 b30bb3a2 balrog
    uint16_t nblk;
47 b30bb3a2 balrog
    uint16_t nblk_counter;
48 b30bb3a2 balrog
    int tx_dma;
49 b30bb3a2 balrog
    int rx_dma;
50 b30bb3a2 balrog
    int af_level;
51 b30bb3a2 balrog
    int ae_level;
52 b30bb3a2 balrog
53 b30bb3a2 balrog
    int ddir;
54 b30bb3a2 balrog
    int transfer;
55 b30bb3a2 balrog
};
56 b30bb3a2 balrog
57 b30bb3a2 balrog
static void omap_mmc_interrupts_update(struct omap_mmc_s *s)
58 b30bb3a2 balrog
{
59 b30bb3a2 balrog
    qemu_set_irq(s->irq, !!(s->status & s->mask));
60 b30bb3a2 balrog
}
61 b30bb3a2 balrog
62 b30bb3a2 balrog
static void omap_mmc_fifolevel_update(struct omap_mmc_s *host)
63 b30bb3a2 balrog
{
64 b30bb3a2 balrog
    if (!host->transfer && !host->fifo_len) {
65 b30bb3a2 balrog
        host->status &= 0xf3ff;
66 b30bb3a2 balrog
        return;
67 b30bb3a2 balrog
    }
68 b30bb3a2 balrog
69 b30bb3a2 balrog
    if (host->fifo_len > host->af_level && host->ddir) {
70 b30bb3a2 balrog
        if (host->rx_dma) {
71 b30bb3a2 balrog
            host->status &= 0xfbff;
72 b30bb3a2 balrog
            qemu_irq_raise(host->dma[1]);
73 b30bb3a2 balrog
        } else
74 b30bb3a2 balrog
            host->status |= 0x0400;
75 b30bb3a2 balrog
    } else {
76 b30bb3a2 balrog
        host->status &= 0xfbff;
77 b30bb3a2 balrog
        qemu_irq_lower(host->dma[1]);
78 b30bb3a2 balrog
    }
79 b30bb3a2 balrog
80 b30bb3a2 balrog
    if (host->fifo_len < host->ae_level && !host->ddir) {
81 b30bb3a2 balrog
        if (host->tx_dma) {
82 b30bb3a2 balrog
            host->status &= 0xf7ff;
83 b30bb3a2 balrog
            qemu_irq_raise(host->dma[0]);
84 b30bb3a2 balrog
        } else
85 b30bb3a2 balrog
            host->status |= 0x0800;
86 b30bb3a2 balrog
    } else {
87 b30bb3a2 balrog
        qemu_irq_lower(host->dma[0]);
88 b30bb3a2 balrog
        host->status &= 0xf7ff;
89 b30bb3a2 balrog
    }
90 b30bb3a2 balrog
}
91 b30bb3a2 balrog
92 b30bb3a2 balrog
typedef enum {
93 b30bb3a2 balrog
    sd_nore = 0,        /* no response */
94 b30bb3a2 balrog
    sd_r1,                /* normal response command */
95 b30bb3a2 balrog
    sd_r2,                /* CID, CSD registers */
96 b30bb3a2 balrog
    sd_r3,                /* OCR register */
97 b30bb3a2 balrog
    sd_r6 = 6,                /* Published RCA response */
98 b30bb3a2 balrog
    sd_r1b = -1,
99 b30bb3a2 balrog
} sd_rsp_type_t;
100 b30bb3a2 balrog
101 b30bb3a2 balrog
static void omap_mmc_command(struct omap_mmc_s *host, int cmd, int dir,
102 b30bb3a2 balrog
                sd_cmd_type_t type, int busy, sd_rsp_type_t resptype, int init)
103 b30bb3a2 balrog
{
104 b30bb3a2 balrog
    uint32_t rspstatus, mask;
105 b30bb3a2 balrog
    int rsplen, timeout;
106 b30bb3a2 balrog
    struct sd_request_s request;
107 b30bb3a2 balrog
    uint8_t response[16];
108 b30bb3a2 balrog
109 b30bb3a2 balrog
    if (resptype == sd_r1 && busy)
110 b30bb3a2 balrog
        resptype = sd_r1b;
111 b30bb3a2 balrog
112 b30bb3a2 balrog
    if (type == sd_adtc) {
113 b30bb3a2 balrog
        host->fifo_start = 0;
114 b30bb3a2 balrog
        host->fifo_len = 0;
115 b30bb3a2 balrog
        host->transfer = 1;
116 b30bb3a2 balrog
        host->ddir = dir;
117 b30bb3a2 balrog
    } else
118 b30bb3a2 balrog
        host->transfer = 0;
119 b30bb3a2 balrog
    timeout = 0;
120 b30bb3a2 balrog
    mask = 0;
121 b30bb3a2 balrog
    rspstatus = 0;
122 b30bb3a2 balrog
123 b30bb3a2 balrog
    request.cmd = cmd;
124 b30bb3a2 balrog
    request.arg = host->arg;
125 b30bb3a2 balrog
    request.crc = 0; /* FIXME */
126 b30bb3a2 balrog
127 b30bb3a2 balrog
    rsplen = sd_do_command(host->card, &request, response);
128 b30bb3a2 balrog
129 b30bb3a2 balrog
    /* TODO: validate CRCs */
130 b30bb3a2 balrog
    switch (resptype) {
131 b30bb3a2 balrog
    case sd_nore:
132 b30bb3a2 balrog
        rsplen = 0;
133 b30bb3a2 balrog
        break;
134 b30bb3a2 balrog
135 b30bb3a2 balrog
    case sd_r1:
136 b30bb3a2 balrog
    case sd_r1b:
137 b30bb3a2 balrog
        if (rsplen < 4) {
138 b30bb3a2 balrog
            timeout = 1;
139 b30bb3a2 balrog
            break;
140 b30bb3a2 balrog
        }
141 b30bb3a2 balrog
        rsplen = 4;
142 b30bb3a2 balrog
143 b30bb3a2 balrog
        mask = OUT_OF_RANGE | ADDRESS_ERROR | BLOCK_LEN_ERROR |
144 b30bb3a2 balrog
                ERASE_SEQ_ERROR | ERASE_PARAM | WP_VIOLATION |
145 b30bb3a2 balrog
                LOCK_UNLOCK_FAILED | COM_CRC_ERROR | ILLEGAL_COMMAND |
146 b30bb3a2 balrog
                CARD_ECC_FAILED | CC_ERROR | SD_ERROR |
147 b30bb3a2 balrog
                CID_CSD_OVERWRITE;
148 b30bb3a2 balrog
        if (host->sdio & (1 << 13))
149 b30bb3a2 balrog
            mask |= AKE_SEQ_ERROR;
150 b30bb3a2 balrog
        rspstatus = (response[0] << 24) | (response[1] << 16) |
151 b30bb3a2 balrog
                (response[2] << 8) | (response[3] << 0);
152 b30bb3a2 balrog
        break;
153 b30bb3a2 balrog
154 b30bb3a2 balrog
    case sd_r2:
155 b30bb3a2 balrog
        if (rsplen < 16) {
156 b30bb3a2 balrog
            timeout = 1;
157 b30bb3a2 balrog
            break;
158 b30bb3a2 balrog
        }
159 b30bb3a2 balrog
        rsplen = 16;
160 b30bb3a2 balrog
        break;
161 b30bb3a2 balrog
162 b30bb3a2 balrog
    case sd_r3:
163 b30bb3a2 balrog
        if (rsplen < 4) {
164 b30bb3a2 balrog
            timeout = 1;
165 b30bb3a2 balrog
            break;
166 b30bb3a2 balrog
        }
167 b30bb3a2 balrog
        rsplen = 4;
168 b30bb3a2 balrog
169 b30bb3a2 balrog
        rspstatus = (response[0] << 24) | (response[1] << 16) |
170 b30bb3a2 balrog
                (response[2] << 8) | (response[3] << 0);
171 b30bb3a2 balrog
        if (rspstatus & 0x80000000)
172 b30bb3a2 balrog
            host->status &= 0xe000;
173 b30bb3a2 balrog
        else
174 b30bb3a2 balrog
            host->status |= 0x1000;
175 b30bb3a2 balrog
        break;
176 b30bb3a2 balrog
177 b30bb3a2 balrog
    case sd_r6:
178 b30bb3a2 balrog
        if (rsplen < 4) {
179 b30bb3a2 balrog
            timeout = 1;
180 b30bb3a2 balrog
            break;
181 b30bb3a2 balrog
        }
182 b30bb3a2 balrog
        rsplen = 4;
183 b30bb3a2 balrog
184 b30bb3a2 balrog
        mask = 0xe000 | AKE_SEQ_ERROR;
185 b30bb3a2 balrog
        rspstatus = (response[2] << 8) | (response[3] << 0);
186 b30bb3a2 balrog
    }
187 b30bb3a2 balrog
188 b30bb3a2 balrog
    if (rspstatus & mask)
189 b30bb3a2 balrog
        host->status |= 0x4000;
190 b30bb3a2 balrog
    else
191 b30bb3a2 balrog
        host->status &= 0xb000;
192 b30bb3a2 balrog
193 b30bb3a2 balrog
    if (rsplen)
194 b30bb3a2 balrog
        for (rsplen = 0; rsplen < 8; rsplen ++)
195 b30bb3a2 balrog
            host->rsp[~rsplen & 7] = response[(rsplen << 1) | 1] |
196 b30bb3a2 balrog
                    (response[(rsplen << 1) | 0] << 8);
197 b30bb3a2 balrog
198 b30bb3a2 balrog
    if (timeout)
199 b30bb3a2 balrog
        host->status |= 0x0080;
200 b30bb3a2 balrog
    else if (cmd == 12)
201 b30bb3a2 balrog
        host->status |= 0x0005;        /* Makes it more real */
202 b30bb3a2 balrog
    else
203 b30bb3a2 balrog
        host->status |= 0x0001;
204 b30bb3a2 balrog
}
205 b30bb3a2 balrog
206 b30bb3a2 balrog
static void omap_mmc_transfer(struct omap_mmc_s *host)
207 b30bb3a2 balrog
{
208 b30bb3a2 balrog
    uint8_t value;
209 b30bb3a2 balrog
210 b30bb3a2 balrog
    if (!host->transfer)
211 b30bb3a2 balrog
        return;
212 b30bb3a2 balrog
213 b30bb3a2 balrog
    while (1) {
214 b30bb3a2 balrog
        if (host->ddir) {
215 b30bb3a2 balrog
            if (host->fifo_len > host->af_level)
216 b30bb3a2 balrog
                break;
217 b30bb3a2 balrog
218 b30bb3a2 balrog
            value = sd_read_data(host->card);
219 b30bb3a2 balrog
            host->fifo[(host->fifo_start + host->fifo_len) & 31] = value;
220 b30bb3a2 balrog
            if (-- host->blen_counter) {
221 b30bb3a2 balrog
                value = sd_read_data(host->card);
222 b30bb3a2 balrog
                host->fifo[(host->fifo_start + host->fifo_len) & 31] |=
223 b30bb3a2 balrog
                        value << 8;
224 b30bb3a2 balrog
                host->blen_counter --;
225 b30bb3a2 balrog
            }
226 b30bb3a2 balrog
227 b30bb3a2 balrog
            host->fifo_len ++;
228 b30bb3a2 balrog
        } else {
229 b30bb3a2 balrog
            if (!host->fifo_len)
230 b30bb3a2 balrog
                break;
231 b30bb3a2 balrog
232 b30bb3a2 balrog
            value = host->fifo[host->fifo_start] & 0xff;
233 b30bb3a2 balrog
            sd_write_data(host->card, value);
234 b30bb3a2 balrog
            if (-- host->blen_counter) {
235 b30bb3a2 balrog
                value = host->fifo[host->fifo_start] >> 8;
236 b30bb3a2 balrog
                sd_write_data(host->card, value);
237 b30bb3a2 balrog
                host->blen_counter --;
238 b30bb3a2 balrog
            }
239 b30bb3a2 balrog
240 b30bb3a2 balrog
            host->fifo_start ++;
241 b30bb3a2 balrog
            host->fifo_len --;
242 b30bb3a2 balrog
            host->fifo_start &= 31;
243 b30bb3a2 balrog
        }
244 b30bb3a2 balrog
245 b30bb3a2 balrog
        if (host->blen_counter == 0) {
246 b30bb3a2 balrog
            host->nblk_counter --;
247 b30bb3a2 balrog
            host->blen_counter = host->blen;
248 b30bb3a2 balrog
249 b30bb3a2 balrog
            if (host->nblk_counter == 0) {
250 b30bb3a2 balrog
                host->nblk_counter = host->nblk;
251 b30bb3a2 balrog
                host->transfer = 0;
252 b30bb3a2 balrog
                host->status |= 0x0008;
253 b30bb3a2 balrog
                break;
254 b30bb3a2 balrog
            }
255 b30bb3a2 balrog
        }
256 b30bb3a2 balrog
    }
257 b30bb3a2 balrog
}
258 b30bb3a2 balrog
259 b30bb3a2 balrog
static void omap_mmc_update(void *opaque)
260 b30bb3a2 balrog
{
261 b30bb3a2 balrog
    struct omap_mmc_s *s = opaque;
262 b30bb3a2 balrog
    omap_mmc_transfer(s);
263 b30bb3a2 balrog
    omap_mmc_fifolevel_update(s);
264 b30bb3a2 balrog
    omap_mmc_interrupts_update(s);
265 b30bb3a2 balrog
}
266 b30bb3a2 balrog
267 b30bb3a2 balrog
static uint32_t omap_mmc_read(void *opaque, target_phys_addr_t offset)
268 b30bb3a2 balrog
{
269 b30bb3a2 balrog
    uint16_t i;
270 b30bb3a2 balrog
    struct omap_mmc_s *s = (struct omap_mmc_s *) opaque;
271 b30bb3a2 balrog
    offset -= s->base;
272 b30bb3a2 balrog
273 b30bb3a2 balrog
    switch (offset) {
274 b30bb3a2 balrog
    case 0x00:        /* MMC_CMD */
275 b30bb3a2 balrog
        return s->last_cmd;
276 b30bb3a2 balrog
277 b30bb3a2 balrog
    case 0x04:        /* MMC_ARGL */
278 b30bb3a2 balrog
        return s->arg & 0x0000ffff;
279 b30bb3a2 balrog
280 b30bb3a2 balrog
    case 0x08:        /* MMC_ARGH */
281 b30bb3a2 balrog
        return s->arg >> 16;
282 b30bb3a2 balrog
283 b30bb3a2 balrog
    case 0x0c:        /* MMC_CON */
284 b30bb3a2 balrog
        return (s->dw << 15) | (s->mode << 12) | (s->enable << 11);
285 b30bb3a2 balrog
286 b30bb3a2 balrog
    case 0x10:        /* MMC_STAT */
287 b30bb3a2 balrog
        return s->status;
288 b30bb3a2 balrog
289 b30bb3a2 balrog
    case 0x14:        /* MMC_IE */
290 b30bb3a2 balrog
        return s->mask;
291 b30bb3a2 balrog
292 b30bb3a2 balrog
    case 0x18:        /* MMC_CTO */
293 b30bb3a2 balrog
        return s->cto;
294 b30bb3a2 balrog
295 b30bb3a2 balrog
    case 0x1c:        /* MMC_DTO */
296 b30bb3a2 balrog
        return s->dto;
297 b30bb3a2 balrog
298 b30bb3a2 balrog
    case 0x20:        /* MMC_DATA */
299 b30bb3a2 balrog
        /* TODO: support 8-bit access */
300 b30bb3a2 balrog
        i = s->fifo[s->fifo_start];
301 b30bb3a2 balrog
        if (s->fifo_len == 0) {
302 b30bb3a2 balrog
            printf("MMC: FIFO underrun\n");
303 b30bb3a2 balrog
            return i;
304 b30bb3a2 balrog
        }
305 b30bb3a2 balrog
        s->fifo_start ++;
306 b30bb3a2 balrog
        s->fifo_len --;
307 b30bb3a2 balrog
        s->fifo_start &= 31;
308 b30bb3a2 balrog
        omap_mmc_transfer(s);
309 b30bb3a2 balrog
        omap_mmc_fifolevel_update(s);
310 b30bb3a2 balrog
        omap_mmc_interrupts_update(s);
311 b30bb3a2 balrog
        return i;
312 b30bb3a2 balrog
313 b30bb3a2 balrog
    case 0x24:        /* MMC_BLEN */
314 b30bb3a2 balrog
        return s->blen_counter;
315 b30bb3a2 balrog
316 b30bb3a2 balrog
    case 0x28:        /* MMC_NBLK */
317 b30bb3a2 balrog
        return s->nblk_counter;
318 b30bb3a2 balrog
319 b30bb3a2 balrog
    case 0x2c:        /* MMC_BUF */
320 b30bb3a2 balrog
        return (s->rx_dma << 15) | (s->af_level << 8) |
321 b30bb3a2 balrog
            (s->tx_dma << 7) | s->ae_level;
322 b30bb3a2 balrog
323 b30bb3a2 balrog
    case 0x30:        /* MMC_SPI */
324 b30bb3a2 balrog
        return 0x0000;
325 b30bb3a2 balrog
    case 0x34:        /* MMC_SDIO */
326 b30bb3a2 balrog
        return s->sdio;
327 b30bb3a2 balrog
    case 0x38:        /* MMC_SYST */
328 b30bb3a2 balrog
        return 0x0000;
329 b30bb3a2 balrog
330 b30bb3a2 balrog
    case 0x3c:        /* MMC_REV */
331 b30bb3a2 balrog
        return 0x0001;
332 b30bb3a2 balrog
333 b30bb3a2 balrog
    case 0x40:        /* MMC_RSP0 */
334 b30bb3a2 balrog
    case 0x44:        /* MMC_RSP1 */
335 b30bb3a2 balrog
    case 0x48:        /* MMC_RSP2 */
336 b30bb3a2 balrog
    case 0x4c:        /* MMC_RSP3 */
337 b30bb3a2 balrog
    case 0x50:        /* MMC_RSP4 */
338 b30bb3a2 balrog
    case 0x54:        /* MMC_RSP5 */
339 b30bb3a2 balrog
    case 0x58:        /* MMC_RSP6 */
340 b30bb3a2 balrog
    case 0x5c:        /* MMC_RSP7 */
341 b30bb3a2 balrog
        return s->rsp[(offset - 0x40) >> 2];
342 b30bb3a2 balrog
    }
343 b30bb3a2 balrog
344 b30bb3a2 balrog
    OMAP_BAD_REG(offset);
345 b30bb3a2 balrog
    return 0;
346 b30bb3a2 balrog
}
347 b30bb3a2 balrog
348 b30bb3a2 balrog
static void omap_mmc_write(void *opaque, target_phys_addr_t offset,
349 b30bb3a2 balrog
                uint32_t value)
350 b30bb3a2 balrog
{
351 b30bb3a2 balrog
    int i;
352 b30bb3a2 balrog
    struct omap_mmc_s *s = (struct omap_mmc_s *) opaque;
353 b30bb3a2 balrog
    offset -= s->base;
354 b30bb3a2 balrog
355 b30bb3a2 balrog
    switch (offset) {
356 b30bb3a2 balrog
    case 0x00:        /* MMC_CMD */
357 b30bb3a2 balrog
        if (!s->enable)
358 b30bb3a2 balrog
            break;
359 b30bb3a2 balrog
360 b30bb3a2 balrog
        s->last_cmd = value;
361 b30bb3a2 balrog
        for (i = 0; i < 8; i ++)
362 b30bb3a2 balrog
            s->rsp[i] = 0x0000;
363 b30bb3a2 balrog
        omap_mmc_command(s, value & 63, (value >> 15) & 1,
364 b30bb3a2 balrog
                (sd_cmd_type_t) ((value >> 12) & 3),
365 b30bb3a2 balrog
                (value >> 11) & 1,
366 b30bb3a2 balrog
                (sd_rsp_type_t) ((value >> 8) & 7),
367 b30bb3a2 balrog
                (value >> 7) & 1);
368 b30bb3a2 balrog
        omap_mmc_update(s);
369 b30bb3a2 balrog
        break;
370 b30bb3a2 balrog
371 b30bb3a2 balrog
    case 0x04:        /* MMC_ARGL */
372 b30bb3a2 balrog
        s->arg &= 0xffff0000;
373 b30bb3a2 balrog
        s->arg |= 0x0000ffff & value;
374 b30bb3a2 balrog
        break;
375 b30bb3a2 balrog
376 b30bb3a2 balrog
    case 0x08:        /* MMC_ARGH */
377 b30bb3a2 balrog
        s->arg &= 0x0000ffff;
378 b30bb3a2 balrog
        s->arg |= value << 16;
379 b30bb3a2 balrog
        break;
380 b30bb3a2 balrog
381 b30bb3a2 balrog
    case 0x0c:        /* MMC_CON */
382 b30bb3a2 balrog
        s->dw = (value >> 15) & 1;
383 b30bb3a2 balrog
        s->mode = (value >> 12) & 3;
384 b30bb3a2 balrog
        s->enable = (value >> 11) & 1;
385 b30bb3a2 balrog
        if (s->mode != 0)
386 b30bb3a2 balrog
            printf("SD mode %i unimplemented!\n", s->mode);
387 b30bb3a2 balrog
        if (s->dw != 0)
388 b30bb3a2 balrog
            printf("4-bit SD bus enabled\n");
389 b30bb3a2 balrog
        break;
390 b30bb3a2 balrog
391 b30bb3a2 balrog
    case 0x10:        /* MMC_STAT */
392 b30bb3a2 balrog
        s->status &= ~value;
393 b30bb3a2 balrog
        omap_mmc_interrupts_update(s);
394 b30bb3a2 balrog
        break;
395 b30bb3a2 balrog
396 b30bb3a2 balrog
    case 0x14:        /* MMC_IE */
397 b30bb3a2 balrog
        s->mask = value;
398 b30bb3a2 balrog
        omap_mmc_interrupts_update(s);
399 b30bb3a2 balrog
        break;
400 b30bb3a2 balrog
401 b30bb3a2 balrog
    case 0x18:        /* MMC_CTO */
402 b30bb3a2 balrog
        s->cto = value & 0xff;
403 b30bb3a2 balrog
        if (s->cto > 0xfd)
404 b30bb3a2 balrog
            printf("MMC: CTO of 0xff and 0xfe cannot be used!\n");
405 b30bb3a2 balrog
        break;
406 b30bb3a2 balrog
407 b30bb3a2 balrog
    case 0x1c:        /* MMC_DTO */
408 b30bb3a2 balrog
        s->dto = value & 0xffff;
409 b30bb3a2 balrog
        break;
410 b30bb3a2 balrog
411 b30bb3a2 balrog
    case 0x20:        /* MMC_DATA */
412 b30bb3a2 balrog
        /* TODO: support 8-bit access */
413 b30bb3a2 balrog
        if (s->fifo_len == 32)
414 b30bb3a2 balrog
            break;
415 b30bb3a2 balrog
        s->fifo[(s->fifo_start + s->fifo_len) & 31] = value;
416 b30bb3a2 balrog
        s->fifo_len ++;
417 b30bb3a2 balrog
        omap_mmc_transfer(s);
418 b30bb3a2 balrog
        omap_mmc_fifolevel_update(s);
419 b30bb3a2 balrog
        omap_mmc_interrupts_update(s);
420 b30bb3a2 balrog
        break;
421 b30bb3a2 balrog
422 b30bb3a2 balrog
    case 0x24:        /* MMC_BLEN */
423 b30bb3a2 balrog
        s->blen = (value & 0x07ff) + 1;
424 b30bb3a2 balrog
        s->blen_counter = s->blen;
425 b30bb3a2 balrog
        break;
426 b30bb3a2 balrog
427 b30bb3a2 balrog
    case 0x28:        /* MMC_NBLK */
428 b30bb3a2 balrog
        s->nblk = (value & 0x07ff) + 1;
429 b30bb3a2 balrog
        s->nblk_counter = s->nblk;
430 b30bb3a2 balrog
        s->blen_counter = s->blen;
431 b30bb3a2 balrog
        break;
432 b30bb3a2 balrog
433 b30bb3a2 balrog
    case 0x2c:        /* MMC_BUF */
434 b30bb3a2 balrog
        s->rx_dma = (value >> 15) & 1;
435 b30bb3a2 balrog
        s->af_level = (value >> 8) & 0x1f;
436 b30bb3a2 balrog
        s->tx_dma = (value >> 7) & 1;
437 b30bb3a2 balrog
        s->ae_level = value & 0x1f;
438 b30bb3a2 balrog
439 b30bb3a2 balrog
        if (s->rx_dma)
440 b30bb3a2 balrog
            s->status &= 0xfbff;
441 b30bb3a2 balrog
        if (s->tx_dma)
442 b30bb3a2 balrog
            s->status &= 0xf7ff;
443 b30bb3a2 balrog
        omap_mmc_fifolevel_update(s);
444 b30bb3a2 balrog
        omap_mmc_interrupts_update(s);
445 b30bb3a2 balrog
        break;
446 b30bb3a2 balrog
447 b30bb3a2 balrog
    /* SPI, SDIO and TEST modes unimplemented */
448 b30bb3a2 balrog
    case 0x30:        /* MMC_SPI */
449 b30bb3a2 balrog
        break;
450 b30bb3a2 balrog
    case 0x34:        /* MMC_SDIO */
451 b30bb3a2 balrog
        s->sdio = value & 0x2020;
452 b30bb3a2 balrog
        break;
453 b30bb3a2 balrog
    case 0x38:        /* MMC_SYST */
454 b30bb3a2 balrog
        break;
455 b30bb3a2 balrog
456 b30bb3a2 balrog
    case 0x3c:        /* MMC_REV */
457 b30bb3a2 balrog
    case 0x40:        /* MMC_RSP0 */
458 b30bb3a2 balrog
    case 0x44:        /* MMC_RSP1 */
459 b30bb3a2 balrog
    case 0x48:        /* MMC_RSP2 */
460 b30bb3a2 balrog
    case 0x4c:        /* MMC_RSP3 */
461 b30bb3a2 balrog
    case 0x50:        /* MMC_RSP4 */
462 b30bb3a2 balrog
    case 0x54:        /* MMC_RSP5 */
463 b30bb3a2 balrog
    case 0x58:        /* MMC_RSP6 */
464 b30bb3a2 balrog
    case 0x5c:        /* MMC_RSP7 */
465 b30bb3a2 balrog
        OMAP_RO_REG(offset);
466 b30bb3a2 balrog
        break;
467 b30bb3a2 balrog
468 b30bb3a2 balrog
    default:
469 b30bb3a2 balrog
        OMAP_BAD_REG(offset);
470 b30bb3a2 balrog
    }
471 b30bb3a2 balrog
}
472 b30bb3a2 balrog
473 b30bb3a2 balrog
static CPUReadMemoryFunc *omap_mmc_readfn[] = {
474 b30bb3a2 balrog
    omap_badwidth_read16,
475 b30bb3a2 balrog
    omap_mmc_read,
476 b30bb3a2 balrog
    omap_badwidth_read16,
477 b30bb3a2 balrog
};
478 b30bb3a2 balrog
479 b30bb3a2 balrog
static CPUWriteMemoryFunc *omap_mmc_writefn[] = {
480 b30bb3a2 balrog
    omap_badwidth_write16,
481 b30bb3a2 balrog
    omap_mmc_write,
482 b30bb3a2 balrog
    omap_badwidth_write16,
483 b30bb3a2 balrog
};
484 b30bb3a2 balrog
485 b30bb3a2 balrog
void omap_mmc_reset(struct omap_mmc_s *host)
486 b30bb3a2 balrog
{
487 b30bb3a2 balrog
    host->last_cmd = 0;
488 b30bb3a2 balrog
    memset(host->rsp, 0, sizeof(host->rsp));
489 b30bb3a2 balrog
    host->arg = 0;
490 b30bb3a2 balrog
    host->dw = 0;
491 b30bb3a2 balrog
    host->mode = 0;
492 b30bb3a2 balrog
    host->enable = 0;
493 b30bb3a2 balrog
    host->status = 0;
494 b30bb3a2 balrog
    host->mask = 0;
495 b30bb3a2 balrog
    host->cto = 0;
496 b30bb3a2 balrog
    host->dto = 0;
497 b30bb3a2 balrog
    host->fifo_len = 0;
498 b30bb3a2 balrog
    host->blen = 0;
499 b30bb3a2 balrog
    host->blen_counter = 0;
500 b30bb3a2 balrog
    host->nblk = 0;
501 b30bb3a2 balrog
    host->nblk_counter = 0;
502 b30bb3a2 balrog
    host->tx_dma = 0;
503 b30bb3a2 balrog
    host->rx_dma = 0;
504 b30bb3a2 balrog
    host->ae_level = 0x00;
505 b30bb3a2 balrog
    host->af_level = 0x1f;
506 b30bb3a2 balrog
    host->transfer = 0;
507 b30bb3a2 balrog
}
508 b30bb3a2 balrog
509 b30bb3a2 balrog
struct omap_mmc_s *omap_mmc_init(target_phys_addr_t base,
510 b30bb3a2 balrog
                qemu_irq irq, qemu_irq dma[], omap_clk clk)
511 b30bb3a2 balrog
{
512 b30bb3a2 balrog
    int iomemtype;
513 b30bb3a2 balrog
    struct omap_mmc_s *s = (struct omap_mmc_s *)
514 b30bb3a2 balrog
            qemu_mallocz(sizeof(struct omap_mmc_s));
515 b30bb3a2 balrog
516 b30bb3a2 balrog
    s->irq = irq;
517 b30bb3a2 balrog
    s->base = base;
518 b30bb3a2 balrog
    s->dma = dma;
519 b30bb3a2 balrog
    s->clk = clk;
520 b30bb3a2 balrog
521 b30bb3a2 balrog
    iomemtype = cpu_register_io_memory(0, omap_mmc_readfn,
522 b30bb3a2 balrog
                    omap_mmc_writefn, s);
523 b30bb3a2 balrog
    cpu_register_physical_memory(s->base, 0x800, iomemtype);
524 b30bb3a2 balrog
525 b30bb3a2 balrog
    /* Instantiate the storage */
526 b30bb3a2 balrog
    s->card = sd_init(sd_bdrv);
527 b30bb3a2 balrog
528 b30bb3a2 balrog
    return s;
529 b30bb3a2 balrog
}
530 b30bb3a2 balrog
531 b30bb3a2 balrog
/* TODO: insertion and read-only handlers */