Statistics
| Branch: | Revision:

root / target-i386 / translate.c @ c045af25

History | View | Annotate | Download (258 kB)

1 2c0262af bellard
/*
2 2c0262af bellard
 *  i386 translation
3 5fafdf24 ths
 *
4 2c0262af bellard
 *  Copyright (c) 2003 Fabrice Bellard
5 2c0262af bellard
 *
6 2c0262af bellard
 * This library is free software; you can redistribute it and/or
7 2c0262af bellard
 * modify it under the terms of the GNU Lesser General Public
8 2c0262af bellard
 * License as published by the Free Software Foundation; either
9 2c0262af bellard
 * version 2 of the License, or (at your option) any later version.
10 2c0262af bellard
 *
11 2c0262af bellard
 * This library is distributed in the hope that it will be useful,
12 2c0262af bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 2c0262af bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 2c0262af bellard
 * Lesser General Public License for more details.
15 2c0262af bellard
 *
16 2c0262af bellard
 * You should have received a copy of the GNU Lesser General Public
17 8167ee88 Blue Swirl
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 2c0262af bellard
 */
19 2c0262af bellard
#include <stdarg.h>
20 2c0262af bellard
#include <stdlib.h>
21 2c0262af bellard
#include <stdio.h>
22 2c0262af bellard
#include <string.h>
23 2c0262af bellard
#include <inttypes.h>
24 2c0262af bellard
#include <signal.h>
25 2c0262af bellard
26 2c0262af bellard
#include "cpu.h"
27 2c0262af bellard
#include "exec-all.h"
28 2c0262af bellard
#include "disas.h"
29 57fec1fe bellard
#include "tcg-op.h"
30 2c0262af bellard
31 a7812ae4 pbrook
#include "helper.h"
32 a7812ae4 pbrook
#define GEN_HELPER 1
33 a7812ae4 pbrook
#include "helper.h"
34 a7812ae4 pbrook
35 2c0262af bellard
#define PREFIX_REPZ   0x01
36 2c0262af bellard
#define PREFIX_REPNZ  0x02
37 2c0262af bellard
#define PREFIX_LOCK   0x04
38 2c0262af bellard
#define PREFIX_DATA   0x08
39 2c0262af bellard
#define PREFIX_ADR    0x10
40 2c0262af bellard
41 14ce26e7 bellard
#ifdef TARGET_X86_64
42 14ce26e7 bellard
#define X86_64_ONLY(x) x
43 001faf32 Blue Swirl
#define X86_64_DEF(...)  __VA_ARGS__
44 14ce26e7 bellard
#define CODE64(s) ((s)->code64)
45 14ce26e7 bellard
#define REX_X(s) ((s)->rex_x)
46 14ce26e7 bellard
#define REX_B(s) ((s)->rex_b)
47 14ce26e7 bellard
/* XXX: gcc generates push/pop in some opcodes, so we cannot use them */
48 14ce26e7 bellard
#if 1
49 14ce26e7 bellard
#define BUGGY_64(x) NULL
50 14ce26e7 bellard
#endif
51 14ce26e7 bellard
#else
52 14ce26e7 bellard
#define X86_64_ONLY(x) NULL
53 001faf32 Blue Swirl
#define X86_64_DEF(...)
54 14ce26e7 bellard
#define CODE64(s) 0
55 14ce26e7 bellard
#define REX_X(s) 0
56 14ce26e7 bellard
#define REX_B(s) 0
57 14ce26e7 bellard
#endif
58 14ce26e7 bellard
59 57fec1fe bellard
//#define MACRO_TEST   1
60 57fec1fe bellard
61 57fec1fe bellard
/* global register indexes */
62 a7812ae4 pbrook
static TCGv_ptr cpu_env;
63 a7812ae4 pbrook
static TCGv cpu_A0, cpu_cc_src, cpu_cc_dst, cpu_cc_tmp;
64 a7812ae4 pbrook
static TCGv_i32 cpu_cc_op;
65 cc739bb0 Laurent Desnogues
static TCGv cpu_regs[CPU_NB_REGS];
66 1e4840bf bellard
/* local temps */
67 1e4840bf bellard
static TCGv cpu_T[2], cpu_T3;
68 57fec1fe bellard
/* local register indexes (only used inside old micro ops) */
69 a7812ae4 pbrook
static TCGv cpu_tmp0, cpu_tmp4;
70 a7812ae4 pbrook
static TCGv_ptr cpu_ptr0, cpu_ptr1;
71 a7812ae4 pbrook
static TCGv_i32 cpu_tmp2_i32, cpu_tmp3_i32;
72 a7812ae4 pbrook
static TCGv_i64 cpu_tmp1_i64;
73 bedda79c Aurelien Jarno
static TCGv cpu_tmp5;
74 57fec1fe bellard
75 1a7ff922 Paolo Bonzini
static uint8_t gen_opc_cc_op[OPC_BUF_SIZE];
76 1a7ff922 Paolo Bonzini
77 2e70f6ef pbrook
#include "gen-icount.h"
78 2e70f6ef pbrook
79 57fec1fe bellard
#ifdef TARGET_X86_64
80 57fec1fe bellard
static int x86_64_hregs;
81 ae063a68 bellard
#endif
82 ae063a68 bellard
83 2c0262af bellard
typedef struct DisasContext {
84 2c0262af bellard
    /* current insn context */
85 2c0262af bellard
    int override; /* -1 if no override */
86 2c0262af bellard
    int prefix;
87 2c0262af bellard
    int aflag, dflag;
88 14ce26e7 bellard
    target_ulong pc; /* pc = eip + cs_base */
89 2c0262af bellard
    int is_jmp; /* 1 = means jump (stop translation), 2 means CPU
90 2c0262af bellard
                   static state change (stop translation) */
91 2c0262af bellard
    /* current block context */
92 14ce26e7 bellard
    target_ulong cs_base; /* base of CS segment */
93 2c0262af bellard
    int pe;     /* protected mode */
94 2c0262af bellard
    int code32; /* 32 bit code segment */
95 14ce26e7 bellard
#ifdef TARGET_X86_64
96 14ce26e7 bellard
    int lma;    /* long mode active */
97 14ce26e7 bellard
    int code64; /* 64 bit code segment */
98 14ce26e7 bellard
    int rex_x, rex_b;
99 14ce26e7 bellard
#endif
100 2c0262af bellard
    int ss32;   /* 32 bit stack segment */
101 2c0262af bellard
    int cc_op;  /* current CC operation */
102 2c0262af bellard
    int addseg; /* non zero if either DS/ES/SS have a non zero base */
103 2c0262af bellard
    int f_st;   /* currently unused */
104 2c0262af bellard
    int vm86;   /* vm86 mode */
105 2c0262af bellard
    int cpl;
106 2c0262af bellard
    int iopl;
107 2c0262af bellard
    int tf;     /* TF cpu flag */
108 34865134 bellard
    int singlestep_enabled; /* "hardware" single step enabled */
109 2c0262af bellard
    int jmp_opt; /* use direct block chaining for direct jumps */
110 2c0262af bellard
    int mem_index; /* select memory access functions */
111 c068688b j_mayer
    uint64_t flags; /* all execution flags */
112 2c0262af bellard
    struct TranslationBlock *tb;
113 2c0262af bellard
    int popl_esp_hack; /* for correct popl with esp base handling */
114 14ce26e7 bellard
    int rip_offset; /* only used in x86_64, but left for simplicity */
115 14ce26e7 bellard
    int cpuid_features;
116 3d7374c5 bellard
    int cpuid_ext_features;
117 e771edab aurel32
    int cpuid_ext2_features;
118 12e26b75 bellard
    int cpuid_ext3_features;
119 2c0262af bellard
} DisasContext;
120 2c0262af bellard
121 2c0262af bellard
static void gen_eob(DisasContext *s);
122 14ce26e7 bellard
static void gen_jmp(DisasContext *s, target_ulong eip);
123 14ce26e7 bellard
static void gen_jmp_tb(DisasContext *s, target_ulong eip, int tb_num);
124 2c0262af bellard
125 2c0262af bellard
/* i386 arith/logic operations */
126 2c0262af bellard
enum {
127 5fafdf24 ths
    OP_ADDL,
128 5fafdf24 ths
    OP_ORL,
129 5fafdf24 ths
    OP_ADCL,
130 2c0262af bellard
    OP_SBBL,
131 5fafdf24 ths
    OP_ANDL,
132 5fafdf24 ths
    OP_SUBL,
133 5fafdf24 ths
    OP_XORL,
134 2c0262af bellard
    OP_CMPL,
135 2c0262af bellard
};
136 2c0262af bellard
137 2c0262af bellard
/* i386 shift ops */
138 2c0262af bellard
enum {
139 5fafdf24 ths
    OP_ROL,
140 5fafdf24 ths
    OP_ROR,
141 5fafdf24 ths
    OP_RCL,
142 5fafdf24 ths
    OP_RCR,
143 5fafdf24 ths
    OP_SHL,
144 5fafdf24 ths
    OP_SHR,
145 2c0262af bellard
    OP_SHL1, /* undocumented */
146 2c0262af bellard
    OP_SAR = 7,
147 2c0262af bellard
};
148 2c0262af bellard
149 8e1c85e3 bellard
enum {
150 8e1c85e3 bellard
    JCC_O,
151 8e1c85e3 bellard
    JCC_B,
152 8e1c85e3 bellard
    JCC_Z,
153 8e1c85e3 bellard
    JCC_BE,
154 8e1c85e3 bellard
    JCC_S,
155 8e1c85e3 bellard
    JCC_P,
156 8e1c85e3 bellard
    JCC_L,
157 8e1c85e3 bellard
    JCC_LE,
158 8e1c85e3 bellard
};
159 8e1c85e3 bellard
160 2c0262af bellard
/* operand size */
161 2c0262af bellard
enum {
162 2c0262af bellard
    OT_BYTE = 0,
163 2c0262af bellard
    OT_WORD,
164 5fafdf24 ths
    OT_LONG,
165 2c0262af bellard
    OT_QUAD,
166 2c0262af bellard
};
167 2c0262af bellard
168 2c0262af bellard
enum {
169 2c0262af bellard
    /* I386 int registers */
170 2c0262af bellard
    OR_EAX,   /* MUST be even numbered */
171 2c0262af bellard
    OR_ECX,
172 2c0262af bellard
    OR_EDX,
173 2c0262af bellard
    OR_EBX,
174 2c0262af bellard
    OR_ESP,
175 2c0262af bellard
    OR_EBP,
176 2c0262af bellard
    OR_ESI,
177 2c0262af bellard
    OR_EDI,
178 14ce26e7 bellard
179 14ce26e7 bellard
    OR_TMP0 = 16,    /* temporary operand register */
180 2c0262af bellard
    OR_TMP1,
181 2c0262af bellard
    OR_A0, /* temporary register used when doing address evaluation */
182 2c0262af bellard
};
183 2c0262af bellard
184 57fec1fe bellard
static inline void gen_op_movl_T0_0(void)
185 57fec1fe bellard
{
186 57fec1fe bellard
    tcg_gen_movi_tl(cpu_T[0], 0);
187 57fec1fe bellard
}
188 57fec1fe bellard
189 57fec1fe bellard
static inline void gen_op_movl_T0_im(int32_t val)
190 57fec1fe bellard
{
191 57fec1fe bellard
    tcg_gen_movi_tl(cpu_T[0], val);
192 57fec1fe bellard
}
193 57fec1fe bellard
194 57fec1fe bellard
static inline void gen_op_movl_T0_imu(uint32_t val)
195 57fec1fe bellard
{
196 57fec1fe bellard
    tcg_gen_movi_tl(cpu_T[0], val);
197 57fec1fe bellard
}
198 57fec1fe bellard
199 57fec1fe bellard
static inline void gen_op_movl_T1_im(int32_t val)
200 57fec1fe bellard
{
201 57fec1fe bellard
    tcg_gen_movi_tl(cpu_T[1], val);
202 57fec1fe bellard
}
203 57fec1fe bellard
204 57fec1fe bellard
static inline void gen_op_movl_T1_imu(uint32_t val)
205 57fec1fe bellard
{
206 57fec1fe bellard
    tcg_gen_movi_tl(cpu_T[1], val);
207 57fec1fe bellard
}
208 57fec1fe bellard
209 57fec1fe bellard
static inline void gen_op_movl_A0_im(uint32_t val)
210 57fec1fe bellard
{
211 57fec1fe bellard
    tcg_gen_movi_tl(cpu_A0, val);
212 57fec1fe bellard
}
213 57fec1fe bellard
214 57fec1fe bellard
#ifdef TARGET_X86_64
215 57fec1fe bellard
static inline void gen_op_movq_A0_im(int64_t val)
216 57fec1fe bellard
{
217 57fec1fe bellard
    tcg_gen_movi_tl(cpu_A0, val);
218 57fec1fe bellard
}
219 57fec1fe bellard
#endif
220 57fec1fe bellard
221 57fec1fe bellard
static inline void gen_movtl_T0_im(target_ulong val)
222 57fec1fe bellard
{
223 57fec1fe bellard
    tcg_gen_movi_tl(cpu_T[0], val);
224 57fec1fe bellard
}
225 57fec1fe bellard
226 57fec1fe bellard
static inline void gen_movtl_T1_im(target_ulong val)
227 57fec1fe bellard
{
228 57fec1fe bellard
    tcg_gen_movi_tl(cpu_T[1], val);
229 57fec1fe bellard
}
230 57fec1fe bellard
231 57fec1fe bellard
static inline void gen_op_andl_T0_ffff(void)
232 57fec1fe bellard
{
233 57fec1fe bellard
    tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xffff);
234 57fec1fe bellard
}
235 57fec1fe bellard
236 57fec1fe bellard
static inline void gen_op_andl_T0_im(uint32_t val)
237 57fec1fe bellard
{
238 57fec1fe bellard
    tcg_gen_andi_tl(cpu_T[0], cpu_T[0], val);
239 57fec1fe bellard
}
240 57fec1fe bellard
241 57fec1fe bellard
static inline void gen_op_movl_T0_T1(void)
242 57fec1fe bellard
{
243 57fec1fe bellard
    tcg_gen_mov_tl(cpu_T[0], cpu_T[1]);
244 57fec1fe bellard
}
245 57fec1fe bellard
246 57fec1fe bellard
static inline void gen_op_andl_A0_ffff(void)
247 57fec1fe bellard
{
248 57fec1fe bellard
    tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffff);
249 57fec1fe bellard
}
250 57fec1fe bellard
251 14ce26e7 bellard
#ifdef TARGET_X86_64
252 14ce26e7 bellard
253 14ce26e7 bellard
#define NB_OP_SIZES 4
254 14ce26e7 bellard
255 14ce26e7 bellard
#else /* !TARGET_X86_64 */
256 14ce26e7 bellard
257 14ce26e7 bellard
#define NB_OP_SIZES 3
258 14ce26e7 bellard
259 14ce26e7 bellard
#endif /* !TARGET_X86_64 */
260 14ce26e7 bellard
261 e2542fe2 Juan Quintela
#if defined(HOST_WORDS_BIGENDIAN)
262 57fec1fe bellard
#define REG_B_OFFSET (sizeof(target_ulong) - 1)
263 57fec1fe bellard
#define REG_H_OFFSET (sizeof(target_ulong) - 2)
264 57fec1fe bellard
#define REG_W_OFFSET (sizeof(target_ulong) - 2)
265 57fec1fe bellard
#define REG_L_OFFSET (sizeof(target_ulong) - 4)
266 57fec1fe bellard
#define REG_LH_OFFSET (sizeof(target_ulong) - 8)
267 14ce26e7 bellard
#else
268 57fec1fe bellard
#define REG_B_OFFSET 0
269 57fec1fe bellard
#define REG_H_OFFSET 1
270 57fec1fe bellard
#define REG_W_OFFSET 0
271 57fec1fe bellard
#define REG_L_OFFSET 0
272 57fec1fe bellard
#define REG_LH_OFFSET 4
273 14ce26e7 bellard
#endif
274 57fec1fe bellard
275 1e4840bf bellard
static inline void gen_op_mov_reg_v(int ot, int reg, TCGv t0)
276 57fec1fe bellard
{
277 cc739bb0 Laurent Desnogues
    TCGv tmp;
278 cc739bb0 Laurent Desnogues
279 57fec1fe bellard
    switch(ot) {
280 57fec1fe bellard
    case OT_BYTE:
281 cc739bb0 Laurent Desnogues
        tmp = tcg_temp_new();
282 cc739bb0 Laurent Desnogues
        tcg_gen_ext8u_tl(tmp, t0);
283 57fec1fe bellard
        if (reg < 4 X86_64_DEF( || reg >= 8 || x86_64_hregs)) {
284 cc739bb0 Laurent Desnogues
            tcg_gen_andi_tl(cpu_regs[reg], cpu_regs[reg], ~0xff);
285 cc739bb0 Laurent Desnogues
            tcg_gen_or_tl(cpu_regs[reg], cpu_regs[reg], tmp);
286 57fec1fe bellard
        } else {
287 cc739bb0 Laurent Desnogues
            tcg_gen_shli_tl(tmp, tmp, 8);
288 cc739bb0 Laurent Desnogues
            tcg_gen_andi_tl(cpu_regs[reg - 4], cpu_regs[reg - 4], ~0xff00);
289 cc739bb0 Laurent Desnogues
            tcg_gen_or_tl(cpu_regs[reg - 4], cpu_regs[reg - 4], tmp);
290 57fec1fe bellard
        }
291 cc739bb0 Laurent Desnogues
        tcg_temp_free(tmp);
292 57fec1fe bellard
        break;
293 57fec1fe bellard
    case OT_WORD:
294 cc739bb0 Laurent Desnogues
        tmp = tcg_temp_new();
295 cc739bb0 Laurent Desnogues
        tcg_gen_ext16u_tl(tmp, t0);
296 cc739bb0 Laurent Desnogues
        tcg_gen_andi_tl(cpu_regs[reg], cpu_regs[reg], ~0xffff);
297 cc739bb0 Laurent Desnogues
        tcg_gen_or_tl(cpu_regs[reg], cpu_regs[reg], tmp);
298 cc739bb0 Laurent Desnogues
        tcg_temp_free(tmp);
299 57fec1fe bellard
        break;
300 cc739bb0 Laurent Desnogues
    default: /* XXX this shouldn't be reached;  abort? */
301 57fec1fe bellard
    case OT_LONG:
302 cc739bb0 Laurent Desnogues
        /* For x86_64, this sets the higher half of register to zero.
303 cc739bb0 Laurent Desnogues
           For i386, this is equivalent to a mov. */
304 cc739bb0 Laurent Desnogues
        tcg_gen_ext32u_tl(cpu_regs[reg], t0);
305 57fec1fe bellard
        break;
306 cc739bb0 Laurent Desnogues
#ifdef TARGET_X86_64
307 57fec1fe bellard
    case OT_QUAD:
308 cc739bb0 Laurent Desnogues
        tcg_gen_mov_tl(cpu_regs[reg], t0);
309 57fec1fe bellard
        break;
310 14ce26e7 bellard
#endif
311 57fec1fe bellard
    }
312 57fec1fe bellard
}
313 2c0262af bellard
314 57fec1fe bellard
static inline void gen_op_mov_reg_T0(int ot, int reg)
315 57fec1fe bellard
{
316 1e4840bf bellard
    gen_op_mov_reg_v(ot, reg, cpu_T[0]);
317 57fec1fe bellard
}
318 57fec1fe bellard
319 57fec1fe bellard
static inline void gen_op_mov_reg_T1(int ot, int reg)
320 57fec1fe bellard
{
321 1e4840bf bellard
    gen_op_mov_reg_v(ot, reg, cpu_T[1]);
322 57fec1fe bellard
}
323 57fec1fe bellard
324 57fec1fe bellard
static inline void gen_op_mov_reg_A0(int size, int reg)
325 57fec1fe bellard
{
326 cc739bb0 Laurent Desnogues
    TCGv tmp;
327 cc739bb0 Laurent Desnogues
328 57fec1fe bellard
    switch(size) {
329 57fec1fe bellard
    case 0:
330 cc739bb0 Laurent Desnogues
        tmp = tcg_temp_new();
331 cc739bb0 Laurent Desnogues
        tcg_gen_ext16u_tl(tmp, cpu_A0);
332 cc739bb0 Laurent Desnogues
        tcg_gen_andi_tl(cpu_regs[reg], cpu_regs[reg], ~0xffff);
333 cc739bb0 Laurent Desnogues
        tcg_gen_or_tl(cpu_regs[reg], cpu_regs[reg], tmp);
334 cc739bb0 Laurent Desnogues
        tcg_temp_free(tmp);
335 57fec1fe bellard
        break;
336 cc739bb0 Laurent Desnogues
    default: /* XXX this shouldn't be reached;  abort? */
337 57fec1fe bellard
    case 1:
338 cc739bb0 Laurent Desnogues
        /* For x86_64, this sets the higher half of register to zero.
339 cc739bb0 Laurent Desnogues
           For i386, this is equivalent to a mov. */
340 cc739bb0 Laurent Desnogues
        tcg_gen_ext32u_tl(cpu_regs[reg], cpu_A0);
341 57fec1fe bellard
        break;
342 cc739bb0 Laurent Desnogues
#ifdef TARGET_X86_64
343 57fec1fe bellard
    case 2:
344 cc739bb0 Laurent Desnogues
        tcg_gen_mov_tl(cpu_regs[reg], cpu_A0);
345 57fec1fe bellard
        break;
346 14ce26e7 bellard
#endif
347 57fec1fe bellard
    }
348 57fec1fe bellard
}
349 57fec1fe bellard
350 1e4840bf bellard
static inline void gen_op_mov_v_reg(int ot, TCGv t0, int reg)
351 57fec1fe bellard
{
352 57fec1fe bellard
    switch(ot) {
353 57fec1fe bellard
    case OT_BYTE:
354 57fec1fe bellard
        if (reg < 4 X86_64_DEF( || reg >= 8 || x86_64_hregs)) {
355 57fec1fe bellard
            goto std_case;
356 57fec1fe bellard
        } else {
357 cc739bb0 Laurent Desnogues
            tcg_gen_shri_tl(t0, cpu_regs[reg - 4], 8);
358 cc739bb0 Laurent Desnogues
            tcg_gen_ext8u_tl(t0, t0);
359 57fec1fe bellard
        }
360 57fec1fe bellard
        break;
361 57fec1fe bellard
    default:
362 57fec1fe bellard
    std_case:
363 cc739bb0 Laurent Desnogues
        tcg_gen_mov_tl(t0, cpu_regs[reg]);
364 57fec1fe bellard
        break;
365 57fec1fe bellard
    }
366 57fec1fe bellard
}
367 57fec1fe bellard
368 1e4840bf bellard
static inline void gen_op_mov_TN_reg(int ot, int t_index, int reg)
369 1e4840bf bellard
{
370 1e4840bf bellard
    gen_op_mov_v_reg(ot, cpu_T[t_index], reg);
371 1e4840bf bellard
}
372 1e4840bf bellard
373 57fec1fe bellard
static inline void gen_op_movl_A0_reg(int reg)
374 57fec1fe bellard
{
375 cc739bb0 Laurent Desnogues
    tcg_gen_mov_tl(cpu_A0, cpu_regs[reg]);
376 57fec1fe bellard
}
377 57fec1fe bellard
378 57fec1fe bellard
static inline void gen_op_addl_A0_im(int32_t val)
379 57fec1fe bellard
{
380 57fec1fe bellard
    tcg_gen_addi_tl(cpu_A0, cpu_A0, val);
381 14ce26e7 bellard
#ifdef TARGET_X86_64
382 57fec1fe bellard
    tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff);
383 14ce26e7 bellard
#endif
384 57fec1fe bellard
}
385 2c0262af bellard
386 14ce26e7 bellard
#ifdef TARGET_X86_64
387 57fec1fe bellard
static inline void gen_op_addq_A0_im(int64_t val)
388 57fec1fe bellard
{
389 57fec1fe bellard
    tcg_gen_addi_tl(cpu_A0, cpu_A0, val);
390 57fec1fe bellard
}
391 14ce26e7 bellard
#endif
392 57fec1fe bellard
    
393 57fec1fe bellard
static void gen_add_A0_im(DisasContext *s, int val)
394 57fec1fe bellard
{
395 57fec1fe bellard
#ifdef TARGET_X86_64
396 57fec1fe bellard
    if (CODE64(s))
397 57fec1fe bellard
        gen_op_addq_A0_im(val);
398 57fec1fe bellard
    else
399 57fec1fe bellard
#endif
400 57fec1fe bellard
        gen_op_addl_A0_im(val);
401 57fec1fe bellard
}
402 2c0262af bellard
403 57fec1fe bellard
static inline void gen_op_addl_T0_T1(void)
404 2c0262af bellard
{
405 57fec1fe bellard
    tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
406 57fec1fe bellard
}
407 57fec1fe bellard
408 57fec1fe bellard
static inline void gen_op_jmp_T0(void)
409 57fec1fe bellard
{
410 57fec1fe bellard
    tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUState, eip));
411 57fec1fe bellard
}
412 57fec1fe bellard
413 6e0d8677 bellard
static inline void gen_op_add_reg_im(int size, int reg, int32_t val)
414 57fec1fe bellard
{
415 6e0d8677 bellard
    switch(size) {
416 6e0d8677 bellard
    case 0:
417 cc739bb0 Laurent Desnogues
        tcg_gen_addi_tl(cpu_tmp0, cpu_regs[reg], val);
418 cc739bb0 Laurent Desnogues
        tcg_gen_ext16u_tl(cpu_tmp0, cpu_tmp0);
419 cc739bb0 Laurent Desnogues
        tcg_gen_andi_tl(cpu_regs[reg], cpu_regs[reg], ~0xffff);
420 cc739bb0 Laurent Desnogues
        tcg_gen_or_tl(cpu_regs[reg], cpu_regs[reg], cpu_tmp0);
421 6e0d8677 bellard
        break;
422 6e0d8677 bellard
    case 1:
423 cc739bb0 Laurent Desnogues
        tcg_gen_addi_tl(cpu_tmp0, cpu_regs[reg], val);
424 cc739bb0 Laurent Desnogues
        /* For x86_64, this sets the higher half of register to zero.
425 cc739bb0 Laurent Desnogues
           For i386, this is equivalent to a nop. */
426 cc739bb0 Laurent Desnogues
        tcg_gen_ext32u_tl(cpu_tmp0, cpu_tmp0);
427 cc739bb0 Laurent Desnogues
        tcg_gen_mov_tl(cpu_regs[reg], cpu_tmp0);
428 6e0d8677 bellard
        break;
429 6e0d8677 bellard
#ifdef TARGET_X86_64
430 6e0d8677 bellard
    case 2:
431 cc739bb0 Laurent Desnogues
        tcg_gen_addi_tl(cpu_regs[reg], cpu_regs[reg], val);
432 6e0d8677 bellard
        break;
433 6e0d8677 bellard
#endif
434 6e0d8677 bellard
    }
435 57fec1fe bellard
}
436 57fec1fe bellard
437 6e0d8677 bellard
static inline void gen_op_add_reg_T0(int size, int reg)
438 57fec1fe bellard
{
439 6e0d8677 bellard
    switch(size) {
440 6e0d8677 bellard
    case 0:
441 cc739bb0 Laurent Desnogues
        tcg_gen_add_tl(cpu_tmp0, cpu_regs[reg], cpu_T[0]);
442 cc739bb0 Laurent Desnogues
        tcg_gen_ext16u_tl(cpu_tmp0, cpu_tmp0);
443 cc739bb0 Laurent Desnogues
        tcg_gen_andi_tl(cpu_regs[reg], cpu_regs[reg], ~0xffff);
444 cc739bb0 Laurent Desnogues
        tcg_gen_or_tl(cpu_regs[reg], cpu_regs[reg], cpu_tmp0);
445 6e0d8677 bellard
        break;
446 6e0d8677 bellard
    case 1:
447 cc739bb0 Laurent Desnogues
        tcg_gen_add_tl(cpu_tmp0, cpu_regs[reg], cpu_T[0]);
448 cc739bb0 Laurent Desnogues
        /* For x86_64, this sets the higher half of register to zero.
449 cc739bb0 Laurent Desnogues
           For i386, this is equivalent to a nop. */
450 cc739bb0 Laurent Desnogues
        tcg_gen_ext32u_tl(cpu_tmp0, cpu_tmp0);
451 cc739bb0 Laurent Desnogues
        tcg_gen_mov_tl(cpu_regs[reg], cpu_tmp0);
452 6e0d8677 bellard
        break;
453 14ce26e7 bellard
#ifdef TARGET_X86_64
454 6e0d8677 bellard
    case 2:
455 cc739bb0 Laurent Desnogues
        tcg_gen_add_tl(cpu_regs[reg], cpu_regs[reg], cpu_T[0]);
456 6e0d8677 bellard
        break;
457 14ce26e7 bellard
#endif
458 6e0d8677 bellard
    }
459 6e0d8677 bellard
}
460 57fec1fe bellard
461 57fec1fe bellard
static inline void gen_op_set_cc_op(int32_t val)
462 57fec1fe bellard
{
463 b6abf97d bellard
    tcg_gen_movi_i32(cpu_cc_op, val);
464 57fec1fe bellard
}
465 57fec1fe bellard
466 57fec1fe bellard
static inline void gen_op_addl_A0_reg_sN(int shift, int reg)
467 57fec1fe bellard
{
468 cc739bb0 Laurent Desnogues
    tcg_gen_mov_tl(cpu_tmp0, cpu_regs[reg]);
469 cc739bb0 Laurent Desnogues
    if (shift != 0)
470 57fec1fe bellard
        tcg_gen_shli_tl(cpu_tmp0, cpu_tmp0, shift);
471 57fec1fe bellard
    tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
472 cc739bb0 Laurent Desnogues
    /* For x86_64, this sets the higher half of register to zero.
473 cc739bb0 Laurent Desnogues
       For i386, this is equivalent to a nop. */
474 cc739bb0 Laurent Desnogues
    tcg_gen_ext32u_tl(cpu_A0, cpu_A0);
475 57fec1fe bellard
}
476 2c0262af bellard
477 57fec1fe bellard
static inline void gen_op_movl_A0_seg(int reg)
478 57fec1fe bellard
{
479 57fec1fe bellard
    tcg_gen_ld32u_tl(cpu_A0, cpu_env, offsetof(CPUState, segs[reg].base) + REG_L_OFFSET);
480 57fec1fe bellard
}
481 2c0262af bellard
482 57fec1fe bellard
static inline void gen_op_addl_A0_seg(int reg)
483 57fec1fe bellard
{
484 57fec1fe bellard
    tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, segs[reg].base));
485 57fec1fe bellard
    tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
486 57fec1fe bellard
#ifdef TARGET_X86_64
487 57fec1fe bellard
    tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff);
488 57fec1fe bellard
#endif
489 57fec1fe bellard
}
490 2c0262af bellard
491 14ce26e7 bellard
#ifdef TARGET_X86_64
492 57fec1fe bellard
static inline void gen_op_movq_A0_seg(int reg)
493 57fec1fe bellard
{
494 57fec1fe bellard
    tcg_gen_ld_tl(cpu_A0, cpu_env, offsetof(CPUState, segs[reg].base));
495 57fec1fe bellard
}
496 14ce26e7 bellard
497 57fec1fe bellard
static inline void gen_op_addq_A0_seg(int reg)
498 57fec1fe bellard
{
499 57fec1fe bellard
    tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, segs[reg].base));
500 57fec1fe bellard
    tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
501 57fec1fe bellard
}
502 57fec1fe bellard
503 57fec1fe bellard
static inline void gen_op_movq_A0_reg(int reg)
504 57fec1fe bellard
{
505 cc739bb0 Laurent Desnogues
    tcg_gen_mov_tl(cpu_A0, cpu_regs[reg]);
506 57fec1fe bellard
}
507 57fec1fe bellard
508 57fec1fe bellard
static inline void gen_op_addq_A0_reg_sN(int shift, int reg)
509 57fec1fe bellard
{
510 cc739bb0 Laurent Desnogues
    tcg_gen_mov_tl(cpu_tmp0, cpu_regs[reg]);
511 cc739bb0 Laurent Desnogues
    if (shift != 0)
512 57fec1fe bellard
        tcg_gen_shli_tl(cpu_tmp0, cpu_tmp0, shift);
513 57fec1fe bellard
    tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
514 57fec1fe bellard
}
515 14ce26e7 bellard
#endif
516 14ce26e7 bellard
517 57fec1fe bellard
static inline void gen_op_lds_T0_A0(int idx)
518 57fec1fe bellard
{
519 57fec1fe bellard
    int mem_index = (idx >> 2) - 1;
520 57fec1fe bellard
    switch(idx & 3) {
521 57fec1fe bellard
    case 0:
522 57fec1fe bellard
        tcg_gen_qemu_ld8s(cpu_T[0], cpu_A0, mem_index);
523 57fec1fe bellard
        break;
524 57fec1fe bellard
    case 1:
525 57fec1fe bellard
        tcg_gen_qemu_ld16s(cpu_T[0], cpu_A0, mem_index);
526 57fec1fe bellard
        break;
527 57fec1fe bellard
    default:
528 57fec1fe bellard
    case 2:
529 57fec1fe bellard
        tcg_gen_qemu_ld32s(cpu_T[0], cpu_A0, mem_index);
530 57fec1fe bellard
        break;
531 57fec1fe bellard
    }
532 57fec1fe bellard
}
533 2c0262af bellard
534 1e4840bf bellard
static inline void gen_op_ld_v(int idx, TCGv t0, TCGv a0)
535 57fec1fe bellard
{
536 57fec1fe bellard
    int mem_index = (idx >> 2) - 1;
537 57fec1fe bellard
    switch(idx & 3) {
538 57fec1fe bellard
    case 0:
539 1e4840bf bellard
        tcg_gen_qemu_ld8u(t0, a0, mem_index);
540 57fec1fe bellard
        break;
541 57fec1fe bellard
    case 1:
542 1e4840bf bellard
        tcg_gen_qemu_ld16u(t0, a0, mem_index);
543 57fec1fe bellard
        break;
544 57fec1fe bellard
    case 2:
545 1e4840bf bellard
        tcg_gen_qemu_ld32u(t0, a0, mem_index);
546 57fec1fe bellard
        break;
547 57fec1fe bellard
    default:
548 57fec1fe bellard
    case 3:
549 a7812ae4 pbrook
        /* Should never happen on 32-bit targets.  */
550 a7812ae4 pbrook
#ifdef TARGET_X86_64
551 1e4840bf bellard
        tcg_gen_qemu_ld64(t0, a0, mem_index);
552 a7812ae4 pbrook
#endif
553 57fec1fe bellard
        break;
554 57fec1fe bellard
    }
555 57fec1fe bellard
}
556 2c0262af bellard
557 1e4840bf bellard
/* XXX: always use ldu or lds */
558 1e4840bf bellard
static inline void gen_op_ld_T0_A0(int idx)
559 1e4840bf bellard
{
560 1e4840bf bellard
    gen_op_ld_v(idx, cpu_T[0], cpu_A0);
561 1e4840bf bellard
}
562 1e4840bf bellard
563 57fec1fe bellard
static inline void gen_op_ldu_T0_A0(int idx)
564 57fec1fe bellard
{
565 1e4840bf bellard
    gen_op_ld_v(idx, cpu_T[0], cpu_A0);
566 57fec1fe bellard
}
567 2c0262af bellard
568 57fec1fe bellard
static inline void gen_op_ld_T1_A0(int idx)
569 57fec1fe bellard
{
570 1e4840bf bellard
    gen_op_ld_v(idx, cpu_T[1], cpu_A0);
571 1e4840bf bellard
}
572 1e4840bf bellard
573 1e4840bf bellard
static inline void gen_op_st_v(int idx, TCGv t0, TCGv a0)
574 1e4840bf bellard
{
575 57fec1fe bellard
    int mem_index = (idx >> 2) - 1;
576 57fec1fe bellard
    switch(idx & 3) {
577 57fec1fe bellard
    case 0:
578 1e4840bf bellard
        tcg_gen_qemu_st8(t0, a0, mem_index);
579 57fec1fe bellard
        break;
580 57fec1fe bellard
    case 1:
581 1e4840bf bellard
        tcg_gen_qemu_st16(t0, a0, mem_index);
582 57fec1fe bellard
        break;
583 57fec1fe bellard
    case 2:
584 1e4840bf bellard
        tcg_gen_qemu_st32(t0, a0, mem_index);
585 57fec1fe bellard
        break;
586 57fec1fe bellard
    default:
587 57fec1fe bellard
    case 3:
588 a7812ae4 pbrook
        /* Should never happen on 32-bit targets.  */
589 a7812ae4 pbrook
#ifdef TARGET_X86_64
590 1e4840bf bellard
        tcg_gen_qemu_st64(t0, a0, mem_index);
591 a7812ae4 pbrook
#endif
592 57fec1fe bellard
        break;
593 57fec1fe bellard
    }
594 57fec1fe bellard
}
595 4f31916f bellard
596 57fec1fe bellard
static inline void gen_op_st_T0_A0(int idx)
597 57fec1fe bellard
{
598 1e4840bf bellard
    gen_op_st_v(idx, cpu_T[0], cpu_A0);
599 57fec1fe bellard
}
600 4f31916f bellard
601 57fec1fe bellard
static inline void gen_op_st_T1_A0(int idx)
602 57fec1fe bellard
{
603 1e4840bf bellard
    gen_op_st_v(idx, cpu_T[1], cpu_A0);
604 57fec1fe bellard
}
605 4f31916f bellard
606 14ce26e7 bellard
static inline void gen_jmp_im(target_ulong pc)
607 14ce26e7 bellard
{
608 57fec1fe bellard
    tcg_gen_movi_tl(cpu_tmp0, pc);
609 57fec1fe bellard
    tcg_gen_st_tl(cpu_tmp0, cpu_env, offsetof(CPUState, eip));
610 14ce26e7 bellard
}
611 14ce26e7 bellard
612 2c0262af bellard
static inline void gen_string_movl_A0_ESI(DisasContext *s)
613 2c0262af bellard
{
614 2c0262af bellard
    int override;
615 2c0262af bellard
616 2c0262af bellard
    override = s->override;
617 14ce26e7 bellard
#ifdef TARGET_X86_64
618 14ce26e7 bellard
    if (s->aflag == 2) {
619 14ce26e7 bellard
        if (override >= 0) {
620 57fec1fe bellard
            gen_op_movq_A0_seg(override);
621 57fec1fe bellard
            gen_op_addq_A0_reg_sN(0, R_ESI);
622 14ce26e7 bellard
        } else {
623 57fec1fe bellard
            gen_op_movq_A0_reg(R_ESI);
624 14ce26e7 bellard
        }
625 14ce26e7 bellard
    } else
626 14ce26e7 bellard
#endif
627 2c0262af bellard
    if (s->aflag) {
628 2c0262af bellard
        /* 32 bit address */
629 2c0262af bellard
        if (s->addseg && override < 0)
630 2c0262af bellard
            override = R_DS;
631 2c0262af bellard
        if (override >= 0) {
632 57fec1fe bellard
            gen_op_movl_A0_seg(override);
633 57fec1fe bellard
            gen_op_addl_A0_reg_sN(0, R_ESI);
634 2c0262af bellard
        } else {
635 57fec1fe bellard
            gen_op_movl_A0_reg(R_ESI);
636 2c0262af bellard
        }
637 2c0262af bellard
    } else {
638 2c0262af bellard
        /* 16 address, always override */
639 2c0262af bellard
        if (override < 0)
640 2c0262af bellard
            override = R_DS;
641 57fec1fe bellard
        gen_op_movl_A0_reg(R_ESI);
642 2c0262af bellard
        gen_op_andl_A0_ffff();
643 57fec1fe bellard
        gen_op_addl_A0_seg(override);
644 2c0262af bellard
    }
645 2c0262af bellard
}
646 2c0262af bellard
647 2c0262af bellard
static inline void gen_string_movl_A0_EDI(DisasContext *s)
648 2c0262af bellard
{
649 14ce26e7 bellard
#ifdef TARGET_X86_64
650 14ce26e7 bellard
    if (s->aflag == 2) {
651 57fec1fe bellard
        gen_op_movq_A0_reg(R_EDI);
652 14ce26e7 bellard
    } else
653 14ce26e7 bellard
#endif
654 2c0262af bellard
    if (s->aflag) {
655 2c0262af bellard
        if (s->addseg) {
656 57fec1fe bellard
            gen_op_movl_A0_seg(R_ES);
657 57fec1fe bellard
            gen_op_addl_A0_reg_sN(0, R_EDI);
658 2c0262af bellard
        } else {
659 57fec1fe bellard
            gen_op_movl_A0_reg(R_EDI);
660 2c0262af bellard
        }
661 2c0262af bellard
    } else {
662 57fec1fe bellard
        gen_op_movl_A0_reg(R_EDI);
663 2c0262af bellard
        gen_op_andl_A0_ffff();
664 57fec1fe bellard
        gen_op_addl_A0_seg(R_ES);
665 2c0262af bellard
    }
666 2c0262af bellard
}
667 2c0262af bellard
668 6e0d8677 bellard
static inline void gen_op_movl_T0_Dshift(int ot) 
669 6e0d8677 bellard
{
670 6e0d8677 bellard
    tcg_gen_ld32s_tl(cpu_T[0], cpu_env, offsetof(CPUState, df));
671 6e0d8677 bellard
    tcg_gen_shli_tl(cpu_T[0], cpu_T[0], ot);
672 2c0262af bellard
};
673 2c0262af bellard
674 6e0d8677 bellard
static void gen_extu(int ot, TCGv reg)
675 6e0d8677 bellard
{
676 6e0d8677 bellard
    switch(ot) {
677 6e0d8677 bellard
    case OT_BYTE:
678 6e0d8677 bellard
        tcg_gen_ext8u_tl(reg, reg);
679 6e0d8677 bellard
        break;
680 6e0d8677 bellard
    case OT_WORD:
681 6e0d8677 bellard
        tcg_gen_ext16u_tl(reg, reg);
682 6e0d8677 bellard
        break;
683 6e0d8677 bellard
    case OT_LONG:
684 6e0d8677 bellard
        tcg_gen_ext32u_tl(reg, reg);
685 6e0d8677 bellard
        break;
686 6e0d8677 bellard
    default:
687 6e0d8677 bellard
        break;
688 6e0d8677 bellard
    }
689 6e0d8677 bellard
}
690 3b46e624 ths
691 6e0d8677 bellard
static void gen_exts(int ot, TCGv reg)
692 6e0d8677 bellard
{
693 6e0d8677 bellard
    switch(ot) {
694 6e0d8677 bellard
    case OT_BYTE:
695 6e0d8677 bellard
        tcg_gen_ext8s_tl(reg, reg);
696 6e0d8677 bellard
        break;
697 6e0d8677 bellard
    case OT_WORD:
698 6e0d8677 bellard
        tcg_gen_ext16s_tl(reg, reg);
699 6e0d8677 bellard
        break;
700 6e0d8677 bellard
    case OT_LONG:
701 6e0d8677 bellard
        tcg_gen_ext32s_tl(reg, reg);
702 6e0d8677 bellard
        break;
703 6e0d8677 bellard
    default:
704 6e0d8677 bellard
        break;
705 6e0d8677 bellard
    }
706 6e0d8677 bellard
}
707 2c0262af bellard
708 6e0d8677 bellard
static inline void gen_op_jnz_ecx(int size, int label1)
709 6e0d8677 bellard
{
710 cc739bb0 Laurent Desnogues
    tcg_gen_mov_tl(cpu_tmp0, cpu_regs[R_ECX]);
711 6e0d8677 bellard
    gen_extu(size + 1, cpu_tmp0);
712 cb63669a pbrook
    tcg_gen_brcondi_tl(TCG_COND_NE, cpu_tmp0, 0, label1);
713 6e0d8677 bellard
}
714 6e0d8677 bellard
715 6e0d8677 bellard
static inline void gen_op_jz_ecx(int size, int label1)
716 6e0d8677 bellard
{
717 cc739bb0 Laurent Desnogues
    tcg_gen_mov_tl(cpu_tmp0, cpu_regs[R_ECX]);
718 6e0d8677 bellard
    gen_extu(size + 1, cpu_tmp0);
719 cb63669a pbrook
    tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_tmp0, 0, label1);
720 6e0d8677 bellard
}
721 2c0262af bellard
722 a7812ae4 pbrook
static void gen_helper_in_func(int ot, TCGv v, TCGv_i32 n)
723 a7812ae4 pbrook
{
724 a7812ae4 pbrook
    switch (ot) {
725 a7812ae4 pbrook
    case 0: gen_helper_inb(v, n); break;
726 a7812ae4 pbrook
    case 1: gen_helper_inw(v, n); break;
727 a7812ae4 pbrook
    case 2: gen_helper_inl(v, n); break;
728 a7812ae4 pbrook
    }
729 2c0262af bellard
730 a7812ae4 pbrook
}
731 2c0262af bellard
732 a7812ae4 pbrook
static void gen_helper_out_func(int ot, TCGv_i32 v, TCGv_i32 n)
733 a7812ae4 pbrook
{
734 a7812ae4 pbrook
    switch (ot) {
735 a7812ae4 pbrook
    case 0: gen_helper_outb(v, n); break;
736 a7812ae4 pbrook
    case 1: gen_helper_outw(v, n); break;
737 a7812ae4 pbrook
    case 2: gen_helper_outl(v, n); break;
738 a7812ae4 pbrook
    }
739 a7812ae4 pbrook
740 a7812ae4 pbrook
}
741 f115e911 bellard
742 b8b6a50b bellard
static void gen_check_io(DisasContext *s, int ot, target_ulong cur_eip,
743 b8b6a50b bellard
                         uint32_t svm_flags)
744 f115e911 bellard
{
745 b8b6a50b bellard
    int state_saved;
746 b8b6a50b bellard
    target_ulong next_eip;
747 b8b6a50b bellard
748 b8b6a50b bellard
    state_saved = 0;
749 f115e911 bellard
    if (s->pe && (s->cpl > s->iopl || s->vm86)) {
750 f115e911 bellard
        if (s->cc_op != CC_OP_DYNAMIC)
751 f115e911 bellard
            gen_op_set_cc_op(s->cc_op);
752 14ce26e7 bellard
        gen_jmp_im(cur_eip);
753 b8b6a50b bellard
        state_saved = 1;
754 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
755 a7812ae4 pbrook
        switch (ot) {
756 a7812ae4 pbrook
        case 0: gen_helper_check_iob(cpu_tmp2_i32); break;
757 a7812ae4 pbrook
        case 1: gen_helper_check_iow(cpu_tmp2_i32); break;
758 a7812ae4 pbrook
        case 2: gen_helper_check_iol(cpu_tmp2_i32); break;
759 a7812ae4 pbrook
        }
760 b8b6a50b bellard
    }
761 872929aa bellard
    if(s->flags & HF_SVMI_MASK) {
762 b8b6a50b bellard
        if (!state_saved) {
763 b8b6a50b bellard
            if (s->cc_op != CC_OP_DYNAMIC)
764 b8b6a50b bellard
                gen_op_set_cc_op(s->cc_op);
765 b8b6a50b bellard
            gen_jmp_im(cur_eip);
766 b8b6a50b bellard
        }
767 b8b6a50b bellard
        svm_flags |= (1 << (4 + ot));
768 b8b6a50b bellard
        next_eip = s->pc - s->cs_base;
769 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
770 a7812ae4 pbrook
        gen_helper_svm_check_io(cpu_tmp2_i32, tcg_const_i32(svm_flags),
771 a7812ae4 pbrook
                                tcg_const_i32(next_eip - cur_eip));
772 f115e911 bellard
    }
773 f115e911 bellard
}
774 f115e911 bellard
775 2c0262af bellard
static inline void gen_movs(DisasContext *s, int ot)
776 2c0262af bellard
{
777 2c0262af bellard
    gen_string_movl_A0_ESI(s);
778 57fec1fe bellard
    gen_op_ld_T0_A0(ot + s->mem_index);
779 2c0262af bellard
    gen_string_movl_A0_EDI(s);
780 57fec1fe bellard
    gen_op_st_T0_A0(ot + s->mem_index);
781 6e0d8677 bellard
    gen_op_movl_T0_Dshift(ot);
782 6e0d8677 bellard
    gen_op_add_reg_T0(s->aflag, R_ESI);
783 6e0d8677 bellard
    gen_op_add_reg_T0(s->aflag, R_EDI);
784 2c0262af bellard
}
785 2c0262af bellard
786 2c0262af bellard
static inline void gen_update_cc_op(DisasContext *s)
787 2c0262af bellard
{
788 2c0262af bellard
    if (s->cc_op != CC_OP_DYNAMIC) {
789 2c0262af bellard
        gen_op_set_cc_op(s->cc_op);
790 2c0262af bellard
        s->cc_op = CC_OP_DYNAMIC;
791 2c0262af bellard
    }
792 2c0262af bellard
}
793 2c0262af bellard
794 b6abf97d bellard
static void gen_op_update1_cc(void)
795 b6abf97d bellard
{
796 b6abf97d bellard
    tcg_gen_discard_tl(cpu_cc_src);
797 b6abf97d bellard
    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
798 b6abf97d bellard
}
799 b6abf97d bellard
800 b6abf97d bellard
static void gen_op_update2_cc(void)
801 b6abf97d bellard
{
802 b6abf97d bellard
    tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
803 b6abf97d bellard
    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
804 b6abf97d bellard
}
805 b6abf97d bellard
806 b6abf97d bellard
static inline void gen_op_cmpl_T0_T1_cc(void)
807 b6abf97d bellard
{
808 b6abf97d bellard
    tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
809 b6abf97d bellard
    tcg_gen_sub_tl(cpu_cc_dst, cpu_T[0], cpu_T[1]);
810 b6abf97d bellard
}
811 b6abf97d bellard
812 b6abf97d bellard
static inline void gen_op_testl_T0_T1_cc(void)
813 b6abf97d bellard
{
814 b6abf97d bellard
    tcg_gen_discard_tl(cpu_cc_src);
815 b6abf97d bellard
    tcg_gen_and_tl(cpu_cc_dst, cpu_T[0], cpu_T[1]);
816 b6abf97d bellard
}
817 b6abf97d bellard
818 b6abf97d bellard
static void gen_op_update_neg_cc(void)
819 b6abf97d bellard
{
820 b6abf97d bellard
    tcg_gen_neg_tl(cpu_cc_src, cpu_T[0]);
821 b6abf97d bellard
    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
822 b6abf97d bellard
}
823 b6abf97d bellard
824 8e1c85e3 bellard
/* compute eflags.C to reg */
825 8e1c85e3 bellard
static void gen_compute_eflags_c(TCGv reg)
826 8e1c85e3 bellard
{
827 a7812ae4 pbrook
    gen_helper_cc_compute_c(cpu_tmp2_i32, cpu_cc_op);
828 8e1c85e3 bellard
    tcg_gen_extu_i32_tl(reg, cpu_tmp2_i32);
829 8e1c85e3 bellard
}
830 8e1c85e3 bellard
831 8e1c85e3 bellard
/* compute all eflags to cc_src */
832 8e1c85e3 bellard
static void gen_compute_eflags(TCGv reg)
833 8e1c85e3 bellard
{
834 a7812ae4 pbrook
    gen_helper_cc_compute_all(cpu_tmp2_i32, cpu_cc_op);
835 8e1c85e3 bellard
    tcg_gen_extu_i32_tl(reg, cpu_tmp2_i32);
836 8e1c85e3 bellard
}
837 8e1c85e3 bellard
838 1e4840bf bellard
static inline void gen_setcc_slow_T0(DisasContext *s, int jcc_op)
839 8e1c85e3 bellard
{
840 1e4840bf bellard
    if (s->cc_op != CC_OP_DYNAMIC)
841 1e4840bf bellard
        gen_op_set_cc_op(s->cc_op);
842 1e4840bf bellard
    switch(jcc_op) {
843 8e1c85e3 bellard
    case JCC_O:
844 8e1c85e3 bellard
        gen_compute_eflags(cpu_T[0]);
845 8e1c85e3 bellard
        tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 11);
846 8e1c85e3 bellard
        tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
847 8e1c85e3 bellard
        break;
848 8e1c85e3 bellard
    case JCC_B:
849 8e1c85e3 bellard
        gen_compute_eflags_c(cpu_T[0]);
850 8e1c85e3 bellard
        break;
851 8e1c85e3 bellard
    case JCC_Z:
852 8e1c85e3 bellard
        gen_compute_eflags(cpu_T[0]);
853 8e1c85e3 bellard
        tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 6);
854 8e1c85e3 bellard
        tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
855 8e1c85e3 bellard
        break;
856 8e1c85e3 bellard
    case JCC_BE:
857 8e1c85e3 bellard
        gen_compute_eflags(cpu_tmp0);
858 8e1c85e3 bellard
        tcg_gen_shri_tl(cpu_T[0], cpu_tmp0, 6);
859 8e1c85e3 bellard
        tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
860 8e1c85e3 bellard
        tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
861 8e1c85e3 bellard
        break;
862 8e1c85e3 bellard
    case JCC_S:
863 8e1c85e3 bellard
        gen_compute_eflags(cpu_T[0]);
864 8e1c85e3 bellard
        tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 7);
865 8e1c85e3 bellard
        tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
866 8e1c85e3 bellard
        break;
867 8e1c85e3 bellard
    case JCC_P:
868 8e1c85e3 bellard
        gen_compute_eflags(cpu_T[0]);
869 8e1c85e3 bellard
        tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 2);
870 8e1c85e3 bellard
        tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
871 8e1c85e3 bellard
        break;
872 8e1c85e3 bellard
    case JCC_L:
873 8e1c85e3 bellard
        gen_compute_eflags(cpu_tmp0);
874 8e1c85e3 bellard
        tcg_gen_shri_tl(cpu_T[0], cpu_tmp0, 11); /* CC_O */
875 8e1c85e3 bellard
        tcg_gen_shri_tl(cpu_tmp0, cpu_tmp0, 7); /* CC_S */
876 8e1c85e3 bellard
        tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
877 8e1c85e3 bellard
        tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
878 8e1c85e3 bellard
        break;
879 8e1c85e3 bellard
    default:
880 8e1c85e3 bellard
    case JCC_LE:
881 8e1c85e3 bellard
        gen_compute_eflags(cpu_tmp0);
882 8e1c85e3 bellard
        tcg_gen_shri_tl(cpu_T[0], cpu_tmp0, 11); /* CC_O */
883 8e1c85e3 bellard
        tcg_gen_shri_tl(cpu_tmp4, cpu_tmp0, 7); /* CC_S */
884 8e1c85e3 bellard
        tcg_gen_shri_tl(cpu_tmp0, cpu_tmp0, 6); /* CC_Z */
885 8e1c85e3 bellard
        tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_tmp4);
886 8e1c85e3 bellard
        tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
887 8e1c85e3 bellard
        tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1);
888 8e1c85e3 bellard
        break;
889 8e1c85e3 bellard
    }
890 8e1c85e3 bellard
}
891 8e1c85e3 bellard
892 8e1c85e3 bellard
/* return true if setcc_slow is not needed (WARNING: must be kept in
893 8e1c85e3 bellard
   sync with gen_jcc1) */
894 8e1c85e3 bellard
static int is_fast_jcc_case(DisasContext *s, int b)
895 8e1c85e3 bellard
{
896 8e1c85e3 bellard
    int jcc_op;
897 8e1c85e3 bellard
    jcc_op = (b >> 1) & 7;
898 8e1c85e3 bellard
    switch(s->cc_op) {
899 8e1c85e3 bellard
        /* we optimize the cmp/jcc case */
900 8e1c85e3 bellard
    case CC_OP_SUBB:
901 8e1c85e3 bellard
    case CC_OP_SUBW:
902 8e1c85e3 bellard
    case CC_OP_SUBL:
903 8e1c85e3 bellard
    case CC_OP_SUBQ:
904 8e1c85e3 bellard
        if (jcc_op == JCC_O || jcc_op == JCC_P)
905 8e1c85e3 bellard
            goto slow_jcc;
906 8e1c85e3 bellard
        break;
907 8e1c85e3 bellard
908 8e1c85e3 bellard
        /* some jumps are easy to compute */
909 8e1c85e3 bellard
    case CC_OP_ADDB:
910 8e1c85e3 bellard
    case CC_OP_ADDW:
911 8e1c85e3 bellard
    case CC_OP_ADDL:
912 8e1c85e3 bellard
    case CC_OP_ADDQ:
913 8e1c85e3 bellard
914 8e1c85e3 bellard
    case CC_OP_LOGICB:
915 8e1c85e3 bellard
    case CC_OP_LOGICW:
916 8e1c85e3 bellard
    case CC_OP_LOGICL:
917 8e1c85e3 bellard
    case CC_OP_LOGICQ:
918 8e1c85e3 bellard
919 8e1c85e3 bellard
    case CC_OP_INCB:
920 8e1c85e3 bellard
    case CC_OP_INCW:
921 8e1c85e3 bellard
    case CC_OP_INCL:
922 8e1c85e3 bellard
    case CC_OP_INCQ:
923 8e1c85e3 bellard
924 8e1c85e3 bellard
    case CC_OP_DECB:
925 8e1c85e3 bellard
    case CC_OP_DECW:
926 8e1c85e3 bellard
    case CC_OP_DECL:
927 8e1c85e3 bellard
    case CC_OP_DECQ:
928 8e1c85e3 bellard
929 8e1c85e3 bellard
    case CC_OP_SHLB:
930 8e1c85e3 bellard
    case CC_OP_SHLW:
931 8e1c85e3 bellard
    case CC_OP_SHLL:
932 8e1c85e3 bellard
    case CC_OP_SHLQ:
933 8e1c85e3 bellard
        if (jcc_op != JCC_Z && jcc_op != JCC_S)
934 8e1c85e3 bellard
            goto slow_jcc;
935 8e1c85e3 bellard
        break;
936 8e1c85e3 bellard
    default:
937 8e1c85e3 bellard
    slow_jcc:
938 8e1c85e3 bellard
        return 0;
939 8e1c85e3 bellard
    }
940 8e1c85e3 bellard
    return 1;
941 8e1c85e3 bellard
}
942 8e1c85e3 bellard
943 8e1c85e3 bellard
/* generate a conditional jump to label 'l1' according to jump opcode
944 8e1c85e3 bellard
   value 'b'. In the fast case, T0 is guaranted not to be used. */
945 8e1c85e3 bellard
static inline void gen_jcc1(DisasContext *s, int cc_op, int b, int l1)
946 8e1c85e3 bellard
{
947 8e1c85e3 bellard
    int inv, jcc_op, size, cond;
948 8e1c85e3 bellard
    TCGv t0;
949 8e1c85e3 bellard
950 8e1c85e3 bellard
    inv = b & 1;
951 8e1c85e3 bellard
    jcc_op = (b >> 1) & 7;
952 8e1c85e3 bellard
953 8e1c85e3 bellard
    switch(cc_op) {
954 8e1c85e3 bellard
        /* we optimize the cmp/jcc case */
955 8e1c85e3 bellard
    case CC_OP_SUBB:
956 8e1c85e3 bellard
    case CC_OP_SUBW:
957 8e1c85e3 bellard
    case CC_OP_SUBL:
958 8e1c85e3 bellard
    case CC_OP_SUBQ:
959 8e1c85e3 bellard
        
960 8e1c85e3 bellard
        size = cc_op - CC_OP_SUBB;
961 8e1c85e3 bellard
        switch(jcc_op) {
962 8e1c85e3 bellard
        case JCC_Z:
963 8e1c85e3 bellard
        fast_jcc_z:
964 8e1c85e3 bellard
            switch(size) {
965 8e1c85e3 bellard
            case 0:
966 8e1c85e3 bellard
                tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0xff);
967 8e1c85e3 bellard
                t0 = cpu_tmp0;
968 8e1c85e3 bellard
                break;
969 8e1c85e3 bellard
            case 1:
970 8e1c85e3 bellard
                tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0xffff);
971 8e1c85e3 bellard
                t0 = cpu_tmp0;
972 8e1c85e3 bellard
                break;
973 8e1c85e3 bellard
#ifdef TARGET_X86_64
974 8e1c85e3 bellard
            case 2:
975 8e1c85e3 bellard
                tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0xffffffff);
976 8e1c85e3 bellard
                t0 = cpu_tmp0;
977 8e1c85e3 bellard
                break;
978 8e1c85e3 bellard
#endif
979 8e1c85e3 bellard
            default:
980 8e1c85e3 bellard
                t0 = cpu_cc_dst;
981 8e1c85e3 bellard
                break;
982 8e1c85e3 bellard
            }
983 cb63669a pbrook
            tcg_gen_brcondi_tl(inv ? TCG_COND_NE : TCG_COND_EQ, t0, 0, l1);
984 8e1c85e3 bellard
            break;
985 8e1c85e3 bellard
        case JCC_S:
986 8e1c85e3 bellard
        fast_jcc_s:
987 8e1c85e3 bellard
            switch(size) {
988 8e1c85e3 bellard
            case 0:
989 8e1c85e3 bellard
                tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0x80);
990 cb63669a pbrook
                tcg_gen_brcondi_tl(inv ? TCG_COND_EQ : TCG_COND_NE, cpu_tmp0, 
991 cb63669a pbrook
                                   0, l1);
992 8e1c85e3 bellard
                break;
993 8e1c85e3 bellard
            case 1:
994 8e1c85e3 bellard
                tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0x8000);
995 cb63669a pbrook
                tcg_gen_brcondi_tl(inv ? TCG_COND_EQ : TCG_COND_NE, cpu_tmp0, 
996 cb63669a pbrook
                                   0, l1);
997 8e1c85e3 bellard
                break;
998 8e1c85e3 bellard
#ifdef TARGET_X86_64
999 8e1c85e3 bellard
            case 2:
1000 8e1c85e3 bellard
                tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0x80000000);
1001 cb63669a pbrook
                tcg_gen_brcondi_tl(inv ? TCG_COND_EQ : TCG_COND_NE, cpu_tmp0, 
1002 cb63669a pbrook
                                   0, l1);
1003 8e1c85e3 bellard
                break;
1004 8e1c85e3 bellard
#endif
1005 8e1c85e3 bellard
            default:
1006 cb63669a pbrook
                tcg_gen_brcondi_tl(inv ? TCG_COND_GE : TCG_COND_LT, cpu_cc_dst, 
1007 cb63669a pbrook
                                   0, l1);
1008 8e1c85e3 bellard
                break;
1009 8e1c85e3 bellard
            }
1010 8e1c85e3 bellard
            break;
1011 8e1c85e3 bellard
            
1012 8e1c85e3 bellard
        case JCC_B:
1013 8e1c85e3 bellard
            cond = inv ? TCG_COND_GEU : TCG_COND_LTU;
1014 8e1c85e3 bellard
            goto fast_jcc_b;
1015 8e1c85e3 bellard
        case JCC_BE:
1016 8e1c85e3 bellard
            cond = inv ? TCG_COND_GTU : TCG_COND_LEU;
1017 8e1c85e3 bellard
        fast_jcc_b:
1018 8e1c85e3 bellard
            tcg_gen_add_tl(cpu_tmp4, cpu_cc_dst, cpu_cc_src);
1019 8e1c85e3 bellard
            switch(size) {
1020 8e1c85e3 bellard
            case 0:
1021 8e1c85e3 bellard
                t0 = cpu_tmp0;
1022 8e1c85e3 bellard
                tcg_gen_andi_tl(cpu_tmp4, cpu_tmp4, 0xff);
1023 8e1c85e3 bellard
                tcg_gen_andi_tl(t0, cpu_cc_src, 0xff);
1024 8e1c85e3 bellard
                break;
1025 8e1c85e3 bellard
            case 1:
1026 8e1c85e3 bellard
                t0 = cpu_tmp0;
1027 8e1c85e3 bellard
                tcg_gen_andi_tl(cpu_tmp4, cpu_tmp4, 0xffff);
1028 8e1c85e3 bellard
                tcg_gen_andi_tl(t0, cpu_cc_src, 0xffff);
1029 8e1c85e3 bellard
                break;
1030 8e1c85e3 bellard
#ifdef TARGET_X86_64
1031 8e1c85e3 bellard
            case 2:
1032 8e1c85e3 bellard
                t0 = cpu_tmp0;
1033 8e1c85e3 bellard
                tcg_gen_andi_tl(cpu_tmp4, cpu_tmp4, 0xffffffff);
1034 8e1c85e3 bellard
                tcg_gen_andi_tl(t0, cpu_cc_src, 0xffffffff);
1035 8e1c85e3 bellard
                break;
1036 8e1c85e3 bellard
#endif
1037 8e1c85e3 bellard
            default:
1038 8e1c85e3 bellard
                t0 = cpu_cc_src;
1039 8e1c85e3 bellard
                break;
1040 8e1c85e3 bellard
            }
1041 8e1c85e3 bellard
            tcg_gen_brcond_tl(cond, cpu_tmp4, t0, l1);
1042 8e1c85e3 bellard
            break;
1043 8e1c85e3 bellard
            
1044 8e1c85e3 bellard
        case JCC_L:
1045 8e1c85e3 bellard
            cond = inv ? TCG_COND_GE : TCG_COND_LT;
1046 8e1c85e3 bellard
            goto fast_jcc_l;
1047 8e1c85e3 bellard
        case JCC_LE:
1048 8e1c85e3 bellard
            cond = inv ? TCG_COND_GT : TCG_COND_LE;
1049 8e1c85e3 bellard
        fast_jcc_l:
1050 8e1c85e3 bellard
            tcg_gen_add_tl(cpu_tmp4, cpu_cc_dst, cpu_cc_src);
1051 8e1c85e3 bellard
            switch(size) {
1052 8e1c85e3 bellard
            case 0:
1053 8e1c85e3 bellard
                t0 = cpu_tmp0;
1054 8e1c85e3 bellard
                tcg_gen_ext8s_tl(cpu_tmp4, cpu_tmp4);
1055 8e1c85e3 bellard
                tcg_gen_ext8s_tl(t0, cpu_cc_src);
1056 8e1c85e3 bellard
                break;
1057 8e1c85e3 bellard
            case 1:
1058 8e1c85e3 bellard
                t0 = cpu_tmp0;
1059 8e1c85e3 bellard
                tcg_gen_ext16s_tl(cpu_tmp4, cpu_tmp4);
1060 8e1c85e3 bellard
                tcg_gen_ext16s_tl(t0, cpu_cc_src);
1061 8e1c85e3 bellard
                break;
1062 8e1c85e3 bellard
#ifdef TARGET_X86_64
1063 8e1c85e3 bellard
            case 2:
1064 8e1c85e3 bellard
                t0 = cpu_tmp0;
1065 8e1c85e3 bellard
                tcg_gen_ext32s_tl(cpu_tmp4, cpu_tmp4);
1066 8e1c85e3 bellard
                tcg_gen_ext32s_tl(t0, cpu_cc_src);
1067 8e1c85e3 bellard
                break;
1068 8e1c85e3 bellard
#endif
1069 8e1c85e3 bellard
            default:
1070 8e1c85e3 bellard
                t0 = cpu_cc_src;
1071 8e1c85e3 bellard
                break;
1072 8e1c85e3 bellard
            }
1073 8e1c85e3 bellard
            tcg_gen_brcond_tl(cond, cpu_tmp4, t0, l1);
1074 8e1c85e3 bellard
            break;
1075 8e1c85e3 bellard
            
1076 8e1c85e3 bellard
        default:
1077 8e1c85e3 bellard
            goto slow_jcc;
1078 8e1c85e3 bellard
        }
1079 8e1c85e3 bellard
        break;
1080 8e1c85e3 bellard
        
1081 8e1c85e3 bellard
        /* some jumps are easy to compute */
1082 8e1c85e3 bellard
    case CC_OP_ADDB:
1083 8e1c85e3 bellard
    case CC_OP_ADDW:
1084 8e1c85e3 bellard
    case CC_OP_ADDL:
1085 8e1c85e3 bellard
    case CC_OP_ADDQ:
1086 8e1c85e3 bellard
        
1087 8e1c85e3 bellard
    case CC_OP_ADCB:
1088 8e1c85e3 bellard
    case CC_OP_ADCW:
1089 8e1c85e3 bellard
    case CC_OP_ADCL:
1090 8e1c85e3 bellard
    case CC_OP_ADCQ:
1091 8e1c85e3 bellard
        
1092 8e1c85e3 bellard
    case CC_OP_SBBB:
1093 8e1c85e3 bellard
    case CC_OP_SBBW:
1094 8e1c85e3 bellard
    case CC_OP_SBBL:
1095 8e1c85e3 bellard
    case CC_OP_SBBQ:
1096 8e1c85e3 bellard
        
1097 8e1c85e3 bellard
    case CC_OP_LOGICB:
1098 8e1c85e3 bellard
    case CC_OP_LOGICW:
1099 8e1c85e3 bellard
    case CC_OP_LOGICL:
1100 8e1c85e3 bellard
    case CC_OP_LOGICQ:
1101 8e1c85e3 bellard
        
1102 8e1c85e3 bellard
    case CC_OP_INCB:
1103 8e1c85e3 bellard
    case CC_OP_INCW:
1104 8e1c85e3 bellard
    case CC_OP_INCL:
1105 8e1c85e3 bellard
    case CC_OP_INCQ:
1106 8e1c85e3 bellard
        
1107 8e1c85e3 bellard
    case CC_OP_DECB:
1108 8e1c85e3 bellard
    case CC_OP_DECW:
1109 8e1c85e3 bellard
    case CC_OP_DECL:
1110 8e1c85e3 bellard
    case CC_OP_DECQ:
1111 8e1c85e3 bellard
        
1112 8e1c85e3 bellard
    case CC_OP_SHLB:
1113 8e1c85e3 bellard
    case CC_OP_SHLW:
1114 8e1c85e3 bellard
    case CC_OP_SHLL:
1115 8e1c85e3 bellard
    case CC_OP_SHLQ:
1116 8e1c85e3 bellard
        
1117 8e1c85e3 bellard
    case CC_OP_SARB:
1118 8e1c85e3 bellard
    case CC_OP_SARW:
1119 8e1c85e3 bellard
    case CC_OP_SARL:
1120 8e1c85e3 bellard
    case CC_OP_SARQ:
1121 8e1c85e3 bellard
        switch(jcc_op) {
1122 8e1c85e3 bellard
        case JCC_Z:
1123 8e1c85e3 bellard
            size = (cc_op - CC_OP_ADDB) & 3;
1124 8e1c85e3 bellard
            goto fast_jcc_z;
1125 8e1c85e3 bellard
        case JCC_S:
1126 8e1c85e3 bellard
            size = (cc_op - CC_OP_ADDB) & 3;
1127 8e1c85e3 bellard
            goto fast_jcc_s;
1128 8e1c85e3 bellard
        default:
1129 8e1c85e3 bellard
            goto slow_jcc;
1130 8e1c85e3 bellard
        }
1131 8e1c85e3 bellard
        break;
1132 8e1c85e3 bellard
    default:
1133 8e1c85e3 bellard
    slow_jcc:
1134 1e4840bf bellard
        gen_setcc_slow_T0(s, jcc_op);
1135 cb63669a pbrook
        tcg_gen_brcondi_tl(inv ? TCG_COND_EQ : TCG_COND_NE, 
1136 cb63669a pbrook
                           cpu_T[0], 0, l1);
1137 8e1c85e3 bellard
        break;
1138 8e1c85e3 bellard
    }
1139 8e1c85e3 bellard
}
1140 8e1c85e3 bellard
1141 14ce26e7 bellard
/* XXX: does not work with gdbstub "ice" single step - not a
1142 14ce26e7 bellard
   serious problem */
1143 14ce26e7 bellard
static int gen_jz_ecx_string(DisasContext *s, target_ulong next_eip)
1144 2c0262af bellard
{
1145 14ce26e7 bellard
    int l1, l2;
1146 14ce26e7 bellard
1147 14ce26e7 bellard
    l1 = gen_new_label();
1148 14ce26e7 bellard
    l2 = gen_new_label();
1149 6e0d8677 bellard
    gen_op_jnz_ecx(s->aflag, l1);
1150 14ce26e7 bellard
    gen_set_label(l2);
1151 14ce26e7 bellard
    gen_jmp_tb(s, next_eip, 1);
1152 14ce26e7 bellard
    gen_set_label(l1);
1153 14ce26e7 bellard
    return l2;
1154 2c0262af bellard
}
1155 2c0262af bellard
1156 2c0262af bellard
static inline void gen_stos(DisasContext *s, int ot)
1157 2c0262af bellard
{
1158 57fec1fe bellard
    gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
1159 2c0262af bellard
    gen_string_movl_A0_EDI(s);
1160 57fec1fe bellard
    gen_op_st_T0_A0(ot + s->mem_index);
1161 6e0d8677 bellard
    gen_op_movl_T0_Dshift(ot);
1162 6e0d8677 bellard
    gen_op_add_reg_T0(s->aflag, R_EDI);
1163 2c0262af bellard
}
1164 2c0262af bellard
1165 2c0262af bellard
static inline void gen_lods(DisasContext *s, int ot)
1166 2c0262af bellard
{
1167 2c0262af bellard
    gen_string_movl_A0_ESI(s);
1168 57fec1fe bellard
    gen_op_ld_T0_A0(ot + s->mem_index);
1169 57fec1fe bellard
    gen_op_mov_reg_T0(ot, R_EAX);
1170 6e0d8677 bellard
    gen_op_movl_T0_Dshift(ot);
1171 6e0d8677 bellard
    gen_op_add_reg_T0(s->aflag, R_ESI);
1172 2c0262af bellard
}
1173 2c0262af bellard
1174 2c0262af bellard
static inline void gen_scas(DisasContext *s, int ot)
1175 2c0262af bellard
{
1176 57fec1fe bellard
    gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
1177 2c0262af bellard
    gen_string_movl_A0_EDI(s);
1178 57fec1fe bellard
    gen_op_ld_T1_A0(ot + s->mem_index);
1179 2c0262af bellard
    gen_op_cmpl_T0_T1_cc();
1180 6e0d8677 bellard
    gen_op_movl_T0_Dshift(ot);
1181 6e0d8677 bellard
    gen_op_add_reg_T0(s->aflag, R_EDI);
1182 2c0262af bellard
}
1183 2c0262af bellard
1184 2c0262af bellard
static inline void gen_cmps(DisasContext *s, int ot)
1185 2c0262af bellard
{
1186 2c0262af bellard
    gen_string_movl_A0_ESI(s);
1187 57fec1fe bellard
    gen_op_ld_T0_A0(ot + s->mem_index);
1188 2c0262af bellard
    gen_string_movl_A0_EDI(s);
1189 57fec1fe bellard
    gen_op_ld_T1_A0(ot + s->mem_index);
1190 2c0262af bellard
    gen_op_cmpl_T0_T1_cc();
1191 6e0d8677 bellard
    gen_op_movl_T0_Dshift(ot);
1192 6e0d8677 bellard
    gen_op_add_reg_T0(s->aflag, R_ESI);
1193 6e0d8677 bellard
    gen_op_add_reg_T0(s->aflag, R_EDI);
1194 2c0262af bellard
}
1195 2c0262af bellard
1196 2c0262af bellard
static inline void gen_ins(DisasContext *s, int ot)
1197 2c0262af bellard
{
1198 2e70f6ef pbrook
    if (use_icount)
1199 2e70f6ef pbrook
        gen_io_start();
1200 2c0262af bellard
    gen_string_movl_A0_EDI(s);
1201 6e0d8677 bellard
    /* Note: we must do this dummy write first to be restartable in
1202 6e0d8677 bellard
       case of page fault. */
1203 9772c73b bellard
    gen_op_movl_T0_0();
1204 57fec1fe bellard
    gen_op_st_T0_A0(ot + s->mem_index);
1205 b8b6a50b bellard
    gen_op_mov_TN_reg(OT_WORD, 1, R_EDX);
1206 b6abf97d bellard
    tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[1]);
1207 b6abf97d bellard
    tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff);
1208 a7812ae4 pbrook
    gen_helper_in_func(ot, cpu_T[0], cpu_tmp2_i32);
1209 57fec1fe bellard
    gen_op_st_T0_A0(ot + s->mem_index);
1210 6e0d8677 bellard
    gen_op_movl_T0_Dshift(ot);
1211 6e0d8677 bellard
    gen_op_add_reg_T0(s->aflag, R_EDI);
1212 2e70f6ef pbrook
    if (use_icount)
1213 2e70f6ef pbrook
        gen_io_end();
1214 2c0262af bellard
}
1215 2c0262af bellard
1216 2c0262af bellard
static inline void gen_outs(DisasContext *s, int ot)
1217 2c0262af bellard
{
1218 2e70f6ef pbrook
    if (use_icount)
1219 2e70f6ef pbrook
        gen_io_start();
1220 2c0262af bellard
    gen_string_movl_A0_ESI(s);
1221 57fec1fe bellard
    gen_op_ld_T0_A0(ot + s->mem_index);
1222 b8b6a50b bellard
1223 b8b6a50b bellard
    gen_op_mov_TN_reg(OT_WORD, 1, R_EDX);
1224 b6abf97d bellard
    tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[1]);
1225 b6abf97d bellard
    tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff);
1226 b6abf97d bellard
    tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[0]);
1227 a7812ae4 pbrook
    gen_helper_out_func(ot, cpu_tmp2_i32, cpu_tmp3_i32);
1228 b8b6a50b bellard
1229 6e0d8677 bellard
    gen_op_movl_T0_Dshift(ot);
1230 6e0d8677 bellard
    gen_op_add_reg_T0(s->aflag, R_ESI);
1231 2e70f6ef pbrook
    if (use_icount)
1232 2e70f6ef pbrook
        gen_io_end();
1233 2c0262af bellard
}
1234 2c0262af bellard
1235 2c0262af bellard
/* same method as Valgrind : we generate jumps to current or next
1236 2c0262af bellard
   instruction */
1237 2c0262af bellard
#define GEN_REPZ(op)                                                          \
1238 2c0262af bellard
static inline void gen_repz_ ## op(DisasContext *s, int ot,                   \
1239 14ce26e7 bellard
                                 target_ulong cur_eip, target_ulong next_eip) \
1240 2c0262af bellard
{                                                                             \
1241 14ce26e7 bellard
    int l2;\
1242 2c0262af bellard
    gen_update_cc_op(s);                                                      \
1243 14ce26e7 bellard
    l2 = gen_jz_ecx_string(s, next_eip);                                      \
1244 2c0262af bellard
    gen_ ## op(s, ot);                                                        \
1245 6e0d8677 bellard
    gen_op_add_reg_im(s->aflag, R_ECX, -1);                                   \
1246 2c0262af bellard
    /* a loop would cause two single step exceptions if ECX = 1               \
1247 2c0262af bellard
       before rep string_insn */                                              \
1248 2c0262af bellard
    if (!s->jmp_opt)                                                          \
1249 6e0d8677 bellard
        gen_op_jz_ecx(s->aflag, l2);                                          \
1250 2c0262af bellard
    gen_jmp(s, cur_eip);                                                      \
1251 2c0262af bellard
}
1252 2c0262af bellard
1253 2c0262af bellard
#define GEN_REPZ2(op)                                                         \
1254 2c0262af bellard
static inline void gen_repz_ ## op(DisasContext *s, int ot,                   \
1255 14ce26e7 bellard
                                   target_ulong cur_eip,                      \
1256 14ce26e7 bellard
                                   target_ulong next_eip,                     \
1257 2c0262af bellard
                                   int nz)                                    \
1258 2c0262af bellard
{                                                                             \
1259 14ce26e7 bellard
    int l2;\
1260 2c0262af bellard
    gen_update_cc_op(s);                                                      \
1261 14ce26e7 bellard
    l2 = gen_jz_ecx_string(s, next_eip);                                      \
1262 2c0262af bellard
    gen_ ## op(s, ot);                                                        \
1263 6e0d8677 bellard
    gen_op_add_reg_im(s->aflag, R_ECX, -1);                                   \
1264 2c0262af bellard
    gen_op_set_cc_op(CC_OP_SUBB + ot);                                        \
1265 8e1c85e3 bellard
    gen_jcc1(s, CC_OP_SUBB + ot, (JCC_Z << 1) | (nz ^ 1), l2);                \
1266 2c0262af bellard
    if (!s->jmp_opt)                                                          \
1267 6e0d8677 bellard
        gen_op_jz_ecx(s->aflag, l2);                                          \
1268 2c0262af bellard
    gen_jmp(s, cur_eip);                                                      \
1269 2c0262af bellard
}
1270 2c0262af bellard
1271 2c0262af bellard
GEN_REPZ(movs)
1272 2c0262af bellard
GEN_REPZ(stos)
1273 2c0262af bellard
GEN_REPZ(lods)
1274 2c0262af bellard
GEN_REPZ(ins)
1275 2c0262af bellard
GEN_REPZ(outs)
1276 2c0262af bellard
GEN_REPZ2(scas)
1277 2c0262af bellard
GEN_REPZ2(cmps)
1278 2c0262af bellard
1279 a7812ae4 pbrook
static void gen_helper_fp_arith_ST0_FT0(int op)
1280 a7812ae4 pbrook
{
1281 a7812ae4 pbrook
    switch (op) {
1282 a7812ae4 pbrook
    case 0: gen_helper_fadd_ST0_FT0(); break;
1283 a7812ae4 pbrook
    case 1: gen_helper_fmul_ST0_FT0(); break;
1284 a7812ae4 pbrook
    case 2: gen_helper_fcom_ST0_FT0(); break;
1285 a7812ae4 pbrook
    case 3: gen_helper_fcom_ST0_FT0(); break;
1286 a7812ae4 pbrook
    case 4: gen_helper_fsub_ST0_FT0(); break;
1287 a7812ae4 pbrook
    case 5: gen_helper_fsubr_ST0_FT0(); break;
1288 a7812ae4 pbrook
    case 6: gen_helper_fdiv_ST0_FT0(); break;
1289 a7812ae4 pbrook
    case 7: gen_helper_fdivr_ST0_FT0(); break;
1290 a7812ae4 pbrook
    }
1291 a7812ae4 pbrook
}
1292 2c0262af bellard
1293 2c0262af bellard
/* NOTE the exception in "r" op ordering */
1294 a7812ae4 pbrook
static void gen_helper_fp_arith_STN_ST0(int op, int opreg)
1295 a7812ae4 pbrook
{
1296 a7812ae4 pbrook
    TCGv_i32 tmp = tcg_const_i32(opreg);
1297 a7812ae4 pbrook
    switch (op) {
1298 a7812ae4 pbrook
    case 0: gen_helper_fadd_STN_ST0(tmp); break;
1299 a7812ae4 pbrook
    case 1: gen_helper_fmul_STN_ST0(tmp); break;
1300 a7812ae4 pbrook
    case 4: gen_helper_fsubr_STN_ST0(tmp); break;
1301 a7812ae4 pbrook
    case 5: gen_helper_fsub_STN_ST0(tmp); break;
1302 a7812ae4 pbrook
    case 6: gen_helper_fdivr_STN_ST0(tmp); break;
1303 a7812ae4 pbrook
    case 7: gen_helper_fdiv_STN_ST0(tmp); break;
1304 a7812ae4 pbrook
    }
1305 a7812ae4 pbrook
}
1306 2c0262af bellard
1307 2c0262af bellard
/* if d == OR_TMP0, it means memory operand (address in A0) */
1308 2c0262af bellard
static void gen_op(DisasContext *s1, int op, int ot, int d)
1309 2c0262af bellard
{
1310 2c0262af bellard
    if (d != OR_TMP0) {
1311 57fec1fe bellard
        gen_op_mov_TN_reg(ot, 0, d);
1312 2c0262af bellard
    } else {
1313 57fec1fe bellard
        gen_op_ld_T0_A0(ot + s1->mem_index);
1314 2c0262af bellard
    }
1315 2c0262af bellard
    switch(op) {
1316 2c0262af bellard
    case OP_ADCL:
1317 cad3a37d bellard
        if (s1->cc_op != CC_OP_DYNAMIC)
1318 cad3a37d bellard
            gen_op_set_cc_op(s1->cc_op);
1319 cad3a37d bellard
        gen_compute_eflags_c(cpu_tmp4);
1320 cad3a37d bellard
        tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1321 cad3a37d bellard
        tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_tmp4);
1322 cad3a37d bellard
        if (d != OR_TMP0)
1323 cad3a37d bellard
            gen_op_mov_reg_T0(ot, d);
1324 cad3a37d bellard
        else
1325 cad3a37d bellard
            gen_op_st_T0_A0(ot + s1->mem_index);
1326 cad3a37d bellard
        tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
1327 cad3a37d bellard
        tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
1328 cad3a37d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp4);
1329 cad3a37d bellard
        tcg_gen_shli_i32(cpu_tmp2_i32, cpu_tmp2_i32, 2);
1330 cad3a37d bellard
        tcg_gen_addi_i32(cpu_cc_op, cpu_tmp2_i32, CC_OP_ADDB + ot);
1331 cad3a37d bellard
        s1->cc_op = CC_OP_DYNAMIC;
1332 cad3a37d bellard
        break;
1333 2c0262af bellard
    case OP_SBBL:
1334 2c0262af bellard
        if (s1->cc_op != CC_OP_DYNAMIC)
1335 2c0262af bellard
            gen_op_set_cc_op(s1->cc_op);
1336 cad3a37d bellard
        gen_compute_eflags_c(cpu_tmp4);
1337 cad3a37d bellard
        tcg_gen_sub_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1338 cad3a37d bellard
        tcg_gen_sub_tl(cpu_T[0], cpu_T[0], cpu_tmp4);
1339 cad3a37d bellard
        if (d != OR_TMP0)
1340 57fec1fe bellard
            gen_op_mov_reg_T0(ot, d);
1341 cad3a37d bellard
        else
1342 cad3a37d bellard
            gen_op_st_T0_A0(ot + s1->mem_index);
1343 cad3a37d bellard
        tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]);
1344 cad3a37d bellard
        tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
1345 cad3a37d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp4);
1346 cad3a37d bellard
        tcg_gen_shli_i32(cpu_tmp2_i32, cpu_tmp2_i32, 2);
1347 cad3a37d bellard
        tcg_gen_addi_i32(cpu_cc_op, cpu_tmp2_i32, CC_OP_SUBB + ot);
1348 2c0262af bellard
        s1->cc_op = CC_OP_DYNAMIC;
1349 cad3a37d bellard
        break;
1350 2c0262af bellard
    case OP_ADDL:
1351 2c0262af bellard
        gen_op_addl_T0_T1();
1352 cad3a37d bellard
        if (d != OR_TMP0)
1353 cad3a37d bellard
            gen_op_mov_reg_T0(ot, d);
1354 cad3a37d bellard
        else
1355 cad3a37d bellard
            gen_op_st_T0_A0(ot + s1->mem_index);
1356 cad3a37d bellard
        gen_op_update2_cc();
1357 2c0262af bellard
        s1->cc_op = CC_OP_ADDB + ot;
1358 2c0262af bellard
        break;
1359 2c0262af bellard
    case OP_SUBL:
1360 57fec1fe bellard
        tcg_gen_sub_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1361 cad3a37d bellard
        if (d != OR_TMP0)
1362 cad3a37d bellard
            gen_op_mov_reg_T0(ot, d);
1363 cad3a37d bellard
        else
1364 cad3a37d bellard
            gen_op_st_T0_A0(ot + s1->mem_index);
1365 cad3a37d bellard
        gen_op_update2_cc();
1366 2c0262af bellard
        s1->cc_op = CC_OP_SUBB + ot;
1367 2c0262af bellard
        break;
1368 2c0262af bellard
    default:
1369 2c0262af bellard
    case OP_ANDL:
1370 57fec1fe bellard
        tcg_gen_and_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1371 cad3a37d bellard
        if (d != OR_TMP0)
1372 cad3a37d bellard
            gen_op_mov_reg_T0(ot, d);
1373 cad3a37d bellard
        else
1374 cad3a37d bellard
            gen_op_st_T0_A0(ot + s1->mem_index);
1375 cad3a37d bellard
        gen_op_update1_cc();
1376 57fec1fe bellard
        s1->cc_op = CC_OP_LOGICB + ot;
1377 57fec1fe bellard
        break;
1378 2c0262af bellard
    case OP_ORL:
1379 57fec1fe bellard
        tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1380 cad3a37d bellard
        if (d != OR_TMP0)
1381 cad3a37d bellard
            gen_op_mov_reg_T0(ot, d);
1382 cad3a37d bellard
        else
1383 cad3a37d bellard
            gen_op_st_T0_A0(ot + s1->mem_index);
1384 cad3a37d bellard
        gen_op_update1_cc();
1385 57fec1fe bellard
        s1->cc_op = CC_OP_LOGICB + ot;
1386 57fec1fe bellard
        break;
1387 2c0262af bellard
    case OP_XORL:
1388 57fec1fe bellard
        tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1389 cad3a37d bellard
        if (d != OR_TMP0)
1390 cad3a37d bellard
            gen_op_mov_reg_T0(ot, d);
1391 cad3a37d bellard
        else
1392 cad3a37d bellard
            gen_op_st_T0_A0(ot + s1->mem_index);
1393 cad3a37d bellard
        gen_op_update1_cc();
1394 2c0262af bellard
        s1->cc_op = CC_OP_LOGICB + ot;
1395 2c0262af bellard
        break;
1396 2c0262af bellard
    case OP_CMPL:
1397 2c0262af bellard
        gen_op_cmpl_T0_T1_cc();
1398 2c0262af bellard
        s1->cc_op = CC_OP_SUBB + ot;
1399 2c0262af bellard
        break;
1400 2c0262af bellard
    }
1401 b6abf97d bellard
}
1402 b6abf97d bellard
1403 2c0262af bellard
/* if d == OR_TMP0, it means memory operand (address in A0) */
1404 2c0262af bellard
static void gen_inc(DisasContext *s1, int ot, int d, int c)
1405 2c0262af bellard
{
1406 2c0262af bellard
    if (d != OR_TMP0)
1407 57fec1fe bellard
        gen_op_mov_TN_reg(ot, 0, d);
1408 2c0262af bellard
    else
1409 57fec1fe bellard
        gen_op_ld_T0_A0(ot + s1->mem_index);
1410 2c0262af bellard
    if (s1->cc_op != CC_OP_DYNAMIC)
1411 2c0262af bellard
        gen_op_set_cc_op(s1->cc_op);
1412 2c0262af bellard
    if (c > 0) {
1413 b6abf97d bellard
        tcg_gen_addi_tl(cpu_T[0], cpu_T[0], 1);
1414 2c0262af bellard
        s1->cc_op = CC_OP_INCB + ot;
1415 2c0262af bellard
    } else {
1416 b6abf97d bellard
        tcg_gen_addi_tl(cpu_T[0], cpu_T[0], -1);
1417 2c0262af bellard
        s1->cc_op = CC_OP_DECB + ot;
1418 2c0262af bellard
    }
1419 2c0262af bellard
    if (d != OR_TMP0)
1420 57fec1fe bellard
        gen_op_mov_reg_T0(ot, d);
1421 2c0262af bellard
    else
1422 57fec1fe bellard
        gen_op_st_T0_A0(ot + s1->mem_index);
1423 b6abf97d bellard
    gen_compute_eflags_c(cpu_cc_src);
1424 cd31fefa bellard
    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
1425 2c0262af bellard
}
1426 2c0262af bellard
1427 b6abf97d bellard
static void gen_shift_rm_T1(DisasContext *s, int ot, int op1, 
1428 b6abf97d bellard
                            int is_right, int is_arith)
1429 2c0262af bellard
{
1430 b6abf97d bellard
    target_ulong mask;
1431 b6abf97d bellard
    int shift_label;
1432 1e4840bf bellard
    TCGv t0, t1;
1433 1e4840bf bellard
1434 b6abf97d bellard
    if (ot == OT_QUAD)
1435 b6abf97d bellard
        mask = 0x3f;
1436 2c0262af bellard
    else
1437 b6abf97d bellard
        mask = 0x1f;
1438 3b46e624 ths
1439 b6abf97d bellard
    /* load */
1440 b6abf97d bellard
    if (op1 == OR_TMP0)
1441 b6abf97d bellard
        gen_op_ld_T0_A0(ot + s->mem_index);
1442 2c0262af bellard
    else
1443 b6abf97d bellard
        gen_op_mov_TN_reg(ot, 0, op1);
1444 b6abf97d bellard
1445 b6abf97d bellard
    tcg_gen_andi_tl(cpu_T[1], cpu_T[1], mask);
1446 b6abf97d bellard
1447 b6abf97d bellard
    tcg_gen_addi_tl(cpu_tmp5, cpu_T[1], -1);
1448 b6abf97d bellard
1449 b6abf97d bellard
    if (is_right) {
1450 b6abf97d bellard
        if (is_arith) {
1451 f484d386 bellard
            gen_exts(ot, cpu_T[0]);
1452 b6abf97d bellard
            tcg_gen_sar_tl(cpu_T3, cpu_T[0], cpu_tmp5);
1453 b6abf97d bellard
            tcg_gen_sar_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1454 b6abf97d bellard
        } else {
1455 cad3a37d bellard
            gen_extu(ot, cpu_T[0]);
1456 b6abf97d bellard
            tcg_gen_shr_tl(cpu_T3, cpu_T[0], cpu_tmp5);
1457 b6abf97d bellard
            tcg_gen_shr_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1458 b6abf97d bellard
        }
1459 b6abf97d bellard
    } else {
1460 b6abf97d bellard
        tcg_gen_shl_tl(cpu_T3, cpu_T[0], cpu_tmp5);
1461 b6abf97d bellard
        tcg_gen_shl_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
1462 b6abf97d bellard
    }
1463 b6abf97d bellard
1464 b6abf97d bellard
    /* store */
1465 b6abf97d bellard
    if (op1 == OR_TMP0)
1466 b6abf97d bellard
        gen_op_st_T0_A0(ot + s->mem_index);
1467 b6abf97d bellard
    else
1468 b6abf97d bellard
        gen_op_mov_reg_T0(ot, op1);
1469 b6abf97d bellard
        
1470 b6abf97d bellard
    /* update eflags if non zero shift */
1471 b6abf97d bellard
    if (s->cc_op != CC_OP_DYNAMIC)
1472 b6abf97d bellard
        gen_op_set_cc_op(s->cc_op);
1473 b6abf97d bellard
1474 1e4840bf bellard
    /* XXX: inefficient */
1475 a7812ae4 pbrook
    t0 = tcg_temp_local_new();
1476 a7812ae4 pbrook
    t1 = tcg_temp_local_new();
1477 1e4840bf bellard
1478 1e4840bf bellard
    tcg_gen_mov_tl(t0, cpu_T[0]);
1479 1e4840bf bellard
    tcg_gen_mov_tl(t1, cpu_T3);
1480 1e4840bf bellard
1481 b6abf97d bellard
    shift_label = gen_new_label();
1482 cb63669a pbrook
    tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_T[1], 0, shift_label);
1483 b6abf97d bellard
1484 1e4840bf bellard
    tcg_gen_mov_tl(cpu_cc_src, t1);
1485 1e4840bf bellard
    tcg_gen_mov_tl(cpu_cc_dst, t0);
1486 b6abf97d bellard
    if (is_right)
1487 b6abf97d bellard
        tcg_gen_movi_i32(cpu_cc_op, CC_OP_SARB + ot);
1488 b6abf97d bellard
    else
1489 b6abf97d bellard
        tcg_gen_movi_i32(cpu_cc_op, CC_OP_SHLB + ot);
1490 b6abf97d bellard
        
1491 b6abf97d bellard
    gen_set_label(shift_label);
1492 b6abf97d bellard
    s->cc_op = CC_OP_DYNAMIC; /* cannot predict flags after */
1493 1e4840bf bellard
1494 1e4840bf bellard
    tcg_temp_free(t0);
1495 1e4840bf bellard
    tcg_temp_free(t1);
1496 b6abf97d bellard
}
1497 b6abf97d bellard
1498 c1c37968 bellard
static void gen_shift_rm_im(DisasContext *s, int ot, int op1, int op2,
1499 c1c37968 bellard
                            int is_right, int is_arith)
1500 c1c37968 bellard
{
1501 c1c37968 bellard
    int mask;
1502 c1c37968 bellard
    
1503 c1c37968 bellard
    if (ot == OT_QUAD)
1504 c1c37968 bellard
        mask = 0x3f;
1505 c1c37968 bellard
    else
1506 c1c37968 bellard
        mask = 0x1f;
1507 c1c37968 bellard
1508 c1c37968 bellard
    /* load */
1509 c1c37968 bellard
    if (op1 == OR_TMP0)
1510 c1c37968 bellard
        gen_op_ld_T0_A0(ot + s->mem_index);
1511 c1c37968 bellard
    else
1512 c1c37968 bellard
        gen_op_mov_TN_reg(ot, 0, op1);
1513 c1c37968 bellard
1514 c1c37968 bellard
    op2 &= mask;
1515 c1c37968 bellard
    if (op2 != 0) {
1516 c1c37968 bellard
        if (is_right) {
1517 c1c37968 bellard
            if (is_arith) {
1518 c1c37968 bellard
                gen_exts(ot, cpu_T[0]);
1519 2a449d14 bellard
                tcg_gen_sari_tl(cpu_tmp4, cpu_T[0], op2 - 1);
1520 c1c37968 bellard
                tcg_gen_sari_tl(cpu_T[0], cpu_T[0], op2);
1521 c1c37968 bellard
            } else {
1522 c1c37968 bellard
                gen_extu(ot, cpu_T[0]);
1523 2a449d14 bellard
                tcg_gen_shri_tl(cpu_tmp4, cpu_T[0], op2 - 1);
1524 c1c37968 bellard
                tcg_gen_shri_tl(cpu_T[0], cpu_T[0], op2);
1525 c1c37968 bellard
            }
1526 c1c37968 bellard
        } else {
1527 2a449d14 bellard
            tcg_gen_shli_tl(cpu_tmp4, cpu_T[0], op2 - 1);
1528 c1c37968 bellard
            tcg_gen_shli_tl(cpu_T[0], cpu_T[0], op2);
1529 c1c37968 bellard
        }
1530 c1c37968 bellard
    }
1531 c1c37968 bellard
1532 c1c37968 bellard
    /* store */
1533 c1c37968 bellard
    if (op1 == OR_TMP0)
1534 c1c37968 bellard
        gen_op_st_T0_A0(ot + s->mem_index);
1535 c1c37968 bellard
    else
1536 c1c37968 bellard
        gen_op_mov_reg_T0(ot, op1);
1537 c1c37968 bellard
        
1538 c1c37968 bellard
    /* update eflags if non zero shift */
1539 c1c37968 bellard
    if (op2 != 0) {
1540 2a449d14 bellard
        tcg_gen_mov_tl(cpu_cc_src, cpu_tmp4);
1541 c1c37968 bellard
        tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
1542 c1c37968 bellard
        if (is_right)
1543 c1c37968 bellard
            s->cc_op = CC_OP_SARB + ot;
1544 c1c37968 bellard
        else
1545 c1c37968 bellard
            s->cc_op = CC_OP_SHLB + ot;
1546 c1c37968 bellard
    }
1547 c1c37968 bellard
}
1548 c1c37968 bellard
1549 b6abf97d bellard
static inline void tcg_gen_lshift(TCGv ret, TCGv arg1, target_long arg2)
1550 b6abf97d bellard
{
1551 b6abf97d bellard
    if (arg2 >= 0)
1552 b6abf97d bellard
        tcg_gen_shli_tl(ret, arg1, arg2);
1553 b6abf97d bellard
    else
1554 b6abf97d bellard
        tcg_gen_shri_tl(ret, arg1, -arg2);
1555 b6abf97d bellard
}
1556 b6abf97d bellard
1557 b6abf97d bellard
static void gen_rot_rm_T1(DisasContext *s, int ot, int op1, 
1558 b6abf97d bellard
                          int is_right)
1559 b6abf97d bellard
{
1560 b6abf97d bellard
    target_ulong mask;
1561 b6abf97d bellard
    int label1, label2, data_bits;
1562 1e4840bf bellard
    TCGv t0, t1, t2, a0;
1563 1e4840bf bellard
1564 1e4840bf bellard
    /* XXX: inefficient, but we must use local temps */
1565 a7812ae4 pbrook
    t0 = tcg_temp_local_new();
1566 a7812ae4 pbrook
    t1 = tcg_temp_local_new();
1567 a7812ae4 pbrook
    t2 = tcg_temp_local_new();
1568 a7812ae4 pbrook
    a0 = tcg_temp_local_new();
1569 1e4840bf bellard
1570 b6abf97d bellard
    if (ot == OT_QUAD)
1571 b6abf97d bellard
        mask = 0x3f;
1572 b6abf97d bellard
    else
1573 b6abf97d bellard
        mask = 0x1f;
1574 b6abf97d bellard
1575 b6abf97d bellard
    /* load */
1576 1e4840bf bellard
    if (op1 == OR_TMP0) {
1577 1e4840bf bellard
        tcg_gen_mov_tl(a0, cpu_A0);
1578 1e4840bf bellard
        gen_op_ld_v(ot + s->mem_index, t0, a0);
1579 1e4840bf bellard
    } else {
1580 1e4840bf bellard
        gen_op_mov_v_reg(ot, t0, op1);
1581 1e4840bf bellard
    }
1582 b6abf97d bellard
1583 1e4840bf bellard
    tcg_gen_mov_tl(t1, cpu_T[1]);
1584 1e4840bf bellard
1585 1e4840bf bellard
    tcg_gen_andi_tl(t1, t1, mask);
1586 b6abf97d bellard
1587 b6abf97d bellard
    /* Must test zero case to avoid using undefined behaviour in TCG
1588 b6abf97d bellard
       shifts. */
1589 b6abf97d bellard
    label1 = gen_new_label();
1590 1e4840bf bellard
    tcg_gen_brcondi_tl(TCG_COND_EQ, t1, 0, label1);
1591 b6abf97d bellard
    
1592 b6abf97d bellard
    if (ot <= OT_WORD)
1593 1e4840bf bellard
        tcg_gen_andi_tl(cpu_tmp0, t1, (1 << (3 + ot)) - 1);
1594 b6abf97d bellard
    else
1595 1e4840bf bellard
        tcg_gen_mov_tl(cpu_tmp0, t1);
1596 b6abf97d bellard
    
1597 1e4840bf bellard
    gen_extu(ot, t0);
1598 1e4840bf bellard
    tcg_gen_mov_tl(t2, t0);
1599 b6abf97d bellard
1600 b6abf97d bellard
    data_bits = 8 << ot;
1601 b6abf97d bellard
    /* XXX: rely on behaviour of shifts when operand 2 overflows (XXX:
1602 b6abf97d bellard
       fix TCG definition) */
1603 b6abf97d bellard
    if (is_right) {
1604 1e4840bf bellard
        tcg_gen_shr_tl(cpu_tmp4, t0, cpu_tmp0);
1605 5b207c00 Aurelien Jarno
        tcg_gen_subfi_tl(cpu_tmp0, data_bits, cpu_tmp0);
1606 1e4840bf bellard
        tcg_gen_shl_tl(t0, t0, cpu_tmp0);
1607 b6abf97d bellard
    } else {
1608 1e4840bf bellard
        tcg_gen_shl_tl(cpu_tmp4, t0, cpu_tmp0);
1609 5b207c00 Aurelien Jarno
        tcg_gen_subfi_tl(cpu_tmp0, data_bits, cpu_tmp0);
1610 1e4840bf bellard
        tcg_gen_shr_tl(t0, t0, cpu_tmp0);
1611 b6abf97d bellard
    }
1612 1e4840bf bellard
    tcg_gen_or_tl(t0, t0, cpu_tmp4);
1613 b6abf97d bellard
1614 b6abf97d bellard
    gen_set_label(label1);
1615 b6abf97d bellard
    /* store */
1616 1e4840bf bellard
    if (op1 == OR_TMP0) {
1617 1e4840bf bellard
        gen_op_st_v(ot + s->mem_index, t0, a0);
1618 1e4840bf bellard
    } else {
1619 1e4840bf bellard
        gen_op_mov_reg_v(ot, op1, t0);
1620 1e4840bf bellard
    }
1621 b6abf97d bellard
    
1622 b6abf97d bellard
    /* update eflags */
1623 b6abf97d bellard
    if (s->cc_op != CC_OP_DYNAMIC)
1624 b6abf97d bellard
        gen_op_set_cc_op(s->cc_op);
1625 b6abf97d bellard
1626 b6abf97d bellard
    label2 = gen_new_label();
1627 1e4840bf bellard
    tcg_gen_brcondi_tl(TCG_COND_EQ, t1, 0, label2);
1628 b6abf97d bellard
1629 b6abf97d bellard
    gen_compute_eflags(cpu_cc_src);
1630 b6abf97d bellard
    tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, ~(CC_O | CC_C));
1631 1e4840bf bellard
    tcg_gen_xor_tl(cpu_tmp0, t2, t0);
1632 b6abf97d bellard
    tcg_gen_lshift(cpu_tmp0, cpu_tmp0, 11 - (data_bits - 1));
1633 b6abf97d bellard
    tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, CC_O);
1634 b6abf97d bellard
    tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, cpu_tmp0);
1635 b6abf97d bellard
    if (is_right) {
1636 1e4840bf bellard
        tcg_gen_shri_tl(t0, t0, data_bits - 1);
1637 b6abf97d bellard
    }
1638 1e4840bf bellard
    tcg_gen_andi_tl(t0, t0, CC_C);
1639 1e4840bf bellard
    tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0);
1640 b6abf97d bellard
    
1641 b6abf97d bellard
    tcg_gen_discard_tl(cpu_cc_dst);
1642 b6abf97d bellard
    tcg_gen_movi_i32(cpu_cc_op, CC_OP_EFLAGS);
1643 b6abf97d bellard
        
1644 b6abf97d bellard
    gen_set_label(label2);
1645 b6abf97d bellard
    s->cc_op = CC_OP_DYNAMIC; /* cannot predict flags after */
1646 1e4840bf bellard
1647 1e4840bf bellard
    tcg_temp_free(t0);
1648 1e4840bf bellard
    tcg_temp_free(t1);
1649 1e4840bf bellard
    tcg_temp_free(t2);
1650 1e4840bf bellard
    tcg_temp_free(a0);
1651 b6abf97d bellard
}
1652 b6abf97d bellard
1653 8cd6345d malc
static void gen_rot_rm_im(DisasContext *s, int ot, int op1, int op2,
1654 8cd6345d malc
                          int is_right)
1655 8cd6345d malc
{
1656 8cd6345d malc
    int mask;
1657 8cd6345d malc
    int data_bits;
1658 8cd6345d malc
    TCGv t0, t1, a0;
1659 8cd6345d malc
1660 8cd6345d malc
    /* XXX: inefficient, but we must use local temps */
1661 8cd6345d malc
    t0 = tcg_temp_local_new();
1662 8cd6345d malc
    t1 = tcg_temp_local_new();
1663 8cd6345d malc
    a0 = tcg_temp_local_new();
1664 8cd6345d malc
1665 8cd6345d malc
    if (ot == OT_QUAD)
1666 8cd6345d malc
        mask = 0x3f;
1667 8cd6345d malc
    else
1668 8cd6345d malc
        mask = 0x1f;
1669 8cd6345d malc
1670 8cd6345d malc
    /* load */
1671 8cd6345d malc
    if (op1 == OR_TMP0) {
1672 8cd6345d malc
        tcg_gen_mov_tl(a0, cpu_A0);
1673 8cd6345d malc
        gen_op_ld_v(ot + s->mem_index, t0, a0);
1674 8cd6345d malc
    } else {
1675 8cd6345d malc
        gen_op_mov_v_reg(ot, t0, op1);
1676 8cd6345d malc
    }
1677 8cd6345d malc
1678 8cd6345d malc
    gen_extu(ot, t0);
1679 8cd6345d malc
    tcg_gen_mov_tl(t1, t0);
1680 8cd6345d malc
1681 8cd6345d malc
    op2 &= mask;
1682 8cd6345d malc
    data_bits = 8 << ot;
1683 8cd6345d malc
    if (op2 != 0) {
1684 8cd6345d malc
        int shift = op2 & ((1 << (3 + ot)) - 1);
1685 8cd6345d malc
        if (is_right) {
1686 8cd6345d malc
            tcg_gen_shri_tl(cpu_tmp4, t0, shift);
1687 8cd6345d malc
            tcg_gen_shli_tl(t0, t0, data_bits - shift);
1688 8cd6345d malc
        }
1689 8cd6345d malc
        else {
1690 8cd6345d malc
            tcg_gen_shli_tl(cpu_tmp4, t0, shift);
1691 8cd6345d malc
            tcg_gen_shri_tl(t0, t0, data_bits - shift);
1692 8cd6345d malc
        }
1693 8cd6345d malc
        tcg_gen_or_tl(t0, t0, cpu_tmp4);
1694 8cd6345d malc
    }
1695 8cd6345d malc
1696 8cd6345d malc
    /* store */
1697 8cd6345d malc
    if (op1 == OR_TMP0) {
1698 8cd6345d malc
        gen_op_st_v(ot + s->mem_index, t0, a0);
1699 8cd6345d malc
    } else {
1700 8cd6345d malc
        gen_op_mov_reg_v(ot, op1, t0);
1701 8cd6345d malc
    }
1702 8cd6345d malc
1703 8cd6345d malc
    if (op2 != 0) {
1704 8cd6345d malc
        /* update eflags */
1705 8cd6345d malc
        if (s->cc_op != CC_OP_DYNAMIC)
1706 8cd6345d malc
            gen_op_set_cc_op(s->cc_op);
1707 8cd6345d malc
1708 8cd6345d malc
        gen_compute_eflags(cpu_cc_src);
1709 8cd6345d malc
        tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, ~(CC_O | CC_C));
1710 8cd6345d malc
        tcg_gen_xor_tl(cpu_tmp0, t1, t0);
1711 8cd6345d malc
        tcg_gen_lshift(cpu_tmp0, cpu_tmp0, 11 - (data_bits - 1));
1712 8cd6345d malc
        tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, CC_O);
1713 8cd6345d malc
        tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, cpu_tmp0);
1714 8cd6345d malc
        if (is_right) {
1715 8cd6345d malc
            tcg_gen_shri_tl(t0, t0, data_bits - 1);
1716 8cd6345d malc
        }
1717 8cd6345d malc
        tcg_gen_andi_tl(t0, t0, CC_C);
1718 8cd6345d malc
        tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0);
1719 8cd6345d malc
1720 8cd6345d malc
        tcg_gen_discard_tl(cpu_cc_dst);
1721 8cd6345d malc
        tcg_gen_movi_i32(cpu_cc_op, CC_OP_EFLAGS);
1722 8cd6345d malc
        s->cc_op = CC_OP_EFLAGS;
1723 8cd6345d malc
    }
1724 8cd6345d malc
1725 8cd6345d malc
    tcg_temp_free(t0);
1726 8cd6345d malc
    tcg_temp_free(t1);
1727 8cd6345d malc
    tcg_temp_free(a0);
1728 8cd6345d malc
}
1729 8cd6345d malc
1730 b6abf97d bellard
/* XXX: add faster immediate = 1 case */
1731 b6abf97d bellard
static void gen_rotc_rm_T1(DisasContext *s, int ot, int op1, 
1732 b6abf97d bellard
                           int is_right)
1733 b6abf97d bellard
{
1734 b6abf97d bellard
    int label1;
1735 b6abf97d bellard
1736 b6abf97d bellard
    if (s->cc_op != CC_OP_DYNAMIC)
1737 b6abf97d bellard
        gen_op_set_cc_op(s->cc_op);
1738 b6abf97d bellard
1739 b6abf97d bellard
    /* load */
1740 b6abf97d bellard
    if (op1 == OR_TMP0)
1741 b6abf97d bellard
        gen_op_ld_T0_A0(ot + s->mem_index);
1742 b6abf97d bellard
    else
1743 b6abf97d bellard
        gen_op_mov_TN_reg(ot, 0, op1);
1744 b6abf97d bellard
    
1745 a7812ae4 pbrook
    if (is_right) {
1746 a7812ae4 pbrook
        switch (ot) {
1747 a7812ae4 pbrook
        case 0: gen_helper_rcrb(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1748 a7812ae4 pbrook
        case 1: gen_helper_rcrw(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1749 a7812ae4 pbrook
        case 2: gen_helper_rcrl(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1750 a7812ae4 pbrook
#ifdef TARGET_X86_64
1751 a7812ae4 pbrook
        case 3: gen_helper_rcrq(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1752 a7812ae4 pbrook
#endif
1753 a7812ae4 pbrook
        }
1754 a7812ae4 pbrook
    } else {
1755 a7812ae4 pbrook
        switch (ot) {
1756 a7812ae4 pbrook
        case 0: gen_helper_rclb(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1757 a7812ae4 pbrook
        case 1: gen_helper_rclw(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1758 a7812ae4 pbrook
        case 2: gen_helper_rcll(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1759 a7812ae4 pbrook
#ifdef TARGET_X86_64
1760 a7812ae4 pbrook
        case 3: gen_helper_rclq(cpu_T[0], cpu_T[0], cpu_T[1]); break;
1761 a7812ae4 pbrook
#endif
1762 a7812ae4 pbrook
        }
1763 a7812ae4 pbrook
    }
1764 b6abf97d bellard
    /* store */
1765 b6abf97d bellard
    if (op1 == OR_TMP0)
1766 b6abf97d bellard
        gen_op_st_T0_A0(ot + s->mem_index);
1767 b6abf97d bellard
    else
1768 b6abf97d bellard
        gen_op_mov_reg_T0(ot, op1);
1769 b6abf97d bellard
1770 b6abf97d bellard
    /* update eflags */
1771 b6abf97d bellard
    label1 = gen_new_label();
1772 1e4840bf bellard
    tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_cc_tmp, -1, label1);
1773 b6abf97d bellard
1774 1e4840bf bellard
    tcg_gen_mov_tl(cpu_cc_src, cpu_cc_tmp);
1775 b6abf97d bellard
    tcg_gen_discard_tl(cpu_cc_dst);
1776 b6abf97d bellard
    tcg_gen_movi_i32(cpu_cc_op, CC_OP_EFLAGS);
1777 b6abf97d bellard
        
1778 b6abf97d bellard
    gen_set_label(label1);
1779 b6abf97d bellard
    s->cc_op = CC_OP_DYNAMIC; /* cannot predict flags after */
1780 b6abf97d bellard
}
1781 b6abf97d bellard
1782 b6abf97d bellard
/* XXX: add faster immediate case */
1783 b6abf97d bellard
static void gen_shiftd_rm_T1_T3(DisasContext *s, int ot, int op1, 
1784 b6abf97d bellard
                                int is_right)
1785 b6abf97d bellard
{
1786 b6abf97d bellard
    int label1, label2, data_bits;
1787 b6abf97d bellard
    target_ulong mask;
1788 1e4840bf bellard
    TCGv t0, t1, t2, a0;
1789 1e4840bf bellard
1790 a7812ae4 pbrook
    t0 = tcg_temp_local_new();
1791 a7812ae4 pbrook
    t1 = tcg_temp_local_new();
1792 a7812ae4 pbrook
    t2 = tcg_temp_local_new();
1793 a7812ae4 pbrook
    a0 = tcg_temp_local_new();
1794 b6abf97d bellard
1795 b6abf97d bellard
    if (ot == OT_QUAD)
1796 b6abf97d bellard
        mask = 0x3f;
1797 b6abf97d bellard
    else
1798 b6abf97d bellard
        mask = 0x1f;
1799 b6abf97d bellard
1800 b6abf97d bellard
    /* load */
1801 1e4840bf bellard
    if (op1 == OR_TMP0) {
1802 1e4840bf bellard
        tcg_gen_mov_tl(a0, cpu_A0);
1803 1e4840bf bellard
        gen_op_ld_v(ot + s->mem_index, t0, a0);
1804 1e4840bf bellard
    } else {
1805 1e4840bf bellard
        gen_op_mov_v_reg(ot, t0, op1);
1806 1e4840bf bellard
    }
1807 b6abf97d bellard
1808 b6abf97d bellard
    tcg_gen_andi_tl(cpu_T3, cpu_T3, mask);
1809 1e4840bf bellard
1810 1e4840bf bellard
    tcg_gen_mov_tl(t1, cpu_T[1]);
1811 1e4840bf bellard
    tcg_gen_mov_tl(t2, cpu_T3);
1812 1e4840bf bellard
1813 b6abf97d bellard
    /* Must test zero case to avoid using undefined behaviour in TCG
1814 b6abf97d bellard
       shifts. */
1815 b6abf97d bellard
    label1 = gen_new_label();
1816 1e4840bf bellard
    tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, label1);
1817 b6abf97d bellard
    
1818 1e4840bf bellard
    tcg_gen_addi_tl(cpu_tmp5, t2, -1);
1819 b6abf97d bellard
    if (ot == OT_WORD) {
1820 b6abf97d bellard
        /* Note: we implement the Intel behaviour for shift count > 16 */
1821 b6abf97d bellard
        if (is_right) {
1822 1e4840bf bellard
            tcg_gen_andi_tl(t0, t0, 0xffff);
1823 1e4840bf bellard
            tcg_gen_shli_tl(cpu_tmp0, t1, 16);
1824 1e4840bf bellard
            tcg_gen_or_tl(t0, t0, cpu_tmp0);
1825 1e4840bf bellard
            tcg_gen_ext32u_tl(t0, t0);
1826 b6abf97d bellard
1827 1e4840bf bellard
            tcg_gen_shr_tl(cpu_tmp4, t0, cpu_tmp5);
1828 b6abf97d bellard
            
1829 b6abf97d bellard
            /* only needed if count > 16, but a test would complicate */
1830 5b207c00 Aurelien Jarno
            tcg_gen_subfi_tl(cpu_tmp5, 32, t2);
1831 1e4840bf bellard
            tcg_gen_shl_tl(cpu_tmp0, t0, cpu_tmp5);
1832 b6abf97d bellard
1833 1e4840bf bellard
            tcg_gen_shr_tl(t0, t0, t2);
1834 b6abf97d bellard
1835 1e4840bf bellard
            tcg_gen_or_tl(t0, t0, cpu_tmp0);
1836 b6abf97d bellard
        } else {
1837 b6abf97d bellard
            /* XXX: not optimal */
1838 1e4840bf bellard
            tcg_gen_andi_tl(t0, t0, 0xffff);
1839 1e4840bf bellard
            tcg_gen_shli_tl(t1, t1, 16);
1840 1e4840bf bellard
            tcg_gen_or_tl(t1, t1, t0);
1841 1e4840bf bellard
            tcg_gen_ext32u_tl(t1, t1);
1842 b6abf97d bellard
            
1843 1e4840bf bellard
            tcg_gen_shl_tl(cpu_tmp4, t0, cpu_tmp5);
1844 5b207c00 Aurelien Jarno
            tcg_gen_subfi_tl(cpu_tmp0, 32, cpu_tmp5);
1845 bedda79c Aurelien Jarno
            tcg_gen_shr_tl(cpu_tmp5, t1, cpu_tmp0);
1846 bedda79c Aurelien Jarno
            tcg_gen_or_tl(cpu_tmp4, cpu_tmp4, cpu_tmp5);
1847 b6abf97d bellard
1848 1e4840bf bellard
            tcg_gen_shl_tl(t0, t0, t2);
1849 5b207c00 Aurelien Jarno
            tcg_gen_subfi_tl(cpu_tmp5, 32, t2);
1850 1e4840bf bellard
            tcg_gen_shr_tl(t1, t1, cpu_tmp5);
1851 1e4840bf bellard
            tcg_gen_or_tl(t0, t0, t1);
1852 b6abf97d bellard
        }
1853 b6abf97d bellard
    } else {
1854 b6abf97d bellard
        data_bits = 8 << ot;
1855 b6abf97d bellard
        if (is_right) {
1856 b6abf97d bellard
            if (ot == OT_LONG)
1857 1e4840bf bellard
                tcg_gen_ext32u_tl(t0, t0);
1858 b6abf97d bellard
1859 1e4840bf bellard
            tcg_gen_shr_tl(cpu_tmp4, t0, cpu_tmp5);
1860 b6abf97d bellard
1861 1e4840bf bellard
            tcg_gen_shr_tl(t0, t0, t2);
1862 5b207c00 Aurelien Jarno
            tcg_gen_subfi_tl(cpu_tmp5, data_bits, t2);
1863 1e4840bf bellard
            tcg_gen_shl_tl(t1, t1, cpu_tmp5);
1864 1e4840bf bellard
            tcg_gen_or_tl(t0, t0, t1);
1865 b6abf97d bellard
            
1866 b6abf97d bellard
        } else {
1867 b6abf97d bellard
            if (ot == OT_LONG)
1868 1e4840bf bellard
                tcg_gen_ext32u_tl(t1, t1);
1869 b6abf97d bellard
1870 1e4840bf bellard
            tcg_gen_shl_tl(cpu_tmp4, t0, cpu_tmp5);
1871 b6abf97d bellard
            
1872 1e4840bf bellard
            tcg_gen_shl_tl(t0, t0, t2);
1873 5b207c00 Aurelien Jarno
            tcg_gen_subfi_tl(cpu_tmp5, data_bits, t2);
1874 1e4840bf bellard
            tcg_gen_shr_tl(t1, t1, cpu_tmp5);
1875 1e4840bf bellard
            tcg_gen_or_tl(t0, t0, t1);
1876 b6abf97d bellard
        }
1877 b6abf97d bellard
    }
1878 1e4840bf bellard
    tcg_gen_mov_tl(t1, cpu_tmp4);
1879 b6abf97d bellard
1880 b6abf97d bellard
    gen_set_label(label1);
1881 b6abf97d bellard
    /* store */
1882 1e4840bf bellard
    if (op1 == OR_TMP0) {
1883 1e4840bf bellard
        gen_op_st_v(ot + s->mem_index, t0, a0);
1884 1e4840bf bellard
    } else {
1885 1e4840bf bellard
        gen_op_mov_reg_v(ot, op1, t0);
1886 1e4840bf bellard
    }
1887 b6abf97d bellard
    
1888 b6abf97d bellard
    /* update eflags */
1889 b6abf97d bellard
    if (s->cc_op != CC_OP_DYNAMIC)
1890 b6abf97d bellard
        gen_op_set_cc_op(s->cc_op);
1891 b6abf97d bellard
1892 b6abf97d bellard
    label2 = gen_new_label();
1893 1e4840bf bellard
    tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, label2);
1894 b6abf97d bellard
1895 1e4840bf bellard
    tcg_gen_mov_tl(cpu_cc_src, t1);
1896 1e4840bf bellard
    tcg_gen_mov_tl(cpu_cc_dst, t0);
1897 b6abf97d bellard
    if (is_right) {
1898 b6abf97d bellard
        tcg_gen_movi_i32(cpu_cc_op, CC_OP_SARB + ot);
1899 b6abf97d bellard
    } else {
1900 b6abf97d bellard
        tcg_gen_movi_i32(cpu_cc_op, CC_OP_SHLB + ot);
1901 b6abf97d bellard
    }
1902 b6abf97d bellard
    gen_set_label(label2);
1903 b6abf97d bellard
    s->cc_op = CC_OP_DYNAMIC; /* cannot predict flags after */
1904 1e4840bf bellard
1905 1e4840bf bellard
    tcg_temp_free(t0);
1906 1e4840bf bellard
    tcg_temp_free(t1);
1907 1e4840bf bellard
    tcg_temp_free(t2);
1908 1e4840bf bellard
    tcg_temp_free(a0);
1909 b6abf97d bellard
}
1910 b6abf97d bellard
1911 b6abf97d bellard
static void gen_shift(DisasContext *s1, int op, int ot, int d, int s)
1912 b6abf97d bellard
{
1913 b6abf97d bellard
    if (s != OR_TMP1)
1914 b6abf97d bellard
        gen_op_mov_TN_reg(ot, 1, s);
1915 b6abf97d bellard
    switch(op) {
1916 b6abf97d bellard
    case OP_ROL:
1917 b6abf97d bellard
        gen_rot_rm_T1(s1, ot, d, 0);
1918 b6abf97d bellard
        break;
1919 b6abf97d bellard
    case OP_ROR:
1920 b6abf97d bellard
        gen_rot_rm_T1(s1, ot, d, 1);
1921 b6abf97d bellard
        break;
1922 b6abf97d bellard
    case OP_SHL:
1923 b6abf97d bellard
    case OP_SHL1:
1924 b6abf97d bellard
        gen_shift_rm_T1(s1, ot, d, 0, 0);
1925 b6abf97d bellard
        break;
1926 b6abf97d bellard
    case OP_SHR:
1927 b6abf97d bellard
        gen_shift_rm_T1(s1, ot, d, 1, 0);
1928 b6abf97d bellard
        break;
1929 b6abf97d bellard
    case OP_SAR:
1930 b6abf97d bellard
        gen_shift_rm_T1(s1, ot, d, 1, 1);
1931 b6abf97d bellard
        break;
1932 b6abf97d bellard
    case OP_RCL:
1933 b6abf97d bellard
        gen_rotc_rm_T1(s1, ot, d, 0);
1934 b6abf97d bellard
        break;
1935 b6abf97d bellard
    case OP_RCR:
1936 b6abf97d bellard
        gen_rotc_rm_T1(s1, ot, d, 1);
1937 b6abf97d bellard
        break;
1938 b6abf97d bellard
    }
1939 2c0262af bellard
}
1940 2c0262af bellard
1941 2c0262af bellard
static void gen_shifti(DisasContext *s1, int op, int ot, int d, int c)
1942 2c0262af bellard
{
1943 c1c37968 bellard
    switch(op) {
1944 8cd6345d malc
    case OP_ROL:
1945 8cd6345d malc
        gen_rot_rm_im(s1, ot, d, c, 0);
1946 8cd6345d malc
        break;
1947 8cd6345d malc
    case OP_ROR:
1948 8cd6345d malc
        gen_rot_rm_im(s1, ot, d, c, 1);
1949 8cd6345d malc
        break;
1950 c1c37968 bellard
    case OP_SHL:
1951 c1c37968 bellard
    case OP_SHL1:
1952 c1c37968 bellard
        gen_shift_rm_im(s1, ot, d, c, 0, 0);
1953 c1c37968 bellard
        break;
1954 c1c37968 bellard
    case OP_SHR:
1955 c1c37968 bellard
        gen_shift_rm_im(s1, ot, d, c, 1, 0);
1956 c1c37968 bellard
        break;
1957 c1c37968 bellard
    case OP_SAR:
1958 c1c37968 bellard
        gen_shift_rm_im(s1, ot, d, c, 1, 1);
1959 c1c37968 bellard
        break;
1960 c1c37968 bellard
    default:
1961 c1c37968 bellard
        /* currently not optimized */
1962 c1c37968 bellard
        gen_op_movl_T1_im(c);
1963 c1c37968 bellard
        gen_shift(s1, op, ot, d, OR_TMP1);
1964 c1c37968 bellard
        break;
1965 c1c37968 bellard
    }
1966 2c0262af bellard
}
1967 2c0262af bellard
1968 2c0262af bellard
static void gen_lea_modrm(DisasContext *s, int modrm, int *reg_ptr, int *offset_ptr)
1969 2c0262af bellard
{
1970 14ce26e7 bellard
    target_long disp;
1971 2c0262af bellard
    int havesib;
1972 14ce26e7 bellard
    int base;
1973 2c0262af bellard
    int index;
1974 2c0262af bellard
    int scale;
1975 2c0262af bellard
    int opreg;
1976 2c0262af bellard
    int mod, rm, code, override, must_add_seg;
1977 2c0262af bellard
1978 2c0262af bellard
    override = s->override;
1979 2c0262af bellard
    must_add_seg = s->addseg;
1980 2c0262af bellard
    if (override >= 0)
1981 2c0262af bellard
        must_add_seg = 1;
1982 2c0262af bellard
    mod = (modrm >> 6) & 3;
1983 2c0262af bellard
    rm = modrm & 7;
1984 2c0262af bellard
1985 2c0262af bellard
    if (s->aflag) {
1986 2c0262af bellard
1987 2c0262af bellard
        havesib = 0;
1988 2c0262af bellard
        base = rm;
1989 2c0262af bellard
        index = 0;
1990 2c0262af bellard
        scale = 0;
1991 3b46e624 ths
1992 2c0262af bellard
        if (base == 4) {
1993 2c0262af bellard
            havesib = 1;
1994 61382a50 bellard
            code = ldub_code(s->pc++);
1995 2c0262af bellard
            scale = (code >> 6) & 3;
1996 14ce26e7 bellard
            index = ((code >> 3) & 7) | REX_X(s);
1997 14ce26e7 bellard
            base = (code & 7);
1998 2c0262af bellard
        }
1999 14ce26e7 bellard
        base |= REX_B(s);
2000 2c0262af bellard
2001 2c0262af bellard
        switch (mod) {
2002 2c0262af bellard
        case 0:
2003 14ce26e7 bellard
            if ((base & 7) == 5) {
2004 2c0262af bellard
                base = -1;
2005 14ce26e7 bellard
                disp = (int32_t)ldl_code(s->pc);
2006 2c0262af bellard
                s->pc += 4;
2007 14ce26e7 bellard
                if (CODE64(s) && !havesib) {
2008 14ce26e7 bellard
                    disp += s->pc + s->rip_offset;
2009 14ce26e7 bellard
                }
2010 2c0262af bellard
            } else {
2011 2c0262af bellard
                disp = 0;
2012 2c0262af bellard
            }
2013 2c0262af bellard
            break;
2014 2c0262af bellard
        case 1:
2015 61382a50 bellard
            disp = (int8_t)ldub_code(s->pc++);
2016 2c0262af bellard
            break;
2017 2c0262af bellard
        default:
2018 2c0262af bellard
        case 2:
2019 8c0e6340 Paolo Bonzini
            disp = (int32_t)ldl_code(s->pc);
2020 2c0262af bellard
            s->pc += 4;
2021 2c0262af bellard
            break;
2022 2c0262af bellard
        }
2023 3b46e624 ths
2024 2c0262af bellard
        if (base >= 0) {
2025 2c0262af bellard
            /* for correct popl handling with esp */
2026 2c0262af bellard
            if (base == 4 && s->popl_esp_hack)
2027 2c0262af bellard
                disp += s->popl_esp_hack;
2028 14ce26e7 bellard
#ifdef TARGET_X86_64
2029 14ce26e7 bellard
            if (s->aflag == 2) {
2030 57fec1fe bellard
                gen_op_movq_A0_reg(base);
2031 14ce26e7 bellard
                if (disp != 0) {
2032 57fec1fe bellard
                    gen_op_addq_A0_im(disp);
2033 14ce26e7 bellard
                }
2034 5fafdf24 ths
            } else
2035 14ce26e7 bellard
#endif
2036 14ce26e7 bellard
            {
2037 57fec1fe bellard
                gen_op_movl_A0_reg(base);
2038 14ce26e7 bellard
                if (disp != 0)
2039 14ce26e7 bellard
                    gen_op_addl_A0_im(disp);
2040 14ce26e7 bellard
            }
2041 2c0262af bellard
        } else {
2042 14ce26e7 bellard
#ifdef TARGET_X86_64
2043 14ce26e7 bellard
            if (s->aflag == 2) {
2044 57fec1fe bellard
                gen_op_movq_A0_im(disp);
2045 5fafdf24 ths
            } else
2046 14ce26e7 bellard
#endif
2047 14ce26e7 bellard
            {
2048 14ce26e7 bellard
                gen_op_movl_A0_im(disp);
2049 14ce26e7 bellard
            }
2050 2c0262af bellard
        }
2051 b16f827b Aurelien Jarno
        /* index == 4 means no index */
2052 b16f827b Aurelien Jarno
        if (havesib && (index != 4)) {
2053 14ce26e7 bellard
#ifdef TARGET_X86_64
2054 14ce26e7 bellard
            if (s->aflag == 2) {
2055 57fec1fe bellard
                gen_op_addq_A0_reg_sN(scale, index);
2056 5fafdf24 ths
            } else
2057 14ce26e7 bellard
#endif
2058 14ce26e7 bellard
            {
2059 57fec1fe bellard
                gen_op_addl_A0_reg_sN(scale, index);
2060 14ce26e7 bellard
            }
2061 2c0262af bellard
        }
2062 2c0262af bellard
        if (must_add_seg) {
2063 2c0262af bellard
            if (override < 0) {
2064 2c0262af bellard
                if (base == R_EBP || base == R_ESP)
2065 2c0262af bellard
                    override = R_SS;
2066 2c0262af bellard
                else
2067 2c0262af bellard
                    override = R_DS;
2068 2c0262af bellard
            }
2069 14ce26e7 bellard
#ifdef TARGET_X86_64
2070 14ce26e7 bellard
            if (s->aflag == 2) {
2071 57fec1fe bellard
                gen_op_addq_A0_seg(override);
2072 5fafdf24 ths
            } else
2073 14ce26e7 bellard
#endif
2074 14ce26e7 bellard
            {
2075 57fec1fe bellard
                gen_op_addl_A0_seg(override);
2076 14ce26e7 bellard
            }
2077 2c0262af bellard
        }
2078 2c0262af bellard
    } else {
2079 2c0262af bellard
        switch (mod) {
2080 2c0262af bellard
        case 0:
2081 2c0262af bellard
            if (rm == 6) {
2082 61382a50 bellard
                disp = lduw_code(s->pc);
2083 2c0262af bellard
                s->pc += 2;
2084 2c0262af bellard
                gen_op_movl_A0_im(disp);
2085 2c0262af bellard
                rm = 0; /* avoid SS override */
2086 2c0262af bellard
                goto no_rm;
2087 2c0262af bellard
            } else {
2088 2c0262af bellard
                disp = 0;
2089 2c0262af bellard
            }
2090 2c0262af bellard
            break;
2091 2c0262af bellard
        case 1:
2092 61382a50 bellard
            disp = (int8_t)ldub_code(s->pc++);
2093 2c0262af bellard
            break;
2094 2c0262af bellard
        default:
2095 2c0262af bellard
        case 2:
2096 61382a50 bellard
            disp = lduw_code(s->pc);
2097 2c0262af bellard
            s->pc += 2;
2098 2c0262af bellard
            break;
2099 2c0262af bellard
        }
2100 2c0262af bellard
        switch(rm) {
2101 2c0262af bellard
        case 0:
2102 57fec1fe bellard
            gen_op_movl_A0_reg(R_EBX);
2103 57fec1fe bellard
            gen_op_addl_A0_reg_sN(0, R_ESI);
2104 2c0262af bellard
            break;
2105 2c0262af bellard
        case 1:
2106 57fec1fe bellard
            gen_op_movl_A0_reg(R_EBX);
2107 57fec1fe bellard
            gen_op_addl_A0_reg_sN(0, R_EDI);
2108 2c0262af bellard
            break;
2109 2c0262af bellard
        case 2:
2110 57fec1fe bellard
            gen_op_movl_A0_reg(R_EBP);
2111 57fec1fe bellard
            gen_op_addl_A0_reg_sN(0, R_ESI);
2112 2c0262af bellard
            break;
2113 2c0262af bellard
        case 3:
2114 57fec1fe bellard
            gen_op_movl_A0_reg(R_EBP);
2115 57fec1fe bellard
            gen_op_addl_A0_reg_sN(0, R_EDI);
2116 2c0262af bellard
            break;
2117 2c0262af bellard
        case 4:
2118 57fec1fe bellard
            gen_op_movl_A0_reg(R_ESI);
2119 2c0262af bellard
            break;
2120 2c0262af bellard
        case 5:
2121 57fec1fe bellard
            gen_op_movl_A0_reg(R_EDI);
2122 2c0262af bellard
            break;
2123 2c0262af bellard
        case 6:
2124 57fec1fe bellard
            gen_op_movl_A0_reg(R_EBP);
2125 2c0262af bellard
            break;
2126 2c0262af bellard
        default:
2127 2c0262af bellard
        case 7:
2128 57fec1fe bellard
            gen_op_movl_A0_reg(R_EBX);
2129 2c0262af bellard
            break;
2130 2c0262af bellard
        }
2131 2c0262af bellard
        if (disp != 0)
2132 2c0262af bellard
            gen_op_addl_A0_im(disp);
2133 2c0262af bellard
        gen_op_andl_A0_ffff();
2134 2c0262af bellard
    no_rm:
2135 2c0262af bellard
        if (must_add_seg) {
2136 2c0262af bellard
            if (override < 0) {
2137 2c0262af bellard
                if (rm == 2 || rm == 3 || rm == 6)
2138 2c0262af bellard
                    override = R_SS;
2139 2c0262af bellard
                else
2140 2c0262af bellard
                    override = R_DS;
2141 2c0262af bellard
            }
2142 57fec1fe bellard
            gen_op_addl_A0_seg(override);
2143 2c0262af bellard
        }
2144 2c0262af bellard
    }
2145 2c0262af bellard
2146 2c0262af bellard
    opreg = OR_A0;
2147 2c0262af bellard
    disp = 0;
2148 2c0262af bellard
    *reg_ptr = opreg;
2149 2c0262af bellard
    *offset_ptr = disp;
2150 2c0262af bellard
}
2151 2c0262af bellard
2152 e17a36ce bellard
static void gen_nop_modrm(DisasContext *s, int modrm)
2153 e17a36ce bellard
{
2154 e17a36ce bellard
    int mod, rm, base, code;
2155 e17a36ce bellard
2156 e17a36ce bellard
    mod = (modrm >> 6) & 3;
2157 e17a36ce bellard
    if (mod == 3)
2158 e17a36ce bellard
        return;
2159 e17a36ce bellard
    rm = modrm & 7;
2160 e17a36ce bellard
2161 e17a36ce bellard
    if (s->aflag) {
2162 e17a36ce bellard
2163 e17a36ce bellard
        base = rm;
2164 3b46e624 ths
2165 e17a36ce bellard
        if (base == 4) {
2166 e17a36ce bellard
            code = ldub_code(s->pc++);
2167 e17a36ce bellard
            base = (code & 7);
2168 e17a36ce bellard
        }
2169 3b46e624 ths
2170 e17a36ce bellard
        switch (mod) {
2171 e17a36ce bellard
        case 0:
2172 e17a36ce bellard
            if (base == 5) {
2173 e17a36ce bellard
                s->pc += 4;
2174 e17a36ce bellard
            }
2175 e17a36ce bellard
            break;
2176 e17a36ce bellard
        case 1:
2177 e17a36ce bellard
            s->pc++;
2178 e17a36ce bellard
            break;
2179 e17a36ce bellard
        default:
2180 e17a36ce bellard
        case 2:
2181 e17a36ce bellard
            s->pc += 4;
2182 e17a36ce bellard
            break;
2183 e17a36ce bellard
        }
2184 e17a36ce bellard
    } else {
2185 e17a36ce bellard
        switch (mod) {
2186 e17a36ce bellard
        case 0:
2187 e17a36ce bellard
            if (rm == 6) {
2188 e17a36ce bellard
                s->pc += 2;
2189 e17a36ce bellard
            }
2190 e17a36ce bellard
            break;
2191 e17a36ce bellard
        case 1:
2192 e17a36ce bellard
            s->pc++;
2193 e17a36ce bellard
            break;
2194 e17a36ce bellard
        default:
2195 e17a36ce bellard
        case 2:
2196 e17a36ce bellard
            s->pc += 2;
2197 e17a36ce bellard
            break;
2198 e17a36ce bellard
        }
2199 e17a36ce bellard
    }
2200 e17a36ce bellard
}
2201 e17a36ce bellard
2202 664e0f19 bellard
/* used for LEA and MOV AX, mem */
2203 664e0f19 bellard
static void gen_add_A0_ds_seg(DisasContext *s)
2204 664e0f19 bellard
{
2205 664e0f19 bellard
    int override, must_add_seg;
2206 664e0f19 bellard
    must_add_seg = s->addseg;
2207 664e0f19 bellard
    override = R_DS;
2208 664e0f19 bellard
    if (s->override >= 0) {
2209 664e0f19 bellard
        override = s->override;
2210 664e0f19 bellard
        must_add_seg = 1;
2211 664e0f19 bellard
    }
2212 664e0f19 bellard
    if (must_add_seg) {
2213 8f091a59 bellard
#ifdef TARGET_X86_64
2214 8f091a59 bellard
        if (CODE64(s)) {
2215 57fec1fe bellard
            gen_op_addq_A0_seg(override);
2216 5fafdf24 ths
        } else
2217 8f091a59 bellard
#endif
2218 8f091a59 bellard
        {
2219 57fec1fe bellard
            gen_op_addl_A0_seg(override);
2220 8f091a59 bellard
        }
2221 664e0f19 bellard
    }
2222 664e0f19 bellard
}
2223 664e0f19 bellard
2224 222a3336 balrog
/* generate modrm memory load or store of 'reg'. TMP0 is used if reg ==
2225 2c0262af bellard
   OR_TMP0 */
2226 2c0262af bellard
static void gen_ldst_modrm(DisasContext *s, int modrm, int ot, int reg, int is_store)
2227 2c0262af bellard
{
2228 2c0262af bellard
    int mod, rm, opreg, disp;
2229 2c0262af bellard
2230 2c0262af bellard
    mod = (modrm >> 6) & 3;
2231 14ce26e7 bellard
    rm = (modrm & 7) | REX_B(s);
2232 2c0262af bellard
    if (mod == 3) {
2233 2c0262af bellard
        if (is_store) {
2234 2c0262af bellard
            if (reg != OR_TMP0)
2235 57fec1fe bellard
                gen_op_mov_TN_reg(ot, 0, reg);
2236 57fec1fe bellard
            gen_op_mov_reg_T0(ot, rm);
2237 2c0262af bellard
        } else {
2238 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, rm);
2239 2c0262af bellard
            if (reg != OR_TMP0)
2240 57fec1fe bellard
                gen_op_mov_reg_T0(ot, reg);
2241 2c0262af bellard
        }
2242 2c0262af bellard
    } else {
2243 2c0262af bellard
        gen_lea_modrm(s, modrm, &opreg, &disp);
2244 2c0262af bellard
        if (is_store) {
2245 2c0262af bellard
            if (reg != OR_TMP0)
2246 57fec1fe bellard
                gen_op_mov_TN_reg(ot, 0, reg);
2247 57fec1fe bellard
            gen_op_st_T0_A0(ot + s->mem_index);
2248 2c0262af bellard
        } else {
2249 57fec1fe bellard
            gen_op_ld_T0_A0(ot + s->mem_index);
2250 2c0262af bellard
            if (reg != OR_TMP0)
2251 57fec1fe bellard
                gen_op_mov_reg_T0(ot, reg);
2252 2c0262af bellard
        }
2253 2c0262af bellard
    }
2254 2c0262af bellard
}
2255 2c0262af bellard
2256 2c0262af bellard
static inline uint32_t insn_get(DisasContext *s, int ot)
2257 2c0262af bellard
{
2258 2c0262af bellard
    uint32_t ret;
2259 2c0262af bellard
2260 2c0262af bellard
    switch(ot) {
2261 2c0262af bellard
    case OT_BYTE:
2262 61382a50 bellard
        ret = ldub_code(s->pc);
2263 2c0262af bellard
        s->pc++;
2264 2c0262af bellard
        break;
2265 2c0262af bellard
    case OT_WORD:
2266 61382a50 bellard
        ret = lduw_code(s->pc);
2267 2c0262af bellard
        s->pc += 2;
2268 2c0262af bellard
        break;
2269 2c0262af bellard
    default:
2270 2c0262af bellard
    case OT_LONG:
2271 61382a50 bellard
        ret = ldl_code(s->pc);
2272 2c0262af bellard
        s->pc += 4;
2273 2c0262af bellard
        break;
2274 2c0262af bellard
    }
2275 2c0262af bellard
    return ret;
2276 2c0262af bellard
}
2277 2c0262af bellard
2278 14ce26e7 bellard
static inline int insn_const_size(unsigned int ot)
2279 14ce26e7 bellard
{
2280 14ce26e7 bellard
    if (ot <= OT_LONG)
2281 14ce26e7 bellard
        return 1 << ot;
2282 14ce26e7 bellard
    else
2283 14ce26e7 bellard
        return 4;
2284 14ce26e7 bellard
}
2285 14ce26e7 bellard
2286 6e256c93 bellard
static inline void gen_goto_tb(DisasContext *s, int tb_num, target_ulong eip)
2287 6e256c93 bellard
{
2288 6e256c93 bellard
    TranslationBlock *tb;
2289 6e256c93 bellard
    target_ulong pc;
2290 6e256c93 bellard
2291 6e256c93 bellard
    pc = s->cs_base + eip;
2292 6e256c93 bellard
    tb = s->tb;
2293 6e256c93 bellard
    /* NOTE: we handle the case where the TB spans two pages here */
2294 6e256c93 bellard
    if ((pc & TARGET_PAGE_MASK) == (tb->pc & TARGET_PAGE_MASK) ||
2295 6e256c93 bellard
        (pc & TARGET_PAGE_MASK) == ((s->pc - 1) & TARGET_PAGE_MASK))  {
2296 6e256c93 bellard
        /* jump to same page: we can use a direct jump */
2297 57fec1fe bellard
        tcg_gen_goto_tb(tb_num);
2298 6e256c93 bellard
        gen_jmp_im(eip);
2299 57fec1fe bellard
        tcg_gen_exit_tb((long)tb + tb_num);
2300 6e256c93 bellard
    } else {
2301 6e256c93 bellard
        /* jump to another page: currently not optimized */
2302 6e256c93 bellard
        gen_jmp_im(eip);
2303 6e256c93 bellard
        gen_eob(s);
2304 6e256c93 bellard
    }
2305 6e256c93 bellard
}
2306 6e256c93 bellard
2307 5fafdf24 ths
static inline void gen_jcc(DisasContext *s, int b,
2308 14ce26e7 bellard
                           target_ulong val, target_ulong next_eip)
2309 2c0262af bellard
{
2310 8e1c85e3 bellard
    int l1, l2, cc_op;
2311 3b46e624 ths
2312 8e1c85e3 bellard
    cc_op = s->cc_op;
2313 8e1c85e3 bellard
    if (s->cc_op != CC_OP_DYNAMIC) {
2314 8e1c85e3 bellard
        gen_op_set_cc_op(s->cc_op);
2315 8e1c85e3 bellard
        s->cc_op = CC_OP_DYNAMIC;
2316 8e1c85e3 bellard
    }
2317 2c0262af bellard
    if (s->jmp_opt) {
2318 14ce26e7 bellard
        l1 = gen_new_label();
2319 8e1c85e3 bellard
        gen_jcc1(s, cc_op, b, l1);
2320 8e1c85e3 bellard
        
2321 6e256c93 bellard
        gen_goto_tb(s, 0, next_eip);
2322 14ce26e7 bellard
2323 14ce26e7 bellard
        gen_set_label(l1);
2324 6e256c93 bellard
        gen_goto_tb(s, 1, val);
2325 2c0262af bellard
        s->is_jmp = 3;
2326 2c0262af bellard
    } else {
2327 14ce26e7 bellard
2328 14ce26e7 bellard
        l1 = gen_new_label();
2329 14ce26e7 bellard
        l2 = gen_new_label();
2330 8e1c85e3 bellard
        gen_jcc1(s, cc_op, b, l1);
2331 8e1c85e3 bellard
2332 14ce26e7 bellard
        gen_jmp_im(next_eip);
2333 8e1c85e3 bellard
        tcg_gen_br(l2);
2334 8e1c85e3 bellard
2335 14ce26e7 bellard
        gen_set_label(l1);
2336 14ce26e7 bellard
        gen_jmp_im(val);
2337 14ce26e7 bellard
        gen_set_label(l2);
2338 2c0262af bellard
        gen_eob(s);
2339 2c0262af bellard
    }
2340 2c0262af bellard
}
2341 2c0262af bellard
2342 2c0262af bellard
static void gen_setcc(DisasContext *s, int b)
2343 2c0262af bellard
{
2344 8e1c85e3 bellard
    int inv, jcc_op, l1;
2345 1e4840bf bellard
    TCGv t0;
2346 14ce26e7 bellard
2347 8e1c85e3 bellard
    if (is_fast_jcc_case(s, b)) {
2348 8e1c85e3 bellard
        /* nominal case: we use a jump */
2349 1e4840bf bellard
        /* XXX: make it faster by adding new instructions in TCG */
2350 a7812ae4 pbrook
        t0 = tcg_temp_local_new();
2351 1e4840bf bellard
        tcg_gen_movi_tl(t0, 0);
2352 8e1c85e3 bellard
        l1 = gen_new_label();
2353 8e1c85e3 bellard
        gen_jcc1(s, s->cc_op, b ^ 1, l1);
2354 1e4840bf bellard
        tcg_gen_movi_tl(t0, 1);
2355 8e1c85e3 bellard
        gen_set_label(l1);
2356 1e4840bf bellard
        tcg_gen_mov_tl(cpu_T[0], t0);
2357 1e4840bf bellard
        tcg_temp_free(t0);
2358 8e1c85e3 bellard
    } else {
2359 8e1c85e3 bellard
        /* slow case: it is more efficient not to generate a jump,
2360 8e1c85e3 bellard
           although it is questionnable whether this optimization is
2361 8e1c85e3 bellard
           worth to */
2362 8e1c85e3 bellard
        inv = b & 1;
2363 8e1c85e3 bellard
        jcc_op = (b >> 1) & 7;
2364 1e4840bf bellard
        gen_setcc_slow_T0(s, jcc_op);
2365 8e1c85e3 bellard
        if (inv) {
2366 8e1c85e3 bellard
            tcg_gen_xori_tl(cpu_T[0], cpu_T[0], 1);
2367 8e1c85e3 bellard
        }
2368 2c0262af bellard
    }
2369 2c0262af bellard
}
2370 2c0262af bellard
2371 3bd7da9e bellard
static inline void gen_op_movl_T0_seg(int seg_reg)
2372 3bd7da9e bellard
{
2373 3bd7da9e bellard
    tcg_gen_ld32u_tl(cpu_T[0], cpu_env, 
2374 3bd7da9e bellard
                     offsetof(CPUX86State,segs[seg_reg].selector));
2375 3bd7da9e bellard
}
2376 3bd7da9e bellard
2377 3bd7da9e bellard
static inline void gen_op_movl_seg_T0_vm(int seg_reg)
2378 3bd7da9e bellard
{
2379 3bd7da9e bellard
    tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xffff);
2380 3bd7da9e bellard
    tcg_gen_st32_tl(cpu_T[0], cpu_env, 
2381 3bd7da9e bellard
                    offsetof(CPUX86State,segs[seg_reg].selector));
2382 3bd7da9e bellard
    tcg_gen_shli_tl(cpu_T[0], cpu_T[0], 4);
2383 3bd7da9e bellard
    tcg_gen_st_tl(cpu_T[0], cpu_env, 
2384 3bd7da9e bellard
                  offsetof(CPUX86State,segs[seg_reg].base));
2385 3bd7da9e bellard
}
2386 3bd7da9e bellard
2387 2c0262af bellard
/* move T0 to seg_reg and compute if the CPU state may change. Never
2388 2c0262af bellard
   call this function with seg_reg == R_CS */
2389 14ce26e7 bellard
static void gen_movl_seg_T0(DisasContext *s, int seg_reg, target_ulong cur_eip)
2390 2c0262af bellard
{
2391 3415a4dd bellard
    if (s->pe && !s->vm86) {
2392 3415a4dd bellard
        /* XXX: optimize by finding processor state dynamically */
2393 3415a4dd bellard
        if (s->cc_op != CC_OP_DYNAMIC)
2394 3415a4dd bellard
            gen_op_set_cc_op(s->cc_op);
2395 14ce26e7 bellard
        gen_jmp_im(cur_eip);
2396 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
2397 a7812ae4 pbrook
        gen_helper_load_seg(tcg_const_i32(seg_reg), cpu_tmp2_i32);
2398 dc196a57 bellard
        /* abort translation because the addseg value may change or
2399 dc196a57 bellard
           because ss32 may change. For R_SS, translation must always
2400 dc196a57 bellard
           stop as a special handling must be done to disable hardware
2401 dc196a57 bellard
           interrupts for the next instruction */
2402 dc196a57 bellard
        if (seg_reg == R_SS || (s->code32 && seg_reg < R_FS))
2403 dc196a57 bellard
            s->is_jmp = 3;
2404 3415a4dd bellard
    } else {
2405 3bd7da9e bellard
        gen_op_movl_seg_T0_vm(seg_reg);
2406 dc196a57 bellard
        if (seg_reg == R_SS)
2407 dc196a57 bellard
            s->is_jmp = 3;
2408 3415a4dd bellard
    }
2409 2c0262af bellard
}
2410 2c0262af bellard
2411 0573fbfc ths
static inline int svm_is_rep(int prefixes)
2412 0573fbfc ths
{
2413 0573fbfc ths
    return ((prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) ? 8 : 0);
2414 0573fbfc ths
}
2415 0573fbfc ths
2416 872929aa bellard
static inline void
2417 0573fbfc ths
gen_svm_check_intercept_param(DisasContext *s, target_ulong pc_start,
2418 b8b6a50b bellard
                              uint32_t type, uint64_t param)
2419 0573fbfc ths
{
2420 872929aa bellard
    /* no SVM activated; fast case */
2421 872929aa bellard
    if (likely(!(s->flags & HF_SVMI_MASK)))
2422 872929aa bellard
        return;
2423 872929aa bellard
    if (s->cc_op != CC_OP_DYNAMIC)
2424 872929aa bellard
        gen_op_set_cc_op(s->cc_op);
2425 872929aa bellard
    gen_jmp_im(pc_start - s->cs_base);
2426 a7812ae4 pbrook
    gen_helper_svm_check_intercept_param(tcg_const_i32(type),
2427 a7812ae4 pbrook
                                         tcg_const_i64(param));
2428 0573fbfc ths
}
2429 0573fbfc ths
2430 872929aa bellard
static inline void
2431 0573fbfc ths
gen_svm_check_intercept(DisasContext *s, target_ulong pc_start, uint64_t type)
2432 0573fbfc ths
{
2433 872929aa bellard
    gen_svm_check_intercept_param(s, pc_start, type, 0);
2434 0573fbfc ths
}
2435 0573fbfc ths
2436 4f31916f bellard
static inline void gen_stack_update(DisasContext *s, int addend)
2437 4f31916f bellard
{
2438 14ce26e7 bellard
#ifdef TARGET_X86_64
2439 14ce26e7 bellard
    if (CODE64(s)) {
2440 6e0d8677 bellard
        gen_op_add_reg_im(2, R_ESP, addend);
2441 14ce26e7 bellard
    } else
2442 14ce26e7 bellard
#endif
2443 4f31916f bellard
    if (s->ss32) {
2444 6e0d8677 bellard
        gen_op_add_reg_im(1, R_ESP, addend);
2445 4f31916f bellard
    } else {
2446 6e0d8677 bellard
        gen_op_add_reg_im(0, R_ESP, addend);
2447 4f31916f bellard
    }
2448 4f31916f bellard
}
2449 4f31916f bellard
2450 2c0262af bellard
/* generate a push. It depends on ss32, addseg and dflag */
2451 2c0262af bellard
static void gen_push_T0(DisasContext *s)
2452 2c0262af bellard
{
2453 14ce26e7 bellard
#ifdef TARGET_X86_64
2454 14ce26e7 bellard
    if (CODE64(s)) {
2455 57fec1fe bellard
        gen_op_movq_A0_reg(R_ESP);
2456 8f091a59 bellard
        if (s->dflag) {
2457 57fec1fe bellard
            gen_op_addq_A0_im(-8);
2458 57fec1fe bellard
            gen_op_st_T0_A0(OT_QUAD + s->mem_index);
2459 8f091a59 bellard
        } else {
2460 57fec1fe bellard
            gen_op_addq_A0_im(-2);
2461 57fec1fe bellard
            gen_op_st_T0_A0(OT_WORD + s->mem_index);
2462 8f091a59 bellard
        }
2463 57fec1fe bellard
        gen_op_mov_reg_A0(2, R_ESP);
2464 5fafdf24 ths
    } else
2465 14ce26e7 bellard
#endif
2466 14ce26e7 bellard
    {
2467 57fec1fe bellard
        gen_op_movl_A0_reg(R_ESP);
2468 14ce26e7 bellard
        if (!s->dflag)
2469 57fec1fe bellard
            gen_op_addl_A0_im(-2);
2470 14ce26e7 bellard
        else
2471 57fec1fe bellard
            gen_op_addl_A0_im(-4);
2472 14ce26e7 bellard
        if (s->ss32) {
2473 14ce26e7 bellard
            if (s->addseg) {
2474 bbf662ee bellard
                tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2475 57fec1fe bellard
                gen_op_addl_A0_seg(R_SS);
2476 14ce26e7 bellard
            }
2477 14ce26e7 bellard
        } else {
2478 14ce26e7 bellard
            gen_op_andl_A0_ffff();
2479 bbf662ee bellard
            tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2480 57fec1fe bellard
            gen_op_addl_A0_seg(R_SS);
2481 2c0262af bellard
        }
2482 57fec1fe bellard
        gen_op_st_T0_A0(s->dflag + 1 + s->mem_index);
2483 14ce26e7 bellard
        if (s->ss32 && !s->addseg)
2484 57fec1fe bellard
            gen_op_mov_reg_A0(1, R_ESP);
2485 14ce26e7 bellard
        else
2486 57fec1fe bellard
            gen_op_mov_reg_T1(s->ss32 + 1, R_ESP);
2487 2c0262af bellard
    }
2488 2c0262af bellard
}
2489 2c0262af bellard
2490 4f31916f bellard
/* generate a push. It depends on ss32, addseg and dflag */
2491 4f31916f bellard
/* slower version for T1, only used for call Ev */
2492 4f31916f bellard
static void gen_push_T1(DisasContext *s)
2493 2c0262af bellard
{
2494 14ce26e7 bellard
#ifdef TARGET_X86_64
2495 14ce26e7 bellard
    if (CODE64(s)) {
2496 57fec1fe bellard
        gen_op_movq_A0_reg(R_ESP);
2497 8f091a59 bellard
        if (s->dflag) {
2498 57fec1fe bellard
            gen_op_addq_A0_im(-8);
2499 57fec1fe bellard
            gen_op_st_T1_A0(OT_QUAD + s->mem_index);
2500 8f091a59 bellard
        } else {
2501 57fec1fe bellard
            gen_op_addq_A0_im(-2);
2502 57fec1fe bellard
            gen_op_st_T0_A0(OT_WORD + s->mem_index);
2503 8f091a59 bellard
        }
2504 57fec1fe bellard
        gen_op_mov_reg_A0(2, R_ESP);
2505 5fafdf24 ths
    } else
2506 14ce26e7 bellard
#endif
2507 14ce26e7 bellard
    {
2508 57fec1fe bellard
        gen_op_movl_A0_reg(R_ESP);
2509 14ce26e7 bellard
        if (!s->dflag)
2510 57fec1fe bellard
            gen_op_addl_A0_im(-2);
2511 14ce26e7 bellard
        else
2512 57fec1fe bellard
            gen_op_addl_A0_im(-4);
2513 14ce26e7 bellard
        if (s->ss32) {
2514 14ce26e7 bellard
            if (s->addseg) {
2515 57fec1fe bellard
                gen_op_addl_A0_seg(R_SS);
2516 14ce26e7 bellard
            }
2517 14ce26e7 bellard
        } else {
2518 14ce26e7 bellard
            gen_op_andl_A0_ffff();
2519 57fec1fe bellard
            gen_op_addl_A0_seg(R_SS);
2520 2c0262af bellard
        }
2521 57fec1fe bellard
        gen_op_st_T1_A0(s->dflag + 1 + s->mem_index);
2522 3b46e624 ths
2523 14ce26e7 bellard
        if (s->ss32 && !s->addseg)
2524 57fec1fe bellard
            gen_op_mov_reg_A0(1, R_ESP);
2525 14ce26e7 bellard
        else
2526 14ce26e7 bellard
            gen_stack_update(s, (-2) << s->dflag);
2527 2c0262af bellard
    }
2528 2c0262af bellard
}
2529 2c0262af bellard
2530 4f31916f bellard
/* two step pop is necessary for precise exceptions */
2531 4f31916f bellard
static void gen_pop_T0(DisasContext *s)
2532 2c0262af bellard
{
2533 14ce26e7 bellard
#ifdef TARGET_X86_64
2534 14ce26e7 bellard
    if (CODE64(s)) {
2535 57fec1fe bellard
        gen_op_movq_A0_reg(R_ESP);
2536 57fec1fe bellard
        gen_op_ld_T0_A0((s->dflag ? OT_QUAD : OT_WORD) + s->mem_index);
2537 5fafdf24 ths
    } else
2538 14ce26e7 bellard
#endif
2539 14ce26e7 bellard
    {
2540 57fec1fe bellard
        gen_op_movl_A0_reg(R_ESP);
2541 14ce26e7 bellard
        if (s->ss32) {
2542 14ce26e7 bellard
            if (s->addseg)
2543 57fec1fe bellard
                gen_op_addl_A0_seg(R_SS);
2544 14ce26e7 bellard
        } else {
2545 14ce26e7 bellard
            gen_op_andl_A0_ffff();
2546 57fec1fe bellard
            gen_op_addl_A0_seg(R_SS);
2547 14ce26e7 bellard
        }
2548 57fec1fe bellard
        gen_op_ld_T0_A0(s->dflag + 1 + s->mem_index);
2549 2c0262af bellard
    }
2550 2c0262af bellard
}
2551 2c0262af bellard
2552 2c0262af bellard
static void gen_pop_update(DisasContext *s)
2553 2c0262af bellard
{
2554 14ce26e7 bellard
#ifdef TARGET_X86_64
2555 8f091a59 bellard
    if (CODE64(s) && s->dflag) {
2556 14ce26e7 bellard
        gen_stack_update(s, 8);
2557 14ce26e7 bellard
    } else
2558 14ce26e7 bellard
#endif
2559 14ce26e7 bellard
    {
2560 14ce26e7 bellard
        gen_stack_update(s, 2 << s->dflag);
2561 14ce26e7 bellard
    }
2562 2c0262af bellard
}
2563 2c0262af bellard
2564 2c0262af bellard
static void gen_stack_A0(DisasContext *s)
2565 2c0262af bellard
{
2566 57fec1fe bellard
    gen_op_movl_A0_reg(R_ESP);
2567 2c0262af bellard
    if (!s->ss32)
2568 2c0262af bellard
        gen_op_andl_A0_ffff();
2569 bbf662ee bellard
    tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2570 2c0262af bellard
    if (s->addseg)
2571 57fec1fe bellard
        gen_op_addl_A0_seg(R_SS);
2572 2c0262af bellard
}
2573 2c0262af bellard
2574 2c0262af bellard
/* NOTE: wrap around in 16 bit not fully handled */
2575 2c0262af bellard
static void gen_pusha(DisasContext *s)
2576 2c0262af bellard
{
2577 2c0262af bellard
    int i;
2578 57fec1fe bellard
    gen_op_movl_A0_reg(R_ESP);
2579 2c0262af bellard
    gen_op_addl_A0_im(-16 <<  s->dflag);
2580 2c0262af bellard
    if (!s->ss32)
2581 2c0262af bellard
        gen_op_andl_A0_ffff();
2582 bbf662ee bellard
    tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2583 2c0262af bellard
    if (s->addseg)
2584 57fec1fe bellard
        gen_op_addl_A0_seg(R_SS);
2585 2c0262af bellard
    for(i = 0;i < 8; i++) {
2586 57fec1fe bellard
        gen_op_mov_TN_reg(OT_LONG, 0, 7 - i);
2587 57fec1fe bellard
        gen_op_st_T0_A0(OT_WORD + s->dflag + s->mem_index);
2588 2c0262af bellard
        gen_op_addl_A0_im(2 <<  s->dflag);
2589 2c0262af bellard
    }
2590 57fec1fe bellard
    gen_op_mov_reg_T1(OT_WORD + s->ss32, R_ESP);
2591 2c0262af bellard
}
2592 2c0262af bellard
2593 2c0262af bellard
/* NOTE: wrap around in 16 bit not fully handled */
2594 2c0262af bellard
static void gen_popa(DisasContext *s)
2595 2c0262af bellard
{
2596 2c0262af bellard
    int i;
2597 57fec1fe bellard
    gen_op_movl_A0_reg(R_ESP);
2598 2c0262af bellard
    if (!s->ss32)
2599 2c0262af bellard
        gen_op_andl_A0_ffff();
2600 bbf662ee bellard
    tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2601 bbf662ee bellard
    tcg_gen_addi_tl(cpu_T[1], cpu_T[1], 16 <<  s->dflag);
2602 2c0262af bellard
    if (s->addseg)
2603 57fec1fe bellard
        gen_op_addl_A0_seg(R_SS);
2604 2c0262af bellard
    for(i = 0;i < 8; i++) {
2605 2c0262af bellard
        /* ESP is not reloaded */
2606 2c0262af bellard
        if (i != 3) {
2607 57fec1fe bellard
            gen_op_ld_T0_A0(OT_WORD + s->dflag + s->mem_index);
2608 57fec1fe bellard
            gen_op_mov_reg_T0(OT_WORD + s->dflag, 7 - i);
2609 2c0262af bellard
        }
2610 2c0262af bellard
        gen_op_addl_A0_im(2 <<  s->dflag);
2611 2c0262af bellard
    }
2612 57fec1fe bellard
    gen_op_mov_reg_T1(OT_WORD + s->ss32, R_ESP);
2613 2c0262af bellard
}
2614 2c0262af bellard
2615 2c0262af bellard
static void gen_enter(DisasContext *s, int esp_addend, int level)
2616 2c0262af bellard
{
2617 61a8c4ec bellard
    int ot, opsize;
2618 2c0262af bellard
2619 2c0262af bellard
    level &= 0x1f;
2620 8f091a59 bellard
#ifdef TARGET_X86_64
2621 8f091a59 bellard
    if (CODE64(s)) {
2622 8f091a59 bellard
        ot = s->dflag ? OT_QUAD : OT_WORD;
2623 8f091a59 bellard
        opsize = 1 << ot;
2624 3b46e624 ths
2625 57fec1fe bellard
        gen_op_movl_A0_reg(R_ESP);
2626 8f091a59 bellard
        gen_op_addq_A0_im(-opsize);
2627 bbf662ee bellard
        tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2628 8f091a59 bellard
2629 8f091a59 bellard
        /* push bp */
2630 57fec1fe bellard
        gen_op_mov_TN_reg(OT_LONG, 0, R_EBP);
2631 57fec1fe bellard
        gen_op_st_T0_A0(ot + s->mem_index);
2632 8f091a59 bellard
        if (level) {
2633 b5b38f61 bellard
            /* XXX: must save state */
2634 a7812ae4 pbrook
            gen_helper_enter64_level(tcg_const_i32(level),
2635 a7812ae4 pbrook
                                     tcg_const_i32((ot == OT_QUAD)),
2636 a7812ae4 pbrook
                                     cpu_T[1]);
2637 8f091a59 bellard
        }
2638 57fec1fe bellard
        gen_op_mov_reg_T1(ot, R_EBP);
2639 bbf662ee bellard
        tcg_gen_addi_tl(cpu_T[1], cpu_T[1], -esp_addend + (-opsize * level));
2640 57fec1fe bellard
        gen_op_mov_reg_T1(OT_QUAD, R_ESP);
2641 5fafdf24 ths
    } else
2642 8f091a59 bellard
#endif
2643 8f091a59 bellard
    {
2644 8f091a59 bellard
        ot = s->dflag + OT_WORD;
2645 8f091a59 bellard
        opsize = 2 << s->dflag;
2646 3b46e624 ths
2647 57fec1fe bellard
        gen_op_movl_A0_reg(R_ESP);
2648 8f091a59 bellard
        gen_op_addl_A0_im(-opsize);
2649 8f091a59 bellard
        if (!s->ss32)
2650 8f091a59 bellard
            gen_op_andl_A0_ffff();
2651 bbf662ee bellard
        tcg_gen_mov_tl(cpu_T[1], cpu_A0);
2652 8f091a59 bellard
        if (s->addseg)
2653 57fec1fe bellard
            gen_op_addl_A0_seg(R_SS);
2654 8f091a59 bellard
        /* push bp */
2655 57fec1fe bellard
        gen_op_mov_TN_reg(OT_LONG, 0, R_EBP);
2656 57fec1fe bellard
        gen_op_st_T0_A0(ot + s->mem_index);
2657 8f091a59 bellard
        if (level) {
2658 b5b38f61 bellard
            /* XXX: must save state */
2659 a7812ae4 pbrook
            gen_helper_enter_level(tcg_const_i32(level),
2660 a7812ae4 pbrook
                                   tcg_const_i32(s->dflag),
2661 a7812ae4 pbrook
                                   cpu_T[1]);
2662 8f091a59 bellard
        }
2663 57fec1fe bellard
        gen_op_mov_reg_T1(ot, R_EBP);
2664 bbf662ee bellard
        tcg_gen_addi_tl(cpu_T[1], cpu_T[1], -esp_addend + (-opsize * level));
2665 57fec1fe bellard
        gen_op_mov_reg_T1(OT_WORD + s->ss32, R_ESP);
2666 2c0262af bellard
    }
2667 2c0262af bellard
}
2668 2c0262af bellard
2669 14ce26e7 bellard
static void gen_exception(DisasContext *s, int trapno, target_ulong cur_eip)
2670 2c0262af bellard
{
2671 2c0262af bellard
    if (s->cc_op != CC_OP_DYNAMIC)
2672 2c0262af bellard
        gen_op_set_cc_op(s->cc_op);
2673 14ce26e7 bellard
    gen_jmp_im(cur_eip);
2674 a7812ae4 pbrook
    gen_helper_raise_exception(tcg_const_i32(trapno));
2675 2c0262af bellard
    s->is_jmp = 3;
2676 2c0262af bellard
}
2677 2c0262af bellard
2678 2c0262af bellard
/* an interrupt is different from an exception because of the
2679 7f75ffd3 blueswir1
   privilege checks */
2680 5fafdf24 ths
static void gen_interrupt(DisasContext *s, int intno,
2681 14ce26e7 bellard
                          target_ulong cur_eip, target_ulong next_eip)
2682 2c0262af bellard
{
2683 2c0262af bellard
    if (s->cc_op != CC_OP_DYNAMIC)
2684 2c0262af bellard
        gen_op_set_cc_op(s->cc_op);
2685 14ce26e7 bellard
    gen_jmp_im(cur_eip);
2686 a7812ae4 pbrook
    gen_helper_raise_interrupt(tcg_const_i32(intno), 
2687 a7812ae4 pbrook
                               tcg_const_i32(next_eip - cur_eip));
2688 2c0262af bellard
    s->is_jmp = 3;
2689 2c0262af bellard
}
2690 2c0262af bellard
2691 14ce26e7 bellard
static void gen_debug(DisasContext *s, target_ulong cur_eip)
2692 2c0262af bellard
{
2693 2c0262af bellard
    if (s->cc_op != CC_OP_DYNAMIC)
2694 2c0262af bellard
        gen_op_set_cc_op(s->cc_op);
2695 14ce26e7 bellard
    gen_jmp_im(cur_eip);
2696 a7812ae4 pbrook
    gen_helper_debug();
2697 2c0262af bellard
    s->is_jmp = 3;
2698 2c0262af bellard
}
2699 2c0262af bellard
2700 2c0262af bellard
/* generate a generic end of block. Trace exception is also generated
2701 2c0262af bellard
   if needed */
2702 2c0262af bellard
static void gen_eob(DisasContext *s)
2703 2c0262af bellard
{
2704 2c0262af bellard
    if (s->cc_op != CC_OP_DYNAMIC)
2705 2c0262af bellard
        gen_op_set_cc_op(s->cc_op);
2706 a2cc3b24 bellard
    if (s->tb->flags & HF_INHIBIT_IRQ_MASK) {
2707 a7812ae4 pbrook
        gen_helper_reset_inhibit_irq();
2708 a2cc3b24 bellard
    }
2709 a2397807 Jan Kiszka
    if (s->tb->flags & HF_RF_MASK) {
2710 a2397807 Jan Kiszka
        gen_helper_reset_rf();
2711 a2397807 Jan Kiszka
    }
2712 34865134 bellard
    if (s->singlestep_enabled) {
2713 a7812ae4 pbrook
        gen_helper_debug();
2714 34865134 bellard
    } else if (s->tf) {
2715 a7812ae4 pbrook
        gen_helper_single_step();
2716 2c0262af bellard
    } else {
2717 57fec1fe bellard
        tcg_gen_exit_tb(0);
2718 2c0262af bellard
    }
2719 2c0262af bellard
    s->is_jmp = 3;
2720 2c0262af bellard
}
2721 2c0262af bellard
2722 2c0262af bellard
/* generate a jump to eip. No segment change must happen before as a
2723 2c0262af bellard
   direct call to the next block may occur */
2724 14ce26e7 bellard
static void gen_jmp_tb(DisasContext *s, target_ulong eip, int tb_num)
2725 2c0262af bellard
{
2726 2c0262af bellard
    if (s->jmp_opt) {
2727 6e256c93 bellard
        if (s->cc_op != CC_OP_DYNAMIC) {
2728 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
2729 6e256c93 bellard
            s->cc_op = CC_OP_DYNAMIC;
2730 6e256c93 bellard
        }
2731 6e256c93 bellard
        gen_goto_tb(s, tb_num, eip);
2732 2c0262af bellard
        s->is_jmp = 3;
2733 2c0262af bellard
    } else {
2734 14ce26e7 bellard
        gen_jmp_im(eip);
2735 2c0262af bellard
        gen_eob(s);
2736 2c0262af bellard
    }
2737 2c0262af bellard
}
2738 2c0262af bellard
2739 14ce26e7 bellard
static void gen_jmp(DisasContext *s, target_ulong eip)
2740 14ce26e7 bellard
{
2741 14ce26e7 bellard
    gen_jmp_tb(s, eip, 0);
2742 14ce26e7 bellard
}
2743 14ce26e7 bellard
2744 8686c490 bellard
static inline void gen_ldq_env_A0(int idx, int offset)
2745 8686c490 bellard
{
2746 8686c490 bellard
    int mem_index = (idx >> 2) - 1;
2747 b6abf97d bellard
    tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, mem_index);
2748 b6abf97d bellard
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, offset);
2749 8686c490 bellard
}
2750 664e0f19 bellard
2751 8686c490 bellard
static inline void gen_stq_env_A0(int idx, int offset)
2752 8686c490 bellard
{
2753 8686c490 bellard
    int mem_index = (idx >> 2) - 1;
2754 b6abf97d bellard
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, offset);
2755 b6abf97d bellard
    tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, mem_index);
2756 8686c490 bellard
}
2757 664e0f19 bellard
2758 8686c490 bellard
static inline void gen_ldo_env_A0(int idx, int offset)
2759 8686c490 bellard
{
2760 8686c490 bellard
    int mem_index = (idx >> 2) - 1;
2761 b6abf97d bellard
    tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, mem_index);
2762 b6abf97d bellard
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(0)));
2763 8686c490 bellard
    tcg_gen_addi_tl(cpu_tmp0, cpu_A0, 8);
2764 b6abf97d bellard
    tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_tmp0, mem_index);
2765 b6abf97d bellard
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(1)));
2766 8686c490 bellard
}
2767 14ce26e7 bellard
2768 8686c490 bellard
static inline void gen_sto_env_A0(int idx, int offset)
2769 8686c490 bellard
{
2770 8686c490 bellard
    int mem_index = (idx >> 2) - 1;
2771 b6abf97d bellard
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(0)));
2772 b6abf97d bellard
    tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, mem_index);
2773 8686c490 bellard
    tcg_gen_addi_tl(cpu_tmp0, cpu_A0, 8);
2774 b6abf97d bellard
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(1)));
2775 b6abf97d bellard
    tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_tmp0, mem_index);
2776 8686c490 bellard
}
2777 14ce26e7 bellard
2778 5af45186 bellard
static inline void gen_op_movo(int d_offset, int s_offset)
2779 5af45186 bellard
{
2780 b6abf97d bellard
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, s_offset);
2781 b6abf97d bellard
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset);
2782 b6abf97d bellard
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, s_offset + 8);
2783 b6abf97d bellard
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset + 8);
2784 5af45186 bellard
}
2785 5af45186 bellard
2786 5af45186 bellard
static inline void gen_op_movq(int d_offset, int s_offset)
2787 5af45186 bellard
{
2788 b6abf97d bellard
    tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, s_offset);
2789 b6abf97d bellard
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset);
2790 5af45186 bellard
}
2791 5af45186 bellard
2792 5af45186 bellard
static inline void gen_op_movl(int d_offset, int s_offset)
2793 5af45186 bellard
{
2794 b6abf97d bellard
    tcg_gen_ld_i32(cpu_tmp2_i32, cpu_env, s_offset);
2795 b6abf97d bellard
    tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, d_offset);
2796 5af45186 bellard
}
2797 5af45186 bellard
2798 5af45186 bellard
static inline void gen_op_movq_env_0(int d_offset)
2799 5af45186 bellard
{
2800 b6abf97d bellard
    tcg_gen_movi_i64(cpu_tmp1_i64, 0);
2801 b6abf97d bellard
    tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset);
2802 5af45186 bellard
}
2803 664e0f19 bellard
2804 5af45186 bellard
#define SSE_SPECIAL ((void *)1)
2805 5af45186 bellard
#define SSE_DUMMY ((void *)2)
2806 664e0f19 bellard
2807 a7812ae4 pbrook
#define MMX_OP2(x) { gen_helper_ ## x ## _mmx, gen_helper_ ## x ## _xmm }
2808 a7812ae4 pbrook
#define SSE_FOP(x) { gen_helper_ ## x ## ps, gen_helper_ ## x ## pd, \
2809 a7812ae4 pbrook
                     gen_helper_ ## x ## ss, gen_helper_ ## x ## sd, }
2810 5af45186 bellard
2811 5af45186 bellard
static void *sse_op_table1[256][4] = {
2812 a35f3ec7 aurel32
    /* 3DNow! extensions */
2813 a35f3ec7 aurel32
    [0x0e] = { SSE_DUMMY }, /* femms */
2814 a35f3ec7 aurel32
    [0x0f] = { SSE_DUMMY }, /* pf... */
2815 664e0f19 bellard
    /* pure SSE operations */
2816 664e0f19 bellard
    [0x10] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movups, movupd, movss, movsd */
2817 664e0f19 bellard
    [0x11] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movups, movupd, movss, movsd */
2818 465e9838 bellard
    [0x12] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movlps, movlpd, movsldup, movddup */
2819 664e0f19 bellard
    [0x13] = { SSE_SPECIAL, SSE_SPECIAL },  /* movlps, movlpd */
2820 a7812ae4 pbrook
    [0x14] = { gen_helper_punpckldq_xmm, gen_helper_punpcklqdq_xmm },
2821 a7812ae4 pbrook
    [0x15] = { gen_helper_punpckhdq_xmm, gen_helper_punpckhqdq_xmm },
2822 664e0f19 bellard
    [0x16] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL },  /* movhps, movhpd, movshdup */
2823 664e0f19 bellard
    [0x17] = { SSE_SPECIAL, SSE_SPECIAL },  /* movhps, movhpd */
2824 664e0f19 bellard
2825 664e0f19 bellard
    [0x28] = { SSE_SPECIAL, SSE_SPECIAL },  /* movaps, movapd */
2826 664e0f19 bellard
    [0x29] = { SSE_SPECIAL, SSE_SPECIAL },  /* movaps, movapd */
2827 664e0f19 bellard
    [0x2a] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* cvtpi2ps, cvtpi2pd, cvtsi2ss, cvtsi2sd */
2828 d9f4bb27 Andre Przywara
    [0x2b] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movntps, movntpd, movntss, movntsd */
2829 664e0f19 bellard
    [0x2c] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* cvttps2pi, cvttpd2pi, cvttsd2si, cvttss2si */
2830 664e0f19 bellard
    [0x2d] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* cvtps2pi, cvtpd2pi, cvtsd2si, cvtss2si */
2831 a7812ae4 pbrook
    [0x2e] = { gen_helper_ucomiss, gen_helper_ucomisd },
2832 a7812ae4 pbrook
    [0x2f] = { gen_helper_comiss, gen_helper_comisd },
2833 664e0f19 bellard
    [0x50] = { SSE_SPECIAL, SSE_SPECIAL }, /* movmskps, movmskpd */
2834 664e0f19 bellard
    [0x51] = SSE_FOP(sqrt),
2835 a7812ae4 pbrook
    [0x52] = { gen_helper_rsqrtps, NULL, gen_helper_rsqrtss, NULL },
2836 a7812ae4 pbrook
    [0x53] = { gen_helper_rcpps, NULL, gen_helper_rcpss, NULL },
2837 a7812ae4 pbrook
    [0x54] = { gen_helper_pand_xmm, gen_helper_pand_xmm }, /* andps, andpd */
2838 a7812ae4 pbrook
    [0x55] = { gen_helper_pandn_xmm, gen_helper_pandn_xmm }, /* andnps, andnpd */
2839 a7812ae4 pbrook
    [0x56] = { gen_helper_por_xmm, gen_helper_por_xmm }, /* orps, orpd */
2840 a7812ae4 pbrook
    [0x57] = { gen_helper_pxor_xmm, gen_helper_pxor_xmm }, /* xorps, xorpd */
2841 664e0f19 bellard
    [0x58] = SSE_FOP(add),
2842 664e0f19 bellard
    [0x59] = SSE_FOP(mul),
2843 a7812ae4 pbrook
    [0x5a] = { gen_helper_cvtps2pd, gen_helper_cvtpd2ps,
2844 a7812ae4 pbrook
               gen_helper_cvtss2sd, gen_helper_cvtsd2ss },
2845 a7812ae4 pbrook
    [0x5b] = { gen_helper_cvtdq2ps, gen_helper_cvtps2dq, gen_helper_cvttps2dq },
2846 664e0f19 bellard
    [0x5c] = SSE_FOP(sub),
2847 664e0f19 bellard
    [0x5d] = SSE_FOP(min),
2848 664e0f19 bellard
    [0x5e] = SSE_FOP(div),
2849 664e0f19 bellard
    [0x5f] = SSE_FOP(max),
2850 664e0f19 bellard
2851 664e0f19 bellard
    [0xc2] = SSE_FOP(cmpeq),
2852 a7812ae4 pbrook
    [0xc6] = { gen_helper_shufps, gen_helper_shufpd },
2853 664e0f19 bellard
2854 222a3336 balrog
    [0x38] = { SSE_SPECIAL, SSE_SPECIAL, NULL, SSE_SPECIAL }, /* SSSE3/SSE4 */
2855 222a3336 balrog
    [0x3a] = { SSE_SPECIAL, SSE_SPECIAL }, /* SSSE3/SSE4 */
2856 4242b1bd balrog
2857 664e0f19 bellard
    /* MMX ops and their SSE extensions */
2858 664e0f19 bellard
    [0x60] = MMX_OP2(punpcklbw),
2859 664e0f19 bellard
    [0x61] = MMX_OP2(punpcklwd),
2860 664e0f19 bellard
    [0x62] = MMX_OP2(punpckldq),
2861 664e0f19 bellard
    [0x63] = MMX_OP2(packsswb),
2862 664e0f19 bellard
    [0x64] = MMX_OP2(pcmpgtb),
2863 664e0f19 bellard
    [0x65] = MMX_OP2(pcmpgtw),
2864 664e0f19 bellard
    [0x66] = MMX_OP2(pcmpgtl),
2865 664e0f19 bellard
    [0x67] = MMX_OP2(packuswb),
2866 664e0f19 bellard
    [0x68] = MMX_OP2(punpckhbw),
2867 664e0f19 bellard
    [0x69] = MMX_OP2(punpckhwd),
2868 664e0f19 bellard
    [0x6a] = MMX_OP2(punpckhdq),
2869 664e0f19 bellard
    [0x6b] = MMX_OP2(packssdw),
2870 a7812ae4 pbrook
    [0x6c] = { NULL, gen_helper_punpcklqdq_xmm },
2871 a7812ae4 pbrook
    [0x6d] = { NULL, gen_helper_punpckhqdq_xmm },
2872 664e0f19 bellard
    [0x6e] = { SSE_SPECIAL, SSE_SPECIAL }, /* movd mm, ea */
2873 664e0f19 bellard
    [0x6f] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movq, movdqa, , movqdu */
2874 a7812ae4 pbrook
    [0x70] = { gen_helper_pshufw_mmx,
2875 a7812ae4 pbrook
               gen_helper_pshufd_xmm,
2876 a7812ae4 pbrook
               gen_helper_pshufhw_xmm,
2877 a7812ae4 pbrook
               gen_helper_pshuflw_xmm },
2878 664e0f19 bellard
    [0x71] = { SSE_SPECIAL, SSE_SPECIAL }, /* shiftw */
2879 664e0f19 bellard
    [0x72] = { SSE_SPECIAL, SSE_SPECIAL }, /* shiftd */
2880 664e0f19 bellard
    [0x73] = { SSE_SPECIAL, SSE_SPECIAL }, /* shiftq */
2881 664e0f19 bellard
    [0x74] = MMX_OP2(pcmpeqb),
2882 664e0f19 bellard
    [0x75] = MMX_OP2(pcmpeqw),
2883 664e0f19 bellard
    [0x76] = MMX_OP2(pcmpeql),
2884 a35f3ec7 aurel32
    [0x77] = { SSE_DUMMY }, /* emms */
2885 d9f4bb27 Andre Przywara
    [0x78] = { NULL, SSE_SPECIAL, NULL, SSE_SPECIAL }, /* extrq_i, insertq_i */
2886 d9f4bb27 Andre Przywara
    [0x79] = { NULL, gen_helper_extrq_r, NULL, gen_helper_insertq_r },
2887 a7812ae4 pbrook
    [0x7c] = { NULL, gen_helper_haddpd, NULL, gen_helper_haddps },
2888 a7812ae4 pbrook
    [0x7d] = { NULL, gen_helper_hsubpd, NULL, gen_helper_hsubps },
2889 664e0f19 bellard
    [0x7e] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movd, movd, , movq */
2890 664e0f19 bellard
    [0x7f] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movq, movdqa, movdqu */
2891 664e0f19 bellard
    [0xc4] = { SSE_SPECIAL, SSE_SPECIAL }, /* pinsrw */
2892 664e0f19 bellard
    [0xc5] = { SSE_SPECIAL, SSE_SPECIAL }, /* pextrw */
2893 a7812ae4 pbrook
    [0xd0] = { NULL, gen_helper_addsubpd, NULL, gen_helper_addsubps },
2894 664e0f19 bellard
    [0xd1] = MMX_OP2(psrlw),
2895 664e0f19 bellard
    [0xd2] = MMX_OP2(psrld),
2896 664e0f19 bellard
    [0xd3] = MMX_OP2(psrlq),
2897 664e0f19 bellard
    [0xd4] = MMX_OP2(paddq),
2898 664e0f19 bellard
    [0xd5] = MMX_OP2(pmullw),
2899 664e0f19 bellard
    [0xd6] = { NULL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL },
2900 664e0f19 bellard
    [0xd7] = { SSE_SPECIAL, SSE_SPECIAL }, /* pmovmskb */
2901 664e0f19 bellard
    [0xd8] = MMX_OP2(psubusb),
2902 664e0f19 bellard
    [0xd9] = MMX_OP2(psubusw),
2903 664e0f19 bellard
    [0xda] = MMX_OP2(pminub),
2904 664e0f19 bellard
    [0xdb] = MMX_OP2(pand),
2905 664e0f19 bellard
    [0xdc] = MMX_OP2(paddusb),
2906 664e0f19 bellard
    [0xdd] = MMX_OP2(paddusw),
2907 664e0f19 bellard
    [0xde] = MMX_OP2(pmaxub),
2908 664e0f19 bellard
    [0xdf] = MMX_OP2(pandn),
2909 664e0f19 bellard
    [0xe0] = MMX_OP2(pavgb),
2910 664e0f19 bellard
    [0xe1] = MMX_OP2(psraw),
2911 664e0f19 bellard
    [0xe2] = MMX_OP2(psrad),
2912 664e0f19 bellard
    [0xe3] = MMX_OP2(pavgw),
2913 664e0f19 bellard
    [0xe4] = MMX_OP2(pmulhuw),
2914 664e0f19 bellard
    [0xe5] = MMX_OP2(pmulhw),
2915 a7812ae4 pbrook
    [0xe6] = { NULL, gen_helper_cvttpd2dq, gen_helper_cvtdq2pd, gen_helper_cvtpd2dq },
2916 664e0f19 bellard
    [0xe7] = { SSE_SPECIAL , SSE_SPECIAL },  /* movntq, movntq */
2917 664e0f19 bellard
    [0xe8] = MMX_OP2(psubsb),
2918 664e0f19 bellard
    [0xe9] = MMX_OP2(psubsw),
2919 664e0f19 bellard
    [0xea] = MMX_OP2(pminsw),
2920 664e0f19 bellard
    [0xeb] = MMX_OP2(por),
2921 664e0f19 bellard
    [0xec] = MMX_OP2(paddsb),
2922 664e0f19 bellard
    [0xed] = MMX_OP2(paddsw),
2923 664e0f19 bellard
    [0xee] = MMX_OP2(pmaxsw),
2924 664e0f19 bellard
    [0xef] = MMX_OP2(pxor),
2925 465e9838 bellard
    [0xf0] = { NULL, NULL, NULL, SSE_SPECIAL }, /* lddqu */
2926 664e0f19 bellard
    [0xf1] = MMX_OP2(psllw),
2927 664e0f19 bellard
    [0xf2] = MMX_OP2(pslld),
2928 664e0f19 bellard
    [0xf3] = MMX_OP2(psllq),
2929 664e0f19 bellard
    [0xf4] = MMX_OP2(pmuludq),
2930 664e0f19 bellard
    [0xf5] = MMX_OP2(pmaddwd),
2931 664e0f19 bellard
    [0xf6] = MMX_OP2(psadbw),
2932 664e0f19 bellard
    [0xf7] = MMX_OP2(maskmov),
2933 664e0f19 bellard
    [0xf8] = MMX_OP2(psubb),
2934 664e0f19 bellard
    [0xf9] = MMX_OP2(psubw),
2935 664e0f19 bellard
    [0xfa] = MMX_OP2(psubl),
2936 664e0f19 bellard
    [0xfb] = MMX_OP2(psubq),
2937 664e0f19 bellard
    [0xfc] = MMX_OP2(paddb),
2938 664e0f19 bellard
    [0xfd] = MMX_OP2(paddw),
2939 664e0f19 bellard
    [0xfe] = MMX_OP2(paddl),
2940 664e0f19 bellard
};
2941 664e0f19 bellard
2942 5af45186 bellard
static void *sse_op_table2[3 * 8][2] = {
2943 664e0f19 bellard
    [0 + 2] = MMX_OP2(psrlw),
2944 664e0f19 bellard
    [0 + 4] = MMX_OP2(psraw),
2945 664e0f19 bellard
    [0 + 6] = MMX_OP2(psllw),
2946 664e0f19 bellard
    [8 + 2] = MMX_OP2(psrld),
2947 664e0f19 bellard
    [8 + 4] = MMX_OP2(psrad),
2948 664e0f19 bellard
    [8 + 6] = MMX_OP2(pslld),
2949 664e0f19 bellard
    [16 + 2] = MMX_OP2(psrlq),
2950 a7812ae4 pbrook
    [16 + 3] = { NULL, gen_helper_psrldq_xmm },
2951 664e0f19 bellard
    [16 + 6] = MMX_OP2(psllq),
2952 a7812ae4 pbrook
    [16 + 7] = { NULL, gen_helper_pslldq_xmm },
2953 664e0f19 bellard
};
2954 664e0f19 bellard
2955 5af45186 bellard
static void *sse_op_table3[4 * 3] = {
2956 a7812ae4 pbrook
    gen_helper_cvtsi2ss,
2957 a7812ae4 pbrook
    gen_helper_cvtsi2sd,
2958 a7812ae4 pbrook
    X86_64_ONLY(gen_helper_cvtsq2ss),
2959 a7812ae4 pbrook
    X86_64_ONLY(gen_helper_cvtsq2sd),
2960 a7812ae4 pbrook
2961 a7812ae4 pbrook
    gen_helper_cvttss2si,
2962 a7812ae4 pbrook
    gen_helper_cvttsd2si,
2963 a7812ae4 pbrook
    X86_64_ONLY(gen_helper_cvttss2sq),
2964 a7812ae4 pbrook
    X86_64_ONLY(gen_helper_cvttsd2sq),
2965 a7812ae4 pbrook
2966 a7812ae4 pbrook
    gen_helper_cvtss2si,
2967 a7812ae4 pbrook
    gen_helper_cvtsd2si,
2968 a7812ae4 pbrook
    X86_64_ONLY(gen_helper_cvtss2sq),
2969 a7812ae4 pbrook
    X86_64_ONLY(gen_helper_cvtsd2sq),
2970 664e0f19 bellard
};
2971 3b46e624 ths
2972 5af45186 bellard
static void *sse_op_table4[8][4] = {
2973 664e0f19 bellard
    SSE_FOP(cmpeq),
2974 664e0f19 bellard
    SSE_FOP(cmplt),
2975 664e0f19 bellard
    SSE_FOP(cmple),
2976 664e0f19 bellard
    SSE_FOP(cmpunord),
2977 664e0f19 bellard
    SSE_FOP(cmpneq),
2978 664e0f19 bellard
    SSE_FOP(cmpnlt),
2979 664e0f19 bellard
    SSE_FOP(cmpnle),
2980 664e0f19 bellard
    SSE_FOP(cmpord),
2981 664e0f19 bellard
};
2982 3b46e624 ths
2983 5af45186 bellard
static void *sse_op_table5[256] = {
2984 a7812ae4 pbrook
    [0x0c] = gen_helper_pi2fw,
2985 a7812ae4 pbrook
    [0x0d] = gen_helper_pi2fd,
2986 a7812ae4 pbrook
    [0x1c] = gen_helper_pf2iw,
2987 a7812ae4 pbrook
    [0x1d] = gen_helper_pf2id,
2988 a7812ae4 pbrook
    [0x8a] = gen_helper_pfnacc,
2989 a7812ae4 pbrook
    [0x8e] = gen_helper_pfpnacc,
2990 a7812ae4 pbrook
    [0x90] = gen_helper_pfcmpge,
2991 a7812ae4 pbrook
    [0x94] = gen_helper_pfmin,
2992 a7812ae4 pbrook
    [0x96] = gen_helper_pfrcp,
2993 a7812ae4 pbrook
    [0x97] = gen_helper_pfrsqrt,
2994 a7812ae4 pbrook
    [0x9a] = gen_helper_pfsub,
2995 a7812ae4 pbrook
    [0x9e] = gen_helper_pfadd,
2996 a7812ae4 pbrook
    [0xa0] = gen_helper_pfcmpgt,
2997 a7812ae4 pbrook
    [0xa4] = gen_helper_pfmax,
2998 a7812ae4 pbrook
    [0xa6] = gen_helper_movq, /* pfrcpit1; no need to actually increase precision */
2999 a7812ae4 pbrook
    [0xa7] = gen_helper_movq, /* pfrsqit1 */
3000 a7812ae4 pbrook
    [0xaa] = gen_helper_pfsubr,
3001 a7812ae4 pbrook
    [0xae] = gen_helper_pfacc,
3002 a7812ae4 pbrook
    [0xb0] = gen_helper_pfcmpeq,
3003 a7812ae4 pbrook
    [0xb4] = gen_helper_pfmul,
3004 a7812ae4 pbrook
    [0xb6] = gen_helper_movq, /* pfrcpit2 */
3005 a7812ae4 pbrook
    [0xb7] = gen_helper_pmulhrw_mmx,
3006 a7812ae4 pbrook
    [0xbb] = gen_helper_pswapd,
3007 a7812ae4 pbrook
    [0xbf] = gen_helper_pavgb_mmx /* pavgusb */
3008 a35f3ec7 aurel32
};
3009 a35f3ec7 aurel32
3010 222a3336 balrog
struct sse_op_helper_s {
3011 222a3336 balrog
    void *op[2]; uint32_t ext_mask;
3012 222a3336 balrog
};
3013 222a3336 balrog
#define SSSE3_OP(x) { MMX_OP2(x), CPUID_EXT_SSSE3 }
3014 a7812ae4 pbrook
#define SSE41_OP(x) { { NULL, gen_helper_ ## x ## _xmm }, CPUID_EXT_SSE41 }
3015 a7812ae4 pbrook
#define SSE42_OP(x) { { NULL, gen_helper_ ## x ## _xmm }, CPUID_EXT_SSE42 }
3016 222a3336 balrog
#define SSE41_SPECIAL { { NULL, SSE_SPECIAL }, CPUID_EXT_SSE41 }
3017 222a3336 balrog
static struct sse_op_helper_s sse_op_table6[256] = {
3018 222a3336 balrog
    [0x00] = SSSE3_OP(pshufb),
3019 222a3336 balrog
    [0x01] = SSSE3_OP(phaddw),
3020 222a3336 balrog
    [0x02] = SSSE3_OP(phaddd),
3021 222a3336 balrog
    [0x03] = SSSE3_OP(phaddsw),
3022 222a3336 balrog
    [0x04] = SSSE3_OP(pmaddubsw),
3023 222a3336 balrog
    [0x05] = SSSE3_OP(phsubw),
3024 222a3336 balrog
    [0x06] = SSSE3_OP(phsubd),
3025 222a3336 balrog
    [0x07] = SSSE3_OP(phsubsw),
3026 222a3336 balrog
    [0x08] = SSSE3_OP(psignb),
3027 222a3336 balrog
    [0x09] = SSSE3_OP(psignw),
3028 222a3336 balrog
    [0x0a] = SSSE3_OP(psignd),
3029 222a3336 balrog
    [0x0b] = SSSE3_OP(pmulhrsw),
3030 222a3336 balrog
    [0x10] = SSE41_OP(pblendvb),
3031 222a3336 balrog
    [0x14] = SSE41_OP(blendvps),
3032 222a3336 balrog
    [0x15] = SSE41_OP(blendvpd),
3033 222a3336 balrog
    [0x17] = SSE41_OP(ptest),
3034 222a3336 balrog
    [0x1c] = SSSE3_OP(pabsb),
3035 222a3336 balrog
    [0x1d] = SSSE3_OP(pabsw),
3036 222a3336 balrog
    [0x1e] = SSSE3_OP(pabsd),
3037 222a3336 balrog
    [0x20] = SSE41_OP(pmovsxbw),
3038 222a3336 balrog
    [0x21] = SSE41_OP(pmovsxbd),
3039 222a3336 balrog
    [0x22] = SSE41_OP(pmovsxbq),
3040 222a3336 balrog
    [0x23] = SSE41_OP(pmovsxwd),
3041 222a3336 balrog
    [0x24] = SSE41_OP(pmovsxwq),
3042 222a3336 balrog
    [0x25] = SSE41_OP(pmovsxdq),
3043 222a3336 balrog
    [0x28] = SSE41_OP(pmuldq),
3044 222a3336 balrog
    [0x29] = SSE41_OP(pcmpeqq),
3045 222a3336 balrog
    [0x2a] = SSE41_SPECIAL, /* movntqda */
3046 222a3336 balrog
    [0x2b] = SSE41_OP(packusdw),
3047 222a3336 balrog
    [0x30] = SSE41_OP(pmovzxbw),
3048 222a3336 balrog
    [0x31] = SSE41_OP(pmovzxbd),
3049 222a3336 balrog
    [0x32] = SSE41_OP(pmovzxbq),
3050 222a3336 balrog
    [0x33] = SSE41_OP(pmovzxwd),
3051 222a3336 balrog
    [0x34] = SSE41_OP(pmovzxwq),
3052 222a3336 balrog
    [0x35] = SSE41_OP(pmovzxdq),
3053 222a3336 balrog
    [0x37] = SSE42_OP(pcmpgtq),
3054 222a3336 balrog
    [0x38] = SSE41_OP(pminsb),
3055 222a3336 balrog
    [0x39] = SSE41_OP(pminsd),
3056 222a3336 balrog
    [0x3a] = SSE41_OP(pminuw),
3057 222a3336 balrog
    [0x3b] = SSE41_OP(pminud),
3058 222a3336 balrog
    [0x3c] = SSE41_OP(pmaxsb),
3059 222a3336 balrog
    [0x3d] = SSE41_OP(pmaxsd),
3060 222a3336 balrog
    [0x3e] = SSE41_OP(pmaxuw),
3061 222a3336 balrog
    [0x3f] = SSE41_OP(pmaxud),
3062 222a3336 balrog
    [0x40] = SSE41_OP(pmulld),
3063 222a3336 balrog
    [0x41] = SSE41_OP(phminposuw),
3064 4242b1bd balrog
};
3065 4242b1bd balrog
3066 222a3336 balrog
static struct sse_op_helper_s sse_op_table7[256] = {
3067 222a3336 balrog
    [0x08] = SSE41_OP(roundps),
3068 222a3336 balrog
    [0x09] = SSE41_OP(roundpd),
3069 222a3336 balrog
    [0x0a] = SSE41_OP(roundss),
3070 222a3336 balrog
    [0x0b] = SSE41_OP(roundsd),
3071 222a3336 balrog
    [0x0c] = SSE41_OP(blendps),
3072 222a3336 balrog
    [0x0d] = SSE41_OP(blendpd),
3073 222a3336 balrog
    [0x0e] = SSE41_OP(pblendw),
3074 222a3336 balrog
    [0x0f] = SSSE3_OP(palignr),
3075 222a3336 balrog
    [0x14] = SSE41_SPECIAL, /* pextrb */
3076 222a3336 balrog
    [0x15] = SSE41_SPECIAL, /* pextrw */
3077 222a3336 balrog
    [0x16] = SSE41_SPECIAL, /* pextrd/pextrq */
3078 222a3336 balrog
    [0x17] = SSE41_SPECIAL, /* extractps */
3079 222a3336 balrog
    [0x20] = SSE41_SPECIAL, /* pinsrb */
3080 222a3336 balrog
    [0x21] = SSE41_SPECIAL, /* insertps */
3081 222a3336 balrog
    [0x22] = SSE41_SPECIAL, /* pinsrd/pinsrq */
3082 222a3336 balrog
    [0x40] = SSE41_OP(dpps),
3083 222a3336 balrog
    [0x41] = SSE41_OP(dppd),
3084 222a3336 balrog
    [0x42] = SSE41_OP(mpsadbw),
3085 222a3336 balrog
    [0x60] = SSE42_OP(pcmpestrm),
3086 222a3336 balrog
    [0x61] = SSE42_OP(pcmpestri),
3087 222a3336 balrog
    [0x62] = SSE42_OP(pcmpistrm),
3088 222a3336 balrog
    [0x63] = SSE42_OP(pcmpistri),
3089 4242b1bd balrog
};
3090 4242b1bd balrog
3091 664e0f19 bellard
static void gen_sse(DisasContext *s, int b, target_ulong pc_start, int rex_r)
3092 664e0f19 bellard
{
3093 664e0f19 bellard
    int b1, op1_offset, op2_offset, is_xmm, val, ot;
3094 664e0f19 bellard
    int modrm, mod, rm, reg, reg_addr, offset_addr;
3095 5af45186 bellard
    void *sse_op2;
3096 664e0f19 bellard
3097 664e0f19 bellard
    b &= 0xff;
3098 5fafdf24 ths
    if (s->prefix & PREFIX_DATA)
3099 664e0f19 bellard
        b1 = 1;
3100 5fafdf24 ths
    else if (s->prefix & PREFIX_REPZ)
3101 664e0f19 bellard
        b1 = 2;
3102 5fafdf24 ths
    else if (s->prefix & PREFIX_REPNZ)
3103 664e0f19 bellard
        b1 = 3;
3104 664e0f19 bellard
    else
3105 664e0f19 bellard
        b1 = 0;
3106 664e0f19 bellard
    sse_op2 = sse_op_table1[b][b1];
3107 5fafdf24 ths
    if (!sse_op2)
3108 664e0f19 bellard
        goto illegal_op;
3109 a35f3ec7 aurel32
    if ((b <= 0x5f && b >= 0x10) || b == 0xc6 || b == 0xc2) {
3110 664e0f19 bellard
        is_xmm = 1;
3111 664e0f19 bellard
    } else {
3112 664e0f19 bellard
        if (b1 == 0) {
3113 664e0f19 bellard
            /* MMX case */
3114 664e0f19 bellard
            is_xmm = 0;
3115 664e0f19 bellard
        } else {
3116 664e0f19 bellard
            is_xmm = 1;
3117 664e0f19 bellard
        }
3118 664e0f19 bellard
    }
3119 664e0f19 bellard
    /* simple MMX/SSE operation */
3120 664e0f19 bellard
    if (s->flags & HF_TS_MASK) {
3121 664e0f19 bellard
        gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
3122 664e0f19 bellard
        return;
3123 664e0f19 bellard
    }
3124 664e0f19 bellard
    if (s->flags & HF_EM_MASK) {
3125 664e0f19 bellard
    illegal_op:
3126 664e0f19 bellard
        gen_exception(s, EXCP06_ILLOP, pc_start - s->cs_base);
3127 664e0f19 bellard
        return;
3128 664e0f19 bellard
    }
3129 664e0f19 bellard
    if (is_xmm && !(s->flags & HF_OSFXSR_MASK))
3130 4242b1bd balrog
        if ((b != 0x38 && b != 0x3a) || (s->prefix & PREFIX_DATA))
3131 4242b1bd balrog
            goto illegal_op;
3132 e771edab aurel32
    if (b == 0x0e) {
3133 e771edab aurel32
        if (!(s->cpuid_ext2_features & CPUID_EXT2_3DNOW))
3134 e771edab aurel32
            goto illegal_op;
3135 e771edab aurel32
        /* femms */
3136 a7812ae4 pbrook
        gen_helper_emms();
3137 e771edab aurel32
        return;
3138 e771edab aurel32
    }
3139 e771edab aurel32
    if (b == 0x77) {
3140 e771edab aurel32
        /* emms */
3141 a7812ae4 pbrook
        gen_helper_emms();
3142 664e0f19 bellard
        return;
3143 664e0f19 bellard
    }
3144 664e0f19 bellard
    /* prepare MMX state (XXX: optimize by storing fptt and fptags in
3145 664e0f19 bellard
       the static cpu state) */
3146 664e0f19 bellard
    if (!is_xmm) {
3147 a7812ae4 pbrook
        gen_helper_enter_mmx();
3148 664e0f19 bellard
    }
3149 664e0f19 bellard
3150 664e0f19 bellard
    modrm = ldub_code(s->pc++);
3151 664e0f19 bellard
    reg = ((modrm >> 3) & 7);
3152 664e0f19 bellard
    if (is_xmm)
3153 664e0f19 bellard
        reg |= rex_r;
3154 664e0f19 bellard
    mod = (modrm >> 6) & 3;
3155 664e0f19 bellard
    if (sse_op2 == SSE_SPECIAL) {
3156 664e0f19 bellard
        b |= (b1 << 8);
3157 664e0f19 bellard
        switch(b) {
3158 664e0f19 bellard
        case 0x0e7: /* movntq */
3159 5fafdf24 ths
            if (mod == 3)
3160 664e0f19 bellard
                goto illegal_op;
3161 664e0f19 bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3162 8686c490 bellard
            gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,fpregs[reg].mmx));
3163 664e0f19 bellard
            break;
3164 664e0f19 bellard
        case 0x1e7: /* movntdq */
3165 664e0f19 bellard
        case 0x02b: /* movntps */
3166 664e0f19 bellard
        case 0x12b: /* movntps */
3167 2e21e749 TeLeMan
            if (mod == 3)
3168 2e21e749 TeLeMan
                goto illegal_op;
3169 2e21e749 TeLeMan
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3170 2e21e749 TeLeMan
            gen_sto_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
3171 2e21e749 TeLeMan
            break;
3172 465e9838 bellard
        case 0x3f0: /* lddqu */
3173 465e9838 bellard
            if (mod == 3)
3174 664e0f19 bellard
                goto illegal_op;
3175 664e0f19 bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3176 c2254920 Aurelien Jarno
            gen_ldo_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
3177 664e0f19 bellard
            break;
3178 d9f4bb27 Andre Przywara
        case 0x22b: /* movntss */
3179 d9f4bb27 Andre Przywara
        case 0x32b: /* movntsd */
3180 d9f4bb27 Andre Przywara
            if (mod == 3)
3181 d9f4bb27 Andre Przywara
                goto illegal_op;
3182 d9f4bb27 Andre Przywara
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3183 d9f4bb27 Andre Przywara
            if (b1 & 1) {
3184 d9f4bb27 Andre Przywara
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,
3185 d9f4bb27 Andre Przywara
                    xmm_regs[reg]));
3186 d9f4bb27 Andre Przywara
            } else {
3187 d9f4bb27 Andre Przywara
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,
3188 d9f4bb27 Andre Przywara
                    xmm_regs[reg].XMM_L(0)));
3189 d9f4bb27 Andre Przywara
                gen_op_st_T0_A0(OT_LONG + s->mem_index);
3190 d9f4bb27 Andre Przywara
            }
3191 d9f4bb27 Andre Przywara
            break;
3192 664e0f19 bellard
        case 0x6e: /* movd mm, ea */
3193 dabd98dd bellard
#ifdef TARGET_X86_64
3194 dabd98dd bellard
            if (s->dflag == 2) {
3195 dabd98dd bellard
                gen_ldst_modrm(s, modrm, OT_QUAD, OR_TMP0, 0);
3196 5af45186 bellard
                tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,fpregs[reg].mmx));
3197 5fafdf24 ths
            } else
3198 dabd98dd bellard
#endif
3199 dabd98dd bellard
            {
3200 dabd98dd bellard
                gen_ldst_modrm(s, modrm, OT_LONG, OR_TMP0, 0);
3201 5af45186 bellard
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
3202 5af45186 bellard
                                 offsetof(CPUX86State,fpregs[reg].mmx));
3203 a7812ae4 pbrook
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
3204 a7812ae4 pbrook
                gen_helper_movl_mm_T0_mmx(cpu_ptr0, cpu_tmp2_i32);
3205 dabd98dd bellard
            }
3206 664e0f19 bellard
            break;
3207 664e0f19 bellard
        case 0x16e: /* movd xmm, ea */
3208 dabd98dd bellard
#ifdef TARGET_X86_64
3209 dabd98dd bellard
            if (s->dflag == 2) {
3210 dabd98dd bellard
                gen_ldst_modrm(s, modrm, OT_QUAD, OR_TMP0, 0);
3211 5af45186 bellard
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
3212 5af45186 bellard
                                 offsetof(CPUX86State,xmm_regs[reg]));
3213 a7812ae4 pbrook
                gen_helper_movq_mm_T0_xmm(cpu_ptr0, cpu_T[0]);
3214 5fafdf24 ths
            } else
3215 dabd98dd bellard
#endif
3216 dabd98dd bellard
            {
3217 dabd98dd bellard
                gen_ldst_modrm(s, modrm, OT_LONG, OR_TMP0, 0);
3218 5af45186 bellard
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
3219 5af45186 bellard
                                 offsetof(CPUX86State,xmm_regs[reg]));
3220 b6abf97d bellard
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
3221 a7812ae4 pbrook
                gen_helper_movl_mm_T0_xmm(cpu_ptr0, cpu_tmp2_i32);
3222 dabd98dd bellard
            }
3223 664e0f19 bellard
            break;
3224 664e0f19 bellard
        case 0x6f: /* movq mm, ea */
3225 664e0f19 bellard
            if (mod != 3) {
3226 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3227 8686c490 bellard
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,fpregs[reg].mmx));
3228 664e0f19 bellard
            } else {
3229 664e0f19 bellard
                rm = (modrm & 7);
3230 b6abf97d bellard
                tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env,
3231 5af45186 bellard
                               offsetof(CPUX86State,fpregs[rm].mmx));
3232 b6abf97d bellard
                tcg_gen_st_i64(cpu_tmp1_i64, cpu_env,
3233 5af45186 bellard
                               offsetof(CPUX86State,fpregs[reg].mmx));
3234 664e0f19 bellard
            }
3235 664e0f19 bellard
            break;
3236 664e0f19 bellard
        case 0x010: /* movups */
3237 664e0f19 bellard
        case 0x110: /* movupd */
3238 664e0f19 bellard
        case 0x028: /* movaps */
3239 664e0f19 bellard
        case 0x128: /* movapd */
3240 664e0f19 bellard
        case 0x16f: /* movdqa xmm, ea */
3241 664e0f19 bellard
        case 0x26f: /* movdqu xmm, ea */
3242 664e0f19 bellard
            if (mod != 3) {
3243 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3244 8686c490 bellard
                gen_ldo_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
3245 664e0f19 bellard
            } else {
3246 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3247 664e0f19 bellard
                gen_op_movo(offsetof(CPUX86State,xmm_regs[reg]),
3248 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[rm]));
3249 664e0f19 bellard
            }
3250 664e0f19 bellard
            break;
3251 664e0f19 bellard
        case 0x210: /* movss xmm, ea */
3252 664e0f19 bellard
            if (mod != 3) {
3253 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3254 57fec1fe bellard
                gen_op_ld_T0_A0(OT_LONG + s->mem_index);
3255 651ba608 bellard
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
3256 664e0f19 bellard
                gen_op_movl_T0_0();
3257 651ba608 bellard
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)));
3258 651ba608 bellard
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)));
3259 651ba608 bellard
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)));
3260 664e0f19 bellard
            } else {
3261 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3262 664e0f19 bellard
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)),
3263 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(0)));
3264 664e0f19 bellard
            }
3265 664e0f19 bellard
            break;
3266 664e0f19 bellard
        case 0x310: /* movsd xmm, ea */
3267 664e0f19 bellard
            if (mod != 3) {
3268 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3269 8686c490 bellard
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3270 664e0f19 bellard
                gen_op_movl_T0_0();
3271 651ba608 bellard
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)));
3272 651ba608 bellard
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)));
3273 664e0f19 bellard
            } else {
3274 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3275 664e0f19 bellard
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
3276 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
3277 664e0f19 bellard
            }
3278 664e0f19 bellard
            break;
3279 664e0f19 bellard
        case 0x012: /* movlps */
3280 664e0f19 bellard
        case 0x112: /* movlpd */
3281 664e0f19 bellard
            if (mod != 3) {
3282 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3283 8686c490 bellard
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3284 664e0f19 bellard
            } else {
3285 664e0f19 bellard
                /* movhlps */
3286 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3287 664e0f19 bellard
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
3288 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(1)));
3289 664e0f19 bellard
            }
3290 664e0f19 bellard
            break;
3291 465e9838 bellard
        case 0x212: /* movsldup */
3292 465e9838 bellard
            if (mod != 3) {
3293 465e9838 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3294 8686c490 bellard
                gen_ldo_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
3295 465e9838 bellard
            } else {
3296 465e9838 bellard
                rm = (modrm & 7) | REX_B(s);
3297 465e9838 bellard
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)),
3298 465e9838 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(0)));
3299 465e9838 bellard
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)),
3300 465e9838 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(2)));
3301 465e9838 bellard
            }
3302 465e9838 bellard
            gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)),
3303 465e9838 bellard
                        offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
3304 465e9838 bellard
            gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)),
3305 465e9838 bellard
                        offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)));
3306 465e9838 bellard
            break;
3307 465e9838 bellard
        case 0x312: /* movddup */
3308 465e9838 bellard
            if (mod != 3) {
3309 465e9838 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3310 8686c490 bellard
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3311 465e9838 bellard
            } else {
3312 465e9838 bellard
                rm = (modrm & 7) | REX_B(s);
3313 465e9838 bellard
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
3314 465e9838 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
3315 465e9838 bellard
            }
3316 465e9838 bellard
            gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)),
3317 ba6526df bellard
                        offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3318 465e9838 bellard
            break;
3319 664e0f19 bellard
        case 0x016: /* movhps */
3320 664e0f19 bellard
        case 0x116: /* movhpd */
3321 664e0f19 bellard
            if (mod != 3) {
3322 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3323 8686c490 bellard
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
3324 664e0f19 bellard
            } else {
3325 664e0f19 bellard
                /* movlhps */
3326 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3327 664e0f19 bellard
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)),
3328 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
3329 664e0f19 bellard
            }
3330 664e0f19 bellard
            break;
3331 664e0f19 bellard
        case 0x216: /* movshdup */
3332 664e0f19 bellard
            if (mod != 3) {
3333 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3334 8686c490 bellard
                gen_ldo_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
3335 664e0f19 bellard
            } else {
3336 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3337 664e0f19 bellard
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)),
3338 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(1)));
3339 664e0f19 bellard
                gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)),
3340 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_L(3)));
3341 664e0f19 bellard
            }
3342 664e0f19 bellard
            gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)),
3343 664e0f19 bellard
                        offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)));
3344 664e0f19 bellard
            gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)),
3345 664e0f19 bellard
                        offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)));
3346 664e0f19 bellard
            break;
3347 d9f4bb27 Andre Przywara
        case 0x178:
3348 d9f4bb27 Andre Przywara
        case 0x378:
3349 d9f4bb27 Andre Przywara
            {
3350 d9f4bb27 Andre Przywara
                int bit_index, field_length;
3351 d9f4bb27 Andre Przywara
3352 d9f4bb27 Andre Przywara
                if (b1 == 1 && reg != 0)
3353 d9f4bb27 Andre Przywara
                    goto illegal_op;
3354 d9f4bb27 Andre Przywara
                field_length = ldub_code(s->pc++) & 0x3F;
3355 d9f4bb27 Andre Przywara
                bit_index = ldub_code(s->pc++) & 0x3F;
3356 d9f4bb27 Andre Przywara
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env,
3357 d9f4bb27 Andre Przywara
                    offsetof(CPUX86State,xmm_regs[reg]));
3358 d9f4bb27 Andre Przywara
                if (b1 == 1)
3359 d9f4bb27 Andre Przywara
                    gen_helper_extrq_i(cpu_ptr0, tcg_const_i32(bit_index),
3360 d9f4bb27 Andre Przywara
                        tcg_const_i32(field_length));
3361 d9f4bb27 Andre Przywara
                else
3362 d9f4bb27 Andre Przywara
                    gen_helper_insertq_i(cpu_ptr0, tcg_const_i32(bit_index),
3363 d9f4bb27 Andre Przywara
                        tcg_const_i32(field_length));
3364 d9f4bb27 Andre Przywara
            }
3365 d9f4bb27 Andre Przywara
            break;
3366 664e0f19 bellard
        case 0x7e: /* movd ea, mm */
3367 dabd98dd bellard
#ifdef TARGET_X86_64
3368 dabd98dd bellard
            if (s->dflag == 2) {
3369 5af45186 bellard
                tcg_gen_ld_i64(cpu_T[0], cpu_env, 
3370 5af45186 bellard
                               offsetof(CPUX86State,fpregs[reg].mmx));
3371 dabd98dd bellard
                gen_ldst_modrm(s, modrm, OT_QUAD, OR_TMP0, 1);
3372 5fafdf24 ths
            } else
3373 dabd98dd bellard
#endif
3374 dabd98dd bellard
            {
3375 5af45186 bellard
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, 
3376 5af45186 bellard
                                 offsetof(CPUX86State,fpregs[reg].mmx.MMX_L(0)));
3377 dabd98dd bellard
                gen_ldst_modrm(s, modrm, OT_LONG, OR_TMP0, 1);
3378 dabd98dd bellard
            }
3379 664e0f19 bellard
            break;
3380 664e0f19 bellard
        case 0x17e: /* movd ea, xmm */
3381 dabd98dd bellard
#ifdef TARGET_X86_64
3382 dabd98dd bellard
            if (s->dflag == 2) {
3383 5af45186 bellard
                tcg_gen_ld_i64(cpu_T[0], cpu_env, 
3384 5af45186 bellard
                               offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3385 dabd98dd bellard
                gen_ldst_modrm(s, modrm, OT_QUAD, OR_TMP0, 1);
3386 5fafdf24 ths
            } else
3387 dabd98dd bellard
#endif
3388 dabd98dd bellard
            {
3389 5af45186 bellard
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, 
3390 5af45186 bellard
                                 offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
3391 dabd98dd bellard
                gen_ldst_modrm(s, modrm, OT_LONG, OR_TMP0, 1);
3392 dabd98dd bellard
            }
3393 664e0f19 bellard
            break;
3394 664e0f19 bellard
        case 0x27e: /* movq xmm, ea */
3395 664e0f19 bellard
            if (mod != 3) {
3396 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3397 8686c490 bellard
                gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3398 664e0f19 bellard
            } else {
3399 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3400 664e0f19 bellard
                gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
3401 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
3402 664e0f19 bellard
            }
3403 664e0f19 bellard
            gen_op_movq_env_0(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
3404 664e0f19 bellard
            break;
3405 664e0f19 bellard
        case 0x7f: /* movq ea, mm */
3406 664e0f19 bellard
            if (mod != 3) {
3407 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3408 8686c490 bellard
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,fpregs[reg].mmx));
3409 664e0f19 bellard
            } else {
3410 664e0f19 bellard
                rm = (modrm & 7);
3411 664e0f19 bellard
                gen_op_movq(offsetof(CPUX86State,fpregs[rm].mmx),
3412 664e0f19 bellard
                            offsetof(CPUX86State,fpregs[reg].mmx));
3413 664e0f19 bellard
            }
3414 664e0f19 bellard
            break;
3415 664e0f19 bellard
        case 0x011: /* movups */
3416 664e0f19 bellard
        case 0x111: /* movupd */
3417 664e0f19 bellard
        case 0x029: /* movaps */
3418 664e0f19 bellard
        case 0x129: /* movapd */
3419 664e0f19 bellard
        case 0x17f: /* movdqa ea, xmm */
3420 664e0f19 bellard
        case 0x27f: /* movdqu ea, xmm */
3421 664e0f19 bellard
            if (mod != 3) {
3422 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3423 8686c490 bellard
                gen_sto_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg]));
3424 664e0f19 bellard
            } else {
3425 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3426 664e0f19 bellard
                gen_op_movo(offsetof(CPUX86State,xmm_regs[rm]),
3427 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[reg]));
3428 664e0f19 bellard
            }
3429 664e0f19 bellard
            break;
3430 664e0f19 bellard
        case 0x211: /* movss ea, xmm */
3431 664e0f19 bellard
            if (mod != 3) {
3432 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3433 651ba608 bellard
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
3434 57fec1fe bellard
                gen_op_st_T0_A0(OT_LONG + s->mem_index);
3435 664e0f19 bellard
            } else {
3436 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3437 664e0f19 bellard
                gen_op_movl(offsetof(CPUX86State,xmm_regs[rm].XMM_L(0)),
3438 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)));
3439 664e0f19 bellard
            }
3440 664e0f19 bellard
            break;
3441 664e0f19 bellard
        case 0x311: /* movsd ea, xmm */
3442 664e0f19 bellard
            if (mod != 3) {
3443 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3444 8686c490 bellard
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3445 664e0f19 bellard
            } else {
3446 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3447 664e0f19 bellard
                gen_op_movq(offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)),
3448 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3449 664e0f19 bellard
            }
3450 664e0f19 bellard
            break;
3451 664e0f19 bellard
        case 0x013: /* movlps */
3452 664e0f19 bellard
        case 0x113: /* movlpd */
3453 664e0f19 bellard
            if (mod != 3) {
3454 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3455 8686c490 bellard
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3456 664e0f19 bellard
            } else {
3457 664e0f19 bellard
                goto illegal_op;
3458 664e0f19 bellard
            }
3459 664e0f19 bellard
            break;
3460 664e0f19 bellard
        case 0x017: /* movhps */
3461 664e0f19 bellard
        case 0x117: /* movhpd */
3462 664e0f19 bellard
            if (mod != 3) {
3463 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3464 8686c490 bellard
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
3465 664e0f19 bellard
            } else {
3466 664e0f19 bellard
                goto illegal_op;
3467 664e0f19 bellard
            }
3468 664e0f19 bellard
            break;
3469 664e0f19 bellard
        case 0x71: /* shift mm, im */
3470 664e0f19 bellard
        case 0x72:
3471 664e0f19 bellard
        case 0x73:
3472 664e0f19 bellard
        case 0x171: /* shift xmm, im */
3473 664e0f19 bellard
        case 0x172:
3474 664e0f19 bellard
        case 0x173:
3475 c045af25 Andi Kleen
            if (b1 >= 2) {
3476 c045af25 Andi Kleen
                goto illegal_op;
3477 c045af25 Andi Kleen
            }
3478 664e0f19 bellard
            val = ldub_code(s->pc++);
3479 664e0f19 bellard
            if (is_xmm) {
3480 664e0f19 bellard
                gen_op_movl_T0_im(val);
3481 651ba608 bellard
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(0)));
3482 664e0f19 bellard
                gen_op_movl_T0_0();
3483 651ba608 bellard
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(1)));
3484 664e0f19 bellard
                op1_offset = offsetof(CPUX86State,xmm_t0);
3485 664e0f19 bellard
            } else {
3486 664e0f19 bellard
                gen_op_movl_T0_im(val);
3487 651ba608 bellard
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,mmx_t0.MMX_L(0)));
3488 664e0f19 bellard
                gen_op_movl_T0_0();
3489 651ba608 bellard
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,mmx_t0.MMX_L(1)));
3490 664e0f19 bellard
                op1_offset = offsetof(CPUX86State,mmx_t0);
3491 664e0f19 bellard
            }
3492 664e0f19 bellard
            sse_op2 = sse_op_table2[((b - 1) & 3) * 8 + (((modrm >> 3)) & 7)][b1];
3493 664e0f19 bellard
            if (!sse_op2)
3494 664e0f19 bellard
                goto illegal_op;
3495 664e0f19 bellard
            if (is_xmm) {
3496 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3497 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
3498 664e0f19 bellard
            } else {
3499 664e0f19 bellard
                rm = (modrm & 7);
3500 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
3501 664e0f19 bellard
            }
3502 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op2_offset);
3503 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op1_offset);
3504 a7812ae4 pbrook
            ((void (*)(TCGv_ptr, TCGv_ptr))sse_op2)(cpu_ptr0, cpu_ptr1);
3505 664e0f19 bellard
            break;
3506 664e0f19 bellard
        case 0x050: /* movmskps */
3507 664e0f19 bellard
            rm = (modrm & 7) | REX_B(s);
3508 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
3509 5af45186 bellard
                             offsetof(CPUX86State,xmm_regs[rm]));
3510 a7812ae4 pbrook
            gen_helper_movmskps(cpu_tmp2_i32, cpu_ptr0);
3511 b6abf97d bellard
            tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
3512 57fec1fe bellard
            gen_op_mov_reg_T0(OT_LONG, reg);
3513 664e0f19 bellard
            break;
3514 664e0f19 bellard
        case 0x150: /* movmskpd */
3515 664e0f19 bellard
            rm = (modrm & 7) | REX_B(s);
3516 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, 
3517 5af45186 bellard
                             offsetof(CPUX86State,xmm_regs[rm]));
3518 a7812ae4 pbrook
            gen_helper_movmskpd(cpu_tmp2_i32, cpu_ptr0);
3519 b6abf97d bellard
            tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
3520 57fec1fe bellard
            gen_op_mov_reg_T0(OT_LONG, reg);
3521 664e0f19 bellard
            break;
3522 664e0f19 bellard
        case 0x02a: /* cvtpi2ps */
3523 664e0f19 bellard
        case 0x12a: /* cvtpi2pd */
3524 a7812ae4 pbrook
            gen_helper_enter_mmx();
3525 664e0f19 bellard
            if (mod != 3) {
3526 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3527 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,mmx_t0);
3528 8686c490 bellard
                gen_ldq_env_A0(s->mem_index, op2_offset);
3529 664e0f19 bellard
            } else {
3530 664e0f19 bellard
                rm = (modrm & 7);
3531 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
3532 664e0f19 bellard
            }
3533 664e0f19 bellard
            op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
3534 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3535 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
3536 664e0f19 bellard
            switch(b >> 8) {
3537 664e0f19 bellard
            case 0x0:
3538 a7812ae4 pbrook
                gen_helper_cvtpi2ps(cpu_ptr0, cpu_ptr1);
3539 664e0f19 bellard
                break;
3540 664e0f19 bellard
            default:
3541 664e0f19 bellard
            case 0x1:
3542 a7812ae4 pbrook
                gen_helper_cvtpi2pd(cpu_ptr0, cpu_ptr1);
3543 664e0f19 bellard
                break;
3544 664e0f19 bellard
            }
3545 664e0f19 bellard
            break;
3546 664e0f19 bellard
        case 0x22a: /* cvtsi2ss */
3547 664e0f19 bellard
        case 0x32a: /* cvtsi2sd */
3548 664e0f19 bellard
            ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
3549 664e0f19 bellard
            gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
3550 664e0f19 bellard
            op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
3551 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3552 5af45186 bellard
            sse_op2 = sse_op_table3[(s->dflag == 2) * 2 + ((b >> 8) - 2)];
3553 28e10711 bellard
            if (ot == OT_LONG) {
3554 28e10711 bellard
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
3555 a7812ae4 pbrook
                ((void (*)(TCGv_ptr, TCGv_i32))sse_op2)(cpu_ptr0, cpu_tmp2_i32);
3556 28e10711 bellard
            } else {
3557 a7812ae4 pbrook
                ((void (*)(TCGv_ptr, TCGv))sse_op2)(cpu_ptr0, cpu_T[0]);
3558 28e10711 bellard
            }
3559 664e0f19 bellard
            break;
3560 664e0f19 bellard
        case 0x02c: /* cvttps2pi */
3561 664e0f19 bellard
        case 0x12c: /* cvttpd2pi */
3562 664e0f19 bellard
        case 0x02d: /* cvtps2pi */
3563 664e0f19 bellard
        case 0x12d: /* cvtpd2pi */
3564 a7812ae4 pbrook
            gen_helper_enter_mmx();
3565 664e0f19 bellard
            if (mod != 3) {
3566 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3567 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,xmm_t0);
3568 8686c490 bellard
                gen_ldo_env_A0(s->mem_index, op2_offset);
3569 664e0f19 bellard
            } else {
3570 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3571 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
3572 664e0f19 bellard
            }
3573 664e0f19 bellard
            op1_offset = offsetof(CPUX86State,fpregs[reg & 7].mmx);
3574 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3575 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
3576 664e0f19 bellard
            switch(b) {
3577 664e0f19 bellard
            case 0x02c:
3578 a7812ae4 pbrook
                gen_helper_cvttps2pi(cpu_ptr0, cpu_ptr1);
3579 664e0f19 bellard
                break;
3580 664e0f19 bellard
            case 0x12c:
3581 a7812ae4 pbrook
                gen_helper_cvttpd2pi(cpu_ptr0, cpu_ptr1);
3582 664e0f19 bellard
                break;
3583 664e0f19 bellard
            case 0x02d:
3584 a7812ae4 pbrook
                gen_helper_cvtps2pi(cpu_ptr0, cpu_ptr1);
3585 664e0f19 bellard
                break;
3586 664e0f19 bellard
            case 0x12d:
3587 a7812ae4 pbrook
                gen_helper_cvtpd2pi(cpu_ptr0, cpu_ptr1);
3588 664e0f19 bellard
                break;
3589 664e0f19 bellard
            }
3590 664e0f19 bellard
            break;
3591 664e0f19 bellard
        case 0x22c: /* cvttss2si */
3592 664e0f19 bellard
        case 0x32c: /* cvttsd2si */
3593 664e0f19 bellard
        case 0x22d: /* cvtss2si */
3594 664e0f19 bellard
        case 0x32d: /* cvtsd2si */
3595 664e0f19 bellard
            ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
3596 31313213 bellard
            if (mod != 3) {
3597 31313213 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3598 31313213 bellard
                if ((b >> 8) & 1) {
3599 8686c490 bellard
                    gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_t0.XMM_Q(0)));
3600 31313213 bellard
                } else {
3601 57fec1fe bellard
                    gen_op_ld_T0_A0(OT_LONG + s->mem_index);
3602 651ba608 bellard
                    tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(0)));
3603 31313213 bellard
                }
3604 31313213 bellard
                op2_offset = offsetof(CPUX86State,xmm_t0);
3605 31313213 bellard
            } else {
3606 31313213 bellard
                rm = (modrm & 7) | REX_B(s);
3607 31313213 bellard
                op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
3608 31313213 bellard
            }
3609 5af45186 bellard
            sse_op2 = sse_op_table3[(s->dflag == 2) * 2 + ((b >> 8) - 2) + 4 +
3610 5af45186 bellard
                                    (b & 1) * 4];
3611 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op2_offset);
3612 5af45186 bellard
            if (ot == OT_LONG) {
3613 a7812ae4 pbrook
                ((void (*)(TCGv_i32, TCGv_ptr))sse_op2)(cpu_tmp2_i32, cpu_ptr0);
3614 b6abf97d bellard
                tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
3615 5af45186 bellard
            } else {
3616 a7812ae4 pbrook
                ((void (*)(TCGv, TCGv_ptr))sse_op2)(cpu_T[0], cpu_ptr0);
3617 5af45186 bellard
            }
3618 57fec1fe bellard
            gen_op_mov_reg_T0(ot, reg);
3619 664e0f19 bellard
            break;
3620 664e0f19 bellard
        case 0xc4: /* pinsrw */
3621 5fafdf24 ths
        case 0x1c4:
3622 d1e42c5c bellard
            s->rip_offset = 1;
3623 664e0f19 bellard
            gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
3624 664e0f19 bellard
            val = ldub_code(s->pc++);
3625 664e0f19 bellard
            if (b1) {
3626 664e0f19 bellard
                val &= 7;
3627 5af45186 bellard
                tcg_gen_st16_tl(cpu_T[0], cpu_env,
3628 5af45186 bellard
                                offsetof(CPUX86State,xmm_regs[reg].XMM_W(val)));
3629 664e0f19 bellard
            } else {
3630 664e0f19 bellard
                val &= 3;
3631 5af45186 bellard
                tcg_gen_st16_tl(cpu_T[0], cpu_env,
3632 5af45186 bellard
                                offsetof(CPUX86State,fpregs[reg].mmx.MMX_W(val)));
3633 664e0f19 bellard
            }
3634 664e0f19 bellard
            break;
3635 664e0f19 bellard
        case 0xc5: /* pextrw */
3636 5fafdf24 ths
        case 0x1c5:
3637 664e0f19 bellard
            if (mod != 3)
3638 664e0f19 bellard
                goto illegal_op;
3639 6dc2d0da balrog
            ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
3640 664e0f19 bellard
            val = ldub_code(s->pc++);
3641 664e0f19 bellard
            if (b1) {
3642 664e0f19 bellard
                val &= 7;
3643 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3644 5af45186 bellard
                tcg_gen_ld16u_tl(cpu_T[0], cpu_env,
3645 5af45186 bellard
                                 offsetof(CPUX86State,xmm_regs[rm].XMM_W(val)));
3646 664e0f19 bellard
            } else {
3647 664e0f19 bellard
                val &= 3;
3648 664e0f19 bellard
                rm = (modrm & 7);
3649 5af45186 bellard
                tcg_gen_ld16u_tl(cpu_T[0], cpu_env,
3650 5af45186 bellard
                                offsetof(CPUX86State,fpregs[rm].mmx.MMX_W(val)));
3651 664e0f19 bellard
            }
3652 664e0f19 bellard
            reg = ((modrm >> 3) & 7) | rex_r;
3653 6dc2d0da balrog
            gen_op_mov_reg_T0(ot, reg);
3654 664e0f19 bellard
            break;
3655 664e0f19 bellard
        case 0x1d6: /* movq ea, xmm */
3656 664e0f19 bellard
            if (mod != 3) {
3657 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3658 8686c490 bellard
                gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3659 664e0f19 bellard
            } else {
3660 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3661 664e0f19 bellard
                gen_op_movq(offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)),
3662 664e0f19 bellard
                            offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)));
3663 664e0f19 bellard
                gen_op_movq_env_0(offsetof(CPUX86State,xmm_regs[rm].XMM_Q(1)));
3664 664e0f19 bellard
            }
3665 664e0f19 bellard
            break;
3666 664e0f19 bellard
        case 0x2d6: /* movq2dq */
3667 a7812ae4 pbrook
            gen_helper_enter_mmx();
3668 480c1cdb bellard
            rm = (modrm & 7);
3669 480c1cdb bellard
            gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)),
3670 480c1cdb bellard
                        offsetof(CPUX86State,fpregs[rm].mmx));
3671 480c1cdb bellard
            gen_op_movq_env_0(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)));
3672 664e0f19 bellard
            break;
3673 664e0f19 bellard
        case 0x3d6: /* movdq2q */
3674 a7812ae4 pbrook
            gen_helper_enter_mmx();
3675 480c1cdb bellard
            rm = (modrm & 7) | REX_B(s);
3676 480c1cdb bellard
            gen_op_movq(offsetof(CPUX86State,fpregs[reg & 7].mmx),
3677 480c1cdb bellard
                        offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)));
3678 664e0f19 bellard
            break;
3679 664e0f19 bellard
        case 0xd7: /* pmovmskb */
3680 664e0f19 bellard
        case 0x1d7:
3681 664e0f19 bellard
            if (mod != 3)
3682 664e0f19 bellard
                goto illegal_op;
3683 664e0f19 bellard
            if (b1) {
3684 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
3685 5af45186 bellard
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, offsetof(CPUX86State,xmm_regs[rm]));
3686 a7812ae4 pbrook
                gen_helper_pmovmskb_xmm(cpu_tmp2_i32, cpu_ptr0);
3687 664e0f19 bellard
            } else {
3688 664e0f19 bellard
                rm = (modrm & 7);
3689 5af45186 bellard
                tcg_gen_addi_ptr(cpu_ptr0, cpu_env, offsetof(CPUX86State,fpregs[rm].mmx));
3690 a7812ae4 pbrook
                gen_helper_pmovmskb_mmx(cpu_tmp2_i32, cpu_ptr0);
3691 664e0f19 bellard
            }
3692 b6abf97d bellard
            tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
3693 664e0f19 bellard
            reg = ((modrm >> 3) & 7) | rex_r;
3694 57fec1fe bellard
            gen_op_mov_reg_T0(OT_LONG, reg);
3695 664e0f19 bellard
            break;
3696 4242b1bd balrog
        case 0x138:
3697 000cacf6 balrog
            if (s->prefix & PREFIX_REPNZ)
3698 000cacf6 balrog
                goto crc32;
3699 000cacf6 balrog
        case 0x038:
3700 4242b1bd balrog
            b = modrm;
3701 4242b1bd balrog
            modrm = ldub_code(s->pc++);
3702 4242b1bd balrog
            rm = modrm & 7;
3703 4242b1bd balrog
            reg = ((modrm >> 3) & 7) | rex_r;
3704 4242b1bd balrog
            mod = (modrm >> 6) & 3;
3705 c045af25 Andi Kleen
            if (b1 >= 2) {
3706 c045af25 Andi Kleen
                goto illegal_op;
3707 c045af25 Andi Kleen
            }
3708 4242b1bd balrog
3709 222a3336 balrog
            sse_op2 = sse_op_table6[b].op[b1];
3710 4242b1bd balrog
            if (!sse_op2)
3711 4242b1bd balrog
                goto illegal_op;
3712 222a3336 balrog
            if (!(s->cpuid_ext_features & sse_op_table6[b].ext_mask))
3713 222a3336 balrog
                goto illegal_op;
3714 4242b1bd balrog
3715 4242b1bd balrog
            if (b1) {
3716 4242b1bd balrog
                op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
3717 4242b1bd balrog
                if (mod == 3) {
3718 4242b1bd balrog
                    op2_offset = offsetof(CPUX86State,xmm_regs[rm | REX_B(s)]);
3719 4242b1bd balrog
                } else {
3720 4242b1bd balrog
                    op2_offset = offsetof(CPUX86State,xmm_t0);
3721 4242b1bd balrog
                    gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3722 222a3336 balrog
                    switch (b) {
3723 222a3336 balrog
                    case 0x20: case 0x30: /* pmovsxbw, pmovzxbw */
3724 222a3336 balrog
                    case 0x23: case 0x33: /* pmovsxwd, pmovzxwd */
3725 222a3336 balrog
                    case 0x25: case 0x35: /* pmovsxdq, pmovzxdq */
3726 222a3336 balrog
                        gen_ldq_env_A0(s->mem_index, op2_offset +
3727 222a3336 balrog
                                        offsetof(XMMReg, XMM_Q(0)));
3728 222a3336 balrog
                        break;
3729 222a3336 balrog
                    case 0x21: case 0x31: /* pmovsxbd, pmovzxbd */
3730 222a3336 balrog
                    case 0x24: case 0x34: /* pmovsxwq, pmovzxwq */
3731 a7812ae4 pbrook
                        tcg_gen_qemu_ld32u(cpu_tmp0, cpu_A0,
3732 222a3336 balrog
                                          (s->mem_index >> 2) - 1);
3733 a7812ae4 pbrook
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp0);
3734 222a3336 balrog
                        tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, op2_offset +
3735 222a3336 balrog
                                        offsetof(XMMReg, XMM_L(0)));
3736 222a3336 balrog
                        break;
3737 222a3336 balrog
                    case 0x22: case 0x32: /* pmovsxbq, pmovzxbq */
3738 222a3336 balrog
                        tcg_gen_qemu_ld16u(cpu_tmp0, cpu_A0,
3739 222a3336 balrog
                                          (s->mem_index >> 2) - 1);
3740 222a3336 balrog
                        tcg_gen_st16_tl(cpu_tmp0, cpu_env, op2_offset +
3741 222a3336 balrog
                                        offsetof(XMMReg, XMM_W(0)));
3742 222a3336 balrog
                        break;
3743 222a3336 balrog
                    case 0x2a:            /* movntqda */
3744 222a3336 balrog
                        gen_ldo_env_A0(s->mem_index, op1_offset);
3745 222a3336 balrog
                        return;
3746 222a3336 balrog
                    default:
3747 222a3336 balrog
                        gen_ldo_env_A0(s->mem_index, op2_offset);
3748 222a3336 balrog
                    }
3749 4242b1bd balrog
                }
3750 4242b1bd balrog
            } else {
3751 4242b1bd balrog
                op1_offset = offsetof(CPUX86State,fpregs[reg].mmx);
3752 4242b1bd balrog
                if (mod == 3) {
3753 4242b1bd balrog
                    op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
3754 4242b1bd balrog
                } else {
3755 4242b1bd balrog
                    op2_offset = offsetof(CPUX86State,mmx_t0);
3756 4242b1bd balrog
                    gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3757 4242b1bd balrog
                    gen_ldq_env_A0(s->mem_index, op2_offset);
3758 4242b1bd balrog
                }
3759 4242b1bd balrog
            }
3760 222a3336 balrog
            if (sse_op2 == SSE_SPECIAL)
3761 222a3336 balrog
                goto illegal_op;
3762 222a3336 balrog
3763 4242b1bd balrog
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3764 4242b1bd balrog
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
3765 a7812ae4 pbrook
            ((void (*)(TCGv_ptr, TCGv_ptr))sse_op2)(cpu_ptr0, cpu_ptr1);
3766 222a3336 balrog
3767 222a3336 balrog
            if (b == 0x17)
3768 222a3336 balrog
                s->cc_op = CC_OP_EFLAGS;
3769 4242b1bd balrog
            break;
3770 222a3336 balrog
        case 0x338: /* crc32 */
3771 222a3336 balrog
        crc32:
3772 222a3336 balrog
            b = modrm;
3773 222a3336 balrog
            modrm = ldub_code(s->pc++);
3774 222a3336 balrog
            reg = ((modrm >> 3) & 7) | rex_r;
3775 222a3336 balrog
3776 222a3336 balrog
            if (b != 0xf0 && b != 0xf1)
3777 222a3336 balrog
                goto illegal_op;
3778 222a3336 balrog
            if (!(s->cpuid_ext_features & CPUID_EXT_SSE42))
3779 4242b1bd balrog
                goto illegal_op;
3780 4242b1bd balrog
3781 222a3336 balrog
            if (b == 0xf0)
3782 222a3336 balrog
                ot = OT_BYTE;
3783 222a3336 balrog
            else if (b == 0xf1 && s->dflag != 2)
3784 222a3336 balrog
                if (s->prefix & PREFIX_DATA)
3785 222a3336 balrog
                    ot = OT_WORD;
3786 222a3336 balrog
                else
3787 222a3336 balrog
                    ot = OT_LONG;
3788 222a3336 balrog
            else
3789 222a3336 balrog
                ot = OT_QUAD;
3790 222a3336 balrog
3791 222a3336 balrog
            gen_op_mov_TN_reg(OT_LONG, 0, reg);
3792 222a3336 balrog
            tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
3793 222a3336 balrog
            gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
3794 a7812ae4 pbrook
            gen_helper_crc32(cpu_T[0], cpu_tmp2_i32,
3795 a7812ae4 pbrook
                             cpu_T[0], tcg_const_i32(8 << ot));
3796 222a3336 balrog
3797 222a3336 balrog
            ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
3798 222a3336 balrog
            gen_op_mov_reg_T0(ot, reg);
3799 222a3336 balrog
            break;
3800 222a3336 balrog
        case 0x03a:
3801 222a3336 balrog
        case 0x13a:
3802 4242b1bd balrog
            b = modrm;
3803 4242b1bd balrog
            modrm = ldub_code(s->pc++);
3804 4242b1bd balrog
            rm = modrm & 7;
3805 4242b1bd balrog
            reg = ((modrm >> 3) & 7) | rex_r;
3806 4242b1bd balrog
            mod = (modrm >> 6) & 3;
3807 c045af25 Andi Kleen
            if (b1 >= 2) {
3808 c045af25 Andi Kleen
                goto illegal_op;
3809 c045af25 Andi Kleen
            }
3810 4242b1bd balrog
3811 222a3336 balrog
            sse_op2 = sse_op_table7[b].op[b1];
3812 4242b1bd balrog
            if (!sse_op2)
3813 4242b1bd balrog
                goto illegal_op;
3814 222a3336 balrog
            if (!(s->cpuid_ext_features & sse_op_table7[b].ext_mask))
3815 222a3336 balrog
                goto illegal_op;
3816 222a3336 balrog
3817 222a3336 balrog
            if (sse_op2 == SSE_SPECIAL) {
3818 222a3336 balrog
                ot = (s->dflag == 2) ? OT_QUAD : OT_LONG;
3819 222a3336 balrog
                rm = (modrm & 7) | REX_B(s);
3820 222a3336 balrog
                if (mod != 3)
3821 222a3336 balrog
                    gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3822 222a3336 balrog
                reg = ((modrm >> 3) & 7) | rex_r;
3823 222a3336 balrog
                val = ldub_code(s->pc++);
3824 222a3336 balrog
                switch (b) {
3825 222a3336 balrog
                case 0x14: /* pextrb */
3826 222a3336 balrog
                    tcg_gen_ld8u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,
3827 222a3336 balrog
                                            xmm_regs[reg].XMM_B(val & 15)));
3828 222a3336 balrog
                    if (mod == 3)
3829 222a3336 balrog
                        gen_op_mov_reg_T0(ot, rm);
3830 222a3336 balrog
                    else
3831 222a3336 balrog
                        tcg_gen_qemu_st8(cpu_T[0], cpu_A0,
3832 222a3336 balrog
                                        (s->mem_index >> 2) - 1);
3833 222a3336 balrog
                    break;
3834 222a3336 balrog
                case 0x15: /* pextrw */
3835 222a3336 balrog
                    tcg_gen_ld16u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,
3836 222a3336 balrog
                                            xmm_regs[reg].XMM_W(val & 7)));
3837 222a3336 balrog
                    if (mod == 3)
3838 222a3336 balrog
                        gen_op_mov_reg_T0(ot, rm);
3839 222a3336 balrog
                    else
3840 222a3336 balrog
                        tcg_gen_qemu_st16(cpu_T[0], cpu_A0,
3841 222a3336 balrog
                                        (s->mem_index >> 2) - 1);
3842 222a3336 balrog
                    break;
3843 222a3336 balrog
                case 0x16:
3844 222a3336 balrog
                    if (ot == OT_LONG) { /* pextrd */
3845 222a3336 balrog
                        tcg_gen_ld_i32(cpu_tmp2_i32, cpu_env,
3846 222a3336 balrog
                                        offsetof(CPUX86State,
3847 222a3336 balrog
                                                xmm_regs[reg].XMM_L(val & 3)));
3848 a7812ae4 pbrook
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
3849 222a3336 balrog
                        if (mod == 3)
3850 a7812ae4 pbrook
                            gen_op_mov_reg_v(ot, rm, cpu_T[0]);
3851 222a3336 balrog
                        else
3852 a7812ae4 pbrook
                            tcg_gen_qemu_st32(cpu_T[0], cpu_A0,
3853 222a3336 balrog
                                            (s->mem_index >> 2) - 1);
3854 222a3336 balrog
                    } else { /* pextrq */
3855 a7812ae4 pbrook
#ifdef TARGET_X86_64
3856 222a3336 balrog
                        tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env,
3857 222a3336 balrog
                                        offsetof(CPUX86State,
3858 222a3336 balrog
                                                xmm_regs[reg].XMM_Q(val & 1)));
3859 222a3336 balrog
                        if (mod == 3)
3860 222a3336 balrog
                            gen_op_mov_reg_v(ot, rm, cpu_tmp1_i64);
3861 222a3336 balrog
                        else
3862 222a3336 balrog
                            tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0,
3863 222a3336 balrog
                                            (s->mem_index >> 2) - 1);
3864 a7812ae4 pbrook
#else
3865 a7812ae4 pbrook
                        goto illegal_op;
3866 a7812ae4 pbrook
#endif
3867 222a3336 balrog
                    }
3868 222a3336 balrog
                    break;
3869 222a3336 balrog
                case 0x17: /* extractps */
3870 222a3336 balrog
                    tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,
3871 222a3336 balrog
                                            xmm_regs[reg].XMM_L(val & 3)));
3872 222a3336 balrog
                    if (mod == 3)
3873 222a3336 balrog
                        gen_op_mov_reg_T0(ot, rm);
3874 222a3336 balrog
                    else
3875 222a3336 balrog
                        tcg_gen_qemu_st32(cpu_T[0], cpu_A0,
3876 222a3336 balrog
                                        (s->mem_index >> 2) - 1);
3877 222a3336 balrog
                    break;
3878 222a3336 balrog
                case 0x20: /* pinsrb */
3879 222a3336 balrog
                    if (mod == 3)
3880 222a3336 balrog
                        gen_op_mov_TN_reg(OT_LONG, 0, rm);
3881 222a3336 balrog
                    else
3882 a7812ae4 pbrook
                        tcg_gen_qemu_ld8u(cpu_tmp0, cpu_A0,
3883 222a3336 balrog
                                        (s->mem_index >> 2) - 1);
3884 a7812ae4 pbrook
                    tcg_gen_st8_tl(cpu_tmp0, cpu_env, offsetof(CPUX86State,
3885 222a3336 balrog
                                            xmm_regs[reg].XMM_B(val & 15)));
3886 222a3336 balrog
                    break;
3887 222a3336 balrog
                case 0x21: /* insertps */
3888 a7812ae4 pbrook
                    if (mod == 3) {
3889 222a3336 balrog
                        tcg_gen_ld_i32(cpu_tmp2_i32, cpu_env,
3890 222a3336 balrog
                                        offsetof(CPUX86State,xmm_regs[rm]
3891 222a3336 balrog
                                                .XMM_L((val >> 6) & 3)));
3892 a7812ae4 pbrook
                    } else {
3893 a7812ae4 pbrook
                        tcg_gen_qemu_ld32u(cpu_tmp0, cpu_A0,
3894 222a3336 balrog
                                        (s->mem_index >> 2) - 1);
3895 a7812ae4 pbrook
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp0);
3896 a7812ae4 pbrook
                    }
3897 222a3336 balrog
                    tcg_gen_st_i32(cpu_tmp2_i32, cpu_env,
3898 222a3336 balrog
                                    offsetof(CPUX86State,xmm_regs[reg]
3899 222a3336 balrog
                                            .XMM_L((val >> 4) & 3)));
3900 222a3336 balrog
                    if ((val >> 0) & 1)
3901 222a3336 balrog
                        tcg_gen_st_i32(tcg_const_i32(0 /*float32_zero*/),
3902 222a3336 balrog
                                        cpu_env, offsetof(CPUX86State,
3903 222a3336 balrog
                                                xmm_regs[reg].XMM_L(0)));
3904 222a3336 balrog
                    if ((val >> 1) & 1)
3905 222a3336 balrog
                        tcg_gen_st_i32(tcg_const_i32(0 /*float32_zero*/),
3906 222a3336 balrog
                                        cpu_env, offsetof(CPUX86State,
3907 222a3336 balrog
                                                xmm_regs[reg].XMM_L(1)));
3908 222a3336 balrog
                    if ((val >> 2) & 1)
3909 222a3336 balrog
                        tcg_gen_st_i32(tcg_const_i32(0 /*float32_zero*/),
3910 222a3336 balrog
                                        cpu_env, offsetof(CPUX86State,
3911 222a3336 balrog
                                                xmm_regs[reg].XMM_L(2)));
3912 222a3336 balrog
                    if ((val >> 3) & 1)
3913 222a3336 balrog
                        tcg_gen_st_i32(tcg_const_i32(0 /*float32_zero*/),
3914 222a3336 balrog
                                        cpu_env, offsetof(CPUX86State,
3915 222a3336 balrog
                                                xmm_regs[reg].XMM_L(3)));
3916 222a3336 balrog
                    break;
3917 222a3336 balrog
                case 0x22:
3918 222a3336 balrog
                    if (ot == OT_LONG) { /* pinsrd */
3919 222a3336 balrog
                        if (mod == 3)
3920 a7812ae4 pbrook
                            gen_op_mov_v_reg(ot, cpu_tmp0, rm);
3921 222a3336 balrog
                        else
3922 a7812ae4 pbrook
                            tcg_gen_qemu_ld32u(cpu_tmp0, cpu_A0,
3923 222a3336 balrog
                                            (s->mem_index >> 2) - 1);
3924 a7812ae4 pbrook
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp0);
3925 222a3336 balrog
                        tcg_gen_st_i32(cpu_tmp2_i32, cpu_env,
3926 222a3336 balrog
                                        offsetof(CPUX86State,
3927 222a3336 balrog
                                                xmm_regs[reg].XMM_L(val & 3)));
3928 222a3336 balrog
                    } else { /* pinsrq */
3929 a7812ae4 pbrook
#ifdef TARGET_X86_64
3930 222a3336 balrog
                        if (mod == 3)
3931 222a3336 balrog
                            gen_op_mov_v_reg(ot, cpu_tmp1_i64, rm);
3932 222a3336 balrog
                        else
3933 222a3336 balrog
                            tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0,
3934 222a3336 balrog
                                            (s->mem_index >> 2) - 1);
3935 222a3336 balrog
                        tcg_gen_st_i64(cpu_tmp1_i64, cpu_env,
3936 222a3336 balrog
                                        offsetof(CPUX86State,
3937 222a3336 balrog
                                                xmm_regs[reg].XMM_Q(val & 1)));
3938 a7812ae4 pbrook
#else
3939 a7812ae4 pbrook
                        goto illegal_op;
3940 a7812ae4 pbrook
#endif
3941 222a3336 balrog
                    }
3942 222a3336 balrog
                    break;
3943 222a3336 balrog
                }
3944 222a3336 balrog
                return;
3945 222a3336 balrog
            }
3946 4242b1bd balrog
3947 4242b1bd balrog
            if (b1) {
3948 4242b1bd balrog
                op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
3949 4242b1bd balrog
                if (mod == 3) {
3950 4242b1bd balrog
                    op2_offset = offsetof(CPUX86State,xmm_regs[rm | REX_B(s)]);
3951 4242b1bd balrog
                } else {
3952 4242b1bd balrog
                    op2_offset = offsetof(CPUX86State,xmm_t0);
3953 4242b1bd balrog
                    gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3954 4242b1bd balrog
                    gen_ldo_env_A0(s->mem_index, op2_offset);
3955 4242b1bd balrog
                }
3956 4242b1bd balrog
            } else {
3957 4242b1bd balrog
                op1_offset = offsetof(CPUX86State,fpregs[reg].mmx);
3958 4242b1bd balrog
                if (mod == 3) {
3959 4242b1bd balrog
                    op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
3960 4242b1bd balrog
                } else {
3961 4242b1bd balrog
                    op2_offset = offsetof(CPUX86State,mmx_t0);
3962 4242b1bd balrog
                    gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3963 4242b1bd balrog
                    gen_ldq_env_A0(s->mem_index, op2_offset);
3964 4242b1bd balrog
                }
3965 4242b1bd balrog
            }
3966 4242b1bd balrog
            val = ldub_code(s->pc++);
3967 4242b1bd balrog
3968 222a3336 balrog
            if ((b & 0xfc) == 0x60) { /* pcmpXstrX */
3969 222a3336 balrog
                s->cc_op = CC_OP_EFLAGS;
3970 222a3336 balrog
3971 222a3336 balrog
                if (s->dflag == 2)
3972 222a3336 balrog
                    /* The helper must use entire 64-bit gp registers */
3973 222a3336 balrog
                    val |= 1 << 8;
3974 222a3336 balrog
            }
3975 222a3336 balrog
3976 4242b1bd balrog
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
3977 4242b1bd balrog
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
3978 a7812ae4 pbrook
            ((void (*)(TCGv_ptr, TCGv_ptr, TCGv_i32))sse_op2)(cpu_ptr0, cpu_ptr1, tcg_const_i32(val));
3979 4242b1bd balrog
            break;
3980 664e0f19 bellard
        default:
3981 664e0f19 bellard
            goto illegal_op;
3982 664e0f19 bellard
        }
3983 664e0f19 bellard
    } else {
3984 664e0f19 bellard
        /* generic MMX or SSE operation */
3985 d1e42c5c bellard
        switch(b) {
3986 d1e42c5c bellard
        case 0x70: /* pshufx insn */
3987 d1e42c5c bellard
        case 0xc6: /* pshufx insn */
3988 d1e42c5c bellard
        case 0xc2: /* compare insns */
3989 d1e42c5c bellard
            s->rip_offset = 1;
3990 d1e42c5c bellard
            break;
3991 d1e42c5c bellard
        default:
3992 d1e42c5c bellard
            break;
3993 664e0f19 bellard
        }
3994 664e0f19 bellard
        if (is_xmm) {
3995 664e0f19 bellard
            op1_offset = offsetof(CPUX86State,xmm_regs[reg]);
3996 664e0f19 bellard
            if (mod != 3) {
3997 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
3998 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,xmm_t0);
3999 480c1cdb bellard
                if (b1 >= 2 && ((b >= 0x50 && b <= 0x5f && b != 0x5b) ||
4000 664e0f19 bellard
                                b == 0xc2)) {
4001 664e0f19 bellard
                    /* specific case for SSE single instructions */
4002 664e0f19 bellard
                    if (b1 == 2) {
4003 664e0f19 bellard
                        /* 32 bit access */
4004 57fec1fe bellard
                        gen_op_ld_T0_A0(OT_LONG + s->mem_index);
4005 651ba608 bellard
                        tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(0)));
4006 664e0f19 bellard
                    } else {
4007 664e0f19 bellard
                        /* 64 bit access */
4008 8686c490 bellard
                        gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_t0.XMM_D(0)));
4009 664e0f19 bellard
                    }
4010 664e0f19 bellard
                } else {
4011 8686c490 bellard
                    gen_ldo_env_A0(s->mem_index, op2_offset);
4012 664e0f19 bellard
                }
4013 664e0f19 bellard
            } else {
4014 664e0f19 bellard
                rm = (modrm & 7) | REX_B(s);
4015 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,xmm_regs[rm]);
4016 664e0f19 bellard
            }
4017 664e0f19 bellard
        } else {
4018 664e0f19 bellard
            op1_offset = offsetof(CPUX86State,fpregs[reg].mmx);
4019 664e0f19 bellard
            if (mod != 3) {
4020 664e0f19 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4021 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,mmx_t0);
4022 8686c490 bellard
                gen_ldq_env_A0(s->mem_index, op2_offset);
4023 664e0f19 bellard
            } else {
4024 664e0f19 bellard
                rm = (modrm & 7);
4025 664e0f19 bellard
                op2_offset = offsetof(CPUX86State,fpregs[rm].mmx);
4026 664e0f19 bellard
            }
4027 664e0f19 bellard
        }
4028 664e0f19 bellard
        switch(b) {
4029 a35f3ec7 aurel32
        case 0x0f: /* 3DNow! data insns */
4030 e771edab aurel32
            if (!(s->cpuid_ext2_features & CPUID_EXT2_3DNOW))
4031 e771edab aurel32
                goto illegal_op;
4032 a35f3ec7 aurel32
            val = ldub_code(s->pc++);
4033 a35f3ec7 aurel32
            sse_op2 = sse_op_table5[val];
4034 a35f3ec7 aurel32
            if (!sse_op2)
4035 a35f3ec7 aurel32
                goto illegal_op;
4036 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
4037 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
4038 a7812ae4 pbrook
            ((void (*)(TCGv_ptr, TCGv_ptr))sse_op2)(cpu_ptr0, cpu_ptr1);
4039 a35f3ec7 aurel32
            break;
4040 664e0f19 bellard
        case 0x70: /* pshufx insn */
4041 664e0f19 bellard
        case 0xc6: /* pshufx insn */
4042 664e0f19 bellard
            val = ldub_code(s->pc++);
4043 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
4044 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
4045 a7812ae4 pbrook
            ((void (*)(TCGv_ptr, TCGv_ptr, TCGv_i32))sse_op2)(cpu_ptr0, cpu_ptr1, tcg_const_i32(val));
4046 664e0f19 bellard
            break;
4047 664e0f19 bellard
        case 0xc2:
4048 664e0f19 bellard
            /* compare insns */
4049 664e0f19 bellard
            val = ldub_code(s->pc++);
4050 664e0f19 bellard
            if (val >= 8)
4051 664e0f19 bellard
                goto illegal_op;
4052 664e0f19 bellard
            sse_op2 = sse_op_table4[val][b1];
4053 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
4054 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
4055 a7812ae4 pbrook
            ((void (*)(TCGv_ptr, TCGv_ptr))sse_op2)(cpu_ptr0, cpu_ptr1);
4056 664e0f19 bellard
            break;
4057 b8b6a50b bellard
        case 0xf7:
4058 b8b6a50b bellard
            /* maskmov : we must prepare A0 */
4059 b8b6a50b bellard
            if (mod != 3)
4060 b8b6a50b bellard
                goto illegal_op;
4061 b8b6a50b bellard
#ifdef TARGET_X86_64
4062 b8b6a50b bellard
            if (s->aflag == 2) {
4063 b8b6a50b bellard
                gen_op_movq_A0_reg(R_EDI);
4064 b8b6a50b bellard
            } else
4065 b8b6a50b bellard
#endif
4066 b8b6a50b bellard
            {
4067 b8b6a50b bellard
                gen_op_movl_A0_reg(R_EDI);
4068 b8b6a50b bellard
                if (s->aflag == 0)
4069 b8b6a50b bellard
                    gen_op_andl_A0_ffff();
4070 b8b6a50b bellard
            }
4071 b8b6a50b bellard
            gen_add_A0_ds_seg(s);
4072 b8b6a50b bellard
4073 b8b6a50b bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
4074 b8b6a50b bellard
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
4075 a7812ae4 pbrook
            ((void (*)(TCGv_ptr, TCGv_ptr, TCGv))sse_op2)(cpu_ptr0, cpu_ptr1, cpu_A0);
4076 b8b6a50b bellard
            break;
4077 664e0f19 bellard
        default:
4078 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset);
4079 5af45186 bellard
            tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset);
4080 a7812ae4 pbrook
            ((void (*)(TCGv_ptr, TCGv_ptr))sse_op2)(cpu_ptr0, cpu_ptr1);
4081 664e0f19 bellard
            break;
4082 664e0f19 bellard
        }
4083 664e0f19 bellard
        if (b == 0x2e || b == 0x2f) {
4084 664e0f19 bellard
            s->cc_op = CC_OP_EFLAGS;
4085 664e0f19 bellard
        }
4086 664e0f19 bellard
    }
4087 664e0f19 bellard
}
4088 664e0f19 bellard
4089 2c0262af bellard
/* convert one instruction. s->is_jmp is set if the translation must
4090 2c0262af bellard
   be stopped. Return the next pc value */
4091 14ce26e7 bellard
static target_ulong disas_insn(DisasContext *s, target_ulong pc_start)
4092 2c0262af bellard
{
4093 2c0262af bellard
    int b, prefixes, aflag, dflag;
4094 2c0262af bellard
    int shift, ot;
4095 2c0262af bellard
    int modrm, reg, rm, mod, reg_addr, op, opreg, offset_addr, val;
4096 14ce26e7 bellard
    target_ulong next_eip, tval;
4097 14ce26e7 bellard
    int rex_w, rex_r;
4098 2c0262af bellard
4099 8fec2b8c aliguori
    if (unlikely(qemu_loglevel_mask(CPU_LOG_TB_OP)))
4100 70cff25e bellard
        tcg_gen_debug_insn_start(pc_start);
4101 2c0262af bellard
    s->pc = pc_start;
4102 2c0262af bellard
    prefixes = 0;
4103 2c0262af bellard
    aflag = s->code32;
4104 2c0262af bellard
    dflag = s->code32;
4105 2c0262af bellard
    s->override = -1;
4106 14ce26e7 bellard
    rex_w = -1;
4107 14ce26e7 bellard
    rex_r = 0;
4108 14ce26e7 bellard
#ifdef TARGET_X86_64
4109 14ce26e7 bellard
    s->rex_x = 0;
4110 14ce26e7 bellard
    s->rex_b = 0;
4111 5fafdf24 ths
    x86_64_hregs = 0;
4112 14ce26e7 bellard
#endif
4113 14ce26e7 bellard
    s->rip_offset = 0; /* for relative ip address */
4114 2c0262af bellard
 next_byte:
4115 61382a50 bellard
    b = ldub_code(s->pc);
4116 2c0262af bellard
    s->pc++;
4117 2c0262af bellard
    /* check prefixes */
4118 14ce26e7 bellard
#ifdef TARGET_X86_64
4119 14ce26e7 bellard
    if (CODE64(s)) {
4120 14ce26e7 bellard
        switch (b) {
4121 14ce26e7 bellard
        case 0xf3:
4122 14ce26e7 bellard
            prefixes |= PREFIX_REPZ;
4123 14ce26e7 bellard
            goto next_byte;
4124 14ce26e7 bellard
        case 0xf2:
4125 14ce26e7 bellard
            prefixes |= PREFIX_REPNZ;
4126 14ce26e7 bellard
            goto next_byte;
4127 14ce26e7 bellard
        case 0xf0:
4128 14ce26e7 bellard
            prefixes |= PREFIX_LOCK;
4129 14ce26e7 bellard
            goto next_byte;
4130 14ce26e7 bellard
        case 0x2e:
4131 14ce26e7 bellard
            s->override = R_CS;
4132 14ce26e7 bellard
            goto next_byte;
4133 14ce26e7 bellard
        case 0x36:
4134 14ce26e7 bellard
            s->override = R_SS;
4135 14ce26e7 bellard
            goto next_byte;
4136 14ce26e7 bellard
        case 0x3e:
4137 14ce26e7 bellard
            s->override = R_DS;
4138 14ce26e7 bellard
            goto next_byte;
4139 14ce26e7 bellard
        case 0x26:
4140 14ce26e7 bellard
            s->override = R_ES;
4141 14ce26e7 bellard
            goto next_byte;
4142 14ce26e7 bellard
        case 0x64:
4143 14ce26e7 bellard
            s->override = R_FS;
4144 14ce26e7 bellard
            goto next_byte;
4145 14ce26e7 bellard
        case 0x65:
4146 14ce26e7 bellard
            s->override = R_GS;
4147 14ce26e7 bellard
            goto next_byte;
4148 14ce26e7 bellard
        case 0x66:
4149 14ce26e7 bellard
            prefixes |= PREFIX_DATA;
4150 14ce26e7 bellard
            goto next_byte;
4151 14ce26e7 bellard
        case 0x67:
4152 14ce26e7 bellard
            prefixes |= PREFIX_ADR;
4153 14ce26e7 bellard
            goto next_byte;
4154 14ce26e7 bellard
        case 0x40 ... 0x4f:
4155 14ce26e7 bellard
            /* REX prefix */
4156 14ce26e7 bellard
            rex_w = (b >> 3) & 1;
4157 14ce26e7 bellard
            rex_r = (b & 0x4) << 1;
4158 14ce26e7 bellard
            s->rex_x = (b & 0x2) << 2;
4159 14ce26e7 bellard
            REX_B(s) = (b & 0x1) << 3;
4160 14ce26e7 bellard
            x86_64_hregs = 1; /* select uniform byte register addressing */
4161 14ce26e7 bellard
            goto next_byte;
4162 14ce26e7 bellard
        }
4163 14ce26e7 bellard
        if (rex_w == 1) {
4164 14ce26e7 bellard
            /* 0x66 is ignored if rex.w is set */
4165 14ce26e7 bellard
            dflag = 2;
4166 14ce26e7 bellard
        } else {
4167 14ce26e7 bellard
            if (prefixes & PREFIX_DATA)
4168 14ce26e7 bellard
                dflag ^= 1;
4169 14ce26e7 bellard
        }
4170 14ce26e7 bellard
        if (!(prefixes & PREFIX_ADR))
4171 14ce26e7 bellard
            aflag = 2;
4172 5fafdf24 ths
    } else
4173 14ce26e7 bellard
#endif
4174 14ce26e7 bellard
    {
4175 14ce26e7 bellard
        switch (b) {
4176 14ce26e7 bellard
        case 0xf3:
4177 14ce26e7 bellard
            prefixes |= PREFIX_REPZ;
4178 14ce26e7 bellard
            goto next_byte;
4179 14ce26e7 bellard
        case 0xf2:
4180 14ce26e7 bellard
            prefixes |= PREFIX_REPNZ;
4181 14ce26e7 bellard
            goto next_byte;
4182 14ce26e7 bellard
        case 0xf0:
4183 14ce26e7 bellard
            prefixes |= PREFIX_LOCK;
4184 14ce26e7 bellard
            goto next_byte;
4185 14ce26e7 bellard
        case 0x2e:
4186 14ce26e7 bellard
            s->override = R_CS;
4187 14ce26e7 bellard
            goto next_byte;
4188 14ce26e7 bellard
        case 0x36:
4189 14ce26e7 bellard
            s->override = R_SS;
4190 14ce26e7 bellard
            goto next_byte;
4191 14ce26e7 bellard
        case 0x3e:
4192 14ce26e7 bellard
            s->override = R_DS;
4193 14ce26e7 bellard
            goto next_byte;
4194 14ce26e7 bellard
        case 0x26:
4195 14ce26e7 bellard
            s->override = R_ES;
4196 14ce26e7 bellard
            goto next_byte;
4197 14ce26e7 bellard
        case 0x64:
4198 14ce26e7 bellard
            s->override = R_FS;
4199 14ce26e7 bellard
            goto next_byte;
4200 14ce26e7 bellard
        case 0x65:
4201 14ce26e7 bellard
            s->override = R_GS;
4202 14ce26e7 bellard
            goto next_byte;
4203 14ce26e7 bellard
        case 0x66:
4204 14ce26e7 bellard
            prefixes |= PREFIX_DATA;
4205 14ce26e7 bellard
            goto next_byte;
4206 14ce26e7 bellard
        case 0x67:
4207 14ce26e7 bellard
            prefixes |= PREFIX_ADR;
4208 14ce26e7 bellard
            goto next_byte;
4209 14ce26e7 bellard
        }
4210 14ce26e7 bellard
        if (prefixes & PREFIX_DATA)
4211 14ce26e7 bellard
            dflag ^= 1;
4212 14ce26e7 bellard
        if (prefixes & PREFIX_ADR)
4213 14ce26e7 bellard
            aflag ^= 1;
4214 2c0262af bellard
    }
4215 2c0262af bellard
4216 2c0262af bellard
    s->prefix = prefixes;
4217 2c0262af bellard
    s->aflag = aflag;
4218 2c0262af bellard
    s->dflag = dflag;
4219 2c0262af bellard
4220 2c0262af bellard
    /* lock generation */
4221 2c0262af bellard
    if (prefixes & PREFIX_LOCK)
4222 a7812ae4 pbrook
        gen_helper_lock();
4223 2c0262af bellard
4224 2c0262af bellard
    /* now check op code */
4225 2c0262af bellard
 reswitch:
4226 2c0262af bellard
    switch(b) {
4227 2c0262af bellard
    case 0x0f:
4228 2c0262af bellard
        /**************************/
4229 2c0262af bellard
        /* extended op code */
4230 61382a50 bellard
        b = ldub_code(s->pc++) | 0x100;
4231 2c0262af bellard
        goto reswitch;
4232 3b46e624 ths
4233 2c0262af bellard
        /**************************/
4234 2c0262af bellard
        /* arith & logic */
4235 2c0262af bellard
    case 0x00 ... 0x05:
4236 2c0262af bellard
    case 0x08 ... 0x0d:
4237 2c0262af bellard
    case 0x10 ... 0x15:
4238 2c0262af bellard
    case 0x18 ... 0x1d:
4239 2c0262af bellard
    case 0x20 ... 0x25:
4240 2c0262af bellard
    case 0x28 ... 0x2d:
4241 2c0262af bellard
    case 0x30 ... 0x35:
4242 2c0262af bellard
    case 0x38 ... 0x3d:
4243 2c0262af bellard
        {
4244 2c0262af bellard
            int op, f, val;
4245 2c0262af bellard
            op = (b >> 3) & 7;
4246 2c0262af bellard
            f = (b >> 1) & 3;
4247 2c0262af bellard
4248 2c0262af bellard
            if ((b & 1) == 0)
4249 2c0262af bellard
                ot = OT_BYTE;
4250 2c0262af bellard
            else
4251 14ce26e7 bellard
                ot = dflag + OT_WORD;
4252 3b46e624 ths
4253 2c0262af bellard
            switch(f) {
4254 2c0262af bellard
            case 0: /* OP Ev, Gv */
4255 61382a50 bellard
                modrm = ldub_code(s->pc++);
4256 14ce26e7 bellard
                reg = ((modrm >> 3) & 7) | rex_r;
4257 2c0262af bellard
                mod = (modrm >> 6) & 3;
4258 14ce26e7 bellard
                rm = (modrm & 7) | REX_B(s);
4259 2c0262af bellard
                if (mod != 3) {
4260 2c0262af bellard
                    gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4261 2c0262af bellard
                    opreg = OR_TMP0;
4262 2c0262af bellard
                } else if (op == OP_XORL && rm == reg) {
4263 2c0262af bellard
                xor_zero:
4264 2c0262af bellard
                    /* xor reg, reg optimisation */
4265 2c0262af bellard
                    gen_op_movl_T0_0();
4266 2c0262af bellard
                    s->cc_op = CC_OP_LOGICB + ot;
4267 57fec1fe bellard
                    gen_op_mov_reg_T0(ot, reg);
4268 2c0262af bellard
                    gen_op_update1_cc();
4269 2c0262af bellard
                    break;
4270 2c0262af bellard
                } else {
4271 2c0262af bellard
                    opreg = rm;
4272 2c0262af bellard
                }
4273 57fec1fe bellard
                gen_op_mov_TN_reg(ot, 1, reg);
4274 2c0262af bellard
                gen_op(s, op, ot, opreg);
4275 2c0262af bellard
                break;
4276 2c0262af bellard
            case 1: /* OP Gv, Ev */
4277 61382a50 bellard
                modrm = ldub_code(s->pc++);
4278 2c0262af bellard
                mod = (modrm >> 6) & 3;
4279 14ce26e7 bellard
                reg = ((modrm >> 3) & 7) | rex_r;
4280 14ce26e7 bellard
                rm = (modrm & 7) | REX_B(s);
4281 2c0262af bellard
                if (mod != 3) {
4282 2c0262af bellard
                    gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4283 57fec1fe bellard
                    gen_op_ld_T1_A0(ot + s->mem_index);
4284 2c0262af bellard
                } else if (op == OP_XORL && rm == reg) {
4285 2c0262af bellard
                    goto xor_zero;
4286 2c0262af bellard
                } else {
4287 57fec1fe bellard
                    gen_op_mov_TN_reg(ot, 1, rm);
4288 2c0262af bellard
                }
4289 2c0262af bellard
                gen_op(s, op, ot, reg);
4290 2c0262af bellard
                break;
4291 2c0262af bellard
            case 2: /* OP A, Iv */
4292 2c0262af bellard
                val = insn_get(s, ot);
4293 2c0262af bellard
                gen_op_movl_T1_im(val);
4294 2c0262af bellard
                gen_op(s, op, ot, OR_EAX);
4295 2c0262af bellard
                break;
4296 2c0262af bellard
            }
4297 2c0262af bellard
        }
4298 2c0262af bellard
        break;
4299 2c0262af bellard
4300 ec9d6075 bellard
    case 0x82:
4301 ec9d6075 bellard
        if (CODE64(s))
4302 ec9d6075 bellard
            goto illegal_op;
4303 2c0262af bellard
    case 0x80: /* GRP1 */
4304 2c0262af bellard
    case 0x81:
4305 2c0262af bellard
    case 0x83:
4306 2c0262af bellard
        {
4307 2c0262af bellard
            int val;
4308 2c0262af bellard
4309 2c0262af bellard
            if ((b & 1) == 0)
4310 2c0262af bellard
                ot = OT_BYTE;
4311 2c0262af bellard
            else
4312 14ce26e7 bellard
                ot = dflag + OT_WORD;
4313 3b46e624 ths
4314 61382a50 bellard
            modrm = ldub_code(s->pc++);
4315 2c0262af bellard
            mod = (modrm >> 6) & 3;
4316 14ce26e7 bellard
            rm = (modrm & 7) | REX_B(s);
4317 2c0262af bellard
            op = (modrm >> 3) & 7;
4318 3b46e624 ths
4319 2c0262af bellard
            if (mod != 3) {
4320 14ce26e7 bellard
                if (b == 0x83)
4321 14ce26e7 bellard
                    s->rip_offset = 1;
4322 14ce26e7 bellard
                else
4323 14ce26e7 bellard
                    s->rip_offset = insn_const_size(ot);
4324 2c0262af bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4325 2c0262af bellard
                opreg = OR_TMP0;
4326 2c0262af bellard
            } else {
4327 14ce26e7 bellard
                opreg = rm;
4328 2c0262af bellard
            }
4329 2c0262af bellard
4330 2c0262af bellard
            switch(b) {
4331 2c0262af bellard
            default:
4332 2c0262af bellard
            case 0x80:
4333 2c0262af bellard
            case 0x81:
4334 d64477af bellard
            case 0x82:
4335 2c0262af bellard
                val = insn_get(s, ot);
4336 2c0262af bellard
                break;
4337 2c0262af bellard
            case 0x83:
4338 2c0262af bellard
                val = (int8_t)insn_get(s, OT_BYTE);
4339 2c0262af bellard
                break;
4340 2c0262af bellard
            }
4341 2c0262af bellard
            gen_op_movl_T1_im(val);
4342 2c0262af bellard
            gen_op(s, op, ot, opreg);
4343 2c0262af bellard
        }
4344 2c0262af bellard
        break;
4345 2c0262af bellard
4346 2c0262af bellard
        /**************************/
4347 2c0262af bellard
        /* inc, dec, and other misc arith */
4348 2c0262af bellard
    case 0x40 ... 0x47: /* inc Gv */
4349 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
4350 2c0262af bellard
        gen_inc(s, ot, OR_EAX + (b & 7), 1);
4351 2c0262af bellard
        break;
4352 2c0262af bellard
    case 0x48 ... 0x4f: /* dec Gv */
4353 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
4354 2c0262af bellard
        gen_inc(s, ot, OR_EAX + (b & 7), -1);
4355 2c0262af bellard
        break;
4356 2c0262af bellard
    case 0xf6: /* GRP3 */
4357 2c0262af bellard
    case 0xf7:
4358 2c0262af bellard
        if ((b & 1) == 0)
4359 2c0262af bellard
            ot = OT_BYTE;
4360 2c0262af bellard
        else
4361 14ce26e7 bellard
            ot = dflag + OT_WORD;
4362 2c0262af bellard
4363 61382a50 bellard
        modrm = ldub_code(s->pc++);
4364 2c0262af bellard
        mod = (modrm >> 6) & 3;
4365 14ce26e7 bellard
        rm = (modrm & 7) | REX_B(s);
4366 2c0262af bellard
        op = (modrm >> 3) & 7;
4367 2c0262af bellard
        if (mod != 3) {
4368 14ce26e7 bellard
            if (op == 0)
4369 14ce26e7 bellard
                s->rip_offset = insn_const_size(ot);
4370 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4371 57fec1fe bellard
            gen_op_ld_T0_A0(ot + s->mem_index);
4372 2c0262af bellard
        } else {
4373 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, rm);
4374 2c0262af bellard
        }
4375 2c0262af bellard
4376 2c0262af bellard
        switch(op) {
4377 2c0262af bellard
        case 0: /* test */
4378 2c0262af bellard
            val = insn_get(s, ot);
4379 2c0262af bellard
            gen_op_movl_T1_im(val);
4380 2c0262af bellard
            gen_op_testl_T0_T1_cc();
4381 2c0262af bellard
            s->cc_op = CC_OP_LOGICB + ot;
4382 2c0262af bellard
            break;
4383 2c0262af bellard
        case 2: /* not */
4384 b6abf97d bellard
            tcg_gen_not_tl(cpu_T[0], cpu_T[0]);
4385 2c0262af bellard
            if (mod != 3) {
4386 57fec1fe bellard
                gen_op_st_T0_A0(ot + s->mem_index);
4387 2c0262af bellard
            } else {
4388 57fec1fe bellard
                gen_op_mov_reg_T0(ot, rm);
4389 2c0262af bellard
            }
4390 2c0262af bellard
            break;
4391 2c0262af bellard
        case 3: /* neg */
4392 b6abf97d bellard
            tcg_gen_neg_tl(cpu_T[0], cpu_T[0]);
4393 2c0262af bellard
            if (mod != 3) {
4394 57fec1fe bellard
                gen_op_st_T0_A0(ot + s->mem_index);
4395 2c0262af bellard
            } else {
4396 57fec1fe bellard
                gen_op_mov_reg_T0(ot, rm);
4397 2c0262af bellard
            }
4398 2c0262af bellard
            gen_op_update_neg_cc();
4399 2c0262af bellard
            s->cc_op = CC_OP_SUBB + ot;
4400 2c0262af bellard
            break;
4401 2c0262af bellard
        case 4: /* mul */
4402 2c0262af bellard
            switch(ot) {
4403 2c0262af bellard
            case OT_BYTE:
4404 0211e5af bellard
                gen_op_mov_TN_reg(OT_BYTE, 1, R_EAX);
4405 0211e5af bellard
                tcg_gen_ext8u_tl(cpu_T[0], cpu_T[0]);
4406 0211e5af bellard
                tcg_gen_ext8u_tl(cpu_T[1], cpu_T[1]);
4407 0211e5af bellard
                /* XXX: use 32 bit mul which could be faster */
4408 0211e5af bellard
                tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4409 0211e5af bellard
                gen_op_mov_reg_T0(OT_WORD, R_EAX);
4410 0211e5af bellard
                tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4411 0211e5af bellard
                tcg_gen_andi_tl(cpu_cc_src, cpu_T[0], 0xff00);
4412 d36cd60e bellard
                s->cc_op = CC_OP_MULB;
4413 2c0262af bellard
                break;
4414 2c0262af bellard
            case OT_WORD:
4415 0211e5af bellard
                gen_op_mov_TN_reg(OT_WORD, 1, R_EAX);
4416 0211e5af bellard
                tcg_gen_ext16u_tl(cpu_T[0], cpu_T[0]);
4417 0211e5af bellard
                tcg_gen_ext16u_tl(cpu_T[1], cpu_T[1]);
4418 0211e5af bellard
                /* XXX: use 32 bit mul which could be faster */
4419 0211e5af bellard
                tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4420 0211e5af bellard
                gen_op_mov_reg_T0(OT_WORD, R_EAX);
4421 0211e5af bellard
                tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4422 0211e5af bellard
                tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 16);
4423 0211e5af bellard
                gen_op_mov_reg_T0(OT_WORD, R_EDX);
4424 0211e5af bellard
                tcg_gen_mov_tl(cpu_cc_src, cpu_T[0]);
4425 d36cd60e bellard
                s->cc_op = CC_OP_MULW;
4426 2c0262af bellard
                break;
4427 2c0262af bellard
            default:
4428 2c0262af bellard
            case OT_LONG:
4429 0211e5af bellard
#ifdef TARGET_X86_64
4430 0211e5af bellard
                gen_op_mov_TN_reg(OT_LONG, 1, R_EAX);
4431 0211e5af bellard
                tcg_gen_ext32u_tl(cpu_T[0], cpu_T[0]);
4432 0211e5af bellard
                tcg_gen_ext32u_tl(cpu_T[1], cpu_T[1]);
4433 0211e5af bellard
                tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4434 0211e5af bellard
                gen_op_mov_reg_T0(OT_LONG, R_EAX);
4435 0211e5af bellard
                tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4436 0211e5af bellard
                tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 32);
4437 0211e5af bellard
                gen_op_mov_reg_T0(OT_LONG, R_EDX);
4438 0211e5af bellard
                tcg_gen_mov_tl(cpu_cc_src, cpu_T[0]);
4439 0211e5af bellard
#else
4440 0211e5af bellard
                {
4441 a7812ae4 pbrook
                    TCGv_i64 t0, t1;
4442 a7812ae4 pbrook
                    t0 = tcg_temp_new_i64();
4443 a7812ae4 pbrook
                    t1 = tcg_temp_new_i64();
4444 0211e5af bellard
                    gen_op_mov_TN_reg(OT_LONG, 1, R_EAX);
4445 0211e5af bellard
                    tcg_gen_extu_i32_i64(t0, cpu_T[0]);
4446 0211e5af bellard
                    tcg_gen_extu_i32_i64(t1, cpu_T[1]);
4447 0211e5af bellard
                    tcg_gen_mul_i64(t0, t0, t1);
4448 0211e5af bellard
                    tcg_gen_trunc_i64_i32(cpu_T[0], t0);
4449 0211e5af bellard
                    gen_op_mov_reg_T0(OT_LONG, R_EAX);
4450 0211e5af bellard
                    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4451 0211e5af bellard
                    tcg_gen_shri_i64(t0, t0, 32);
4452 0211e5af bellard
                    tcg_gen_trunc_i64_i32(cpu_T[0], t0);
4453 0211e5af bellard
                    gen_op_mov_reg_T0(OT_LONG, R_EDX);
4454 0211e5af bellard
                    tcg_gen_mov_tl(cpu_cc_src, cpu_T[0]);
4455 0211e5af bellard
                }
4456 0211e5af bellard
#endif
4457 d36cd60e bellard
                s->cc_op = CC_OP_MULL;
4458 2c0262af bellard
                break;
4459 14ce26e7 bellard
#ifdef TARGET_X86_64
4460 14ce26e7 bellard
            case OT_QUAD:
4461 a7812ae4 pbrook
                gen_helper_mulq_EAX_T0(cpu_T[0]);
4462 14ce26e7 bellard
                s->cc_op = CC_OP_MULQ;
4463 14ce26e7 bellard
                break;
4464 14ce26e7 bellard
#endif
4465 2c0262af bellard
            }
4466 2c0262af bellard
            break;
4467 2c0262af bellard
        case 5: /* imul */
4468 2c0262af bellard
            switch(ot) {
4469 2c0262af bellard
            case OT_BYTE:
4470 0211e5af bellard
                gen_op_mov_TN_reg(OT_BYTE, 1, R_EAX);
4471 0211e5af bellard
                tcg_gen_ext8s_tl(cpu_T[0], cpu_T[0]);
4472 0211e5af bellard
                tcg_gen_ext8s_tl(cpu_T[1], cpu_T[1]);
4473 0211e5af bellard
                /* XXX: use 32 bit mul which could be faster */
4474 0211e5af bellard
                tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4475 0211e5af bellard
                gen_op_mov_reg_T0(OT_WORD, R_EAX);
4476 0211e5af bellard
                tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4477 0211e5af bellard
                tcg_gen_ext8s_tl(cpu_tmp0, cpu_T[0]);
4478 0211e5af bellard
                tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
4479 d36cd60e bellard
                s->cc_op = CC_OP_MULB;
4480 2c0262af bellard
                break;
4481 2c0262af bellard
            case OT_WORD:
4482 0211e5af bellard
                gen_op_mov_TN_reg(OT_WORD, 1, R_EAX);
4483 0211e5af bellard
                tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
4484 0211e5af bellard
                tcg_gen_ext16s_tl(cpu_T[1], cpu_T[1]);
4485 0211e5af bellard
                /* XXX: use 32 bit mul which could be faster */
4486 0211e5af bellard
                tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4487 0211e5af bellard
                gen_op_mov_reg_T0(OT_WORD, R_EAX);
4488 0211e5af bellard
                tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4489 0211e5af bellard
                tcg_gen_ext16s_tl(cpu_tmp0, cpu_T[0]);
4490 0211e5af bellard
                tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
4491 0211e5af bellard
                tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 16);
4492 0211e5af bellard
                gen_op_mov_reg_T0(OT_WORD, R_EDX);
4493 d36cd60e bellard
                s->cc_op = CC_OP_MULW;
4494 2c0262af bellard
                break;
4495 2c0262af bellard
            default:
4496 2c0262af bellard
            case OT_LONG:
4497 0211e5af bellard
#ifdef TARGET_X86_64
4498 0211e5af bellard
                gen_op_mov_TN_reg(OT_LONG, 1, R_EAX);
4499 0211e5af bellard
                tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
4500 0211e5af bellard
                tcg_gen_ext32s_tl(cpu_T[1], cpu_T[1]);
4501 0211e5af bellard
                tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4502 0211e5af bellard
                gen_op_mov_reg_T0(OT_LONG, R_EAX);
4503 0211e5af bellard
                tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4504 0211e5af bellard
                tcg_gen_ext32s_tl(cpu_tmp0, cpu_T[0]);
4505 0211e5af bellard
                tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
4506 0211e5af bellard
                tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 32);
4507 0211e5af bellard
                gen_op_mov_reg_T0(OT_LONG, R_EDX);
4508 0211e5af bellard
#else
4509 0211e5af bellard
                {
4510 a7812ae4 pbrook
                    TCGv_i64 t0, t1;
4511 a7812ae4 pbrook
                    t0 = tcg_temp_new_i64();
4512 a7812ae4 pbrook
                    t1 = tcg_temp_new_i64();
4513 0211e5af bellard
                    gen_op_mov_TN_reg(OT_LONG, 1, R_EAX);
4514 0211e5af bellard
                    tcg_gen_ext_i32_i64(t0, cpu_T[0]);
4515 0211e5af bellard
                    tcg_gen_ext_i32_i64(t1, cpu_T[1]);
4516 0211e5af bellard
                    tcg_gen_mul_i64(t0, t0, t1);
4517 0211e5af bellard
                    tcg_gen_trunc_i64_i32(cpu_T[0], t0);
4518 0211e5af bellard
                    gen_op_mov_reg_T0(OT_LONG, R_EAX);
4519 0211e5af bellard
                    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4520 0211e5af bellard
                    tcg_gen_sari_tl(cpu_tmp0, cpu_T[0], 31);
4521 0211e5af bellard
                    tcg_gen_shri_i64(t0, t0, 32);
4522 0211e5af bellard
                    tcg_gen_trunc_i64_i32(cpu_T[0], t0);
4523 0211e5af bellard
                    gen_op_mov_reg_T0(OT_LONG, R_EDX);
4524 0211e5af bellard
                    tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
4525 0211e5af bellard
                }
4526 0211e5af bellard
#endif
4527 d36cd60e bellard
                s->cc_op = CC_OP_MULL;
4528 2c0262af bellard
                break;
4529 14ce26e7 bellard
#ifdef TARGET_X86_64
4530 14ce26e7 bellard
            case OT_QUAD:
4531 a7812ae4 pbrook
                gen_helper_imulq_EAX_T0(cpu_T[0]);
4532 14ce26e7 bellard
                s->cc_op = CC_OP_MULQ;
4533 14ce26e7 bellard
                break;
4534 14ce26e7 bellard
#endif
4535 2c0262af bellard
            }
4536 2c0262af bellard
            break;
4537 2c0262af bellard
        case 6: /* div */
4538 2c0262af bellard
            switch(ot) {
4539 2c0262af bellard
            case OT_BYTE:
4540 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
4541 a7812ae4 pbrook
                gen_helper_divb_AL(cpu_T[0]);
4542 2c0262af bellard
                break;
4543 2c0262af bellard
            case OT_WORD:
4544 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
4545 a7812ae4 pbrook
                gen_helper_divw_AX(cpu_T[0]);
4546 2c0262af bellard
                break;
4547 2c0262af bellard
            default:
4548 2c0262af bellard
            case OT_LONG:
4549 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
4550 a7812ae4 pbrook
                gen_helper_divl_EAX(cpu_T[0]);
4551 14ce26e7 bellard
                break;
4552 14ce26e7 bellard
#ifdef TARGET_X86_64
4553 14ce26e7 bellard
            case OT_QUAD:
4554 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
4555 a7812ae4 pbrook
                gen_helper_divq_EAX(cpu_T[0]);
4556 2c0262af bellard
                break;
4557 14ce26e7 bellard
#endif
4558 2c0262af bellard
            }
4559 2c0262af bellard
            break;
4560 2c0262af bellard
        case 7: /* idiv */
4561 2c0262af bellard
            switch(ot) {
4562 2c0262af bellard
            case OT_BYTE:
4563 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
4564 a7812ae4 pbrook
                gen_helper_idivb_AL(cpu_T[0]);
4565 2c0262af bellard
                break;
4566 2c0262af bellard
            case OT_WORD:
4567 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
4568 a7812ae4 pbrook
                gen_helper_idivw_AX(cpu_T[0]);
4569 2c0262af bellard
                break;
4570 2c0262af bellard
            default:
4571 2c0262af bellard
            case OT_LONG:
4572 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
4573 a7812ae4 pbrook
                gen_helper_idivl_EAX(cpu_T[0]);
4574 14ce26e7 bellard
                break;
4575 14ce26e7 bellard
#ifdef TARGET_X86_64
4576 14ce26e7 bellard
            case OT_QUAD:
4577 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
4578 a7812ae4 pbrook
                gen_helper_idivq_EAX(cpu_T[0]);
4579 2c0262af bellard
                break;
4580 14ce26e7 bellard
#endif
4581 2c0262af bellard
            }
4582 2c0262af bellard
            break;
4583 2c0262af bellard
        default:
4584 2c0262af bellard
            goto illegal_op;
4585 2c0262af bellard
        }
4586 2c0262af bellard
        break;
4587 2c0262af bellard
4588 2c0262af bellard
    case 0xfe: /* GRP4 */
4589 2c0262af bellard
    case 0xff: /* GRP5 */
4590 2c0262af bellard
        if ((b & 1) == 0)
4591 2c0262af bellard
            ot = OT_BYTE;
4592 2c0262af bellard
        else
4593 14ce26e7 bellard
            ot = dflag + OT_WORD;
4594 2c0262af bellard
4595 61382a50 bellard
        modrm = ldub_code(s->pc++);
4596 2c0262af bellard
        mod = (modrm >> 6) & 3;
4597 14ce26e7 bellard
        rm = (modrm & 7) | REX_B(s);
4598 2c0262af bellard
        op = (modrm >> 3) & 7;
4599 2c0262af bellard
        if (op >= 2 && b == 0xfe) {
4600 2c0262af bellard
            goto illegal_op;
4601 2c0262af bellard
        }
4602 14ce26e7 bellard
        if (CODE64(s)) {
4603 aba9d61e bellard
            if (op == 2 || op == 4) {
4604 14ce26e7 bellard
                /* operand size for jumps is 64 bit */
4605 14ce26e7 bellard
                ot = OT_QUAD;
4606 aba9d61e bellard
            } else if (op == 3 || op == 5) {
4607 41b1e61f malc
                ot = dflag ? OT_LONG + (rex_w == 1) : OT_WORD;
4608 14ce26e7 bellard
            } else if (op == 6) {
4609 14ce26e7 bellard
                /* default push size is 64 bit */
4610 14ce26e7 bellard
                ot = dflag ? OT_QUAD : OT_WORD;
4611 14ce26e7 bellard
            }
4612 14ce26e7 bellard
        }
4613 2c0262af bellard
        if (mod != 3) {
4614 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4615 2c0262af bellard
            if (op >= 2 && op != 3 && op != 5)
4616 57fec1fe bellard
                gen_op_ld_T0_A0(ot + s->mem_index);
4617 2c0262af bellard
        } else {
4618 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, rm);
4619 2c0262af bellard
        }
4620 2c0262af bellard
4621 2c0262af bellard
        switch(op) {
4622 2c0262af bellard
        case 0: /* inc Ev */
4623 2c0262af bellard
            if (mod != 3)
4624 2c0262af bellard
                opreg = OR_TMP0;
4625 2c0262af bellard
            else
4626 2c0262af bellard
                opreg = rm;
4627 2c0262af bellard
            gen_inc(s, ot, opreg, 1);
4628 2c0262af bellard
            break;
4629 2c0262af bellard
        case 1: /* dec Ev */
4630 2c0262af bellard
            if (mod != 3)
4631 2c0262af bellard
                opreg = OR_TMP0;
4632 2c0262af bellard
            else
4633 2c0262af bellard
                opreg = rm;
4634 2c0262af bellard
            gen_inc(s, ot, opreg, -1);
4635 2c0262af bellard
            break;
4636 2c0262af bellard
        case 2: /* call Ev */
4637 4f31916f bellard
            /* XXX: optimize if memory (no 'and' is necessary) */
4638 2c0262af bellard
            if (s->dflag == 0)
4639 2c0262af bellard
                gen_op_andl_T0_ffff();
4640 2c0262af bellard
            next_eip = s->pc - s->cs_base;
4641 1ef38687 bellard
            gen_movtl_T1_im(next_eip);
4642 4f31916f bellard
            gen_push_T1(s);
4643 4f31916f bellard
            gen_op_jmp_T0();
4644 2c0262af bellard
            gen_eob(s);
4645 2c0262af bellard
            break;
4646 61382a50 bellard
        case 3: /* lcall Ev */
4647 57fec1fe bellard
            gen_op_ld_T1_A0(ot + s->mem_index);
4648 aba9d61e bellard
            gen_add_A0_im(s, 1 << (ot - OT_WORD + 1));
4649 57fec1fe bellard
            gen_op_ldu_T0_A0(OT_WORD + s->mem_index);
4650 2c0262af bellard
        do_lcall:
4651 2c0262af bellard
            if (s->pe && !s->vm86) {
4652 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
4653 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
4654 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
4655 b6abf97d bellard
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
4656 a7812ae4 pbrook
                gen_helper_lcall_protected(cpu_tmp2_i32, cpu_T[1],
4657 a7812ae4 pbrook
                                           tcg_const_i32(dflag), 
4658 a7812ae4 pbrook
                                           tcg_const_i32(s->pc - pc_start));
4659 2c0262af bellard
            } else {
4660 b6abf97d bellard
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
4661 a7812ae4 pbrook
                gen_helper_lcall_real(cpu_tmp2_i32, cpu_T[1],
4662 a7812ae4 pbrook
                                      tcg_const_i32(dflag), 
4663 a7812ae4 pbrook
                                      tcg_const_i32(s->pc - s->cs_base));
4664 2c0262af bellard
            }
4665 2c0262af bellard
            gen_eob(s);
4666 2c0262af bellard
            break;
4667 2c0262af bellard
        case 4: /* jmp Ev */
4668 2c0262af bellard
            if (s->dflag == 0)
4669 2c0262af bellard
                gen_op_andl_T0_ffff();
4670 2c0262af bellard
            gen_op_jmp_T0();
4671 2c0262af bellard
            gen_eob(s);
4672 2c0262af bellard
            break;
4673 2c0262af bellard
        case 5: /* ljmp Ev */
4674 57fec1fe bellard
            gen_op_ld_T1_A0(ot + s->mem_index);
4675 aba9d61e bellard
            gen_add_A0_im(s, 1 << (ot - OT_WORD + 1));
4676 57fec1fe bellard
            gen_op_ldu_T0_A0(OT_WORD + s->mem_index);
4677 2c0262af bellard
        do_ljmp:
4678 2c0262af bellard
            if (s->pe && !s->vm86) {
4679 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
4680 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
4681 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
4682 b6abf97d bellard
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
4683 a7812ae4 pbrook
                gen_helper_ljmp_protected(cpu_tmp2_i32, cpu_T[1],
4684 a7812ae4 pbrook
                                          tcg_const_i32(s->pc - pc_start));
4685 2c0262af bellard
            } else {
4686 3bd7da9e bellard
                gen_op_movl_seg_T0_vm(R_CS);
4687 2c0262af bellard
                gen_op_movl_T0_T1();
4688 2c0262af bellard
                gen_op_jmp_T0();
4689 2c0262af bellard
            }
4690 2c0262af bellard
            gen_eob(s);
4691 2c0262af bellard
            break;
4692 2c0262af bellard
        case 6: /* push Ev */
4693 2c0262af bellard
            gen_push_T0(s);
4694 2c0262af bellard
            break;
4695 2c0262af bellard
        default:
4696 2c0262af bellard
            goto illegal_op;
4697 2c0262af bellard
        }
4698 2c0262af bellard
        break;
4699 2c0262af bellard
4700 2c0262af bellard
    case 0x84: /* test Ev, Gv */
4701 5fafdf24 ths
    case 0x85:
4702 2c0262af bellard
        if ((b & 1) == 0)
4703 2c0262af bellard
            ot = OT_BYTE;
4704 2c0262af bellard
        else
4705 14ce26e7 bellard
            ot = dflag + OT_WORD;
4706 2c0262af bellard
4707 61382a50 bellard
        modrm = ldub_code(s->pc++);
4708 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
4709 3b46e624 ths
4710 2c0262af bellard
        gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
4711 57fec1fe bellard
        gen_op_mov_TN_reg(ot, 1, reg);
4712 2c0262af bellard
        gen_op_testl_T0_T1_cc();
4713 2c0262af bellard
        s->cc_op = CC_OP_LOGICB + ot;
4714 2c0262af bellard
        break;
4715 3b46e624 ths
4716 2c0262af bellard
    case 0xa8: /* test eAX, Iv */
4717 2c0262af bellard
    case 0xa9:
4718 2c0262af bellard
        if ((b & 1) == 0)
4719 2c0262af bellard
            ot = OT_BYTE;
4720 2c0262af bellard
        else
4721 14ce26e7 bellard
            ot = dflag + OT_WORD;
4722 2c0262af bellard
        val = insn_get(s, ot);
4723 2c0262af bellard
4724 57fec1fe bellard
        gen_op_mov_TN_reg(ot, 0, OR_EAX);
4725 2c0262af bellard
        gen_op_movl_T1_im(val);
4726 2c0262af bellard
        gen_op_testl_T0_T1_cc();
4727 2c0262af bellard
        s->cc_op = CC_OP_LOGICB + ot;
4728 2c0262af bellard
        break;
4729 3b46e624 ths
4730 2c0262af bellard
    case 0x98: /* CWDE/CBW */
4731 14ce26e7 bellard
#ifdef TARGET_X86_64
4732 14ce26e7 bellard
        if (dflag == 2) {
4733 e108dd01 bellard
            gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
4734 e108dd01 bellard
            tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
4735 e108dd01 bellard
            gen_op_mov_reg_T0(OT_QUAD, R_EAX);
4736 14ce26e7 bellard
        } else
4737 14ce26e7 bellard
#endif
4738 e108dd01 bellard
        if (dflag == 1) {
4739 e108dd01 bellard
            gen_op_mov_TN_reg(OT_WORD, 0, R_EAX);
4740 e108dd01 bellard
            tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
4741 e108dd01 bellard
            gen_op_mov_reg_T0(OT_LONG, R_EAX);
4742 e108dd01 bellard
        } else {
4743 e108dd01 bellard
            gen_op_mov_TN_reg(OT_BYTE, 0, R_EAX);
4744 e108dd01 bellard
            tcg_gen_ext8s_tl(cpu_T[0], cpu_T[0]);
4745 e108dd01 bellard
            gen_op_mov_reg_T0(OT_WORD, R_EAX);
4746 e108dd01 bellard
        }
4747 2c0262af bellard
        break;
4748 2c0262af bellard
    case 0x99: /* CDQ/CWD */
4749 14ce26e7 bellard
#ifdef TARGET_X86_64
4750 14ce26e7 bellard
        if (dflag == 2) {
4751 e108dd01 bellard
            gen_op_mov_TN_reg(OT_QUAD, 0, R_EAX);
4752 e108dd01 bellard
            tcg_gen_sari_tl(cpu_T[0], cpu_T[0], 63);
4753 e108dd01 bellard
            gen_op_mov_reg_T0(OT_QUAD, R_EDX);
4754 14ce26e7 bellard
        } else
4755 14ce26e7 bellard
#endif
4756 e108dd01 bellard
        if (dflag == 1) {
4757 e108dd01 bellard
            gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
4758 e108dd01 bellard
            tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
4759 e108dd01 bellard
            tcg_gen_sari_tl(cpu_T[0], cpu_T[0], 31);
4760 e108dd01 bellard
            gen_op_mov_reg_T0(OT_LONG, R_EDX);
4761 e108dd01 bellard
        } else {
4762 e108dd01 bellard
            gen_op_mov_TN_reg(OT_WORD, 0, R_EAX);
4763 e108dd01 bellard
            tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
4764 e108dd01 bellard
            tcg_gen_sari_tl(cpu_T[0], cpu_T[0], 15);
4765 e108dd01 bellard
            gen_op_mov_reg_T0(OT_WORD, R_EDX);
4766 e108dd01 bellard
        }
4767 2c0262af bellard
        break;
4768 2c0262af bellard
    case 0x1af: /* imul Gv, Ev */
4769 2c0262af bellard
    case 0x69: /* imul Gv, Ev, I */
4770 2c0262af bellard
    case 0x6b:
4771 14ce26e7 bellard
        ot = dflag + OT_WORD;
4772 61382a50 bellard
        modrm = ldub_code(s->pc++);
4773 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
4774 14ce26e7 bellard
        if (b == 0x69)
4775 14ce26e7 bellard
            s->rip_offset = insn_const_size(ot);
4776 14ce26e7 bellard
        else if (b == 0x6b)
4777 14ce26e7 bellard
            s->rip_offset = 1;
4778 2c0262af bellard
        gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
4779 2c0262af bellard
        if (b == 0x69) {
4780 2c0262af bellard
            val = insn_get(s, ot);
4781 2c0262af bellard
            gen_op_movl_T1_im(val);
4782 2c0262af bellard
        } else if (b == 0x6b) {
4783 d64477af bellard
            val = (int8_t)insn_get(s, OT_BYTE);
4784 2c0262af bellard
            gen_op_movl_T1_im(val);
4785 2c0262af bellard
        } else {
4786 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 1, reg);
4787 2c0262af bellard
        }
4788 2c0262af bellard
4789 14ce26e7 bellard
#ifdef TARGET_X86_64
4790 14ce26e7 bellard
        if (ot == OT_QUAD) {
4791 a7812ae4 pbrook
            gen_helper_imulq_T0_T1(cpu_T[0], cpu_T[0], cpu_T[1]);
4792 14ce26e7 bellard
        } else
4793 14ce26e7 bellard
#endif
4794 2c0262af bellard
        if (ot == OT_LONG) {
4795 0211e5af bellard
#ifdef TARGET_X86_64
4796 0211e5af bellard
                tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
4797 0211e5af bellard
                tcg_gen_ext32s_tl(cpu_T[1], cpu_T[1]);
4798 0211e5af bellard
                tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4799 0211e5af bellard
                tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4800 0211e5af bellard
                tcg_gen_ext32s_tl(cpu_tmp0, cpu_T[0]);
4801 0211e5af bellard
                tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
4802 0211e5af bellard
#else
4803 0211e5af bellard
                {
4804 a7812ae4 pbrook
                    TCGv_i64 t0, t1;
4805 a7812ae4 pbrook
                    t0 = tcg_temp_new_i64();
4806 a7812ae4 pbrook
                    t1 = tcg_temp_new_i64();
4807 0211e5af bellard
                    tcg_gen_ext_i32_i64(t0, cpu_T[0]);
4808 0211e5af bellard
                    tcg_gen_ext_i32_i64(t1, cpu_T[1]);
4809 0211e5af bellard
                    tcg_gen_mul_i64(t0, t0, t1);
4810 0211e5af bellard
                    tcg_gen_trunc_i64_i32(cpu_T[0], t0);
4811 0211e5af bellard
                    tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4812 0211e5af bellard
                    tcg_gen_sari_tl(cpu_tmp0, cpu_T[0], 31);
4813 0211e5af bellard
                    tcg_gen_shri_i64(t0, t0, 32);
4814 0211e5af bellard
                    tcg_gen_trunc_i64_i32(cpu_T[1], t0);
4815 0211e5af bellard
                    tcg_gen_sub_tl(cpu_cc_src, cpu_T[1], cpu_tmp0);
4816 0211e5af bellard
                }
4817 0211e5af bellard
#endif
4818 2c0262af bellard
        } else {
4819 0211e5af bellard
            tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
4820 0211e5af bellard
            tcg_gen_ext16s_tl(cpu_T[1], cpu_T[1]);
4821 0211e5af bellard
            /* XXX: use 32 bit mul which could be faster */
4822 0211e5af bellard
            tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]);
4823 0211e5af bellard
            tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]);
4824 0211e5af bellard
            tcg_gen_ext16s_tl(cpu_tmp0, cpu_T[0]);
4825 0211e5af bellard
            tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0);
4826 2c0262af bellard
        }
4827 57fec1fe bellard
        gen_op_mov_reg_T0(ot, reg);
4828 d36cd60e bellard
        s->cc_op = CC_OP_MULB + ot;
4829 2c0262af bellard
        break;
4830 2c0262af bellard
    case 0x1c0:
4831 2c0262af bellard
    case 0x1c1: /* xadd Ev, Gv */
4832 2c0262af bellard
        if ((b & 1) == 0)
4833 2c0262af bellard
            ot = OT_BYTE;
4834 2c0262af bellard
        else
4835 14ce26e7 bellard
            ot = dflag + OT_WORD;
4836 61382a50 bellard
        modrm = ldub_code(s->pc++);
4837 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
4838 2c0262af bellard
        mod = (modrm >> 6) & 3;
4839 2c0262af bellard
        if (mod == 3) {
4840 14ce26e7 bellard
            rm = (modrm & 7) | REX_B(s);
4841 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, reg);
4842 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 1, rm);
4843 2c0262af bellard
            gen_op_addl_T0_T1();
4844 57fec1fe bellard
            gen_op_mov_reg_T1(ot, reg);
4845 57fec1fe bellard
            gen_op_mov_reg_T0(ot, rm);
4846 2c0262af bellard
        } else {
4847 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4848 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, reg);
4849 57fec1fe bellard
            gen_op_ld_T1_A0(ot + s->mem_index);
4850 2c0262af bellard
            gen_op_addl_T0_T1();
4851 57fec1fe bellard
            gen_op_st_T0_A0(ot + s->mem_index);
4852 57fec1fe bellard
            gen_op_mov_reg_T1(ot, reg);
4853 2c0262af bellard
        }
4854 2c0262af bellard
        gen_op_update2_cc();
4855 2c0262af bellard
        s->cc_op = CC_OP_ADDB + ot;
4856 2c0262af bellard
        break;
4857 2c0262af bellard
    case 0x1b0:
4858 2c0262af bellard
    case 0x1b1: /* cmpxchg Ev, Gv */
4859 cad3a37d bellard
        {
4860 1130328e bellard
            int label1, label2;
4861 1e4840bf bellard
            TCGv t0, t1, t2, a0;
4862 cad3a37d bellard
4863 cad3a37d bellard
            if ((b & 1) == 0)
4864 cad3a37d bellard
                ot = OT_BYTE;
4865 cad3a37d bellard
            else
4866 cad3a37d bellard
                ot = dflag + OT_WORD;
4867 cad3a37d bellard
            modrm = ldub_code(s->pc++);
4868 cad3a37d bellard
            reg = ((modrm >> 3) & 7) | rex_r;
4869 cad3a37d bellard
            mod = (modrm >> 6) & 3;
4870 a7812ae4 pbrook
            t0 = tcg_temp_local_new();
4871 a7812ae4 pbrook
            t1 = tcg_temp_local_new();
4872 a7812ae4 pbrook
            t2 = tcg_temp_local_new();
4873 a7812ae4 pbrook
            a0 = tcg_temp_local_new();
4874 1e4840bf bellard
            gen_op_mov_v_reg(ot, t1, reg);
4875 cad3a37d bellard
            if (mod == 3) {
4876 cad3a37d bellard
                rm = (modrm & 7) | REX_B(s);
4877 1e4840bf bellard
                gen_op_mov_v_reg(ot, t0, rm);
4878 cad3a37d bellard
            } else {
4879 cad3a37d bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4880 1e4840bf bellard
                tcg_gen_mov_tl(a0, cpu_A0);
4881 1e4840bf bellard
                gen_op_ld_v(ot + s->mem_index, t0, a0);
4882 cad3a37d bellard
                rm = 0; /* avoid warning */
4883 cad3a37d bellard
            }
4884 cad3a37d bellard
            label1 = gen_new_label();
4885 cc739bb0 Laurent Desnogues
            tcg_gen_sub_tl(t2, cpu_regs[R_EAX], t0);
4886 1e4840bf bellard
            gen_extu(ot, t2);
4887 1e4840bf bellard
            tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, label1);
4888 cad3a37d bellard
            if (mod == 3) {
4889 1130328e bellard
                label2 = gen_new_label();
4890 1e4840bf bellard
                gen_op_mov_reg_v(ot, R_EAX, t0);
4891 1130328e bellard
                tcg_gen_br(label2);
4892 1130328e bellard
                gen_set_label(label1);
4893 1e4840bf bellard
                gen_op_mov_reg_v(ot, rm, t1);
4894 1130328e bellard
                gen_set_label(label2);
4895 cad3a37d bellard
            } else {
4896 1e4840bf bellard
                tcg_gen_mov_tl(t1, t0);
4897 1e4840bf bellard
                gen_op_mov_reg_v(ot, R_EAX, t0);
4898 1130328e bellard
                gen_set_label(label1);
4899 1130328e bellard
                /* always store */
4900 1e4840bf bellard
                gen_op_st_v(ot + s->mem_index, t1, a0);
4901 cad3a37d bellard
            }
4902 1e4840bf bellard
            tcg_gen_mov_tl(cpu_cc_src, t0);
4903 1e4840bf bellard
            tcg_gen_mov_tl(cpu_cc_dst, t2);
4904 cad3a37d bellard
            s->cc_op = CC_OP_SUBB + ot;
4905 1e4840bf bellard
            tcg_temp_free(t0);
4906 1e4840bf bellard
            tcg_temp_free(t1);
4907 1e4840bf bellard
            tcg_temp_free(t2);
4908 1e4840bf bellard
            tcg_temp_free(a0);
4909 2c0262af bellard
        }
4910 2c0262af bellard
        break;
4911 2c0262af bellard
    case 0x1c7: /* cmpxchg8b */
4912 61382a50 bellard
        modrm = ldub_code(s->pc++);
4913 2c0262af bellard
        mod = (modrm >> 6) & 3;
4914 71c3558e balrog
        if ((mod == 3) || ((modrm & 0x38) != 0x8))
4915 2c0262af bellard
            goto illegal_op;
4916 1b9d9ebb bellard
#ifdef TARGET_X86_64
4917 1b9d9ebb bellard
        if (dflag == 2) {
4918 1b9d9ebb bellard
            if (!(s->cpuid_ext_features & CPUID_EXT_CX16))
4919 1b9d9ebb bellard
                goto illegal_op;
4920 1b9d9ebb bellard
            gen_jmp_im(pc_start - s->cs_base);
4921 1b9d9ebb bellard
            if (s->cc_op != CC_OP_DYNAMIC)
4922 1b9d9ebb bellard
                gen_op_set_cc_op(s->cc_op);
4923 1b9d9ebb bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4924 a7812ae4 pbrook
            gen_helper_cmpxchg16b(cpu_A0);
4925 1b9d9ebb bellard
        } else
4926 1b9d9ebb bellard
#endif        
4927 1b9d9ebb bellard
        {
4928 1b9d9ebb bellard
            if (!(s->cpuid_features & CPUID_CX8))
4929 1b9d9ebb bellard
                goto illegal_op;
4930 1b9d9ebb bellard
            gen_jmp_im(pc_start - s->cs_base);
4931 1b9d9ebb bellard
            if (s->cc_op != CC_OP_DYNAMIC)
4932 1b9d9ebb bellard
                gen_op_set_cc_op(s->cc_op);
4933 1b9d9ebb bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
4934 a7812ae4 pbrook
            gen_helper_cmpxchg8b(cpu_A0);
4935 1b9d9ebb bellard
        }
4936 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
4937 2c0262af bellard
        break;
4938 3b46e624 ths
4939 2c0262af bellard
        /**************************/
4940 2c0262af bellard
        /* push/pop */
4941 2c0262af bellard
    case 0x50 ... 0x57: /* push */
4942 57fec1fe bellard
        gen_op_mov_TN_reg(OT_LONG, 0, (b & 7) | REX_B(s));
4943 2c0262af bellard
        gen_push_T0(s);
4944 2c0262af bellard
        break;
4945 2c0262af bellard
    case 0x58 ... 0x5f: /* pop */
4946 14ce26e7 bellard
        if (CODE64(s)) {
4947 14ce26e7 bellard
            ot = dflag ? OT_QUAD : OT_WORD;
4948 14ce26e7 bellard
        } else {
4949 14ce26e7 bellard
            ot = dflag + OT_WORD;
4950 14ce26e7 bellard
        }
4951 2c0262af bellard
        gen_pop_T0(s);
4952 77729c24 bellard
        /* NOTE: order is important for pop %sp */
4953 2c0262af bellard
        gen_pop_update(s);
4954 57fec1fe bellard
        gen_op_mov_reg_T0(ot, (b & 7) | REX_B(s));
4955 2c0262af bellard
        break;
4956 2c0262af bellard
    case 0x60: /* pusha */
4957 14ce26e7 bellard
        if (CODE64(s))
4958 14ce26e7 bellard
            goto illegal_op;
4959 2c0262af bellard
        gen_pusha(s);
4960 2c0262af bellard
        break;
4961 2c0262af bellard
    case 0x61: /* popa */
4962 14ce26e7 bellard
        if (CODE64(s))
4963 14ce26e7 bellard
            goto illegal_op;
4964 2c0262af bellard
        gen_popa(s);
4965 2c0262af bellard
        break;
4966 2c0262af bellard
    case 0x68: /* push Iv */
4967 2c0262af bellard
    case 0x6a:
4968 14ce26e7 bellard
        if (CODE64(s)) {
4969 14ce26e7 bellard
            ot = dflag ? OT_QUAD : OT_WORD;
4970 14ce26e7 bellard
        } else {
4971 14ce26e7 bellard
            ot = dflag + OT_WORD;
4972 14ce26e7 bellard
        }
4973 2c0262af bellard
        if (b == 0x68)
4974 2c0262af bellard
            val = insn_get(s, ot);
4975 2c0262af bellard
        else
4976 2c0262af bellard
            val = (int8_t)insn_get(s, OT_BYTE);
4977 2c0262af bellard
        gen_op_movl_T0_im(val);
4978 2c0262af bellard
        gen_push_T0(s);
4979 2c0262af bellard
        break;
4980 2c0262af bellard
    case 0x8f: /* pop Ev */
4981 14ce26e7 bellard
        if (CODE64(s)) {
4982 14ce26e7 bellard
            ot = dflag ? OT_QUAD : OT_WORD;
4983 14ce26e7 bellard
        } else {
4984 14ce26e7 bellard
            ot = dflag + OT_WORD;
4985 14ce26e7 bellard
        }
4986 61382a50 bellard
        modrm = ldub_code(s->pc++);
4987 77729c24 bellard
        mod = (modrm >> 6) & 3;
4988 2c0262af bellard
        gen_pop_T0(s);
4989 77729c24 bellard
        if (mod == 3) {
4990 77729c24 bellard
            /* NOTE: order is important for pop %sp */
4991 77729c24 bellard
            gen_pop_update(s);
4992 14ce26e7 bellard
            rm = (modrm & 7) | REX_B(s);
4993 57fec1fe bellard
            gen_op_mov_reg_T0(ot, rm);
4994 77729c24 bellard
        } else {
4995 77729c24 bellard
            /* NOTE: order is important too for MMU exceptions */
4996 14ce26e7 bellard
            s->popl_esp_hack = 1 << ot;
4997 77729c24 bellard
            gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1);
4998 77729c24 bellard
            s->popl_esp_hack = 0;
4999 77729c24 bellard
            gen_pop_update(s);
5000 77729c24 bellard
        }
5001 2c0262af bellard
        break;
5002 2c0262af bellard
    case 0xc8: /* enter */
5003 2c0262af bellard
        {
5004 2c0262af bellard
            int level;
5005 61382a50 bellard
            val = lduw_code(s->pc);
5006 2c0262af bellard
            s->pc += 2;
5007 61382a50 bellard
            level = ldub_code(s->pc++);
5008 2c0262af bellard
            gen_enter(s, val, level);
5009 2c0262af bellard
        }
5010 2c0262af bellard
        break;
5011 2c0262af bellard
    case 0xc9: /* leave */
5012 2c0262af bellard
        /* XXX: exception not precise (ESP is updated before potential exception) */
5013 14ce26e7 bellard
        if (CODE64(s)) {
5014 57fec1fe bellard
            gen_op_mov_TN_reg(OT_QUAD, 0, R_EBP);
5015 57fec1fe bellard
            gen_op_mov_reg_T0(OT_QUAD, R_ESP);
5016 14ce26e7 bellard
        } else if (s->ss32) {
5017 57fec1fe bellard
            gen_op_mov_TN_reg(OT_LONG, 0, R_EBP);
5018 57fec1fe bellard
            gen_op_mov_reg_T0(OT_LONG, R_ESP);
5019 2c0262af bellard
        } else {
5020 57fec1fe bellard
            gen_op_mov_TN_reg(OT_WORD, 0, R_EBP);
5021 57fec1fe bellard
            gen_op_mov_reg_T0(OT_WORD, R_ESP);
5022 2c0262af bellard
        }
5023 2c0262af bellard
        gen_pop_T0(s);
5024 14ce26e7 bellard
        if (CODE64(s)) {
5025 14ce26e7 bellard
            ot = dflag ? OT_QUAD : OT_WORD;
5026 14ce26e7 bellard
        } else {
5027 14ce26e7 bellard
            ot = dflag + OT_WORD;
5028 14ce26e7 bellard
        }
5029 57fec1fe bellard
        gen_op_mov_reg_T0(ot, R_EBP);
5030 2c0262af bellard
        gen_pop_update(s);
5031 2c0262af bellard
        break;
5032 2c0262af bellard
    case 0x06: /* push es */
5033 2c0262af bellard
    case 0x0e: /* push cs */
5034 2c0262af bellard
    case 0x16: /* push ss */
5035 2c0262af bellard
    case 0x1e: /* push ds */
5036 14ce26e7 bellard
        if (CODE64(s))
5037 14ce26e7 bellard
            goto illegal_op;
5038 2c0262af bellard
        gen_op_movl_T0_seg(b >> 3);
5039 2c0262af bellard
        gen_push_T0(s);
5040 2c0262af bellard
        break;
5041 2c0262af bellard
    case 0x1a0: /* push fs */
5042 2c0262af bellard
    case 0x1a8: /* push gs */
5043 2c0262af bellard
        gen_op_movl_T0_seg((b >> 3) & 7);
5044 2c0262af bellard
        gen_push_T0(s);
5045 2c0262af bellard
        break;
5046 2c0262af bellard
    case 0x07: /* pop es */
5047 2c0262af bellard
    case 0x17: /* pop ss */
5048 2c0262af bellard
    case 0x1f: /* pop ds */
5049 14ce26e7 bellard
        if (CODE64(s))
5050 14ce26e7 bellard
            goto illegal_op;
5051 2c0262af bellard
        reg = b >> 3;
5052 2c0262af bellard
        gen_pop_T0(s);
5053 2c0262af bellard
        gen_movl_seg_T0(s, reg, pc_start - s->cs_base);
5054 2c0262af bellard
        gen_pop_update(s);
5055 2c0262af bellard
        if (reg == R_SS) {
5056 a2cc3b24 bellard
            /* if reg == SS, inhibit interrupts/trace. */
5057 a2cc3b24 bellard
            /* If several instructions disable interrupts, only the
5058 a2cc3b24 bellard
               _first_ does it */
5059 a2cc3b24 bellard
            if (!(s->tb->flags & HF_INHIBIT_IRQ_MASK))
5060 a7812ae4 pbrook
                gen_helper_set_inhibit_irq();
5061 2c0262af bellard
            s->tf = 0;
5062 2c0262af bellard
        }
5063 2c0262af bellard
        if (s->is_jmp) {
5064 14ce26e7 bellard
            gen_jmp_im(s->pc - s->cs_base);
5065 2c0262af bellard
            gen_eob(s);
5066 2c0262af bellard
        }
5067 2c0262af bellard
        break;
5068 2c0262af bellard
    case 0x1a1: /* pop fs */
5069 2c0262af bellard
    case 0x1a9: /* pop gs */
5070 2c0262af bellard
        gen_pop_T0(s);
5071 2c0262af bellard
        gen_movl_seg_T0(s, (b >> 3) & 7, pc_start - s->cs_base);
5072 2c0262af bellard
        gen_pop_update(s);
5073 2c0262af bellard
        if (s->is_jmp) {
5074 14ce26e7 bellard
            gen_jmp_im(s->pc - s->cs_base);
5075 2c0262af bellard
            gen_eob(s);
5076 2c0262af bellard
        }
5077 2c0262af bellard
        break;
5078 2c0262af bellard
5079 2c0262af bellard
        /**************************/
5080 2c0262af bellard
        /* mov */
5081 2c0262af bellard
    case 0x88:
5082 2c0262af bellard
    case 0x89: /* mov Gv, Ev */
5083 2c0262af bellard
        if ((b & 1) == 0)
5084 2c0262af bellard
            ot = OT_BYTE;
5085 2c0262af bellard
        else
5086 14ce26e7 bellard
            ot = dflag + OT_WORD;
5087 61382a50 bellard
        modrm = ldub_code(s->pc++);
5088 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
5089 3b46e624 ths
5090 2c0262af bellard
        /* generate a generic store */
5091 14ce26e7 bellard
        gen_ldst_modrm(s, modrm, ot, reg, 1);
5092 2c0262af bellard
        break;
5093 2c0262af bellard
    case 0xc6:
5094 2c0262af bellard
    case 0xc7: /* mov Ev, Iv */
5095 2c0262af bellard
        if ((b & 1) == 0)
5096 2c0262af bellard
            ot = OT_BYTE;
5097 2c0262af bellard
        else
5098 14ce26e7 bellard
            ot = dflag + OT_WORD;
5099 61382a50 bellard
        modrm = ldub_code(s->pc++);
5100 2c0262af bellard
        mod = (modrm >> 6) & 3;
5101 14ce26e7 bellard
        if (mod != 3) {
5102 14ce26e7 bellard
            s->rip_offset = insn_const_size(ot);
5103 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5104 14ce26e7 bellard
        }
5105 2c0262af bellard
        val = insn_get(s, ot);
5106 2c0262af bellard
        gen_op_movl_T0_im(val);
5107 2c0262af bellard
        if (mod != 3)
5108 57fec1fe bellard
            gen_op_st_T0_A0(ot + s->mem_index);
5109 2c0262af bellard
        else
5110 57fec1fe bellard
            gen_op_mov_reg_T0(ot, (modrm & 7) | REX_B(s));
5111 2c0262af bellard
        break;
5112 2c0262af bellard
    case 0x8a:
5113 2c0262af bellard
    case 0x8b: /* mov Ev, Gv */
5114 2c0262af bellard
        if ((b & 1) == 0)
5115 2c0262af bellard
            ot = OT_BYTE;
5116 2c0262af bellard
        else
5117 14ce26e7 bellard
            ot = OT_WORD + dflag;
5118 61382a50 bellard
        modrm = ldub_code(s->pc++);
5119 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
5120 3b46e624 ths
5121 2c0262af bellard
        gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
5122 57fec1fe bellard
        gen_op_mov_reg_T0(ot, reg);
5123 2c0262af bellard
        break;
5124 2c0262af bellard
    case 0x8e: /* mov seg, Gv */
5125 61382a50 bellard
        modrm = ldub_code(s->pc++);
5126 2c0262af bellard
        reg = (modrm >> 3) & 7;
5127 2c0262af bellard
        if (reg >= 6 || reg == R_CS)
5128 2c0262af bellard
            goto illegal_op;
5129 2c0262af bellard
        gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
5130 2c0262af bellard
        gen_movl_seg_T0(s, reg, pc_start - s->cs_base);
5131 2c0262af bellard
        if (reg == R_SS) {
5132 2c0262af bellard
            /* if reg == SS, inhibit interrupts/trace */
5133 a2cc3b24 bellard
            /* If several instructions disable interrupts, only the
5134 a2cc3b24 bellard
               _first_ does it */
5135 a2cc3b24 bellard
            if (!(s->tb->flags & HF_INHIBIT_IRQ_MASK))
5136 a7812ae4 pbrook
                gen_helper_set_inhibit_irq();
5137 2c0262af bellard
            s->tf = 0;
5138 2c0262af bellard
        }
5139 2c0262af bellard
        if (s->is_jmp) {
5140 14ce26e7 bellard
            gen_jmp_im(s->pc - s->cs_base);
5141 2c0262af bellard
            gen_eob(s);
5142 2c0262af bellard
        }
5143 2c0262af bellard
        break;
5144 2c0262af bellard
    case 0x8c: /* mov Gv, seg */
5145 61382a50 bellard
        modrm = ldub_code(s->pc++);
5146 2c0262af bellard
        reg = (modrm >> 3) & 7;
5147 2c0262af bellard
        mod = (modrm >> 6) & 3;
5148 2c0262af bellard
        if (reg >= 6)
5149 2c0262af bellard
            goto illegal_op;
5150 2c0262af bellard
        gen_op_movl_T0_seg(reg);
5151 14ce26e7 bellard
        if (mod == 3)
5152 14ce26e7 bellard
            ot = OT_WORD + dflag;
5153 14ce26e7 bellard
        else
5154 14ce26e7 bellard
            ot = OT_WORD;
5155 2c0262af bellard
        gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1);
5156 2c0262af bellard
        break;
5157 2c0262af bellard
5158 2c0262af bellard
    case 0x1b6: /* movzbS Gv, Eb */
5159 2c0262af bellard
    case 0x1b7: /* movzwS Gv, Eb */
5160 2c0262af bellard
    case 0x1be: /* movsbS Gv, Eb */
5161 2c0262af bellard
    case 0x1bf: /* movswS Gv, Eb */
5162 2c0262af bellard
        {
5163 2c0262af bellard
            int d_ot;
5164 2c0262af bellard
            /* d_ot is the size of destination */
5165 2c0262af bellard
            d_ot = dflag + OT_WORD;
5166 2c0262af bellard
            /* ot is the size of source */
5167 2c0262af bellard
            ot = (b & 1) + OT_BYTE;
5168 61382a50 bellard
            modrm = ldub_code(s->pc++);
5169 14ce26e7 bellard
            reg = ((modrm >> 3) & 7) | rex_r;
5170 2c0262af bellard
            mod = (modrm >> 6) & 3;
5171 14ce26e7 bellard
            rm = (modrm & 7) | REX_B(s);
5172 3b46e624 ths
5173 2c0262af bellard
            if (mod == 3) {
5174 57fec1fe bellard
                gen_op_mov_TN_reg(ot, 0, rm);
5175 2c0262af bellard
                switch(ot | (b & 8)) {
5176 2c0262af bellard
                case OT_BYTE:
5177 e108dd01 bellard
                    tcg_gen_ext8u_tl(cpu_T[0], cpu_T[0]);
5178 2c0262af bellard
                    break;
5179 2c0262af bellard
                case OT_BYTE | 8:
5180 e108dd01 bellard
                    tcg_gen_ext8s_tl(cpu_T[0], cpu_T[0]);
5181 2c0262af bellard
                    break;
5182 2c0262af bellard
                case OT_WORD:
5183 e108dd01 bellard
                    tcg_gen_ext16u_tl(cpu_T[0], cpu_T[0]);
5184 2c0262af bellard
                    break;
5185 2c0262af bellard
                default:
5186 2c0262af bellard
                case OT_WORD | 8:
5187 e108dd01 bellard
                    tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]);
5188 2c0262af bellard
                    break;
5189 2c0262af bellard
                }
5190 57fec1fe bellard
                gen_op_mov_reg_T0(d_ot, reg);
5191 2c0262af bellard
            } else {
5192 2c0262af bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5193 2c0262af bellard
                if (b & 8) {
5194 57fec1fe bellard
                    gen_op_lds_T0_A0(ot + s->mem_index);
5195 2c0262af bellard
                } else {
5196 57fec1fe bellard
                    gen_op_ldu_T0_A0(ot + s->mem_index);
5197 2c0262af bellard
                }
5198 57fec1fe bellard
                gen_op_mov_reg_T0(d_ot, reg);
5199 2c0262af bellard
            }
5200 2c0262af bellard
        }
5201 2c0262af bellard
        break;
5202 2c0262af bellard
5203 2c0262af bellard
    case 0x8d: /* lea */
5204 14ce26e7 bellard
        ot = dflag + OT_WORD;
5205 61382a50 bellard
        modrm = ldub_code(s->pc++);
5206 3a1d9b8b bellard
        mod = (modrm >> 6) & 3;
5207 3a1d9b8b bellard
        if (mod == 3)
5208 3a1d9b8b bellard
            goto illegal_op;
5209 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
5210 2c0262af bellard
        /* we must ensure that no segment is added */
5211 2c0262af bellard
        s->override = -1;
5212 2c0262af bellard
        val = s->addseg;
5213 2c0262af bellard
        s->addseg = 0;
5214 2c0262af bellard
        gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5215 2c0262af bellard
        s->addseg = val;
5216 57fec1fe bellard
        gen_op_mov_reg_A0(ot - OT_WORD, reg);
5217 2c0262af bellard
        break;
5218 3b46e624 ths
5219 2c0262af bellard
    case 0xa0: /* mov EAX, Ov */
5220 2c0262af bellard
    case 0xa1:
5221 2c0262af bellard
    case 0xa2: /* mov Ov, EAX */
5222 2c0262af bellard
    case 0xa3:
5223 2c0262af bellard
        {
5224 14ce26e7 bellard
            target_ulong offset_addr;
5225 14ce26e7 bellard
5226 14ce26e7 bellard
            if ((b & 1) == 0)
5227 14ce26e7 bellard
                ot = OT_BYTE;
5228 14ce26e7 bellard
            else
5229 14ce26e7 bellard
                ot = dflag + OT_WORD;
5230 14ce26e7 bellard
#ifdef TARGET_X86_64
5231 8f091a59 bellard
            if (s->aflag == 2) {
5232 14ce26e7 bellard
                offset_addr = ldq_code(s->pc);
5233 14ce26e7 bellard
                s->pc += 8;
5234 57fec1fe bellard
                gen_op_movq_A0_im(offset_addr);
5235 5fafdf24 ths
            } else
5236 14ce26e7 bellard
#endif
5237 14ce26e7 bellard
            {
5238 14ce26e7 bellard
                if (s->aflag) {
5239 14ce26e7 bellard
                    offset_addr = insn_get(s, OT_LONG);
5240 14ce26e7 bellard
                } else {
5241 14ce26e7 bellard
                    offset_addr = insn_get(s, OT_WORD);
5242 14ce26e7 bellard
                }
5243 14ce26e7 bellard
                gen_op_movl_A0_im(offset_addr);
5244 14ce26e7 bellard
            }
5245 664e0f19 bellard
            gen_add_A0_ds_seg(s);
5246 14ce26e7 bellard
            if ((b & 2) == 0) {
5247 57fec1fe bellard
                gen_op_ld_T0_A0(ot + s->mem_index);
5248 57fec1fe bellard
                gen_op_mov_reg_T0(ot, R_EAX);
5249 14ce26e7 bellard
            } else {
5250 57fec1fe bellard
                gen_op_mov_TN_reg(ot, 0, R_EAX);
5251 57fec1fe bellard
                gen_op_st_T0_A0(ot + s->mem_index);
5252 2c0262af bellard
            }
5253 2c0262af bellard
        }
5254 2c0262af bellard
        break;
5255 2c0262af bellard
    case 0xd7: /* xlat */
5256 14ce26e7 bellard
#ifdef TARGET_X86_64
5257 8f091a59 bellard
        if (s->aflag == 2) {
5258 57fec1fe bellard
            gen_op_movq_A0_reg(R_EBX);
5259 bbf662ee bellard
            gen_op_mov_TN_reg(OT_QUAD, 0, R_EAX);
5260 bbf662ee bellard
            tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xff);
5261 bbf662ee bellard
            tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_T[0]);
5262 5fafdf24 ths
        } else
5263 14ce26e7 bellard
#endif
5264 14ce26e7 bellard
        {
5265 57fec1fe bellard
            gen_op_movl_A0_reg(R_EBX);
5266 bbf662ee bellard
            gen_op_mov_TN_reg(OT_LONG, 0, R_EAX);
5267 bbf662ee bellard
            tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xff);
5268 bbf662ee bellard
            tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_T[0]);
5269 14ce26e7 bellard
            if (s->aflag == 0)
5270 14ce26e7 bellard
                gen_op_andl_A0_ffff();
5271 bbf662ee bellard
            else
5272 bbf662ee bellard
                tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff);
5273 14ce26e7 bellard
        }
5274 664e0f19 bellard
        gen_add_A0_ds_seg(s);
5275 57fec1fe bellard
        gen_op_ldu_T0_A0(OT_BYTE + s->mem_index);
5276 57fec1fe bellard
        gen_op_mov_reg_T0(OT_BYTE, R_EAX);
5277 2c0262af bellard
        break;
5278 2c0262af bellard
    case 0xb0 ... 0xb7: /* mov R, Ib */
5279 2c0262af bellard
        val = insn_get(s, OT_BYTE);
5280 2c0262af bellard
        gen_op_movl_T0_im(val);
5281 57fec1fe bellard
        gen_op_mov_reg_T0(OT_BYTE, (b & 7) | REX_B(s));
5282 2c0262af bellard
        break;
5283 2c0262af bellard
    case 0xb8 ... 0xbf: /* mov R, Iv */
5284 14ce26e7 bellard
#ifdef TARGET_X86_64
5285 14ce26e7 bellard
        if (dflag == 2) {
5286 14ce26e7 bellard
            uint64_t tmp;
5287 14ce26e7 bellard
            /* 64 bit case */
5288 14ce26e7 bellard
            tmp = ldq_code(s->pc);
5289 14ce26e7 bellard
            s->pc += 8;
5290 14ce26e7 bellard
            reg = (b & 7) | REX_B(s);
5291 14ce26e7 bellard
            gen_movtl_T0_im(tmp);
5292 57fec1fe bellard
            gen_op_mov_reg_T0(OT_QUAD, reg);
5293 5fafdf24 ths
        } else
5294 14ce26e7 bellard
#endif
5295 14ce26e7 bellard
        {
5296 14ce26e7 bellard
            ot = dflag ? OT_LONG : OT_WORD;
5297 14ce26e7 bellard
            val = insn_get(s, ot);
5298 14ce26e7 bellard
            reg = (b & 7) | REX_B(s);
5299 14ce26e7 bellard
            gen_op_movl_T0_im(val);
5300 57fec1fe bellard
            gen_op_mov_reg_T0(ot, reg);
5301 14ce26e7 bellard
        }
5302 2c0262af bellard
        break;
5303 2c0262af bellard
5304 2c0262af bellard
    case 0x91 ... 0x97: /* xchg R, EAX */
5305 7418027e Richard Henderson
    do_xchg_reg_eax:
5306 14ce26e7 bellard
        ot = dflag + OT_WORD;
5307 14ce26e7 bellard
        reg = (b & 7) | REX_B(s);
5308 2c0262af bellard
        rm = R_EAX;
5309 2c0262af bellard
        goto do_xchg_reg;
5310 2c0262af bellard
    case 0x86:
5311 2c0262af bellard
    case 0x87: /* xchg Ev, Gv */
5312 2c0262af bellard
        if ((b & 1) == 0)
5313 2c0262af bellard
            ot = OT_BYTE;
5314 2c0262af bellard
        else
5315 14ce26e7 bellard
            ot = dflag + OT_WORD;
5316 61382a50 bellard
        modrm = ldub_code(s->pc++);
5317 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
5318 2c0262af bellard
        mod = (modrm >> 6) & 3;
5319 2c0262af bellard
        if (mod == 3) {
5320 14ce26e7 bellard
            rm = (modrm & 7) | REX_B(s);
5321 2c0262af bellard
        do_xchg_reg:
5322 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, reg);
5323 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 1, rm);
5324 57fec1fe bellard
            gen_op_mov_reg_T0(ot, rm);
5325 57fec1fe bellard
            gen_op_mov_reg_T1(ot, reg);
5326 2c0262af bellard
        } else {
5327 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5328 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, reg);
5329 2c0262af bellard
            /* for xchg, lock is implicit */
5330 2c0262af bellard
            if (!(prefixes & PREFIX_LOCK))
5331 a7812ae4 pbrook
                gen_helper_lock();
5332 57fec1fe bellard
            gen_op_ld_T1_A0(ot + s->mem_index);
5333 57fec1fe bellard
            gen_op_st_T0_A0(ot + s->mem_index);
5334 2c0262af bellard
            if (!(prefixes & PREFIX_LOCK))
5335 a7812ae4 pbrook
                gen_helper_unlock();
5336 57fec1fe bellard
            gen_op_mov_reg_T1(ot, reg);
5337 2c0262af bellard
        }
5338 2c0262af bellard
        break;
5339 2c0262af bellard
    case 0xc4: /* les Gv */
5340 14ce26e7 bellard
        if (CODE64(s))
5341 14ce26e7 bellard
            goto illegal_op;
5342 2c0262af bellard
        op = R_ES;
5343 2c0262af bellard
        goto do_lxx;
5344 2c0262af bellard
    case 0xc5: /* lds Gv */
5345 14ce26e7 bellard
        if (CODE64(s))
5346 14ce26e7 bellard
            goto illegal_op;
5347 2c0262af bellard
        op = R_DS;
5348 2c0262af bellard
        goto do_lxx;
5349 2c0262af bellard
    case 0x1b2: /* lss Gv */
5350 2c0262af bellard
        op = R_SS;
5351 2c0262af bellard
        goto do_lxx;
5352 2c0262af bellard
    case 0x1b4: /* lfs Gv */
5353 2c0262af bellard
        op = R_FS;
5354 2c0262af bellard
        goto do_lxx;
5355 2c0262af bellard
    case 0x1b5: /* lgs Gv */
5356 2c0262af bellard
        op = R_GS;
5357 2c0262af bellard
    do_lxx:
5358 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
5359 61382a50 bellard
        modrm = ldub_code(s->pc++);
5360 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
5361 2c0262af bellard
        mod = (modrm >> 6) & 3;
5362 2c0262af bellard
        if (mod == 3)
5363 2c0262af bellard
            goto illegal_op;
5364 2c0262af bellard
        gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5365 57fec1fe bellard
        gen_op_ld_T1_A0(ot + s->mem_index);
5366 aba9d61e bellard
        gen_add_A0_im(s, 1 << (ot - OT_WORD + 1));
5367 2c0262af bellard
        /* load the segment first to handle exceptions properly */
5368 57fec1fe bellard
        gen_op_ldu_T0_A0(OT_WORD + s->mem_index);
5369 2c0262af bellard
        gen_movl_seg_T0(s, op, pc_start - s->cs_base);
5370 2c0262af bellard
        /* then put the data */
5371 57fec1fe bellard
        gen_op_mov_reg_T1(ot, reg);
5372 2c0262af bellard
        if (s->is_jmp) {
5373 14ce26e7 bellard
            gen_jmp_im(s->pc - s->cs_base);
5374 2c0262af bellard
            gen_eob(s);
5375 2c0262af bellard
        }
5376 2c0262af bellard
        break;
5377 3b46e624 ths
5378 2c0262af bellard
        /************************/
5379 2c0262af bellard
        /* shifts */
5380 2c0262af bellard
    case 0xc0:
5381 2c0262af bellard
    case 0xc1:
5382 2c0262af bellard
        /* shift Ev,Ib */
5383 2c0262af bellard
        shift = 2;
5384 2c0262af bellard
    grp2:
5385 2c0262af bellard
        {
5386 2c0262af bellard
            if ((b & 1) == 0)
5387 2c0262af bellard
                ot = OT_BYTE;
5388 2c0262af bellard
            else
5389 14ce26e7 bellard
                ot = dflag + OT_WORD;
5390 3b46e624 ths
5391 61382a50 bellard
            modrm = ldub_code(s->pc++);
5392 2c0262af bellard
            mod = (modrm >> 6) & 3;
5393 2c0262af bellard
            op = (modrm >> 3) & 7;
5394 3b46e624 ths
5395 2c0262af bellard
            if (mod != 3) {
5396 14ce26e7 bellard
                if (shift == 2) {
5397 14ce26e7 bellard
                    s->rip_offset = 1;
5398 14ce26e7 bellard
                }
5399 2c0262af bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5400 2c0262af bellard
                opreg = OR_TMP0;
5401 2c0262af bellard
            } else {
5402 14ce26e7 bellard
                opreg = (modrm & 7) | REX_B(s);
5403 2c0262af bellard
            }
5404 2c0262af bellard
5405 2c0262af bellard
            /* simpler op */
5406 2c0262af bellard
            if (shift == 0) {
5407 2c0262af bellard
                gen_shift(s, op, ot, opreg, OR_ECX);
5408 2c0262af bellard
            } else {
5409 2c0262af bellard
                if (shift == 2) {
5410 61382a50 bellard
                    shift = ldub_code(s->pc++);
5411 2c0262af bellard
                }
5412 2c0262af bellard
                gen_shifti(s, op, ot, opreg, shift);
5413 2c0262af bellard
            }
5414 2c0262af bellard
        }
5415 2c0262af bellard
        break;
5416 2c0262af bellard
    case 0xd0:
5417 2c0262af bellard
    case 0xd1:
5418 2c0262af bellard
        /* shift Ev,1 */
5419 2c0262af bellard
        shift = 1;
5420 2c0262af bellard
        goto grp2;
5421 2c0262af bellard
    case 0xd2:
5422 2c0262af bellard
    case 0xd3:
5423 2c0262af bellard
        /* shift Ev,cl */
5424 2c0262af bellard
        shift = 0;
5425 2c0262af bellard
        goto grp2;
5426 2c0262af bellard
5427 2c0262af bellard
    case 0x1a4: /* shld imm */
5428 2c0262af bellard
        op = 0;
5429 2c0262af bellard
        shift = 1;
5430 2c0262af bellard
        goto do_shiftd;
5431 2c0262af bellard
    case 0x1a5: /* shld cl */
5432 2c0262af bellard
        op = 0;
5433 2c0262af bellard
        shift = 0;
5434 2c0262af bellard
        goto do_shiftd;
5435 2c0262af bellard
    case 0x1ac: /* shrd imm */
5436 2c0262af bellard
        op = 1;
5437 2c0262af bellard
        shift = 1;
5438 2c0262af bellard
        goto do_shiftd;
5439 2c0262af bellard
    case 0x1ad: /* shrd cl */
5440 2c0262af bellard
        op = 1;
5441 2c0262af bellard
        shift = 0;
5442 2c0262af bellard
    do_shiftd:
5443 14ce26e7 bellard
        ot = dflag + OT_WORD;
5444 61382a50 bellard
        modrm = ldub_code(s->pc++);
5445 2c0262af bellard
        mod = (modrm >> 6) & 3;
5446 14ce26e7 bellard
        rm = (modrm & 7) | REX_B(s);
5447 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
5448 2c0262af bellard
        if (mod != 3) {
5449 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5450 b6abf97d bellard
            opreg = OR_TMP0;
5451 2c0262af bellard
        } else {
5452 b6abf97d bellard
            opreg = rm;
5453 2c0262af bellard
        }
5454 57fec1fe bellard
        gen_op_mov_TN_reg(ot, 1, reg);
5455 3b46e624 ths
5456 2c0262af bellard
        if (shift) {
5457 61382a50 bellard
            val = ldub_code(s->pc++);
5458 b6abf97d bellard
            tcg_gen_movi_tl(cpu_T3, val);
5459 2c0262af bellard
        } else {
5460 cc739bb0 Laurent Desnogues
            tcg_gen_mov_tl(cpu_T3, cpu_regs[R_ECX]);
5461 2c0262af bellard
        }
5462 b6abf97d bellard
        gen_shiftd_rm_T1_T3(s, ot, opreg, op);
5463 2c0262af bellard
        break;
5464 2c0262af bellard
5465 2c0262af bellard
        /************************/
5466 2c0262af bellard
        /* floats */
5467 5fafdf24 ths
    case 0xd8 ... 0xdf:
5468 7eee2a50 bellard
        if (s->flags & (HF_EM_MASK | HF_TS_MASK)) {
5469 7eee2a50 bellard
            /* if CR0.EM or CR0.TS are set, generate an FPU exception */
5470 7eee2a50 bellard
            /* XXX: what to do if illegal op ? */
5471 7eee2a50 bellard
            gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
5472 7eee2a50 bellard
            break;
5473 7eee2a50 bellard
        }
5474 61382a50 bellard
        modrm = ldub_code(s->pc++);
5475 2c0262af bellard
        mod = (modrm >> 6) & 3;
5476 2c0262af bellard
        rm = modrm & 7;
5477 2c0262af bellard
        op = ((b & 7) << 3) | ((modrm >> 3) & 7);
5478 2c0262af bellard
        if (mod != 3) {
5479 2c0262af bellard
            /* memory op */
5480 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
5481 2c0262af bellard
            switch(op) {
5482 2c0262af bellard
            case 0x00 ... 0x07: /* fxxxs */
5483 2c0262af bellard
            case 0x10 ... 0x17: /* fixxxl */
5484 2c0262af bellard
            case 0x20 ... 0x27: /* fxxxl */
5485 2c0262af bellard
            case 0x30 ... 0x37: /* fixxx */
5486 2c0262af bellard
                {
5487 2c0262af bellard
                    int op1;
5488 2c0262af bellard
                    op1 = op & 7;
5489 2c0262af bellard
5490 2c0262af bellard
                    switch(op >> 4) {
5491 2c0262af bellard
                    case 0:
5492 ba7cd150 bellard
                        gen_op_ld_T0_A0(OT_LONG + s->mem_index);
5493 b6abf97d bellard
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5494 a7812ae4 pbrook
                        gen_helper_flds_FT0(cpu_tmp2_i32);
5495 2c0262af bellard
                        break;
5496 2c0262af bellard
                    case 1:
5497 ba7cd150 bellard
                        gen_op_ld_T0_A0(OT_LONG + s->mem_index);
5498 b6abf97d bellard
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5499 a7812ae4 pbrook
                        gen_helper_fildl_FT0(cpu_tmp2_i32);
5500 2c0262af bellard
                        break;
5501 2c0262af bellard
                    case 2:
5502 b6abf97d bellard
                        tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, 
5503 19e6c4b8 bellard
                                          (s->mem_index >> 2) - 1);
5504 a7812ae4 pbrook
                        gen_helper_fldl_FT0(cpu_tmp1_i64);
5505 2c0262af bellard
                        break;
5506 2c0262af bellard
                    case 3:
5507 2c0262af bellard
                    default:
5508 ba7cd150 bellard
                        gen_op_lds_T0_A0(OT_WORD + s->mem_index);
5509 b6abf97d bellard
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5510 a7812ae4 pbrook
                        gen_helper_fildl_FT0(cpu_tmp2_i32);
5511 2c0262af bellard
                        break;
5512 2c0262af bellard
                    }
5513 3b46e624 ths
5514 a7812ae4 pbrook
                    gen_helper_fp_arith_ST0_FT0(op1);
5515 2c0262af bellard
                    if (op1 == 3) {
5516 2c0262af bellard
                        /* fcomp needs pop */
5517 a7812ae4 pbrook
                        gen_helper_fpop();
5518 2c0262af bellard
                    }
5519 2c0262af bellard
                }
5520 2c0262af bellard
                break;
5521 2c0262af bellard
            case 0x08: /* flds */
5522 2c0262af bellard
            case 0x0a: /* fsts */
5523 2c0262af bellard
            case 0x0b: /* fstps */
5524 465e9838 bellard
            case 0x18 ... 0x1b: /* fildl, fisttpl, fistl, fistpl */
5525 465e9838 bellard
            case 0x28 ... 0x2b: /* fldl, fisttpll, fstl, fstpl */
5526 465e9838 bellard
            case 0x38 ... 0x3b: /* filds, fisttps, fists, fistps */
5527 2c0262af bellard
                switch(op & 7) {
5528 2c0262af bellard
                case 0:
5529 2c0262af bellard
                    switch(op >> 4) {
5530 2c0262af bellard
                    case 0:
5531 ba7cd150 bellard
                        gen_op_ld_T0_A0(OT_LONG + s->mem_index);
5532 b6abf97d bellard
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5533 a7812ae4 pbrook
                        gen_helper_flds_ST0(cpu_tmp2_i32);
5534 2c0262af bellard
                        break;
5535 2c0262af bellard
                    case 1:
5536 ba7cd150 bellard
                        gen_op_ld_T0_A0(OT_LONG + s->mem_index);
5537 b6abf97d bellard
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5538 a7812ae4 pbrook
                        gen_helper_fildl_ST0(cpu_tmp2_i32);
5539 2c0262af bellard
                        break;
5540 2c0262af bellard
                    case 2:
5541 b6abf97d bellard
                        tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, 
5542 19e6c4b8 bellard
                                          (s->mem_index >> 2) - 1);
5543 a7812ae4 pbrook
                        gen_helper_fldl_ST0(cpu_tmp1_i64);
5544 2c0262af bellard
                        break;
5545 2c0262af bellard
                    case 3:
5546 2c0262af bellard
                    default:
5547 ba7cd150 bellard
                        gen_op_lds_T0_A0(OT_WORD + s->mem_index);
5548 b6abf97d bellard
                        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5549 a7812ae4 pbrook
                        gen_helper_fildl_ST0(cpu_tmp2_i32);
5550 2c0262af bellard
                        break;
5551 2c0262af bellard
                    }
5552 2c0262af bellard
                    break;
5553 465e9838 bellard
                case 1:
5554 19e6c4b8 bellard
                    /* XXX: the corresponding CPUID bit must be tested ! */
5555 465e9838 bellard
                    switch(op >> 4) {
5556 465e9838 bellard
                    case 1:
5557 a7812ae4 pbrook
                        gen_helper_fisttl_ST0(cpu_tmp2_i32);
5558 b6abf97d bellard
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5559 ba7cd150 bellard
                        gen_op_st_T0_A0(OT_LONG + s->mem_index);
5560 465e9838 bellard
                        break;
5561 465e9838 bellard
                    case 2:
5562 a7812ae4 pbrook
                        gen_helper_fisttll_ST0(cpu_tmp1_i64);
5563 b6abf97d bellard
                        tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, 
5564 19e6c4b8 bellard
                                          (s->mem_index >> 2) - 1);
5565 465e9838 bellard
                        break;
5566 465e9838 bellard
                    case 3:
5567 465e9838 bellard
                    default:
5568 a7812ae4 pbrook
                        gen_helper_fistt_ST0(cpu_tmp2_i32);
5569 b6abf97d bellard
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5570 ba7cd150 bellard
                        gen_op_st_T0_A0(OT_WORD + s->mem_index);
5571 19e6c4b8 bellard
                        break;
5572 465e9838 bellard
                    }
5573 a7812ae4 pbrook
                    gen_helper_fpop();
5574 465e9838 bellard
                    break;
5575 2c0262af bellard
                default:
5576 2c0262af bellard
                    switch(op >> 4) {
5577 2c0262af bellard
                    case 0:
5578 a7812ae4 pbrook
                        gen_helper_fsts_ST0(cpu_tmp2_i32);
5579 b6abf97d bellard
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5580 ba7cd150 bellard
                        gen_op_st_T0_A0(OT_LONG + s->mem_index);
5581 2c0262af bellard
                        break;
5582 2c0262af bellard
                    case 1:
5583 a7812ae4 pbrook
                        gen_helper_fistl_ST0(cpu_tmp2_i32);
5584 b6abf97d bellard
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5585 ba7cd150 bellard
                        gen_op_st_T0_A0(OT_LONG + s->mem_index);
5586 2c0262af bellard
                        break;
5587 2c0262af bellard
                    case 2:
5588 a7812ae4 pbrook
                        gen_helper_fstl_ST0(cpu_tmp1_i64);
5589 b6abf97d bellard
                        tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, 
5590 19e6c4b8 bellard
                                          (s->mem_index >> 2) - 1);
5591 2c0262af bellard
                        break;
5592 2c0262af bellard
                    case 3:
5593 2c0262af bellard
                    default:
5594 a7812ae4 pbrook
                        gen_helper_fist_ST0(cpu_tmp2_i32);
5595 b6abf97d bellard
                        tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5596 ba7cd150 bellard
                        gen_op_st_T0_A0(OT_WORD + s->mem_index);
5597 2c0262af bellard
                        break;
5598 2c0262af bellard
                    }
5599 2c0262af bellard
                    if ((op & 7) == 3)
5600 a7812ae4 pbrook
                        gen_helper_fpop();
5601 2c0262af bellard
                    break;
5602 2c0262af bellard
                }
5603 2c0262af bellard
                break;
5604 2c0262af bellard
            case 0x0c: /* fldenv mem */
5605 19e6c4b8 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5606 19e6c4b8 bellard
                    gen_op_set_cc_op(s->cc_op);
5607 19e6c4b8 bellard
                gen_jmp_im(pc_start - s->cs_base);
5608 a7812ae4 pbrook
                gen_helper_fldenv(
5609 19e6c4b8 bellard
                                   cpu_A0, tcg_const_i32(s->dflag));
5610 2c0262af bellard
                break;
5611 2c0262af bellard
            case 0x0d: /* fldcw mem */
5612 19e6c4b8 bellard
                gen_op_ld_T0_A0(OT_WORD + s->mem_index);
5613 b6abf97d bellard
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
5614 a7812ae4 pbrook
                gen_helper_fldcw(cpu_tmp2_i32);
5615 2c0262af bellard
                break;
5616 2c0262af bellard
            case 0x0e: /* fnstenv mem */
5617 19e6c4b8 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5618 19e6c4b8 bellard
                    gen_op_set_cc_op(s->cc_op);
5619 19e6c4b8 bellard
                gen_jmp_im(pc_start - s->cs_base);
5620 a7812ae4 pbrook
                gen_helper_fstenv(cpu_A0, tcg_const_i32(s->dflag));
5621 2c0262af bellard
                break;
5622 2c0262af bellard
            case 0x0f: /* fnstcw mem */
5623 a7812ae4 pbrook
                gen_helper_fnstcw(cpu_tmp2_i32);
5624 b6abf97d bellard
                tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5625 19e6c4b8 bellard
                gen_op_st_T0_A0(OT_WORD + s->mem_index);
5626 2c0262af bellard
                break;
5627 2c0262af bellard
            case 0x1d: /* fldt mem */
5628 19e6c4b8 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5629 19e6c4b8 bellard
                    gen_op_set_cc_op(s->cc_op);
5630 19e6c4b8 bellard
                gen_jmp_im(pc_start - s->cs_base);
5631 a7812ae4 pbrook
                gen_helper_fldt_ST0(cpu_A0);
5632 2c0262af bellard
                break;
5633 2c0262af bellard
            case 0x1f: /* fstpt mem */
5634 19e6c4b8 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5635 19e6c4b8 bellard
                    gen_op_set_cc_op(s->cc_op);
5636 19e6c4b8 bellard
                gen_jmp_im(pc_start - s->cs_base);
5637 a7812ae4 pbrook
                gen_helper_fstt_ST0(cpu_A0);
5638 a7812ae4 pbrook
                gen_helper_fpop();
5639 2c0262af bellard
                break;
5640 2c0262af bellard
            case 0x2c: /* frstor mem */
5641 19e6c4b8 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5642 19e6c4b8 bellard
                    gen_op_set_cc_op(s->cc_op);
5643 19e6c4b8 bellard
                gen_jmp_im(pc_start - s->cs_base);
5644 a7812ae4 pbrook
                gen_helper_frstor(cpu_A0, tcg_const_i32(s->dflag));
5645 2c0262af bellard
                break;
5646 2c0262af bellard
            case 0x2e: /* fnsave mem */
5647 19e6c4b8 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5648 19e6c4b8 bellard
                    gen_op_set_cc_op(s->cc_op);
5649 19e6c4b8 bellard
                gen_jmp_im(pc_start - s->cs_base);
5650 a7812ae4 pbrook
                gen_helper_fsave(cpu_A0, tcg_const_i32(s->dflag));
5651 2c0262af bellard
                break;
5652 2c0262af bellard
            case 0x2f: /* fnstsw mem */
5653 a7812ae4 pbrook
                gen_helper_fnstsw(cpu_tmp2_i32);
5654 b6abf97d bellard
                tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5655 19e6c4b8 bellard
                gen_op_st_T0_A0(OT_WORD + s->mem_index);
5656 2c0262af bellard
                break;
5657 2c0262af bellard
            case 0x3c: /* fbld */
5658 19e6c4b8 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5659 19e6c4b8 bellard
                    gen_op_set_cc_op(s->cc_op);
5660 19e6c4b8 bellard
                gen_jmp_im(pc_start - s->cs_base);
5661 a7812ae4 pbrook
                gen_helper_fbld_ST0(cpu_A0);
5662 2c0262af bellard
                break;
5663 2c0262af bellard
            case 0x3e: /* fbstp */
5664 19e6c4b8 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5665 19e6c4b8 bellard
                    gen_op_set_cc_op(s->cc_op);
5666 19e6c4b8 bellard
                gen_jmp_im(pc_start - s->cs_base);
5667 a7812ae4 pbrook
                gen_helper_fbst_ST0(cpu_A0);
5668 a7812ae4 pbrook
                gen_helper_fpop();
5669 2c0262af bellard
                break;
5670 2c0262af bellard
            case 0x3d: /* fildll */
5671 b6abf97d bellard
                tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, 
5672 19e6c4b8 bellard
                                  (s->mem_index >> 2) - 1);
5673 a7812ae4 pbrook
                gen_helper_fildll_ST0(cpu_tmp1_i64);
5674 2c0262af bellard
                break;
5675 2c0262af bellard
            case 0x3f: /* fistpll */
5676 a7812ae4 pbrook
                gen_helper_fistll_ST0(cpu_tmp1_i64);
5677 b6abf97d bellard
                tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, 
5678 19e6c4b8 bellard
                                  (s->mem_index >> 2) - 1);
5679 a7812ae4 pbrook
                gen_helper_fpop();
5680 2c0262af bellard
                break;
5681 2c0262af bellard
            default:
5682 2c0262af bellard
                goto illegal_op;
5683 2c0262af bellard
            }
5684 2c0262af bellard
        } else {
5685 2c0262af bellard
            /* register float ops */
5686 2c0262af bellard
            opreg = rm;
5687 2c0262af bellard
5688 2c0262af bellard
            switch(op) {
5689 2c0262af bellard
            case 0x08: /* fld sti */
5690 a7812ae4 pbrook
                gen_helper_fpush();
5691 a7812ae4 pbrook
                gen_helper_fmov_ST0_STN(tcg_const_i32((opreg + 1) & 7));
5692 2c0262af bellard
                break;
5693 2c0262af bellard
            case 0x09: /* fxchg sti */
5694 c169c906 bellard
            case 0x29: /* fxchg4 sti, undocumented op */
5695 c169c906 bellard
            case 0x39: /* fxchg7 sti, undocumented op */
5696 a7812ae4 pbrook
                gen_helper_fxchg_ST0_STN(tcg_const_i32(opreg));
5697 2c0262af bellard
                break;
5698 2c0262af bellard
            case 0x0a: /* grp d9/2 */
5699 2c0262af bellard
                switch(rm) {
5700 2c0262af bellard
                case 0: /* fnop */
5701 023fe10d bellard
                    /* check exceptions (FreeBSD FPU probe) */
5702 023fe10d bellard
                    if (s->cc_op != CC_OP_DYNAMIC)
5703 023fe10d bellard
                        gen_op_set_cc_op(s->cc_op);
5704 14ce26e7 bellard
                    gen_jmp_im(pc_start - s->cs_base);
5705 a7812ae4 pbrook
                    gen_helper_fwait();
5706 2c0262af bellard
                    break;
5707 2c0262af bellard
                default:
5708 2c0262af bellard
                    goto illegal_op;
5709 2c0262af bellard
                }
5710 2c0262af bellard
                break;
5711 2c0262af bellard
            case 0x0c: /* grp d9/4 */
5712 2c0262af bellard
                switch(rm) {
5713 2c0262af bellard
                case 0: /* fchs */
5714 a7812ae4 pbrook
                    gen_helper_fchs_ST0();
5715 2c0262af bellard
                    break;
5716 2c0262af bellard
                case 1: /* fabs */
5717 a7812ae4 pbrook
                    gen_helper_fabs_ST0();
5718 2c0262af bellard
                    break;
5719 2c0262af bellard
                case 4: /* ftst */
5720 a7812ae4 pbrook
                    gen_helper_fldz_FT0();
5721 a7812ae4 pbrook
                    gen_helper_fcom_ST0_FT0();
5722 2c0262af bellard
                    break;
5723 2c0262af bellard
                case 5: /* fxam */
5724 a7812ae4 pbrook
                    gen_helper_fxam_ST0();
5725 2c0262af bellard
                    break;
5726 2c0262af bellard
                default:
5727 2c0262af bellard
                    goto illegal_op;
5728 2c0262af bellard
                }
5729 2c0262af bellard
                break;
5730 2c0262af bellard
            case 0x0d: /* grp d9/5 */
5731 2c0262af bellard
                {
5732 2c0262af bellard
                    switch(rm) {
5733 2c0262af bellard
                    case 0:
5734 a7812ae4 pbrook
                        gen_helper_fpush();
5735 a7812ae4 pbrook
                        gen_helper_fld1_ST0();
5736 2c0262af bellard
                        break;
5737 2c0262af bellard
                    case 1:
5738 a7812ae4 pbrook
                        gen_helper_fpush();
5739 a7812ae4 pbrook
                        gen_helper_fldl2t_ST0();
5740 2c0262af bellard
                        break;
5741 2c0262af bellard
                    case 2:
5742 a7812ae4 pbrook
                        gen_helper_fpush();
5743 a7812ae4 pbrook
                        gen_helper_fldl2e_ST0();
5744 2c0262af bellard
                        break;
5745 2c0262af bellard
                    case 3:
5746 a7812ae4 pbrook
                        gen_helper_fpush();
5747 a7812ae4 pbrook
                        gen_helper_fldpi_ST0();
5748 2c0262af bellard
                        break;
5749 2c0262af bellard
                    case 4:
5750 a7812ae4 pbrook
                        gen_helper_fpush();
5751 a7812ae4 pbrook
                        gen_helper_fldlg2_ST0();
5752 2c0262af bellard
                        break;
5753 2c0262af bellard
                    case 5:
5754 a7812ae4 pbrook
                        gen_helper_fpush();
5755 a7812ae4 pbrook
                        gen_helper_fldln2_ST0();
5756 2c0262af bellard
                        break;
5757 2c0262af bellard
                    case 6:
5758 a7812ae4 pbrook
                        gen_helper_fpush();
5759 a7812ae4 pbrook
                        gen_helper_fldz_ST0();
5760 2c0262af bellard
                        break;
5761 2c0262af bellard
                    default:
5762 2c0262af bellard
                        goto illegal_op;
5763 2c0262af bellard
                    }
5764 2c0262af bellard
                }
5765 2c0262af bellard
                break;
5766 2c0262af bellard
            case 0x0e: /* grp d9/6 */
5767 2c0262af bellard
                switch(rm) {
5768 2c0262af bellard
                case 0: /* f2xm1 */
5769 a7812ae4 pbrook
                    gen_helper_f2xm1();
5770 2c0262af bellard
                    break;
5771 2c0262af bellard
                case 1: /* fyl2x */
5772 a7812ae4 pbrook
                    gen_helper_fyl2x();
5773 2c0262af bellard
                    break;
5774 2c0262af bellard
                case 2: /* fptan */
5775 a7812ae4 pbrook
                    gen_helper_fptan();
5776 2c0262af bellard
                    break;
5777 2c0262af bellard
                case 3: /* fpatan */
5778 a7812ae4 pbrook
                    gen_helper_fpatan();
5779 2c0262af bellard
                    break;
5780 2c0262af bellard
                case 4: /* fxtract */
5781 a7812ae4 pbrook
                    gen_helper_fxtract();
5782 2c0262af bellard
                    break;
5783 2c0262af bellard
                case 5: /* fprem1 */
5784 a7812ae4 pbrook
                    gen_helper_fprem1();
5785 2c0262af bellard
                    break;
5786 2c0262af bellard
                case 6: /* fdecstp */
5787 a7812ae4 pbrook
                    gen_helper_fdecstp();
5788 2c0262af bellard
                    break;
5789 2c0262af bellard
                default:
5790 2c0262af bellard
                case 7: /* fincstp */
5791 a7812ae4 pbrook
                    gen_helper_fincstp();
5792 2c0262af bellard
                    break;
5793 2c0262af bellard
                }
5794 2c0262af bellard
                break;
5795 2c0262af bellard
            case 0x0f: /* grp d9/7 */
5796 2c0262af bellard
                switch(rm) {
5797 2c0262af bellard
                case 0: /* fprem */
5798 a7812ae4 pbrook
                    gen_helper_fprem();
5799 2c0262af bellard
                    break;
5800 2c0262af bellard
                case 1: /* fyl2xp1 */
5801 a7812ae4 pbrook
                    gen_helper_fyl2xp1();
5802 2c0262af bellard
                    break;
5803 2c0262af bellard
                case 2: /* fsqrt */
5804 a7812ae4 pbrook
                    gen_helper_fsqrt();
5805 2c0262af bellard
                    break;
5806 2c0262af bellard
                case 3: /* fsincos */
5807 a7812ae4 pbrook
                    gen_helper_fsincos();
5808 2c0262af bellard
                    break;
5809 2c0262af bellard
                case 5: /* fscale */
5810 a7812ae4 pbrook
                    gen_helper_fscale();
5811 2c0262af bellard
                    break;
5812 2c0262af bellard
                case 4: /* frndint */
5813 a7812ae4 pbrook
                    gen_helper_frndint();
5814 2c0262af bellard
                    break;
5815 2c0262af bellard
                case 6: /* fsin */
5816 a7812ae4 pbrook
                    gen_helper_fsin();
5817 2c0262af bellard
                    break;
5818 2c0262af bellard
                default:
5819 2c0262af bellard
                case 7: /* fcos */
5820 a7812ae4 pbrook
                    gen_helper_fcos();
5821 2c0262af bellard
                    break;
5822 2c0262af bellard
                }
5823 2c0262af bellard
                break;
5824 2c0262af bellard
            case 0x00: case 0x01: case 0x04 ... 0x07: /* fxxx st, sti */
5825 2c0262af bellard
            case 0x20: case 0x21: case 0x24 ... 0x27: /* fxxx sti, st */
5826 2c0262af bellard
            case 0x30: case 0x31: case 0x34 ... 0x37: /* fxxxp sti, st */
5827 2c0262af bellard
                {
5828 2c0262af bellard
                    int op1;
5829 3b46e624 ths
5830 2c0262af bellard
                    op1 = op & 7;
5831 2c0262af bellard
                    if (op >= 0x20) {
5832 a7812ae4 pbrook
                        gen_helper_fp_arith_STN_ST0(op1, opreg);
5833 2c0262af bellard
                        if (op >= 0x30)
5834 a7812ae4 pbrook
                            gen_helper_fpop();
5835 2c0262af bellard
                    } else {
5836 a7812ae4 pbrook
                        gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5837 a7812ae4 pbrook
                        gen_helper_fp_arith_ST0_FT0(op1);
5838 2c0262af bellard
                    }
5839 2c0262af bellard
                }
5840 2c0262af bellard
                break;
5841 2c0262af bellard
            case 0x02: /* fcom */
5842 c169c906 bellard
            case 0x22: /* fcom2, undocumented op */
5843 a7812ae4 pbrook
                gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5844 a7812ae4 pbrook
                gen_helper_fcom_ST0_FT0();
5845 2c0262af bellard
                break;
5846 2c0262af bellard
            case 0x03: /* fcomp */
5847 c169c906 bellard
            case 0x23: /* fcomp3, undocumented op */
5848 c169c906 bellard
            case 0x32: /* fcomp5, undocumented op */
5849 a7812ae4 pbrook
                gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5850 a7812ae4 pbrook
                gen_helper_fcom_ST0_FT0();
5851 a7812ae4 pbrook
                gen_helper_fpop();
5852 2c0262af bellard
                break;
5853 2c0262af bellard
            case 0x15: /* da/5 */
5854 2c0262af bellard
                switch(rm) {
5855 2c0262af bellard
                case 1: /* fucompp */
5856 a7812ae4 pbrook
                    gen_helper_fmov_FT0_STN(tcg_const_i32(1));
5857 a7812ae4 pbrook
                    gen_helper_fucom_ST0_FT0();
5858 a7812ae4 pbrook
                    gen_helper_fpop();
5859 a7812ae4 pbrook
                    gen_helper_fpop();
5860 2c0262af bellard
                    break;
5861 2c0262af bellard
                default:
5862 2c0262af bellard
                    goto illegal_op;
5863 2c0262af bellard
                }
5864 2c0262af bellard
                break;
5865 2c0262af bellard
            case 0x1c:
5866 2c0262af bellard
                switch(rm) {
5867 2c0262af bellard
                case 0: /* feni (287 only, just do nop here) */
5868 2c0262af bellard
                    break;
5869 2c0262af bellard
                case 1: /* fdisi (287 only, just do nop here) */
5870 2c0262af bellard
                    break;
5871 2c0262af bellard
                case 2: /* fclex */
5872 a7812ae4 pbrook
                    gen_helper_fclex();
5873 2c0262af bellard
                    break;
5874 2c0262af bellard
                case 3: /* fninit */
5875 a7812ae4 pbrook
                    gen_helper_fninit();
5876 2c0262af bellard
                    break;
5877 2c0262af bellard
                case 4: /* fsetpm (287 only, just do nop here) */
5878 2c0262af bellard
                    break;
5879 2c0262af bellard
                default:
5880 2c0262af bellard
                    goto illegal_op;
5881 2c0262af bellard
                }
5882 2c0262af bellard
                break;
5883 2c0262af bellard
            case 0x1d: /* fucomi */
5884 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5885 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
5886 a7812ae4 pbrook
                gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5887 a7812ae4 pbrook
                gen_helper_fucomi_ST0_FT0();
5888 2c0262af bellard
                s->cc_op = CC_OP_EFLAGS;
5889 2c0262af bellard
                break;
5890 2c0262af bellard
            case 0x1e: /* fcomi */
5891 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5892 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
5893 a7812ae4 pbrook
                gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5894 a7812ae4 pbrook
                gen_helper_fcomi_ST0_FT0();
5895 2c0262af bellard
                s->cc_op = CC_OP_EFLAGS;
5896 2c0262af bellard
                break;
5897 658c8bda bellard
            case 0x28: /* ffree sti */
5898 a7812ae4 pbrook
                gen_helper_ffree_STN(tcg_const_i32(opreg));
5899 5fafdf24 ths
                break;
5900 2c0262af bellard
            case 0x2a: /* fst sti */
5901 a7812ae4 pbrook
                gen_helper_fmov_STN_ST0(tcg_const_i32(opreg));
5902 2c0262af bellard
                break;
5903 2c0262af bellard
            case 0x2b: /* fstp sti */
5904 c169c906 bellard
            case 0x0b: /* fstp1 sti, undocumented op */
5905 c169c906 bellard
            case 0x3a: /* fstp8 sti, undocumented op */
5906 c169c906 bellard
            case 0x3b: /* fstp9 sti, undocumented op */
5907 a7812ae4 pbrook
                gen_helper_fmov_STN_ST0(tcg_const_i32(opreg));
5908 a7812ae4 pbrook
                gen_helper_fpop();
5909 2c0262af bellard
                break;
5910 2c0262af bellard
            case 0x2c: /* fucom st(i) */
5911 a7812ae4 pbrook
                gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5912 a7812ae4 pbrook
                gen_helper_fucom_ST0_FT0();
5913 2c0262af bellard
                break;
5914 2c0262af bellard
            case 0x2d: /* fucomp st(i) */
5915 a7812ae4 pbrook
                gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5916 a7812ae4 pbrook
                gen_helper_fucom_ST0_FT0();
5917 a7812ae4 pbrook
                gen_helper_fpop();
5918 2c0262af bellard
                break;
5919 2c0262af bellard
            case 0x33: /* de/3 */
5920 2c0262af bellard
                switch(rm) {
5921 2c0262af bellard
                case 1: /* fcompp */
5922 a7812ae4 pbrook
                    gen_helper_fmov_FT0_STN(tcg_const_i32(1));
5923 a7812ae4 pbrook
                    gen_helper_fcom_ST0_FT0();
5924 a7812ae4 pbrook
                    gen_helper_fpop();
5925 a7812ae4 pbrook
                    gen_helper_fpop();
5926 2c0262af bellard
                    break;
5927 2c0262af bellard
                default:
5928 2c0262af bellard
                    goto illegal_op;
5929 2c0262af bellard
                }
5930 2c0262af bellard
                break;
5931 c169c906 bellard
            case 0x38: /* ffreep sti, undocumented op */
5932 a7812ae4 pbrook
                gen_helper_ffree_STN(tcg_const_i32(opreg));
5933 a7812ae4 pbrook
                gen_helper_fpop();
5934 c169c906 bellard
                break;
5935 2c0262af bellard
            case 0x3c: /* df/4 */
5936 2c0262af bellard
                switch(rm) {
5937 2c0262af bellard
                case 0:
5938 a7812ae4 pbrook
                    gen_helper_fnstsw(cpu_tmp2_i32);
5939 b6abf97d bellard
                    tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32);
5940 19e6c4b8 bellard
                    gen_op_mov_reg_T0(OT_WORD, R_EAX);
5941 2c0262af bellard
                    break;
5942 2c0262af bellard
                default:
5943 2c0262af bellard
                    goto illegal_op;
5944 2c0262af bellard
                }
5945 2c0262af bellard
                break;
5946 2c0262af bellard
            case 0x3d: /* fucomip */
5947 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5948 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
5949 a7812ae4 pbrook
                gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5950 a7812ae4 pbrook
                gen_helper_fucomi_ST0_FT0();
5951 a7812ae4 pbrook
                gen_helper_fpop();
5952 2c0262af bellard
                s->cc_op = CC_OP_EFLAGS;
5953 2c0262af bellard
                break;
5954 2c0262af bellard
            case 0x3e: /* fcomip */
5955 2c0262af bellard
                if (s->cc_op != CC_OP_DYNAMIC)
5956 2c0262af bellard
                    gen_op_set_cc_op(s->cc_op);
5957 a7812ae4 pbrook
                gen_helper_fmov_FT0_STN(tcg_const_i32(opreg));
5958 a7812ae4 pbrook
                gen_helper_fcomi_ST0_FT0();
5959 a7812ae4 pbrook
                gen_helper_fpop();
5960 2c0262af bellard
                s->cc_op = CC_OP_EFLAGS;
5961 2c0262af bellard
                break;
5962 a2cc3b24 bellard
            case 0x10 ... 0x13: /* fcmovxx */
5963 a2cc3b24 bellard
            case 0x18 ... 0x1b:
5964 a2cc3b24 bellard
                {
5965 19e6c4b8 bellard
                    int op1, l1;
5966 d70040bc pbrook
                    static const uint8_t fcmov_cc[8] = {
5967 a2cc3b24 bellard
                        (JCC_B << 1),
5968 a2cc3b24 bellard
                        (JCC_Z << 1),
5969 a2cc3b24 bellard
                        (JCC_BE << 1),
5970 a2cc3b24 bellard
                        (JCC_P << 1),
5971 a2cc3b24 bellard
                    };
5972 1e4840bf bellard
                    op1 = fcmov_cc[op & 3] | (((op >> 3) & 1) ^ 1);
5973 19e6c4b8 bellard
                    l1 = gen_new_label();
5974 1e4840bf bellard
                    gen_jcc1(s, s->cc_op, op1, l1);
5975 a7812ae4 pbrook
                    gen_helper_fmov_ST0_STN(tcg_const_i32(opreg));
5976 19e6c4b8 bellard
                    gen_set_label(l1);
5977 a2cc3b24 bellard
                }
5978 a2cc3b24 bellard
                break;
5979 2c0262af bellard
            default:
5980 2c0262af bellard
                goto illegal_op;
5981 2c0262af bellard
            }
5982 2c0262af bellard
        }
5983 2c0262af bellard
        break;
5984 2c0262af bellard
        /************************/
5985 2c0262af bellard
        /* string ops */
5986 2c0262af bellard
5987 2c0262af bellard
    case 0xa4: /* movsS */
5988 2c0262af bellard
    case 0xa5:
5989 2c0262af bellard
        if ((b & 1) == 0)
5990 2c0262af bellard
            ot = OT_BYTE;
5991 2c0262af bellard
        else
5992 14ce26e7 bellard
            ot = dflag + OT_WORD;
5993 2c0262af bellard
5994 2c0262af bellard
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
5995 2c0262af bellard
            gen_repz_movs(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
5996 2c0262af bellard
        } else {
5997 2c0262af bellard
            gen_movs(s, ot);
5998 2c0262af bellard
        }
5999 2c0262af bellard
        break;
6000 3b46e624 ths
6001 2c0262af bellard
    case 0xaa: /* stosS */
6002 2c0262af bellard
    case 0xab:
6003 2c0262af bellard
        if ((b & 1) == 0)
6004 2c0262af bellard
            ot = OT_BYTE;
6005 2c0262af bellard
        else
6006 14ce26e7 bellard
            ot = dflag + OT_WORD;
6007 2c0262af bellard
6008 2c0262af bellard
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
6009 2c0262af bellard
            gen_repz_stos(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
6010 2c0262af bellard
        } else {
6011 2c0262af bellard
            gen_stos(s, ot);
6012 2c0262af bellard
        }
6013 2c0262af bellard
        break;
6014 2c0262af bellard
    case 0xac: /* lodsS */
6015 2c0262af bellard
    case 0xad:
6016 2c0262af bellard
        if ((b & 1) == 0)
6017 2c0262af bellard
            ot = OT_BYTE;
6018 2c0262af bellard
        else
6019 14ce26e7 bellard
            ot = dflag + OT_WORD;
6020 2c0262af bellard
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
6021 2c0262af bellard
            gen_repz_lods(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
6022 2c0262af bellard
        } else {
6023 2c0262af bellard
            gen_lods(s, ot);
6024 2c0262af bellard
        }
6025 2c0262af bellard
        break;
6026 2c0262af bellard
    case 0xae: /* scasS */
6027 2c0262af bellard
    case 0xaf:
6028 2c0262af bellard
        if ((b & 1) == 0)
6029 2c0262af bellard
            ot = OT_BYTE;
6030 2c0262af bellard
        else
6031 14ce26e7 bellard
            ot = dflag + OT_WORD;
6032 2c0262af bellard
        if (prefixes & PREFIX_REPNZ) {
6033 2c0262af bellard
            gen_repz_scas(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 1);
6034 2c0262af bellard
        } else if (prefixes & PREFIX_REPZ) {
6035 2c0262af bellard
            gen_repz_scas(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 0);
6036 2c0262af bellard
        } else {
6037 2c0262af bellard
            gen_scas(s, ot);
6038 2c0262af bellard
            s->cc_op = CC_OP_SUBB + ot;
6039 2c0262af bellard
        }
6040 2c0262af bellard
        break;
6041 2c0262af bellard
6042 2c0262af bellard
    case 0xa6: /* cmpsS */
6043 2c0262af bellard
    case 0xa7:
6044 2c0262af bellard
        if ((b & 1) == 0)
6045 2c0262af bellard
            ot = OT_BYTE;
6046 2c0262af bellard
        else
6047 14ce26e7 bellard
            ot = dflag + OT_WORD;
6048 2c0262af bellard
        if (prefixes & PREFIX_REPNZ) {
6049 2c0262af bellard
            gen_repz_cmps(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 1);
6050 2c0262af bellard
        } else if (prefixes & PREFIX_REPZ) {
6051 2c0262af bellard
            gen_repz_cmps(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 0);
6052 2c0262af bellard
        } else {
6053 2c0262af bellard
            gen_cmps(s, ot);
6054 2c0262af bellard
            s->cc_op = CC_OP_SUBB + ot;
6055 2c0262af bellard
        }
6056 2c0262af bellard
        break;
6057 2c0262af bellard
    case 0x6c: /* insS */
6058 2c0262af bellard
    case 0x6d:
6059 f115e911 bellard
        if ((b & 1) == 0)
6060 f115e911 bellard
            ot = OT_BYTE;
6061 f115e911 bellard
        else
6062 f115e911 bellard
            ot = dflag ? OT_LONG : OT_WORD;
6063 57fec1fe bellard
        gen_op_mov_TN_reg(OT_WORD, 0, R_EDX);
6064 0573fbfc ths
        gen_op_andl_T0_ffff();
6065 b8b6a50b bellard
        gen_check_io(s, ot, pc_start - s->cs_base, 
6066 b8b6a50b bellard
                     SVM_IOIO_TYPE_MASK | svm_is_rep(prefixes) | 4);
6067 f115e911 bellard
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
6068 f115e911 bellard
            gen_repz_ins(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
6069 2c0262af bellard
        } else {
6070 f115e911 bellard
            gen_ins(s, ot);
6071 2e70f6ef pbrook
            if (use_icount) {
6072 2e70f6ef pbrook
                gen_jmp(s, s->pc - s->cs_base);
6073 2e70f6ef pbrook
            }
6074 2c0262af bellard
        }
6075 2c0262af bellard
        break;
6076 2c0262af bellard
    case 0x6e: /* outsS */
6077 2c0262af bellard
    case 0x6f:
6078 f115e911 bellard
        if ((b & 1) == 0)
6079 f115e911 bellard
            ot = OT_BYTE;
6080 f115e911 bellard
        else
6081 f115e911 bellard
            ot = dflag ? OT_LONG : OT_WORD;
6082 57fec1fe bellard
        gen_op_mov_TN_reg(OT_WORD, 0, R_EDX);
6083 0573fbfc ths
        gen_op_andl_T0_ffff();
6084 b8b6a50b bellard
        gen_check_io(s, ot, pc_start - s->cs_base,
6085 b8b6a50b bellard
                     svm_is_rep(prefixes) | 4);
6086 f115e911 bellard
        if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) {
6087 f115e911 bellard
            gen_repz_outs(s, ot, pc_start - s->cs_base, s->pc - s->cs_base);
6088 2c0262af bellard
        } else {
6089 f115e911 bellard
            gen_outs(s, ot);
6090 2e70f6ef pbrook
            if (use_icount) {
6091 2e70f6ef pbrook
                gen_jmp(s, s->pc - s->cs_base);
6092 2e70f6ef pbrook
            }
6093 2c0262af bellard
        }
6094 2c0262af bellard
        break;
6095 2c0262af bellard
6096 2c0262af bellard
        /************************/
6097 2c0262af bellard
        /* port I/O */
6098 0573fbfc ths
6099 2c0262af bellard
    case 0xe4:
6100 2c0262af bellard
    case 0xe5:
6101 f115e911 bellard
        if ((b & 1) == 0)
6102 f115e911 bellard
            ot = OT_BYTE;
6103 f115e911 bellard
        else
6104 f115e911 bellard
            ot = dflag ? OT_LONG : OT_WORD;
6105 f115e911 bellard
        val = ldub_code(s->pc++);
6106 f115e911 bellard
        gen_op_movl_T0_im(val);
6107 b8b6a50b bellard
        gen_check_io(s, ot, pc_start - s->cs_base,
6108 b8b6a50b bellard
                     SVM_IOIO_TYPE_MASK | svm_is_rep(prefixes));
6109 2e70f6ef pbrook
        if (use_icount)
6110 2e70f6ef pbrook
            gen_io_start();
6111 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
6112 a7812ae4 pbrook
        gen_helper_in_func(ot, cpu_T[1], cpu_tmp2_i32);
6113 57fec1fe bellard
        gen_op_mov_reg_T1(ot, R_EAX);
6114 2e70f6ef pbrook
        if (use_icount) {
6115 2e70f6ef pbrook
            gen_io_end();
6116 2e70f6ef pbrook
            gen_jmp(s, s->pc - s->cs_base);
6117 2e70f6ef pbrook
        }
6118 2c0262af bellard
        break;
6119 2c0262af bellard
    case 0xe6:
6120 2c0262af bellard
    case 0xe7:
6121 f115e911 bellard
        if ((b & 1) == 0)
6122 f115e911 bellard
            ot = OT_BYTE;
6123 f115e911 bellard
        else
6124 f115e911 bellard
            ot = dflag ? OT_LONG : OT_WORD;
6125 f115e911 bellard
        val = ldub_code(s->pc++);
6126 f115e911 bellard
        gen_op_movl_T0_im(val);
6127 b8b6a50b bellard
        gen_check_io(s, ot, pc_start - s->cs_base,
6128 b8b6a50b bellard
                     svm_is_rep(prefixes));
6129 57fec1fe bellard
        gen_op_mov_TN_reg(ot, 1, R_EAX);
6130 b8b6a50b bellard
6131 2e70f6ef pbrook
        if (use_icount)
6132 2e70f6ef pbrook
            gen_io_start();
6133 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
6134 b6abf97d bellard
        tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff);
6135 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[1]);
6136 a7812ae4 pbrook
        gen_helper_out_func(ot, cpu_tmp2_i32, cpu_tmp3_i32);
6137 2e70f6ef pbrook
        if (use_icount) {
6138 2e70f6ef pbrook
            gen_io_end();
6139 2e70f6ef pbrook
            gen_jmp(s, s->pc - s->cs_base);
6140 2e70f6ef pbrook
        }
6141 2c0262af bellard
        break;
6142 2c0262af bellard
    case 0xec:
6143 2c0262af bellard
    case 0xed:
6144 f115e911 bellard
        if ((b & 1) == 0)
6145 f115e911 bellard
            ot = OT_BYTE;
6146 f115e911 bellard
        else
6147 f115e911 bellard
            ot = dflag ? OT_LONG : OT_WORD;
6148 57fec1fe bellard
        gen_op_mov_TN_reg(OT_WORD, 0, R_EDX);
6149 4f31916f bellard
        gen_op_andl_T0_ffff();
6150 b8b6a50b bellard
        gen_check_io(s, ot, pc_start - s->cs_base,
6151 b8b6a50b bellard
                     SVM_IOIO_TYPE_MASK | svm_is_rep(prefixes));
6152 2e70f6ef pbrook
        if (use_icount)
6153 2e70f6ef pbrook
            gen_io_start();
6154 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
6155 a7812ae4 pbrook
        gen_helper_in_func(ot, cpu_T[1], cpu_tmp2_i32);
6156 57fec1fe bellard
        gen_op_mov_reg_T1(ot, R_EAX);
6157 2e70f6ef pbrook
        if (use_icount) {
6158 2e70f6ef pbrook
            gen_io_end();
6159 2e70f6ef pbrook
            gen_jmp(s, s->pc - s->cs_base);
6160 2e70f6ef pbrook
        }
6161 2c0262af bellard
        break;
6162 2c0262af bellard
    case 0xee:
6163 2c0262af bellard
    case 0xef:
6164 f115e911 bellard
        if ((b & 1) == 0)
6165 f115e911 bellard
            ot = OT_BYTE;
6166 f115e911 bellard
        else
6167 f115e911 bellard
            ot = dflag ? OT_LONG : OT_WORD;
6168 57fec1fe bellard
        gen_op_mov_TN_reg(OT_WORD, 0, R_EDX);
6169 4f31916f bellard
        gen_op_andl_T0_ffff();
6170 b8b6a50b bellard
        gen_check_io(s, ot, pc_start - s->cs_base,
6171 b8b6a50b bellard
                     svm_is_rep(prefixes));
6172 57fec1fe bellard
        gen_op_mov_TN_reg(ot, 1, R_EAX);
6173 b8b6a50b bellard
6174 2e70f6ef pbrook
        if (use_icount)
6175 2e70f6ef pbrook
            gen_io_start();
6176 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
6177 b6abf97d bellard
        tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff);
6178 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[1]);
6179 a7812ae4 pbrook
        gen_helper_out_func(ot, cpu_tmp2_i32, cpu_tmp3_i32);
6180 2e70f6ef pbrook
        if (use_icount) {
6181 2e70f6ef pbrook
            gen_io_end();
6182 2e70f6ef pbrook
            gen_jmp(s, s->pc - s->cs_base);
6183 2e70f6ef pbrook
        }
6184 2c0262af bellard
        break;
6185 2c0262af bellard
6186 2c0262af bellard
        /************************/
6187 2c0262af bellard
        /* control */
6188 2c0262af bellard
    case 0xc2: /* ret im */
6189 61382a50 bellard
        val = ldsw_code(s->pc);
6190 2c0262af bellard
        s->pc += 2;
6191 2c0262af bellard
        gen_pop_T0(s);
6192 8f091a59 bellard
        if (CODE64(s) && s->dflag)
6193 8f091a59 bellard
            s->dflag = 2;
6194 2c0262af bellard
        gen_stack_update(s, val + (2 << s->dflag));
6195 2c0262af bellard
        if (s->dflag == 0)
6196 2c0262af bellard
            gen_op_andl_T0_ffff();
6197 2c0262af bellard
        gen_op_jmp_T0();
6198 2c0262af bellard
        gen_eob(s);
6199 2c0262af bellard
        break;
6200 2c0262af bellard
    case 0xc3: /* ret */
6201 2c0262af bellard
        gen_pop_T0(s);
6202 2c0262af bellard
        gen_pop_update(s);
6203 2c0262af bellard
        if (s->dflag == 0)
6204 2c0262af bellard
            gen_op_andl_T0_ffff();
6205 2c0262af bellard
        gen_op_jmp_T0();
6206 2c0262af bellard
        gen_eob(s);
6207 2c0262af bellard
        break;
6208 2c0262af bellard
    case 0xca: /* lret im */
6209 61382a50 bellard
        val = ldsw_code(s->pc);
6210 2c0262af bellard
        s->pc += 2;
6211 2c0262af bellard
    do_lret:
6212 2c0262af bellard
        if (s->pe && !s->vm86) {
6213 2c0262af bellard
            if (s->cc_op != CC_OP_DYNAMIC)
6214 2c0262af bellard
                gen_op_set_cc_op(s->cc_op);
6215 14ce26e7 bellard
            gen_jmp_im(pc_start - s->cs_base);
6216 a7812ae4 pbrook
            gen_helper_lret_protected(tcg_const_i32(s->dflag),
6217 a7812ae4 pbrook
                                      tcg_const_i32(val));
6218 2c0262af bellard
        } else {
6219 2c0262af bellard
            gen_stack_A0(s);
6220 2c0262af bellard
            /* pop offset */
6221 57fec1fe bellard
            gen_op_ld_T0_A0(1 + s->dflag + s->mem_index);
6222 2c0262af bellard
            if (s->dflag == 0)
6223 2c0262af bellard
                gen_op_andl_T0_ffff();
6224 2c0262af bellard
            /* NOTE: keeping EIP updated is not a problem in case of
6225 2c0262af bellard
               exception */
6226 2c0262af bellard
            gen_op_jmp_T0();
6227 2c0262af bellard
            /* pop selector */
6228 2c0262af bellard
            gen_op_addl_A0_im(2 << s->dflag);
6229 57fec1fe bellard
            gen_op_ld_T0_A0(1 + s->dflag + s->mem_index);
6230 3bd7da9e bellard
            gen_op_movl_seg_T0_vm(R_CS);
6231 2c0262af bellard
            /* add stack offset */
6232 2c0262af bellard
            gen_stack_update(s, val + (4 << s->dflag));
6233 2c0262af bellard
        }
6234 2c0262af bellard
        gen_eob(s);
6235 2c0262af bellard
        break;
6236 2c0262af bellard
    case 0xcb: /* lret */
6237 2c0262af bellard
        val = 0;
6238 2c0262af bellard
        goto do_lret;
6239 2c0262af bellard
    case 0xcf: /* iret */
6240 872929aa bellard
        gen_svm_check_intercept(s, pc_start, SVM_EXIT_IRET);
6241 2c0262af bellard
        if (!s->pe) {
6242 2c0262af bellard
            /* real mode */
6243 a7812ae4 pbrook
            gen_helper_iret_real(tcg_const_i32(s->dflag));
6244 2c0262af bellard
            s->cc_op = CC_OP_EFLAGS;
6245 f115e911 bellard
        } else if (s->vm86) {
6246 f115e911 bellard
            if (s->iopl != 3) {
6247 f115e911 bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6248 f115e911 bellard
            } else {
6249 a7812ae4 pbrook
                gen_helper_iret_real(tcg_const_i32(s->dflag));
6250 f115e911 bellard
                s->cc_op = CC_OP_EFLAGS;
6251 f115e911 bellard
            }
6252 2c0262af bellard
        } else {
6253 2c0262af bellard
            if (s->cc_op != CC_OP_DYNAMIC)
6254 2c0262af bellard
                gen_op_set_cc_op(s->cc_op);
6255 14ce26e7 bellard
            gen_jmp_im(pc_start - s->cs_base);
6256 a7812ae4 pbrook
            gen_helper_iret_protected(tcg_const_i32(s->dflag), 
6257 a7812ae4 pbrook
                                      tcg_const_i32(s->pc - s->cs_base));
6258 2c0262af bellard
            s->cc_op = CC_OP_EFLAGS;
6259 2c0262af bellard
        }
6260 2c0262af bellard
        gen_eob(s);
6261 2c0262af bellard
        break;
6262 2c0262af bellard
    case 0xe8: /* call im */
6263 2c0262af bellard
        {
6264 14ce26e7 bellard
            if (dflag)
6265 14ce26e7 bellard
                tval = (int32_t)insn_get(s, OT_LONG);
6266 14ce26e7 bellard
            else
6267 14ce26e7 bellard
                tval = (int16_t)insn_get(s, OT_WORD);
6268 2c0262af bellard
            next_eip = s->pc - s->cs_base;
6269 14ce26e7 bellard
            tval += next_eip;
6270 2c0262af bellard
            if (s->dflag == 0)
6271 14ce26e7 bellard
                tval &= 0xffff;
6272 99596385 Aurelien Jarno
            else if(!CODE64(s))
6273 99596385 Aurelien Jarno
                tval &= 0xffffffff;
6274 14ce26e7 bellard
            gen_movtl_T0_im(next_eip);
6275 2c0262af bellard
            gen_push_T0(s);
6276 14ce26e7 bellard
            gen_jmp(s, tval);
6277 2c0262af bellard
        }
6278 2c0262af bellard
        break;
6279 2c0262af bellard
    case 0x9a: /* lcall im */
6280 2c0262af bellard
        {
6281 2c0262af bellard
            unsigned int selector, offset;
6282 3b46e624 ths
6283 14ce26e7 bellard
            if (CODE64(s))
6284 14ce26e7 bellard
                goto illegal_op;
6285 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
6286 2c0262af bellard
            offset = insn_get(s, ot);
6287 2c0262af bellard
            selector = insn_get(s, OT_WORD);
6288 3b46e624 ths
6289 2c0262af bellard
            gen_op_movl_T0_im(selector);
6290 14ce26e7 bellard
            gen_op_movl_T1_imu(offset);
6291 2c0262af bellard
        }
6292 2c0262af bellard
        goto do_lcall;
6293 ecada8a2 bellard
    case 0xe9: /* jmp im */
6294 14ce26e7 bellard
        if (dflag)
6295 14ce26e7 bellard
            tval = (int32_t)insn_get(s, OT_LONG);
6296 14ce26e7 bellard
        else
6297 14ce26e7 bellard
            tval = (int16_t)insn_get(s, OT_WORD);
6298 14ce26e7 bellard
        tval += s->pc - s->cs_base;
6299 2c0262af bellard
        if (s->dflag == 0)
6300 14ce26e7 bellard
            tval &= 0xffff;
6301 32938e12 aurel32
        else if(!CODE64(s))
6302 32938e12 aurel32
            tval &= 0xffffffff;
6303 14ce26e7 bellard
        gen_jmp(s, tval);
6304 2c0262af bellard
        break;
6305 2c0262af bellard
    case 0xea: /* ljmp im */
6306 2c0262af bellard
        {
6307 2c0262af bellard
            unsigned int selector, offset;
6308 2c0262af bellard
6309 14ce26e7 bellard
            if (CODE64(s))
6310 14ce26e7 bellard
                goto illegal_op;
6311 2c0262af bellard
            ot = dflag ? OT_LONG : OT_WORD;
6312 2c0262af bellard
            offset = insn_get(s, ot);
6313 2c0262af bellard
            selector = insn_get(s, OT_WORD);
6314 3b46e624 ths
6315 2c0262af bellard
            gen_op_movl_T0_im(selector);
6316 14ce26e7 bellard
            gen_op_movl_T1_imu(offset);
6317 2c0262af bellard
        }
6318 2c0262af bellard
        goto do_ljmp;
6319 2c0262af bellard
    case 0xeb: /* jmp Jb */
6320 14ce26e7 bellard
        tval = (int8_t)insn_get(s, OT_BYTE);
6321 14ce26e7 bellard
        tval += s->pc - s->cs_base;
6322 2c0262af bellard
        if (s->dflag == 0)
6323 14ce26e7 bellard
            tval &= 0xffff;
6324 14ce26e7 bellard
        gen_jmp(s, tval);
6325 2c0262af bellard
        break;
6326 2c0262af bellard
    case 0x70 ... 0x7f: /* jcc Jb */
6327 14ce26e7 bellard
        tval = (int8_t)insn_get(s, OT_BYTE);
6328 2c0262af bellard
        goto do_jcc;
6329 2c0262af bellard
    case 0x180 ... 0x18f: /* jcc Jv */
6330 2c0262af bellard
        if (dflag) {
6331 14ce26e7 bellard
            tval = (int32_t)insn_get(s, OT_LONG);
6332 2c0262af bellard
        } else {
6333 5fafdf24 ths
            tval = (int16_t)insn_get(s, OT_WORD);
6334 2c0262af bellard
        }
6335 2c0262af bellard
    do_jcc:
6336 2c0262af bellard
        next_eip = s->pc - s->cs_base;
6337 14ce26e7 bellard
        tval += next_eip;
6338 2c0262af bellard
        if (s->dflag == 0)
6339 14ce26e7 bellard
            tval &= 0xffff;
6340 14ce26e7 bellard
        gen_jcc(s, b, tval, next_eip);
6341 2c0262af bellard
        break;
6342 2c0262af bellard
6343 2c0262af bellard
    case 0x190 ... 0x19f: /* setcc Gv */
6344 61382a50 bellard
        modrm = ldub_code(s->pc++);
6345 2c0262af bellard
        gen_setcc(s, b);
6346 2c0262af bellard
        gen_ldst_modrm(s, modrm, OT_BYTE, OR_TMP0, 1);
6347 2c0262af bellard
        break;
6348 2c0262af bellard
    case 0x140 ... 0x14f: /* cmov Gv, Ev */
6349 8e1c85e3 bellard
        {
6350 8e1c85e3 bellard
            int l1;
6351 1e4840bf bellard
            TCGv t0;
6352 1e4840bf bellard
6353 8e1c85e3 bellard
            ot = dflag + OT_WORD;
6354 8e1c85e3 bellard
            modrm = ldub_code(s->pc++);
6355 8e1c85e3 bellard
            reg = ((modrm >> 3) & 7) | rex_r;
6356 8e1c85e3 bellard
            mod = (modrm >> 6) & 3;
6357 a7812ae4 pbrook
            t0 = tcg_temp_local_new();
6358 8e1c85e3 bellard
            if (mod != 3) {
6359 8e1c85e3 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
6360 1e4840bf bellard
                gen_op_ld_v(ot + s->mem_index, t0, cpu_A0);
6361 8e1c85e3 bellard
            } else {
6362 8e1c85e3 bellard
                rm = (modrm & 7) | REX_B(s);
6363 1e4840bf bellard
                gen_op_mov_v_reg(ot, t0, rm);
6364 8e1c85e3 bellard
            }
6365 8e1c85e3 bellard
#ifdef TARGET_X86_64
6366 8e1c85e3 bellard
            if (ot == OT_LONG) {
6367 8e1c85e3 bellard
                /* XXX: specific Intel behaviour ? */
6368 8e1c85e3 bellard
                l1 = gen_new_label();
6369 8e1c85e3 bellard
                gen_jcc1(s, s->cc_op, b ^ 1, l1);
6370 cc739bb0 Laurent Desnogues
                tcg_gen_mov_tl(cpu_regs[reg], t0);
6371 8e1c85e3 bellard
                gen_set_label(l1);
6372 cc739bb0 Laurent Desnogues
                tcg_gen_ext32u_tl(cpu_regs[reg], cpu_regs[reg]);
6373 8e1c85e3 bellard
            } else
6374 8e1c85e3 bellard
#endif
6375 8e1c85e3 bellard
            {
6376 8e1c85e3 bellard
                l1 = gen_new_label();
6377 8e1c85e3 bellard
                gen_jcc1(s, s->cc_op, b ^ 1, l1);
6378 1e4840bf bellard
                gen_op_mov_reg_v(ot, reg, t0);
6379 8e1c85e3 bellard
                gen_set_label(l1);
6380 8e1c85e3 bellard
            }
6381 1e4840bf bellard
            tcg_temp_free(t0);
6382 2c0262af bellard
        }
6383 2c0262af bellard
        break;
6384 3b46e624 ths
6385 2c0262af bellard
        /************************/
6386 2c0262af bellard
        /* flags */
6387 2c0262af bellard
    case 0x9c: /* pushf */
6388 872929aa bellard
        gen_svm_check_intercept(s, pc_start, SVM_EXIT_PUSHF);
6389 2c0262af bellard
        if (s->vm86 && s->iopl != 3) {
6390 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6391 2c0262af bellard
        } else {
6392 2c0262af bellard
            if (s->cc_op != CC_OP_DYNAMIC)
6393 2c0262af bellard
                gen_op_set_cc_op(s->cc_op);
6394 a7812ae4 pbrook
            gen_helper_read_eflags(cpu_T[0]);
6395 2c0262af bellard
            gen_push_T0(s);
6396 2c0262af bellard
        }
6397 2c0262af bellard
        break;
6398 2c0262af bellard
    case 0x9d: /* popf */
6399 872929aa bellard
        gen_svm_check_intercept(s, pc_start, SVM_EXIT_POPF);
6400 2c0262af bellard
        if (s->vm86 && s->iopl != 3) {
6401 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6402 2c0262af bellard
        } else {
6403 2c0262af bellard
            gen_pop_T0(s);
6404 2c0262af bellard
            if (s->cpl == 0) {
6405 2c0262af bellard
                if (s->dflag) {
6406 a7812ae4 pbrook
                    gen_helper_write_eflags(cpu_T[0],
6407 bd7a7b33 bellard
                                       tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK | IF_MASK | IOPL_MASK)));
6408 2c0262af bellard
                } else {
6409 a7812ae4 pbrook
                    gen_helper_write_eflags(cpu_T[0],
6410 bd7a7b33 bellard
                                       tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK | IF_MASK | IOPL_MASK) & 0xffff));
6411 2c0262af bellard
                }
6412 2c0262af bellard
            } else {
6413 4136f33c bellard
                if (s->cpl <= s->iopl) {
6414 4136f33c bellard
                    if (s->dflag) {
6415 a7812ae4 pbrook
                        gen_helper_write_eflags(cpu_T[0],
6416 bd7a7b33 bellard
                                           tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK | IF_MASK)));
6417 4136f33c bellard
                    } else {
6418 a7812ae4 pbrook
                        gen_helper_write_eflags(cpu_T[0],
6419 bd7a7b33 bellard
                                           tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK | IF_MASK) & 0xffff));
6420 4136f33c bellard
                    }
6421 2c0262af bellard
                } else {
6422 4136f33c bellard
                    if (s->dflag) {
6423 a7812ae4 pbrook
                        gen_helper_write_eflags(cpu_T[0],
6424 bd7a7b33 bellard
                                           tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK)));
6425 4136f33c bellard
                    } else {
6426 a7812ae4 pbrook
                        gen_helper_write_eflags(cpu_T[0],
6427 bd7a7b33 bellard
                                           tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK) & 0xffff));
6428 4136f33c bellard
                    }
6429 2c0262af bellard
                }
6430 2c0262af bellard
            }
6431 2c0262af bellard
            gen_pop_update(s);
6432 2c0262af bellard
            s->cc_op = CC_OP_EFLAGS;
6433 2c0262af bellard
            /* abort translation because TF flag may change */
6434 14ce26e7 bellard
            gen_jmp_im(s->pc - s->cs_base);
6435 2c0262af bellard
            gen_eob(s);
6436 2c0262af bellard
        }
6437 2c0262af bellard
        break;
6438 2c0262af bellard
    case 0x9e: /* sahf */
6439 12e26b75 bellard
        if (CODE64(s) && !(s->cpuid_ext3_features & CPUID_EXT3_LAHF_LM))
6440 14ce26e7 bellard
            goto illegal_op;
6441 57fec1fe bellard
        gen_op_mov_TN_reg(OT_BYTE, 0, R_AH);
6442 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6443 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6444 bd7a7b33 bellard
        gen_compute_eflags(cpu_cc_src);
6445 bd7a7b33 bellard
        tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, CC_O);
6446 bd7a7b33 bellard
        tcg_gen_andi_tl(cpu_T[0], cpu_T[0], CC_S | CC_Z | CC_A | CC_P | CC_C);
6447 bd7a7b33 bellard
        tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, cpu_T[0]);
6448 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
6449 2c0262af bellard
        break;
6450 2c0262af bellard
    case 0x9f: /* lahf */
6451 12e26b75 bellard
        if (CODE64(s) && !(s->cpuid_ext3_features & CPUID_EXT3_LAHF_LM))
6452 14ce26e7 bellard
            goto illegal_op;
6453 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6454 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6455 bd7a7b33 bellard
        gen_compute_eflags(cpu_T[0]);
6456 bd7a7b33 bellard
        /* Note: gen_compute_eflags() only gives the condition codes */
6457 bd7a7b33 bellard
        tcg_gen_ori_tl(cpu_T[0], cpu_T[0], 0x02);
6458 57fec1fe bellard
        gen_op_mov_reg_T0(OT_BYTE, R_AH);
6459 2c0262af bellard
        break;
6460 2c0262af bellard
    case 0xf5: /* cmc */
6461 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6462 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6463 bd7a7b33 bellard
        gen_compute_eflags(cpu_cc_src);
6464 bd7a7b33 bellard
        tcg_gen_xori_tl(cpu_cc_src, cpu_cc_src, CC_C);
6465 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
6466 2c0262af bellard
        break;
6467 2c0262af bellard
    case 0xf8: /* clc */
6468 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6469 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6470 bd7a7b33 bellard
        gen_compute_eflags(cpu_cc_src);
6471 bd7a7b33 bellard
        tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, ~CC_C);
6472 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
6473 2c0262af bellard
        break;
6474 2c0262af bellard
    case 0xf9: /* stc */
6475 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6476 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6477 bd7a7b33 bellard
        gen_compute_eflags(cpu_cc_src);
6478 bd7a7b33 bellard
        tcg_gen_ori_tl(cpu_cc_src, cpu_cc_src, CC_C);
6479 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
6480 2c0262af bellard
        break;
6481 2c0262af bellard
    case 0xfc: /* cld */
6482 b6abf97d bellard
        tcg_gen_movi_i32(cpu_tmp2_i32, 1);
6483 b6abf97d bellard
        tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, offsetof(CPUState, df));
6484 2c0262af bellard
        break;
6485 2c0262af bellard
    case 0xfd: /* std */
6486 b6abf97d bellard
        tcg_gen_movi_i32(cpu_tmp2_i32, -1);
6487 b6abf97d bellard
        tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, offsetof(CPUState, df));
6488 2c0262af bellard
        break;
6489 2c0262af bellard
6490 2c0262af bellard
        /************************/
6491 2c0262af bellard
        /* bit operations */
6492 2c0262af bellard
    case 0x1ba: /* bt/bts/btr/btc Gv, im */
6493 14ce26e7 bellard
        ot = dflag + OT_WORD;
6494 61382a50 bellard
        modrm = ldub_code(s->pc++);
6495 33698e5f bellard
        op = (modrm >> 3) & 7;
6496 2c0262af bellard
        mod = (modrm >> 6) & 3;
6497 14ce26e7 bellard
        rm = (modrm & 7) | REX_B(s);
6498 2c0262af bellard
        if (mod != 3) {
6499 14ce26e7 bellard
            s->rip_offset = 1;
6500 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
6501 57fec1fe bellard
            gen_op_ld_T0_A0(ot + s->mem_index);
6502 2c0262af bellard
        } else {
6503 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, rm);
6504 2c0262af bellard
        }
6505 2c0262af bellard
        /* load shift */
6506 61382a50 bellard
        val = ldub_code(s->pc++);
6507 2c0262af bellard
        gen_op_movl_T1_im(val);
6508 2c0262af bellard
        if (op < 4)
6509 2c0262af bellard
            goto illegal_op;
6510 2c0262af bellard
        op -= 4;
6511 f484d386 bellard
        goto bt_op;
6512 2c0262af bellard
    case 0x1a3: /* bt Gv, Ev */
6513 2c0262af bellard
        op = 0;
6514 2c0262af bellard
        goto do_btx;
6515 2c0262af bellard
    case 0x1ab: /* bts */
6516 2c0262af bellard
        op = 1;
6517 2c0262af bellard
        goto do_btx;
6518 2c0262af bellard
    case 0x1b3: /* btr */
6519 2c0262af bellard
        op = 2;
6520 2c0262af bellard
        goto do_btx;
6521 2c0262af bellard
    case 0x1bb: /* btc */
6522 2c0262af bellard
        op = 3;
6523 2c0262af bellard
    do_btx:
6524 14ce26e7 bellard
        ot = dflag + OT_WORD;
6525 61382a50 bellard
        modrm = ldub_code(s->pc++);
6526 14ce26e7 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
6527 2c0262af bellard
        mod = (modrm >> 6) & 3;
6528 14ce26e7 bellard
        rm = (modrm & 7) | REX_B(s);
6529 57fec1fe bellard
        gen_op_mov_TN_reg(OT_LONG, 1, reg);
6530 2c0262af bellard
        if (mod != 3) {
6531 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
6532 2c0262af bellard
            /* specific case: we need to add a displacement */
6533 f484d386 bellard
            gen_exts(ot, cpu_T[1]);
6534 f484d386 bellard
            tcg_gen_sari_tl(cpu_tmp0, cpu_T[1], 3 + ot);
6535 f484d386 bellard
            tcg_gen_shli_tl(cpu_tmp0, cpu_tmp0, ot);
6536 f484d386 bellard
            tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0);
6537 57fec1fe bellard
            gen_op_ld_T0_A0(ot + s->mem_index);
6538 2c0262af bellard
        } else {
6539 57fec1fe bellard
            gen_op_mov_TN_reg(ot, 0, rm);
6540 2c0262af bellard
        }
6541 f484d386 bellard
    bt_op:
6542 f484d386 bellard
        tcg_gen_andi_tl(cpu_T[1], cpu_T[1], (1 << (3 + ot)) - 1);
6543 f484d386 bellard
        switch(op) {
6544 f484d386 bellard
        case 0:
6545 f484d386 bellard
            tcg_gen_shr_tl(cpu_cc_src, cpu_T[0], cpu_T[1]);
6546 f484d386 bellard
            tcg_gen_movi_tl(cpu_cc_dst, 0);
6547 f484d386 bellard
            break;
6548 f484d386 bellard
        case 1:
6549 f484d386 bellard
            tcg_gen_shr_tl(cpu_tmp4, cpu_T[0], cpu_T[1]);
6550 f484d386 bellard
            tcg_gen_movi_tl(cpu_tmp0, 1);
6551 f484d386 bellard
            tcg_gen_shl_tl(cpu_tmp0, cpu_tmp0, cpu_T[1]);
6552 f484d386 bellard
            tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
6553 f484d386 bellard
            break;
6554 f484d386 bellard
        case 2:
6555 f484d386 bellard
            tcg_gen_shr_tl(cpu_tmp4, cpu_T[0], cpu_T[1]);
6556 f484d386 bellard
            tcg_gen_movi_tl(cpu_tmp0, 1);
6557 f484d386 bellard
            tcg_gen_shl_tl(cpu_tmp0, cpu_tmp0, cpu_T[1]);
6558 f484d386 bellard
            tcg_gen_not_tl(cpu_tmp0, cpu_tmp0);
6559 f484d386 bellard
            tcg_gen_and_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
6560 f484d386 bellard
            break;
6561 f484d386 bellard
        default:
6562 f484d386 bellard
        case 3:
6563 f484d386 bellard
            tcg_gen_shr_tl(cpu_tmp4, cpu_T[0], cpu_T[1]);
6564 f484d386 bellard
            tcg_gen_movi_tl(cpu_tmp0, 1);
6565 f484d386 bellard
            tcg_gen_shl_tl(cpu_tmp0, cpu_tmp0, cpu_T[1]);
6566 f484d386 bellard
            tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_tmp0);
6567 f484d386 bellard
            break;
6568 f484d386 bellard
        }
6569 2c0262af bellard
        s->cc_op = CC_OP_SARB + ot;
6570 2c0262af bellard
        if (op != 0) {
6571 2c0262af bellard
            if (mod != 3)
6572 57fec1fe bellard
                gen_op_st_T0_A0(ot + s->mem_index);
6573 2c0262af bellard
            else
6574 57fec1fe bellard
                gen_op_mov_reg_T0(ot, rm);
6575 f484d386 bellard
            tcg_gen_mov_tl(cpu_cc_src, cpu_tmp4);
6576 f484d386 bellard
            tcg_gen_movi_tl(cpu_cc_dst, 0);
6577 2c0262af bellard
        }
6578 2c0262af bellard
        break;
6579 2c0262af bellard
    case 0x1bc: /* bsf */
6580 2c0262af bellard
    case 0x1bd: /* bsr */
6581 6191b059 bellard
        {
6582 6191b059 bellard
            int label1;
6583 1e4840bf bellard
            TCGv t0;
6584 1e4840bf bellard
6585 6191b059 bellard
            ot = dflag + OT_WORD;
6586 6191b059 bellard
            modrm = ldub_code(s->pc++);
6587 6191b059 bellard
            reg = ((modrm >> 3) & 7) | rex_r;
6588 31501a71 Andre Przywara
            gen_ldst_modrm(s,modrm, ot, OR_TMP0, 0);
6589 6191b059 bellard
            gen_extu(ot, cpu_T[0]);
6590 a7812ae4 pbrook
            t0 = tcg_temp_local_new();
6591 1e4840bf bellard
            tcg_gen_mov_tl(t0, cpu_T[0]);
6592 31501a71 Andre Przywara
            if ((b & 1) && (prefixes & PREFIX_REPZ) &&
6593 31501a71 Andre Przywara
                (s->cpuid_ext3_features & CPUID_EXT3_ABM)) {
6594 31501a71 Andre Przywara
                switch(ot) {
6595 31501a71 Andre Przywara
                case OT_WORD: gen_helper_lzcnt(cpu_T[0], t0,
6596 31501a71 Andre Przywara
                    tcg_const_i32(16)); break;
6597 31501a71 Andre Przywara
                case OT_LONG: gen_helper_lzcnt(cpu_T[0], t0,
6598 31501a71 Andre Przywara
                    tcg_const_i32(32)); break;
6599 31501a71 Andre Przywara
                case OT_QUAD: gen_helper_lzcnt(cpu_T[0], t0,
6600 31501a71 Andre Przywara
                    tcg_const_i32(64)); break;
6601 31501a71 Andre Przywara
                }
6602 31501a71 Andre Przywara
                gen_op_mov_reg_T0(ot, reg);
6603 6191b059 bellard
            } else {
6604 31501a71 Andre Przywara
                label1 = gen_new_label();
6605 31501a71 Andre Przywara
                tcg_gen_movi_tl(cpu_cc_dst, 0);
6606 31501a71 Andre Przywara
                tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, label1);
6607 31501a71 Andre Przywara
                if (b & 1) {
6608 31501a71 Andre Przywara
                    gen_helper_bsr(cpu_T[0], t0);
6609 31501a71 Andre Przywara
                } else {
6610 31501a71 Andre Przywara
                    gen_helper_bsf(cpu_T[0], t0);
6611 31501a71 Andre Przywara
                }
6612 31501a71 Andre Przywara
                gen_op_mov_reg_T0(ot, reg);
6613 31501a71 Andre Przywara
                tcg_gen_movi_tl(cpu_cc_dst, 1);
6614 31501a71 Andre Przywara
                gen_set_label(label1);
6615 31501a71 Andre Przywara
                tcg_gen_discard_tl(cpu_cc_src);
6616 31501a71 Andre Przywara
                s->cc_op = CC_OP_LOGICB + ot;
6617 6191b059 bellard
            }
6618 1e4840bf bellard
            tcg_temp_free(t0);
6619 6191b059 bellard
        }
6620 2c0262af bellard
        break;
6621 2c0262af bellard
        /************************/
6622 2c0262af bellard
        /* bcd */
6623 2c0262af bellard
    case 0x27: /* daa */
6624 14ce26e7 bellard
        if (CODE64(s))
6625 14ce26e7 bellard
            goto illegal_op;
6626 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6627 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6628 a7812ae4 pbrook
        gen_helper_daa();
6629 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
6630 2c0262af bellard
        break;
6631 2c0262af bellard
    case 0x2f: /* das */
6632 14ce26e7 bellard
        if (CODE64(s))
6633 14ce26e7 bellard
            goto illegal_op;
6634 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6635 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6636 a7812ae4 pbrook
        gen_helper_das();
6637 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
6638 2c0262af bellard
        break;
6639 2c0262af bellard
    case 0x37: /* aaa */
6640 14ce26e7 bellard
        if (CODE64(s))
6641 14ce26e7 bellard
            goto illegal_op;
6642 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6643 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6644 a7812ae4 pbrook
        gen_helper_aaa();
6645 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
6646 2c0262af bellard
        break;
6647 2c0262af bellard
    case 0x3f: /* aas */
6648 14ce26e7 bellard
        if (CODE64(s))
6649 14ce26e7 bellard
            goto illegal_op;
6650 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6651 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6652 a7812ae4 pbrook
        gen_helper_aas();
6653 2c0262af bellard
        s->cc_op = CC_OP_EFLAGS;
6654 2c0262af bellard
        break;
6655 2c0262af bellard
    case 0xd4: /* aam */
6656 14ce26e7 bellard
        if (CODE64(s))
6657 14ce26e7 bellard
            goto illegal_op;
6658 61382a50 bellard
        val = ldub_code(s->pc++);
6659 b6d7c3db ths
        if (val == 0) {
6660 b6d7c3db ths
            gen_exception(s, EXCP00_DIVZ, pc_start - s->cs_base);
6661 b6d7c3db ths
        } else {
6662 a7812ae4 pbrook
            gen_helper_aam(tcg_const_i32(val));
6663 b6d7c3db ths
            s->cc_op = CC_OP_LOGICB;
6664 b6d7c3db ths
        }
6665 2c0262af bellard
        break;
6666 2c0262af bellard
    case 0xd5: /* aad */
6667 14ce26e7 bellard
        if (CODE64(s))
6668 14ce26e7 bellard
            goto illegal_op;
6669 61382a50 bellard
        val = ldub_code(s->pc++);
6670 a7812ae4 pbrook
        gen_helper_aad(tcg_const_i32(val));
6671 2c0262af bellard
        s->cc_op = CC_OP_LOGICB;
6672 2c0262af bellard
        break;
6673 2c0262af bellard
        /************************/
6674 2c0262af bellard
        /* misc */
6675 2c0262af bellard
    case 0x90: /* nop */
6676 ab1f142b bellard
        /* XXX: correct lock test for all insn */
6677 7418027e Richard Henderson
        if (prefixes & PREFIX_LOCK) {
6678 ab1f142b bellard
            goto illegal_op;
6679 7418027e Richard Henderson
        }
6680 7418027e Richard Henderson
        /* If REX_B is set, then this is xchg eax, r8d, not a nop.  */
6681 7418027e Richard Henderson
        if (REX_B(s)) {
6682 7418027e Richard Henderson
            goto do_xchg_reg_eax;
6683 7418027e Richard Henderson
        }
6684 0573fbfc ths
        if (prefixes & PREFIX_REPZ) {
6685 0573fbfc ths
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_PAUSE);
6686 0573fbfc ths
        }
6687 2c0262af bellard
        break;
6688 2c0262af bellard
    case 0x9b: /* fwait */
6689 5fafdf24 ths
        if ((s->flags & (HF_MP_MASK | HF_TS_MASK)) ==
6690 7eee2a50 bellard
            (HF_MP_MASK | HF_TS_MASK)) {
6691 7eee2a50 bellard
            gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
6692 2ee73ac3 bellard
        } else {
6693 2ee73ac3 bellard
            if (s->cc_op != CC_OP_DYNAMIC)
6694 2ee73ac3 bellard
                gen_op_set_cc_op(s->cc_op);
6695 14ce26e7 bellard
            gen_jmp_im(pc_start - s->cs_base);
6696 a7812ae4 pbrook
            gen_helper_fwait();
6697 7eee2a50 bellard
        }
6698 2c0262af bellard
        break;
6699 2c0262af bellard
    case 0xcc: /* int3 */
6700 2c0262af bellard
        gen_interrupt(s, EXCP03_INT3, pc_start - s->cs_base, s->pc - s->cs_base);
6701 2c0262af bellard
        break;
6702 2c0262af bellard
    case 0xcd: /* int N */
6703 61382a50 bellard
        val = ldub_code(s->pc++);
6704 f115e911 bellard
        if (s->vm86 && s->iopl != 3) {
6705 5fafdf24 ths
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6706 f115e911 bellard
        } else {
6707 f115e911 bellard
            gen_interrupt(s, val, pc_start - s->cs_base, s->pc - s->cs_base);
6708 f115e911 bellard
        }
6709 2c0262af bellard
        break;
6710 2c0262af bellard
    case 0xce: /* into */
6711 14ce26e7 bellard
        if (CODE64(s))
6712 14ce26e7 bellard
            goto illegal_op;
6713 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6714 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6715 a8ede8ba bellard
        gen_jmp_im(pc_start - s->cs_base);
6716 a7812ae4 pbrook
        gen_helper_into(tcg_const_i32(s->pc - pc_start));
6717 2c0262af bellard
        break;
6718 0b97134b aurel32
#ifdef WANT_ICEBP
6719 2c0262af bellard
    case 0xf1: /* icebp (undocumented, exits to external debugger) */
6720 872929aa bellard
        gen_svm_check_intercept(s, pc_start, SVM_EXIT_ICEBP);
6721 aba9d61e bellard
#if 1
6722 2c0262af bellard
        gen_debug(s, pc_start - s->cs_base);
6723 aba9d61e bellard
#else
6724 aba9d61e bellard
        /* start debug */
6725 aba9d61e bellard
        tb_flush(cpu_single_env);
6726 aba9d61e bellard
        cpu_set_log(CPU_LOG_INT | CPU_LOG_TB_IN_ASM);
6727 aba9d61e bellard
#endif
6728 2c0262af bellard
        break;
6729 0b97134b aurel32
#endif
6730 2c0262af bellard
    case 0xfa: /* cli */
6731 2c0262af bellard
        if (!s->vm86) {
6732 2c0262af bellard
            if (s->cpl <= s->iopl) {
6733 a7812ae4 pbrook
                gen_helper_cli();
6734 2c0262af bellard
            } else {
6735 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6736 2c0262af bellard
            }
6737 2c0262af bellard
        } else {
6738 2c0262af bellard
            if (s->iopl == 3) {
6739 a7812ae4 pbrook
                gen_helper_cli();
6740 2c0262af bellard
            } else {
6741 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6742 2c0262af bellard
            }
6743 2c0262af bellard
        }
6744 2c0262af bellard
        break;
6745 2c0262af bellard
    case 0xfb: /* sti */
6746 2c0262af bellard
        if (!s->vm86) {
6747 2c0262af bellard
            if (s->cpl <= s->iopl) {
6748 2c0262af bellard
            gen_sti:
6749 a7812ae4 pbrook
                gen_helper_sti();
6750 2c0262af bellard
                /* interruptions are enabled only the first insn after sti */
6751 a2cc3b24 bellard
                /* If several instructions disable interrupts, only the
6752 a2cc3b24 bellard
                   _first_ does it */
6753 a2cc3b24 bellard
                if (!(s->tb->flags & HF_INHIBIT_IRQ_MASK))
6754 a7812ae4 pbrook
                    gen_helper_set_inhibit_irq();
6755 2c0262af bellard
                /* give a chance to handle pending irqs */
6756 14ce26e7 bellard
                gen_jmp_im(s->pc - s->cs_base);
6757 2c0262af bellard
                gen_eob(s);
6758 2c0262af bellard
            } else {
6759 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6760 2c0262af bellard
            }
6761 2c0262af bellard
        } else {
6762 2c0262af bellard
            if (s->iopl == 3) {
6763 2c0262af bellard
                goto gen_sti;
6764 2c0262af bellard
            } else {
6765 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6766 2c0262af bellard
            }
6767 2c0262af bellard
        }
6768 2c0262af bellard
        break;
6769 2c0262af bellard
    case 0x62: /* bound */
6770 14ce26e7 bellard
        if (CODE64(s))
6771 14ce26e7 bellard
            goto illegal_op;
6772 2c0262af bellard
        ot = dflag ? OT_LONG : OT_WORD;
6773 61382a50 bellard
        modrm = ldub_code(s->pc++);
6774 2c0262af bellard
        reg = (modrm >> 3) & 7;
6775 2c0262af bellard
        mod = (modrm >> 6) & 3;
6776 2c0262af bellard
        if (mod == 3)
6777 2c0262af bellard
            goto illegal_op;
6778 57fec1fe bellard
        gen_op_mov_TN_reg(ot, 0, reg);
6779 2c0262af bellard
        gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
6780 14ce26e7 bellard
        gen_jmp_im(pc_start - s->cs_base);
6781 b6abf97d bellard
        tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
6782 2c0262af bellard
        if (ot == OT_WORD)
6783 a7812ae4 pbrook
            gen_helper_boundw(cpu_A0, cpu_tmp2_i32);
6784 2c0262af bellard
        else
6785 a7812ae4 pbrook
            gen_helper_boundl(cpu_A0, cpu_tmp2_i32);
6786 2c0262af bellard
        break;
6787 2c0262af bellard
    case 0x1c8 ... 0x1cf: /* bswap reg */
6788 14ce26e7 bellard
        reg = (b & 7) | REX_B(s);
6789 14ce26e7 bellard
#ifdef TARGET_X86_64
6790 14ce26e7 bellard
        if (dflag == 2) {
6791 57fec1fe bellard
            gen_op_mov_TN_reg(OT_QUAD, 0, reg);
6792 66896cb8 aurel32
            tcg_gen_bswap64_i64(cpu_T[0], cpu_T[0]);
6793 57fec1fe bellard
            gen_op_mov_reg_T0(OT_QUAD, reg);
6794 5fafdf24 ths
        } else
6795 8777643e aurel32
#endif
6796 57fec1fe bellard
        {
6797 57fec1fe bellard
            gen_op_mov_TN_reg(OT_LONG, 0, reg);
6798 8777643e aurel32
            tcg_gen_ext32u_tl(cpu_T[0], cpu_T[0]);
6799 8777643e aurel32
            tcg_gen_bswap32_tl(cpu_T[0], cpu_T[0]);
6800 57fec1fe bellard
            gen_op_mov_reg_T0(OT_LONG, reg);
6801 14ce26e7 bellard
        }
6802 2c0262af bellard
        break;
6803 2c0262af bellard
    case 0xd6: /* salc */
6804 14ce26e7 bellard
        if (CODE64(s))
6805 14ce26e7 bellard
            goto illegal_op;
6806 2c0262af bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6807 2c0262af bellard
            gen_op_set_cc_op(s->cc_op);
6808 bd7a7b33 bellard
        gen_compute_eflags_c(cpu_T[0]);
6809 bd7a7b33 bellard
        tcg_gen_neg_tl(cpu_T[0], cpu_T[0]);
6810 bd7a7b33 bellard
        gen_op_mov_reg_T0(OT_BYTE, R_EAX);
6811 2c0262af bellard
        break;
6812 2c0262af bellard
    case 0xe0: /* loopnz */
6813 2c0262af bellard
    case 0xe1: /* loopz */
6814 2c0262af bellard
    case 0xe2: /* loop */
6815 2c0262af bellard
    case 0xe3: /* jecxz */
6816 14ce26e7 bellard
        {
6817 6e0d8677 bellard
            int l1, l2, l3;
6818 14ce26e7 bellard
6819 14ce26e7 bellard
            tval = (int8_t)insn_get(s, OT_BYTE);
6820 14ce26e7 bellard
            next_eip = s->pc - s->cs_base;
6821 14ce26e7 bellard
            tval += next_eip;
6822 14ce26e7 bellard
            if (s->dflag == 0)
6823 14ce26e7 bellard
                tval &= 0xffff;
6824 3b46e624 ths
6825 14ce26e7 bellard
            l1 = gen_new_label();
6826 14ce26e7 bellard
            l2 = gen_new_label();
6827 6e0d8677 bellard
            l3 = gen_new_label();
6828 14ce26e7 bellard
            b &= 3;
6829 6e0d8677 bellard
            switch(b) {
6830 6e0d8677 bellard
            case 0: /* loopnz */
6831 6e0d8677 bellard
            case 1: /* loopz */
6832 6e0d8677 bellard
                if (s->cc_op != CC_OP_DYNAMIC)
6833 6e0d8677 bellard
                    gen_op_set_cc_op(s->cc_op);
6834 6e0d8677 bellard
                gen_op_add_reg_im(s->aflag, R_ECX, -1);
6835 6e0d8677 bellard
                gen_op_jz_ecx(s->aflag, l3);
6836 6e0d8677 bellard
                gen_compute_eflags(cpu_tmp0);
6837 6e0d8677 bellard
                tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, CC_Z);
6838 6e0d8677 bellard
                if (b == 0) {
6839 cb63669a pbrook
                    tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_tmp0, 0, l1);
6840 6e0d8677 bellard
                } else {
6841 cb63669a pbrook
                    tcg_gen_brcondi_tl(TCG_COND_NE, cpu_tmp0, 0, l1);
6842 6e0d8677 bellard
                }
6843 6e0d8677 bellard
                break;
6844 6e0d8677 bellard
            case 2: /* loop */
6845 6e0d8677 bellard
                gen_op_add_reg_im(s->aflag, R_ECX, -1);
6846 6e0d8677 bellard
                gen_op_jnz_ecx(s->aflag, l1);
6847 6e0d8677 bellard
                break;
6848 6e0d8677 bellard
            default:
6849 6e0d8677 bellard
            case 3: /* jcxz */
6850 6e0d8677 bellard
                gen_op_jz_ecx(s->aflag, l1);
6851 6e0d8677 bellard
                break;
6852 14ce26e7 bellard
            }
6853 14ce26e7 bellard
6854 6e0d8677 bellard
            gen_set_label(l3);
6855 14ce26e7 bellard
            gen_jmp_im(next_eip);
6856 8e1c85e3 bellard
            tcg_gen_br(l2);
6857 6e0d8677 bellard
6858 14ce26e7 bellard
            gen_set_label(l1);
6859 14ce26e7 bellard
            gen_jmp_im(tval);
6860 14ce26e7 bellard
            gen_set_label(l2);
6861 14ce26e7 bellard
            gen_eob(s);
6862 14ce26e7 bellard
        }
6863 2c0262af bellard
        break;
6864 2c0262af bellard
    case 0x130: /* wrmsr */
6865 2c0262af bellard
    case 0x132: /* rdmsr */
6866 2c0262af bellard
        if (s->cpl != 0) {
6867 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6868 2c0262af bellard
        } else {
6869 872929aa bellard
            if (s->cc_op != CC_OP_DYNAMIC)
6870 872929aa bellard
                gen_op_set_cc_op(s->cc_op);
6871 872929aa bellard
            gen_jmp_im(pc_start - s->cs_base);
6872 0573fbfc ths
            if (b & 2) {
6873 a7812ae4 pbrook
                gen_helper_rdmsr();
6874 0573fbfc ths
            } else {
6875 a7812ae4 pbrook
                gen_helper_wrmsr();
6876 0573fbfc ths
            }
6877 2c0262af bellard
        }
6878 2c0262af bellard
        break;
6879 2c0262af bellard
    case 0x131: /* rdtsc */
6880 872929aa bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6881 872929aa bellard
            gen_op_set_cc_op(s->cc_op);
6882 ecada8a2 bellard
        gen_jmp_im(pc_start - s->cs_base);
6883 efade670 pbrook
        if (use_icount)
6884 efade670 pbrook
            gen_io_start();
6885 a7812ae4 pbrook
        gen_helper_rdtsc();
6886 efade670 pbrook
        if (use_icount) {
6887 efade670 pbrook
            gen_io_end();
6888 efade670 pbrook
            gen_jmp(s, s->pc - s->cs_base);
6889 efade670 pbrook
        }
6890 2c0262af bellard
        break;
6891 df01e0fc balrog
    case 0x133: /* rdpmc */
6892 872929aa bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6893 872929aa bellard
            gen_op_set_cc_op(s->cc_op);
6894 df01e0fc balrog
        gen_jmp_im(pc_start - s->cs_base);
6895 a7812ae4 pbrook
        gen_helper_rdpmc();
6896 df01e0fc balrog
        break;
6897 023fe10d bellard
    case 0x134: /* sysenter */
6898 2436b61a balrog
        /* For Intel SYSENTER is valid on 64-bit */
6899 2436b61a balrog
        if (CODE64(s) && cpu_single_env->cpuid_vendor1 != CPUID_VENDOR_INTEL_1)
6900 14ce26e7 bellard
            goto illegal_op;
6901 023fe10d bellard
        if (!s->pe) {
6902 023fe10d bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6903 023fe10d bellard
        } else {
6904 023fe10d bellard
            if (s->cc_op != CC_OP_DYNAMIC) {
6905 023fe10d bellard
                gen_op_set_cc_op(s->cc_op);
6906 023fe10d bellard
                s->cc_op = CC_OP_DYNAMIC;
6907 023fe10d bellard
            }
6908 14ce26e7 bellard
            gen_jmp_im(pc_start - s->cs_base);
6909 a7812ae4 pbrook
            gen_helper_sysenter();
6910 023fe10d bellard
            gen_eob(s);
6911 023fe10d bellard
        }
6912 023fe10d bellard
        break;
6913 023fe10d bellard
    case 0x135: /* sysexit */
6914 2436b61a balrog
        /* For Intel SYSEXIT is valid on 64-bit */
6915 2436b61a balrog
        if (CODE64(s) && cpu_single_env->cpuid_vendor1 != CPUID_VENDOR_INTEL_1)
6916 14ce26e7 bellard
            goto illegal_op;
6917 023fe10d bellard
        if (!s->pe) {
6918 023fe10d bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6919 023fe10d bellard
        } else {
6920 023fe10d bellard
            if (s->cc_op != CC_OP_DYNAMIC) {
6921 023fe10d bellard
                gen_op_set_cc_op(s->cc_op);
6922 023fe10d bellard
                s->cc_op = CC_OP_DYNAMIC;
6923 023fe10d bellard
            }
6924 14ce26e7 bellard
            gen_jmp_im(pc_start - s->cs_base);
6925 a7812ae4 pbrook
            gen_helper_sysexit(tcg_const_i32(dflag));
6926 023fe10d bellard
            gen_eob(s);
6927 023fe10d bellard
        }
6928 023fe10d bellard
        break;
6929 14ce26e7 bellard
#ifdef TARGET_X86_64
6930 14ce26e7 bellard
    case 0x105: /* syscall */
6931 14ce26e7 bellard
        /* XXX: is it usable in real mode ? */
6932 14ce26e7 bellard
        if (s->cc_op != CC_OP_DYNAMIC) {
6933 14ce26e7 bellard
            gen_op_set_cc_op(s->cc_op);
6934 14ce26e7 bellard
            s->cc_op = CC_OP_DYNAMIC;
6935 14ce26e7 bellard
        }
6936 14ce26e7 bellard
        gen_jmp_im(pc_start - s->cs_base);
6937 a7812ae4 pbrook
        gen_helper_syscall(tcg_const_i32(s->pc - pc_start));
6938 14ce26e7 bellard
        gen_eob(s);
6939 14ce26e7 bellard
        break;
6940 14ce26e7 bellard
    case 0x107: /* sysret */
6941 14ce26e7 bellard
        if (!s->pe) {
6942 14ce26e7 bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6943 14ce26e7 bellard
        } else {
6944 14ce26e7 bellard
            if (s->cc_op != CC_OP_DYNAMIC) {
6945 14ce26e7 bellard
                gen_op_set_cc_op(s->cc_op);
6946 14ce26e7 bellard
                s->cc_op = CC_OP_DYNAMIC;
6947 14ce26e7 bellard
            }
6948 14ce26e7 bellard
            gen_jmp_im(pc_start - s->cs_base);
6949 a7812ae4 pbrook
            gen_helper_sysret(tcg_const_i32(s->dflag));
6950 aba9d61e bellard
            /* condition codes are modified only in long mode */
6951 aba9d61e bellard
            if (s->lma)
6952 aba9d61e bellard
                s->cc_op = CC_OP_EFLAGS;
6953 14ce26e7 bellard
            gen_eob(s);
6954 14ce26e7 bellard
        }
6955 14ce26e7 bellard
        break;
6956 14ce26e7 bellard
#endif
6957 2c0262af bellard
    case 0x1a2: /* cpuid */
6958 9575cb94 bellard
        if (s->cc_op != CC_OP_DYNAMIC)
6959 9575cb94 bellard
            gen_op_set_cc_op(s->cc_op);
6960 9575cb94 bellard
        gen_jmp_im(pc_start - s->cs_base);
6961 a7812ae4 pbrook
        gen_helper_cpuid();
6962 2c0262af bellard
        break;
6963 2c0262af bellard
    case 0xf4: /* hlt */
6964 2c0262af bellard
        if (s->cpl != 0) {
6965 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6966 2c0262af bellard
        } else {
6967 2c0262af bellard
            if (s->cc_op != CC_OP_DYNAMIC)
6968 2c0262af bellard
                gen_op_set_cc_op(s->cc_op);
6969 94451178 bellard
            gen_jmp_im(pc_start - s->cs_base);
6970 a7812ae4 pbrook
            gen_helper_hlt(tcg_const_i32(s->pc - pc_start));
6971 2c0262af bellard
            s->is_jmp = 3;
6972 2c0262af bellard
        }
6973 2c0262af bellard
        break;
6974 2c0262af bellard
    case 0x100:
6975 61382a50 bellard
        modrm = ldub_code(s->pc++);
6976 2c0262af bellard
        mod = (modrm >> 6) & 3;
6977 2c0262af bellard
        op = (modrm >> 3) & 7;
6978 2c0262af bellard
        switch(op) {
6979 2c0262af bellard
        case 0: /* sldt */
6980 f115e911 bellard
            if (!s->pe || s->vm86)
6981 f115e911 bellard
                goto illegal_op;
6982 872929aa bellard
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_LDTR_READ);
6983 651ba608 bellard
            tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,ldt.selector));
6984 2c0262af bellard
            ot = OT_WORD;
6985 2c0262af bellard
            if (mod == 3)
6986 2c0262af bellard
                ot += s->dflag;
6987 2c0262af bellard
            gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1);
6988 2c0262af bellard
            break;
6989 2c0262af bellard
        case 2: /* lldt */
6990 f115e911 bellard
            if (!s->pe || s->vm86)
6991 f115e911 bellard
                goto illegal_op;
6992 2c0262af bellard
            if (s->cpl != 0) {
6993 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
6994 2c0262af bellard
            } else {
6995 872929aa bellard
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_LDTR_WRITE);
6996 2c0262af bellard
                gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
6997 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
6998 b6abf97d bellard
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
6999 a7812ae4 pbrook
                gen_helper_lldt(cpu_tmp2_i32);
7000 2c0262af bellard
            }
7001 2c0262af bellard
            break;
7002 2c0262af bellard
        case 1: /* str */
7003 f115e911 bellard
            if (!s->pe || s->vm86)
7004 f115e911 bellard
                goto illegal_op;
7005 872929aa bellard
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_TR_READ);
7006 651ba608 bellard
            tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,tr.selector));
7007 2c0262af bellard
            ot = OT_WORD;
7008 2c0262af bellard
            if (mod == 3)
7009 2c0262af bellard
                ot += s->dflag;
7010 2c0262af bellard
            gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1);
7011 2c0262af bellard
            break;
7012 2c0262af bellard
        case 3: /* ltr */
7013 f115e911 bellard
            if (!s->pe || s->vm86)
7014 f115e911 bellard
                goto illegal_op;
7015 2c0262af bellard
            if (s->cpl != 0) {
7016 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7017 2c0262af bellard
            } else {
7018 872929aa bellard
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_TR_WRITE);
7019 2c0262af bellard
                gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
7020 14ce26e7 bellard
                gen_jmp_im(pc_start - s->cs_base);
7021 b6abf97d bellard
                tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]);
7022 a7812ae4 pbrook
                gen_helper_ltr(cpu_tmp2_i32);
7023 2c0262af bellard
            }
7024 2c0262af bellard
            break;
7025 2c0262af bellard
        case 4: /* verr */
7026 2c0262af bellard
        case 5: /* verw */
7027 f115e911 bellard
            if (!s->pe || s->vm86)
7028 f115e911 bellard
                goto illegal_op;
7029 f115e911 bellard
            gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
7030 f115e911 bellard
            if (s->cc_op != CC_OP_DYNAMIC)
7031 f115e911 bellard
                gen_op_set_cc_op(s->cc_op);
7032 f115e911 bellard
            if (op == 4)
7033 a7812ae4 pbrook
                gen_helper_verr(cpu_T[0]);
7034 f115e911 bellard
            else
7035 a7812ae4 pbrook
                gen_helper_verw(cpu_T[0]);
7036 f115e911 bellard
            s->cc_op = CC_OP_EFLAGS;
7037 f115e911 bellard
            break;
7038 2c0262af bellard
        default:
7039 2c0262af bellard
            goto illegal_op;
7040 2c0262af bellard
        }
7041 2c0262af bellard
        break;
7042 2c0262af bellard
    case 0x101:
7043 61382a50 bellard
        modrm = ldub_code(s->pc++);
7044 2c0262af bellard
        mod = (modrm >> 6) & 3;
7045 2c0262af bellard
        op = (modrm >> 3) & 7;
7046 3d7374c5 bellard
        rm = modrm & 7;
7047 2c0262af bellard
        switch(op) {
7048 2c0262af bellard
        case 0: /* sgdt */
7049 2c0262af bellard
            if (mod == 3)
7050 2c0262af bellard
                goto illegal_op;
7051 872929aa bellard
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_GDTR_READ);
7052 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7053 651ba608 bellard
            tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, gdt.limit));
7054 57fec1fe bellard
            gen_op_st_T0_A0(OT_WORD + s->mem_index);
7055 aba9d61e bellard
            gen_add_A0_im(s, 2);
7056 651ba608 bellard
            tcg_gen_ld_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, gdt.base));
7057 2c0262af bellard
            if (!s->dflag)
7058 2c0262af bellard
                gen_op_andl_T0_im(0xffffff);
7059 57fec1fe bellard
            gen_op_st_T0_A0(CODE64(s) + OT_LONG + s->mem_index);
7060 2c0262af bellard
            break;
7061 3d7374c5 bellard
        case 1:
7062 3d7374c5 bellard
            if (mod == 3) {
7063 3d7374c5 bellard
                switch (rm) {
7064 3d7374c5 bellard
                case 0: /* monitor */
7065 3d7374c5 bellard
                    if (!(s->cpuid_ext_features & CPUID_EXT_MONITOR) ||
7066 3d7374c5 bellard
                        s->cpl != 0)
7067 3d7374c5 bellard
                        goto illegal_op;
7068 94451178 bellard
                    if (s->cc_op != CC_OP_DYNAMIC)
7069 94451178 bellard
                        gen_op_set_cc_op(s->cc_op);
7070 3d7374c5 bellard
                    gen_jmp_im(pc_start - s->cs_base);
7071 3d7374c5 bellard
#ifdef TARGET_X86_64
7072 3d7374c5 bellard
                    if (s->aflag == 2) {
7073 bbf662ee bellard
                        gen_op_movq_A0_reg(R_EAX);
7074 5fafdf24 ths
                    } else
7075 3d7374c5 bellard
#endif
7076 3d7374c5 bellard
                    {
7077 bbf662ee bellard
                        gen_op_movl_A0_reg(R_EAX);
7078 3d7374c5 bellard
                        if (s->aflag == 0)
7079 3d7374c5 bellard
                            gen_op_andl_A0_ffff();
7080 3d7374c5 bellard
                    }
7081 3d7374c5 bellard
                    gen_add_A0_ds_seg(s);
7082 a7812ae4 pbrook
                    gen_helper_monitor(cpu_A0);
7083 3d7374c5 bellard
                    break;
7084 3d7374c5 bellard
                case 1: /* mwait */
7085 3d7374c5 bellard
                    if (!(s->cpuid_ext_features & CPUID_EXT_MONITOR) ||
7086 3d7374c5 bellard
                        s->cpl != 0)
7087 3d7374c5 bellard
                        goto illegal_op;
7088 3d7374c5 bellard
                    if (s->cc_op != CC_OP_DYNAMIC) {
7089 3d7374c5 bellard
                        gen_op_set_cc_op(s->cc_op);
7090 3d7374c5 bellard
                        s->cc_op = CC_OP_DYNAMIC;
7091 3d7374c5 bellard
                    }
7092 94451178 bellard
                    gen_jmp_im(pc_start - s->cs_base);
7093 a7812ae4 pbrook
                    gen_helper_mwait(tcg_const_i32(s->pc - pc_start));
7094 3d7374c5 bellard
                    gen_eob(s);
7095 3d7374c5 bellard
                    break;
7096 3d7374c5 bellard
                default:
7097 3d7374c5 bellard
                    goto illegal_op;
7098 3d7374c5 bellard
                }
7099 3d7374c5 bellard
            } else { /* sidt */
7100 872929aa bellard
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_IDTR_READ);
7101 3d7374c5 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7102 651ba608 bellard
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, idt.limit));
7103 57fec1fe bellard
                gen_op_st_T0_A0(OT_WORD + s->mem_index);
7104 3d7374c5 bellard
                gen_add_A0_im(s, 2);
7105 651ba608 bellard
                tcg_gen_ld_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, idt.base));
7106 3d7374c5 bellard
                if (!s->dflag)
7107 3d7374c5 bellard
                    gen_op_andl_T0_im(0xffffff);
7108 57fec1fe bellard
                gen_op_st_T0_A0(CODE64(s) + OT_LONG + s->mem_index);
7109 3d7374c5 bellard
            }
7110 3d7374c5 bellard
            break;
7111 2c0262af bellard
        case 2: /* lgdt */
7112 2c0262af bellard
        case 3: /* lidt */
7113 0573fbfc ths
            if (mod == 3) {
7114 872929aa bellard
                if (s->cc_op != CC_OP_DYNAMIC)
7115 872929aa bellard
                    gen_op_set_cc_op(s->cc_op);
7116 872929aa bellard
                gen_jmp_im(pc_start - s->cs_base);
7117 0573fbfc ths
                switch(rm) {
7118 0573fbfc ths
                case 0: /* VMRUN */
7119 872929aa bellard
                    if (!(s->flags & HF_SVME_MASK) || !s->pe)
7120 872929aa bellard
                        goto illegal_op;
7121 872929aa bellard
                    if (s->cpl != 0) {
7122 872929aa bellard
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7123 0573fbfc ths
                        break;
7124 872929aa bellard
                    } else {
7125 a7812ae4 pbrook
                        gen_helper_vmrun(tcg_const_i32(s->aflag),
7126 a7812ae4 pbrook
                                         tcg_const_i32(s->pc - pc_start));
7127 db620f46 bellard
                        tcg_gen_exit_tb(0);
7128 db620f46 bellard
                        s->is_jmp = 3;
7129 872929aa bellard
                    }
7130 0573fbfc ths
                    break;
7131 0573fbfc ths
                case 1: /* VMMCALL */
7132 872929aa bellard
                    if (!(s->flags & HF_SVME_MASK))
7133 872929aa bellard
                        goto illegal_op;
7134 a7812ae4 pbrook
                    gen_helper_vmmcall();
7135 0573fbfc ths
                    break;
7136 0573fbfc ths
                case 2: /* VMLOAD */
7137 872929aa bellard
                    if (!(s->flags & HF_SVME_MASK) || !s->pe)
7138 872929aa bellard
                        goto illegal_op;
7139 872929aa bellard
                    if (s->cpl != 0) {
7140 872929aa bellard
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7141 872929aa bellard
                        break;
7142 872929aa bellard
                    } else {
7143 a7812ae4 pbrook
                        gen_helper_vmload(tcg_const_i32(s->aflag));
7144 872929aa bellard
                    }
7145 0573fbfc ths
                    break;
7146 0573fbfc ths
                case 3: /* VMSAVE */
7147 872929aa bellard
                    if (!(s->flags & HF_SVME_MASK) || !s->pe)
7148 872929aa bellard
                        goto illegal_op;
7149 872929aa bellard
                    if (s->cpl != 0) {
7150 872929aa bellard
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7151 872929aa bellard
                        break;
7152 872929aa bellard
                    } else {
7153 a7812ae4 pbrook
                        gen_helper_vmsave(tcg_const_i32(s->aflag));
7154 872929aa bellard
                    }
7155 0573fbfc ths
                    break;
7156 0573fbfc ths
                case 4: /* STGI */
7157 872929aa bellard
                    if ((!(s->flags & HF_SVME_MASK) &&
7158 872929aa bellard
                         !(s->cpuid_ext3_features & CPUID_EXT3_SKINIT)) || 
7159 872929aa bellard
                        !s->pe)
7160 872929aa bellard
                        goto illegal_op;
7161 872929aa bellard
                    if (s->cpl != 0) {
7162 872929aa bellard
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7163 872929aa bellard
                        break;
7164 872929aa bellard
                    } else {
7165 a7812ae4 pbrook
                        gen_helper_stgi();
7166 872929aa bellard
                    }
7167 0573fbfc ths
                    break;
7168 0573fbfc ths
                case 5: /* CLGI */
7169 872929aa bellard
                    if (!(s->flags & HF_SVME_MASK) || !s->pe)
7170 872929aa bellard
                        goto illegal_op;
7171 872929aa bellard
                    if (s->cpl != 0) {
7172 872929aa bellard
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7173 872929aa bellard
                        break;
7174 872929aa bellard
                    } else {
7175 a7812ae4 pbrook
                        gen_helper_clgi();
7176 872929aa bellard
                    }
7177 0573fbfc ths
                    break;
7178 0573fbfc ths
                case 6: /* SKINIT */
7179 872929aa bellard
                    if ((!(s->flags & HF_SVME_MASK) && 
7180 872929aa bellard
                         !(s->cpuid_ext3_features & CPUID_EXT3_SKINIT)) || 
7181 872929aa bellard
                        !s->pe)
7182 872929aa bellard
                        goto illegal_op;
7183 a7812ae4 pbrook
                    gen_helper_skinit();
7184 0573fbfc ths
                    break;
7185 0573fbfc ths
                case 7: /* INVLPGA */
7186 872929aa bellard
                    if (!(s->flags & HF_SVME_MASK) || !s->pe)
7187 872929aa bellard
                        goto illegal_op;
7188 872929aa bellard
                    if (s->cpl != 0) {
7189 872929aa bellard
                        gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7190 872929aa bellard
                        break;
7191 872929aa bellard
                    } else {
7192 a7812ae4 pbrook
                        gen_helper_invlpga(tcg_const_i32(s->aflag));
7193 872929aa bellard
                    }
7194 0573fbfc ths
                    break;
7195 0573fbfc ths
                default:
7196 0573fbfc ths
                    goto illegal_op;
7197 0573fbfc ths
                }
7198 0573fbfc ths
            } else if (s->cpl != 0) {
7199 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7200 2c0262af bellard
            } else {
7201 872929aa bellard
                gen_svm_check_intercept(s, pc_start,
7202 872929aa bellard
                                        op==2 ? SVM_EXIT_GDTR_WRITE : SVM_EXIT_IDTR_WRITE);
7203 2c0262af bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7204 57fec1fe bellard
                gen_op_ld_T1_A0(OT_WORD + s->mem_index);
7205 aba9d61e bellard
                gen_add_A0_im(s, 2);
7206 57fec1fe bellard
                gen_op_ld_T0_A0(CODE64(s) + OT_LONG + s->mem_index);
7207 2c0262af bellard
                if (!s->dflag)
7208 2c0262af bellard
                    gen_op_andl_T0_im(0xffffff);
7209 2c0262af bellard
                if (op == 2) {
7210 651ba608 bellard
                    tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,gdt.base));
7211 651ba608 bellard
                    tcg_gen_st32_tl(cpu_T[1], cpu_env, offsetof(CPUX86State,gdt.limit));
7212 2c0262af bellard
                } else {
7213 651ba608 bellard
                    tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,idt.base));
7214 651ba608 bellard
                    tcg_gen_st32_tl(cpu_T[1], cpu_env, offsetof(CPUX86State,idt.limit));
7215 2c0262af bellard
                }
7216 2c0262af bellard
            }
7217 2c0262af bellard
            break;
7218 2c0262af bellard
        case 4: /* smsw */
7219 872929aa bellard
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_READ_CR0);
7220 e2542fe2 Juan Quintela
#if defined TARGET_X86_64 && defined HOST_WORDS_BIGENDIAN
7221 f60d2728 malc
            tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,cr[0]) + 4);
7222 f60d2728 malc
#else
7223 651ba608 bellard
            tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,cr[0]));
7224 f60d2728 malc
#endif
7225 2c0262af bellard
            gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 1);
7226 2c0262af bellard
            break;
7227 2c0262af bellard
        case 6: /* lmsw */
7228 2c0262af bellard
            if (s->cpl != 0) {
7229 2c0262af bellard
                gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7230 2c0262af bellard
            } else {
7231 872929aa bellard
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_WRITE_CR0);
7232 2c0262af bellard
                gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
7233 a7812ae4 pbrook
                gen_helper_lmsw(cpu_T[0]);
7234 14ce26e7 bellard
                gen_jmp_im(s->pc - s->cs_base);
7235 d71b9a8b bellard
                gen_eob(s);
7236 2c0262af bellard
            }
7237 2c0262af bellard
            break;
7238 1b050077 Andre Przywara
        case 7:
7239 1b050077 Andre Przywara
            if (mod != 3) { /* invlpg */
7240 1b050077 Andre Przywara
                if (s->cpl != 0) {
7241 1b050077 Andre Przywara
                    gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7242 1b050077 Andre Przywara
                } else {
7243 1b050077 Andre Przywara
                    if (s->cc_op != CC_OP_DYNAMIC)
7244 1b050077 Andre Przywara
                        gen_op_set_cc_op(s->cc_op);
7245 1b050077 Andre Przywara
                    gen_jmp_im(pc_start - s->cs_base);
7246 1b050077 Andre Przywara
                    gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7247 1b050077 Andre Przywara
                    gen_helper_invlpg(cpu_A0);
7248 1b050077 Andre Przywara
                    gen_jmp_im(s->pc - s->cs_base);
7249 1b050077 Andre Przywara
                    gen_eob(s);
7250 1b050077 Andre Przywara
                }
7251 2c0262af bellard
            } else {
7252 1b050077 Andre Przywara
                switch (rm) {
7253 1b050077 Andre Przywara
                case 0: /* swapgs */
7254 14ce26e7 bellard
#ifdef TARGET_X86_64
7255 1b050077 Andre Przywara
                    if (CODE64(s)) {
7256 1b050077 Andre Przywara
                        if (s->cpl != 0) {
7257 1b050077 Andre Przywara
                            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7258 1b050077 Andre Przywara
                        } else {
7259 1b050077 Andre Przywara
                            tcg_gen_ld_tl(cpu_T[0], cpu_env,
7260 1b050077 Andre Przywara
                                offsetof(CPUX86State,segs[R_GS].base));
7261 1b050077 Andre Przywara
                            tcg_gen_ld_tl(cpu_T[1], cpu_env,
7262 1b050077 Andre Przywara
                                offsetof(CPUX86State,kernelgsbase));
7263 1b050077 Andre Przywara
                            tcg_gen_st_tl(cpu_T[1], cpu_env,
7264 1b050077 Andre Przywara
                                offsetof(CPUX86State,segs[R_GS].base));
7265 1b050077 Andre Przywara
                            tcg_gen_st_tl(cpu_T[0], cpu_env,
7266 1b050077 Andre Przywara
                                offsetof(CPUX86State,kernelgsbase));
7267 1b050077 Andre Przywara
                        }
7268 5fafdf24 ths
                    } else
7269 14ce26e7 bellard
#endif
7270 14ce26e7 bellard
                    {
7271 14ce26e7 bellard
                        goto illegal_op;
7272 14ce26e7 bellard
                    }
7273 1b050077 Andre Przywara
                    break;
7274 1b050077 Andre Przywara
                case 1: /* rdtscp */
7275 1b050077 Andre Przywara
                    if (!(s->cpuid_ext2_features & CPUID_EXT2_RDTSCP))
7276 1b050077 Andre Przywara
                        goto illegal_op;
7277 9575cb94 bellard
                    if (s->cc_op != CC_OP_DYNAMIC)
7278 9575cb94 bellard
                        gen_op_set_cc_op(s->cc_op);
7279 9575cb94 bellard
                    gen_jmp_im(pc_start - s->cs_base);
7280 1b050077 Andre Przywara
                    if (use_icount)
7281 1b050077 Andre Przywara
                        gen_io_start();
7282 1b050077 Andre Przywara
                    gen_helper_rdtscp();
7283 1b050077 Andre Przywara
                    if (use_icount) {
7284 1b050077 Andre Przywara
                        gen_io_end();
7285 1b050077 Andre Przywara
                        gen_jmp(s, s->pc - s->cs_base);
7286 1b050077 Andre Przywara
                    }
7287 1b050077 Andre Przywara
                    break;
7288 1b050077 Andre Przywara
                default:
7289 1b050077 Andre Przywara
                    goto illegal_op;
7290 14ce26e7 bellard
                }
7291 2c0262af bellard
            }
7292 2c0262af bellard
            break;
7293 2c0262af bellard
        default:
7294 2c0262af bellard
            goto illegal_op;
7295 2c0262af bellard
        }
7296 2c0262af bellard
        break;
7297 3415a4dd bellard
    case 0x108: /* invd */
7298 3415a4dd bellard
    case 0x109: /* wbinvd */
7299 3415a4dd bellard
        if (s->cpl != 0) {
7300 3415a4dd bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7301 3415a4dd bellard
        } else {
7302 872929aa bellard
            gen_svm_check_intercept(s, pc_start, (b & 2) ? SVM_EXIT_INVD : SVM_EXIT_WBINVD);
7303 3415a4dd bellard
            /* nothing to do */
7304 3415a4dd bellard
        }
7305 3415a4dd bellard
        break;
7306 14ce26e7 bellard
    case 0x63: /* arpl or movslS (x86_64) */
7307 14ce26e7 bellard
#ifdef TARGET_X86_64
7308 14ce26e7 bellard
        if (CODE64(s)) {
7309 14ce26e7 bellard
            int d_ot;
7310 14ce26e7 bellard
            /* d_ot is the size of destination */
7311 14ce26e7 bellard
            d_ot = dflag + OT_WORD;
7312 14ce26e7 bellard
7313 14ce26e7 bellard
            modrm = ldub_code(s->pc++);
7314 14ce26e7 bellard
            reg = ((modrm >> 3) & 7) | rex_r;
7315 14ce26e7 bellard
            mod = (modrm >> 6) & 3;
7316 14ce26e7 bellard
            rm = (modrm & 7) | REX_B(s);
7317 3b46e624 ths
7318 14ce26e7 bellard
            if (mod == 3) {
7319 57fec1fe bellard
                gen_op_mov_TN_reg(OT_LONG, 0, rm);
7320 14ce26e7 bellard
                /* sign extend */
7321 14ce26e7 bellard
                if (d_ot == OT_QUAD)
7322 e108dd01 bellard
                    tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]);
7323 57fec1fe bellard
                gen_op_mov_reg_T0(d_ot, reg);
7324 14ce26e7 bellard
            } else {
7325 14ce26e7 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7326 14ce26e7 bellard
                if (d_ot == OT_QUAD) {
7327 57fec1fe bellard
                    gen_op_lds_T0_A0(OT_LONG + s->mem_index);
7328 14ce26e7 bellard
                } else {
7329 57fec1fe bellard
                    gen_op_ld_T0_A0(OT_LONG + s->mem_index);
7330 14ce26e7 bellard
                }
7331 57fec1fe bellard
                gen_op_mov_reg_T0(d_ot, reg);
7332 14ce26e7 bellard
            }
7333 5fafdf24 ths
        } else
7334 14ce26e7 bellard
#endif
7335 14ce26e7 bellard
        {
7336 3bd7da9e bellard
            int label1;
7337 49d9fdcc Laurent Desnogues
            TCGv t0, t1, t2, a0;
7338 1e4840bf bellard
7339 14ce26e7 bellard
            if (!s->pe || s->vm86)
7340 14ce26e7 bellard
                goto illegal_op;
7341 a7812ae4 pbrook
            t0 = tcg_temp_local_new();
7342 a7812ae4 pbrook
            t1 = tcg_temp_local_new();
7343 a7812ae4 pbrook
            t2 = tcg_temp_local_new();
7344 3bd7da9e bellard
            ot = OT_WORD;
7345 14ce26e7 bellard
            modrm = ldub_code(s->pc++);
7346 14ce26e7 bellard
            reg = (modrm >> 3) & 7;
7347 14ce26e7 bellard
            mod = (modrm >> 6) & 3;
7348 14ce26e7 bellard
            rm = modrm & 7;
7349 14ce26e7 bellard
            if (mod != 3) {
7350 14ce26e7 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7351 1e4840bf bellard
                gen_op_ld_v(ot + s->mem_index, t0, cpu_A0);
7352 49d9fdcc Laurent Desnogues
                a0 = tcg_temp_local_new();
7353 49d9fdcc Laurent Desnogues
                tcg_gen_mov_tl(a0, cpu_A0);
7354 14ce26e7 bellard
            } else {
7355 1e4840bf bellard
                gen_op_mov_v_reg(ot, t0, rm);
7356 49d9fdcc Laurent Desnogues
                TCGV_UNUSED(a0);
7357 14ce26e7 bellard
            }
7358 1e4840bf bellard
            gen_op_mov_v_reg(ot, t1, reg);
7359 1e4840bf bellard
            tcg_gen_andi_tl(cpu_tmp0, t0, 3);
7360 1e4840bf bellard
            tcg_gen_andi_tl(t1, t1, 3);
7361 1e4840bf bellard
            tcg_gen_movi_tl(t2, 0);
7362 3bd7da9e bellard
            label1 = gen_new_label();
7363 1e4840bf bellard
            tcg_gen_brcond_tl(TCG_COND_GE, cpu_tmp0, t1, label1);
7364 1e4840bf bellard
            tcg_gen_andi_tl(t0, t0, ~3);
7365 1e4840bf bellard
            tcg_gen_or_tl(t0, t0, t1);
7366 1e4840bf bellard
            tcg_gen_movi_tl(t2, CC_Z);
7367 3bd7da9e bellard
            gen_set_label(label1);
7368 14ce26e7 bellard
            if (mod != 3) {
7369 49d9fdcc Laurent Desnogues
                gen_op_st_v(ot + s->mem_index, t0, a0);
7370 49d9fdcc Laurent Desnogues
                tcg_temp_free(a0);
7371 49d9fdcc Laurent Desnogues
           } else {
7372 1e4840bf bellard
                gen_op_mov_reg_v(ot, rm, t0);
7373 14ce26e7 bellard
            }
7374 3bd7da9e bellard
            if (s->cc_op != CC_OP_DYNAMIC)
7375 3bd7da9e bellard
                gen_op_set_cc_op(s->cc_op);
7376 3bd7da9e bellard
            gen_compute_eflags(cpu_cc_src);
7377 3bd7da9e bellard
            tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, ~CC_Z);
7378 1e4840bf bellard
            tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t2);
7379 3bd7da9e bellard
            s->cc_op = CC_OP_EFLAGS;
7380 1e4840bf bellard
            tcg_temp_free(t0);
7381 1e4840bf bellard
            tcg_temp_free(t1);
7382 1e4840bf bellard
            tcg_temp_free(t2);
7383 f115e911 bellard
        }
7384 f115e911 bellard
        break;
7385 2c0262af bellard
    case 0x102: /* lar */
7386 2c0262af bellard
    case 0x103: /* lsl */
7387 cec6843e bellard
        {
7388 cec6843e bellard
            int label1;
7389 1e4840bf bellard
            TCGv t0;
7390 cec6843e bellard
            if (!s->pe || s->vm86)
7391 cec6843e bellard
                goto illegal_op;
7392 cec6843e bellard
            ot = dflag ? OT_LONG : OT_WORD;
7393 cec6843e bellard
            modrm = ldub_code(s->pc++);
7394 cec6843e bellard
            reg = ((modrm >> 3) & 7) | rex_r;
7395 cec6843e bellard
            gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0);
7396 a7812ae4 pbrook
            t0 = tcg_temp_local_new();
7397 cec6843e bellard
            if (s->cc_op != CC_OP_DYNAMIC)
7398 cec6843e bellard
                gen_op_set_cc_op(s->cc_op);
7399 cec6843e bellard
            if (b == 0x102)
7400 a7812ae4 pbrook
                gen_helper_lar(t0, cpu_T[0]);
7401 cec6843e bellard
            else
7402 a7812ae4 pbrook
                gen_helper_lsl(t0, cpu_T[0]);
7403 cec6843e bellard
            tcg_gen_andi_tl(cpu_tmp0, cpu_cc_src, CC_Z);
7404 cec6843e bellard
            label1 = gen_new_label();
7405 cb63669a pbrook
            tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_tmp0, 0, label1);
7406 1e4840bf bellard
            gen_op_mov_reg_v(ot, reg, t0);
7407 cec6843e bellard
            gen_set_label(label1);
7408 cec6843e bellard
            s->cc_op = CC_OP_EFLAGS;
7409 1e4840bf bellard
            tcg_temp_free(t0);
7410 cec6843e bellard
        }
7411 2c0262af bellard
        break;
7412 2c0262af bellard
    case 0x118:
7413 61382a50 bellard
        modrm = ldub_code(s->pc++);
7414 2c0262af bellard
        mod = (modrm >> 6) & 3;
7415 2c0262af bellard
        op = (modrm >> 3) & 7;
7416 2c0262af bellard
        switch(op) {
7417 2c0262af bellard
        case 0: /* prefetchnta */
7418 2c0262af bellard
        case 1: /* prefetchnt0 */
7419 2c0262af bellard
        case 2: /* prefetchnt0 */
7420 2c0262af bellard
        case 3: /* prefetchnt0 */
7421 2c0262af bellard
            if (mod == 3)
7422 2c0262af bellard
                goto illegal_op;
7423 2c0262af bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7424 2c0262af bellard
            /* nothing more to do */
7425 2c0262af bellard
            break;
7426 e17a36ce bellard
        default: /* nop (multi byte) */
7427 e17a36ce bellard
            gen_nop_modrm(s, modrm);
7428 e17a36ce bellard
            break;
7429 2c0262af bellard
        }
7430 2c0262af bellard
        break;
7431 e17a36ce bellard
    case 0x119 ... 0x11f: /* nop (multi byte) */
7432 e17a36ce bellard
        modrm = ldub_code(s->pc++);
7433 e17a36ce bellard
        gen_nop_modrm(s, modrm);
7434 e17a36ce bellard
        break;
7435 2c0262af bellard
    case 0x120: /* mov reg, crN */
7436 2c0262af bellard
    case 0x122: /* mov crN, reg */
7437 2c0262af bellard
        if (s->cpl != 0) {
7438 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7439 2c0262af bellard
        } else {
7440 61382a50 bellard
            modrm = ldub_code(s->pc++);
7441 2c0262af bellard
            if ((modrm & 0xc0) != 0xc0)
7442 2c0262af bellard
                goto illegal_op;
7443 14ce26e7 bellard
            rm = (modrm & 7) | REX_B(s);
7444 14ce26e7 bellard
            reg = ((modrm >> 3) & 7) | rex_r;
7445 14ce26e7 bellard
            if (CODE64(s))
7446 14ce26e7 bellard
                ot = OT_QUAD;
7447 14ce26e7 bellard
            else
7448 14ce26e7 bellard
                ot = OT_LONG;
7449 ccd59d09 Andre Przywara
            if ((prefixes & PREFIX_LOCK) && (reg == 0) &&
7450 ccd59d09 Andre Przywara
                (s->cpuid_ext3_features & CPUID_EXT3_CR8LEG)) {
7451 ccd59d09 Andre Przywara
                reg = 8;
7452 ccd59d09 Andre Przywara
            }
7453 2c0262af bellard
            switch(reg) {
7454 2c0262af bellard
            case 0:
7455 2c0262af bellard
            case 2:
7456 2c0262af bellard
            case 3:
7457 2c0262af bellard
            case 4:
7458 9230e66e bellard
            case 8:
7459 872929aa bellard
                if (s->cc_op != CC_OP_DYNAMIC)
7460 872929aa bellard
                    gen_op_set_cc_op(s->cc_op);
7461 872929aa bellard
                gen_jmp_im(pc_start - s->cs_base);
7462 2c0262af bellard
                if (b & 2) {
7463 57fec1fe bellard
                    gen_op_mov_TN_reg(ot, 0, rm);
7464 a7812ae4 pbrook
                    gen_helper_write_crN(tcg_const_i32(reg), cpu_T[0]);
7465 14ce26e7 bellard
                    gen_jmp_im(s->pc - s->cs_base);
7466 2c0262af bellard
                    gen_eob(s);
7467 2c0262af bellard
                } else {
7468 a7812ae4 pbrook
                    gen_helper_read_crN(cpu_T[0], tcg_const_i32(reg));
7469 57fec1fe bellard
                    gen_op_mov_reg_T0(ot, rm);
7470 2c0262af bellard
                }
7471 2c0262af bellard
                break;
7472 2c0262af bellard
            default:
7473 2c0262af bellard
                goto illegal_op;
7474 2c0262af bellard
            }
7475 2c0262af bellard
        }
7476 2c0262af bellard
        break;
7477 2c0262af bellard
    case 0x121: /* mov reg, drN */
7478 2c0262af bellard
    case 0x123: /* mov drN, reg */
7479 2c0262af bellard
        if (s->cpl != 0) {
7480 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7481 2c0262af bellard
        } else {
7482 61382a50 bellard
            modrm = ldub_code(s->pc++);
7483 2c0262af bellard
            if ((modrm & 0xc0) != 0xc0)
7484 2c0262af bellard
                goto illegal_op;
7485 14ce26e7 bellard
            rm = (modrm & 7) | REX_B(s);
7486 14ce26e7 bellard
            reg = ((modrm >> 3) & 7) | rex_r;
7487 14ce26e7 bellard
            if (CODE64(s))
7488 14ce26e7 bellard
                ot = OT_QUAD;
7489 14ce26e7 bellard
            else
7490 14ce26e7 bellard
                ot = OT_LONG;
7491 2c0262af bellard
            /* XXX: do it dynamically with CR4.DE bit */
7492 14ce26e7 bellard
            if (reg == 4 || reg == 5 || reg >= 8)
7493 2c0262af bellard
                goto illegal_op;
7494 2c0262af bellard
            if (b & 2) {
7495 0573fbfc ths
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_WRITE_DR0 + reg);
7496 57fec1fe bellard
                gen_op_mov_TN_reg(ot, 0, rm);
7497 a7812ae4 pbrook
                gen_helper_movl_drN_T0(tcg_const_i32(reg), cpu_T[0]);
7498 14ce26e7 bellard
                gen_jmp_im(s->pc - s->cs_base);
7499 2c0262af bellard
                gen_eob(s);
7500 2c0262af bellard
            } else {
7501 0573fbfc ths
                gen_svm_check_intercept(s, pc_start, SVM_EXIT_READ_DR0 + reg);
7502 651ba608 bellard
                tcg_gen_ld_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,dr[reg]));
7503 57fec1fe bellard
                gen_op_mov_reg_T0(ot, rm);
7504 2c0262af bellard
            }
7505 2c0262af bellard
        }
7506 2c0262af bellard
        break;
7507 2c0262af bellard
    case 0x106: /* clts */
7508 2c0262af bellard
        if (s->cpl != 0) {
7509 2c0262af bellard
            gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base);
7510 2c0262af bellard
        } else {
7511 0573fbfc ths
            gen_svm_check_intercept(s, pc_start, SVM_EXIT_WRITE_CR0);
7512 a7812ae4 pbrook
            gen_helper_clts();
7513 7eee2a50 bellard
            /* abort block because static cpu state changed */
7514 14ce26e7 bellard
            gen_jmp_im(s->pc - s->cs_base);
7515 7eee2a50 bellard
            gen_eob(s);
7516 2c0262af bellard
        }
7517 2c0262af bellard
        break;
7518 222a3336 balrog
    /* MMX/3DNow!/SSE/SSE2/SSE3/SSSE3/SSE4 support */
7519 664e0f19 bellard
    case 0x1c3: /* MOVNTI reg, mem */
7520 664e0f19 bellard
        if (!(s->cpuid_features & CPUID_SSE2))
7521 14ce26e7 bellard
            goto illegal_op;
7522 664e0f19 bellard
        ot = s->dflag == 2 ? OT_QUAD : OT_LONG;
7523 664e0f19 bellard
        modrm = ldub_code(s->pc++);
7524 664e0f19 bellard
        mod = (modrm >> 6) & 3;
7525 664e0f19 bellard
        if (mod == 3)
7526 664e0f19 bellard
            goto illegal_op;
7527 664e0f19 bellard
        reg = ((modrm >> 3) & 7) | rex_r;
7528 664e0f19 bellard
        /* generate a generic store */
7529 664e0f19 bellard
        gen_ldst_modrm(s, modrm, ot, reg, 1);
7530 14ce26e7 bellard
        break;
7531 664e0f19 bellard
    case 0x1ae:
7532 664e0f19 bellard
        modrm = ldub_code(s->pc++);
7533 664e0f19 bellard
        mod = (modrm >> 6) & 3;
7534 664e0f19 bellard
        op = (modrm >> 3) & 7;
7535 664e0f19 bellard
        switch(op) {
7536 664e0f19 bellard
        case 0: /* fxsave */
7537 5fafdf24 ths
            if (mod == 3 || !(s->cpuid_features & CPUID_FXSR) ||
7538 09d85fb8 Kevin Wolf
                (s->prefix & PREFIX_LOCK))
7539 14ce26e7 bellard
                goto illegal_op;
7540 09d85fb8 Kevin Wolf
            if ((s->flags & HF_EM_MASK) || (s->flags & HF_TS_MASK)) {
7541 0fd14b72 bellard
                gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
7542 0fd14b72 bellard
                break;
7543 0fd14b72 bellard
            }
7544 664e0f19 bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7545 19e6c4b8 bellard
            if (s->cc_op != CC_OP_DYNAMIC)
7546 19e6c4b8 bellard
                gen_op_set_cc_op(s->cc_op);
7547 19e6c4b8 bellard
            gen_jmp_im(pc_start - s->cs_base);
7548 a7812ae4 pbrook
            gen_helper_fxsave(cpu_A0, tcg_const_i32((s->dflag == 2)));
7549 664e0f19 bellard
            break;
7550 664e0f19 bellard
        case 1: /* fxrstor */
7551 5fafdf24 ths
            if (mod == 3 || !(s->cpuid_features & CPUID_FXSR) ||
7552 09d85fb8 Kevin Wolf
                (s->prefix & PREFIX_LOCK))
7553 14ce26e7 bellard
                goto illegal_op;
7554 09d85fb8 Kevin Wolf
            if ((s->flags & HF_EM_MASK) || (s->flags & HF_TS_MASK)) {
7555 0fd14b72 bellard
                gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
7556 0fd14b72 bellard
                break;
7557 0fd14b72 bellard
            }
7558 664e0f19 bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7559 19e6c4b8 bellard
            if (s->cc_op != CC_OP_DYNAMIC)
7560 19e6c4b8 bellard
                gen_op_set_cc_op(s->cc_op);
7561 19e6c4b8 bellard
            gen_jmp_im(pc_start - s->cs_base);
7562 a7812ae4 pbrook
            gen_helper_fxrstor(cpu_A0, tcg_const_i32((s->dflag == 2)));
7563 664e0f19 bellard
            break;
7564 664e0f19 bellard
        case 2: /* ldmxcsr */
7565 664e0f19 bellard
        case 3: /* stmxcsr */
7566 664e0f19 bellard
            if (s->flags & HF_TS_MASK) {
7567 664e0f19 bellard
                gen_exception(s, EXCP07_PREX, pc_start - s->cs_base);
7568 664e0f19 bellard
                break;
7569 14ce26e7 bellard
            }
7570 664e0f19 bellard
            if ((s->flags & HF_EM_MASK) || !(s->flags & HF_OSFXSR_MASK) ||
7571 664e0f19 bellard
                mod == 3)
7572 14ce26e7 bellard
                goto illegal_op;
7573 664e0f19 bellard
            gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7574 664e0f19 bellard
            if (op == 2) {
7575 57fec1fe bellard
                gen_op_ld_T0_A0(OT_LONG + s->mem_index);
7576 651ba608 bellard
                tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, mxcsr));
7577 14ce26e7 bellard
            } else {
7578 651ba608 bellard
                tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, mxcsr));
7579 57fec1fe bellard
                gen_op_st_T0_A0(OT_LONG + s->mem_index);
7580 14ce26e7 bellard
            }
7581 664e0f19 bellard
            break;
7582 664e0f19 bellard
        case 5: /* lfence */
7583 664e0f19 bellard
        case 6: /* mfence */
7584 664e0f19 bellard
            if ((modrm & 0xc7) != 0xc0 || !(s->cpuid_features & CPUID_SSE))
7585 664e0f19 bellard
                goto illegal_op;
7586 664e0f19 bellard
            break;
7587 8f091a59 bellard
        case 7: /* sfence / clflush */
7588 8f091a59 bellard
            if ((modrm & 0xc7) == 0xc0) {
7589 8f091a59 bellard
                /* sfence */
7590 a35f3ec7 aurel32
                /* XXX: also check for cpuid_ext2_features & CPUID_EXT2_EMMX */
7591 8f091a59 bellard
                if (!(s->cpuid_features & CPUID_SSE))
7592 8f091a59 bellard
                    goto illegal_op;
7593 8f091a59 bellard
            } else {
7594 8f091a59 bellard
                /* clflush */
7595 8f091a59 bellard
                if (!(s->cpuid_features & CPUID_CLFLUSH))
7596 8f091a59 bellard
                    goto illegal_op;
7597 8f091a59 bellard
                gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7598 8f091a59 bellard
            }
7599 8f091a59 bellard
            break;
7600 664e0f19 bellard
        default:
7601 14ce26e7 bellard
            goto illegal_op;
7602 14ce26e7 bellard
        }
7603 14ce26e7 bellard
        break;
7604 a35f3ec7 aurel32
    case 0x10d: /* 3DNow! prefetch(w) */
7605 8f091a59 bellard
        modrm = ldub_code(s->pc++);
7606 a35f3ec7 aurel32
        mod = (modrm >> 6) & 3;
7607 a35f3ec7 aurel32
        if (mod == 3)
7608 a35f3ec7 aurel32
            goto illegal_op;
7609 8f091a59 bellard
        gen_lea_modrm(s, modrm, &reg_addr, &offset_addr);
7610 8f091a59 bellard
        /* ignore for now */
7611 8f091a59 bellard
        break;
7612 3b21e03e bellard
    case 0x1aa: /* rsm */
7613 872929aa bellard
        gen_svm_check_intercept(s, pc_start, SVM_EXIT_RSM);
7614 3b21e03e bellard
        if (!(s->flags & HF_SMM_MASK))
7615 3b21e03e bellard
            goto illegal_op;
7616 3b21e03e bellard
        if (s->cc_op != CC_OP_DYNAMIC) {
7617 3b21e03e bellard
            gen_op_set_cc_op(s->cc_op);
7618 3b21e03e bellard
            s->cc_op = CC_OP_DYNAMIC;
7619 3b21e03e bellard
        }
7620 3b21e03e bellard
        gen_jmp_im(s->pc - s->cs_base);
7621 a7812ae4 pbrook
        gen_helper_rsm();
7622 3b21e03e bellard
        gen_eob(s);
7623 3b21e03e bellard
        break;
7624 222a3336 balrog
    case 0x1b8: /* SSE4.2 popcnt */
7625 222a3336 balrog
        if ((prefixes & (PREFIX_REPZ | PREFIX_LOCK | PREFIX_REPNZ)) !=
7626 222a3336 balrog
             PREFIX_REPZ)
7627 222a3336 balrog
            goto illegal_op;
7628 222a3336 balrog
        if (!(s->cpuid_ext_features & CPUID_EXT_POPCNT))
7629 222a3336 balrog
            goto illegal_op;
7630 222a3336 balrog
7631 222a3336 balrog
        modrm = ldub_code(s->pc++);
7632 222a3336 balrog
        reg = ((modrm >> 3) & 7);
7633 222a3336 balrog
7634 222a3336 balrog
        if (s->prefix & PREFIX_DATA)
7635 222a3336 balrog
            ot = OT_WORD;
7636 222a3336 balrog
        else if (s->dflag != 2)
7637 222a3336 balrog
            ot = OT_LONG;
7638 222a3336 balrog
        else
7639 222a3336 balrog
            ot = OT_QUAD;
7640 222a3336 balrog
7641 222a3336 balrog
        gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0);
7642 a7812ae4 pbrook
        gen_helper_popcnt(cpu_T[0], cpu_T[0], tcg_const_i32(ot));
7643 222a3336 balrog
        gen_op_mov_reg_T0(ot, reg);
7644 fdb0d09d balrog
7645 fdb0d09d balrog
        s->cc_op = CC_OP_EFLAGS;
7646 222a3336 balrog
        break;
7647 a35f3ec7 aurel32
    case 0x10e ... 0x10f:
7648 a35f3ec7 aurel32
        /* 3DNow! instructions, ignore prefixes */
7649 a35f3ec7 aurel32
        s->prefix &= ~(PREFIX_REPZ | PREFIX_REPNZ | PREFIX_DATA);
7650 664e0f19 bellard
    case 0x110 ... 0x117:
7651 664e0f19 bellard
    case 0x128 ... 0x12f:
7652 4242b1bd balrog
    case 0x138 ... 0x13a:
7653 d9f4bb27 Andre Przywara
    case 0x150 ... 0x179:
7654 664e0f19 bellard
    case 0x17c ... 0x17f:
7655 664e0f19 bellard
    case 0x1c2:
7656 664e0f19 bellard
    case 0x1c4 ... 0x1c6:
7657 664e0f19 bellard
    case 0x1d0 ... 0x1fe:
7658 664e0f19 bellard
        gen_sse(s, b, pc_start, rex_r);
7659 664e0f19 bellard
        break;
7660 2c0262af bellard
    default:
7661 2c0262af bellard
        goto illegal_op;
7662 2c0262af bellard
    }
7663 2c0262af bellard
    /* lock generation */
7664 2c0262af bellard
    if (s->prefix & PREFIX_LOCK)
7665 a7812ae4 pbrook
        gen_helper_unlock();
7666 2c0262af bellard
    return s->pc;
7667 2c0262af bellard
 illegal_op:
7668 ab1f142b bellard
    if (s->prefix & PREFIX_LOCK)
7669 a7812ae4 pbrook
        gen_helper_unlock();
7670 2c0262af bellard
    /* XXX: ensure that no lock was generated */
7671 2c0262af bellard
    gen_exception(s, EXCP06_ILLOP, pc_start - s->cs_base);
7672 2c0262af bellard
    return s->pc;
7673 2c0262af bellard
}
7674 2c0262af bellard
7675 2c0262af bellard
void optimize_flags_init(void)
7676 2c0262af bellard
{
7677 b6abf97d bellard
#if TCG_TARGET_REG_BITS == 32
7678 b6abf97d bellard
    assert(sizeof(CCTable) == (1 << 3));
7679 b6abf97d bellard
#else
7680 b6abf97d bellard
    assert(sizeof(CCTable) == (1 << 4));
7681 b6abf97d bellard
#endif
7682 a7812ae4 pbrook
    cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env");
7683 a7812ae4 pbrook
    cpu_cc_op = tcg_global_mem_new_i32(TCG_AREG0,
7684 a7812ae4 pbrook
                                       offsetof(CPUState, cc_op), "cc_op");
7685 a7812ae4 pbrook
    cpu_cc_src = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, cc_src),
7686 a7812ae4 pbrook
                                    "cc_src");
7687 a7812ae4 pbrook
    cpu_cc_dst = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, cc_dst),
7688 a7812ae4 pbrook
                                    "cc_dst");
7689 a7812ae4 pbrook
    cpu_cc_tmp = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, cc_tmp),
7690 a7812ae4 pbrook
                                    "cc_tmp");
7691 437a88a5 bellard
7692 cc739bb0 Laurent Desnogues
#ifdef TARGET_X86_64
7693 cc739bb0 Laurent Desnogues
    cpu_regs[R_EAX] = tcg_global_mem_new_i64(TCG_AREG0,
7694 cc739bb0 Laurent Desnogues
                                             offsetof(CPUState, regs[R_EAX]), "rax");
7695 cc739bb0 Laurent Desnogues
    cpu_regs[R_ECX] = tcg_global_mem_new_i64(TCG_AREG0,
7696 cc739bb0 Laurent Desnogues
                                             offsetof(CPUState, regs[R_ECX]), "rcx");
7697 cc739bb0 Laurent Desnogues
    cpu_regs[R_EDX] = tcg_global_mem_new_i64(TCG_AREG0,
7698 cc739bb0 Laurent Desnogues
                                             offsetof(CPUState, regs[R_EDX]), "rdx");
7699 cc739bb0 Laurent Desnogues
    cpu_regs[R_EBX] = tcg_global_mem_new_i64(TCG_AREG0,
7700 cc739bb0 Laurent Desnogues
                                             offsetof(CPUState, regs[R_EBX]), "rbx");
7701 cc739bb0 Laurent Desnogues
    cpu_regs[R_ESP] = tcg_global_mem_new_i64(TCG_AREG0,
7702 cc739bb0 Laurent Desnogues
                                             offsetof(CPUState, regs[R_ESP]), "rsp");
7703 cc739bb0 Laurent Desnogues
    cpu_regs[R_EBP] = tcg_global_mem_new_i64(TCG_AREG0,
7704 cc739bb0 Laurent Desnogues
                                             offsetof(CPUState, regs[R_EBP]), "rbp");
7705 cc739bb0 Laurent Desnogues
    cpu_regs[R_ESI] = tcg_global_mem_new_i64(TCG_AREG0,
7706 cc739bb0 Laurent Desnogues
                                             offsetof(CPUState, regs[R_ESI]), "rsi");
7707 cc739bb0 Laurent Desnogues
    cpu_regs[R_EDI] = tcg_global_mem_new_i64(TCG_AREG0,
7708 cc739bb0 Laurent Desnogues
                                             offsetof(CPUState, regs[R_EDI]), "rdi");
7709 cc739bb0 Laurent Desnogues
    cpu_regs[8] = tcg_global_mem_new_i64(TCG_AREG0,
7710 cc739bb0 Laurent Desnogues
                                         offsetof(CPUState, regs[8]), "r8");
7711 cc739bb0 Laurent Desnogues
    cpu_regs[9] = tcg_global_mem_new_i64(TCG_AREG0,
7712 cc739bb0 Laurent Desnogues
                                          offsetof(CPUState, regs[9]), "r9");
7713 cc739bb0 Laurent Desnogues
    cpu_regs[10] = tcg_global_mem_new_i64(TCG_AREG0,
7714 cc739bb0 Laurent Desnogues
                                          offsetof(CPUState, regs[10]), "r10");
7715 cc739bb0 Laurent Desnogues
    cpu_regs[11] = tcg_global_mem_new_i64(TCG_AREG0,
7716 cc739bb0 Laurent Desnogues
                                          offsetof(CPUState, regs[11]), "r11");
7717 cc739bb0 Laurent Desnogues
    cpu_regs[12] = tcg_global_mem_new_i64(TCG_AREG0,
7718 cc739bb0 Laurent Desnogues
                                          offsetof(CPUState, regs[12]), "r12");
7719 cc739bb0 Laurent Desnogues
    cpu_regs[13] = tcg_global_mem_new_i64(TCG_AREG0,
7720 cc739bb0 Laurent Desnogues
                                          offsetof(CPUState, regs[13]), "r13");
7721 cc739bb0 Laurent Desnogues
    cpu_regs[14] = tcg_global_mem_new_i64(TCG_AREG0,
7722 cc739bb0 Laurent Desnogues
                                          offsetof(CPUState, regs[14]), "r14");
7723 cc739bb0 Laurent Desnogues
    cpu_regs[15] = tcg_global_mem_new_i64(TCG_AREG0,
7724 cc739bb0 Laurent Desnogues
                                          offsetof(CPUState, regs[15]), "r15");
7725 cc739bb0 Laurent Desnogues
#else
7726 cc739bb0 Laurent Desnogues
    cpu_regs[R_EAX] = tcg_global_mem_new_i32(TCG_AREG0,
7727 cc739bb0 Laurent Desnogues
                                             offsetof(CPUState, regs[R_EAX]), "eax");
7728 cc739bb0 Laurent Desnogues
    cpu_regs[R_ECX] = tcg_global_mem_new_i32(TCG_AREG0,
7729 cc739bb0 Laurent Desnogues
                                             offsetof(CPUState, regs[R_ECX]), "ecx");
7730 cc739bb0 Laurent Desnogues
    cpu_regs[R_EDX] = tcg_global_mem_new_i32(TCG_AREG0,
7731 cc739bb0 Laurent Desnogues
                                             offsetof(CPUState, regs[R_EDX]), "edx");
7732 cc739bb0 Laurent Desnogues
    cpu_regs[R_EBX] = tcg_global_mem_new_i32(TCG_AREG0,
7733 cc739bb0 Laurent Desnogues
                                             offsetof(CPUState, regs[R_EBX]), "ebx");
7734 cc739bb0 Laurent Desnogues
    cpu_regs[R_ESP] = tcg_global_mem_new_i32(TCG_AREG0,
7735 cc739bb0 Laurent Desnogues
                                             offsetof(CPUState, regs[R_ESP]), "esp");
7736 cc739bb0 Laurent Desnogues
    cpu_regs[R_EBP] = tcg_global_mem_new_i32(TCG_AREG0,
7737 cc739bb0 Laurent Desnogues
                                             offsetof(CPUState, regs[R_EBP]), "ebp");
7738 cc739bb0 Laurent Desnogues
    cpu_regs[R_ESI] = tcg_global_mem_new_i32(TCG_AREG0,
7739 cc739bb0 Laurent Desnogues
                                             offsetof(CPUState, regs[R_ESI]), "esi");
7740 cc739bb0 Laurent Desnogues
    cpu_regs[R_EDI] = tcg_global_mem_new_i32(TCG_AREG0,
7741 cc739bb0 Laurent Desnogues
                                             offsetof(CPUState, regs[R_EDI]), "edi");
7742 cc739bb0 Laurent Desnogues
#endif
7743 cc739bb0 Laurent Desnogues
7744 437a88a5 bellard
    /* register helpers */
7745 a7812ae4 pbrook
#define GEN_HELPER 2
7746 437a88a5 bellard
#include "helper.h"
7747 2c0262af bellard
}
7748 2c0262af bellard
7749 2c0262af bellard
/* generate intermediate code in gen_opc_buf and gen_opparam_buf for
7750 2c0262af bellard
   basic block 'tb'. If search_pc is TRUE, also generate PC
7751 2c0262af bellard
   information for each intermediate instruction. */
7752 2cfc5f17 ths
static inline void gen_intermediate_code_internal(CPUState *env,
7753 2cfc5f17 ths
                                                  TranslationBlock *tb,
7754 2cfc5f17 ths
                                                  int search_pc)
7755 2c0262af bellard
{
7756 2c0262af bellard
    DisasContext dc1, *dc = &dc1;
7757 14ce26e7 bellard
    target_ulong pc_ptr;
7758 2c0262af bellard
    uint16_t *gen_opc_end;
7759 a1d1bb31 aliguori
    CPUBreakpoint *bp;
7760 7f5b7d3e Blue Swirl
    int j, lj;
7761 c068688b j_mayer
    uint64_t flags;
7762 14ce26e7 bellard
    target_ulong pc_start;
7763 14ce26e7 bellard
    target_ulong cs_base;
7764 2e70f6ef pbrook
    int num_insns;
7765 2e70f6ef pbrook
    int max_insns;
7766 3b46e624 ths
7767 2c0262af bellard
    /* generate intermediate code */
7768 14ce26e7 bellard
    pc_start = tb->pc;
7769 14ce26e7 bellard
    cs_base = tb->cs_base;
7770 2c0262af bellard
    flags = tb->flags;
7771 3a1d9b8b bellard
7772 4f31916f bellard
    dc->pe = (flags >> HF_PE_SHIFT) & 1;
7773 2c0262af bellard
    dc->code32 = (flags >> HF_CS32_SHIFT) & 1;
7774 2c0262af bellard
    dc->ss32 = (flags >> HF_SS32_SHIFT) & 1;
7775 2c0262af bellard
    dc->addseg = (flags >> HF_ADDSEG_SHIFT) & 1;
7776 2c0262af bellard
    dc->f_st = 0;
7777 2c0262af bellard
    dc->vm86 = (flags >> VM_SHIFT) & 1;
7778 2c0262af bellard
    dc->cpl = (flags >> HF_CPL_SHIFT) & 3;
7779 2c0262af bellard
    dc->iopl = (flags >> IOPL_SHIFT) & 3;
7780 2c0262af bellard
    dc->tf = (flags >> TF_SHIFT) & 1;
7781 34865134 bellard
    dc->singlestep_enabled = env->singlestep_enabled;
7782 2c0262af bellard
    dc->cc_op = CC_OP_DYNAMIC;
7783 2c0262af bellard
    dc->cs_base = cs_base;
7784 2c0262af bellard
    dc->tb = tb;
7785 2c0262af bellard
    dc->popl_esp_hack = 0;
7786 2c0262af bellard
    /* select memory access functions */
7787 2c0262af bellard
    dc->mem_index = 0;
7788 2c0262af bellard
    if (flags & HF_SOFTMMU_MASK) {
7789 2c0262af bellard
        if (dc->cpl == 3)
7790 14ce26e7 bellard
            dc->mem_index = 2 * 4;
7791 2c0262af bellard
        else
7792 14ce26e7 bellard
            dc->mem_index = 1 * 4;
7793 2c0262af bellard
    }
7794 14ce26e7 bellard
    dc->cpuid_features = env->cpuid_features;
7795 3d7374c5 bellard
    dc->cpuid_ext_features = env->cpuid_ext_features;
7796 e771edab aurel32
    dc->cpuid_ext2_features = env->cpuid_ext2_features;
7797 12e26b75 bellard
    dc->cpuid_ext3_features = env->cpuid_ext3_features;
7798 14ce26e7 bellard
#ifdef TARGET_X86_64
7799 14ce26e7 bellard
    dc->lma = (flags >> HF_LMA_SHIFT) & 1;
7800 14ce26e7 bellard
    dc->code64 = (flags >> HF_CS64_SHIFT) & 1;
7801 14ce26e7 bellard
#endif
7802 7eee2a50 bellard
    dc->flags = flags;
7803 a2cc3b24 bellard
    dc->jmp_opt = !(dc->tf || env->singlestep_enabled ||
7804 a2cc3b24 bellard
                    (flags & HF_INHIBIT_IRQ_MASK)
7805 415fa2ea bellard
#ifndef CONFIG_SOFTMMU
7806 2c0262af bellard
                    || (flags & HF_SOFTMMU_MASK)
7807 2c0262af bellard
#endif
7808 2c0262af bellard
                    );
7809 4f31916f bellard
#if 0
7810 4f31916f bellard
    /* check addseg logic */
7811 dc196a57 bellard
    if (!dc->addseg && (dc->vm86 || !dc->pe || !dc->code32))
7812 4f31916f bellard
        printf("ERROR addseg\n");
7813 4f31916f bellard
#endif
7814 4f31916f bellard
7815 a7812ae4 pbrook
    cpu_T[0] = tcg_temp_new();
7816 a7812ae4 pbrook
    cpu_T[1] = tcg_temp_new();
7817 a7812ae4 pbrook
    cpu_A0 = tcg_temp_new();
7818 a7812ae4 pbrook
    cpu_T3 = tcg_temp_new();
7819 a7812ae4 pbrook
7820 a7812ae4 pbrook
    cpu_tmp0 = tcg_temp_new();
7821 a7812ae4 pbrook
    cpu_tmp1_i64 = tcg_temp_new_i64();
7822 a7812ae4 pbrook
    cpu_tmp2_i32 = tcg_temp_new_i32();
7823 a7812ae4 pbrook
    cpu_tmp3_i32 = tcg_temp_new_i32();
7824 a7812ae4 pbrook
    cpu_tmp4 = tcg_temp_new();
7825 a7812ae4 pbrook
    cpu_tmp5 = tcg_temp_new();
7826 a7812ae4 pbrook
    cpu_ptr0 = tcg_temp_new_ptr();
7827 a7812ae4 pbrook
    cpu_ptr1 = tcg_temp_new_ptr();
7828 57fec1fe bellard
7829 2c0262af bellard
    gen_opc_end = gen_opc_buf + OPC_MAX_SIZE;
7830 2c0262af bellard
7831 2c0262af bellard
    dc->is_jmp = DISAS_NEXT;
7832 2c0262af bellard
    pc_ptr = pc_start;
7833 2c0262af bellard
    lj = -1;
7834 2e70f6ef pbrook
    num_insns = 0;
7835 2e70f6ef pbrook
    max_insns = tb->cflags & CF_COUNT_MASK;
7836 2e70f6ef pbrook
    if (max_insns == 0)
7837 2e70f6ef pbrook
        max_insns = CF_COUNT_MASK;
7838 2c0262af bellard
7839 2e70f6ef pbrook
    gen_icount_start();
7840 2c0262af bellard
    for(;;) {
7841 72cf2d4f Blue Swirl
        if (unlikely(!QTAILQ_EMPTY(&env->breakpoints))) {
7842 72cf2d4f Blue Swirl
            QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
7843 a2397807 Jan Kiszka
                if (bp->pc == pc_ptr &&
7844 a2397807 Jan Kiszka
                    !((bp->flags & BP_CPU) && (tb->flags & HF_RF_MASK))) {
7845 2c0262af bellard
                    gen_debug(dc, pc_ptr - dc->cs_base);
7846 2c0262af bellard
                    break;
7847 2c0262af bellard
                }
7848 2c0262af bellard
            }
7849 2c0262af bellard
        }
7850 2c0262af bellard
        if (search_pc) {
7851 2c0262af bellard
            j = gen_opc_ptr - gen_opc_buf;
7852 2c0262af bellard
            if (lj < j) {
7853 2c0262af bellard
                lj++;
7854 2c0262af bellard
                while (lj < j)
7855 2c0262af bellard
                    gen_opc_instr_start[lj++] = 0;
7856 2c0262af bellard
            }
7857 14ce26e7 bellard
            gen_opc_pc[lj] = pc_ptr;
7858 2c0262af bellard
            gen_opc_cc_op[lj] = dc->cc_op;
7859 2c0262af bellard
            gen_opc_instr_start[lj] = 1;
7860 2e70f6ef pbrook
            gen_opc_icount[lj] = num_insns;
7861 2c0262af bellard
        }
7862 2e70f6ef pbrook
        if (num_insns + 1 == max_insns && (tb->cflags & CF_LAST_IO))
7863 2e70f6ef pbrook
            gen_io_start();
7864 2e70f6ef pbrook
7865 2c0262af bellard
        pc_ptr = disas_insn(dc, pc_ptr);
7866 2e70f6ef pbrook
        num_insns++;
7867 2c0262af bellard
        /* stop translation if indicated */
7868 2c0262af bellard
        if (dc->is_jmp)
7869 2c0262af bellard
            break;
7870 2c0262af bellard
        /* if single step mode, we generate only one instruction and
7871 2c0262af bellard
           generate an exception */
7872 a2cc3b24 bellard
        /* if irq were inhibited with HF_INHIBIT_IRQ_MASK, we clear
7873 a2cc3b24 bellard
           the flag and abort the translation to give the irqs a
7874 a2cc3b24 bellard
           change to be happen */
7875 5fafdf24 ths
        if (dc->tf || dc->singlestep_enabled ||
7876 2e70f6ef pbrook
            (flags & HF_INHIBIT_IRQ_MASK)) {
7877 14ce26e7 bellard
            gen_jmp_im(pc_ptr - dc->cs_base);
7878 2c0262af bellard
            gen_eob(dc);
7879 2c0262af bellard
            break;
7880 2c0262af bellard
        }
7881 2c0262af bellard
        /* if too long translation, stop generation too */
7882 2c0262af bellard
        if (gen_opc_ptr >= gen_opc_end ||
7883 2e70f6ef pbrook
            (pc_ptr - pc_start) >= (TARGET_PAGE_SIZE - 32) ||
7884 2e70f6ef pbrook
            num_insns >= max_insns) {
7885 14ce26e7 bellard
            gen_jmp_im(pc_ptr - dc->cs_base);
7886 2c0262af bellard
            gen_eob(dc);
7887 2c0262af bellard
            break;
7888 2c0262af bellard
        }
7889 1b530a6d aurel32
        if (singlestep) {
7890 1b530a6d aurel32
            gen_jmp_im(pc_ptr - dc->cs_base);
7891 1b530a6d aurel32
            gen_eob(dc);
7892 1b530a6d aurel32
            break;
7893 1b530a6d aurel32
        }
7894 2c0262af bellard
    }
7895 2e70f6ef pbrook
    if (tb->cflags & CF_LAST_IO)
7896 2e70f6ef pbrook
        gen_io_end();
7897 2e70f6ef pbrook
    gen_icount_end(tb, num_insns);
7898 2c0262af bellard
    *gen_opc_ptr = INDEX_op_end;
7899 2c0262af bellard
    /* we don't forget to fill the last values */
7900 2c0262af bellard
    if (search_pc) {
7901 2c0262af bellard
        j = gen_opc_ptr - gen_opc_buf;
7902 2c0262af bellard
        lj++;
7903 2c0262af bellard
        while (lj <= j)
7904 2c0262af bellard
            gen_opc_instr_start[lj++] = 0;
7905 2c0262af bellard
    }
7906 3b46e624 ths
7907 2c0262af bellard
#ifdef DEBUG_DISAS
7908 8fec2b8c aliguori
    if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) {
7909 14ce26e7 bellard
        int disas_flags;
7910 93fcfe39 aliguori
        qemu_log("----------------\n");
7911 93fcfe39 aliguori
        qemu_log("IN: %s\n", lookup_symbol(pc_start));
7912 14ce26e7 bellard
#ifdef TARGET_X86_64
7913 14ce26e7 bellard
        if (dc->code64)
7914 14ce26e7 bellard
            disas_flags = 2;
7915 14ce26e7 bellard
        else
7916 14ce26e7 bellard
#endif
7917 14ce26e7 bellard
            disas_flags = !dc->code32;
7918 93fcfe39 aliguori
        log_target_disas(pc_start, pc_ptr - pc_start, disas_flags);
7919 93fcfe39 aliguori
        qemu_log("\n");
7920 2c0262af bellard
    }
7921 2c0262af bellard
#endif
7922 2c0262af bellard
7923 2e70f6ef pbrook
    if (!search_pc) {
7924 2c0262af bellard
        tb->size = pc_ptr - pc_start;
7925 2e70f6ef pbrook
        tb->icount = num_insns;
7926 2e70f6ef pbrook
    }
7927 2c0262af bellard
}
7928 2c0262af bellard
7929 2cfc5f17 ths
void gen_intermediate_code(CPUState *env, TranslationBlock *tb)
7930 2c0262af bellard
{
7931 2cfc5f17 ths
    gen_intermediate_code_internal(env, tb, 0);
7932 2c0262af bellard
}
7933 2c0262af bellard
7934 2cfc5f17 ths
void gen_intermediate_code_pc(CPUState *env, TranslationBlock *tb)
7935 2c0262af bellard
{
7936 2cfc5f17 ths
    gen_intermediate_code_internal(env, tb, 1);
7937 2c0262af bellard
}
7938 2c0262af bellard
7939 d2856f1a aurel32
void gen_pc_load(CPUState *env, TranslationBlock *tb,
7940 d2856f1a aurel32
                unsigned long searched_pc, int pc_pos, void *puc)
7941 d2856f1a aurel32
{
7942 d2856f1a aurel32
    int cc_op;
7943 d2856f1a aurel32
#ifdef DEBUG_DISAS
7944 8fec2b8c aliguori
    if (qemu_loglevel_mask(CPU_LOG_TB_OP)) {
7945 d2856f1a aurel32
        int i;
7946 93fcfe39 aliguori
        qemu_log("RESTORE:\n");
7947 d2856f1a aurel32
        for(i = 0;i <= pc_pos; i++) {
7948 d2856f1a aurel32
            if (gen_opc_instr_start[i]) {
7949 93fcfe39 aliguori
                qemu_log("0x%04x: " TARGET_FMT_lx "\n", i, gen_opc_pc[i]);
7950 d2856f1a aurel32
            }
7951 d2856f1a aurel32
        }
7952 93fcfe39 aliguori
        qemu_log("spc=0x%08lx pc_pos=0x%x eip=" TARGET_FMT_lx " cs_base=%x\n",
7953 d2856f1a aurel32
                searched_pc, pc_pos, gen_opc_pc[pc_pos] - tb->cs_base,
7954 d2856f1a aurel32
                (uint32_t)tb->cs_base);
7955 d2856f1a aurel32
    }
7956 d2856f1a aurel32
#endif
7957 d2856f1a aurel32
    env->eip = gen_opc_pc[pc_pos] - tb->cs_base;
7958 d2856f1a aurel32
    cc_op = gen_opc_cc_op[pc_pos];
7959 d2856f1a aurel32
    if (cc_op != CC_OP_DYNAMIC)
7960 d2856f1a aurel32
        env->cc_op = cc_op;
7961 d2856f1a aurel32
}