Statistics
| Branch: | Revision:

root / target-i386 / cpu.h @ c0532a76

History | View | Annotate | Download (28.8 kB)

1 2c0262af bellard
/*
2 2c0262af bellard
 * i386 virtual CPU header
3 5fafdf24 ths
 *
4 2c0262af bellard
 *  Copyright (c) 2003 Fabrice Bellard
5 2c0262af bellard
 *
6 2c0262af bellard
 * This library is free software; you can redistribute it and/or
7 2c0262af bellard
 * modify it under the terms of the GNU Lesser General Public
8 2c0262af bellard
 * License as published by the Free Software Foundation; either
9 2c0262af bellard
 * version 2 of the License, or (at your option) any later version.
10 2c0262af bellard
 *
11 2c0262af bellard
 * This library is distributed in the hope that it will be useful,
12 2c0262af bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 2c0262af bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 2c0262af bellard
 * Lesser General Public License for more details.
15 2c0262af bellard
 *
16 2c0262af bellard
 * You should have received a copy of the GNU Lesser General Public
17 8167ee88 Blue Swirl
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 2c0262af bellard
 */
19 2c0262af bellard
#ifndef CPU_I386_H
20 2c0262af bellard
#define CPU_I386_H
21 2c0262af bellard
22 14ce26e7 bellard
#include "config.h"
23 14ce26e7 bellard
24 14ce26e7 bellard
#ifdef TARGET_X86_64
25 14ce26e7 bellard
#define TARGET_LONG_BITS 64
26 14ce26e7 bellard
#else
27 3cf1e035 bellard
#define TARGET_LONG_BITS 32
28 14ce26e7 bellard
#endif
29 3cf1e035 bellard
30 d720b93d bellard
/* target supports implicit self modifying code */
31 d720b93d bellard
#define TARGET_HAS_SMC
32 d720b93d bellard
/* support for self modifying code even if the modified instruction is
33 d720b93d bellard
   close to the modifying instruction */
34 d720b93d bellard
#define TARGET_HAS_PRECISE_SMC
35 d720b93d bellard
36 1fddef4b bellard
#define TARGET_HAS_ICE 1
37 1fddef4b bellard
38 9042c0e2 ths
#ifdef TARGET_X86_64
39 9042c0e2 ths
#define ELF_MACHINE        EM_X86_64
40 9042c0e2 ths
#else
41 9042c0e2 ths
#define ELF_MACHINE        EM_386
42 9042c0e2 ths
#endif
43 9042c0e2 ths
44 c2764719 pbrook
#define CPUState struct CPUX86State
45 c2764719 pbrook
46 2c0262af bellard
#include "cpu-defs.h"
47 2c0262af bellard
48 7a0e1f41 bellard
#include "softfloat.h"
49 7a0e1f41 bellard
50 2c0262af bellard
#define R_EAX 0
51 2c0262af bellard
#define R_ECX 1
52 2c0262af bellard
#define R_EDX 2
53 2c0262af bellard
#define R_EBX 3
54 2c0262af bellard
#define R_ESP 4
55 2c0262af bellard
#define R_EBP 5
56 2c0262af bellard
#define R_ESI 6
57 2c0262af bellard
#define R_EDI 7
58 2c0262af bellard
59 2c0262af bellard
#define R_AL 0
60 2c0262af bellard
#define R_CL 1
61 2c0262af bellard
#define R_DL 2
62 2c0262af bellard
#define R_BL 3
63 2c0262af bellard
#define R_AH 4
64 2c0262af bellard
#define R_CH 5
65 2c0262af bellard
#define R_DH 6
66 2c0262af bellard
#define R_BH 7
67 2c0262af bellard
68 2c0262af bellard
#define R_ES 0
69 2c0262af bellard
#define R_CS 1
70 2c0262af bellard
#define R_SS 2
71 2c0262af bellard
#define R_DS 3
72 2c0262af bellard
#define R_FS 4
73 2c0262af bellard
#define R_GS 5
74 2c0262af bellard
75 2c0262af bellard
/* segment descriptor fields */
76 2c0262af bellard
#define DESC_G_MASK     (1 << 23)
77 2c0262af bellard
#define DESC_B_SHIFT    22
78 2c0262af bellard
#define DESC_B_MASK     (1 << DESC_B_SHIFT)
79 14ce26e7 bellard
#define DESC_L_SHIFT    21 /* x86_64 only : 64 bit code segment */
80 14ce26e7 bellard
#define DESC_L_MASK     (1 << DESC_L_SHIFT)
81 2c0262af bellard
#define DESC_AVL_MASK   (1 << 20)
82 2c0262af bellard
#define DESC_P_MASK     (1 << 15)
83 2c0262af bellard
#define DESC_DPL_SHIFT  13
84 a3867ed2 aliguori
#define DESC_DPL_MASK   (3 << DESC_DPL_SHIFT)
85 2c0262af bellard
#define DESC_S_MASK     (1 << 12)
86 2c0262af bellard
#define DESC_TYPE_SHIFT 8
87 a3867ed2 aliguori
#define DESC_TYPE_MASK  (15 << DESC_TYPE_SHIFT)
88 2c0262af bellard
#define DESC_A_MASK     (1 << 8)
89 2c0262af bellard
90 e670b89e bellard
#define DESC_CS_MASK    (1 << 11) /* 1=code segment 0=data segment */
91 e670b89e bellard
#define DESC_C_MASK     (1 << 10) /* code: conforming */
92 e670b89e bellard
#define DESC_R_MASK     (1 << 9)  /* code: readable */
93 2c0262af bellard
94 e670b89e bellard
#define DESC_E_MASK     (1 << 10) /* data: expansion direction */
95 e670b89e bellard
#define DESC_W_MASK     (1 << 9)  /* data: writable */
96 e670b89e bellard
97 e670b89e bellard
#define DESC_TSS_BUSY_MASK (1 << 9)
98 2c0262af bellard
99 2c0262af bellard
/* eflags masks */
100 2c0262af bellard
#define CC_C           0x0001
101 2c0262af bellard
#define CC_P         0x0004
102 2c0262af bellard
#define CC_A        0x0010
103 2c0262af bellard
#define CC_Z        0x0040
104 2c0262af bellard
#define CC_S    0x0080
105 2c0262af bellard
#define CC_O    0x0800
106 2c0262af bellard
107 2c0262af bellard
#define TF_SHIFT   8
108 2c0262af bellard
#define IOPL_SHIFT 12
109 2c0262af bellard
#define VM_SHIFT   17
110 2c0262af bellard
111 2c0262af bellard
#define TF_MASK                 0x00000100
112 2c0262af bellard
#define IF_MASK                 0x00000200
113 2c0262af bellard
#define DF_MASK                 0x00000400
114 2c0262af bellard
#define IOPL_MASK                0x00003000
115 2c0262af bellard
#define NT_MASK                         0x00004000
116 2c0262af bellard
#define RF_MASK                        0x00010000
117 2c0262af bellard
#define VM_MASK                        0x00020000
118 5fafdf24 ths
#define AC_MASK                        0x00040000
119 2c0262af bellard
#define VIF_MASK                0x00080000
120 2c0262af bellard
#define VIP_MASK                0x00100000
121 2c0262af bellard
#define ID_MASK                 0x00200000
122 2c0262af bellard
123 aa1f17c1 ths
/* hidden flags - used internally by qemu to represent additional cpu
124 33c263df bellard
   states. Only the CPL, INHIBIT_IRQ, SMM and SVMI are not
125 33c263df bellard
   redundant. We avoid using the IOPL_MASK, TF_MASK and VM_MASK bit
126 33c263df bellard
   position to ease oring with eflags. */
127 2c0262af bellard
/* current cpl */
128 2c0262af bellard
#define HF_CPL_SHIFT         0
129 2c0262af bellard
/* true if soft mmu is being used */
130 2c0262af bellard
#define HF_SOFTMMU_SHIFT     2
131 2c0262af bellard
/* true if hardware interrupts must be disabled for next instruction */
132 2c0262af bellard
#define HF_INHIBIT_IRQ_SHIFT 3
133 2c0262af bellard
/* 16 or 32 segments */
134 2c0262af bellard
#define HF_CS32_SHIFT        4
135 2c0262af bellard
#define HF_SS32_SHIFT        5
136 dc196a57 bellard
/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
137 2c0262af bellard
#define HF_ADDSEG_SHIFT      6
138 65262d57 bellard
/* copy of CR0.PE (protected mode) */
139 65262d57 bellard
#define HF_PE_SHIFT          7
140 65262d57 bellard
#define HF_TF_SHIFT          8 /* must be same as eflags */
141 7eee2a50 bellard
#define HF_MP_SHIFT          9 /* the order must be MP, EM, TS */
142 7eee2a50 bellard
#define HF_EM_SHIFT         10
143 7eee2a50 bellard
#define HF_TS_SHIFT         11
144 65262d57 bellard
#define HF_IOPL_SHIFT       12 /* must be same as eflags */
145 14ce26e7 bellard
#define HF_LMA_SHIFT        14 /* only used on x86_64: long mode active */
146 14ce26e7 bellard
#define HF_CS64_SHIFT       15 /* only used on x86_64: 64 bit code segment  */
147 a2397807 Jan Kiszka
#define HF_RF_SHIFT         16 /* must be same as eflags */
148 65262d57 bellard
#define HF_VM_SHIFT         17 /* must be same as eflags */
149 3b21e03e bellard
#define HF_SMM_SHIFT        19 /* CPU in SMM mode */
150 db620f46 bellard
#define HF_SVME_SHIFT       20 /* SVME enabled (copy of EFER.SVME) */
151 db620f46 bellard
#define HF_SVMI_SHIFT       21 /* SVM intercepts are active */
152 a2397807 Jan Kiszka
#define HF_OSFXSR_SHIFT     22 /* CR4.OSFXSR */
153 2c0262af bellard
154 2c0262af bellard
#define HF_CPL_MASK          (3 << HF_CPL_SHIFT)
155 2c0262af bellard
#define HF_SOFTMMU_MASK      (1 << HF_SOFTMMU_SHIFT)
156 2c0262af bellard
#define HF_INHIBIT_IRQ_MASK  (1 << HF_INHIBIT_IRQ_SHIFT)
157 2c0262af bellard
#define HF_CS32_MASK         (1 << HF_CS32_SHIFT)
158 2c0262af bellard
#define HF_SS32_MASK         (1 << HF_SS32_SHIFT)
159 2c0262af bellard
#define HF_ADDSEG_MASK       (1 << HF_ADDSEG_SHIFT)
160 65262d57 bellard
#define HF_PE_MASK           (1 << HF_PE_SHIFT)
161 58fe2f10 bellard
#define HF_TF_MASK           (1 << HF_TF_SHIFT)
162 7eee2a50 bellard
#define HF_MP_MASK           (1 << HF_MP_SHIFT)
163 7eee2a50 bellard
#define HF_EM_MASK           (1 << HF_EM_SHIFT)
164 7eee2a50 bellard
#define HF_TS_MASK           (1 << HF_TS_SHIFT)
165 0650f1ab aliguori
#define HF_IOPL_MASK         (3 << HF_IOPL_SHIFT)
166 14ce26e7 bellard
#define HF_LMA_MASK          (1 << HF_LMA_SHIFT)
167 14ce26e7 bellard
#define HF_CS64_MASK         (1 << HF_CS64_SHIFT)
168 a2397807 Jan Kiszka
#define HF_RF_MASK           (1 << HF_RF_SHIFT)
169 0650f1ab aliguori
#define HF_VM_MASK           (1 << HF_VM_SHIFT)
170 3b21e03e bellard
#define HF_SMM_MASK          (1 << HF_SMM_SHIFT)
171 872929aa bellard
#define HF_SVME_MASK         (1 << HF_SVME_SHIFT)
172 872929aa bellard
#define HF_SVMI_MASK         (1 << HF_SVMI_SHIFT)
173 a2397807 Jan Kiszka
#define HF_OSFXSR_MASK       (1 << HF_OSFXSR_SHIFT)
174 2c0262af bellard
175 db620f46 bellard
/* hflags2 */
176 db620f46 bellard
177 db620f46 bellard
#define HF2_GIF_SHIFT        0 /* if set CPU takes interrupts */
178 db620f46 bellard
#define HF2_HIF_SHIFT        1 /* value of IF_MASK when entering SVM */
179 db620f46 bellard
#define HF2_NMI_SHIFT        2 /* CPU serving NMI */
180 db620f46 bellard
#define HF2_VINTR_SHIFT      3 /* value of V_INTR_MASKING bit */
181 db620f46 bellard
182 db620f46 bellard
#define HF2_GIF_MASK          (1 << HF2_GIF_SHIFT)
183 db620f46 bellard
#define HF2_HIF_MASK          (1 << HF2_HIF_SHIFT) 
184 db620f46 bellard
#define HF2_NMI_MASK          (1 << HF2_NMI_SHIFT)
185 db620f46 bellard
#define HF2_VINTR_MASK        (1 << HF2_VINTR_SHIFT)
186 db620f46 bellard
187 0650f1ab aliguori
#define CR0_PE_SHIFT 0
188 0650f1ab aliguori
#define CR0_MP_SHIFT 1
189 0650f1ab aliguori
190 2c0262af bellard
#define CR0_PE_MASK  (1 << 0)
191 7eee2a50 bellard
#define CR0_MP_MASK  (1 << 1)
192 7eee2a50 bellard
#define CR0_EM_MASK  (1 << 2)
193 2c0262af bellard
#define CR0_TS_MASK  (1 << 3)
194 2ee73ac3 bellard
#define CR0_ET_MASK  (1 << 4)
195 7eee2a50 bellard
#define CR0_NE_MASK  (1 << 5)
196 2c0262af bellard
#define CR0_WP_MASK  (1 << 16)
197 2c0262af bellard
#define CR0_AM_MASK  (1 << 18)
198 2c0262af bellard
#define CR0_PG_MASK  (1 << 31)
199 2c0262af bellard
200 2c0262af bellard
#define CR4_VME_MASK  (1 << 0)
201 2c0262af bellard
#define CR4_PVI_MASK  (1 << 1)
202 2c0262af bellard
#define CR4_TSD_MASK  (1 << 2)
203 2c0262af bellard
#define CR4_DE_MASK   (1 << 3)
204 2c0262af bellard
#define CR4_PSE_MASK  (1 << 4)
205 64a595f2 bellard
#define CR4_PAE_MASK  (1 << 5)
206 79c4f6b0 Huang Ying
#define CR4_MCE_MASK  (1 << 6)
207 64a595f2 bellard
#define CR4_PGE_MASK  (1 << 7)
208 14ce26e7 bellard
#define CR4_PCE_MASK  (1 << 8)
209 0650f1ab aliguori
#define CR4_OSFXSR_SHIFT 9
210 0650f1ab aliguori
#define CR4_OSFXSR_MASK (1 << CR4_OSFXSR_SHIFT)
211 14ce26e7 bellard
#define CR4_OSXMMEXCPT_MASK  (1 << 10)
212 2c0262af bellard
213 01df040b aliguori
#define DR6_BD          (1 << 13)
214 01df040b aliguori
#define DR6_BS          (1 << 14)
215 01df040b aliguori
#define DR6_BT          (1 << 15)
216 01df040b aliguori
#define DR6_FIXED_1     0xffff0ff0
217 01df040b aliguori
218 01df040b aliguori
#define DR7_GD          (1 << 13)
219 01df040b aliguori
#define DR7_TYPE_SHIFT  16
220 01df040b aliguori
#define DR7_LEN_SHIFT   18
221 01df040b aliguori
#define DR7_FIXED_1     0x00000400
222 01df040b aliguori
223 2c0262af bellard
#define PG_PRESENT_BIT        0
224 2c0262af bellard
#define PG_RW_BIT        1
225 2c0262af bellard
#define PG_USER_BIT        2
226 2c0262af bellard
#define PG_PWT_BIT        3
227 2c0262af bellard
#define PG_PCD_BIT        4
228 2c0262af bellard
#define PG_ACCESSED_BIT        5
229 2c0262af bellard
#define PG_DIRTY_BIT        6
230 2c0262af bellard
#define PG_PSE_BIT        7
231 2c0262af bellard
#define PG_GLOBAL_BIT        8
232 5cf38396 bellard
#define PG_NX_BIT        63
233 2c0262af bellard
234 2c0262af bellard
#define PG_PRESENT_MASK  (1 << PG_PRESENT_BIT)
235 2c0262af bellard
#define PG_RW_MASK         (1 << PG_RW_BIT)
236 2c0262af bellard
#define PG_USER_MASK         (1 << PG_USER_BIT)
237 2c0262af bellard
#define PG_PWT_MASK         (1 << PG_PWT_BIT)
238 2c0262af bellard
#define PG_PCD_MASK         (1 << PG_PCD_BIT)
239 2c0262af bellard
#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
240 2c0262af bellard
#define PG_DIRTY_MASK         (1 << PG_DIRTY_BIT)
241 2c0262af bellard
#define PG_PSE_MASK         (1 << PG_PSE_BIT)
242 2c0262af bellard
#define PG_GLOBAL_MASK         (1 << PG_GLOBAL_BIT)
243 5cf38396 bellard
#define PG_NX_MASK         (1LL << PG_NX_BIT)
244 2c0262af bellard
245 2c0262af bellard
#define PG_ERROR_W_BIT     1
246 2c0262af bellard
247 2c0262af bellard
#define PG_ERROR_P_MASK    0x01
248 2c0262af bellard
#define PG_ERROR_W_MASK    (1 << PG_ERROR_W_BIT)
249 2c0262af bellard
#define PG_ERROR_U_MASK    0x04
250 2c0262af bellard
#define PG_ERROR_RSVD_MASK 0x08
251 5cf38396 bellard
#define PG_ERROR_I_D_MASK  0x10
252 2c0262af bellard
253 c0532a76 Marcelo Tosatti
#define MCG_CTL_P        (1ULL<<8)   /* MCG_CAP register available */
254 c0532a76 Marcelo Tosatti
#define MCG_SER_P        (1ULL<<24) /* MCA recovery/new status bits */
255 79c4f6b0 Huang Ying
256 c0532a76 Marcelo Tosatti
#define MCE_CAP_DEF        (MCG_CTL_P|MCG_SER_P)
257 79c4f6b0 Huang Ying
#define MCE_BANKS_DEF        10
258 79c4f6b0 Huang Ying
259 c0532a76 Marcelo Tosatti
#define MCG_STATUS_RIPV        (1ULL<<0)   /* restart ip valid */
260 c0532a76 Marcelo Tosatti
#define MCG_STATUS_EIPV        (1ULL<<1)   /* ip points to correct instruction */
261 e6a0575e Anthony Liguori
#define MCG_STATUS_MCIP        (1ULL<<2)   /* machine check in progress */
262 79c4f6b0 Huang Ying
263 e6a0575e Anthony Liguori
#define MCI_STATUS_VAL        (1ULL<<63)  /* valid error */
264 e6a0575e Anthony Liguori
#define MCI_STATUS_OVER        (1ULL<<62)  /* previous errors lost */
265 e6a0575e Anthony Liguori
#define MCI_STATUS_UC        (1ULL<<61)  /* uncorrected error */
266 c0532a76 Marcelo Tosatti
#define MCI_STATUS_EN        (1ULL<<60)  /* error enabled */
267 c0532a76 Marcelo Tosatti
#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
268 c0532a76 Marcelo Tosatti
#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
269 c0532a76 Marcelo Tosatti
#define MCI_STATUS_PCC        (1ULL<<57)  /* processor context corrupt */
270 c0532a76 Marcelo Tosatti
#define MCI_STATUS_S        (1ULL<<56)  /* Signaled machine check */
271 c0532a76 Marcelo Tosatti
#define MCI_STATUS_AR        (1ULL<<55)  /* Action required */
272 c0532a76 Marcelo Tosatti
273 c0532a76 Marcelo Tosatti
/* MISC register defines */
274 c0532a76 Marcelo Tosatti
#define MCM_ADDR_SEGOFF        0        /* segment offset */
275 c0532a76 Marcelo Tosatti
#define MCM_ADDR_LINEAR        1        /* linear address */
276 c0532a76 Marcelo Tosatti
#define MCM_ADDR_PHYS        2        /* physical address */
277 c0532a76 Marcelo Tosatti
#define MCM_ADDR_MEM        3        /* memory address */
278 c0532a76 Marcelo Tosatti
#define MCM_ADDR_GENERIC 7        /* generic */
279 79c4f6b0 Huang Ying
280 0650f1ab aliguori
#define MSR_IA32_TSC                    0x10
281 2c0262af bellard
#define MSR_IA32_APICBASE               0x1b
282 2c0262af bellard
#define MSR_IA32_APICBASE_BSP           (1<<8)
283 2c0262af bellard
#define MSR_IA32_APICBASE_ENABLE        (1<<11)
284 2c0262af bellard
#define MSR_IA32_APICBASE_BASE          (0xfffff<<12)
285 2c0262af bellard
286 dd5e3b17 aliguori
#define MSR_MTRRcap                        0xfe
287 dd5e3b17 aliguori
#define MSR_MTRRcap_VCNT                8
288 dd5e3b17 aliguori
#define MSR_MTRRcap_FIXRANGE_SUPPORT        (1 << 8)
289 dd5e3b17 aliguori
#define MSR_MTRRcap_WC_SUPPORTED        (1 << 10)
290 dd5e3b17 aliguori
291 2c0262af bellard
#define MSR_IA32_SYSENTER_CS            0x174
292 2c0262af bellard
#define MSR_IA32_SYSENTER_ESP           0x175
293 2c0262af bellard
#define MSR_IA32_SYSENTER_EIP           0x176
294 2c0262af bellard
295 8f091a59 bellard
#define MSR_MCG_CAP                     0x179
296 8f091a59 bellard
#define MSR_MCG_STATUS                  0x17a
297 8f091a59 bellard
#define MSR_MCG_CTL                     0x17b
298 8f091a59 bellard
299 e737b32a balrog
#define MSR_IA32_PERF_STATUS            0x198
300 e737b32a balrog
301 165d9b82 aliguori
#define MSR_MTRRphysBase(reg)                (0x200 + 2 * (reg))
302 165d9b82 aliguori
#define MSR_MTRRphysMask(reg)                (0x200 + 2 * (reg) + 1)
303 165d9b82 aliguori
304 165d9b82 aliguori
#define MSR_MTRRfix64K_00000                0x250
305 165d9b82 aliguori
#define MSR_MTRRfix16K_80000                0x258
306 165d9b82 aliguori
#define MSR_MTRRfix16K_A0000                0x259
307 165d9b82 aliguori
#define MSR_MTRRfix4K_C0000                0x268
308 165d9b82 aliguori
#define MSR_MTRRfix4K_C8000                0x269
309 165d9b82 aliguori
#define MSR_MTRRfix4K_D0000                0x26a
310 165d9b82 aliguori
#define MSR_MTRRfix4K_D8000                0x26b
311 165d9b82 aliguori
#define MSR_MTRRfix4K_E0000                0x26c
312 165d9b82 aliguori
#define MSR_MTRRfix4K_E8000                0x26d
313 165d9b82 aliguori
#define MSR_MTRRfix4K_F0000                0x26e
314 165d9b82 aliguori
#define MSR_MTRRfix4K_F8000                0x26f
315 165d9b82 aliguori
316 8f091a59 bellard
#define MSR_PAT                         0x277
317 8f091a59 bellard
318 165d9b82 aliguori
#define MSR_MTRRdefType                        0x2ff
319 165d9b82 aliguori
320 79c4f6b0 Huang Ying
#define MSR_MC0_CTL                        0x400
321 79c4f6b0 Huang Ying
#define MSR_MC0_STATUS                        0x401
322 79c4f6b0 Huang Ying
#define MSR_MC0_ADDR                        0x402
323 79c4f6b0 Huang Ying
#define MSR_MC0_MISC                        0x403
324 79c4f6b0 Huang Ying
325 14ce26e7 bellard
#define MSR_EFER                        0xc0000080
326 14ce26e7 bellard
327 14ce26e7 bellard
#define MSR_EFER_SCE   (1 << 0)
328 14ce26e7 bellard
#define MSR_EFER_LME   (1 << 8)
329 14ce26e7 bellard
#define MSR_EFER_LMA   (1 << 10)
330 14ce26e7 bellard
#define MSR_EFER_NXE   (1 << 11)
331 872929aa bellard
#define MSR_EFER_SVME  (1 << 12)
332 14ce26e7 bellard
#define MSR_EFER_FFXSR (1 << 14)
333 14ce26e7 bellard
334 14ce26e7 bellard
#define MSR_STAR                        0xc0000081
335 14ce26e7 bellard
#define MSR_LSTAR                       0xc0000082
336 14ce26e7 bellard
#define MSR_CSTAR                       0xc0000083
337 14ce26e7 bellard
#define MSR_FMASK                       0xc0000084
338 14ce26e7 bellard
#define MSR_FSBASE                      0xc0000100
339 14ce26e7 bellard
#define MSR_GSBASE                      0xc0000101
340 14ce26e7 bellard
#define MSR_KERNELGSBASE                0xc0000102
341 1b050077 Andre Przywara
#define MSR_TSC_AUX                     0xc0000103
342 14ce26e7 bellard
343 0573fbfc ths
#define MSR_VM_HSAVE_PA                 0xc0010117
344 0573fbfc ths
345 14ce26e7 bellard
/* cpuid_features bits */
346 14ce26e7 bellard
#define CPUID_FP87 (1 << 0)
347 14ce26e7 bellard
#define CPUID_VME  (1 << 1)
348 14ce26e7 bellard
#define CPUID_DE   (1 << 2)
349 14ce26e7 bellard
#define CPUID_PSE  (1 << 3)
350 14ce26e7 bellard
#define CPUID_TSC  (1 << 4)
351 14ce26e7 bellard
#define CPUID_MSR  (1 << 5)
352 14ce26e7 bellard
#define CPUID_PAE  (1 << 6)
353 14ce26e7 bellard
#define CPUID_MCE  (1 << 7)
354 14ce26e7 bellard
#define CPUID_CX8  (1 << 8)
355 14ce26e7 bellard
#define CPUID_APIC (1 << 9)
356 14ce26e7 bellard
#define CPUID_SEP  (1 << 11) /* sysenter/sysexit */
357 14ce26e7 bellard
#define CPUID_MTRR (1 << 12)
358 14ce26e7 bellard
#define CPUID_PGE  (1 << 13)
359 14ce26e7 bellard
#define CPUID_MCA  (1 << 14)
360 14ce26e7 bellard
#define CPUID_CMOV (1 << 15)
361 8f091a59 bellard
#define CPUID_PAT  (1 << 16)
362 8988ae89 bellard
#define CPUID_PSE36   (1 << 17)
363 a049de61 bellard
#define CPUID_PN   (1 << 18)
364 8f091a59 bellard
#define CPUID_CLFLUSH (1 << 19)
365 a049de61 bellard
#define CPUID_DTS (1 << 21)
366 a049de61 bellard
#define CPUID_ACPI (1 << 22)
367 14ce26e7 bellard
#define CPUID_MMX  (1 << 23)
368 14ce26e7 bellard
#define CPUID_FXSR (1 << 24)
369 14ce26e7 bellard
#define CPUID_SSE  (1 << 25)
370 14ce26e7 bellard
#define CPUID_SSE2 (1 << 26)
371 a049de61 bellard
#define CPUID_SS (1 << 27)
372 a049de61 bellard
#define CPUID_HT (1 << 28)
373 a049de61 bellard
#define CPUID_TM (1 << 29)
374 a049de61 bellard
#define CPUID_IA64 (1 << 30)
375 a049de61 bellard
#define CPUID_PBE (1 << 31)
376 14ce26e7 bellard
377 465e9838 bellard
#define CPUID_EXT_SSE3     (1 << 0)
378 558fa836 pbrook
#define CPUID_EXT_DTES64   (1 << 2)
379 9df217a3 bellard
#define CPUID_EXT_MONITOR  (1 << 3)
380 a049de61 bellard
#define CPUID_EXT_DSCPL    (1 << 4)
381 a049de61 bellard
#define CPUID_EXT_VMX      (1 << 5)
382 a049de61 bellard
#define CPUID_EXT_SMX      (1 << 6)
383 a049de61 bellard
#define CPUID_EXT_EST      (1 << 7)
384 a049de61 bellard
#define CPUID_EXT_TM2      (1 << 8)
385 a049de61 bellard
#define CPUID_EXT_SSSE3    (1 << 9)
386 a049de61 bellard
#define CPUID_EXT_CID      (1 << 10)
387 9df217a3 bellard
#define CPUID_EXT_CX16     (1 << 13)
388 a049de61 bellard
#define CPUID_EXT_XTPR     (1 << 14)
389 558fa836 pbrook
#define CPUID_EXT_PDCM     (1 << 15)
390 558fa836 pbrook
#define CPUID_EXT_DCA      (1 << 18)
391 558fa836 pbrook
#define CPUID_EXT_SSE41    (1 << 19)
392 558fa836 pbrook
#define CPUID_EXT_SSE42    (1 << 20)
393 558fa836 pbrook
#define CPUID_EXT_X2APIC   (1 << 21)
394 558fa836 pbrook
#define CPUID_EXT_MOVBE    (1 << 22)
395 558fa836 pbrook
#define CPUID_EXT_POPCNT   (1 << 23)
396 558fa836 pbrook
#define CPUID_EXT_XSAVE    (1 << 26)
397 558fa836 pbrook
#define CPUID_EXT_OSXSAVE  (1 << 27)
398 6c0d7ee8 Andre Przywara
#define CPUID_EXT_HYPERVISOR  (1 << 31)
399 9df217a3 bellard
400 9df217a3 bellard
#define CPUID_EXT2_SYSCALL (1 << 11)
401 a049de61 bellard
#define CPUID_EXT2_MP      (1 << 19)
402 9df217a3 bellard
#define CPUID_EXT2_NX      (1 << 20)
403 a049de61 bellard
#define CPUID_EXT2_MMXEXT  (1 << 22)
404 8d9bfc2b bellard
#define CPUID_EXT2_FFXSR   (1 << 25)
405 a049de61 bellard
#define CPUID_EXT2_PDPE1GB (1 << 26)
406 a049de61 bellard
#define CPUID_EXT2_RDTSCP  (1 << 27)
407 9df217a3 bellard
#define CPUID_EXT2_LM      (1 << 29)
408 a049de61 bellard
#define CPUID_EXT2_3DNOWEXT (1 << 30)
409 a049de61 bellard
#define CPUID_EXT2_3DNOW   (1 << 31)
410 9df217a3 bellard
411 a049de61 bellard
#define CPUID_EXT3_LAHF_LM (1 << 0)
412 a049de61 bellard
#define CPUID_EXT3_CMP_LEG (1 << 1)
413 0573fbfc ths
#define CPUID_EXT3_SVM     (1 << 2)
414 a049de61 bellard
#define CPUID_EXT3_EXTAPIC (1 << 3)
415 a049de61 bellard
#define CPUID_EXT3_CR8LEG  (1 << 4)
416 a049de61 bellard
#define CPUID_EXT3_ABM     (1 << 5)
417 a049de61 bellard
#define CPUID_EXT3_SSE4A   (1 << 6)
418 a049de61 bellard
#define CPUID_EXT3_MISALIGNSSE (1 << 7)
419 a049de61 bellard
#define CPUID_EXT3_3DNOWPREFETCH (1 << 8)
420 a049de61 bellard
#define CPUID_EXT3_OSVW    (1 << 9)
421 a049de61 bellard
#define CPUID_EXT3_IBS     (1 << 10)
422 872929aa bellard
#define CPUID_EXT3_SKINIT  (1 << 12)
423 0573fbfc ths
424 296acb64 Joerg Roedel
#define CPUID_SVM_NPT          (1 << 0)
425 296acb64 Joerg Roedel
#define CPUID_SVM_LBRV         (1 << 1)
426 296acb64 Joerg Roedel
#define CPUID_SVM_SVMLOCK      (1 << 2)
427 296acb64 Joerg Roedel
#define CPUID_SVM_NRIPSAVE     (1 << 3)
428 296acb64 Joerg Roedel
#define CPUID_SVM_TSCSCALE     (1 << 4)
429 296acb64 Joerg Roedel
#define CPUID_SVM_VMCBCLEAN    (1 << 5)
430 296acb64 Joerg Roedel
#define CPUID_SVM_FLUSHASID    (1 << 6)
431 296acb64 Joerg Roedel
#define CPUID_SVM_DECODEASSIST (1 << 7)
432 296acb64 Joerg Roedel
#define CPUID_SVM_PAUSEFILTER  (1 << 10)
433 296acb64 Joerg Roedel
#define CPUID_SVM_PFTHRESHOLD  (1 << 12)
434 296acb64 Joerg Roedel
435 c5096daf balrog
#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
436 c5096daf balrog
#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
437 c5096daf balrog
#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
438 c5096daf balrog
439 c5096daf balrog
#define CPUID_VENDOR_AMD_1   0x68747541 /* "Auth" */
440 c5096daf balrog
#define CPUID_VENDOR_AMD_2   0x69746e65 /* "enti" */ 
441 c5096daf balrog
#define CPUID_VENDOR_AMD_3   0x444d4163 /* "cAMD" */
442 c5096daf balrog
443 e737b32a balrog
#define CPUID_MWAIT_IBE     (1 << 1) /* Interrupts can exit capability */
444 a876e289 balrog
#define CPUID_MWAIT_EMX     (1 << 0) /* enumeration supported */
445 e737b32a balrog
446 2c0262af bellard
#define EXCP00_DIVZ        0
447 01df040b aliguori
#define EXCP01_DB        1
448 2c0262af bellard
#define EXCP02_NMI        2
449 2c0262af bellard
#define EXCP03_INT3        3
450 2c0262af bellard
#define EXCP04_INTO        4
451 2c0262af bellard
#define EXCP05_BOUND        5
452 2c0262af bellard
#define EXCP06_ILLOP        6
453 2c0262af bellard
#define EXCP07_PREX        7
454 2c0262af bellard
#define EXCP08_DBLE        8
455 2c0262af bellard
#define EXCP09_XERR        9
456 2c0262af bellard
#define EXCP0A_TSS        10
457 2c0262af bellard
#define EXCP0B_NOSEG        11
458 2c0262af bellard
#define EXCP0C_STACK        12
459 2c0262af bellard
#define EXCP0D_GPF        13
460 2c0262af bellard
#define EXCP0E_PAGE        14
461 2c0262af bellard
#define EXCP10_COPR        16
462 2c0262af bellard
#define EXCP11_ALGN        17
463 2c0262af bellard
#define EXCP12_MCHK        18
464 2c0262af bellard
465 d2fd1af7 bellard
#define EXCP_SYSCALL    0x100 /* only happens in user only emulation
466 d2fd1af7 bellard
                                 for syscall instruction */
467 d2fd1af7 bellard
468 2c0262af bellard
enum {
469 2c0262af bellard
    CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
470 1235fc06 ths
    CC_OP_EFLAGS,  /* all cc are explicitly computed, CC_SRC = flags */
471 d36cd60e bellard
472 d36cd60e bellard
    CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
473 d36cd60e bellard
    CC_OP_MULW,
474 d36cd60e bellard
    CC_OP_MULL,
475 14ce26e7 bellard
    CC_OP_MULQ,
476 2c0262af bellard
477 2c0262af bellard
    CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
478 2c0262af bellard
    CC_OP_ADDW,
479 2c0262af bellard
    CC_OP_ADDL,
480 14ce26e7 bellard
    CC_OP_ADDQ,
481 2c0262af bellard
482 2c0262af bellard
    CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
483 2c0262af bellard
    CC_OP_ADCW,
484 2c0262af bellard
    CC_OP_ADCL,
485 14ce26e7 bellard
    CC_OP_ADCQ,
486 2c0262af bellard
487 2c0262af bellard
    CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
488 2c0262af bellard
    CC_OP_SUBW,
489 2c0262af bellard
    CC_OP_SUBL,
490 14ce26e7 bellard
    CC_OP_SUBQ,
491 2c0262af bellard
492 2c0262af bellard
    CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
493 2c0262af bellard
    CC_OP_SBBW,
494 2c0262af bellard
    CC_OP_SBBL,
495 14ce26e7 bellard
    CC_OP_SBBQ,
496 2c0262af bellard
497 2c0262af bellard
    CC_OP_LOGICB, /* modify all flags, CC_DST = res */
498 2c0262af bellard
    CC_OP_LOGICW,
499 2c0262af bellard
    CC_OP_LOGICL,
500 14ce26e7 bellard
    CC_OP_LOGICQ,
501 2c0262af bellard
502 2c0262af bellard
    CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
503 2c0262af bellard
    CC_OP_INCW,
504 2c0262af bellard
    CC_OP_INCL,
505 14ce26e7 bellard
    CC_OP_INCQ,
506 2c0262af bellard
507 2c0262af bellard
    CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C  */
508 2c0262af bellard
    CC_OP_DECW,
509 2c0262af bellard
    CC_OP_DECL,
510 14ce26e7 bellard
    CC_OP_DECQ,
511 2c0262af bellard
512 6b652794 bellard
    CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
513 2c0262af bellard
    CC_OP_SHLW,
514 2c0262af bellard
    CC_OP_SHLL,
515 14ce26e7 bellard
    CC_OP_SHLQ,
516 2c0262af bellard
517 2c0262af bellard
    CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
518 2c0262af bellard
    CC_OP_SARW,
519 2c0262af bellard
    CC_OP_SARL,
520 14ce26e7 bellard
    CC_OP_SARQ,
521 2c0262af bellard
522 2c0262af bellard
    CC_OP_NB,
523 2c0262af bellard
};
524 2c0262af bellard
525 7a0e1f41 bellard
#ifdef FLOATX80
526 2c0262af bellard
#define USE_X86LDOUBLE
527 2c0262af bellard
#endif
528 2c0262af bellard
529 2c0262af bellard
#ifdef USE_X86LDOUBLE
530 7a0e1f41 bellard
typedef floatx80 CPU86_LDouble;
531 2c0262af bellard
#else
532 7a0e1f41 bellard
typedef float64 CPU86_LDouble;
533 2c0262af bellard
#endif
534 2c0262af bellard
535 2c0262af bellard
typedef struct SegmentCache {
536 2c0262af bellard
    uint32_t selector;
537 14ce26e7 bellard
    target_ulong base;
538 2c0262af bellard
    uint32_t limit;
539 2c0262af bellard
    uint32_t flags;
540 2c0262af bellard
} SegmentCache;
541 2c0262af bellard
542 826461bb bellard
typedef union {
543 664e0f19 bellard
    uint8_t _b[16];
544 664e0f19 bellard
    uint16_t _w[8];
545 664e0f19 bellard
    uint32_t _l[4];
546 664e0f19 bellard
    uint64_t _q[2];
547 7a0e1f41 bellard
    float32 _s[4];
548 7a0e1f41 bellard
    float64 _d[2];
549 14ce26e7 bellard
} XMMReg;
550 14ce26e7 bellard
551 826461bb bellard
typedef union {
552 826461bb bellard
    uint8_t _b[8];
553 a35f3ec7 aurel32
    uint16_t _w[4];
554 a35f3ec7 aurel32
    uint32_t _l[2];
555 a35f3ec7 aurel32
    float32 _s[2];
556 826461bb bellard
    uint64_t q;
557 826461bb bellard
} MMXReg;
558 826461bb bellard
559 e2542fe2 Juan Quintela
#ifdef HOST_WORDS_BIGENDIAN
560 826461bb bellard
#define XMM_B(n) _b[15 - (n)]
561 826461bb bellard
#define XMM_W(n) _w[7 - (n)]
562 826461bb bellard
#define XMM_L(n) _l[3 - (n)]
563 664e0f19 bellard
#define XMM_S(n) _s[3 - (n)]
564 826461bb bellard
#define XMM_Q(n) _q[1 - (n)]
565 664e0f19 bellard
#define XMM_D(n) _d[1 - (n)]
566 826461bb bellard
567 826461bb bellard
#define MMX_B(n) _b[7 - (n)]
568 826461bb bellard
#define MMX_W(n) _w[3 - (n)]
569 826461bb bellard
#define MMX_L(n) _l[1 - (n)]
570 a35f3ec7 aurel32
#define MMX_S(n) _s[1 - (n)]
571 826461bb bellard
#else
572 826461bb bellard
#define XMM_B(n) _b[n]
573 826461bb bellard
#define XMM_W(n) _w[n]
574 826461bb bellard
#define XMM_L(n) _l[n]
575 664e0f19 bellard
#define XMM_S(n) _s[n]
576 826461bb bellard
#define XMM_Q(n) _q[n]
577 664e0f19 bellard
#define XMM_D(n) _d[n]
578 826461bb bellard
579 826461bb bellard
#define MMX_B(n) _b[n]
580 826461bb bellard
#define MMX_W(n) _w[n]
581 826461bb bellard
#define MMX_L(n) _l[n]
582 a35f3ec7 aurel32
#define MMX_S(n) _s[n]
583 826461bb bellard
#endif
584 664e0f19 bellard
#define MMX_Q(n) q
585 826461bb bellard
586 acc68836 Juan Quintela
typedef union {
587 acc68836 Juan Quintela
#ifdef USE_X86LDOUBLE
588 acc68836 Juan Quintela
    CPU86_LDouble d __attribute__((aligned(16)));
589 acc68836 Juan Quintela
#else
590 acc68836 Juan Quintela
    CPU86_LDouble d;
591 acc68836 Juan Quintela
#endif
592 acc68836 Juan Quintela
    MMXReg mmx;
593 acc68836 Juan Quintela
} FPReg;
594 acc68836 Juan Quintela
595 c1a54d57 Juan Quintela
typedef struct {
596 c1a54d57 Juan Quintela
    uint64_t base;
597 c1a54d57 Juan Quintela
    uint64_t mask;
598 c1a54d57 Juan Quintela
} MTRRVar;
599 c1a54d57 Juan Quintela
600 5f30fa18 Jan Kiszka
#define CPU_NB_REGS64 16
601 5f30fa18 Jan Kiszka
#define CPU_NB_REGS32 8
602 5f30fa18 Jan Kiszka
603 14ce26e7 bellard
#ifdef TARGET_X86_64
604 5f30fa18 Jan Kiszka
#define CPU_NB_REGS CPU_NB_REGS64
605 14ce26e7 bellard
#else
606 5f30fa18 Jan Kiszka
#define CPU_NB_REGS CPU_NB_REGS32
607 14ce26e7 bellard
#endif
608 14ce26e7 bellard
609 6ebbf390 j_mayer
#define NB_MMU_MODES 2
610 6ebbf390 j_mayer
611 2c0262af bellard
typedef struct CPUX86State {
612 2c0262af bellard
    /* standard registers */
613 14ce26e7 bellard
    target_ulong regs[CPU_NB_REGS];
614 14ce26e7 bellard
    target_ulong eip;
615 14ce26e7 bellard
    target_ulong eflags; /* eflags register. During CPU emulation, CC
616 2c0262af bellard
                        flags and DF are set to zero because they are
617 2c0262af bellard
                        stored elsewhere */
618 2c0262af bellard
619 2c0262af bellard
    /* emulator internal eflags handling */
620 14ce26e7 bellard
    target_ulong cc_src;
621 14ce26e7 bellard
    target_ulong cc_dst;
622 2c0262af bellard
    uint32_t cc_op;
623 2c0262af bellard
    int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
624 db620f46 bellard
    uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
625 db620f46 bellard
                        are known at translation time. */
626 db620f46 bellard
    uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
627 2c0262af bellard
628 9df217a3 bellard
    /* segments */
629 9df217a3 bellard
    SegmentCache segs[6]; /* selector values */
630 9df217a3 bellard
    SegmentCache ldt;
631 9df217a3 bellard
    SegmentCache tr;
632 9df217a3 bellard
    SegmentCache gdt; /* only base and limit are used */
633 9df217a3 bellard
    SegmentCache idt; /* only base and limit are used */
634 9df217a3 bellard
635 db620f46 bellard
    target_ulong cr[5]; /* NOTE: cr1 is unused */
636 5ee0ffaa Juan Quintela
    int32_t a20_mask;
637 9df217a3 bellard
638 2c0262af bellard
    /* FPU state */
639 2c0262af bellard
    unsigned int fpstt; /* top of stack index */
640 67b8f419 Juan Quintela
    uint16_t fpus;
641 eb831623 Juan Quintela
    uint16_t fpuc;
642 2c0262af bellard
    uint8_t fptags[8];   /* 0 = valid, 1 = empty */
643 acc68836 Juan Quintela
    FPReg fpregs[8];
644 2c0262af bellard
645 2c0262af bellard
    /* emulator internal variables */
646 7a0e1f41 bellard
    float_status fp_status;
647 2c0262af bellard
    CPU86_LDouble ft0;
648 3b46e624 ths
649 a35f3ec7 aurel32
    float_status mmx_status; /* for 3DNow! float ops */
650 7a0e1f41 bellard
    float_status sse_status;
651 664e0f19 bellard
    uint32_t mxcsr;
652 14ce26e7 bellard
    XMMReg xmm_regs[CPU_NB_REGS];
653 14ce26e7 bellard
    XMMReg xmm_t0;
654 664e0f19 bellard
    MMXReg mmx_t0;
655 1e4840bf bellard
    target_ulong cc_tmp; /* temporary for rcr/rcl */
656 14ce26e7 bellard
657 2c0262af bellard
    /* sysenter registers */
658 2c0262af bellard
    uint32_t sysenter_cs;
659 2436b61a balrog
    target_ulong sysenter_esp;
660 2436b61a balrog
    target_ulong sysenter_eip;
661 8d9bfc2b bellard
    uint64_t efer;
662 8d9bfc2b bellard
    uint64_t star;
663 0573fbfc ths
664 5cc1d1e6 bellard
    uint64_t vm_hsave;
665 5cc1d1e6 bellard
    uint64_t vm_vmcb;
666 33c263df bellard
    uint64_t tsc_offset;
667 0573fbfc ths
    uint64_t intercept;
668 0573fbfc ths
    uint16_t intercept_cr_read;
669 0573fbfc ths
    uint16_t intercept_cr_write;
670 0573fbfc ths
    uint16_t intercept_dr_read;
671 0573fbfc ths
    uint16_t intercept_dr_write;
672 0573fbfc ths
    uint32_t intercept_exceptions;
673 db620f46 bellard
    uint8_t v_tpr;
674 0573fbfc ths
675 14ce26e7 bellard
#ifdef TARGET_X86_64
676 14ce26e7 bellard
    target_ulong lstar;
677 14ce26e7 bellard
    target_ulong cstar;
678 14ce26e7 bellard
    target_ulong fmask;
679 14ce26e7 bellard
    target_ulong kernelgsbase;
680 14ce26e7 bellard
#endif
681 1a03675d Glauber Costa
    uint64_t system_time_msr;
682 1a03675d Glauber Costa
    uint64_t wall_clock_msr;
683 58fe2f10 bellard
684 7ba1e619 aliguori
    uint64_t tsc;
685 7ba1e619 aliguori
686 8f091a59 bellard
    uint64_t pat;
687 8f091a59 bellard
688 2c0262af bellard
    /* exception/interrupt handling */
689 2c0262af bellard
    int error_code;
690 2c0262af bellard
    int exception_is_int;
691 826461bb bellard
    target_ulong exception_next_eip;
692 14ce26e7 bellard
    target_ulong dr[8]; /* debug registers */
693 01df040b aliguori
    union {
694 01df040b aliguori
        CPUBreakpoint *cpu_breakpoint[4];
695 01df040b aliguori
        CPUWatchpoint *cpu_watchpoint[4];
696 01df040b aliguori
    }; /* break/watchpoints for dr[0..3] */
697 3b21e03e bellard
    uint32_t smbase;
698 678dde13 ths
    int old_exception;  /* exception in flight */
699 2c0262af bellard
700 a316d335 bellard
    CPU_COMMON
701 2c0262af bellard
702 14ce26e7 bellard
    /* processor features (e.g. for CPUID insn) */
703 8d9bfc2b bellard
    uint32_t cpuid_level;
704 14ce26e7 bellard
    uint32_t cpuid_vendor1;
705 14ce26e7 bellard
    uint32_t cpuid_vendor2;
706 14ce26e7 bellard
    uint32_t cpuid_vendor3;
707 14ce26e7 bellard
    uint32_t cpuid_version;
708 14ce26e7 bellard
    uint32_t cpuid_features;
709 9df217a3 bellard
    uint32_t cpuid_ext_features;
710 8d9bfc2b bellard
    uint32_t cpuid_xlevel;
711 8d9bfc2b bellard
    uint32_t cpuid_model[12];
712 8d9bfc2b bellard
    uint32_t cpuid_ext2_features;
713 0573fbfc ths
    uint32_t cpuid_ext3_features;
714 eae7629b ths
    uint32_t cpuid_apic_id;
715 ef768138 Andre Przywara
    int cpuid_vendor_override;
716 3b46e624 ths
717 165d9b82 aliguori
    /* MTRRs */
718 165d9b82 aliguori
    uint64_t mtrr_fixed[11];
719 165d9b82 aliguori
    uint64_t mtrr_deftype;
720 c1a54d57 Juan Quintela
    MTRRVar mtrr_var[8];
721 165d9b82 aliguori
722 7ba1e619 aliguori
    /* For KVM */
723 f8d926e9 Jan Kiszka
    uint32_t mp_state;
724 31827373 Jan Kiszka
    int32_t exception_injected;
725 0e607a80 Jan Kiszka
    int32_t interrupt_injected;
726 a0fb002c Jan Kiszka
    uint8_t soft_interrupt;
727 a0fb002c Jan Kiszka
    uint8_t nmi_injected;
728 a0fb002c Jan Kiszka
    uint8_t nmi_pending;
729 a0fb002c Jan Kiszka
    uint8_t has_error_code;
730 a0fb002c Jan Kiszka
    uint32_t sipi_vector;
731 bb0300dc Gleb Natapov
    uint32_t cpuid_kvm_features;
732 296acb64 Joerg Roedel
    uint32_t cpuid_svm_features;
733 bb0300dc Gleb Natapov
    
734 14ce26e7 bellard
    /* in order to simplify APIC support, we leave this pointer to the
735 14ce26e7 bellard
       user */
736 92a16d7a Blue Swirl
    struct DeviceState *apic_state;
737 79c4f6b0 Huang Ying
738 79c4f6b0 Huang Ying
    uint64 mcg_cap;
739 79c4f6b0 Huang Ying
    uint64 mcg_status;
740 79c4f6b0 Huang Ying
    uint64 mcg_ctl;
741 ac74d0f1 Juan Quintela
    uint64 mce_banks[MCE_BANKS_DEF*4];
742 1b050077 Andre Przywara
743 1b050077 Andre Przywara
    uint64_t tsc_aux;
744 5a2d0e57 Aurelien Jarno
745 5a2d0e57 Aurelien Jarno
    /* vmstate */
746 5a2d0e57 Aurelien Jarno
    uint16_t fpus_vmstate;
747 5a2d0e57 Aurelien Jarno
    uint16_t fptag_vmstate;
748 5a2d0e57 Aurelien Jarno
    uint16_t fpregs_format_vmstate;
749 f1665b21 Sheng Yang
750 f1665b21 Sheng Yang
    uint64_t xstate_bv;
751 f1665b21 Sheng Yang
    XMMReg ymmh_regs[CPU_NB_REGS];
752 f1665b21 Sheng Yang
753 f1665b21 Sheng Yang
    uint64_t xcr0;
754 2c0262af bellard
} CPUX86State;
755 2c0262af bellard
756 aaed909a bellard
CPUX86State *cpu_x86_init(const char *cpu_model);
757 2c0262af bellard
int cpu_x86_exec(CPUX86State *s);
758 2c0262af bellard
void cpu_x86_close(CPUX86State *s);
759 b5ec5ce0 john cooper
void x86_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
760 b5ec5ce0 john cooper
                   const char *optarg);
761 b5ec5ce0 john cooper
void x86_cpudef_setup(void);
762 b5ec5ce0 john cooper
763 d720b93d bellard
int cpu_get_pic_interrupt(CPUX86State *s);
764 2ee73ac3 bellard
/* MSDOS compatibility mode FPU exception support */
765 2ee73ac3 bellard
void cpu_set_ferr(CPUX86State *s);
766 2c0262af bellard
767 2c0262af bellard
/* this function must always be used to load data in the segment
768 2c0262af bellard
   cache: it synchronizes the hflags with the segment cache values */
769 5fafdf24 ths
static inline void cpu_x86_load_seg_cache(CPUX86State *env,
770 2c0262af bellard
                                          int seg_reg, unsigned int selector,
771 8988ae89 bellard
                                          target_ulong base,
772 5fafdf24 ths
                                          unsigned int limit,
773 2c0262af bellard
                                          unsigned int flags)
774 2c0262af bellard
{
775 2c0262af bellard
    SegmentCache *sc;
776 2c0262af bellard
    unsigned int new_hflags;
777 3b46e624 ths
778 2c0262af bellard
    sc = &env->segs[seg_reg];
779 2c0262af bellard
    sc->selector = selector;
780 2c0262af bellard
    sc->base = base;
781 2c0262af bellard
    sc->limit = limit;
782 2c0262af bellard
    sc->flags = flags;
783 2c0262af bellard
784 2c0262af bellard
    /* update the hidden flags */
785 14ce26e7 bellard
    {
786 14ce26e7 bellard
        if (seg_reg == R_CS) {
787 14ce26e7 bellard
#ifdef TARGET_X86_64
788 14ce26e7 bellard
            if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
789 14ce26e7 bellard
                /* long mode */
790 14ce26e7 bellard
                env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
791 14ce26e7 bellard
                env->hflags &= ~(HF_ADDSEG_MASK);
792 5fafdf24 ths
            } else
793 14ce26e7 bellard
#endif
794 14ce26e7 bellard
            {
795 14ce26e7 bellard
                /* legacy / compatibility case */
796 14ce26e7 bellard
                new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
797 14ce26e7 bellard
                    >> (DESC_B_SHIFT - HF_CS32_SHIFT);
798 14ce26e7 bellard
                env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
799 14ce26e7 bellard
                    new_hflags;
800 14ce26e7 bellard
            }
801 14ce26e7 bellard
        }
802 14ce26e7 bellard
        new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
803 14ce26e7 bellard
            >> (DESC_B_SHIFT - HF_SS32_SHIFT);
804 14ce26e7 bellard
        if (env->hflags & HF_CS64_MASK) {
805 14ce26e7 bellard
            /* zero base assumed for DS, ES and SS in long mode */
806 5fafdf24 ths
        } else if (!(env->cr[0] & CR0_PE_MASK) ||
807 735a8fd3 bellard
                   (env->eflags & VM_MASK) ||
808 735a8fd3 bellard
                   !(env->hflags & HF_CS32_MASK)) {
809 14ce26e7 bellard
            /* XXX: try to avoid this test. The problem comes from the
810 14ce26e7 bellard
               fact that is real mode or vm86 mode we only modify the
811 14ce26e7 bellard
               'base' and 'selector' fields of the segment cache to go
812 14ce26e7 bellard
               faster. A solution may be to force addseg to one in
813 14ce26e7 bellard
               translate-i386.c. */
814 14ce26e7 bellard
            new_hflags |= HF_ADDSEG_MASK;
815 14ce26e7 bellard
        } else {
816 5fafdf24 ths
            new_hflags |= ((env->segs[R_DS].base |
817 735a8fd3 bellard
                            env->segs[R_ES].base |
818 5fafdf24 ths
                            env->segs[R_SS].base) != 0) <<
819 14ce26e7 bellard
                HF_ADDSEG_SHIFT;
820 14ce26e7 bellard
        }
821 5fafdf24 ths
        env->hflags = (env->hflags &
822 14ce26e7 bellard
                       ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
823 2c0262af bellard
    }
824 2c0262af bellard
}
825 2c0262af bellard
826 0e26b7b8 Blue Swirl
static inline void cpu_x86_load_seg_cache_sipi(CPUX86State *env,
827 0e26b7b8 Blue Swirl
                                               int sipi_vector)
828 0e26b7b8 Blue Swirl
{
829 0e26b7b8 Blue Swirl
    env->eip = 0;
830 0e26b7b8 Blue Swirl
    cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
831 0e26b7b8 Blue Swirl
                           sipi_vector << 12,
832 0e26b7b8 Blue Swirl
                           env->segs[R_CS].limit,
833 0e26b7b8 Blue Swirl
                           env->segs[R_CS].flags);
834 0e26b7b8 Blue Swirl
    env->halted = 0;
835 0e26b7b8 Blue Swirl
}
836 0e26b7b8 Blue Swirl
837 84273177 Jan Kiszka
int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
838 84273177 Jan Kiszka
                            target_ulong *base, unsigned int *limit,
839 84273177 Jan Kiszka
                            unsigned int *flags);
840 84273177 Jan Kiszka
841 2c0262af bellard
/* wrapper, just in case memory mappings must be changed */
842 2c0262af bellard
static inline void cpu_x86_set_cpl(CPUX86State *s, int cpl)
843 2c0262af bellard
{
844 2c0262af bellard
#if HF_CPL_MASK == 3
845 2c0262af bellard
    s->hflags = (s->hflags & ~HF_CPL_MASK) | cpl;
846 2c0262af bellard
#else
847 2c0262af bellard
#error HF_CPL_MASK is hardcoded
848 2c0262af bellard
#endif
849 2c0262af bellard
}
850 2c0262af bellard
851 d9957a8b blueswir1
/* op_helper.c */
852 1f1af9fd bellard
/* used for debug or cpu save/restore */
853 1f1af9fd bellard
void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, CPU86_LDouble f);
854 1f1af9fd bellard
CPU86_LDouble cpu_set_fp80(uint64_t mant, uint16_t upper);
855 1f1af9fd bellard
856 d9957a8b blueswir1
/* cpu-exec.c */
857 2c0262af bellard
/* the following helpers are only usable in user mode simulation as
858 2c0262af bellard
   they can trigger unexpected exceptions */
859 2c0262af bellard
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
860 6f12a2a6 bellard
void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
861 6f12a2a6 bellard
void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
862 2c0262af bellard
863 2c0262af bellard
/* you can call this signal handler from your SIGBUS and SIGSEGV
864 2c0262af bellard
   signal handlers to inform the virtual CPU of exceptions. non zero
865 2c0262af bellard
   is returned if the signal was handled by the virtual CPU.  */
866 5fafdf24 ths
int cpu_x86_signal_handler(int host_signum, void *pinfo,
867 2c0262af bellard
                           void *puc);
868 d9957a8b blueswir1
869 c6dc6f63 Andre Przywara
/* cpuid.c */
870 c6dc6f63 Andre Przywara
void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
871 c6dc6f63 Andre Przywara
                   uint32_t *eax, uint32_t *ebx,
872 c6dc6f63 Andre Przywara
                   uint32_t *ecx, uint32_t *edx);
873 c6dc6f63 Andre Przywara
int cpu_x86_register (CPUX86State *env, const char *cpu_model);
874 0e26b7b8 Blue Swirl
void cpu_clear_apic_feature(CPUX86State *env);
875 c6dc6f63 Andre Przywara
876 d9957a8b blueswir1
/* helper.c */
877 d9957a8b blueswir1
int cpu_x86_handle_mmu_fault(CPUX86State *env, target_ulong addr,
878 d9957a8b blueswir1
                             int is_write, int mmu_idx, int is_softmmu);
879 0b5c1ce8 Nathan Froyd
#define cpu_handle_mmu_fault cpu_x86_handle_mmu_fault
880 461c0471 bellard
void cpu_x86_set_a20(CPUX86State *env, int a20_state);
881 2c0262af bellard
882 d9957a8b blueswir1
static inline int hw_breakpoint_enabled(unsigned long dr7, int index)
883 d9957a8b blueswir1
{
884 d9957a8b blueswir1
    return (dr7 >> (index * 2)) & 3;
885 d9957a8b blueswir1
}
886 28ab0e2e bellard
887 d9957a8b blueswir1
static inline int hw_breakpoint_type(unsigned long dr7, int index)
888 d9957a8b blueswir1
{
889 d46272c7 Jan Kiszka
    return (dr7 >> (DR7_TYPE_SHIFT + (index * 4))) & 3;
890 d9957a8b blueswir1
}
891 d9957a8b blueswir1
892 d9957a8b blueswir1
static inline int hw_breakpoint_len(unsigned long dr7, int index)
893 d9957a8b blueswir1
{
894 d46272c7 Jan Kiszka
    int len = ((dr7 >> (DR7_LEN_SHIFT + (index * 4))) & 3);
895 d9957a8b blueswir1
    return (len == 2) ? 8 : len + 1;
896 d9957a8b blueswir1
}
897 d9957a8b blueswir1
898 d9957a8b blueswir1
void hw_breakpoint_insert(CPUX86State *env, int index);
899 d9957a8b blueswir1
void hw_breakpoint_remove(CPUX86State *env, int index);
900 d9957a8b blueswir1
int check_hw_breakpoints(CPUX86State *env, int force_dr6_update);
901 d9957a8b blueswir1
902 d9957a8b blueswir1
/* will be suppressed */
903 d9957a8b blueswir1
void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
904 d9957a8b blueswir1
void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
905 d9957a8b blueswir1
void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
906 d9957a8b blueswir1
907 d9957a8b blueswir1
/* hw/pc.c */
908 d9957a8b blueswir1
void cpu_smm_update(CPUX86State *env);
909 d9957a8b blueswir1
uint64_t cpu_get_tsc(CPUX86State *env);
910 6fd805e1 aliguori
911 2c0262af bellard
/* used to debug */
912 2c0262af bellard
#define X86_DUMP_FPU  0x0001 /* dump FPU state too */
913 2c0262af bellard
#define X86_DUMP_CCOP 0x0002 /* dump qemu flag cache */
914 2c0262af bellard
915 2c0262af bellard
#define TARGET_PAGE_BITS 12
916 9467d44c ths
917 52705890 Richard Henderson
#ifdef TARGET_X86_64
918 52705890 Richard Henderson
#define TARGET_PHYS_ADDR_SPACE_BITS 52
919 52705890 Richard Henderson
/* ??? This is really 48 bits, sign-extended, but the only thing
920 52705890 Richard Henderson
   accessible to userland with bit 48 set is the VSYSCALL, and that
921 52705890 Richard Henderson
   is handled via other mechanisms.  */
922 52705890 Richard Henderson
#define TARGET_VIRT_ADDR_SPACE_BITS 47
923 52705890 Richard Henderson
#else
924 52705890 Richard Henderson
#define TARGET_PHYS_ADDR_SPACE_BITS 36
925 52705890 Richard Henderson
#define TARGET_VIRT_ADDR_SPACE_BITS 32
926 52705890 Richard Henderson
#endif
927 52705890 Richard Henderson
928 9467d44c ths
#define cpu_init cpu_x86_init
929 9467d44c ths
#define cpu_exec cpu_x86_exec
930 9467d44c ths
#define cpu_gen_code cpu_x86_gen_code
931 9467d44c ths
#define cpu_signal_handler cpu_x86_signal_handler
932 b5ec5ce0 john cooper
#define cpu_list_id x86_cpu_list
933 b5ec5ce0 john cooper
#define cpudef_setup        x86_cpudef_setup
934 9467d44c ths
935 f1665b21 Sheng Yang
#define CPU_SAVE_VERSION 12
936 b3c7724c pbrook
937 6ebbf390 j_mayer
/* MMU modes definitions */
938 6ebbf390 j_mayer
#define MMU_MODE0_SUFFIX _kernel
939 6ebbf390 j_mayer
#define MMU_MODE1_SUFFIX _user
940 6ebbf390 j_mayer
#define MMU_USER_IDX 1
941 6ebbf390 j_mayer
static inline int cpu_mmu_index (CPUState *env)
942 6ebbf390 j_mayer
{
943 6ebbf390 j_mayer
    return (env->hflags & HF_CPL_MASK) == 3 ? 1 : 0;
944 6ebbf390 j_mayer
}
945 6ebbf390 j_mayer
946 d9957a8b blueswir1
/* translate.c */
947 26a5f13b bellard
void optimize_flags_init(void);
948 26a5f13b bellard
949 b6abf97d bellard
typedef struct CCTable {
950 b6abf97d bellard
    int (*compute_all)(void); /* return all the flags */
951 b6abf97d bellard
    int (*compute_c)(void);  /* return the C flag */
952 b6abf97d bellard
} CCTable;
953 b6abf97d bellard
954 6e68e076 pbrook
#if defined(CONFIG_USER_ONLY)
955 6e68e076 pbrook
static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
956 6e68e076 pbrook
{
957 f8ed7070 pbrook
    if (newsp)
958 6e68e076 pbrook
        env->regs[R_ESP] = newsp;
959 6e68e076 pbrook
    env->regs[R_EAX] = 0;
960 6e68e076 pbrook
}
961 6e68e076 pbrook
#endif
962 6e68e076 pbrook
963 2c0262af bellard
#include "cpu-all.h"
964 0573fbfc ths
#include "svm.h"
965 0573fbfc ths
966 0e26b7b8 Blue Swirl
#if !defined(CONFIG_USER_ONLY)
967 0e26b7b8 Blue Swirl
#include "hw/apic.h"
968 0e26b7b8 Blue Swirl
#endif
969 0e26b7b8 Blue Swirl
970 6b917547 aliguori
static inline void cpu_get_tb_cpu_state(CPUState *env, target_ulong *pc,
971 6b917547 aliguori
                                        target_ulong *cs_base, int *flags)
972 6b917547 aliguori
{
973 6b917547 aliguori
    *cs_base = env->segs[R_CS].base;
974 6b917547 aliguori
    *pc = *cs_base + env->eip;
975 a2397807 Jan Kiszka
    *flags = env->hflags |
976 a2397807 Jan Kiszka
        (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK));
977 6b917547 aliguori
}
978 6b917547 aliguori
979 b09ea7d5 Gleb Natapov
void do_cpu_init(CPUState *env);
980 b09ea7d5 Gleb Natapov
void do_cpu_sipi(CPUState *env);
981 2c0262af bellard
#endif /* CPU_I386_H */