root / hw / ppc_prep.c @ c4781a51
History | View | Annotate | Download (20.4 kB)
1 | 9a64fbe4 | bellard | /*
|
---|---|---|---|
2 | a541f297 | bellard | * QEMU PPC PREP hardware System Emulator
|
3 | 5fafdf24 | ths | *
|
4 | 47103572 | j_mayer | * Copyright (c) 2003-2007 Jocelyn Mayer
|
5 | 5fafdf24 | ths | *
|
6 | a541f297 | bellard | * Permission is hereby granted, free of charge, to any person obtaining a copy
|
7 | a541f297 | bellard | * of this software and associated documentation files (the "Software"), to deal
|
8 | a541f297 | bellard | * in the Software without restriction, including without limitation the rights
|
9 | a541f297 | bellard | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
10 | a541f297 | bellard | * copies of the Software, and to permit persons to whom the Software is
|
11 | a541f297 | bellard | * furnished to do so, subject to the following conditions:
|
12 | a541f297 | bellard | *
|
13 | a541f297 | bellard | * The above copyright notice and this permission notice shall be included in
|
14 | a541f297 | bellard | * all copies or substantial portions of the Software.
|
15 | a541f297 | bellard | *
|
16 | a541f297 | bellard | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
17 | a541f297 | bellard | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
18 | a541f297 | bellard | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
19 | a541f297 | bellard | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
20 | a541f297 | bellard | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
21 | a541f297 | bellard | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
22 | a541f297 | bellard | * THE SOFTWARE.
|
23 | 9a64fbe4 | bellard | */
|
24 | 9a64fbe4 | bellard | #include "vl.h" |
25 | 9fddaa0c | bellard | |
26 | 9a64fbe4 | bellard | //#define HARD_DEBUG_PPC_IO
|
27 | a541f297 | bellard | //#define DEBUG_PPC_IO
|
28 | 9a64fbe4 | bellard | |
29 | fe33cc71 | j_mayer | /* SMP is not enabled, for now */
|
30 | fe33cc71 | j_mayer | #define MAX_CPUS 1 |
31 | fe33cc71 | j_mayer | |
32 | b6b8bd18 | bellard | #define BIOS_FILENAME "ppc_rom.bin" |
33 | b6b8bd18 | bellard | #define KERNEL_LOAD_ADDR 0x01000000 |
34 | b6b8bd18 | bellard | #define INITRD_LOAD_ADDR 0x01800000 |
35 | 64201201 | bellard | |
36 | 9a64fbe4 | bellard | extern int loglevel; |
37 | 9a64fbe4 | bellard | extern FILE *logfile;
|
38 | 9a64fbe4 | bellard | |
39 | 9a64fbe4 | bellard | #if defined (HARD_DEBUG_PPC_IO) && !defined (DEBUG_PPC_IO)
|
40 | 9a64fbe4 | bellard | #define DEBUG_PPC_IO
|
41 | 9a64fbe4 | bellard | #endif
|
42 | 9a64fbe4 | bellard | |
43 | 9a64fbe4 | bellard | #if defined (HARD_DEBUG_PPC_IO)
|
44 | 9a64fbe4 | bellard | #define PPC_IO_DPRINTF(fmt, args...) \
|
45 | 9a64fbe4 | bellard | do { \
|
46 | b6b8bd18 | bellard | if (loglevel & CPU_LOG_IOPORT) { \
|
47 | 9a64fbe4 | bellard | fprintf(logfile, "%s: " fmt, __func__ , ##args); \ |
48 | 9a64fbe4 | bellard | } else { \
|
49 | 9a64fbe4 | bellard | printf("%s : " fmt, __func__ , ##args); \ |
50 | 9a64fbe4 | bellard | } \ |
51 | 9a64fbe4 | bellard | } while (0) |
52 | 9a64fbe4 | bellard | #elif defined (DEBUG_PPC_IO)
|
53 | 9a64fbe4 | bellard | #define PPC_IO_DPRINTF(fmt, args...) \
|
54 | 9a64fbe4 | bellard | do { \
|
55 | b6b8bd18 | bellard | if (loglevel & CPU_LOG_IOPORT) { \
|
56 | 9a64fbe4 | bellard | fprintf(logfile, "%s: " fmt, __func__ , ##args); \ |
57 | 9a64fbe4 | bellard | } \ |
58 | 9a64fbe4 | bellard | } while (0) |
59 | 9a64fbe4 | bellard | #else
|
60 | 9a64fbe4 | bellard | #define PPC_IO_DPRINTF(fmt, args...) do { } while (0) |
61 | 9a64fbe4 | bellard | #endif
|
62 | 9a64fbe4 | bellard | |
63 | 64201201 | bellard | /* Constants for devices init */
|
64 | a541f297 | bellard | static const int ide_iobase[2] = { 0x1f0, 0x170 }; |
65 | a541f297 | bellard | static const int ide_iobase2[2] = { 0x3f6, 0x376 }; |
66 | a541f297 | bellard | static const int ide_irq[2] = { 13, 13 }; |
67 | a541f297 | bellard | |
68 | a541f297 | bellard | #define NE2000_NB_MAX 6 |
69 | a541f297 | bellard | |
70 | a541f297 | bellard | static uint32_t ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360, 0x280, 0x380 }; |
71 | a541f297 | bellard | static int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 }; |
72 | 9a64fbe4 | bellard | |
73 | 64201201 | bellard | //static PITState *pit;
|
74 | 64201201 | bellard | |
75 | 64201201 | bellard | /* ISA IO ports bridge */
|
76 | 9a64fbe4 | bellard | #define PPC_IO_BASE 0x80000000 |
77 | 9a64fbe4 | bellard | |
78 | 64201201 | bellard | /* Speaker port 0x61 */
|
79 | 64201201 | bellard | int speaker_data_on;
|
80 | 64201201 | bellard | int dummy_refresh_clock;
|
81 | 64201201 | bellard | |
82 | 36081602 | j_mayer | static void speaker_ioport_write (void *opaque, uint32_t addr, uint32_t val) |
83 | 9a64fbe4 | bellard | { |
84 | a541f297 | bellard | #if 0
|
85 | 64201201 | bellard | speaker_data_on = (val >> 1) & 1;
|
86 | 64201201 | bellard | pit_set_gate(pit, 2, val & 1);
|
87 | a541f297 | bellard | #endif
|
88 | 9a64fbe4 | bellard | } |
89 | 9a64fbe4 | bellard | |
90 | 47103572 | j_mayer | static uint32_t speaker_ioport_read (void *opaque, uint32_t addr) |
91 | 9a64fbe4 | bellard | { |
92 | a541f297 | bellard | #if 0
|
93 | 64201201 | bellard | int out;
|
94 | 64201201 | bellard | out = pit_get_out(pit, 2, qemu_get_clock(vm_clock));
|
95 | 64201201 | bellard | dummy_refresh_clock ^= 1;
|
96 | 64201201 | bellard | return (speaker_data_on << 1) | pit_get_gate(pit, 2) | (out << 5) |
|
97 | 47103572 | j_mayer | (dummy_refresh_clock << 4);
|
98 | a541f297 | bellard | #endif
|
99 | 64201201 | bellard | return 0; |
100 | 9a64fbe4 | bellard | } |
101 | 9a64fbe4 | bellard | |
102 | 64201201 | bellard | /* PCI intack register */
|
103 | 64201201 | bellard | /* Read-only register (?) */
|
104 | 47103572 | j_mayer | static void _PPC_intack_write (void *opaque, |
105 | 47103572 | j_mayer | target_phys_addr_t addr, uint32_t value) |
106 | 64201201 | bellard | { |
107 | 64201201 | bellard | // printf("%s: 0x%08x => 0x%08x\n", __func__, addr, value);
|
108 | 64201201 | bellard | } |
109 | 64201201 | bellard | |
110 | b068d6a7 | j_mayer | static always_inline uint32_t _PPC_intack_read (target_phys_addr_t addr)
|
111 | 64201201 | bellard | { |
112 | 64201201 | bellard | uint32_t retval = 0;
|
113 | 64201201 | bellard | |
114 | 64201201 | bellard | if (addr == 0xBFFFFFF0) |
115 | 3de388f6 | bellard | retval = pic_intack_read(isa_pic); |
116 | 36081602 | j_mayer | // printf("%s: 0x%08x <= %d\n", __func__, addr, retval);
|
117 | 64201201 | bellard | |
118 | 64201201 | bellard | return retval;
|
119 | 64201201 | bellard | } |
120 | 64201201 | bellard | |
121 | a4193c8a | bellard | static uint32_t PPC_intack_readb (void *opaque, target_phys_addr_t addr) |
122 | 64201201 | bellard | { |
123 | 64201201 | bellard | return _PPC_intack_read(addr);
|
124 | 64201201 | bellard | } |
125 | 64201201 | bellard | |
126 | a4193c8a | bellard | static uint32_t PPC_intack_readw (void *opaque, target_phys_addr_t addr) |
127 | 9a64fbe4 | bellard | { |
128 | f658b4db | bellard | #ifdef TARGET_WORDS_BIGENDIAN
|
129 | 64201201 | bellard | return bswap16(_PPC_intack_read(addr));
|
130 | 64201201 | bellard | #else
|
131 | 64201201 | bellard | return _PPC_intack_read(addr);
|
132 | f658b4db | bellard | #endif
|
133 | 9a64fbe4 | bellard | } |
134 | 9a64fbe4 | bellard | |
135 | a4193c8a | bellard | static uint32_t PPC_intack_readl (void *opaque, target_phys_addr_t addr) |
136 | 9a64fbe4 | bellard | { |
137 | f658b4db | bellard | #ifdef TARGET_WORDS_BIGENDIAN
|
138 | 64201201 | bellard | return bswap32(_PPC_intack_read(addr));
|
139 | 64201201 | bellard | #else
|
140 | 64201201 | bellard | return _PPC_intack_read(addr);
|
141 | f658b4db | bellard | #endif
|
142 | 9a64fbe4 | bellard | } |
143 | 9a64fbe4 | bellard | |
144 | 64201201 | bellard | static CPUWriteMemoryFunc *PPC_intack_write[] = {
|
145 | 64201201 | bellard | &_PPC_intack_write, |
146 | 64201201 | bellard | &_PPC_intack_write, |
147 | 64201201 | bellard | &_PPC_intack_write, |
148 | 64201201 | bellard | }; |
149 | 64201201 | bellard | |
150 | 64201201 | bellard | static CPUReadMemoryFunc *PPC_intack_read[] = {
|
151 | 64201201 | bellard | &PPC_intack_readb, |
152 | 64201201 | bellard | &PPC_intack_readw, |
153 | 64201201 | bellard | &PPC_intack_readl, |
154 | 64201201 | bellard | }; |
155 | 64201201 | bellard | |
156 | 64201201 | bellard | /* PowerPC control and status registers */
|
157 | 64201201 | bellard | #if 0 // Not used
|
158 | 64201201 | bellard | static struct {
|
159 | 64201201 | bellard | /* IDs */
|
160 | 64201201 | bellard | uint32_t veni_devi;
|
161 | 64201201 | bellard | uint32_t revi;
|
162 | 64201201 | bellard | /* Control and status */
|
163 | 64201201 | bellard | uint32_t gcsr;
|
164 | 64201201 | bellard | uint32_t xcfr;
|
165 | 64201201 | bellard | uint32_t ct32;
|
166 | 64201201 | bellard | uint32_t mcsr;
|
167 | 64201201 | bellard | /* General purpose registers */
|
168 | 64201201 | bellard | uint32_t gprg[6];
|
169 | 64201201 | bellard | /* Exceptions */
|
170 | 64201201 | bellard | uint32_t feen;
|
171 | 64201201 | bellard | uint32_t fest;
|
172 | 64201201 | bellard | uint32_t fema;
|
173 | 64201201 | bellard | uint32_t fecl;
|
174 | 64201201 | bellard | uint32_t eeen;
|
175 | 64201201 | bellard | uint32_t eest;
|
176 | 64201201 | bellard | uint32_t eecl;
|
177 | 64201201 | bellard | uint32_t eeint;
|
178 | 64201201 | bellard | uint32_t eemck0;
|
179 | 64201201 | bellard | uint32_t eemck1;
|
180 | 64201201 | bellard | /* Error diagnostic */
|
181 | 64201201 | bellard | } XCSR;
|
182 | 64201201 | bellard | |
183 | 36081602 | j_mayer | static void PPC_XCSR_writeb (void *opaque,
|
184 | 36081602 | j_mayer | target_phys_addr_t addr, uint32_t value)
|
185 | 64201201 | bellard | {
|
186 | 64201201 | bellard | printf("%s: 0x%08lx => 0x%08x\n", __func__, (long)addr, value);
|
187 | 64201201 | bellard | }
|
188 | 64201201 | bellard | |
189 | 36081602 | j_mayer | static void PPC_XCSR_writew (void *opaque,
|
190 | 36081602 | j_mayer | target_phys_addr_t addr, uint32_t value)
|
191 | 9a64fbe4 | bellard | {
|
192 | f658b4db | bellard | #ifdef TARGET_WORDS_BIGENDIAN
|
193 | 64201201 | bellard | value = bswap16(value);
|
194 | f658b4db | bellard | #endif
|
195 | 64201201 | bellard | printf("%s: 0x%08lx => 0x%08x\n", __func__, (long)addr, value); |
196 | 9a64fbe4 | bellard | } |
197 | 9a64fbe4 | bellard | |
198 | 36081602 | j_mayer | static void PPC_XCSR_writel (void *opaque, |
199 | 36081602 | j_mayer | target_phys_addr_t addr, uint32_t value) |
200 | 9a64fbe4 | bellard | { |
201 | f658b4db | bellard | #ifdef TARGET_WORDS_BIGENDIAN
|
202 | 64201201 | bellard | value = bswap32(value); |
203 | f658b4db | bellard | #endif
|
204 | 64201201 | bellard | printf("%s: 0x%08lx => 0x%08x\n", __func__, (long)addr, value); |
205 | 9a64fbe4 | bellard | } |
206 | 9a64fbe4 | bellard | |
207 | a4193c8a | bellard | static uint32_t PPC_XCSR_readb (void *opaque, target_phys_addr_t addr) |
208 | 64201201 | bellard | { |
209 | 64201201 | bellard | uint32_t retval = 0;
|
210 | 9a64fbe4 | bellard | |
211 | 64201201 | bellard | printf("%s: 0x%08lx <= %d\n", __func__, (long)addr, retval); |
212 | 9a64fbe4 | bellard | |
213 | 64201201 | bellard | return retval;
|
214 | 64201201 | bellard | } |
215 | 64201201 | bellard | |
216 | a4193c8a | bellard | static uint32_t PPC_XCSR_readw (void *opaque, target_phys_addr_t addr) |
217 | 9a64fbe4 | bellard | { |
218 | 64201201 | bellard | uint32_t retval = 0;
|
219 | 64201201 | bellard | |
220 | 64201201 | bellard | printf("%s: 0x%08lx <= %d\n", __func__, (long)addr, retval); |
221 | 64201201 | bellard | #ifdef TARGET_WORDS_BIGENDIAN
|
222 | 64201201 | bellard | retval = bswap16(retval); |
223 | 64201201 | bellard | #endif
|
224 | 64201201 | bellard | |
225 | 64201201 | bellard | return retval;
|
226 | 9a64fbe4 | bellard | } |
227 | 9a64fbe4 | bellard | |
228 | a4193c8a | bellard | static uint32_t PPC_XCSR_readl (void *opaque, target_phys_addr_t addr) |
229 | 9a64fbe4 | bellard | { |
230 | 9a64fbe4 | bellard | uint32_t retval = 0;
|
231 | 9a64fbe4 | bellard | |
232 | 64201201 | bellard | printf("%s: 0x%08lx <= %d\n", __func__, (long)addr, retval); |
233 | 64201201 | bellard | #ifdef TARGET_WORDS_BIGENDIAN
|
234 | 64201201 | bellard | retval = bswap32(retval); |
235 | 64201201 | bellard | #endif
|
236 | 9a64fbe4 | bellard | |
237 | 9a64fbe4 | bellard | return retval;
|
238 | 9a64fbe4 | bellard | } |
239 | 9a64fbe4 | bellard | |
240 | 64201201 | bellard | static CPUWriteMemoryFunc *PPC_XCSR_write[] = {
|
241 | 64201201 | bellard | &PPC_XCSR_writeb, |
242 | 64201201 | bellard | &PPC_XCSR_writew, |
243 | 64201201 | bellard | &PPC_XCSR_writel, |
244 | 9a64fbe4 | bellard | }; |
245 | 9a64fbe4 | bellard | |
246 | 64201201 | bellard | static CPUReadMemoryFunc *PPC_XCSR_read[] = {
|
247 | 64201201 | bellard | &PPC_XCSR_readb, |
248 | 64201201 | bellard | &PPC_XCSR_readw, |
249 | 64201201 | bellard | &PPC_XCSR_readl, |
250 | 9a64fbe4 | bellard | }; |
251 | b6b8bd18 | bellard | #endif
|
252 | 9a64fbe4 | bellard | |
253 | 64201201 | bellard | /* Fake super-io ports for PREP platform (Intel 82378ZB) */
|
254 | 64201201 | bellard | typedef struct sysctrl_t { |
255 | c4781a51 | j_mayer | qemu_irq reset_irq; |
256 | 64201201 | bellard | m48t59_t *nvram; |
257 | 64201201 | bellard | uint8_t state; |
258 | 64201201 | bellard | uint8_t syscontrol; |
259 | 64201201 | bellard | uint8_t fake_io[2];
|
260 | da9b266b | bellard | int contiguous_map;
|
261 | fb3444b8 | bellard | int endian;
|
262 | 64201201 | bellard | } sysctrl_t; |
263 | 9a64fbe4 | bellard | |
264 | 64201201 | bellard | enum {
|
265 | 64201201 | bellard | STATE_HARDFILE = 0x01,
|
266 | 9a64fbe4 | bellard | }; |
267 | 9a64fbe4 | bellard | |
268 | 64201201 | bellard | static sysctrl_t *sysctrl;
|
269 | 9a64fbe4 | bellard | |
270 | a541f297 | bellard | static void PREP_io_write (void *opaque, uint32_t addr, uint32_t val) |
271 | 9a64fbe4 | bellard | { |
272 | 64201201 | bellard | sysctrl_t *sysctrl = opaque; |
273 | 64201201 | bellard | |
274 | 64201201 | bellard | PPC_IO_DPRINTF("0x%08lx => 0x%08x\n", (long)addr - PPC_IO_BASE, val); |
275 | 64201201 | bellard | sysctrl->fake_io[addr - 0x0398] = val;
|
276 | 9a64fbe4 | bellard | } |
277 | 9a64fbe4 | bellard | |
278 | a541f297 | bellard | static uint32_t PREP_io_read (void *opaque, uint32_t addr) |
279 | 9a64fbe4 | bellard | { |
280 | 64201201 | bellard | sysctrl_t *sysctrl = opaque; |
281 | 9a64fbe4 | bellard | |
282 | 64201201 | bellard | PPC_IO_DPRINTF("0x%08lx <= 0x%08x\n", (long)addr - PPC_IO_BASE, |
283 | 64201201 | bellard | sysctrl->fake_io[addr - 0x0398]);
|
284 | 64201201 | bellard | return sysctrl->fake_io[addr - 0x0398]; |
285 | 64201201 | bellard | } |
286 | 9a64fbe4 | bellard | |
287 | a541f297 | bellard | static void PREP_io_800_writeb (void *opaque, uint32_t addr, uint32_t val) |
288 | 9a64fbe4 | bellard | { |
289 | 64201201 | bellard | sysctrl_t *sysctrl = opaque; |
290 | 64201201 | bellard | |
291 | 64201201 | bellard | PPC_IO_DPRINTF("0x%08lx => 0x%08x\n", (long)addr - PPC_IO_BASE, val); |
292 | 9a64fbe4 | bellard | switch (addr) {
|
293 | 9a64fbe4 | bellard | case 0x0092: |
294 | 9a64fbe4 | bellard | /* Special port 92 */
|
295 | 9a64fbe4 | bellard | /* Check soft reset asked */
|
296 | 64201201 | bellard | if (val & 0x01) { |
297 | c4781a51 | j_mayer | qemu_irq_raise(sysctrl->reset_irq); |
298 | c4781a51 | j_mayer | } else {
|
299 | c4781a51 | j_mayer | qemu_irq_lower(sysctrl->reset_irq); |
300 | 9a64fbe4 | bellard | } |
301 | 9a64fbe4 | bellard | /* Check LE mode */
|
302 | 64201201 | bellard | if (val & 0x02) { |
303 | fb3444b8 | bellard | sysctrl->endian = 1;
|
304 | fb3444b8 | bellard | } else {
|
305 | fb3444b8 | bellard | sysctrl->endian = 0;
|
306 | 9a64fbe4 | bellard | } |
307 | 9a64fbe4 | bellard | break;
|
308 | 64201201 | bellard | case 0x0800: |
309 | 64201201 | bellard | /* Motorola CPU configuration register : read-only */
|
310 | 64201201 | bellard | break;
|
311 | 64201201 | bellard | case 0x0802: |
312 | 64201201 | bellard | /* Motorola base module feature register : read-only */
|
313 | 64201201 | bellard | break;
|
314 | 64201201 | bellard | case 0x0803: |
315 | 64201201 | bellard | /* Motorola base module status register : read-only */
|
316 | 64201201 | bellard | break;
|
317 | 9a64fbe4 | bellard | case 0x0808: |
318 | 64201201 | bellard | /* Hardfile light register */
|
319 | 64201201 | bellard | if (val & 1) |
320 | 64201201 | bellard | sysctrl->state |= STATE_HARDFILE; |
321 | 64201201 | bellard | else
|
322 | 64201201 | bellard | sysctrl->state &= ~STATE_HARDFILE; |
323 | 9a64fbe4 | bellard | break;
|
324 | 9a64fbe4 | bellard | case 0x0810: |
325 | 9a64fbe4 | bellard | /* Password protect 1 register */
|
326 | 64201201 | bellard | if (sysctrl->nvram != NULL) |
327 | 64201201 | bellard | m48t59_toggle_lock(sysctrl->nvram, 1);
|
328 | 9a64fbe4 | bellard | break;
|
329 | 9a64fbe4 | bellard | case 0x0812: |
330 | 9a64fbe4 | bellard | /* Password protect 2 register */
|
331 | 64201201 | bellard | if (sysctrl->nvram != NULL) |
332 | 64201201 | bellard | m48t59_toggle_lock(sysctrl->nvram, 2);
|
333 | 9a64fbe4 | bellard | break;
|
334 | 9a64fbe4 | bellard | case 0x0814: |
335 | 64201201 | bellard | /* L2 invalidate register */
|
336 | c68ea704 | bellard | // tlb_flush(first_cpu, 1);
|
337 | 9a64fbe4 | bellard | break;
|
338 | 9a64fbe4 | bellard | case 0x081C: |
339 | 9a64fbe4 | bellard | /* system control register */
|
340 | 64201201 | bellard | sysctrl->syscontrol = val & 0x0F;
|
341 | 9a64fbe4 | bellard | break;
|
342 | 9a64fbe4 | bellard | case 0x0850: |
343 | 9a64fbe4 | bellard | /* I/O map type register */
|
344 | da9b266b | bellard | sysctrl->contiguous_map = val & 0x01;
|
345 | 9a64fbe4 | bellard | break;
|
346 | 9a64fbe4 | bellard | default:
|
347 | 64201201 | bellard | printf("ERROR: unaffected IO port write: %04lx => %02x\n",
|
348 | 64201201 | bellard | (long)addr, val);
|
349 | 9a64fbe4 | bellard | break;
|
350 | 9a64fbe4 | bellard | } |
351 | 9a64fbe4 | bellard | } |
352 | 9a64fbe4 | bellard | |
353 | a541f297 | bellard | static uint32_t PREP_io_800_readb (void *opaque, uint32_t addr) |
354 | 9a64fbe4 | bellard | { |
355 | 64201201 | bellard | sysctrl_t *sysctrl = opaque; |
356 | 9a64fbe4 | bellard | uint32_t retval = 0xFF;
|
357 | 9a64fbe4 | bellard | |
358 | 9a64fbe4 | bellard | switch (addr) {
|
359 | 9a64fbe4 | bellard | case 0x0092: |
360 | 9a64fbe4 | bellard | /* Special port 92 */
|
361 | 64201201 | bellard | retval = 0x00;
|
362 | 64201201 | bellard | break;
|
363 | 64201201 | bellard | case 0x0800: |
364 | 64201201 | bellard | /* Motorola CPU configuration register */
|
365 | 64201201 | bellard | retval = 0xEF; /* MPC750 */ |
366 | 64201201 | bellard | break;
|
367 | 64201201 | bellard | case 0x0802: |
368 | 64201201 | bellard | /* Motorola Base module feature register */
|
369 | 64201201 | bellard | retval = 0xAD; /* No ESCC, PMC slot neither ethernet */ |
370 | 64201201 | bellard | break;
|
371 | 64201201 | bellard | case 0x0803: |
372 | 64201201 | bellard | /* Motorola base module status register */
|
373 | 64201201 | bellard | retval = 0xE0; /* Standard MPC750 */ |
374 | 9a64fbe4 | bellard | break;
|
375 | 9a64fbe4 | bellard | case 0x080C: |
376 | 9a64fbe4 | bellard | /* Equipment present register:
|
377 | 9a64fbe4 | bellard | * no L2 cache
|
378 | 9a64fbe4 | bellard | * no upgrade processor
|
379 | 9a64fbe4 | bellard | * no cards in PCI slots
|
380 | 9a64fbe4 | bellard | * SCSI fuse is bad
|
381 | 9a64fbe4 | bellard | */
|
382 | 64201201 | bellard | retval = 0x3C;
|
383 | 64201201 | bellard | break;
|
384 | 64201201 | bellard | case 0x0810: |
385 | 64201201 | bellard | /* Motorola base module extended feature register */
|
386 | 64201201 | bellard | retval = 0x39; /* No USB, CF and PCI bridge. NVRAM present */ |
387 | 9a64fbe4 | bellard | break;
|
388 | da9b266b | bellard | case 0x0814: |
389 | da9b266b | bellard | /* L2 invalidate: don't care */
|
390 | da9b266b | bellard | break;
|
391 | 9a64fbe4 | bellard | case 0x0818: |
392 | 9a64fbe4 | bellard | /* Keylock */
|
393 | 9a64fbe4 | bellard | retval = 0x00;
|
394 | 9a64fbe4 | bellard | break;
|
395 | 9a64fbe4 | bellard | case 0x081C: |
396 | 9a64fbe4 | bellard | /* system control register
|
397 | 9a64fbe4 | bellard | * 7 - 6 / 1 - 0: L2 cache enable
|
398 | 9a64fbe4 | bellard | */
|
399 | 64201201 | bellard | retval = sysctrl->syscontrol; |
400 | 9a64fbe4 | bellard | break;
|
401 | 9a64fbe4 | bellard | case 0x0823: |
402 | 9a64fbe4 | bellard | /* */
|
403 | 9a64fbe4 | bellard | retval = 0x03; /* no L2 cache */ |
404 | 9a64fbe4 | bellard | break;
|
405 | 9a64fbe4 | bellard | case 0x0850: |
406 | 9a64fbe4 | bellard | /* I/O map type register */
|
407 | da9b266b | bellard | retval = sysctrl->contiguous_map; |
408 | 9a64fbe4 | bellard | break;
|
409 | 9a64fbe4 | bellard | default:
|
410 | 64201201 | bellard | printf("ERROR: unaffected IO port: %04lx read\n", (long)addr); |
411 | 9a64fbe4 | bellard | break;
|
412 | 9a64fbe4 | bellard | } |
413 | 64201201 | bellard | PPC_IO_DPRINTF("0x%08lx <= 0x%08x\n", (long)addr - PPC_IO_BASE, retval); |
414 | 9a64fbe4 | bellard | |
415 | 9a64fbe4 | bellard | return retval;
|
416 | 9a64fbe4 | bellard | } |
417 | 9a64fbe4 | bellard | |
418 | b068d6a7 | j_mayer | static always_inline target_phys_addr_t prep_IO_address (sysctrl_t *sysctrl,
|
419 | b068d6a7 | j_mayer | target_phys_addr_t |
420 | b068d6a7 | j_mayer | addr) |
421 | da9b266b | bellard | { |
422 | da9b266b | bellard | if (sysctrl->contiguous_map == 0) { |
423 | da9b266b | bellard | /* 64 KB contiguous space for IOs */
|
424 | da9b266b | bellard | addr &= 0xFFFF;
|
425 | da9b266b | bellard | } else {
|
426 | da9b266b | bellard | /* 8 MB non-contiguous space for IOs */
|
427 | da9b266b | bellard | addr = (addr & 0x1F) | ((addr & 0x007FFF000) >> 7); |
428 | da9b266b | bellard | } |
429 | da9b266b | bellard | |
430 | da9b266b | bellard | return addr;
|
431 | da9b266b | bellard | } |
432 | da9b266b | bellard | |
433 | da9b266b | bellard | static void PPC_prep_io_writeb (void *opaque, target_phys_addr_t addr, |
434 | da9b266b | bellard | uint32_t value) |
435 | da9b266b | bellard | { |
436 | da9b266b | bellard | sysctrl_t *sysctrl = opaque; |
437 | da9b266b | bellard | |
438 | da9b266b | bellard | addr = prep_IO_address(sysctrl, addr); |
439 | da9b266b | bellard | cpu_outb(NULL, addr, value);
|
440 | da9b266b | bellard | } |
441 | da9b266b | bellard | |
442 | da9b266b | bellard | static uint32_t PPC_prep_io_readb (void *opaque, target_phys_addr_t addr) |
443 | da9b266b | bellard | { |
444 | da9b266b | bellard | sysctrl_t *sysctrl = opaque; |
445 | da9b266b | bellard | uint32_t ret; |
446 | da9b266b | bellard | |
447 | da9b266b | bellard | addr = prep_IO_address(sysctrl, addr); |
448 | da9b266b | bellard | ret = cpu_inb(NULL, addr);
|
449 | da9b266b | bellard | |
450 | da9b266b | bellard | return ret;
|
451 | da9b266b | bellard | } |
452 | da9b266b | bellard | |
453 | da9b266b | bellard | static void PPC_prep_io_writew (void *opaque, target_phys_addr_t addr, |
454 | da9b266b | bellard | uint32_t value) |
455 | da9b266b | bellard | { |
456 | da9b266b | bellard | sysctrl_t *sysctrl = opaque; |
457 | da9b266b | bellard | |
458 | da9b266b | bellard | addr = prep_IO_address(sysctrl, addr); |
459 | da9b266b | bellard | #ifdef TARGET_WORDS_BIGENDIAN
|
460 | da9b266b | bellard | value = bswap16(value); |
461 | da9b266b | bellard | #endif
|
462 | da9b266b | bellard | PPC_IO_DPRINTF("0x%08lx => 0x%08x\n", (long)addr, value); |
463 | da9b266b | bellard | cpu_outw(NULL, addr, value);
|
464 | da9b266b | bellard | } |
465 | da9b266b | bellard | |
466 | da9b266b | bellard | static uint32_t PPC_prep_io_readw (void *opaque, target_phys_addr_t addr) |
467 | da9b266b | bellard | { |
468 | da9b266b | bellard | sysctrl_t *sysctrl = opaque; |
469 | da9b266b | bellard | uint32_t ret; |
470 | da9b266b | bellard | |
471 | da9b266b | bellard | addr = prep_IO_address(sysctrl, addr); |
472 | da9b266b | bellard | ret = cpu_inw(NULL, addr);
|
473 | da9b266b | bellard | #ifdef TARGET_WORDS_BIGENDIAN
|
474 | da9b266b | bellard | ret = bswap16(ret); |
475 | da9b266b | bellard | #endif
|
476 | da9b266b | bellard | PPC_IO_DPRINTF("0x%08lx <= 0x%08x\n", (long)addr, ret); |
477 | da9b266b | bellard | |
478 | da9b266b | bellard | return ret;
|
479 | da9b266b | bellard | } |
480 | da9b266b | bellard | |
481 | da9b266b | bellard | static void PPC_prep_io_writel (void *opaque, target_phys_addr_t addr, |
482 | da9b266b | bellard | uint32_t value) |
483 | da9b266b | bellard | { |
484 | da9b266b | bellard | sysctrl_t *sysctrl = opaque; |
485 | da9b266b | bellard | |
486 | da9b266b | bellard | addr = prep_IO_address(sysctrl, addr); |
487 | da9b266b | bellard | #ifdef TARGET_WORDS_BIGENDIAN
|
488 | da9b266b | bellard | value = bswap32(value); |
489 | da9b266b | bellard | #endif
|
490 | da9b266b | bellard | PPC_IO_DPRINTF("0x%08lx => 0x%08x\n", (long)addr, value); |
491 | da9b266b | bellard | cpu_outl(NULL, addr, value);
|
492 | da9b266b | bellard | } |
493 | da9b266b | bellard | |
494 | da9b266b | bellard | static uint32_t PPC_prep_io_readl (void *opaque, target_phys_addr_t addr) |
495 | da9b266b | bellard | { |
496 | da9b266b | bellard | sysctrl_t *sysctrl = opaque; |
497 | da9b266b | bellard | uint32_t ret; |
498 | da9b266b | bellard | |
499 | da9b266b | bellard | addr = prep_IO_address(sysctrl, addr); |
500 | da9b266b | bellard | ret = cpu_inl(NULL, addr);
|
501 | da9b266b | bellard | #ifdef TARGET_WORDS_BIGENDIAN
|
502 | da9b266b | bellard | ret = bswap32(ret); |
503 | da9b266b | bellard | #endif
|
504 | da9b266b | bellard | PPC_IO_DPRINTF("0x%08lx <= 0x%08x\n", (long)addr, ret); |
505 | da9b266b | bellard | |
506 | da9b266b | bellard | return ret;
|
507 | da9b266b | bellard | } |
508 | da9b266b | bellard | |
509 | da9b266b | bellard | CPUWriteMemoryFunc *PPC_prep_io_write[] = { |
510 | da9b266b | bellard | &PPC_prep_io_writeb, |
511 | da9b266b | bellard | &PPC_prep_io_writew, |
512 | da9b266b | bellard | &PPC_prep_io_writel, |
513 | da9b266b | bellard | }; |
514 | da9b266b | bellard | |
515 | da9b266b | bellard | CPUReadMemoryFunc *PPC_prep_io_read[] = { |
516 | da9b266b | bellard | &PPC_prep_io_readb, |
517 | da9b266b | bellard | &PPC_prep_io_readw, |
518 | da9b266b | bellard | &PPC_prep_io_readl, |
519 | da9b266b | bellard | }; |
520 | da9b266b | bellard | |
521 | 64201201 | bellard | #define NVRAM_SIZE 0x2000 |
522 | a541f297 | bellard | |
523 | 26aa7d72 | bellard | /* PowerPC PREP hardware initialisation */
|
524 | 94fc95cd | j_mayer | static void ppc_prep_init (int ram_size, int vga_ram_size, int boot_device, |
525 | 94fc95cd | j_mayer | DisplayState *ds, const char **fd_filename, |
526 | 94fc95cd | j_mayer | int snapshot, const char *kernel_filename, |
527 | 94fc95cd | j_mayer | const char *kernel_cmdline, |
528 | 94fc95cd | j_mayer | const char *initrd_filename, |
529 | 94fc95cd | j_mayer | const char *cpu_model) |
530 | a541f297 | bellard | { |
531 | fe33cc71 | j_mayer | CPUState *env, *envs[MAX_CPUS]; |
532 | a541f297 | bellard | char buf[1024]; |
533 | 3cbee15b | j_mayer | nvram_t nvram; |
534 | 3cbee15b | j_mayer | m48t59_t *m48t59; |
535 | a541f297 | bellard | int PPC_io_memory;
|
536 | 4157a662 | bellard | int linux_boot, i, nb_nics1, bios_size;
|
537 | 64201201 | bellard | unsigned long bios_offset; |
538 | 64201201 | bellard | uint32_t kernel_base, kernel_size, initrd_base, initrd_size; |
539 | 3fc6c082 | bellard | ppc_def_t *def; |
540 | 46e50e9d | bellard | PCIBus *pci_bus; |
541 | d537cf6c | pbrook | qemu_irq *i8259; |
542 | 64201201 | bellard | |
543 | 64201201 | bellard | sysctrl = qemu_mallocz(sizeof(sysctrl_t));
|
544 | 64201201 | bellard | if (sysctrl == NULL) |
545 | 0a032cbe | j_mayer | return;
|
546 | a541f297 | bellard | |
547 | a541f297 | bellard | linux_boot = (kernel_filename != NULL);
|
548 | 0a032cbe | j_mayer | |
549 | c68ea704 | bellard | /* init CPUs */
|
550 | c68ea704 | bellard | env = cpu_init(); |
551 | 94fc95cd | j_mayer | if (cpu_model == NULL) |
552 | d12f4c38 | j_mayer | cpu_model = "default";
|
553 | 94fc95cd | j_mayer | ppc_find_by_name(cpu_model, &def); |
554 | c68ea704 | bellard | if (def == NULL) { |
555 | c68ea704 | bellard | cpu_abort(env, "Unable to find PowerPC CPU definition\n");
|
556 | c68ea704 | bellard | } |
557 | fe33cc71 | j_mayer | for (i = 0; i < smp_cpus; i++) { |
558 | fe33cc71 | j_mayer | cpu_ppc_register(env, def); |
559 | fe33cc71 | j_mayer | cpu_ppc_reset(env); |
560 | fe33cc71 | j_mayer | /* Set time-base frequency to 100 Mhz */
|
561 | fe33cc71 | j_mayer | cpu_ppc_tb_init(env, 100UL * 1000UL * 1000UL); |
562 | fe33cc71 | j_mayer | qemu_register_reset(&cpu_ppc_reset, env); |
563 | fe33cc71 | j_mayer | register_savevm("cpu", 0, 3, cpu_save, cpu_load, env); |
564 | fe33cc71 | j_mayer | envs[i] = env; |
565 | fe33cc71 | j_mayer | } |
566 | a541f297 | bellard | |
567 | a541f297 | bellard | /* allocate RAM */
|
568 | 64201201 | bellard | cpu_register_physical_memory(0, ram_size, IO_MEM_RAM);
|
569 | 64201201 | bellard | |
570 | 64201201 | bellard | /* allocate and load BIOS */
|
571 | 64201201 | bellard | bios_offset = ram_size + vga_ram_size; |
572 | 1192dad8 | j_mayer | if (bios_name == NULL) |
573 | 1192dad8 | j_mayer | bios_name = BIOS_FILENAME; |
574 | 1192dad8 | j_mayer | snprintf(buf, sizeof(buf), "%s/%s", bios_dir, bios_name); |
575 | 4157a662 | bellard | bios_size = load_image(buf, phys_ram_base + bios_offset); |
576 | 4157a662 | bellard | if (bios_size < 0 || bios_size > BIOS_SIZE) { |
577 | 4a057712 | j_mayer | cpu_abort(env, "qemu: could not load PPC PREP bios '%s'\n", buf);
|
578 | 64201201 | bellard | exit(1);
|
579 | 64201201 | bellard | } |
580 | 4c823cff | j_mayer | if (env->nip < 0xFFF80000 && bios_size < 0x00100000) { |
581 | 4c823cff | j_mayer | cpu_abort(env, "PowerPC 601 / 620 / 970 need a 1MB BIOS\n");
|
582 | 4c823cff | j_mayer | } |
583 | 4157a662 | bellard | bios_size = (bios_size + 0xfff) & ~0xfff; |
584 | 4a057712 | j_mayer | cpu_register_physical_memory((uint32_t)(-bios_size), |
585 | 4157a662 | bellard | bios_size, bios_offset | IO_MEM_ROM); |
586 | 26aa7d72 | bellard | |
587 | a541f297 | bellard | if (linux_boot) {
|
588 | 64201201 | bellard | kernel_base = KERNEL_LOAD_ADDR; |
589 | a541f297 | bellard | /* now we can load the kernel */
|
590 | 64201201 | bellard | kernel_size = load_image(kernel_filename, phys_ram_base + kernel_base); |
591 | 64201201 | bellard | if (kernel_size < 0) { |
592 | 4a057712 | j_mayer | cpu_abort(env, "qemu: could not load kernel '%s'\n",
|
593 | 4a057712 | j_mayer | kernel_filename); |
594 | a541f297 | bellard | exit(1);
|
595 | a541f297 | bellard | } |
596 | a541f297 | bellard | /* load initrd */
|
597 | a541f297 | bellard | if (initrd_filename) {
|
598 | 64201201 | bellard | initrd_base = INITRD_LOAD_ADDR; |
599 | 64201201 | bellard | initrd_size = load_image(initrd_filename, |
600 | 64201201 | bellard | phys_ram_base + initrd_base); |
601 | a541f297 | bellard | if (initrd_size < 0) { |
602 | 4a057712 | j_mayer | cpu_abort(env, "qemu: could not load initial ram disk '%s'\n",
|
603 | 4a057712 | j_mayer | initrd_filename); |
604 | a541f297 | bellard | exit(1);
|
605 | a541f297 | bellard | } |
606 | 64201201 | bellard | } else {
|
607 | 64201201 | bellard | initrd_base = 0;
|
608 | 64201201 | bellard | initrd_size = 0;
|
609 | a541f297 | bellard | } |
610 | 64201201 | bellard | boot_device = 'm';
|
611 | a541f297 | bellard | } else {
|
612 | 64201201 | bellard | kernel_base = 0;
|
613 | 64201201 | bellard | kernel_size = 0;
|
614 | 64201201 | bellard | initrd_base = 0;
|
615 | 64201201 | bellard | initrd_size = 0;
|
616 | a541f297 | bellard | } |
617 | a541f297 | bellard | |
618 | 64201201 | bellard | isa_mem_base = 0xc0000000;
|
619 | dd37a5e4 | j_mayer | if (PPC_INPUT(env) != PPC_FLAGS_INPUT_6xx) {
|
620 | dd37a5e4 | j_mayer | cpu_abort(env, "Only 6xx bus is supported on PREP machine\n");
|
621 | dd37a5e4 | j_mayer | exit(1);
|
622 | dd37a5e4 | j_mayer | } |
623 | 24be5ae3 | j_mayer | i8259 = i8259_init(first_cpu->irq_inputs[PPC6xx_INPUT_INT]); |
624 | d537cf6c | pbrook | pci_bus = pci_prep_init(i8259); |
625 | da9b266b | bellard | // pci_bus = i440fx_init();
|
626 | da9b266b | bellard | /* Register 8 MB of ISA IO space (needed for non-contiguous map) */
|
627 | da9b266b | bellard | PPC_io_memory = cpu_register_io_memory(0, PPC_prep_io_read,
|
628 | da9b266b | bellard | PPC_prep_io_write, sysctrl); |
629 | da9b266b | bellard | cpu_register_physical_memory(0x80000000, 0x00800000, PPC_io_memory); |
630 | 64201201 | bellard | |
631 | a541f297 | bellard | /* init basic PC hardware */
|
632 | 5fafdf24 | ths | pci_vga_init(pci_bus, ds, phys_ram_base + ram_size, ram_size, |
633 | 89b6b508 | bellard | vga_ram_size, 0, 0); |
634 | 64201201 | bellard | // openpic = openpic_init(0x00000000, 0xF0000000, 1);
|
635 | d537cf6c | pbrook | // pit = pit_init(0x40, i8259[0]);
|
636 | d537cf6c | pbrook | rtc_init(0x70, i8259[8]); |
637 | a541f297 | bellard | |
638 | d537cf6c | pbrook | serial_init(0x3f8, i8259[4], serial_hds[0]); |
639 | a541f297 | bellard | nb_nics1 = nb_nics; |
640 | a541f297 | bellard | if (nb_nics1 > NE2000_NB_MAX)
|
641 | a541f297 | bellard | nb_nics1 = NE2000_NB_MAX; |
642 | a541f297 | bellard | for(i = 0; i < nb_nics1; i++) { |
643 | fce62c4e | j_mayer | if (nd_table[i].model == NULL |
644 | fce62c4e | j_mayer | || strcmp(nd_table[i].model, "ne2k_isa") == 0) { |
645 | d537cf6c | pbrook | isa_ne2000_init(ne2000_io[i], i8259[ne2000_irq[i]], &nd_table[i]); |
646 | a41b2ff2 | pbrook | } else {
|
647 | bd3e2c4e | j_mayer | pci_nic_init(pci_bus, &nd_table[i], -1);
|
648 | a41b2ff2 | pbrook | } |
649 | a541f297 | bellard | } |
650 | a541f297 | bellard | |
651 | a541f297 | bellard | for(i = 0; i < 2; i++) { |
652 | d537cf6c | pbrook | isa_ide_init(ide_iobase[i], ide_iobase2[i], i8259[ide_irq[i]], |
653 | 69b91039 | bellard | bs_table[2 * i], bs_table[2 * i + 1]); |
654 | a541f297 | bellard | } |
655 | d537cf6c | pbrook | i8042_init(i8259[1], i8259[12], 0x60); |
656 | b6b8bd18 | bellard | DMA_init(1);
|
657 | 64201201 | bellard | // AUD_init();
|
658 | a541f297 | bellard | // SB16_init();
|
659 | a541f297 | bellard | |
660 | d537cf6c | pbrook | fdctrl_init(i8259[6], 2, 0, 0x3f0, fd_table); |
661 | a541f297 | bellard | |
662 | 64201201 | bellard | /* Register speaker port */
|
663 | 64201201 | bellard | register_ioport_read(0x61, 1, 1, speaker_ioport_read, NULL); |
664 | 64201201 | bellard | register_ioport_write(0x61, 1, 1, speaker_ioport_write, NULL); |
665 | a541f297 | bellard | /* Register fake IO ports for PREP */
|
666 | c4781a51 | j_mayer | sysctrl->reset_irq = first_cpu->irq_inputs[PPC6xx_INPUT_HRESET]; |
667 | 64201201 | bellard | register_ioport_read(0x398, 2, 1, &PREP_io_read, sysctrl); |
668 | 64201201 | bellard | register_ioport_write(0x398, 2, 1, &PREP_io_write, sysctrl); |
669 | a541f297 | bellard | /* System control ports */
|
670 | 64201201 | bellard | register_ioport_read(0x0092, 0x01, 1, &PREP_io_800_readb, sysctrl); |
671 | 64201201 | bellard | register_ioport_write(0x0092, 0x01, 1, &PREP_io_800_writeb, sysctrl); |
672 | 64201201 | bellard | register_ioport_read(0x0800, 0x52, 1, &PREP_io_800_readb, sysctrl); |
673 | 64201201 | bellard | register_ioport_write(0x0800, 0x52, 1, &PREP_io_800_writeb, sysctrl); |
674 | 64201201 | bellard | /* PCI intack location */
|
675 | 64201201 | bellard | PPC_io_memory = cpu_register_io_memory(0, PPC_intack_read,
|
676 | a4193c8a | bellard | PPC_intack_write, NULL);
|
677 | a541f297 | bellard | cpu_register_physical_memory(0xBFFFFFF0, 0x4, PPC_io_memory); |
678 | 64201201 | bellard | /* PowerPC control and status register group */
|
679 | b6b8bd18 | bellard | #if 0
|
680 | 36081602 | j_mayer | PPC_io_memory = cpu_register_io_memory(0, PPC_XCSR_read, PPC_XCSR_write,
|
681 | 36081602 | j_mayer | NULL);
|
682 | 64201201 | bellard | cpu_register_physical_memory(0xFEFF0000, 0x1000, PPC_io_memory);
|
683 | b6b8bd18 | bellard | #endif
|
684 | a541f297 | bellard | |
685 | 0d92ed30 | pbrook | if (usb_enabled) {
|
686 | e24ad6f1 | pbrook | usb_ohci_init_pci(pci_bus, 3, -1); |
687 | 0d92ed30 | pbrook | } |
688 | 0d92ed30 | pbrook | |
689 | 3cbee15b | j_mayer | m48t59 = m48t59_init(i8259[8], 0, 0x0074, NVRAM_SIZE, 59); |
690 | 3cbee15b | j_mayer | if (m48t59 == NULL) |
691 | 64201201 | bellard | return;
|
692 | 3cbee15b | j_mayer | sysctrl->nvram = m48t59; |
693 | 64201201 | bellard | |
694 | 64201201 | bellard | /* Initialise NVRAM */
|
695 | 3cbee15b | j_mayer | nvram.opaque = m48t59; |
696 | 3cbee15b | j_mayer | nvram.read_fn = &m48t59_read; |
697 | 3cbee15b | j_mayer | nvram.write_fn = &m48t59_write; |
698 | 3cbee15b | j_mayer | PPC_NVRAM_set_params(&nvram, NVRAM_SIZE, "PREP", ram_size, boot_device,
|
699 | 64201201 | bellard | kernel_base, kernel_size, |
700 | b6b8bd18 | bellard | kernel_cmdline, |
701 | 64201201 | bellard | initrd_base, initrd_size, |
702 | 64201201 | bellard | /* XXX: need an option to load a NVRAM image */
|
703 | b6b8bd18 | bellard | 0,
|
704 | b6b8bd18 | bellard | graphic_width, graphic_height, graphic_depth); |
705 | c0e564d5 | bellard | |
706 | c0e564d5 | bellard | /* Special port to get debug messages from Open-Firmware */
|
707 | c0e564d5 | bellard | register_ioport_write(0x0F00, 4, 1, &PPC_debug_write, NULL); |
708 | a541f297 | bellard | } |
709 | c0e564d5 | bellard | |
710 | c0e564d5 | bellard | QEMUMachine prep_machine = { |
711 | c0e564d5 | bellard | "prep",
|
712 | c0e564d5 | bellard | "PowerPC PREP platform",
|
713 | c0e564d5 | bellard | ppc_prep_init, |
714 | c0e564d5 | bellard | }; |