Statistics
| Branch: | Revision:

root / target-i386 / exec.h @ d0bdf2a2

History | View | Annotate | Download (14.1 kB)

1
/*
2
 *  i386 execution defines 
3
 *
4
 *  Copyright (c) 2003 Fabrice Bellard
5
 *
6
 * This library is free software; you can redistribute it and/or
7
 * modify it under the terms of the GNU Lesser General Public
8
 * License as published by the Free Software Foundation; either
9
 * version 2 of the License, or (at your option) any later version.
10
 *
11
 * This library is distributed in the hope that it will be useful,
12
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14
 * Lesser General Public License for more details.
15
 *
16
 * You should have received a copy of the GNU Lesser General Public
17
 * License along with this library; if not, write to the Free Software
18
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19
 */
20
#include "config.h"
21
#include "dyngen-exec.h"
22

    
23
/* XXX: factorize this mess */
24
#ifdef TARGET_X86_64
25
#define TARGET_LONG_BITS 64
26
#else
27
#define TARGET_LONG_BITS 32
28
#endif
29

    
30
#include "cpu-defs.h"
31

    
32
/* at least 4 register variables are defined */
33
register struct CPUX86State *env asm(AREG0);
34

    
35
#if TARGET_LONG_BITS > HOST_LONG_BITS
36

    
37
/* no registers can be used */
38
#define T0 (env->t0)
39
#define T1 (env->t1)
40
#define T2 (env->t2)
41

    
42
#else
43

    
44
/* XXX: use unsigned long instead of target_ulong - better code will
45
   be generated for 64 bit CPUs */
46
register target_ulong T0 asm(AREG1);
47
register target_ulong T1 asm(AREG2);
48
register target_ulong T2 asm(AREG3);
49

    
50
/* if more registers are available, we define some registers too */
51
#ifdef AREG4
52
register target_ulong EAX asm(AREG4);
53
#define reg_EAX
54
#endif
55

    
56
#ifdef AREG5
57
register target_ulong ESP asm(AREG5);
58
#define reg_ESP
59
#endif
60

    
61
#ifdef AREG6
62
register target_ulong EBP asm(AREG6);
63
#define reg_EBP
64
#endif
65

    
66
#ifdef AREG7
67
register target_ulong ECX asm(AREG7);
68
#define reg_ECX
69
#endif
70

    
71
#ifdef AREG8
72
register target_ulong EDX asm(AREG8);
73
#define reg_EDX
74
#endif
75

    
76
#ifdef AREG9
77
register target_ulong EBX asm(AREG9);
78
#define reg_EBX
79
#endif
80

    
81
#ifdef AREG10
82
register target_ulong ESI asm(AREG10);
83
#define reg_ESI
84
#endif
85

    
86
#ifdef AREG11
87
register target_ulong EDI asm(AREG11);
88
#define reg_EDI
89
#endif
90

    
91
#endif /* ! (TARGET_LONG_BITS > HOST_LONG_BITS) */
92

    
93
#define A0 T2
94

    
95
extern FILE *logfile;
96
extern int loglevel;
97

    
98
#ifndef reg_EAX
99
#define EAX (env->regs[R_EAX])
100
#endif
101
#ifndef reg_ECX
102
#define ECX (env->regs[R_ECX])
103
#endif
104
#ifndef reg_EDX
105
#define EDX (env->regs[R_EDX])
106
#endif
107
#ifndef reg_EBX
108
#define EBX (env->regs[R_EBX])
109
#endif
110
#ifndef reg_ESP
111
#define ESP (env->regs[R_ESP])
112
#endif
113
#ifndef reg_EBP
114
#define EBP (env->regs[R_EBP])
115
#endif
116
#ifndef reg_ESI
117
#define ESI (env->regs[R_ESI])
118
#endif
119
#ifndef reg_EDI
120
#define EDI (env->regs[R_EDI])
121
#endif
122
#define EIP  (env->eip)
123
#define DF  (env->df)
124

    
125
#define CC_SRC (env->cc_src)
126
#define CC_DST (env->cc_dst)
127
#define CC_OP  (env->cc_op)
128

    
129
/* float macros */
130
#define FT0    (env->ft0)
131
#define ST0    (env->fpregs[env->fpstt].d)
132
#define ST(n)  (env->fpregs[(env->fpstt + (n)) & 7].d)
133
#define ST1    ST(1)
134

    
135
#ifdef USE_FP_CONVERT
136
#define FP_CONVERT  (env->fp_convert)
137
#endif
138

    
139
#include "cpu.h"
140
#include "exec-all.h"
141

    
142
typedef struct CCTable {
143
    int (*compute_all)(void); /* return all the flags */
144
    int (*compute_c)(void);  /* return the C flag */
145
} CCTable;
146

    
147
extern CCTable cc_table[];
148

    
149
void load_seg(int seg_reg, int selector);
150
void helper_ljmp_protected_T0_T1(int next_eip);
151
void helper_lcall_real_T0_T1(int shift, int next_eip);
152
void helper_lcall_protected_T0_T1(int shift, int next_eip);
153
void helper_iret_real(int shift);
154
void helper_iret_protected(int shift, int next_eip);
155
void helper_lret_protected(int shift, int addend);
156
void helper_lldt_T0(void);
157
void helper_ltr_T0(void);
158
void helper_movl_crN_T0(int reg);
159
void helper_movl_drN_T0(int reg);
160
void helper_invlpg(target_ulong addr);
161
void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
162
void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
163
void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
164
void cpu_x86_flush_tlb(CPUX86State *env, target_ulong addr);
165
int cpu_x86_handle_mmu_fault(CPUX86State *env, target_ulong addr, 
166
                             int is_write, int is_user, int is_softmmu);
167
void tlb_fill(target_ulong addr, int is_write, int is_user, 
168
              void *retaddr);
169
void __hidden cpu_lock(void);
170
void __hidden cpu_unlock(void);
171
void do_interrupt(int intno, int is_int, int error_code, 
172
                  target_ulong next_eip, int is_hw);
173
void do_interrupt_user(int intno, int is_int, int error_code, 
174
                       target_ulong next_eip);
175
void raise_interrupt(int intno, int is_int, int error_code, 
176
                     int next_eip_addend);
177
void raise_exception_err(int exception_index, int error_code);
178
void raise_exception(int exception_index);
179
void do_smm_enter(void);
180
void __hidden cpu_loop_exit(void);
181

    
182
void OPPROTO op_movl_eflags_T0(void);
183
void OPPROTO op_movl_T0_eflags(void);
184
void helper_divl_EAX_T0(void);
185
void helper_idivl_EAX_T0(void);
186
void helper_mulq_EAX_T0(void);
187
void helper_imulq_EAX_T0(void);
188
void helper_imulq_T0_T1(void);
189
void helper_divq_EAX_T0(void);
190
void helper_idivq_EAX_T0(void);
191
void helper_bswapq_T0(void);
192
void helper_cmpxchg8b(void);
193
void helper_cpuid(void);
194
void helper_enter_level(int level, int data32);
195
void helper_enter64_level(int level, int data64);
196
void helper_sysenter(void);
197
void helper_sysexit(void);
198
void helper_syscall(int next_eip_addend);
199
void helper_sysret(int dflag);
200
void helper_rdtsc(void);
201
void helper_rdmsr(void);
202
void helper_wrmsr(void);
203
void helper_lsl(void);
204
void helper_lar(void);
205
void helper_verr(void);
206
void helper_verw(void);
207
void helper_rsm(void);
208

    
209
void check_iob_T0(void);
210
void check_iow_T0(void);
211
void check_iol_T0(void);
212
void check_iob_DX(void);
213
void check_iow_DX(void);
214
void check_iol_DX(void);
215

    
216
#if !defined(CONFIG_USER_ONLY)
217

    
218
#include "softmmu_exec.h"
219

    
220
static inline double ldfq(target_ulong ptr)
221
{
222
    union {
223
        double d;
224
        uint64_t i;
225
    } u;
226
    u.i = ldq(ptr);
227
    return u.d;
228
}
229

    
230
static inline void stfq(target_ulong ptr, double v)
231
{
232
    union {
233
        double d;
234
        uint64_t i;
235
    } u;
236
    u.d = v;
237
    stq(ptr, u.i);
238
}
239

    
240
static inline float ldfl(target_ulong ptr)
241
{
242
    union {
243
        float f;
244
        uint32_t i;
245
    } u;
246
    u.i = ldl(ptr);
247
    return u.f;
248
}
249

    
250
static inline void stfl(target_ulong ptr, float v)
251
{
252
    union {
253
        float f;
254
        uint32_t i;
255
    } u;
256
    u.f = v;
257
    stl(ptr, u.i);
258
}
259

    
260
#endif /* !defined(CONFIG_USER_ONLY) */
261

    
262
#ifdef USE_X86LDOUBLE
263
/* use long double functions */
264
#define floatx_to_int32 floatx80_to_int32
265
#define floatx_to_int64 floatx80_to_int64
266
#define floatx_to_int32_round_to_zero floatx80_to_int32_round_to_zero
267
#define floatx_to_int64_round_to_zero floatx80_to_int64_round_to_zero
268
#define floatx_abs floatx80_abs
269
#define floatx_chs floatx80_chs
270
#define floatx_round_to_int floatx80_round_to_int
271
#define floatx_compare floatx80_compare
272
#define floatx_compare_quiet floatx80_compare_quiet
273
#define sin sinl
274
#define cos cosl
275
#define sqrt sqrtl
276
#define pow powl
277
#define log logl
278
#define tan tanl
279
#define atan2 atan2l
280
#define floor floorl
281
#define ceil ceill
282
#define ldexp ldexpl
283
#else
284
#define floatx_to_int32 float64_to_int32
285
#define floatx_to_int64 float64_to_int64
286
#define floatx_to_int32_round_to_zero float64_to_int32_round_to_zero
287
#define floatx_to_int64_round_to_zero float64_to_int64_round_to_zero
288
#define floatx_abs float64_abs
289
#define floatx_chs float64_chs
290
#define floatx_round_to_int float64_round_to_int
291
#define floatx_compare float64_compare
292
#define floatx_compare_quiet float64_compare_quiet
293
#endif
294

    
295
extern CPU86_LDouble sin(CPU86_LDouble x);
296
extern CPU86_LDouble cos(CPU86_LDouble x);
297
extern CPU86_LDouble sqrt(CPU86_LDouble x);
298
extern CPU86_LDouble pow(CPU86_LDouble, CPU86_LDouble);
299
extern CPU86_LDouble log(CPU86_LDouble x);
300
extern CPU86_LDouble tan(CPU86_LDouble x);
301
extern CPU86_LDouble atan2(CPU86_LDouble, CPU86_LDouble);
302
extern CPU86_LDouble floor(CPU86_LDouble x);
303
extern CPU86_LDouble ceil(CPU86_LDouble x);
304

    
305
#define RC_MASK         0xc00
306
#define RC_NEAR                0x000
307
#define RC_DOWN                0x400
308
#define RC_UP                0x800
309
#define RC_CHOP                0xc00
310

    
311
#define MAXTAN 9223372036854775808.0
312

    
313
#ifdef USE_X86LDOUBLE
314

    
315
/* only for x86 */
316
typedef union {
317
    long double d;
318
    struct {
319
        unsigned long long lower;
320
        unsigned short upper;
321
    } l;
322
} CPU86_LDoubleU;
323

    
324
/* the following deal with x86 long double-precision numbers */
325
#define MAXEXPD 0x7fff
326
#define EXPBIAS 16383
327
#define EXPD(fp)        (fp.l.upper & 0x7fff)
328
#define SIGND(fp)        ((fp.l.upper) & 0x8000)
329
#define MANTD(fp)       (fp.l.lower)
330
#define BIASEXPONENT(fp) fp.l.upper = (fp.l.upper & ~(0x7fff)) | EXPBIAS
331

    
332
#else
333

    
334
/* NOTE: arm is horrible as double 32 bit words are stored in big endian ! */
335
typedef union {
336
    double d;
337
#if !defined(WORDS_BIGENDIAN) && !defined(__arm__)
338
    struct {
339
        uint32_t lower;
340
        int32_t upper;
341
    } l;
342
#else
343
    struct {
344
        int32_t upper;
345
        uint32_t lower;
346
    } l;
347
#endif
348
#ifndef __arm__
349
    int64_t ll;
350
#endif
351
} CPU86_LDoubleU;
352

    
353
/* the following deal with IEEE double-precision numbers */
354
#define MAXEXPD 0x7ff
355
#define EXPBIAS 1023
356
#define EXPD(fp)        (((fp.l.upper) >> 20) & 0x7FF)
357
#define SIGND(fp)        ((fp.l.upper) & 0x80000000)
358
#ifdef __arm__
359
#define MANTD(fp)        (fp.l.lower | ((uint64_t)(fp.l.upper & ((1 << 20) - 1)) << 32))
360
#else
361
#define MANTD(fp)        (fp.ll & ((1LL << 52) - 1))
362
#endif
363
#define BIASEXPONENT(fp) fp.l.upper = (fp.l.upper & ~(0x7ff << 20)) | (EXPBIAS << 20)
364
#endif
365

    
366
static inline void fpush(void)
367
{
368
    env->fpstt = (env->fpstt - 1) & 7;
369
    env->fptags[env->fpstt] = 0; /* validate stack entry */
370
}
371

    
372
static inline void fpop(void)
373
{
374
    env->fptags[env->fpstt] = 1; /* invvalidate stack entry */
375
    env->fpstt = (env->fpstt + 1) & 7;
376
}
377

    
378
#ifndef USE_X86LDOUBLE
379
static inline CPU86_LDouble helper_fldt(target_ulong ptr)
380
{
381
    CPU86_LDoubleU temp;
382
    int upper, e;
383
    uint64_t ll;
384

    
385
    /* mantissa */
386
    upper = lduw(ptr + 8);
387
    /* XXX: handle overflow ? */
388
    e = (upper & 0x7fff) - 16383 + EXPBIAS; /* exponent */
389
    e |= (upper >> 4) & 0x800; /* sign */
390
    ll = (ldq(ptr) >> 11) & ((1LL << 52) - 1);
391
#ifdef __arm__
392
    temp.l.upper = (e << 20) | (ll >> 32);
393
    temp.l.lower = ll;
394
#else
395
    temp.ll = ll | ((uint64_t)e << 52);
396
#endif
397
    return temp.d;
398
}
399

    
400
static inline void helper_fstt(CPU86_LDouble f, target_ulong ptr)
401
{
402
    CPU86_LDoubleU temp;
403
    int e;
404

    
405
    temp.d = f;
406
    /* mantissa */
407
    stq(ptr, (MANTD(temp) << 11) | (1LL << 63));
408
    /* exponent + sign */
409
    e = EXPD(temp) - EXPBIAS + 16383;
410
    e |= SIGND(temp) >> 16;
411
    stw(ptr + 8, e);
412
}
413
#else
414

    
415
/* XXX: same endianness assumed */
416

    
417
#ifdef CONFIG_USER_ONLY
418

    
419
static inline CPU86_LDouble helper_fldt(target_ulong ptr)
420
{
421
    return *(CPU86_LDouble *)ptr;
422
}
423

    
424
static inline void helper_fstt(CPU86_LDouble f, target_ulong ptr)
425
{
426
    *(CPU86_LDouble *)ptr = f;
427
}
428

    
429
#else
430

    
431
/* we use memory access macros */
432

    
433
static inline CPU86_LDouble helper_fldt(target_ulong ptr)
434
{
435
    CPU86_LDoubleU temp;
436

    
437
    temp.l.lower = ldq(ptr);
438
    temp.l.upper = lduw(ptr + 8);
439
    return temp.d;
440
}
441

    
442
static inline void helper_fstt(CPU86_LDouble f, target_ulong ptr)
443
{
444
    CPU86_LDoubleU temp;
445
    
446
    temp.d = f;
447
    stq(ptr, temp.l.lower);
448
    stw(ptr + 8, temp.l.upper);
449
}
450

    
451
#endif /* !CONFIG_USER_ONLY */
452

    
453
#endif /* USE_X86LDOUBLE */
454

    
455
#define FPUS_IE (1 << 0)
456
#define FPUS_DE (1 << 1)
457
#define FPUS_ZE (1 << 2)
458
#define FPUS_OE (1 << 3)
459
#define FPUS_UE (1 << 4)
460
#define FPUS_PE (1 << 5)
461
#define FPUS_SF (1 << 6)
462
#define FPUS_SE (1 << 7)
463
#define FPUS_B  (1 << 15)
464

    
465
#define FPUC_EM 0x3f
466

    
467
extern const CPU86_LDouble f15rk[7];
468

    
469
void helper_fldt_ST0_A0(void);
470
void helper_fstt_ST0_A0(void);
471
void fpu_raise_exception(void);
472
CPU86_LDouble helper_fdiv(CPU86_LDouble a, CPU86_LDouble b);
473
void helper_fbld_ST0_A0(void);
474
void helper_fbst_ST0_A0(void);
475
void helper_f2xm1(void);
476
void helper_fyl2x(void);
477
void helper_fptan(void);
478
void helper_fpatan(void);
479
void helper_fxtract(void);
480
void helper_fprem1(void);
481
void helper_fprem(void);
482
void helper_fyl2xp1(void);
483
void helper_fsqrt(void);
484
void helper_fsincos(void);
485
void helper_frndint(void);
486
void helper_fscale(void);
487
void helper_fsin(void);
488
void helper_fcos(void);
489
void helper_fxam_ST0(void);
490
void helper_fstenv(target_ulong ptr, int data32);
491
void helper_fldenv(target_ulong ptr, int data32);
492
void helper_fsave(target_ulong ptr, int data32);
493
void helper_frstor(target_ulong ptr, int data32);
494
void helper_fxsave(target_ulong ptr, int data64);
495
void helper_fxrstor(target_ulong ptr, int data64);
496
void restore_native_fp_state(CPUState *env);
497
void save_native_fp_state(CPUState *env);
498
float approx_rsqrt(float a);
499
float approx_rcp(float a);
500
void update_fp_status(void);
501
void helper_hlt(void);
502
void helper_monitor(void);
503
void helper_mwait(void);
504

    
505
extern const uint8_t parity_table[256];
506
extern const uint8_t rclw_table[32];
507
extern const uint8_t rclb_table[32];
508

    
509
static inline uint32_t compute_eflags(void)
510
{
511
    return env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK);
512
}
513

    
514
/* NOTE: CC_OP must be modified manually to CC_OP_EFLAGS */
515
static inline void load_eflags(int eflags, int update_mask)
516
{
517
    CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
518
    DF = 1 - (2 * ((eflags >> 10) & 1));
519
    env->eflags = (env->eflags & ~update_mask) | 
520
        (eflags & update_mask);
521
}
522

    
523
static inline void env_to_regs(void)
524
{
525
#ifdef reg_EAX
526
    EAX = env->regs[R_EAX];
527
#endif
528
#ifdef reg_ECX
529
    ECX = env->regs[R_ECX];
530
#endif
531
#ifdef reg_EDX
532
    EDX = env->regs[R_EDX];
533
#endif
534
#ifdef reg_EBX
535
    EBX = env->regs[R_EBX];
536
#endif
537
#ifdef reg_ESP
538
    ESP = env->regs[R_ESP];
539
#endif
540
#ifdef reg_EBP
541
    EBP = env->regs[R_EBP];
542
#endif
543
#ifdef reg_ESI
544
    ESI = env->regs[R_ESI];
545
#endif
546
#ifdef reg_EDI
547
    EDI = env->regs[R_EDI];
548
#endif
549
}
550

    
551
static inline void regs_to_env(void)
552
{
553
#ifdef reg_EAX
554
    env->regs[R_EAX] = EAX;
555
#endif
556
#ifdef reg_ECX
557
    env->regs[R_ECX] = ECX;
558
#endif
559
#ifdef reg_EDX
560
    env->regs[R_EDX] = EDX;
561
#endif
562
#ifdef reg_EBX
563
    env->regs[R_EBX] = EBX;
564
#endif
565
#ifdef reg_ESP
566
    env->regs[R_ESP] = ESP;
567
#endif
568
#ifdef reg_EBP
569
    env->regs[R_EBP] = EBP;
570
#endif
571
#ifdef reg_ESI
572
    env->regs[R_ESI] = ESI;
573
#endif
574
#ifdef reg_EDI
575
    env->regs[R_EDI] = EDI;
576
#endif
577
}
578

    
579
static inline int cpu_halted(CPUState *env) {
580
    /* handle exit of HALTED state */
581
    if (!(env->hflags & HF_HALTED_MASK))
582
        return 0;
583
    /* disable halt condition */
584
    if ((env->interrupt_request & CPU_INTERRUPT_HARD) &&
585
        (env->eflags & IF_MASK)) {
586
        env->hflags &= ~HF_HALTED_MASK;
587
        return 0;
588
    }
589
    return EXCP_HALTED;
590
}