Statistics
| Branch: | Revision:

root / target-ppc / translate.c @ d7e4b87e

History | View | Annotate | Download (206.8 kB)

1 79aceca5 bellard
/*
2 3fc6c082 bellard
 *  PowerPC emulation for qemu: main translation routines.
3 5fafdf24 ths
 *
4 76a66253 j_mayer
 *  Copyright (c) 2003-2007 Jocelyn Mayer
5 79aceca5 bellard
 *
6 79aceca5 bellard
 * This library is free software; you can redistribute it and/or
7 79aceca5 bellard
 * modify it under the terms of the GNU Lesser General Public
8 79aceca5 bellard
 * License as published by the Free Software Foundation; either
9 79aceca5 bellard
 * version 2 of the License, or (at your option) any later version.
10 79aceca5 bellard
 *
11 79aceca5 bellard
 * This library is distributed in the hope that it will be useful,
12 79aceca5 bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 79aceca5 bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 79aceca5 bellard
 * Lesser General Public License for more details.
15 79aceca5 bellard
 *
16 79aceca5 bellard
 * You should have received a copy of the GNU Lesser General Public
17 79aceca5 bellard
 * License along with this library; if not, write to the Free Software
18 79aceca5 bellard
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19 79aceca5 bellard
 */
20 c6a1c22b bellard
#include <stdarg.h>
21 c6a1c22b bellard
#include <stdlib.h>
22 c6a1c22b bellard
#include <stdio.h>
23 c6a1c22b bellard
#include <string.h>
24 c6a1c22b bellard
#include <inttypes.h>
25 c6a1c22b bellard
26 79aceca5 bellard
#include "cpu.h"
27 c6a1c22b bellard
#include "exec-all.h"
28 79aceca5 bellard
#include "disas.h"
29 79aceca5 bellard
30 a750fc0b j_mayer
/* Include definitions for instructions classes and implementations flags */
31 79aceca5 bellard
//#define DO_SINGLE_STEP
32 9fddaa0c bellard
//#define PPC_DEBUG_DISAS
33 a496775f j_mayer
//#define DEBUG_MEMORY_ACCESSES
34 76a66253 j_mayer
//#define DO_PPC_STATISTICS
35 79aceca5 bellard
36 a750fc0b j_mayer
/*****************************************************************************/
37 a750fc0b j_mayer
/* Code translation helpers                                                  */
38 d9bce9d9 j_mayer
#if defined(USE_DIRECT_JUMP)
39 c53be334 bellard
#define TBPARAM(x)
40 c53be334 bellard
#else
41 c53be334 bellard
#define TBPARAM(x) (long)(x)
42 c53be334 bellard
#endif
43 c53be334 bellard
44 79aceca5 bellard
enum {
45 79aceca5 bellard
#define DEF(s, n, copy_size) INDEX_op_ ## s,
46 79aceca5 bellard
#include "opc.h"
47 79aceca5 bellard
#undef DEF
48 79aceca5 bellard
    NB_OPS,
49 79aceca5 bellard
};
50 79aceca5 bellard
51 79aceca5 bellard
static uint16_t *gen_opc_ptr;
52 79aceca5 bellard
static uint32_t *gen_opparam_ptr;
53 79aceca5 bellard
54 79aceca5 bellard
#include "gen-op.h"
55 28b6751f bellard
56 d9bce9d9 j_mayer
static inline void gen_set_T0 (target_ulong val)
57 d9bce9d9 j_mayer
{
58 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
59 d9bce9d9 j_mayer
    if (val >> 32)
60 d9bce9d9 j_mayer
        gen_op_set_T0_64(val >> 32, val);
61 d9bce9d9 j_mayer
    else
62 d9bce9d9 j_mayer
#endif
63 d9bce9d9 j_mayer
        gen_op_set_T0(val);
64 d9bce9d9 j_mayer
}
65 d9bce9d9 j_mayer
66 d9bce9d9 j_mayer
static inline void gen_set_T1 (target_ulong val)
67 d9bce9d9 j_mayer
{
68 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
69 d9bce9d9 j_mayer
    if (val >> 32)
70 d9bce9d9 j_mayer
        gen_op_set_T1_64(val >> 32, val);
71 d9bce9d9 j_mayer
    else
72 d9bce9d9 j_mayer
#endif
73 d9bce9d9 j_mayer
        gen_op_set_T1(val);
74 d9bce9d9 j_mayer
}
75 d9bce9d9 j_mayer
76 d9bce9d9 j_mayer
#define GEN8(func, NAME)                                                      \
77 9a64fbe4 bellard
static GenOpFunc *NAME ## _table [8] = {                                      \
78 9a64fbe4 bellard
NAME ## 0, NAME ## 1, NAME ## 2, NAME ## 3,                                   \
79 9a64fbe4 bellard
NAME ## 4, NAME ## 5, NAME ## 6, NAME ## 7,                                   \
80 9a64fbe4 bellard
};                                                                            \
81 9a64fbe4 bellard
static inline void func(int n)                                                \
82 9a64fbe4 bellard
{                                                                             \
83 9a64fbe4 bellard
    NAME ## _table[n]();                                                      \
84 9a64fbe4 bellard
}
85 9a64fbe4 bellard
86 9a64fbe4 bellard
#define GEN16(func, NAME)                                                     \
87 9a64fbe4 bellard
static GenOpFunc *NAME ## _table [16] = {                                     \
88 9a64fbe4 bellard
NAME ## 0, NAME ## 1, NAME ## 2, NAME ## 3,                                   \
89 9a64fbe4 bellard
NAME ## 4, NAME ## 5, NAME ## 6, NAME ## 7,                                   \
90 9a64fbe4 bellard
NAME ## 8, NAME ## 9, NAME ## 10, NAME ## 11,                                 \
91 9a64fbe4 bellard
NAME ## 12, NAME ## 13, NAME ## 14, NAME ## 15,                               \
92 9a64fbe4 bellard
};                                                                            \
93 9a64fbe4 bellard
static inline void func(int n)                                                \
94 9a64fbe4 bellard
{                                                                             \
95 9a64fbe4 bellard
    NAME ## _table[n]();                                                      \
96 28b6751f bellard
}
97 28b6751f bellard
98 d9bce9d9 j_mayer
#define GEN32(func, NAME)                                                     \
99 9a64fbe4 bellard
static GenOpFunc *NAME ## _table [32] = {                                     \
100 9a64fbe4 bellard
NAME ## 0, NAME ## 1, NAME ## 2, NAME ## 3,                                   \
101 9a64fbe4 bellard
NAME ## 4, NAME ## 5, NAME ## 6, NAME ## 7,                                   \
102 9a64fbe4 bellard
NAME ## 8, NAME ## 9, NAME ## 10, NAME ## 11,                                 \
103 9a64fbe4 bellard
NAME ## 12, NAME ## 13, NAME ## 14, NAME ## 15,                               \
104 9a64fbe4 bellard
NAME ## 16, NAME ## 17, NAME ## 18, NAME ## 19,                               \
105 9a64fbe4 bellard
NAME ## 20, NAME ## 21, NAME ## 22, NAME ## 23,                               \
106 9a64fbe4 bellard
NAME ## 24, NAME ## 25, NAME ## 26, NAME ## 27,                               \
107 9a64fbe4 bellard
NAME ## 28, NAME ## 29, NAME ## 30, NAME ## 31,                               \
108 9a64fbe4 bellard
};                                                                            \
109 9a64fbe4 bellard
static inline void func(int n)                                                \
110 9a64fbe4 bellard
{                                                                             \
111 9a64fbe4 bellard
    NAME ## _table[n]();                                                      \
112 9a64fbe4 bellard
}
113 9a64fbe4 bellard
114 9a64fbe4 bellard
/* Condition register moves */
115 9a64fbe4 bellard
GEN8(gen_op_load_crf_T0, gen_op_load_crf_T0_crf);
116 9a64fbe4 bellard
GEN8(gen_op_load_crf_T1, gen_op_load_crf_T1_crf);
117 9a64fbe4 bellard
GEN8(gen_op_store_T0_crf, gen_op_store_T0_crf_crf);
118 9a64fbe4 bellard
GEN8(gen_op_store_T1_crf, gen_op_store_T1_crf_crf);
119 28b6751f bellard
120 fb0eaffc bellard
/* Floating point condition and status register moves */
121 fb0eaffc bellard
GEN8(gen_op_load_fpscr_T0, gen_op_load_fpscr_T0_fpscr);
122 fb0eaffc bellard
GEN8(gen_op_store_T0_fpscr, gen_op_store_T0_fpscr_fpscr);
123 fb0eaffc bellard
GEN8(gen_op_clear_fpscr, gen_op_clear_fpscr_fpscr);
124 36081602 j_mayer
static inline void gen_op_store_T0_fpscri (int n, uint8_t param)
125 fb0eaffc bellard
{
126 76a66253 j_mayer
    gen_op_set_T0(param);
127 76a66253 j_mayer
    gen_op_store_T0_fpscr(n);
128 fb0eaffc bellard
}
129 fb0eaffc bellard
130 9a64fbe4 bellard
/* General purpose registers moves */
131 9a64fbe4 bellard
GEN32(gen_op_load_gpr_T0, gen_op_load_gpr_T0_gpr);
132 9a64fbe4 bellard
GEN32(gen_op_load_gpr_T1, gen_op_load_gpr_T1_gpr);
133 9a64fbe4 bellard
GEN32(gen_op_load_gpr_T2, gen_op_load_gpr_T2_gpr);
134 9a64fbe4 bellard
135 9a64fbe4 bellard
GEN32(gen_op_store_T0_gpr, gen_op_store_T0_gpr_gpr);
136 9a64fbe4 bellard
GEN32(gen_op_store_T1_gpr, gen_op_store_T1_gpr_gpr);
137 76a66253 j_mayer
#if 0 // unused
138 9a64fbe4 bellard
GEN32(gen_op_store_T2_gpr, gen_op_store_T2_gpr_gpr);
139 76a66253 j_mayer
#endif
140 28b6751f bellard
141 fb0eaffc bellard
/* floating point registers moves */
142 fb0eaffc bellard
GEN32(gen_op_load_fpr_FT0, gen_op_load_fpr_FT0_fpr);
143 fb0eaffc bellard
GEN32(gen_op_load_fpr_FT1, gen_op_load_fpr_FT1_fpr);
144 fb0eaffc bellard
GEN32(gen_op_load_fpr_FT2, gen_op_load_fpr_FT2_fpr);
145 fb0eaffc bellard
GEN32(gen_op_store_FT0_fpr, gen_op_store_FT0_fpr_fpr);
146 fb0eaffc bellard
GEN32(gen_op_store_FT1_fpr, gen_op_store_FT1_fpr_fpr);
147 76a66253 j_mayer
#if 0 // unused
148 fb0eaffc bellard
GEN32(gen_op_store_FT2_fpr, gen_op_store_FT2_fpr_fpr);
149 76a66253 j_mayer
#endif
150 79aceca5 bellard
151 79aceca5 bellard
/* internal defines */
152 79aceca5 bellard
typedef struct DisasContext {
153 79aceca5 bellard
    struct TranslationBlock *tb;
154 0fa85d43 bellard
    target_ulong nip;
155 79aceca5 bellard
    uint32_t opcode;
156 9a64fbe4 bellard
    uint32_t exception;
157 3cc62370 bellard
    /* Routine used to access memory */
158 3cc62370 bellard
    int mem_idx;
159 3cc62370 bellard
    /* Translation flags */
160 9a64fbe4 bellard
#if !defined(CONFIG_USER_ONLY)
161 79aceca5 bellard
    int supervisor;
162 9a64fbe4 bellard
#endif
163 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
164 d9bce9d9 j_mayer
    int sf_mode;
165 d9bce9d9 j_mayer
#endif
166 3cc62370 bellard
    int fpu_enabled;
167 35cdaad6 j_mayer
#if defined(TARGET_PPCEMB)
168 0487d6a8 j_mayer
    int spe_enabled;
169 0487d6a8 j_mayer
#endif
170 3fc6c082 bellard
    ppc_spr_t *spr_cb; /* Needed to check rights for mfspr/mtspr */
171 ea4e754f bellard
    int singlestep_enabled;
172 79aceca5 bellard
} DisasContext;
173 79aceca5 bellard
174 3fc6c082 bellard
struct opc_handler_t {
175 79aceca5 bellard
    /* invalid bits */
176 79aceca5 bellard
    uint32_t inval;
177 9a64fbe4 bellard
    /* instruction type */
178 0487d6a8 j_mayer
    uint64_t type;
179 79aceca5 bellard
    /* handler */
180 79aceca5 bellard
    void (*handler)(DisasContext *ctx);
181 a750fc0b j_mayer
#if defined(DO_PPC_STATISTICS) || defined(PPC_DUMP_CPU)
182 76a66253 j_mayer
    const unsigned char *oname;
183 a750fc0b j_mayer
#endif
184 a750fc0b j_mayer
#if defined(DO_PPC_STATISTICS)
185 76a66253 j_mayer
    uint64_t count;
186 76a66253 j_mayer
#endif
187 3fc6c082 bellard
};
188 79aceca5 bellard
189 76a66253 j_mayer
static inline void gen_set_Rc0 (DisasContext *ctx)
190 76a66253 j_mayer
{
191 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
192 d9bce9d9 j_mayer
    if (ctx->sf_mode)
193 d9bce9d9 j_mayer
        gen_op_cmpi_64(0);
194 d9bce9d9 j_mayer
    else
195 d9bce9d9 j_mayer
#endif
196 d9bce9d9 j_mayer
        gen_op_cmpi(0);
197 76a66253 j_mayer
    gen_op_set_Rc0();
198 76a66253 j_mayer
}
199 76a66253 j_mayer
200 d9bce9d9 j_mayer
static inline void gen_update_nip (DisasContext *ctx, target_ulong nip)
201 d9bce9d9 j_mayer
{
202 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
203 d9bce9d9 j_mayer
    if (ctx->sf_mode)
204 d9bce9d9 j_mayer
        gen_op_update_nip_64(nip >> 32, nip);
205 d9bce9d9 j_mayer
    else
206 d9bce9d9 j_mayer
#endif
207 d9bce9d9 j_mayer
        gen_op_update_nip(nip);
208 d9bce9d9 j_mayer
}
209 d9bce9d9 j_mayer
210 e1833e1f j_mayer
#define GEN_EXCP(ctx, excp, error)                                            \
211 79aceca5 bellard
do {                                                                          \
212 e1833e1f j_mayer
    if ((ctx)->exception == POWERPC_EXCP_NONE) {                              \
213 d9bce9d9 j_mayer
        gen_update_nip(ctx, (ctx)->nip);                                      \
214 9fddaa0c bellard
    }                                                                         \
215 9fddaa0c bellard
    gen_op_raise_exception_err((excp), (error));                              \
216 9fddaa0c bellard
    ctx->exception = (excp);                                                  \
217 79aceca5 bellard
} while (0)
218 79aceca5 bellard
219 e1833e1f j_mayer
#define GEN_EXCP_INVAL(ctx)                                                   \
220 e1833e1f j_mayer
GEN_EXCP((ctx), POWERPC_EXCP_PROGRAM,                                         \
221 e1833e1f j_mayer
         POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_INVAL)
222 9fddaa0c bellard
223 e1833e1f j_mayer
#define GEN_EXCP_PRIVOPC(ctx)                                                 \
224 e1833e1f j_mayer
GEN_EXCP((ctx), POWERPC_EXCP_PROGRAM,                                         \
225 e1833e1f j_mayer
         POWERPC_EXCP_INVAL | POWERPC_EXCP_PRIV_OPC)
226 9a64fbe4 bellard
227 e1833e1f j_mayer
#define GEN_EXCP_PRIVREG(ctx)                                                 \
228 e1833e1f j_mayer
GEN_EXCP((ctx), POWERPC_EXCP_PROGRAM,                                         \
229 e1833e1f j_mayer
         POWERPC_EXCP_INVAL | POWERPC_EXCP_PRIV_REG)
230 e1833e1f j_mayer
231 e1833e1f j_mayer
#define GEN_EXCP_NO_FP(ctx)                                                   \
232 e1833e1f j_mayer
GEN_EXCP(ctx, POWERPC_EXCP_FPU, 0)
233 e1833e1f j_mayer
234 e1833e1f j_mayer
#define GEN_EXCP_NO_AP(ctx)                                                   \
235 e1833e1f j_mayer
GEN_EXCP(ctx, POWERPC_EXCP_APU, 0)
236 9a64fbe4 bellard
237 f24e5695 bellard
/* Stop translation */
238 e1833e1f j_mayer
static inline void GEN_STOP (DisasContext *ctx)
239 3fc6c082 bellard
{
240 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip);
241 e1833e1f j_mayer
    ctx->exception = POWERPC_EXCP_STOP;
242 3fc6c082 bellard
}
243 3fc6c082 bellard
244 f24e5695 bellard
/* No need to update nip here, as execution flow will change */
245 e1833e1f j_mayer
static inline void GEN_SYNC (DisasContext *ctx)
246 2be0071f bellard
{
247 e1833e1f j_mayer
    ctx->exception = POWERPC_EXCP_SYNC;
248 2be0071f bellard
}
249 2be0071f bellard
250 79aceca5 bellard
#define GEN_HANDLER(name, opc1, opc2, opc3, inval, type)                      \
251 79aceca5 bellard
static void gen_##name (DisasContext *ctx);                                   \
252 79aceca5 bellard
GEN_OPCODE(name, opc1, opc2, opc3, inval, type);                              \
253 79aceca5 bellard
static void gen_##name (DisasContext *ctx)
254 79aceca5 bellard
255 79aceca5 bellard
typedef struct opcode_t {
256 79aceca5 bellard
    unsigned char opc1, opc2, opc3;
257 18fba28c bellard
#if HOST_LONG_BITS == 64 /* Explicitely align to 64 bits */
258 18fba28c bellard
    unsigned char pad[5];
259 18fba28c bellard
#else
260 18fba28c bellard
    unsigned char pad[1];
261 18fba28c bellard
#endif
262 79aceca5 bellard
    opc_handler_t handler;
263 3fc6c082 bellard
    const unsigned char *oname;
264 79aceca5 bellard
} opcode_t;
265 79aceca5 bellard
266 a750fc0b j_mayer
/*****************************************************************************/
267 79aceca5 bellard
/***                           Instruction decoding                        ***/
268 79aceca5 bellard
#define EXTRACT_HELPER(name, shift, nb)                                       \
269 d9bce9d9 j_mayer
static inline uint32_t name (uint32_t opcode)                                 \
270 79aceca5 bellard
{                                                                             \
271 79aceca5 bellard
    return (opcode >> (shift)) & ((1 << (nb)) - 1);                           \
272 79aceca5 bellard
}
273 79aceca5 bellard
274 79aceca5 bellard
#define EXTRACT_SHELPER(name, shift, nb)                                      \
275 d9bce9d9 j_mayer
static inline int32_t name (uint32_t opcode)                                  \
276 79aceca5 bellard
{                                                                             \
277 18fba28c bellard
    return (int16_t)((opcode >> (shift)) & ((1 << (nb)) - 1));                \
278 79aceca5 bellard
}
279 79aceca5 bellard
280 79aceca5 bellard
/* Opcode part 1 */
281 79aceca5 bellard
EXTRACT_HELPER(opc1, 26, 6);
282 79aceca5 bellard
/* Opcode part 2 */
283 79aceca5 bellard
EXTRACT_HELPER(opc2, 1, 5);
284 79aceca5 bellard
/* Opcode part 3 */
285 79aceca5 bellard
EXTRACT_HELPER(opc3, 6, 5);
286 79aceca5 bellard
/* Update Cr0 flags */
287 79aceca5 bellard
EXTRACT_HELPER(Rc, 0, 1);
288 79aceca5 bellard
/* Destination */
289 79aceca5 bellard
EXTRACT_HELPER(rD, 21, 5);
290 79aceca5 bellard
/* Source */
291 79aceca5 bellard
EXTRACT_HELPER(rS, 21, 5);
292 79aceca5 bellard
/* First operand */
293 79aceca5 bellard
EXTRACT_HELPER(rA, 16, 5);
294 79aceca5 bellard
/* Second operand */
295 79aceca5 bellard
EXTRACT_HELPER(rB, 11, 5);
296 79aceca5 bellard
/* Third operand */
297 79aceca5 bellard
EXTRACT_HELPER(rC, 6, 5);
298 79aceca5 bellard
/***                               Get CRn                                 ***/
299 79aceca5 bellard
EXTRACT_HELPER(crfD, 23, 3);
300 79aceca5 bellard
EXTRACT_HELPER(crfS, 18, 3);
301 79aceca5 bellard
EXTRACT_HELPER(crbD, 21, 5);
302 79aceca5 bellard
EXTRACT_HELPER(crbA, 16, 5);
303 79aceca5 bellard
EXTRACT_HELPER(crbB, 11, 5);
304 79aceca5 bellard
/* SPR / TBL */
305 3fc6c082 bellard
EXTRACT_HELPER(_SPR, 11, 10);
306 3fc6c082 bellard
static inline uint32_t SPR (uint32_t opcode)
307 3fc6c082 bellard
{
308 3fc6c082 bellard
    uint32_t sprn = _SPR(opcode);
309 3fc6c082 bellard
310 3fc6c082 bellard
    return ((sprn >> 5) & 0x1F) | ((sprn & 0x1F) << 5);
311 3fc6c082 bellard
}
312 79aceca5 bellard
/***                              Get constants                            ***/
313 79aceca5 bellard
EXTRACT_HELPER(IMM, 12, 8);
314 79aceca5 bellard
/* 16 bits signed immediate value */
315 79aceca5 bellard
EXTRACT_SHELPER(SIMM, 0, 16);
316 79aceca5 bellard
/* 16 bits unsigned immediate value */
317 79aceca5 bellard
EXTRACT_HELPER(UIMM, 0, 16);
318 79aceca5 bellard
/* Bit count */
319 79aceca5 bellard
EXTRACT_HELPER(NB, 11, 5);
320 79aceca5 bellard
/* Shift count */
321 79aceca5 bellard
EXTRACT_HELPER(SH, 11, 5);
322 79aceca5 bellard
/* Mask start */
323 79aceca5 bellard
EXTRACT_HELPER(MB, 6, 5);
324 79aceca5 bellard
/* Mask end */
325 79aceca5 bellard
EXTRACT_HELPER(ME, 1, 5);
326 fb0eaffc bellard
/* Trap operand */
327 fb0eaffc bellard
EXTRACT_HELPER(TO, 21, 5);
328 79aceca5 bellard
329 79aceca5 bellard
EXTRACT_HELPER(CRM, 12, 8);
330 79aceca5 bellard
EXTRACT_HELPER(FM, 17, 8);
331 79aceca5 bellard
EXTRACT_HELPER(SR, 16, 4);
332 fb0eaffc bellard
EXTRACT_HELPER(FPIMM, 20, 4);
333 fb0eaffc bellard
334 79aceca5 bellard
/***                            Jump target decoding                       ***/
335 79aceca5 bellard
/* Displacement */
336 79aceca5 bellard
EXTRACT_SHELPER(d, 0, 16);
337 79aceca5 bellard
/* Immediate address */
338 76a66253 j_mayer
static inline target_ulong LI (uint32_t opcode)
339 79aceca5 bellard
{
340 79aceca5 bellard
    return (opcode >> 0) & 0x03FFFFFC;
341 79aceca5 bellard
}
342 79aceca5 bellard
343 79aceca5 bellard
static inline uint32_t BD (uint32_t opcode)
344 79aceca5 bellard
{
345 79aceca5 bellard
    return (opcode >> 0) & 0xFFFC;
346 79aceca5 bellard
}
347 79aceca5 bellard
348 79aceca5 bellard
EXTRACT_HELPER(BO, 21, 5);
349 79aceca5 bellard
EXTRACT_HELPER(BI, 16, 5);
350 79aceca5 bellard
/* Absolute/relative address */
351 79aceca5 bellard
EXTRACT_HELPER(AA, 1, 1);
352 79aceca5 bellard
/* Link */
353 79aceca5 bellard
EXTRACT_HELPER(LK, 0, 1);
354 79aceca5 bellard
355 79aceca5 bellard
/* Create a mask between <start> and <end> bits */
356 76a66253 j_mayer
static inline target_ulong MASK (uint32_t start, uint32_t end)
357 79aceca5 bellard
{
358 76a66253 j_mayer
    target_ulong ret;
359 79aceca5 bellard
360 76a66253 j_mayer
#if defined(TARGET_PPC64)
361 76a66253 j_mayer
    if (likely(start == 0)) {
362 76a66253 j_mayer
        ret = (uint64_t)(-1ULL) << (63 - end);
363 76a66253 j_mayer
    } else if (likely(end == 63)) {
364 76a66253 j_mayer
        ret = (uint64_t)(-1ULL) >> start;
365 76a66253 j_mayer
    }
366 76a66253 j_mayer
#else
367 76a66253 j_mayer
    if (likely(start == 0)) {
368 76a66253 j_mayer
        ret = (uint32_t)(-1ULL) << (31  - end);
369 76a66253 j_mayer
    } else if (likely(end == 31)) {
370 76a66253 j_mayer
        ret = (uint32_t)(-1ULL) >> start;
371 76a66253 j_mayer
    }
372 76a66253 j_mayer
#endif
373 76a66253 j_mayer
    else {
374 76a66253 j_mayer
        ret = (((target_ulong)(-1ULL)) >> (start)) ^
375 76a66253 j_mayer
            (((target_ulong)(-1ULL) >> (end)) >> 1);
376 76a66253 j_mayer
        if (unlikely(start > end))
377 76a66253 j_mayer
            return ~ret;
378 76a66253 j_mayer
    }
379 79aceca5 bellard
380 79aceca5 bellard
    return ret;
381 79aceca5 bellard
}
382 79aceca5 bellard
383 a750fc0b j_mayer
/*****************************************************************************/
384 a750fc0b j_mayer
/* PowerPC Instructions types definitions                                    */
385 a750fc0b j_mayer
enum {
386 a750fc0b j_mayer
    PPC_NONE          = 0x0000000000000000ULL,
387 a750fc0b j_mayer
    /* integer operations instructions                  */
388 a750fc0b j_mayer
    /* flow control instructions                        */
389 a750fc0b j_mayer
    /* virtual memory instructions                      */
390 a750fc0b j_mayer
    /* ld/st with reservation instructions              */
391 a750fc0b j_mayer
    /* cache control instructions                       */
392 a750fc0b j_mayer
    /* spr/msr access instructions                      */
393 a750fc0b j_mayer
    PPC_INSNS_BASE    = 0x0000000000000001ULL,
394 a750fc0b j_mayer
#define PPC_INTEGER PPC_INSNS_BASE
395 a750fc0b j_mayer
#define PPC_FLOW    PPC_INSNS_BASE
396 a750fc0b j_mayer
#define PPC_MEM     PPC_INSNS_BASE
397 a750fc0b j_mayer
#define PPC_RES     PPC_INSNS_BASE
398 a750fc0b j_mayer
#define PPC_CACHE   PPC_INSNS_BASE
399 a750fc0b j_mayer
#define PPC_MISC    PPC_INSNS_BASE
400 a750fc0b j_mayer
    /* Optional floating point instructions             */
401 a750fc0b j_mayer
    PPC_FLOAT         = 0x0000000000000002ULL,
402 a750fc0b j_mayer
    PPC_FLOAT_FSQRT   = 0x0000000000000004ULL,
403 a750fc0b j_mayer
    PPC_FLOAT_FRES    = 0x0000000000000008ULL,
404 a750fc0b j_mayer
    PPC_FLOAT_FRSQRTE = 0x0000000000000010ULL,
405 a750fc0b j_mayer
    PPC_FLOAT_FSEL    = 0x0000000000000020ULL,
406 a750fc0b j_mayer
    PPC_FLOAT_STFIWX  = 0x0000000000000040ULL,
407 a750fc0b j_mayer
    /* external control instructions                    */
408 a750fc0b j_mayer
    PPC_EXTERN        = 0x0000000000000080ULL,
409 a750fc0b j_mayer
    /* segment register access instructions             */
410 a750fc0b j_mayer
    PPC_SEGMENT       = 0x0000000000000100ULL,
411 a750fc0b j_mayer
    /* Optional cache control instruction               */
412 a750fc0b j_mayer
    PPC_CACHE_DCBA    = 0x0000000000000200ULL,
413 a750fc0b j_mayer
    /* Optional memory control instructions             */
414 a750fc0b j_mayer
    PPC_MEM_TLBIA     = 0x0000000000000400ULL,
415 a750fc0b j_mayer
    PPC_MEM_TLBIE     = 0x0000000000000800ULL,
416 a750fc0b j_mayer
    PPC_MEM_TLBSYNC   = 0x0000000000001000ULL,
417 a750fc0b j_mayer
    /* eieio & sync                                     */
418 a750fc0b j_mayer
    PPC_MEM_SYNC      = 0x0000000000002000ULL,
419 a750fc0b j_mayer
    /* PowerPC 6xx TLB management instructions          */
420 a750fc0b j_mayer
    PPC_6xx_TLB       = 0x0000000000004000ULL,
421 a750fc0b j_mayer
    /* Altivec support                                  */
422 a750fc0b j_mayer
    PPC_ALTIVEC       = 0x0000000000008000ULL,
423 a750fc0b j_mayer
    /* Time base mftb instruction                       */
424 a750fc0b j_mayer
    PPC_MFTB          = 0x0000000000010000ULL,
425 a750fc0b j_mayer
    /* Embedded PowerPC dedicated instructions          */
426 a750fc0b j_mayer
    PPC_EMB_COMMON    = 0x0000000000020000ULL,
427 a750fc0b j_mayer
    /* PowerPC 40x exception model                      */
428 a750fc0b j_mayer
    PPC_40x_EXCP      = 0x0000000000040000ULL,
429 a750fc0b j_mayer
    /* PowerPC 40x TLB management instructions          */
430 a750fc0b j_mayer
    PPC_40x_TLB       = 0x0000000000080000ULL,
431 a750fc0b j_mayer
    /* PowerPC 405 Mac instructions                     */
432 a750fc0b j_mayer
    PPC_405_MAC       = 0x0000000000100000ULL,
433 a750fc0b j_mayer
    /* PowerPC 440 specific instructions                */
434 a750fc0b j_mayer
    PPC_440_SPEC      = 0x0000000000200000ULL,
435 a750fc0b j_mayer
    /* Power-to-PowerPC bridge (601)                    */
436 a750fc0b j_mayer
    PPC_POWER_BR      = 0x0000000000400000ULL,
437 a750fc0b j_mayer
    /* PowerPC 602 specific */
438 a750fc0b j_mayer
    PPC_602_SPEC      = 0x0000000000800000ULL,
439 a750fc0b j_mayer
    /* Deprecated instructions                          */
440 a750fc0b j_mayer
    /* Original POWER instruction set                   */
441 a750fc0b j_mayer
    PPC_POWER         = 0x0000000001000000ULL,
442 a750fc0b j_mayer
    /* POWER2 instruction set extension                 */
443 a750fc0b j_mayer
    PPC_POWER2        = 0x0000000002000000ULL,
444 a750fc0b j_mayer
    /* Power RTC support */
445 a750fc0b j_mayer
    PPC_POWER_RTC     = 0x0000000004000000ULL,
446 a750fc0b j_mayer
    /* 64 bits PowerPC instructions                     */
447 a750fc0b j_mayer
    /* 64 bits PowerPC instruction set                  */
448 a750fc0b j_mayer
    PPC_64B           = 0x0000000008000000ULL,
449 a750fc0b j_mayer
    /* 64 bits hypervisor extensions                    */
450 a750fc0b j_mayer
    PPC_64H           = 0x0000000010000000ULL,
451 a750fc0b j_mayer
    /* 64 bits PowerPC "bridge" features                */
452 a750fc0b j_mayer
    PPC_64_BRIDGE     = 0x0000000020000000ULL,
453 a750fc0b j_mayer
    /* BookE (embedded) PowerPC specification           */
454 a750fc0b j_mayer
    PPC_BOOKE         = 0x0000000040000000ULL,
455 a750fc0b j_mayer
    /* eieio                                            */
456 a750fc0b j_mayer
    PPC_MEM_EIEIO     = 0x0000000080000000ULL,
457 a750fc0b j_mayer
    /* e500 vector instructions                         */
458 a750fc0b j_mayer
    PPC_E500_VECTOR   = 0x0000000100000000ULL,
459 a750fc0b j_mayer
    /* PowerPC 4xx dedicated instructions               */
460 a750fc0b j_mayer
    PPC_4xx_COMMON    = 0x0000000200000000ULL,
461 a750fc0b j_mayer
    /* PowerPC 2.03 specification extensions            */
462 a750fc0b j_mayer
    PPC_203           = 0x0000000400000000ULL,
463 a750fc0b j_mayer
    /* PowerPC 2.03 SPE extension                       */
464 a750fc0b j_mayer
    PPC_SPE           = 0x0000000800000000ULL,
465 a750fc0b j_mayer
    /* PowerPC 2.03 SPE floating-point extension        */
466 a750fc0b j_mayer
    PPC_SPEFPU        = 0x0000001000000000ULL,
467 a750fc0b j_mayer
    /* SLB management                                   */
468 a750fc0b j_mayer
    PPC_SLBI          = 0x0000002000000000ULL,
469 a750fc0b j_mayer
    /* PowerPC 40x ibct instructions                    */
470 a750fc0b j_mayer
    PPC_40x_ICBT      = 0x0000004000000000ULL,
471 a750fc0b j_mayer
    /* PowerPC 74xx TLB management instructions         */
472 a750fc0b j_mayer
    PPC_74xx_TLB      = 0x0000008000000000ULL,
473 a750fc0b j_mayer
    /* More BookE (embedded) instructions...            */
474 a750fc0b j_mayer
    PPC_BOOKE_EXT     = 0x0000010000000000ULL,
475 a750fc0b j_mayer
    /* rfmci is not implemented in all BookE PowerPC    */
476 a750fc0b j_mayer
    PPC_RFMCI         = 0x0000020000000000ULL,
477 a750fc0b j_mayer
    /* user-mode DCR access, implemented in PowerPC 460 */
478 a750fc0b j_mayer
    PPC_DCRUX         = 0x0000040000000000ULL,
479 d7e4b87e j_mayer
    /* New floating-point extensions (PowerPC 2.0x)     */
480 d7e4b87e j_mayer
    PPC_FLOAT_EXT     = 0x0000080000000000ULL,
481 a750fc0b j_mayer
};
482 a750fc0b j_mayer
483 a750fc0b j_mayer
/*****************************************************************************/
484 a750fc0b j_mayer
/* PowerPC instructions table                                                */
485 3fc6c082 bellard
#if HOST_LONG_BITS == 64
486 3fc6c082 bellard
#define OPC_ALIGN 8
487 3fc6c082 bellard
#else
488 3fc6c082 bellard
#define OPC_ALIGN 4
489 3fc6c082 bellard
#endif
490 1b039c09 bellard
#if defined(__APPLE__)
491 d9bce9d9 j_mayer
#define OPCODES_SECTION                                                       \
492 3fc6c082 bellard
    __attribute__ ((section("__TEXT,__opcodes"), unused, aligned (OPC_ALIGN) ))
493 933dc6eb bellard
#else
494 d9bce9d9 j_mayer
#define OPCODES_SECTION                                                       \
495 3fc6c082 bellard
    __attribute__ ((section(".opcodes"), unused, aligned (OPC_ALIGN) ))
496 933dc6eb bellard
#endif
497 933dc6eb bellard
498 76a66253 j_mayer
#if defined(DO_PPC_STATISTICS)
499 79aceca5 bellard
#define GEN_OPCODE(name, op1, op2, op3, invl, _typ)                           \
500 18fba28c bellard
OPCODES_SECTION opcode_t opc_##name = {                                       \
501 79aceca5 bellard
    .opc1 = op1,                                                              \
502 79aceca5 bellard
    .opc2 = op2,                                                              \
503 79aceca5 bellard
    .opc3 = op3,                                                              \
504 18fba28c bellard
    .pad  = { 0, },                                                           \
505 79aceca5 bellard
    .handler = {                                                              \
506 79aceca5 bellard
        .inval   = invl,                                                      \
507 9a64fbe4 bellard
        .type = _typ,                                                         \
508 79aceca5 bellard
        .handler = &gen_##name,                                               \
509 76a66253 j_mayer
        .oname = stringify(name),                                             \
510 79aceca5 bellard
    },                                                                        \
511 3fc6c082 bellard
    .oname = stringify(name),                                                 \
512 79aceca5 bellard
}
513 76a66253 j_mayer
#else
514 76a66253 j_mayer
#define GEN_OPCODE(name, op1, op2, op3, invl, _typ)                           \
515 76a66253 j_mayer
OPCODES_SECTION opcode_t opc_##name = {                                       \
516 76a66253 j_mayer
    .opc1 = op1,                                                              \
517 76a66253 j_mayer
    .opc2 = op2,                                                              \
518 76a66253 j_mayer
    .opc3 = op3,                                                              \
519 76a66253 j_mayer
    .pad  = { 0, },                                                           \
520 76a66253 j_mayer
    .handler = {                                                              \
521 76a66253 j_mayer
        .inval   = invl,                                                      \
522 76a66253 j_mayer
        .type = _typ,                                                         \
523 76a66253 j_mayer
        .handler = &gen_##name,                                               \
524 76a66253 j_mayer
    },                                                                        \
525 76a66253 j_mayer
    .oname = stringify(name),                                                 \
526 76a66253 j_mayer
}
527 76a66253 j_mayer
#endif
528 79aceca5 bellard
529 79aceca5 bellard
#define GEN_OPCODE_MARK(name)                                                 \
530 18fba28c bellard
OPCODES_SECTION opcode_t opc_##name = {                                       \
531 79aceca5 bellard
    .opc1 = 0xFF,                                                             \
532 79aceca5 bellard
    .opc2 = 0xFF,                                                             \
533 79aceca5 bellard
    .opc3 = 0xFF,                                                             \
534 18fba28c bellard
    .pad  = { 0, },                                                           \
535 79aceca5 bellard
    .handler = {                                                              \
536 79aceca5 bellard
        .inval   = 0x00000000,                                                \
537 9a64fbe4 bellard
        .type = 0x00,                                                         \
538 79aceca5 bellard
        .handler = NULL,                                                      \
539 79aceca5 bellard
    },                                                                        \
540 3fc6c082 bellard
    .oname = stringify(name),                                                 \
541 79aceca5 bellard
}
542 79aceca5 bellard
543 79aceca5 bellard
/* Start opcode list */
544 79aceca5 bellard
GEN_OPCODE_MARK(start);
545 79aceca5 bellard
546 79aceca5 bellard
/* Invalid instruction */
547 9a64fbe4 bellard
GEN_HANDLER(invalid, 0x00, 0x00, 0x00, 0xFFFFFFFF, PPC_NONE)
548 9a64fbe4 bellard
{
549 e1833e1f j_mayer
    GEN_EXCP_INVAL(ctx);
550 9a64fbe4 bellard
}
551 9a64fbe4 bellard
552 79aceca5 bellard
static opc_handler_t invalid_handler = {
553 79aceca5 bellard
    .inval   = 0xFFFFFFFF,
554 9a64fbe4 bellard
    .type    = PPC_NONE,
555 79aceca5 bellard
    .handler = gen_invalid,
556 79aceca5 bellard
};
557 79aceca5 bellard
558 79aceca5 bellard
/***                           Integer arithmetic                          ***/
559 d9bce9d9 j_mayer
#define __GEN_INT_ARITH2(name, opc1, opc2, opc3, inval, type)                 \
560 d9bce9d9 j_mayer
GEN_HANDLER(name, opc1, opc2, opc3, inval, type)                              \
561 79aceca5 bellard
{                                                                             \
562 79aceca5 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));                                      \
563 79aceca5 bellard
    gen_op_load_gpr_T1(rB(ctx->opcode));                                      \
564 79aceca5 bellard
    gen_op_##name();                                                          \
565 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));                                     \
566 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
567 76a66253 j_mayer
        gen_set_Rc0(ctx);                                                     \
568 79aceca5 bellard
}
569 79aceca5 bellard
570 d9bce9d9 j_mayer
#define __GEN_INT_ARITH2_O(name, opc1, opc2, opc3, inval, type)               \
571 d9bce9d9 j_mayer
GEN_HANDLER(name, opc1, opc2, opc3, inval, type)                              \
572 79aceca5 bellard
{                                                                             \
573 79aceca5 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));                                      \
574 79aceca5 bellard
    gen_op_load_gpr_T1(rB(ctx->opcode));                                      \
575 79aceca5 bellard
    gen_op_##name();                                                          \
576 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));                                     \
577 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
578 76a66253 j_mayer
        gen_set_Rc0(ctx);                                                     \
579 79aceca5 bellard
}
580 79aceca5 bellard
581 d9bce9d9 j_mayer
#define __GEN_INT_ARITH1(name, opc1, opc2, opc3, type)                        \
582 d9bce9d9 j_mayer
GEN_HANDLER(name, opc1, opc2, opc3, 0x0000F800, type)                         \
583 79aceca5 bellard
{                                                                             \
584 79aceca5 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));                                      \
585 79aceca5 bellard
    gen_op_##name();                                                          \
586 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));                                     \
587 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
588 76a66253 j_mayer
        gen_set_Rc0(ctx);                                                     \
589 79aceca5 bellard
}
590 d9bce9d9 j_mayer
#define __GEN_INT_ARITH1_O(name, opc1, opc2, opc3, type)                      \
591 d9bce9d9 j_mayer
GEN_HANDLER(name, opc1, opc2, opc3, 0x0000F800, type)                         \
592 79aceca5 bellard
{                                                                             \
593 79aceca5 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));                                      \
594 79aceca5 bellard
    gen_op_##name();                                                          \
595 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));                                     \
596 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
597 76a66253 j_mayer
        gen_set_Rc0(ctx);                                                     \
598 79aceca5 bellard
}
599 79aceca5 bellard
600 79aceca5 bellard
/* Two operands arithmetic functions */
601 d9bce9d9 j_mayer
#define GEN_INT_ARITH2(name, opc1, opc2, opc3, type)                          \
602 d9bce9d9 j_mayer
__GEN_INT_ARITH2(name, opc1, opc2, opc3, 0x00000000, type)                    \
603 d9bce9d9 j_mayer
__GEN_INT_ARITH2_O(name##o, opc1, opc2, opc3 | 0x10, 0x00000000, type)
604 d9bce9d9 j_mayer
605 d9bce9d9 j_mayer
/* Two operands arithmetic functions with no overflow allowed */
606 d9bce9d9 j_mayer
#define GEN_INT_ARITHN(name, opc1, opc2, opc3, type)                          \
607 d9bce9d9 j_mayer
__GEN_INT_ARITH2(name, opc1, opc2, opc3, 0x00000400, type)
608 d9bce9d9 j_mayer
609 d9bce9d9 j_mayer
/* One operand arithmetic functions */
610 d9bce9d9 j_mayer
#define GEN_INT_ARITH1(name, opc1, opc2, opc3, type)                          \
611 d9bce9d9 j_mayer
__GEN_INT_ARITH1(name, opc1, opc2, opc3, type)                                \
612 d9bce9d9 j_mayer
__GEN_INT_ARITH1_O(name##o, opc1, opc2, opc3 | 0x10, type)
613 d9bce9d9 j_mayer
614 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
615 d9bce9d9 j_mayer
#define __GEN_INT_ARITH2_64(name, opc1, opc2, opc3, inval, type)              \
616 d9bce9d9 j_mayer
GEN_HANDLER(name, opc1, opc2, opc3, inval, type)                              \
617 d9bce9d9 j_mayer
{                                                                             \
618 d9bce9d9 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));                                      \
619 d9bce9d9 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));                                      \
620 d9bce9d9 j_mayer
    if (ctx->sf_mode)                                                         \
621 d9bce9d9 j_mayer
        gen_op_##name##_64();                                                 \
622 d9bce9d9 j_mayer
    else                                                                      \
623 d9bce9d9 j_mayer
        gen_op_##name();                                                      \
624 d9bce9d9 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));                                     \
625 d9bce9d9 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
626 d9bce9d9 j_mayer
        gen_set_Rc0(ctx);                                                     \
627 d9bce9d9 j_mayer
}
628 d9bce9d9 j_mayer
629 d9bce9d9 j_mayer
#define __GEN_INT_ARITH2_O_64(name, opc1, opc2, opc3, inval, type)            \
630 d9bce9d9 j_mayer
GEN_HANDLER(name, opc1, opc2, opc3, inval, type)                              \
631 d9bce9d9 j_mayer
{                                                                             \
632 d9bce9d9 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));                                      \
633 d9bce9d9 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));                                      \
634 d9bce9d9 j_mayer
    if (ctx->sf_mode)                                                         \
635 d9bce9d9 j_mayer
        gen_op_##name##_64();                                                 \
636 d9bce9d9 j_mayer
    else                                                                      \
637 d9bce9d9 j_mayer
        gen_op_##name();                                                      \
638 d9bce9d9 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));                                     \
639 d9bce9d9 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
640 d9bce9d9 j_mayer
        gen_set_Rc0(ctx);                                                     \
641 d9bce9d9 j_mayer
}
642 d9bce9d9 j_mayer
643 d9bce9d9 j_mayer
#define __GEN_INT_ARITH1_64(name, opc1, opc2, opc3, type)                     \
644 d9bce9d9 j_mayer
GEN_HANDLER(name, opc1, opc2, opc3, 0x0000F800, type)                         \
645 d9bce9d9 j_mayer
{                                                                             \
646 d9bce9d9 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));                                      \
647 d9bce9d9 j_mayer
    if (ctx->sf_mode)                                                         \
648 d9bce9d9 j_mayer
        gen_op_##name##_64();                                                 \
649 d9bce9d9 j_mayer
    else                                                                      \
650 d9bce9d9 j_mayer
        gen_op_##name();                                                      \
651 d9bce9d9 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));                                     \
652 d9bce9d9 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
653 d9bce9d9 j_mayer
        gen_set_Rc0(ctx);                                                     \
654 d9bce9d9 j_mayer
}
655 d9bce9d9 j_mayer
#define __GEN_INT_ARITH1_O_64(name, opc1, opc2, opc3, type)                   \
656 d9bce9d9 j_mayer
GEN_HANDLER(name, opc1, opc2, opc3, 0x0000F800, type)                         \
657 d9bce9d9 j_mayer
{                                                                             \
658 d9bce9d9 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));                                      \
659 d9bce9d9 j_mayer
    if (ctx->sf_mode)                                                         \
660 d9bce9d9 j_mayer
        gen_op_##name##_64();                                                 \
661 d9bce9d9 j_mayer
    else                                                                      \
662 d9bce9d9 j_mayer
        gen_op_##name();                                                      \
663 d9bce9d9 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));                                     \
664 d9bce9d9 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
665 d9bce9d9 j_mayer
        gen_set_Rc0(ctx);                                                     \
666 d9bce9d9 j_mayer
}
667 d9bce9d9 j_mayer
668 d9bce9d9 j_mayer
/* Two operands arithmetic functions */
669 d9bce9d9 j_mayer
#define GEN_INT_ARITH2_64(name, opc1, opc2, opc3, type)                       \
670 d9bce9d9 j_mayer
__GEN_INT_ARITH2_64(name, opc1, opc2, opc3, 0x00000000, type)                 \
671 d9bce9d9 j_mayer
__GEN_INT_ARITH2_O_64(name##o, opc1, opc2, opc3 | 0x10, 0x00000000, type)
672 79aceca5 bellard
673 79aceca5 bellard
/* Two operands arithmetic functions with no overflow allowed */
674 d9bce9d9 j_mayer
#define GEN_INT_ARITHN_64(name, opc1, opc2, opc3, type)                       \
675 d9bce9d9 j_mayer
__GEN_INT_ARITH2_64(name, opc1, opc2, opc3, 0x00000400, type)
676 79aceca5 bellard
677 79aceca5 bellard
/* One operand arithmetic functions */
678 d9bce9d9 j_mayer
#define GEN_INT_ARITH1_64(name, opc1, opc2, opc3, type)                       \
679 d9bce9d9 j_mayer
__GEN_INT_ARITH1_64(name, opc1, opc2, opc3, type)                             \
680 d9bce9d9 j_mayer
__GEN_INT_ARITH1_O_64(name##o, opc1, opc2, opc3 | 0x10, type)
681 d9bce9d9 j_mayer
#else
682 d9bce9d9 j_mayer
#define GEN_INT_ARITH2_64 GEN_INT_ARITH2
683 d9bce9d9 j_mayer
#define GEN_INT_ARITHN_64 GEN_INT_ARITHN
684 d9bce9d9 j_mayer
#define GEN_INT_ARITH1_64 GEN_INT_ARITH1
685 d9bce9d9 j_mayer
#endif
686 79aceca5 bellard
687 79aceca5 bellard
/* add    add.    addo    addo.    */
688 d9bce9d9 j_mayer
static inline void gen_op_addo (void)
689 d9bce9d9 j_mayer
{
690 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
691 d9bce9d9 j_mayer
    gen_op_add();
692 d9bce9d9 j_mayer
    gen_op_check_addo();
693 d9bce9d9 j_mayer
}
694 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
695 d9bce9d9 j_mayer
#define gen_op_add_64 gen_op_add
696 d9bce9d9 j_mayer
static inline void gen_op_addo_64 (void)
697 d9bce9d9 j_mayer
{
698 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
699 d9bce9d9 j_mayer
    gen_op_add();
700 d9bce9d9 j_mayer
    gen_op_check_addo_64();
701 d9bce9d9 j_mayer
}
702 d9bce9d9 j_mayer
#endif
703 d9bce9d9 j_mayer
GEN_INT_ARITH2_64 (add,    0x1F, 0x0A, 0x08, PPC_INTEGER);
704 79aceca5 bellard
/* addc   addc.   addco   addco.   */
705 d9bce9d9 j_mayer
static inline void gen_op_addc (void)
706 d9bce9d9 j_mayer
{
707 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
708 d9bce9d9 j_mayer
    gen_op_add();
709 d9bce9d9 j_mayer
    gen_op_check_addc();
710 d9bce9d9 j_mayer
}
711 d9bce9d9 j_mayer
static inline void gen_op_addco (void)
712 d9bce9d9 j_mayer
{
713 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
714 d9bce9d9 j_mayer
    gen_op_add();
715 d9bce9d9 j_mayer
    gen_op_check_addc();
716 d9bce9d9 j_mayer
    gen_op_check_addo();
717 d9bce9d9 j_mayer
}
718 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
719 d9bce9d9 j_mayer
static inline void gen_op_addc_64 (void)
720 d9bce9d9 j_mayer
{
721 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
722 d9bce9d9 j_mayer
    gen_op_add();
723 d9bce9d9 j_mayer
    gen_op_check_addc_64();
724 d9bce9d9 j_mayer
}
725 d9bce9d9 j_mayer
static inline void gen_op_addco_64 (void)
726 d9bce9d9 j_mayer
{
727 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
728 d9bce9d9 j_mayer
    gen_op_add();
729 d9bce9d9 j_mayer
    gen_op_check_addc_64();
730 d9bce9d9 j_mayer
    gen_op_check_addo_64();
731 d9bce9d9 j_mayer
}
732 d9bce9d9 j_mayer
#endif
733 d9bce9d9 j_mayer
GEN_INT_ARITH2_64 (addc,   0x1F, 0x0A, 0x00, PPC_INTEGER);
734 79aceca5 bellard
/* adde   adde.   addeo   addeo.   */
735 d9bce9d9 j_mayer
static inline void gen_op_addeo (void)
736 d9bce9d9 j_mayer
{
737 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
738 d9bce9d9 j_mayer
    gen_op_adde();
739 d9bce9d9 j_mayer
    gen_op_check_addo();
740 d9bce9d9 j_mayer
}
741 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
742 d9bce9d9 j_mayer
static inline void gen_op_addeo_64 (void)
743 d9bce9d9 j_mayer
{
744 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
745 d9bce9d9 j_mayer
    gen_op_adde_64();
746 d9bce9d9 j_mayer
    gen_op_check_addo_64();
747 d9bce9d9 j_mayer
}
748 d9bce9d9 j_mayer
#endif
749 d9bce9d9 j_mayer
GEN_INT_ARITH2_64 (adde,   0x1F, 0x0A, 0x04, PPC_INTEGER);
750 79aceca5 bellard
/* addme  addme.  addmeo  addmeo.  */
751 d9bce9d9 j_mayer
static inline void gen_op_addme (void)
752 d9bce9d9 j_mayer
{
753 d9bce9d9 j_mayer
    gen_op_move_T1_T0();
754 d9bce9d9 j_mayer
    gen_op_add_me();
755 d9bce9d9 j_mayer
}
756 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
757 d9bce9d9 j_mayer
static inline void gen_op_addme_64 (void)
758 d9bce9d9 j_mayer
{
759 d9bce9d9 j_mayer
    gen_op_move_T1_T0();
760 d9bce9d9 j_mayer
    gen_op_add_me_64();
761 d9bce9d9 j_mayer
}
762 d9bce9d9 j_mayer
#endif
763 d9bce9d9 j_mayer
GEN_INT_ARITH1_64 (addme,  0x1F, 0x0A, 0x07, PPC_INTEGER);
764 79aceca5 bellard
/* addze  addze.  addzeo  addzeo.  */
765 d9bce9d9 j_mayer
static inline void gen_op_addze (void)
766 d9bce9d9 j_mayer
{
767 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
768 d9bce9d9 j_mayer
    gen_op_add_ze();
769 d9bce9d9 j_mayer
    gen_op_check_addc();
770 d9bce9d9 j_mayer
}
771 d9bce9d9 j_mayer
static inline void gen_op_addzeo (void)
772 d9bce9d9 j_mayer
{
773 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
774 d9bce9d9 j_mayer
    gen_op_add_ze();
775 d9bce9d9 j_mayer
    gen_op_check_addc();
776 d9bce9d9 j_mayer
    gen_op_check_addo();
777 d9bce9d9 j_mayer
}
778 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
779 d9bce9d9 j_mayer
static inline void gen_op_addze_64 (void)
780 d9bce9d9 j_mayer
{
781 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
782 d9bce9d9 j_mayer
    gen_op_add_ze();
783 d9bce9d9 j_mayer
    gen_op_check_addc_64();
784 d9bce9d9 j_mayer
}
785 d9bce9d9 j_mayer
static inline void gen_op_addzeo_64 (void)
786 d9bce9d9 j_mayer
{
787 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
788 d9bce9d9 j_mayer
    gen_op_add_ze();
789 d9bce9d9 j_mayer
    gen_op_check_addc_64();
790 d9bce9d9 j_mayer
    gen_op_check_addo_64();
791 d9bce9d9 j_mayer
}
792 d9bce9d9 j_mayer
#endif
793 d9bce9d9 j_mayer
GEN_INT_ARITH1_64 (addze,  0x1F, 0x0A, 0x06, PPC_INTEGER);
794 79aceca5 bellard
/* divw   divw.   divwo   divwo.   */
795 d9bce9d9 j_mayer
GEN_INT_ARITH2 (divw,   0x1F, 0x0B, 0x0F, PPC_INTEGER);
796 79aceca5 bellard
/* divwu  divwu.  divwuo  divwuo.  */
797 d9bce9d9 j_mayer
GEN_INT_ARITH2 (divwu,  0x1F, 0x0B, 0x0E, PPC_INTEGER);
798 79aceca5 bellard
/* mulhw  mulhw.                   */
799 d9bce9d9 j_mayer
GEN_INT_ARITHN (mulhw,  0x1F, 0x0B, 0x02, PPC_INTEGER);
800 79aceca5 bellard
/* mulhwu mulhwu.                  */
801 d9bce9d9 j_mayer
GEN_INT_ARITHN (mulhwu, 0x1F, 0x0B, 0x00, PPC_INTEGER);
802 79aceca5 bellard
/* mullw  mullw.  mullwo  mullwo.  */
803 d9bce9d9 j_mayer
GEN_INT_ARITH2 (mullw,  0x1F, 0x0B, 0x07, PPC_INTEGER);
804 79aceca5 bellard
/* neg    neg.    nego    nego.    */
805 d9bce9d9 j_mayer
GEN_INT_ARITH1_64 (neg,    0x1F, 0x08, 0x03, PPC_INTEGER);
806 79aceca5 bellard
/* subf   subf.   subfo   subfo.   */
807 d9bce9d9 j_mayer
static inline void gen_op_subfo (void)
808 d9bce9d9 j_mayer
{
809 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
810 d9bce9d9 j_mayer
    gen_op_subf();
811 d9bce9d9 j_mayer
    gen_op_check_subfo();
812 d9bce9d9 j_mayer
}
813 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
814 d9bce9d9 j_mayer
#define gen_op_subf_64 gen_op_subf
815 d9bce9d9 j_mayer
static inline void gen_op_subfo_64 (void)
816 d9bce9d9 j_mayer
{
817 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
818 d9bce9d9 j_mayer
    gen_op_subf();
819 d9bce9d9 j_mayer
    gen_op_check_subfo_64();
820 d9bce9d9 j_mayer
}
821 d9bce9d9 j_mayer
#endif
822 d9bce9d9 j_mayer
GEN_INT_ARITH2_64 (subf,   0x1F, 0x08, 0x01, PPC_INTEGER);
823 79aceca5 bellard
/* subfc  subfc.  subfco  subfco.  */
824 d9bce9d9 j_mayer
static inline void gen_op_subfc (void)
825 d9bce9d9 j_mayer
{
826 d9bce9d9 j_mayer
    gen_op_subf();
827 d9bce9d9 j_mayer
    gen_op_check_subfc();
828 d9bce9d9 j_mayer
}
829 d9bce9d9 j_mayer
static inline void gen_op_subfco (void)
830 d9bce9d9 j_mayer
{
831 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
832 d9bce9d9 j_mayer
    gen_op_subf();
833 d9bce9d9 j_mayer
    gen_op_check_subfc();
834 d9bce9d9 j_mayer
    gen_op_check_subfo();
835 d9bce9d9 j_mayer
}
836 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
837 d9bce9d9 j_mayer
static inline void gen_op_subfc_64 (void)
838 d9bce9d9 j_mayer
{
839 d9bce9d9 j_mayer
    gen_op_subf();
840 d9bce9d9 j_mayer
    gen_op_check_subfc_64();
841 d9bce9d9 j_mayer
}
842 d9bce9d9 j_mayer
static inline void gen_op_subfco_64 (void)
843 d9bce9d9 j_mayer
{
844 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
845 d9bce9d9 j_mayer
    gen_op_subf();
846 d9bce9d9 j_mayer
    gen_op_check_subfc_64();
847 d9bce9d9 j_mayer
    gen_op_check_subfo_64();
848 d9bce9d9 j_mayer
}
849 d9bce9d9 j_mayer
#endif
850 d9bce9d9 j_mayer
GEN_INT_ARITH2_64 (subfc,  0x1F, 0x08, 0x00, PPC_INTEGER);
851 79aceca5 bellard
/* subfe  subfe.  subfeo  subfeo.  */
852 d9bce9d9 j_mayer
static inline void gen_op_subfeo (void)
853 d9bce9d9 j_mayer
{
854 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
855 d9bce9d9 j_mayer
    gen_op_subfe();
856 d9bce9d9 j_mayer
    gen_op_check_subfo();
857 d9bce9d9 j_mayer
}
858 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
859 d9bce9d9 j_mayer
#define gen_op_subfe_64 gen_op_subfe
860 d9bce9d9 j_mayer
static inline void gen_op_subfeo_64 (void)
861 d9bce9d9 j_mayer
{
862 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
863 d9bce9d9 j_mayer
    gen_op_subfe_64();
864 d9bce9d9 j_mayer
    gen_op_check_subfo_64();
865 d9bce9d9 j_mayer
}
866 d9bce9d9 j_mayer
#endif
867 d9bce9d9 j_mayer
GEN_INT_ARITH2_64 (subfe,  0x1F, 0x08, 0x04, PPC_INTEGER);
868 79aceca5 bellard
/* subfme subfme. subfmeo subfmeo. */
869 d9bce9d9 j_mayer
GEN_INT_ARITH1_64 (subfme, 0x1F, 0x08, 0x07, PPC_INTEGER);
870 79aceca5 bellard
/* subfze subfze. subfzeo subfzeo. */
871 d9bce9d9 j_mayer
GEN_INT_ARITH1_64 (subfze, 0x1F, 0x08, 0x06, PPC_INTEGER);
872 79aceca5 bellard
/* addi */
873 79aceca5 bellard
GEN_HANDLER(addi, 0x0E, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
874 79aceca5 bellard
{
875 76a66253 j_mayer
    target_long simm = SIMM(ctx->opcode);
876 79aceca5 bellard
877 79aceca5 bellard
    if (rA(ctx->opcode) == 0) {
878 76a66253 j_mayer
        /* li case */
879 d9bce9d9 j_mayer
        gen_set_T0(simm);
880 79aceca5 bellard
    } else {
881 79aceca5 bellard
        gen_op_load_gpr_T0(rA(ctx->opcode));
882 76a66253 j_mayer
        if (likely(simm != 0))
883 76a66253 j_mayer
            gen_op_addi(simm);
884 79aceca5 bellard
    }
885 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));
886 79aceca5 bellard
}
887 79aceca5 bellard
/* addic */
888 79aceca5 bellard
GEN_HANDLER(addic, 0x0C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
889 79aceca5 bellard
{
890 76a66253 j_mayer
    target_long simm = SIMM(ctx->opcode);
891 76a66253 j_mayer
892 79aceca5 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));
893 d9bce9d9 j_mayer
    if (likely(simm != 0)) {
894 d9bce9d9 j_mayer
        gen_op_move_T2_T0();
895 d9bce9d9 j_mayer
        gen_op_addi(simm);
896 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
897 d9bce9d9 j_mayer
        if (ctx->sf_mode)
898 d9bce9d9 j_mayer
            gen_op_check_addc_64();
899 d9bce9d9 j_mayer
        else
900 d9bce9d9 j_mayer
#endif
901 d9bce9d9 j_mayer
            gen_op_check_addc();
902 e864cabd j_mayer
    } else {
903 e864cabd j_mayer
        gen_op_clear_xer_ca();
904 d9bce9d9 j_mayer
    }
905 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));
906 79aceca5 bellard
}
907 79aceca5 bellard
/* addic. */
908 79aceca5 bellard
GEN_HANDLER(addic_, 0x0D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
909 79aceca5 bellard
{
910 76a66253 j_mayer
    target_long simm = SIMM(ctx->opcode);
911 76a66253 j_mayer
912 79aceca5 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));
913 d9bce9d9 j_mayer
    if (likely(simm != 0)) {
914 d9bce9d9 j_mayer
        gen_op_move_T2_T0();
915 d9bce9d9 j_mayer
        gen_op_addi(simm);
916 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
917 d9bce9d9 j_mayer
        if (ctx->sf_mode)
918 d9bce9d9 j_mayer
            gen_op_check_addc_64();
919 d9bce9d9 j_mayer
        else
920 d9bce9d9 j_mayer
#endif
921 d9bce9d9 j_mayer
            gen_op_check_addc();
922 966439a6 j_mayer
    } else {
923 966439a6 j_mayer
        gen_op_clear_xer_ca();
924 d9bce9d9 j_mayer
    }
925 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));
926 76a66253 j_mayer
    gen_set_Rc0(ctx);
927 79aceca5 bellard
}
928 79aceca5 bellard
/* addis */
929 79aceca5 bellard
GEN_HANDLER(addis, 0x0F, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
930 79aceca5 bellard
{
931 76a66253 j_mayer
    target_long simm = SIMM(ctx->opcode);
932 79aceca5 bellard
933 79aceca5 bellard
    if (rA(ctx->opcode) == 0) {
934 76a66253 j_mayer
        /* lis case */
935 d9bce9d9 j_mayer
        gen_set_T0(simm << 16);
936 79aceca5 bellard
    } else {
937 79aceca5 bellard
        gen_op_load_gpr_T0(rA(ctx->opcode));
938 76a66253 j_mayer
        if (likely(simm != 0))
939 76a66253 j_mayer
            gen_op_addi(simm << 16);
940 79aceca5 bellard
    }
941 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));
942 79aceca5 bellard
}
943 79aceca5 bellard
/* mulli */
944 79aceca5 bellard
GEN_HANDLER(mulli, 0x07, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
945 79aceca5 bellard
{
946 79aceca5 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));
947 79aceca5 bellard
    gen_op_mulli(SIMM(ctx->opcode));
948 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));
949 79aceca5 bellard
}
950 79aceca5 bellard
/* subfic */
951 79aceca5 bellard
GEN_HANDLER(subfic, 0x08, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
952 79aceca5 bellard
{
953 79aceca5 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));
954 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
955 d9bce9d9 j_mayer
    if (ctx->sf_mode)
956 d9bce9d9 j_mayer
        gen_op_subfic_64(SIMM(ctx->opcode));
957 d9bce9d9 j_mayer
    else
958 d9bce9d9 j_mayer
#endif
959 d9bce9d9 j_mayer
        gen_op_subfic(SIMM(ctx->opcode));
960 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));
961 79aceca5 bellard
}
962 79aceca5 bellard
963 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
964 d9bce9d9 j_mayer
/* mulhd  mulhd.                   */
965 a750fc0b j_mayer
GEN_INT_ARITHN (mulhd,  0x1F, 0x09, 0x02, PPC_64B);
966 d9bce9d9 j_mayer
/* mulhdu mulhdu.                  */
967 a750fc0b j_mayer
GEN_INT_ARITHN (mulhdu, 0x1F, 0x09, 0x00, PPC_64B);
968 d9bce9d9 j_mayer
/* mulld  mulld.  mulldo  mulldo.  */
969 a750fc0b j_mayer
GEN_INT_ARITH2 (mulld,  0x1F, 0x09, 0x07, PPC_64B);
970 d9bce9d9 j_mayer
/* divd   divd.   divdo   divdo.   */
971 a750fc0b j_mayer
GEN_INT_ARITH2 (divd,   0x1F, 0x09, 0x0F, PPC_64B);
972 d9bce9d9 j_mayer
/* divdu  divdu.  divduo  divduo.  */
973 a750fc0b j_mayer
GEN_INT_ARITH2 (divdu,  0x1F, 0x09, 0x0E, PPC_64B);
974 d9bce9d9 j_mayer
#endif
975 d9bce9d9 j_mayer
976 79aceca5 bellard
/***                           Integer comparison                          ***/
977 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
978 d9bce9d9 j_mayer
#define GEN_CMP(name, opc, type)                                              \
979 d9bce9d9 j_mayer
GEN_HANDLER(name, 0x1F, 0x00, opc, 0x00400000, type)                          \
980 d9bce9d9 j_mayer
{                                                                             \
981 d9bce9d9 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));                                      \
982 d9bce9d9 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));                                      \
983 e3878283 j_mayer
    if (ctx->sf_mode && (ctx->opcode & 0x00200000))                           \
984 d9bce9d9 j_mayer
        gen_op_##name##_64();                                                 \
985 d9bce9d9 j_mayer
    else                                                                      \
986 d9bce9d9 j_mayer
        gen_op_##name();                                                      \
987 d9bce9d9 j_mayer
    gen_op_store_T0_crf(crfD(ctx->opcode));                                   \
988 d9bce9d9 j_mayer
}
989 d9bce9d9 j_mayer
#else
990 d9bce9d9 j_mayer
#define GEN_CMP(name, opc, type)                                              \
991 d9bce9d9 j_mayer
GEN_HANDLER(name, 0x1F, 0x00, opc, 0x00400000, type)                          \
992 79aceca5 bellard
{                                                                             \
993 79aceca5 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));                                      \
994 79aceca5 bellard
    gen_op_load_gpr_T1(rB(ctx->opcode));                                      \
995 79aceca5 bellard
    gen_op_##name();                                                          \
996 79aceca5 bellard
    gen_op_store_T0_crf(crfD(ctx->opcode));                                   \
997 79aceca5 bellard
}
998 d9bce9d9 j_mayer
#endif
999 79aceca5 bellard
1000 79aceca5 bellard
/* cmp */
1001 d9bce9d9 j_mayer
GEN_CMP(cmp, 0x00, PPC_INTEGER);
1002 79aceca5 bellard
/* cmpi */
1003 79aceca5 bellard
GEN_HANDLER(cmpi, 0x0B, 0xFF, 0xFF, 0x00400000, PPC_INTEGER)
1004 79aceca5 bellard
{
1005 79aceca5 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));
1006 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1007 e3878283 j_mayer
    if (ctx->sf_mode && (ctx->opcode & 0x00200000))
1008 d9bce9d9 j_mayer
        gen_op_cmpi_64(SIMM(ctx->opcode));
1009 d9bce9d9 j_mayer
    else
1010 d9bce9d9 j_mayer
#endif
1011 d9bce9d9 j_mayer
        gen_op_cmpi(SIMM(ctx->opcode));
1012 79aceca5 bellard
    gen_op_store_T0_crf(crfD(ctx->opcode));
1013 79aceca5 bellard
}
1014 79aceca5 bellard
/* cmpl */
1015 d9bce9d9 j_mayer
GEN_CMP(cmpl, 0x01, PPC_INTEGER);
1016 79aceca5 bellard
/* cmpli */
1017 79aceca5 bellard
GEN_HANDLER(cmpli, 0x0A, 0xFF, 0xFF, 0x00400000, PPC_INTEGER)
1018 79aceca5 bellard
{
1019 79aceca5 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));
1020 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1021 e3878283 j_mayer
    if (ctx->sf_mode && (ctx->opcode & 0x00200000))
1022 d9bce9d9 j_mayer
        gen_op_cmpli_64(UIMM(ctx->opcode));
1023 d9bce9d9 j_mayer
    else
1024 d9bce9d9 j_mayer
#endif
1025 d9bce9d9 j_mayer
        gen_op_cmpli(UIMM(ctx->opcode));
1026 79aceca5 bellard
    gen_op_store_T0_crf(crfD(ctx->opcode));
1027 79aceca5 bellard
}
1028 79aceca5 bellard
1029 d9bce9d9 j_mayer
/* isel (PowerPC 2.03 specification) */
1030 d9bce9d9 j_mayer
GEN_HANDLER(isel, 0x1F, 0x0F, 0x00, 0x00000001, PPC_203)
1031 d9bce9d9 j_mayer
{
1032 d9bce9d9 j_mayer
    uint32_t bi = rC(ctx->opcode);
1033 d9bce9d9 j_mayer
    uint32_t mask;
1034 d9bce9d9 j_mayer
1035 d9bce9d9 j_mayer
    if (rA(ctx->opcode) == 0) {
1036 d9bce9d9 j_mayer
        gen_set_T0(0);
1037 d9bce9d9 j_mayer
    } else {
1038 d9bce9d9 j_mayer
        gen_op_load_gpr_T1(rA(ctx->opcode));
1039 d9bce9d9 j_mayer
    }
1040 d9bce9d9 j_mayer
    gen_op_load_gpr_T2(rB(ctx->opcode));
1041 d9bce9d9 j_mayer
    mask = 1 << (3 - (bi & 0x03));
1042 d9bce9d9 j_mayer
    gen_op_load_crf_T0(bi >> 2);
1043 d9bce9d9 j_mayer
    gen_op_test_true(mask);
1044 d9bce9d9 j_mayer
    gen_op_isel();
1045 d9bce9d9 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
1046 d9bce9d9 j_mayer
}
1047 d9bce9d9 j_mayer
1048 79aceca5 bellard
/***                            Integer logical                            ***/
1049 d9bce9d9 j_mayer
#define __GEN_LOGICAL2(name, opc2, opc3, type)                                \
1050 d9bce9d9 j_mayer
GEN_HANDLER(name, 0x1F, opc2, opc3, 0x00000000, type)                         \
1051 79aceca5 bellard
{                                                                             \
1052 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));                                      \
1053 79aceca5 bellard
    gen_op_load_gpr_T1(rB(ctx->opcode));                                      \
1054 79aceca5 bellard
    gen_op_##name();                                                          \
1055 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));                                     \
1056 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
1057 76a66253 j_mayer
        gen_set_Rc0(ctx);                                                     \
1058 79aceca5 bellard
}
1059 d9bce9d9 j_mayer
#define GEN_LOGICAL2(name, opc, type)                                         \
1060 d9bce9d9 j_mayer
__GEN_LOGICAL2(name, 0x1C, opc, type)
1061 79aceca5 bellard
1062 d9bce9d9 j_mayer
#define GEN_LOGICAL1(name, opc, type)                                         \
1063 d9bce9d9 j_mayer
GEN_HANDLER(name, 0x1F, 0x1A, opc, 0x00000000, type)                          \
1064 79aceca5 bellard
{                                                                             \
1065 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));                                      \
1066 79aceca5 bellard
    gen_op_##name();                                                          \
1067 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));                                     \
1068 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
1069 76a66253 j_mayer
        gen_set_Rc0(ctx);                                                     \
1070 79aceca5 bellard
}
1071 79aceca5 bellard
1072 79aceca5 bellard
/* and & and. */
1073 d9bce9d9 j_mayer
GEN_LOGICAL2(and, 0x00, PPC_INTEGER);
1074 79aceca5 bellard
/* andc & andc. */
1075 d9bce9d9 j_mayer
GEN_LOGICAL2(andc, 0x01, PPC_INTEGER);
1076 79aceca5 bellard
/* andi. */
1077 79aceca5 bellard
GEN_HANDLER(andi_, 0x1C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1078 79aceca5 bellard
{
1079 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
1080 76a66253 j_mayer
    gen_op_andi_T0(UIMM(ctx->opcode));
1081 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));
1082 76a66253 j_mayer
    gen_set_Rc0(ctx);
1083 79aceca5 bellard
}
1084 79aceca5 bellard
/* andis. */
1085 79aceca5 bellard
GEN_HANDLER(andis_, 0x1D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1086 79aceca5 bellard
{
1087 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
1088 76a66253 j_mayer
    gen_op_andi_T0(UIMM(ctx->opcode) << 16);
1089 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));
1090 76a66253 j_mayer
    gen_set_Rc0(ctx);
1091 79aceca5 bellard
}
1092 79aceca5 bellard
1093 79aceca5 bellard
/* cntlzw */
1094 d9bce9d9 j_mayer
GEN_LOGICAL1(cntlzw, 0x00, PPC_INTEGER);
1095 79aceca5 bellard
/* eqv & eqv. */
1096 d9bce9d9 j_mayer
GEN_LOGICAL2(eqv, 0x08, PPC_INTEGER);
1097 79aceca5 bellard
/* extsb & extsb. */
1098 d9bce9d9 j_mayer
GEN_LOGICAL1(extsb, 0x1D, PPC_INTEGER);
1099 79aceca5 bellard
/* extsh & extsh. */
1100 d9bce9d9 j_mayer
GEN_LOGICAL1(extsh, 0x1C, PPC_INTEGER);
1101 79aceca5 bellard
/* nand & nand. */
1102 d9bce9d9 j_mayer
GEN_LOGICAL2(nand, 0x0E, PPC_INTEGER);
1103 79aceca5 bellard
/* nor & nor. */
1104 d9bce9d9 j_mayer
GEN_LOGICAL2(nor, 0x03, PPC_INTEGER);
1105 9a64fbe4 bellard
1106 79aceca5 bellard
/* or & or. */
1107 9a64fbe4 bellard
GEN_HANDLER(or, 0x1F, 0x1C, 0x0D, 0x00000000, PPC_INTEGER)
1108 9a64fbe4 bellard
{
1109 76a66253 j_mayer
    int rs, ra, rb;
1110 76a66253 j_mayer
1111 76a66253 j_mayer
    rs = rS(ctx->opcode);
1112 76a66253 j_mayer
    ra = rA(ctx->opcode);
1113 76a66253 j_mayer
    rb = rB(ctx->opcode);
1114 76a66253 j_mayer
    /* Optimisation for mr. ri case */
1115 76a66253 j_mayer
    if (rs != ra || rs != rb) {
1116 76a66253 j_mayer
        gen_op_load_gpr_T0(rs);
1117 76a66253 j_mayer
        if (rs != rb) {
1118 76a66253 j_mayer
            gen_op_load_gpr_T1(rb);
1119 76a66253 j_mayer
            gen_op_or();
1120 76a66253 j_mayer
        }
1121 76a66253 j_mayer
        gen_op_store_T0_gpr(ra);
1122 76a66253 j_mayer
        if (unlikely(Rc(ctx->opcode) != 0))
1123 76a66253 j_mayer
            gen_set_Rc0(ctx);
1124 76a66253 j_mayer
    } else if (unlikely(Rc(ctx->opcode) != 0)) {
1125 76a66253 j_mayer
        gen_op_load_gpr_T0(rs);
1126 76a66253 j_mayer
        gen_set_Rc0(ctx);
1127 9a64fbe4 bellard
    }
1128 9a64fbe4 bellard
}
1129 9a64fbe4 bellard
1130 79aceca5 bellard
/* orc & orc. */
1131 d9bce9d9 j_mayer
GEN_LOGICAL2(orc, 0x0C, PPC_INTEGER);
1132 79aceca5 bellard
/* xor & xor. */
1133 9a64fbe4 bellard
GEN_HANDLER(xor, 0x1F, 0x1C, 0x09, 0x00000000, PPC_INTEGER)
1134 9a64fbe4 bellard
{
1135 9a64fbe4 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
1136 9a64fbe4 bellard
    /* Optimisation for "set to zero" case */
1137 9a64fbe4 bellard
    if (rS(ctx->opcode) != rB(ctx->opcode)) {
1138 9a64fbe4 bellard
        gen_op_load_gpr_T1(rB(ctx->opcode));
1139 9a64fbe4 bellard
        gen_op_xor();
1140 9a64fbe4 bellard
    } else {
1141 76a66253 j_mayer
        gen_op_reset_T0();
1142 9a64fbe4 bellard
    }
1143 9a64fbe4 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));
1144 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1145 76a66253 j_mayer
        gen_set_Rc0(ctx);
1146 9a64fbe4 bellard
}
1147 79aceca5 bellard
/* ori */
1148 79aceca5 bellard
GEN_HANDLER(ori, 0x18, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1149 79aceca5 bellard
{
1150 76a66253 j_mayer
    target_ulong uimm = UIMM(ctx->opcode);
1151 79aceca5 bellard
1152 9a64fbe4 bellard
    if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
1153 9a64fbe4 bellard
        /* NOP */
1154 76a66253 j_mayer
        /* XXX: should handle special NOPs for POWER series */
1155 9a64fbe4 bellard
        return;
1156 76a66253 j_mayer
    }
1157 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
1158 76a66253 j_mayer
    if (likely(uimm != 0))
1159 79aceca5 bellard
        gen_op_ori(uimm);
1160 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
1161 79aceca5 bellard
}
1162 79aceca5 bellard
/* oris */
1163 79aceca5 bellard
GEN_HANDLER(oris, 0x19, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1164 79aceca5 bellard
{
1165 76a66253 j_mayer
    target_ulong uimm = UIMM(ctx->opcode);
1166 79aceca5 bellard
1167 9a64fbe4 bellard
    if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
1168 9a64fbe4 bellard
        /* NOP */
1169 9a64fbe4 bellard
        return;
1170 76a66253 j_mayer
    }
1171 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
1172 76a66253 j_mayer
    if (likely(uimm != 0))
1173 79aceca5 bellard
        gen_op_ori(uimm << 16);
1174 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
1175 79aceca5 bellard
}
1176 79aceca5 bellard
/* xori */
1177 79aceca5 bellard
GEN_HANDLER(xori, 0x1A, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1178 79aceca5 bellard
{
1179 76a66253 j_mayer
    target_ulong uimm = UIMM(ctx->opcode);
1180 9a64fbe4 bellard
1181 9a64fbe4 bellard
    if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
1182 9a64fbe4 bellard
        /* NOP */
1183 9a64fbe4 bellard
        return;
1184 9a64fbe4 bellard
    }
1185 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
1186 76a66253 j_mayer
    if (likely(uimm != 0))
1187 76a66253 j_mayer
        gen_op_xori(uimm);
1188 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));
1189 79aceca5 bellard
}
1190 79aceca5 bellard
1191 79aceca5 bellard
/* xoris */
1192 79aceca5 bellard
GEN_HANDLER(xoris, 0x1B, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1193 79aceca5 bellard
{
1194 76a66253 j_mayer
    target_ulong uimm = UIMM(ctx->opcode);
1195 9a64fbe4 bellard
1196 9a64fbe4 bellard
    if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
1197 9a64fbe4 bellard
        /* NOP */
1198 9a64fbe4 bellard
        return;
1199 9a64fbe4 bellard
    }
1200 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
1201 76a66253 j_mayer
    if (likely(uimm != 0))
1202 76a66253 j_mayer
        gen_op_xori(uimm << 16);
1203 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));
1204 79aceca5 bellard
}
1205 79aceca5 bellard
1206 d9bce9d9 j_mayer
/* popcntb : PowerPC 2.03 specification */
1207 d9bce9d9 j_mayer
GEN_HANDLER(popcntb, 0x1F, 0x03, 0x03, 0x0000F801, PPC_203)
1208 d9bce9d9 j_mayer
{
1209 d9bce9d9 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
1210 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1211 d9bce9d9 j_mayer
    if (ctx->sf_mode)
1212 d9bce9d9 j_mayer
        gen_op_popcntb_64();
1213 d9bce9d9 j_mayer
    else
1214 d9bce9d9 j_mayer
#endif
1215 d9bce9d9 j_mayer
        gen_op_popcntb();
1216 d9bce9d9 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
1217 d9bce9d9 j_mayer
}
1218 d9bce9d9 j_mayer
1219 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1220 d9bce9d9 j_mayer
/* extsw & extsw. */
1221 d9bce9d9 j_mayer
GEN_LOGICAL1(extsw, 0x1E, PPC_64B);
1222 d9bce9d9 j_mayer
/* cntlzd */
1223 d9bce9d9 j_mayer
GEN_LOGICAL1(cntlzd, 0x01, PPC_64B);
1224 d9bce9d9 j_mayer
#endif
1225 d9bce9d9 j_mayer
1226 79aceca5 bellard
/***                             Integer rotate                            ***/
1227 79aceca5 bellard
/* rlwimi & rlwimi. */
1228 79aceca5 bellard
GEN_HANDLER(rlwimi, 0x14, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1229 79aceca5 bellard
{
1230 76a66253 j_mayer
    target_ulong mask;
1231 76a66253 j_mayer
    uint32_t mb, me, sh;
1232 79aceca5 bellard
1233 79aceca5 bellard
    mb = MB(ctx->opcode);
1234 79aceca5 bellard
    me = ME(ctx->opcode);
1235 76a66253 j_mayer
    sh = SH(ctx->opcode);
1236 76a66253 j_mayer
    if (likely(sh == 0)) {
1237 76a66253 j_mayer
        if (likely(mb == 0 && me == 31)) {
1238 76a66253 j_mayer
            gen_op_load_gpr_T0(rS(ctx->opcode));
1239 76a66253 j_mayer
            goto do_store;
1240 76a66253 j_mayer
        } else if (likely(mb == 31 && me == 0)) {
1241 76a66253 j_mayer
            gen_op_load_gpr_T0(rA(ctx->opcode));
1242 76a66253 j_mayer
            goto do_store;
1243 76a66253 j_mayer
        }
1244 76a66253 j_mayer
        gen_op_load_gpr_T0(rS(ctx->opcode));
1245 76a66253 j_mayer
        gen_op_load_gpr_T1(rA(ctx->opcode));
1246 76a66253 j_mayer
        goto do_mask;
1247 76a66253 j_mayer
    }
1248 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
1249 fb0eaffc bellard
    gen_op_load_gpr_T1(rA(ctx->opcode));
1250 76a66253 j_mayer
    gen_op_rotli32_T0(SH(ctx->opcode));
1251 76a66253 j_mayer
 do_mask:
1252 76a66253 j_mayer
#if defined(TARGET_PPC64)
1253 76a66253 j_mayer
    mb += 32;
1254 76a66253 j_mayer
    me += 32;
1255 76a66253 j_mayer
#endif
1256 76a66253 j_mayer
    mask = MASK(mb, me);
1257 76a66253 j_mayer
    gen_op_andi_T0(mask);
1258 76a66253 j_mayer
    gen_op_andi_T1(~mask);
1259 76a66253 j_mayer
    gen_op_or();
1260 76a66253 j_mayer
 do_store:
1261 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));
1262 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1263 76a66253 j_mayer
        gen_set_Rc0(ctx);
1264 79aceca5 bellard
}
1265 79aceca5 bellard
/* rlwinm & rlwinm. */
1266 79aceca5 bellard
GEN_HANDLER(rlwinm, 0x15, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1267 79aceca5 bellard
{
1268 79aceca5 bellard
    uint32_t mb, me, sh;
1269 3b46e624 ths
1270 79aceca5 bellard
    sh = SH(ctx->opcode);
1271 79aceca5 bellard
    mb = MB(ctx->opcode);
1272 79aceca5 bellard
    me = ME(ctx->opcode);
1273 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
1274 76a66253 j_mayer
    if (likely(sh == 0)) {
1275 76a66253 j_mayer
        goto do_mask;
1276 76a66253 j_mayer
    }
1277 76a66253 j_mayer
    if (likely(mb == 0)) {
1278 76a66253 j_mayer
        if (likely(me == 31)) {
1279 76a66253 j_mayer
            gen_op_rotli32_T0(sh);
1280 76a66253 j_mayer
            goto do_store;
1281 76a66253 j_mayer
        } else if (likely(me == (31 - sh))) {
1282 76a66253 j_mayer
            gen_op_sli_T0(sh);
1283 76a66253 j_mayer
            goto do_store;
1284 79aceca5 bellard
        }
1285 76a66253 j_mayer
    } else if (likely(me == 31)) {
1286 76a66253 j_mayer
        if (likely(sh == (32 - mb))) {
1287 76a66253 j_mayer
            gen_op_srli_T0(mb);
1288 76a66253 j_mayer
            goto do_store;
1289 79aceca5 bellard
        }
1290 79aceca5 bellard
    }
1291 76a66253 j_mayer
    gen_op_rotli32_T0(sh);
1292 76a66253 j_mayer
 do_mask:
1293 76a66253 j_mayer
#if defined(TARGET_PPC64)
1294 76a66253 j_mayer
    mb += 32;
1295 76a66253 j_mayer
    me += 32;
1296 76a66253 j_mayer
#endif
1297 76a66253 j_mayer
    gen_op_andi_T0(MASK(mb, me));
1298 76a66253 j_mayer
 do_store:
1299 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));
1300 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1301 76a66253 j_mayer
        gen_set_Rc0(ctx);
1302 79aceca5 bellard
}
1303 79aceca5 bellard
/* rlwnm & rlwnm. */
1304 79aceca5 bellard
GEN_HANDLER(rlwnm, 0x17, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1305 79aceca5 bellard
{
1306 79aceca5 bellard
    uint32_t mb, me;
1307 79aceca5 bellard
1308 79aceca5 bellard
    mb = MB(ctx->opcode);
1309 79aceca5 bellard
    me = ME(ctx->opcode);
1310 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
1311 79aceca5 bellard
    gen_op_load_gpr_T1(rB(ctx->opcode));
1312 76a66253 j_mayer
    gen_op_rotl32_T0_T1();
1313 76a66253 j_mayer
    if (unlikely(mb != 0 || me != 31)) {
1314 76a66253 j_mayer
#if defined(TARGET_PPC64)
1315 76a66253 j_mayer
        mb += 32;
1316 76a66253 j_mayer
        me += 32;
1317 76a66253 j_mayer
#endif
1318 76a66253 j_mayer
        gen_op_andi_T0(MASK(mb, me));
1319 79aceca5 bellard
    }
1320 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));
1321 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1322 76a66253 j_mayer
        gen_set_Rc0(ctx);
1323 79aceca5 bellard
}
1324 79aceca5 bellard
1325 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1326 d9bce9d9 j_mayer
#define GEN_PPC64_R2(name, opc1, opc2)                                        \
1327 d9bce9d9 j_mayer
GEN_HANDLER(name##0, opc1, opc2, 0xFF, 0x00000000, PPC_64B)                   \
1328 d9bce9d9 j_mayer
{                                                                             \
1329 d9bce9d9 j_mayer
    gen_##name(ctx, 0);                                                       \
1330 d9bce9d9 j_mayer
}                                                                             \
1331 d9bce9d9 j_mayer
GEN_HANDLER(name##1, opc1, opc2 | 0x10, 0xFF, 0x00000000, PPC_64B)            \
1332 d9bce9d9 j_mayer
{                                                                             \
1333 d9bce9d9 j_mayer
    gen_##name(ctx, 1);                                                       \
1334 d9bce9d9 j_mayer
}
1335 d9bce9d9 j_mayer
#define GEN_PPC64_R4(name, opc1, opc2)                                        \
1336 d9bce9d9 j_mayer
GEN_HANDLER(name##0, opc1, opc2, 0xFF, 0x00000000, PPC_64B)                   \
1337 d9bce9d9 j_mayer
{                                                                             \
1338 d9bce9d9 j_mayer
    gen_##name(ctx, 0, 0);                                                    \
1339 d9bce9d9 j_mayer
}                                                                             \
1340 d9bce9d9 j_mayer
GEN_HANDLER(name##1, opc1, opc2 | 0x01, 0xFF, 0x00000000, PPC_64B)            \
1341 d9bce9d9 j_mayer
{                                                                             \
1342 d9bce9d9 j_mayer
    gen_##name(ctx, 0, 1);                                                    \
1343 d9bce9d9 j_mayer
}                                                                             \
1344 d9bce9d9 j_mayer
GEN_HANDLER(name##2, opc1, opc2 | 0x10, 0xFF, 0x00000000, PPC_64B)            \
1345 d9bce9d9 j_mayer
{                                                                             \
1346 d9bce9d9 j_mayer
    gen_##name(ctx, 1, 0);                                                    \
1347 d9bce9d9 j_mayer
}                                                                             \
1348 d9bce9d9 j_mayer
GEN_HANDLER(name##3, opc1, opc2 | 0x11, 0xFF, 0x00000000, PPC_64B)            \
1349 d9bce9d9 j_mayer
{                                                                             \
1350 d9bce9d9 j_mayer
    gen_##name(ctx, 1, 1);                                                    \
1351 d9bce9d9 j_mayer
}
1352 51789c41 j_mayer
1353 40d0591e j_mayer
static inline void gen_andi_T0_64 (DisasContext *ctx, uint64_t mask)
1354 40d0591e j_mayer
{
1355 40d0591e j_mayer
    if (mask >> 32)
1356 40d0591e j_mayer
        gen_op_andi_T0_64(mask >> 32, mask & 0xFFFFFFFF);
1357 40d0591e j_mayer
    else
1358 40d0591e j_mayer
        gen_op_andi_T0(mask);
1359 40d0591e j_mayer
}
1360 40d0591e j_mayer
1361 40d0591e j_mayer
static inline void gen_andi_T1_64 (DisasContext *ctx, uint64_t mask)
1362 40d0591e j_mayer
{
1363 40d0591e j_mayer
    if (mask >> 32)
1364 40d0591e j_mayer
        gen_op_andi_T1_64(mask >> 32, mask & 0xFFFFFFFF);
1365 40d0591e j_mayer
    else
1366 40d0591e j_mayer
        gen_op_andi_T1(mask);
1367 40d0591e j_mayer
}
1368 40d0591e j_mayer
1369 51789c41 j_mayer
static inline void gen_rldinm (DisasContext *ctx, uint32_t mb, uint32_t me,
1370 51789c41 j_mayer
                               uint32_t sh)
1371 51789c41 j_mayer
{
1372 51789c41 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
1373 51789c41 j_mayer
    if (likely(sh == 0)) {
1374 51789c41 j_mayer
        goto do_mask;
1375 51789c41 j_mayer
    }
1376 51789c41 j_mayer
    if (likely(mb == 0)) {
1377 51789c41 j_mayer
        if (likely(me == 63)) {
1378 40d0591e j_mayer
            gen_op_rotli64_T0(sh);
1379 51789c41 j_mayer
            goto do_store;
1380 51789c41 j_mayer
        } else if (likely(me == (63 - sh))) {
1381 51789c41 j_mayer
            gen_op_sli_T0(sh);
1382 51789c41 j_mayer
            goto do_store;
1383 51789c41 j_mayer
        }
1384 51789c41 j_mayer
    } else if (likely(me == 63)) {
1385 51789c41 j_mayer
        if (likely(sh == (64 - mb))) {
1386 40d0591e j_mayer
            gen_op_srli_T0_64(mb);
1387 51789c41 j_mayer
            goto do_store;
1388 51789c41 j_mayer
        }
1389 51789c41 j_mayer
    }
1390 51789c41 j_mayer
    gen_op_rotli64_T0(sh);
1391 51789c41 j_mayer
 do_mask:
1392 40d0591e j_mayer
    gen_andi_T0_64(ctx, MASK(mb, me));
1393 51789c41 j_mayer
 do_store:
1394 51789c41 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
1395 51789c41 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1396 51789c41 j_mayer
        gen_set_Rc0(ctx);
1397 51789c41 j_mayer
}
1398 d9bce9d9 j_mayer
/* rldicl - rldicl. */
1399 d9bce9d9 j_mayer
static inline void gen_rldicl (DisasContext *ctx, int mbn, int shn)
1400 d9bce9d9 j_mayer
{
1401 51789c41 j_mayer
    uint32_t sh, mb;
1402 d9bce9d9 j_mayer
1403 9d53c753 j_mayer
    sh = SH(ctx->opcode) | (shn << 5);
1404 9d53c753 j_mayer
    mb = MB(ctx->opcode) | (mbn << 5);
1405 51789c41 j_mayer
    gen_rldinm(ctx, mb, 63, sh);
1406 d9bce9d9 j_mayer
}
1407 51789c41 j_mayer
GEN_PPC64_R4(rldicl, 0x1E, 0x00);
1408 d9bce9d9 j_mayer
/* rldicr - rldicr. */
1409 d9bce9d9 j_mayer
static inline void gen_rldicr (DisasContext *ctx, int men, int shn)
1410 d9bce9d9 j_mayer
{
1411 51789c41 j_mayer
    uint32_t sh, me;
1412 d9bce9d9 j_mayer
1413 9d53c753 j_mayer
    sh = SH(ctx->opcode) | (shn << 5);
1414 9d53c753 j_mayer
    me = MB(ctx->opcode) | (men << 5);
1415 51789c41 j_mayer
    gen_rldinm(ctx, 0, me, sh);
1416 d9bce9d9 j_mayer
}
1417 51789c41 j_mayer
GEN_PPC64_R4(rldicr, 0x1E, 0x02);
1418 d9bce9d9 j_mayer
/* rldic - rldic. */
1419 d9bce9d9 j_mayer
static inline void gen_rldic (DisasContext *ctx, int mbn, int shn)
1420 d9bce9d9 j_mayer
{
1421 51789c41 j_mayer
    uint32_t sh, mb;
1422 d9bce9d9 j_mayer
1423 9d53c753 j_mayer
    sh = SH(ctx->opcode) | (shn << 5);
1424 9d53c753 j_mayer
    mb = MB(ctx->opcode) | (mbn << 5);
1425 51789c41 j_mayer
    gen_rldinm(ctx, mb, 63 - sh, sh);
1426 51789c41 j_mayer
}
1427 51789c41 j_mayer
GEN_PPC64_R4(rldic, 0x1E, 0x04);
1428 51789c41 j_mayer
1429 51789c41 j_mayer
static inline void gen_rldnm (DisasContext *ctx, uint32_t mb, uint32_t me)
1430 51789c41 j_mayer
{
1431 51789c41 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
1432 51789c41 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
1433 51789c41 j_mayer
    gen_op_rotl64_T0_T1();
1434 51789c41 j_mayer
    if (unlikely(mb != 0 || me != 63)) {
1435 40d0591e j_mayer
        gen_andi_T0_64(ctx, MASK(mb, me));
1436 51789c41 j_mayer
    }
1437 51789c41 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
1438 51789c41 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1439 51789c41 j_mayer
        gen_set_Rc0(ctx);
1440 d9bce9d9 j_mayer
}
1441 51789c41 j_mayer
1442 d9bce9d9 j_mayer
/* rldcl - rldcl. */
1443 d9bce9d9 j_mayer
static inline void gen_rldcl (DisasContext *ctx, int mbn)
1444 d9bce9d9 j_mayer
{
1445 51789c41 j_mayer
    uint32_t mb;
1446 d9bce9d9 j_mayer
1447 9d53c753 j_mayer
    mb = MB(ctx->opcode) | (mbn << 5);
1448 51789c41 j_mayer
    gen_rldnm(ctx, mb, 63);
1449 d9bce9d9 j_mayer
}
1450 36081602 j_mayer
GEN_PPC64_R2(rldcl, 0x1E, 0x08);
1451 d9bce9d9 j_mayer
/* rldcr - rldcr. */
1452 d9bce9d9 j_mayer
static inline void gen_rldcr (DisasContext *ctx, int men)
1453 d9bce9d9 j_mayer
{
1454 51789c41 j_mayer
    uint32_t me;
1455 d9bce9d9 j_mayer
1456 9d53c753 j_mayer
    me = MB(ctx->opcode) | (men << 5);
1457 51789c41 j_mayer
    gen_rldnm(ctx, 0, me);
1458 d9bce9d9 j_mayer
}
1459 36081602 j_mayer
GEN_PPC64_R2(rldcr, 0x1E, 0x09);
1460 d9bce9d9 j_mayer
/* rldimi - rldimi. */
1461 d9bce9d9 j_mayer
static inline void gen_rldimi (DisasContext *ctx, int mbn, int shn)
1462 d9bce9d9 j_mayer
{
1463 51789c41 j_mayer
    uint64_t mask;
1464 51789c41 j_mayer
    uint32_t sh, mb;
1465 d9bce9d9 j_mayer
1466 9d53c753 j_mayer
    sh = SH(ctx->opcode) | (shn << 5);
1467 9d53c753 j_mayer
    mb = MB(ctx->opcode) | (mbn << 5);
1468 51789c41 j_mayer
    if (likely(sh == 0)) {
1469 51789c41 j_mayer
        if (likely(mb == 0)) {
1470 51789c41 j_mayer
            gen_op_load_gpr_T0(rS(ctx->opcode));
1471 51789c41 j_mayer
            goto do_store;
1472 51789c41 j_mayer
        } else if (likely(mb == 63)) {
1473 51789c41 j_mayer
            gen_op_load_gpr_T0(rA(ctx->opcode));
1474 51789c41 j_mayer
            goto do_store;
1475 51789c41 j_mayer
        }
1476 51789c41 j_mayer
        gen_op_load_gpr_T0(rS(ctx->opcode));
1477 51789c41 j_mayer
        gen_op_load_gpr_T1(rA(ctx->opcode));
1478 51789c41 j_mayer
        goto do_mask;
1479 51789c41 j_mayer
    }
1480 51789c41 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
1481 51789c41 j_mayer
    gen_op_load_gpr_T1(rA(ctx->opcode));
1482 40d0591e j_mayer
    gen_op_rotli64_T0(sh);
1483 51789c41 j_mayer
 do_mask:
1484 51789c41 j_mayer
    mask = MASK(mb, 63 - sh);
1485 40d0591e j_mayer
    gen_andi_T0_64(ctx, mask);
1486 40d0591e j_mayer
    gen_andi_T1_64(ctx, ~mask);
1487 51789c41 j_mayer
    gen_op_or();
1488 51789c41 j_mayer
 do_store:
1489 51789c41 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
1490 51789c41 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1491 51789c41 j_mayer
        gen_set_Rc0(ctx);
1492 d9bce9d9 j_mayer
}
1493 36081602 j_mayer
GEN_PPC64_R4(rldimi, 0x1E, 0x06);
1494 d9bce9d9 j_mayer
#endif
1495 d9bce9d9 j_mayer
1496 79aceca5 bellard
/***                             Integer shift                             ***/
1497 79aceca5 bellard
/* slw & slw. */
1498 d9bce9d9 j_mayer
__GEN_LOGICAL2(slw, 0x18, 0x00, PPC_INTEGER);
1499 79aceca5 bellard
/* sraw & sraw. */
1500 d9bce9d9 j_mayer
__GEN_LOGICAL2(sraw, 0x18, 0x18, PPC_INTEGER);
1501 79aceca5 bellard
/* srawi & srawi. */
1502 79aceca5 bellard
GEN_HANDLER(srawi, 0x1F, 0x18, 0x19, 0x00000000, PPC_INTEGER)
1503 79aceca5 bellard
{
1504 d9bce9d9 j_mayer
    int mb, me;
1505 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
1506 d9bce9d9 j_mayer
    if (SH(ctx->opcode) != 0) {
1507 d9bce9d9 j_mayer
        gen_op_move_T1_T0();
1508 d9bce9d9 j_mayer
        mb = 32 - SH(ctx->opcode);
1509 d9bce9d9 j_mayer
        me = 31;
1510 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1511 d9bce9d9 j_mayer
        mb += 32;
1512 d9bce9d9 j_mayer
        me += 32;
1513 d9bce9d9 j_mayer
#endif
1514 d9bce9d9 j_mayer
        gen_op_srawi(SH(ctx->opcode), MASK(mb, me));
1515 d9bce9d9 j_mayer
    }
1516 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));
1517 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1518 76a66253 j_mayer
        gen_set_Rc0(ctx);
1519 79aceca5 bellard
}
1520 79aceca5 bellard
/* srw & srw. */
1521 d9bce9d9 j_mayer
__GEN_LOGICAL2(srw, 0x18, 0x10, PPC_INTEGER);
1522 d9bce9d9 j_mayer
1523 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1524 d9bce9d9 j_mayer
/* sld & sld. */
1525 d9bce9d9 j_mayer
__GEN_LOGICAL2(sld, 0x1B, 0x00, PPC_64B);
1526 d9bce9d9 j_mayer
/* srad & srad. */
1527 d9bce9d9 j_mayer
__GEN_LOGICAL2(srad, 0x1A, 0x18, PPC_64B);
1528 d9bce9d9 j_mayer
/* sradi & sradi. */
1529 d9bce9d9 j_mayer
static inline void gen_sradi (DisasContext *ctx, int n)
1530 d9bce9d9 j_mayer
{
1531 d9bce9d9 j_mayer
    uint64_t mask;
1532 d9bce9d9 j_mayer
    int sh, mb, me;
1533 d9bce9d9 j_mayer
1534 d9bce9d9 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
1535 d9bce9d9 j_mayer
    sh = SH(ctx->opcode) + (n << 5);
1536 d9bce9d9 j_mayer
    if (sh != 0) {
1537 d9bce9d9 j_mayer
        gen_op_move_T1_T0();
1538 d9bce9d9 j_mayer
        mb = 64 - SH(ctx->opcode);
1539 d9bce9d9 j_mayer
        me = 63;
1540 d9bce9d9 j_mayer
        mask = MASK(mb, me);
1541 d9bce9d9 j_mayer
        gen_op_sradi(sh, mask >> 32, mask);
1542 d9bce9d9 j_mayer
    }
1543 d9bce9d9 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
1544 d9bce9d9 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1545 d9bce9d9 j_mayer
        gen_set_Rc0(ctx);
1546 d9bce9d9 j_mayer
}
1547 d9bce9d9 j_mayer
GEN_HANDLER(sradi0, 0x1F, 0x1A, 0x19, 0x00000000, PPC_64B)
1548 d9bce9d9 j_mayer
{
1549 d9bce9d9 j_mayer
    gen_sradi(ctx, 0);
1550 d9bce9d9 j_mayer
}
1551 d9bce9d9 j_mayer
GEN_HANDLER(sradi1, 0x1F, 0x1B, 0x19, 0x00000000, PPC_64B)
1552 d9bce9d9 j_mayer
{
1553 d9bce9d9 j_mayer
    gen_sradi(ctx, 1);
1554 d9bce9d9 j_mayer
}
1555 d9bce9d9 j_mayer
/* srd & srd. */
1556 d9bce9d9 j_mayer
__GEN_LOGICAL2(srd, 0x1B, 0x10, PPC_64B);
1557 d9bce9d9 j_mayer
#endif
1558 79aceca5 bellard
1559 79aceca5 bellard
/***                       Floating-Point arithmetic                       ***/
1560 a750fc0b j_mayer
#define _GEN_FLOAT_ACB(name, op, op1, op2, isfloat, type)                     \
1561 a750fc0b j_mayer
GEN_HANDLER(f##name, op1, op2, 0xFF, 0x00000000, type)                        \
1562 9a64fbe4 bellard
{                                                                             \
1563 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
1564 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
1565 3cc62370 bellard
        return;                                                               \
1566 3cc62370 bellard
    }                                                                         \
1567 9a64fbe4 bellard
    gen_op_reset_scrfx();                                                     \
1568 9a64fbe4 bellard
    gen_op_load_fpr_FT0(rA(ctx->opcode));                                     \
1569 9a64fbe4 bellard
    gen_op_load_fpr_FT1(rC(ctx->opcode));                                     \
1570 9a64fbe4 bellard
    gen_op_load_fpr_FT2(rB(ctx->opcode));                                     \
1571 4ecc3190 bellard
    gen_op_f##op();                                                           \
1572 4ecc3190 bellard
    if (isfloat) {                                                            \
1573 4ecc3190 bellard
        gen_op_frsp();                                                        \
1574 4ecc3190 bellard
    }                                                                         \
1575 9a64fbe4 bellard
    gen_op_store_FT0_fpr(rD(ctx->opcode));                                    \
1576 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
1577 9a64fbe4 bellard
        gen_op_set_Rc1();                                                     \
1578 9a64fbe4 bellard
}
1579 9a64fbe4 bellard
1580 a750fc0b j_mayer
#define GEN_FLOAT_ACB(name, op2, type)                                        \
1581 a750fc0b j_mayer
_GEN_FLOAT_ACB(name, name, 0x3F, op2, 0, type);                               \
1582 a750fc0b j_mayer
_GEN_FLOAT_ACB(name##s, name, 0x3B, op2, 1, type);
1583 9a64fbe4 bellard
1584 4ecc3190 bellard
#define _GEN_FLOAT_AB(name, op, op1, op2, inval, isfloat)                     \
1585 9a64fbe4 bellard
GEN_HANDLER(f##name, op1, op2, 0xFF, inval, PPC_FLOAT)                        \
1586 9a64fbe4 bellard
{                                                                             \
1587 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
1588 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
1589 3cc62370 bellard
        return;                                                               \
1590 3cc62370 bellard
    }                                                                         \
1591 9a64fbe4 bellard
    gen_op_reset_scrfx();                                                     \
1592 9a64fbe4 bellard
    gen_op_load_fpr_FT0(rA(ctx->opcode));                                     \
1593 9a64fbe4 bellard
    gen_op_load_fpr_FT1(rB(ctx->opcode));                                     \
1594 4ecc3190 bellard
    gen_op_f##op();                                                           \
1595 4ecc3190 bellard
    if (isfloat) {                                                            \
1596 4ecc3190 bellard
        gen_op_frsp();                                                        \
1597 4ecc3190 bellard
    }                                                                         \
1598 9a64fbe4 bellard
    gen_op_store_FT0_fpr(rD(ctx->opcode));                                    \
1599 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
1600 9a64fbe4 bellard
        gen_op_set_Rc1();                                                     \
1601 9a64fbe4 bellard
}
1602 9a64fbe4 bellard
#define GEN_FLOAT_AB(name, op2, inval)                                        \
1603 4ecc3190 bellard
_GEN_FLOAT_AB(name, name, 0x3F, op2, inval, 0);                               \
1604 4ecc3190 bellard
_GEN_FLOAT_AB(name##s, name, 0x3B, op2, inval, 1);
1605 9a64fbe4 bellard
1606 4ecc3190 bellard
#define _GEN_FLOAT_AC(name, op, op1, op2, inval, isfloat)                     \
1607 9a64fbe4 bellard
GEN_HANDLER(f##name, op1, op2, 0xFF, inval, PPC_FLOAT)                        \
1608 9a64fbe4 bellard
{                                                                             \
1609 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
1610 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
1611 3cc62370 bellard
        return;                                                               \
1612 3cc62370 bellard
    }                                                                         \
1613 9a64fbe4 bellard
    gen_op_reset_scrfx();                                                     \
1614 9a64fbe4 bellard
    gen_op_load_fpr_FT0(rA(ctx->opcode));                                     \
1615 9a64fbe4 bellard
    gen_op_load_fpr_FT1(rC(ctx->opcode));                                     \
1616 4ecc3190 bellard
    gen_op_f##op();                                                           \
1617 4ecc3190 bellard
    if (isfloat) {                                                            \
1618 4ecc3190 bellard
        gen_op_frsp();                                                        \
1619 4ecc3190 bellard
    }                                                                         \
1620 9a64fbe4 bellard
    gen_op_store_FT0_fpr(rD(ctx->opcode));                                    \
1621 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
1622 9a64fbe4 bellard
        gen_op_set_Rc1();                                                     \
1623 9a64fbe4 bellard
}
1624 9a64fbe4 bellard
#define GEN_FLOAT_AC(name, op2, inval)                                        \
1625 4ecc3190 bellard
_GEN_FLOAT_AC(name, name, 0x3F, op2, inval, 0);                               \
1626 4ecc3190 bellard
_GEN_FLOAT_AC(name##s, name, 0x3B, op2, inval, 1);
1627 9a64fbe4 bellard
1628 a750fc0b j_mayer
#define GEN_FLOAT_B(name, op2, op3, type)                                     \
1629 a750fc0b j_mayer
GEN_HANDLER(f##name, 0x3F, op2, op3, 0x001F0000, type)                        \
1630 9a64fbe4 bellard
{                                                                             \
1631 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
1632 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
1633 3cc62370 bellard
        return;                                                               \
1634 3cc62370 bellard
    }                                                                         \
1635 9a64fbe4 bellard
    gen_op_reset_scrfx();                                                     \
1636 9a64fbe4 bellard
    gen_op_load_fpr_FT0(rB(ctx->opcode));                                     \
1637 9a64fbe4 bellard
    gen_op_f##name();                                                         \
1638 9a64fbe4 bellard
    gen_op_store_FT0_fpr(rD(ctx->opcode));                                    \
1639 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
1640 9a64fbe4 bellard
        gen_op_set_Rc1();                                                     \
1641 79aceca5 bellard
}
1642 79aceca5 bellard
1643 a750fc0b j_mayer
#define GEN_FLOAT_BS(name, op1, op2, type)                                    \
1644 a750fc0b j_mayer
GEN_HANDLER(f##name, op1, op2, 0xFF, 0x001F07C0, type)                        \
1645 9a64fbe4 bellard
{                                                                             \
1646 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
1647 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
1648 3cc62370 bellard
        return;                                                               \
1649 3cc62370 bellard
    }                                                                         \
1650 9a64fbe4 bellard
    gen_op_reset_scrfx();                                                     \
1651 9a64fbe4 bellard
    gen_op_load_fpr_FT0(rB(ctx->opcode));                                     \
1652 9a64fbe4 bellard
    gen_op_f##name();                                                         \
1653 9a64fbe4 bellard
    gen_op_store_FT0_fpr(rD(ctx->opcode));                                    \
1654 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
1655 9a64fbe4 bellard
        gen_op_set_Rc1();                                                     \
1656 79aceca5 bellard
}
1657 79aceca5 bellard
1658 9a64fbe4 bellard
/* fadd - fadds */
1659 9a64fbe4 bellard
GEN_FLOAT_AB(add, 0x15, 0x000007C0);
1660 4ecc3190 bellard
/* fdiv - fdivs */
1661 9a64fbe4 bellard
GEN_FLOAT_AB(div, 0x12, 0x000007C0);
1662 4ecc3190 bellard
/* fmul - fmuls */
1663 9a64fbe4 bellard
GEN_FLOAT_AC(mul, 0x19, 0x0000F800);
1664 79aceca5 bellard
1665 d7e4b87e j_mayer
/* fre */
1666 d7e4b87e j_mayer
GEN_FLOAT_BS(re, 0x3F, 0x18, PPC_FLOAT_EXT);
1667 d7e4b87e j_mayer
1668 a750fc0b j_mayer
/* fres */
1669 a750fc0b j_mayer
GEN_FLOAT_BS(res, 0x3B, 0x18, PPC_FLOAT_FRES);
1670 79aceca5 bellard
1671 a750fc0b j_mayer
/* frsqrte */
1672 a750fc0b j_mayer
GEN_FLOAT_BS(rsqrte, 0x3F, 0x1A, PPC_FLOAT_FRSQRTE);
1673 79aceca5 bellard
1674 a750fc0b j_mayer
/* fsel */
1675 a750fc0b j_mayer
_GEN_FLOAT_ACB(sel, sel, 0x3F, 0x17, 0, PPC_FLOAT_FSEL);
1676 4ecc3190 bellard
/* fsub - fsubs */
1677 9a64fbe4 bellard
GEN_FLOAT_AB(sub, 0x14, 0x000007C0);
1678 79aceca5 bellard
/* Optional: */
1679 79aceca5 bellard
/* fsqrt */
1680 a750fc0b j_mayer
GEN_HANDLER(fsqrt, 0x3F, 0x16, 0xFF, 0x001F07C0, PPC_FLOAT_FSQRT)
1681 c7d344af bellard
{
1682 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1683 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
1684 c7d344af bellard
        return;
1685 c7d344af bellard
    }
1686 c7d344af bellard
    gen_op_reset_scrfx();
1687 c7d344af bellard
    gen_op_load_fpr_FT0(rB(ctx->opcode));
1688 c7d344af bellard
    gen_op_fsqrt();
1689 c7d344af bellard
    gen_op_store_FT0_fpr(rD(ctx->opcode));
1690 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1691 c7d344af bellard
        gen_op_set_Rc1();
1692 c7d344af bellard
}
1693 79aceca5 bellard
1694 a750fc0b j_mayer
GEN_HANDLER(fsqrts, 0x3B, 0x16, 0xFF, 0x001F07C0, PPC_FLOAT_FSQRT)
1695 79aceca5 bellard
{
1696 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1697 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
1698 3cc62370 bellard
        return;
1699 3cc62370 bellard
    }
1700 9a64fbe4 bellard
    gen_op_reset_scrfx();
1701 9a64fbe4 bellard
    gen_op_load_fpr_FT0(rB(ctx->opcode));
1702 4ecc3190 bellard
    gen_op_fsqrt();
1703 4ecc3190 bellard
    gen_op_frsp();
1704 9a64fbe4 bellard
    gen_op_store_FT0_fpr(rD(ctx->opcode));
1705 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1706 9a64fbe4 bellard
        gen_op_set_Rc1();
1707 79aceca5 bellard
}
1708 79aceca5 bellard
1709 79aceca5 bellard
/***                     Floating-Point multiply-and-add                   ***/
1710 4ecc3190 bellard
/* fmadd - fmadds */
1711 a750fc0b j_mayer
GEN_FLOAT_ACB(madd, 0x1D, PPC_FLOAT);
1712 4ecc3190 bellard
/* fmsub - fmsubs */
1713 a750fc0b j_mayer
GEN_FLOAT_ACB(msub, 0x1C, PPC_FLOAT);
1714 4ecc3190 bellard
/* fnmadd - fnmadds */
1715 a750fc0b j_mayer
GEN_FLOAT_ACB(nmadd, 0x1F, PPC_FLOAT);
1716 4ecc3190 bellard
/* fnmsub - fnmsubs */
1717 a750fc0b j_mayer
GEN_FLOAT_ACB(nmsub, 0x1E, PPC_FLOAT);
1718 79aceca5 bellard
1719 79aceca5 bellard
/***                     Floating-Point round & convert                    ***/
1720 79aceca5 bellard
/* fctiw */
1721 a750fc0b j_mayer
GEN_FLOAT_B(ctiw, 0x0E, 0x00, PPC_FLOAT);
1722 79aceca5 bellard
/* fctiwz */
1723 a750fc0b j_mayer
GEN_FLOAT_B(ctiwz, 0x0F, 0x00, PPC_FLOAT);
1724 79aceca5 bellard
/* frsp */
1725 a750fc0b j_mayer
GEN_FLOAT_B(rsp, 0x0C, 0x00, PPC_FLOAT);
1726 426613db j_mayer
#if defined(TARGET_PPC64)
1727 426613db j_mayer
/* fcfid */
1728 a750fc0b j_mayer
GEN_FLOAT_B(cfid, 0x0E, 0x1A, PPC_64B);
1729 426613db j_mayer
/* fctid */
1730 a750fc0b j_mayer
GEN_FLOAT_B(ctid, 0x0E, 0x19, PPC_64B);
1731 426613db j_mayer
/* fctidz */
1732 a750fc0b j_mayer
GEN_FLOAT_B(ctidz, 0x0F, 0x19, PPC_64B);
1733 426613db j_mayer
#endif
1734 79aceca5 bellard
1735 d7e4b87e j_mayer
/* frin */
1736 d7e4b87e j_mayer
GEN_FLOAT_B(rin, 0x08, 0x0C, PPC_FLOAT_EXT);
1737 d7e4b87e j_mayer
/* friz */
1738 d7e4b87e j_mayer
GEN_FLOAT_B(riz, 0x08, 0x0D, PPC_FLOAT_EXT);
1739 d7e4b87e j_mayer
/* frip */
1740 d7e4b87e j_mayer
GEN_FLOAT_B(rip, 0x08, 0x0E, PPC_FLOAT_EXT);
1741 d7e4b87e j_mayer
/* frim */
1742 d7e4b87e j_mayer
GEN_FLOAT_B(rim, 0x08, 0x0F, PPC_FLOAT_EXT);
1743 d7e4b87e j_mayer
1744 79aceca5 bellard
/***                         Floating-Point compare                        ***/
1745 79aceca5 bellard
/* fcmpo */
1746 76a66253 j_mayer
GEN_HANDLER(fcmpo, 0x3F, 0x00, 0x01, 0x00600001, PPC_FLOAT)
1747 79aceca5 bellard
{
1748 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1749 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
1750 3cc62370 bellard
        return;
1751 3cc62370 bellard
    }
1752 9a64fbe4 bellard
    gen_op_reset_scrfx();
1753 9a64fbe4 bellard
    gen_op_load_fpr_FT0(rA(ctx->opcode));
1754 9a64fbe4 bellard
    gen_op_load_fpr_FT1(rB(ctx->opcode));
1755 9a64fbe4 bellard
    gen_op_fcmpo();
1756 9a64fbe4 bellard
    gen_op_store_T0_crf(crfD(ctx->opcode));
1757 79aceca5 bellard
}
1758 79aceca5 bellard
1759 79aceca5 bellard
/* fcmpu */
1760 76a66253 j_mayer
GEN_HANDLER(fcmpu, 0x3F, 0x00, 0x00, 0x00600001, PPC_FLOAT)
1761 79aceca5 bellard
{
1762 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1763 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
1764 3cc62370 bellard
        return;
1765 3cc62370 bellard
    }
1766 9a64fbe4 bellard
    gen_op_reset_scrfx();
1767 9a64fbe4 bellard
    gen_op_load_fpr_FT0(rA(ctx->opcode));
1768 9a64fbe4 bellard
    gen_op_load_fpr_FT1(rB(ctx->opcode));
1769 9a64fbe4 bellard
    gen_op_fcmpu();
1770 9a64fbe4 bellard
    gen_op_store_T0_crf(crfD(ctx->opcode));
1771 79aceca5 bellard
}
1772 79aceca5 bellard
1773 9a64fbe4 bellard
/***                         Floating-point move                           ***/
1774 9a64fbe4 bellard
/* fabs */
1775 a750fc0b j_mayer
GEN_FLOAT_B(abs, 0x08, 0x08, PPC_FLOAT);
1776 9a64fbe4 bellard
1777 9a64fbe4 bellard
/* fmr  - fmr. */
1778 9a64fbe4 bellard
GEN_HANDLER(fmr, 0x3F, 0x08, 0x02, 0x001F0000, PPC_FLOAT)
1779 9a64fbe4 bellard
{
1780 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1781 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
1782 3cc62370 bellard
        return;
1783 3cc62370 bellard
    }
1784 9a64fbe4 bellard
    gen_op_reset_scrfx();
1785 9a64fbe4 bellard
    gen_op_load_fpr_FT0(rB(ctx->opcode));
1786 9a64fbe4 bellard
    gen_op_store_FT0_fpr(rD(ctx->opcode));
1787 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1788 9a64fbe4 bellard
        gen_op_set_Rc1();
1789 9a64fbe4 bellard
}
1790 9a64fbe4 bellard
1791 9a64fbe4 bellard
/* fnabs */
1792 a750fc0b j_mayer
GEN_FLOAT_B(nabs, 0x08, 0x04, PPC_FLOAT);
1793 9a64fbe4 bellard
/* fneg */
1794 a750fc0b j_mayer
GEN_FLOAT_B(neg, 0x08, 0x01, PPC_FLOAT);
1795 9a64fbe4 bellard
1796 79aceca5 bellard
/***                  Floating-Point status & ctrl register                ***/
1797 79aceca5 bellard
/* mcrfs */
1798 79aceca5 bellard
GEN_HANDLER(mcrfs, 0x3F, 0x00, 0x02, 0x0063F801, PPC_FLOAT)
1799 79aceca5 bellard
{
1800 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1801 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
1802 3cc62370 bellard
        return;
1803 3cc62370 bellard
    }
1804 fb0eaffc bellard
    gen_op_load_fpscr_T0(crfS(ctx->opcode));
1805 fb0eaffc bellard
    gen_op_store_T0_crf(crfD(ctx->opcode));
1806 fb0eaffc bellard
    gen_op_clear_fpscr(crfS(ctx->opcode));
1807 79aceca5 bellard
}
1808 79aceca5 bellard
1809 79aceca5 bellard
/* mffs */
1810 79aceca5 bellard
GEN_HANDLER(mffs, 0x3F, 0x07, 0x12, 0x001FF800, PPC_FLOAT)
1811 79aceca5 bellard
{
1812 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1813 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
1814 3cc62370 bellard
        return;
1815 3cc62370 bellard
    }
1816 28b6751f bellard
    gen_op_load_fpscr();
1817 fb0eaffc bellard
    gen_op_store_FT0_fpr(rD(ctx->opcode));
1818 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1819 fb0eaffc bellard
        gen_op_set_Rc1();
1820 79aceca5 bellard
}
1821 79aceca5 bellard
1822 79aceca5 bellard
/* mtfsb0 */
1823 79aceca5 bellard
GEN_HANDLER(mtfsb0, 0x3F, 0x06, 0x02, 0x001FF800, PPC_FLOAT)
1824 79aceca5 bellard
{
1825 fb0eaffc bellard
    uint8_t crb;
1826 3b46e624 ths
1827 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1828 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
1829 3cc62370 bellard
        return;
1830 3cc62370 bellard
    }
1831 fb0eaffc bellard
    crb = crbD(ctx->opcode) >> 2;
1832 fb0eaffc bellard
    gen_op_load_fpscr_T0(crb);
1833 76a66253 j_mayer
    gen_op_andi_T0(~(1 << (crbD(ctx->opcode) & 0x03)));
1834 fb0eaffc bellard
    gen_op_store_T0_fpscr(crb);
1835 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1836 fb0eaffc bellard
        gen_op_set_Rc1();
1837 79aceca5 bellard
}
1838 79aceca5 bellard
1839 79aceca5 bellard
/* mtfsb1 */
1840 79aceca5 bellard
GEN_HANDLER(mtfsb1, 0x3F, 0x06, 0x01, 0x001FF800, PPC_FLOAT)
1841 79aceca5 bellard
{
1842 fb0eaffc bellard
    uint8_t crb;
1843 3b46e624 ths
1844 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1845 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
1846 3cc62370 bellard
        return;
1847 3cc62370 bellard
    }
1848 fb0eaffc bellard
    crb = crbD(ctx->opcode) >> 2;
1849 fb0eaffc bellard
    gen_op_load_fpscr_T0(crb);
1850 fb0eaffc bellard
    gen_op_ori(1 << (crbD(ctx->opcode) & 0x03));
1851 fb0eaffc bellard
    gen_op_store_T0_fpscr(crb);
1852 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1853 fb0eaffc bellard
        gen_op_set_Rc1();
1854 79aceca5 bellard
}
1855 79aceca5 bellard
1856 79aceca5 bellard
/* mtfsf */
1857 79aceca5 bellard
GEN_HANDLER(mtfsf, 0x3F, 0x07, 0x16, 0x02010000, PPC_FLOAT)
1858 79aceca5 bellard
{
1859 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1860 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
1861 3cc62370 bellard
        return;
1862 3cc62370 bellard
    }
1863 fb0eaffc bellard
    gen_op_load_fpr_FT0(rB(ctx->opcode));
1864 28b6751f bellard
    gen_op_store_fpscr(FM(ctx->opcode));
1865 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1866 fb0eaffc bellard
        gen_op_set_Rc1();
1867 79aceca5 bellard
}
1868 79aceca5 bellard
1869 79aceca5 bellard
/* mtfsfi */
1870 79aceca5 bellard
GEN_HANDLER(mtfsfi, 0x3F, 0x06, 0x04, 0x006f0800, PPC_FLOAT)
1871 79aceca5 bellard
{
1872 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1873 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
1874 3cc62370 bellard
        return;
1875 3cc62370 bellard
    }
1876 fb0eaffc bellard
    gen_op_store_T0_fpscri(crbD(ctx->opcode) >> 2, FPIMM(ctx->opcode));
1877 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1878 fb0eaffc bellard
        gen_op_set_Rc1();
1879 79aceca5 bellard
}
1880 79aceca5 bellard
1881 76a66253 j_mayer
/***                           Addressing modes                            ***/
1882 76a66253 j_mayer
/* Register indirect with immediate index : EA = (rA|0) + SIMM */
1883 9d53c753 j_mayer
static inline void gen_addr_imm_index (DisasContext *ctx, int maskl)
1884 76a66253 j_mayer
{
1885 76a66253 j_mayer
    target_long simm = SIMM(ctx->opcode);
1886 76a66253 j_mayer
1887 9d53c753 j_mayer
    if (maskl)
1888 9d53c753 j_mayer
        simm &= ~0x03;
1889 76a66253 j_mayer
    if (rA(ctx->opcode) == 0) {
1890 d9bce9d9 j_mayer
        gen_set_T0(simm);
1891 76a66253 j_mayer
    } else {
1892 76a66253 j_mayer
        gen_op_load_gpr_T0(rA(ctx->opcode));
1893 76a66253 j_mayer
        if (likely(simm != 0))
1894 76a66253 j_mayer
            gen_op_addi(simm);
1895 76a66253 j_mayer
    }
1896 a496775f j_mayer
#ifdef DEBUG_MEMORY_ACCESSES
1897 a496775f j_mayer
    gen_op_print_mem_EA();
1898 a496775f j_mayer
#endif
1899 76a66253 j_mayer
}
1900 76a66253 j_mayer
1901 76a66253 j_mayer
static inline void gen_addr_reg_index (DisasContext *ctx)
1902 76a66253 j_mayer
{
1903 76a66253 j_mayer
    if (rA(ctx->opcode) == 0) {
1904 76a66253 j_mayer
        gen_op_load_gpr_T0(rB(ctx->opcode));
1905 76a66253 j_mayer
    } else {
1906 76a66253 j_mayer
        gen_op_load_gpr_T0(rA(ctx->opcode));
1907 76a66253 j_mayer
        gen_op_load_gpr_T1(rB(ctx->opcode));
1908 76a66253 j_mayer
        gen_op_add();
1909 76a66253 j_mayer
    }
1910 a496775f j_mayer
#ifdef DEBUG_MEMORY_ACCESSES
1911 a496775f j_mayer
    gen_op_print_mem_EA();
1912 a496775f j_mayer
#endif
1913 76a66253 j_mayer
}
1914 76a66253 j_mayer
1915 76a66253 j_mayer
static inline void gen_addr_register (DisasContext *ctx)
1916 76a66253 j_mayer
{
1917 76a66253 j_mayer
    if (rA(ctx->opcode) == 0) {
1918 76a66253 j_mayer
        gen_op_reset_T0();
1919 76a66253 j_mayer
    } else {
1920 76a66253 j_mayer
        gen_op_load_gpr_T0(rA(ctx->opcode));
1921 76a66253 j_mayer
    }
1922 a496775f j_mayer
#ifdef DEBUG_MEMORY_ACCESSES
1923 a496775f j_mayer
    gen_op_print_mem_EA();
1924 a496775f j_mayer
#endif
1925 76a66253 j_mayer
}
1926 76a66253 j_mayer
1927 79aceca5 bellard
/***                             Integer load                              ***/
1928 111bfab3 bellard
#define op_ldst(name)        (*gen_op_##name[ctx->mem_idx])()
1929 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
1930 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1931 111bfab3 bellard
#define OP_LD_TABLE(width)                                                    \
1932 111bfab3 bellard
static GenOpFunc *gen_op_l##width[] = {                                       \
1933 111bfab3 bellard
    &gen_op_l##width##_raw,                                                   \
1934 111bfab3 bellard
    &gen_op_l##width##_le_raw,                                                \
1935 d9bce9d9 j_mayer
    &gen_op_l##width##_64_raw,                                                \
1936 d9bce9d9 j_mayer
    &gen_op_l##width##_le_64_raw,                                             \
1937 111bfab3 bellard
};
1938 111bfab3 bellard
#define OP_ST_TABLE(width)                                                    \
1939 111bfab3 bellard
static GenOpFunc *gen_op_st##width[] = {                                      \
1940 111bfab3 bellard
    &gen_op_st##width##_raw,                                                  \
1941 111bfab3 bellard
    &gen_op_st##width##_le_raw,                                               \
1942 d9bce9d9 j_mayer
    &gen_op_st##width##_64_raw,                                               \
1943 d9bce9d9 j_mayer
    &gen_op_st##width##_le_64_raw,                                            \
1944 111bfab3 bellard
};
1945 111bfab3 bellard
/* Byte access routine are endian safe */
1946 d9bce9d9 j_mayer
#define gen_op_stb_le_64_raw gen_op_stb_64_raw
1947 d9bce9d9 j_mayer
#define gen_op_lbz_le_64_raw gen_op_lbz_64_raw
1948 d9bce9d9 j_mayer
#else
1949 d9bce9d9 j_mayer
#define OP_LD_TABLE(width)                                                    \
1950 d9bce9d9 j_mayer
static GenOpFunc *gen_op_l##width[] = {                                       \
1951 d9bce9d9 j_mayer
    &gen_op_l##width##_raw,                                                   \
1952 d9bce9d9 j_mayer
    &gen_op_l##width##_le_raw,                                                \
1953 d9bce9d9 j_mayer
};
1954 d9bce9d9 j_mayer
#define OP_ST_TABLE(width)                                                    \
1955 d9bce9d9 j_mayer
static GenOpFunc *gen_op_st##width[] = {                                      \
1956 d9bce9d9 j_mayer
    &gen_op_st##width##_raw,                                                  \
1957 d9bce9d9 j_mayer
    &gen_op_st##width##_le_raw,                                               \
1958 d9bce9d9 j_mayer
};
1959 d9bce9d9 j_mayer
#endif
1960 d9bce9d9 j_mayer
/* Byte access routine are endian safe */
1961 111bfab3 bellard
#define gen_op_stb_le_raw gen_op_stb_raw
1962 111bfab3 bellard
#define gen_op_lbz_le_raw gen_op_lbz_raw
1963 9a64fbe4 bellard
#else
1964 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1965 9a64fbe4 bellard
#define OP_LD_TABLE(width)                                                    \
1966 9a64fbe4 bellard
static GenOpFunc *gen_op_l##width[] = {                                       \
1967 9a64fbe4 bellard
    &gen_op_l##width##_user,                                                  \
1968 111bfab3 bellard
    &gen_op_l##width##_le_user,                                               \
1969 9a64fbe4 bellard
    &gen_op_l##width##_kernel,                                                \
1970 111bfab3 bellard
    &gen_op_l##width##_le_kernel,                                             \
1971 d9bce9d9 j_mayer
    &gen_op_l##width##_64_user,                                               \
1972 d9bce9d9 j_mayer
    &gen_op_l##width##_le_64_user,                                            \
1973 d9bce9d9 j_mayer
    &gen_op_l##width##_64_kernel,                                             \
1974 d9bce9d9 j_mayer
    &gen_op_l##width##_le_64_kernel,                                          \
1975 111bfab3 bellard
};
1976 9a64fbe4 bellard
#define OP_ST_TABLE(width)                                                    \
1977 9a64fbe4 bellard
static GenOpFunc *gen_op_st##width[] = {                                      \
1978 9a64fbe4 bellard
    &gen_op_st##width##_user,                                                 \
1979 111bfab3 bellard
    &gen_op_st##width##_le_user,                                              \
1980 9a64fbe4 bellard
    &gen_op_st##width##_kernel,                                               \
1981 111bfab3 bellard
    &gen_op_st##width##_le_kernel,                                            \
1982 d9bce9d9 j_mayer
    &gen_op_st##width##_64_user,                                              \
1983 d9bce9d9 j_mayer
    &gen_op_st##width##_le_64_user,                                           \
1984 d9bce9d9 j_mayer
    &gen_op_st##width##_64_kernel,                                            \
1985 d9bce9d9 j_mayer
    &gen_op_st##width##_le_64_kernel,                                         \
1986 111bfab3 bellard
};
1987 111bfab3 bellard
/* Byte access routine are endian safe */
1988 d9bce9d9 j_mayer
#define gen_op_stb_le_64_user gen_op_stb_64_user
1989 d9bce9d9 j_mayer
#define gen_op_lbz_le_64_user gen_op_lbz_64_user
1990 d9bce9d9 j_mayer
#define gen_op_stb_le_64_kernel gen_op_stb_64_kernel
1991 d9bce9d9 j_mayer
#define gen_op_lbz_le_64_kernel gen_op_lbz_64_kernel
1992 d9bce9d9 j_mayer
#else
1993 d9bce9d9 j_mayer
#define OP_LD_TABLE(width)                                                    \
1994 d9bce9d9 j_mayer
static GenOpFunc *gen_op_l##width[] = {                                       \
1995 d9bce9d9 j_mayer
    &gen_op_l##width##_user,                                                  \
1996 d9bce9d9 j_mayer
    &gen_op_l##width##_le_user,                                               \
1997 d9bce9d9 j_mayer
    &gen_op_l##width##_kernel,                                                \
1998 d9bce9d9 j_mayer
    &gen_op_l##width##_le_kernel,                                             \
1999 d9bce9d9 j_mayer
};
2000 d9bce9d9 j_mayer
#define OP_ST_TABLE(width)                                                    \
2001 d9bce9d9 j_mayer
static GenOpFunc *gen_op_st##width[] = {                                      \
2002 d9bce9d9 j_mayer
    &gen_op_st##width##_user,                                                 \
2003 d9bce9d9 j_mayer
    &gen_op_st##width##_le_user,                                              \
2004 d9bce9d9 j_mayer
    &gen_op_st##width##_kernel,                                               \
2005 d9bce9d9 j_mayer
    &gen_op_st##width##_le_kernel,                                            \
2006 d9bce9d9 j_mayer
};
2007 d9bce9d9 j_mayer
#endif
2008 d9bce9d9 j_mayer
/* Byte access routine are endian safe */
2009 111bfab3 bellard
#define gen_op_stb_le_user gen_op_stb_user
2010 111bfab3 bellard
#define gen_op_lbz_le_user gen_op_lbz_user
2011 111bfab3 bellard
#define gen_op_stb_le_kernel gen_op_stb_kernel
2012 111bfab3 bellard
#define gen_op_lbz_le_kernel gen_op_lbz_kernel
2013 9a64fbe4 bellard
#endif
2014 9a64fbe4 bellard
2015 d9bce9d9 j_mayer
#define GEN_LD(width, opc, type)                                              \
2016 d9bce9d9 j_mayer
GEN_HANDLER(l##width, opc, 0xFF, 0xFF, 0x00000000, type)                      \
2017 79aceca5 bellard
{                                                                             \
2018 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);                                               \
2019 9a64fbe4 bellard
    op_ldst(l##width);                                                        \
2020 79aceca5 bellard
    gen_op_store_T1_gpr(rD(ctx->opcode));                                     \
2021 79aceca5 bellard
}
2022 79aceca5 bellard
2023 d9bce9d9 j_mayer
#define GEN_LDU(width, opc, type)                                             \
2024 d9bce9d9 j_mayer
GEN_HANDLER(l##width##u, opc, 0xFF, 0xFF, 0x00000000, type)                   \
2025 79aceca5 bellard
{                                                                             \
2026 76a66253 j_mayer
    if (unlikely(rA(ctx->opcode) == 0 ||                                      \
2027 76a66253 j_mayer
                 rA(ctx->opcode) == rD(ctx->opcode))) {                       \
2028 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);                                                  \
2029 9fddaa0c bellard
        return;                                                               \
2030 9a64fbe4 bellard
    }                                                                         \
2031 9d53c753 j_mayer
    if (type == PPC_64B)                                                      \
2032 9d53c753 j_mayer
        gen_addr_imm_index(ctx, 1);                                           \
2033 9d53c753 j_mayer
    else                                                                      \
2034 9d53c753 j_mayer
        gen_addr_imm_index(ctx, 0);                                           \
2035 9a64fbe4 bellard
    op_ldst(l##width);                                                        \
2036 79aceca5 bellard
    gen_op_store_T1_gpr(rD(ctx->opcode));                                     \
2037 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));                                     \
2038 79aceca5 bellard
}
2039 79aceca5 bellard
2040 d9bce9d9 j_mayer
#define GEN_LDUX(width, opc2, opc3, type)                                     \
2041 d9bce9d9 j_mayer
GEN_HANDLER(l##width##ux, 0x1F, opc2, opc3, 0x00000001, type)                 \
2042 79aceca5 bellard
{                                                                             \
2043 76a66253 j_mayer
    if (unlikely(rA(ctx->opcode) == 0 ||                                      \
2044 76a66253 j_mayer
                 rA(ctx->opcode) == rD(ctx->opcode))) {                       \
2045 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);                                                  \
2046 9fddaa0c bellard
        return;                                                               \
2047 9a64fbe4 bellard
    }                                                                         \
2048 76a66253 j_mayer
    gen_addr_reg_index(ctx);                                                  \
2049 9a64fbe4 bellard
    op_ldst(l##width);                                                        \
2050 79aceca5 bellard
    gen_op_store_T1_gpr(rD(ctx->opcode));                                     \
2051 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));                                     \
2052 79aceca5 bellard
}
2053 79aceca5 bellard
2054 d9bce9d9 j_mayer
#define GEN_LDX(width, opc2, opc3, type)                                      \
2055 d9bce9d9 j_mayer
GEN_HANDLER(l##width##x, 0x1F, opc2, opc3, 0x00000001, type)                  \
2056 79aceca5 bellard
{                                                                             \
2057 76a66253 j_mayer
    gen_addr_reg_index(ctx);                                                  \
2058 9a64fbe4 bellard
    op_ldst(l##width);                                                        \
2059 79aceca5 bellard
    gen_op_store_T1_gpr(rD(ctx->opcode));                                     \
2060 79aceca5 bellard
}
2061 79aceca5 bellard
2062 d9bce9d9 j_mayer
#define GEN_LDS(width, op, type)                                              \
2063 9a64fbe4 bellard
OP_LD_TABLE(width);                                                           \
2064 d9bce9d9 j_mayer
GEN_LD(width, op | 0x20, type);                                               \
2065 d9bce9d9 j_mayer
GEN_LDU(width, op | 0x21, type);                                              \
2066 d9bce9d9 j_mayer
GEN_LDUX(width, 0x17, op | 0x01, type);                                       \
2067 d9bce9d9 j_mayer
GEN_LDX(width, 0x17, op | 0x00, type)
2068 79aceca5 bellard
2069 79aceca5 bellard
/* lbz lbzu lbzux lbzx */
2070 d9bce9d9 j_mayer
GEN_LDS(bz, 0x02, PPC_INTEGER);
2071 79aceca5 bellard
/* lha lhau lhaux lhax */
2072 d9bce9d9 j_mayer
GEN_LDS(ha, 0x0A, PPC_INTEGER);
2073 79aceca5 bellard
/* lhz lhzu lhzux lhzx */
2074 d9bce9d9 j_mayer
GEN_LDS(hz, 0x08, PPC_INTEGER);
2075 79aceca5 bellard
/* lwz lwzu lwzux lwzx */
2076 d9bce9d9 j_mayer
GEN_LDS(wz, 0x00, PPC_INTEGER);
2077 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2078 d9bce9d9 j_mayer
OP_LD_TABLE(wa);
2079 d9bce9d9 j_mayer
OP_LD_TABLE(d);
2080 d9bce9d9 j_mayer
/* lwaux */
2081 d9bce9d9 j_mayer
GEN_LDUX(wa, 0x15, 0x0B, PPC_64B);
2082 d9bce9d9 j_mayer
/* lwax */
2083 d9bce9d9 j_mayer
GEN_LDX(wa, 0x15, 0x0A, PPC_64B);
2084 d9bce9d9 j_mayer
/* ldux */
2085 d9bce9d9 j_mayer
GEN_LDUX(d, 0x15, 0x01, PPC_64B);
2086 d9bce9d9 j_mayer
/* ldx */
2087 d9bce9d9 j_mayer
GEN_LDX(d, 0x15, 0x00, PPC_64B);
2088 d9bce9d9 j_mayer
GEN_HANDLER(ld, 0x3A, 0xFF, 0xFF, 0x00000000, PPC_64B)
2089 d9bce9d9 j_mayer
{
2090 d9bce9d9 j_mayer
    if (Rc(ctx->opcode)) {
2091 d9bce9d9 j_mayer
        if (unlikely(rA(ctx->opcode) == 0 ||
2092 d9bce9d9 j_mayer
                     rA(ctx->opcode) == rD(ctx->opcode))) {
2093 e1833e1f j_mayer
            GEN_EXCP_INVAL(ctx);
2094 d9bce9d9 j_mayer
            return;
2095 d9bce9d9 j_mayer
        }
2096 d9bce9d9 j_mayer
    }
2097 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 1);
2098 d9bce9d9 j_mayer
    if (ctx->opcode & 0x02) {
2099 d9bce9d9 j_mayer
        /* lwa (lwau is undefined) */
2100 d9bce9d9 j_mayer
        op_ldst(lwa);
2101 d9bce9d9 j_mayer
    } else {
2102 d9bce9d9 j_mayer
        /* ld - ldu */
2103 d9bce9d9 j_mayer
        op_ldst(ld);
2104 d9bce9d9 j_mayer
    }
2105 d9bce9d9 j_mayer
    gen_op_store_T1_gpr(rD(ctx->opcode));
2106 d9bce9d9 j_mayer
    if (Rc(ctx->opcode))
2107 d9bce9d9 j_mayer
        gen_op_store_T0_gpr(rA(ctx->opcode));
2108 d9bce9d9 j_mayer
}
2109 d9bce9d9 j_mayer
#endif
2110 79aceca5 bellard
2111 79aceca5 bellard
/***                              Integer store                            ***/
2112 d9bce9d9 j_mayer
#define GEN_ST(width, opc, type)                                              \
2113 d9bce9d9 j_mayer
GEN_HANDLER(st##width, opc, 0xFF, 0xFF, 0x00000000, type)                     \
2114 79aceca5 bellard
{                                                                             \
2115 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);                                               \
2116 9a64fbe4 bellard
    gen_op_load_gpr_T1(rS(ctx->opcode));                                      \
2117 9a64fbe4 bellard
    op_ldst(st##width);                                                       \
2118 79aceca5 bellard
}
2119 79aceca5 bellard
2120 d9bce9d9 j_mayer
#define GEN_STU(width, opc, type)                                             \
2121 d9bce9d9 j_mayer
GEN_HANDLER(st##width##u, opc, 0xFF, 0xFF, 0x00000000, type)                  \
2122 79aceca5 bellard
{                                                                             \
2123 76a66253 j_mayer
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
2124 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);                                                  \
2125 9fddaa0c bellard
        return;                                                               \
2126 9a64fbe4 bellard
    }                                                                         \
2127 9d53c753 j_mayer
    if (type == PPC_64B)                                                      \
2128 9d53c753 j_mayer
        gen_addr_imm_index(ctx, 1);                                           \
2129 9d53c753 j_mayer
    else                                                                      \
2130 9d53c753 j_mayer
        gen_addr_imm_index(ctx, 0);                                           \
2131 79aceca5 bellard
    gen_op_load_gpr_T1(rS(ctx->opcode));                                      \
2132 9a64fbe4 bellard
    op_ldst(st##width);                                                       \
2133 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));                                     \
2134 79aceca5 bellard
}
2135 79aceca5 bellard
2136 d9bce9d9 j_mayer
#define GEN_STUX(width, opc2, opc3, type)                                     \
2137 d9bce9d9 j_mayer
GEN_HANDLER(st##width##ux, 0x1F, opc2, opc3, 0x00000001, type)                \
2138 79aceca5 bellard
{                                                                             \
2139 76a66253 j_mayer
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
2140 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);                                                  \
2141 9fddaa0c bellard
        return;                                                               \
2142 9a64fbe4 bellard
    }                                                                         \
2143 76a66253 j_mayer
    gen_addr_reg_index(ctx);                                                  \
2144 9a64fbe4 bellard
    gen_op_load_gpr_T1(rS(ctx->opcode));                                      \
2145 9a64fbe4 bellard
    op_ldst(st##width);                                                       \
2146 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));                                     \
2147 79aceca5 bellard
}
2148 79aceca5 bellard
2149 d9bce9d9 j_mayer
#define GEN_STX(width, opc2, opc3, type)                                      \
2150 d9bce9d9 j_mayer
GEN_HANDLER(st##width##x, 0x1F, opc2, opc3, 0x00000001, type)                 \
2151 79aceca5 bellard
{                                                                             \
2152 76a66253 j_mayer
    gen_addr_reg_index(ctx);                                                  \
2153 9a64fbe4 bellard
    gen_op_load_gpr_T1(rS(ctx->opcode));                                      \
2154 9a64fbe4 bellard
    op_ldst(st##width);                                                       \
2155 79aceca5 bellard
}
2156 79aceca5 bellard
2157 d9bce9d9 j_mayer
#define GEN_STS(width, op, type)                                              \
2158 9a64fbe4 bellard
OP_ST_TABLE(width);                                                           \
2159 d9bce9d9 j_mayer
GEN_ST(width, op | 0x20, type);                                               \
2160 d9bce9d9 j_mayer
GEN_STU(width, op | 0x21, type);                                              \
2161 d9bce9d9 j_mayer
GEN_STUX(width, 0x17, op | 0x01, type);                                       \
2162 d9bce9d9 j_mayer
GEN_STX(width, 0x17, op | 0x00, type)
2163 79aceca5 bellard
2164 79aceca5 bellard
/* stb stbu stbux stbx */
2165 d9bce9d9 j_mayer
GEN_STS(b, 0x06, PPC_INTEGER);
2166 79aceca5 bellard
/* sth sthu sthux sthx */
2167 d9bce9d9 j_mayer
GEN_STS(h, 0x0C, PPC_INTEGER);
2168 79aceca5 bellard
/* stw stwu stwux stwx */
2169 d9bce9d9 j_mayer
GEN_STS(w, 0x04, PPC_INTEGER);
2170 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2171 d9bce9d9 j_mayer
OP_ST_TABLE(d);
2172 426613db j_mayer
GEN_STUX(d, 0x15, 0x05, PPC_64B);
2173 426613db j_mayer
GEN_STX(d, 0x15, 0x04, PPC_64B);
2174 d9bce9d9 j_mayer
GEN_HANDLER(std, 0x3E, 0xFF, 0xFF, 0x00000002, PPC_64B)
2175 d9bce9d9 j_mayer
{
2176 d9bce9d9 j_mayer
    if (Rc(ctx->opcode)) {
2177 d9bce9d9 j_mayer
        if (unlikely(rA(ctx->opcode) == 0)) {
2178 e1833e1f j_mayer
            GEN_EXCP_INVAL(ctx);
2179 d9bce9d9 j_mayer
            return;
2180 d9bce9d9 j_mayer
        }
2181 d9bce9d9 j_mayer
    }
2182 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 1);
2183 d9bce9d9 j_mayer
    gen_op_load_gpr_T1(rS(ctx->opcode));
2184 d9bce9d9 j_mayer
    op_ldst(std);
2185 d9bce9d9 j_mayer
    if (Rc(ctx->opcode))
2186 d9bce9d9 j_mayer
        gen_op_store_T0_gpr(rA(ctx->opcode));
2187 d9bce9d9 j_mayer
}
2188 d9bce9d9 j_mayer
#endif
2189 79aceca5 bellard
/***                Integer load and store with byte reverse               ***/
2190 79aceca5 bellard
/* lhbrx */
2191 9a64fbe4 bellard
OP_LD_TABLE(hbr);
2192 d9bce9d9 j_mayer
GEN_LDX(hbr, 0x16, 0x18, PPC_INTEGER);
2193 79aceca5 bellard
/* lwbrx */
2194 9a64fbe4 bellard
OP_LD_TABLE(wbr);
2195 d9bce9d9 j_mayer
GEN_LDX(wbr, 0x16, 0x10, PPC_INTEGER);
2196 79aceca5 bellard
/* sthbrx */
2197 9a64fbe4 bellard
OP_ST_TABLE(hbr);
2198 d9bce9d9 j_mayer
GEN_STX(hbr, 0x16, 0x1C, PPC_INTEGER);
2199 79aceca5 bellard
/* stwbrx */
2200 9a64fbe4 bellard
OP_ST_TABLE(wbr);
2201 d9bce9d9 j_mayer
GEN_STX(wbr, 0x16, 0x14, PPC_INTEGER);
2202 79aceca5 bellard
2203 79aceca5 bellard
/***                    Integer load and store multiple                    ***/
2204 111bfab3 bellard
#define op_ldstm(name, reg) (*gen_op_##name[ctx->mem_idx])(reg)
2205 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2206 d9bce9d9 j_mayer
#if defined(CONFIG_USER_ONLY)
2207 d9bce9d9 j_mayer
static GenOpFunc1 *gen_op_lmw[] = {
2208 d9bce9d9 j_mayer
    &gen_op_lmw_raw,
2209 d9bce9d9 j_mayer
    &gen_op_lmw_le_raw,
2210 d9bce9d9 j_mayer
    &gen_op_lmw_64_raw,
2211 d9bce9d9 j_mayer
    &gen_op_lmw_le_64_raw,
2212 d9bce9d9 j_mayer
};
2213 d9bce9d9 j_mayer
static GenOpFunc1 *gen_op_stmw[] = {
2214 d9bce9d9 j_mayer
    &gen_op_stmw_64_raw,
2215 d9bce9d9 j_mayer
    &gen_op_stmw_le_64_raw,
2216 d9bce9d9 j_mayer
};
2217 d9bce9d9 j_mayer
#else
2218 d9bce9d9 j_mayer
static GenOpFunc1 *gen_op_lmw[] = {
2219 d9bce9d9 j_mayer
    &gen_op_lmw_user,
2220 d9bce9d9 j_mayer
    &gen_op_lmw_le_user,
2221 d9bce9d9 j_mayer
    &gen_op_lmw_kernel,
2222 d9bce9d9 j_mayer
    &gen_op_lmw_le_kernel,
2223 d9bce9d9 j_mayer
    &gen_op_lmw_64_user,
2224 d9bce9d9 j_mayer
    &gen_op_lmw_le_64_user,
2225 d9bce9d9 j_mayer
    &gen_op_lmw_64_kernel,
2226 d9bce9d9 j_mayer
    &gen_op_lmw_le_64_kernel,
2227 d9bce9d9 j_mayer
};
2228 d9bce9d9 j_mayer
static GenOpFunc1 *gen_op_stmw[] = {
2229 d9bce9d9 j_mayer
    &gen_op_stmw_user,
2230 d9bce9d9 j_mayer
    &gen_op_stmw_le_user,
2231 d9bce9d9 j_mayer
    &gen_op_stmw_kernel,
2232 d9bce9d9 j_mayer
    &gen_op_stmw_le_kernel,
2233 d9bce9d9 j_mayer
    &gen_op_stmw_64_user,
2234 d9bce9d9 j_mayer
    &gen_op_stmw_le_64_user,
2235 d9bce9d9 j_mayer
    &gen_op_stmw_64_kernel,
2236 d9bce9d9 j_mayer
    &gen_op_stmw_le_64_kernel,
2237 d9bce9d9 j_mayer
};
2238 d9bce9d9 j_mayer
#endif
2239 d9bce9d9 j_mayer
#else
2240 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
2241 111bfab3 bellard
static GenOpFunc1 *gen_op_lmw[] = {
2242 111bfab3 bellard
    &gen_op_lmw_raw,
2243 111bfab3 bellard
    &gen_op_lmw_le_raw,
2244 111bfab3 bellard
};
2245 111bfab3 bellard
static GenOpFunc1 *gen_op_stmw[] = {
2246 111bfab3 bellard
    &gen_op_stmw_raw,
2247 111bfab3 bellard
    &gen_op_stmw_le_raw,
2248 111bfab3 bellard
};
2249 9a64fbe4 bellard
#else
2250 9a64fbe4 bellard
static GenOpFunc1 *gen_op_lmw[] = {
2251 9a64fbe4 bellard
    &gen_op_lmw_user,
2252 111bfab3 bellard
    &gen_op_lmw_le_user,
2253 9a64fbe4 bellard
    &gen_op_lmw_kernel,
2254 111bfab3 bellard
    &gen_op_lmw_le_kernel,
2255 9a64fbe4 bellard
};
2256 9a64fbe4 bellard
static GenOpFunc1 *gen_op_stmw[] = {
2257 9a64fbe4 bellard
    &gen_op_stmw_user,
2258 111bfab3 bellard
    &gen_op_stmw_le_user,
2259 9a64fbe4 bellard
    &gen_op_stmw_kernel,
2260 111bfab3 bellard
    &gen_op_stmw_le_kernel,
2261 9a64fbe4 bellard
};
2262 9a64fbe4 bellard
#endif
2263 d9bce9d9 j_mayer
#endif
2264 9a64fbe4 bellard
2265 79aceca5 bellard
/* lmw */
2266 79aceca5 bellard
GEN_HANDLER(lmw, 0x2E, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
2267 79aceca5 bellard
{
2268 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
2269 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
2270 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);
2271 9a64fbe4 bellard
    op_ldstm(lmw, rD(ctx->opcode));
2272 79aceca5 bellard
}
2273 79aceca5 bellard
2274 79aceca5 bellard
/* stmw */
2275 79aceca5 bellard
GEN_HANDLER(stmw, 0x2F, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
2276 79aceca5 bellard
{
2277 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
2278 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
2279 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);
2280 9a64fbe4 bellard
    op_ldstm(stmw, rS(ctx->opcode));
2281 79aceca5 bellard
}
2282 79aceca5 bellard
2283 79aceca5 bellard
/***                    Integer load and store strings                     ***/
2284 9a64fbe4 bellard
#define op_ldsts(name, start) (*gen_op_##name[ctx->mem_idx])(start)
2285 9a64fbe4 bellard
#define op_ldstsx(name, rd, ra, rb) (*gen_op_##name[ctx->mem_idx])(rd, ra, rb)
2286 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2287 d9bce9d9 j_mayer
#if defined(CONFIG_USER_ONLY)
2288 d9bce9d9 j_mayer
static GenOpFunc1 *gen_op_lswi[] = {
2289 d9bce9d9 j_mayer
    &gen_op_lswi_raw,
2290 d9bce9d9 j_mayer
    &gen_op_lswi_le_raw,
2291 d9bce9d9 j_mayer
    &gen_op_lswi_64_raw,
2292 d9bce9d9 j_mayer
    &gen_op_lswi_le_64_raw,
2293 d9bce9d9 j_mayer
};
2294 d9bce9d9 j_mayer
static GenOpFunc3 *gen_op_lswx[] = {
2295 d9bce9d9 j_mayer
    &gen_op_lswx_raw,
2296 d9bce9d9 j_mayer
    &gen_op_lswx_le_raw,
2297 d9bce9d9 j_mayer
    &gen_op_lswx_64_raw,
2298 d9bce9d9 j_mayer
    &gen_op_lswx_le_64_raw,
2299 d9bce9d9 j_mayer
};
2300 d9bce9d9 j_mayer
static GenOpFunc1 *gen_op_stsw[] = {
2301 d9bce9d9 j_mayer
    &gen_op_stsw_raw,
2302 d9bce9d9 j_mayer
    &gen_op_stsw_le_raw,
2303 d9bce9d9 j_mayer
    &gen_op_stsw_64_raw,
2304 d9bce9d9 j_mayer
    &gen_op_stsw_le_64_raw,
2305 d9bce9d9 j_mayer
};
2306 d9bce9d9 j_mayer
#else
2307 d9bce9d9 j_mayer
static GenOpFunc1 *gen_op_lswi[] = {
2308 d9bce9d9 j_mayer
    &gen_op_lswi_user,
2309 d9bce9d9 j_mayer
    &gen_op_lswi_le_user,
2310 d9bce9d9 j_mayer
    &gen_op_lswi_kernel,
2311 d9bce9d9 j_mayer
    &gen_op_lswi_le_kernel,
2312 d9bce9d9 j_mayer
    &gen_op_lswi_64_user,
2313 d9bce9d9 j_mayer
    &gen_op_lswi_le_64_user,
2314 d9bce9d9 j_mayer
    &gen_op_lswi_64_kernel,
2315 d9bce9d9 j_mayer
    &gen_op_lswi_le_64_kernel,
2316 d9bce9d9 j_mayer
};
2317 d9bce9d9 j_mayer
static GenOpFunc3 *gen_op_lswx[] = {
2318 d9bce9d9 j_mayer
    &gen_op_lswx_user,
2319 d9bce9d9 j_mayer
    &gen_op_lswx_le_user,
2320 d9bce9d9 j_mayer
    &gen_op_lswx_kernel,
2321 d9bce9d9 j_mayer
    &gen_op_lswx_le_kernel,
2322 d9bce9d9 j_mayer
    &gen_op_lswx_64_user,
2323 d9bce9d9 j_mayer
    &gen_op_lswx_le_64_user,
2324 d9bce9d9 j_mayer
    &gen_op_lswx_64_kernel,
2325 d9bce9d9 j_mayer
    &gen_op_lswx_le_64_kernel,
2326 d9bce9d9 j_mayer
};
2327 d9bce9d9 j_mayer
static GenOpFunc1 *gen_op_stsw[] = {
2328 d9bce9d9 j_mayer
    &gen_op_stsw_user,
2329 d9bce9d9 j_mayer
    &gen_op_stsw_le_user,
2330 d9bce9d9 j_mayer
    &gen_op_stsw_kernel,
2331 d9bce9d9 j_mayer
    &gen_op_stsw_le_kernel,
2332 d9bce9d9 j_mayer
    &gen_op_stsw_64_user,
2333 d9bce9d9 j_mayer
    &gen_op_stsw_le_64_user,
2334 d9bce9d9 j_mayer
    &gen_op_stsw_64_kernel,
2335 d9bce9d9 j_mayer
    &gen_op_stsw_le_64_kernel,
2336 d9bce9d9 j_mayer
};
2337 d9bce9d9 j_mayer
#endif
2338 d9bce9d9 j_mayer
#else
2339 111bfab3 bellard
#if defined(CONFIG_USER_ONLY)
2340 111bfab3 bellard
static GenOpFunc1 *gen_op_lswi[] = {
2341 111bfab3 bellard
    &gen_op_lswi_raw,
2342 111bfab3 bellard
    &gen_op_lswi_le_raw,
2343 111bfab3 bellard
};
2344 111bfab3 bellard
static GenOpFunc3 *gen_op_lswx[] = {
2345 111bfab3 bellard
    &gen_op_lswx_raw,
2346 111bfab3 bellard
    &gen_op_lswx_le_raw,
2347 111bfab3 bellard
};
2348 111bfab3 bellard
static GenOpFunc1 *gen_op_stsw[] = {
2349 111bfab3 bellard
    &gen_op_stsw_raw,
2350 111bfab3 bellard
    &gen_op_stsw_le_raw,
2351 111bfab3 bellard
};
2352 111bfab3 bellard
#else
2353 9a64fbe4 bellard
static GenOpFunc1 *gen_op_lswi[] = {
2354 9a64fbe4 bellard
    &gen_op_lswi_user,
2355 111bfab3 bellard
    &gen_op_lswi_le_user,
2356 9a64fbe4 bellard
    &gen_op_lswi_kernel,
2357 111bfab3 bellard
    &gen_op_lswi_le_kernel,
2358 9a64fbe4 bellard
};
2359 9a64fbe4 bellard
static GenOpFunc3 *gen_op_lswx[] = {
2360 9a64fbe4 bellard
    &gen_op_lswx_user,
2361 111bfab3 bellard
    &gen_op_lswx_le_user,
2362 9a64fbe4 bellard
    &gen_op_lswx_kernel,
2363 111bfab3 bellard
    &gen_op_lswx_le_kernel,
2364 9a64fbe4 bellard
};
2365 9a64fbe4 bellard
static GenOpFunc1 *gen_op_stsw[] = {
2366 9a64fbe4 bellard
    &gen_op_stsw_user,
2367 111bfab3 bellard
    &gen_op_stsw_le_user,
2368 9a64fbe4 bellard
    &gen_op_stsw_kernel,
2369 111bfab3 bellard
    &gen_op_stsw_le_kernel,
2370 9a64fbe4 bellard
};
2371 9a64fbe4 bellard
#endif
2372 d9bce9d9 j_mayer
#endif
2373 9a64fbe4 bellard
2374 79aceca5 bellard
/* lswi */
2375 3fc6c082 bellard
/* PowerPC32 specification says we must generate an exception if
2376 9a64fbe4 bellard
 * rA is in the range of registers to be loaded.
2377 9a64fbe4 bellard
 * In an other hand, IBM says this is valid, but rA won't be loaded.
2378 9a64fbe4 bellard
 * For now, I'll follow the spec...
2379 9a64fbe4 bellard
 */
2380 79aceca5 bellard
GEN_HANDLER(lswi, 0x1F, 0x15, 0x12, 0x00000001, PPC_INTEGER)
2381 79aceca5 bellard
{
2382 79aceca5 bellard
    int nb = NB(ctx->opcode);
2383 79aceca5 bellard
    int start = rD(ctx->opcode);
2384 9a64fbe4 bellard
    int ra = rA(ctx->opcode);
2385 79aceca5 bellard
    int nr;
2386 79aceca5 bellard
2387 79aceca5 bellard
    if (nb == 0)
2388 79aceca5 bellard
        nb = 32;
2389 79aceca5 bellard
    nr = nb / 4;
2390 76a66253 j_mayer
    if (unlikely(((start + nr) > 32  &&
2391 76a66253 j_mayer
                  start <= ra && (start + nr - 32) > ra) ||
2392 76a66253 j_mayer
                 ((start + nr) <= 32 && start <= ra && (start + nr) > ra))) {
2393 e1833e1f j_mayer
        GEN_EXCP(ctx, POWERPC_EXCP_PROGRAM,
2394 e1833e1f j_mayer
                 POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_LSWX);
2395 9fddaa0c bellard
        return;
2396 297d8e62 bellard
    }
2397 8dd4983c bellard
    /* NIP cannot be restored if the memory exception comes from an helper */
2398 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
2399 76a66253 j_mayer
    gen_addr_register(ctx);
2400 76a66253 j_mayer
    gen_op_set_T1(nb);
2401 9a64fbe4 bellard
    op_ldsts(lswi, start);
2402 79aceca5 bellard
}
2403 79aceca5 bellard
2404 79aceca5 bellard
/* lswx */
2405 79aceca5 bellard
GEN_HANDLER(lswx, 0x1F, 0x15, 0x10, 0x00000001, PPC_INTEGER)
2406 79aceca5 bellard
{
2407 9a64fbe4 bellard
    int ra = rA(ctx->opcode);
2408 9a64fbe4 bellard
    int rb = rB(ctx->opcode);
2409 9a64fbe4 bellard
2410 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
2411 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
2412 76a66253 j_mayer
    gen_addr_reg_index(ctx);
2413 9a64fbe4 bellard
    if (ra == 0) {
2414 9a64fbe4 bellard
        ra = rb;
2415 79aceca5 bellard
    }
2416 9a64fbe4 bellard
    gen_op_load_xer_bc();
2417 9a64fbe4 bellard
    op_ldstsx(lswx, rD(ctx->opcode), ra, rb);
2418 79aceca5 bellard
}
2419 79aceca5 bellard
2420 79aceca5 bellard
/* stswi */
2421 79aceca5 bellard
GEN_HANDLER(stswi, 0x1F, 0x15, 0x16, 0x00000001, PPC_INTEGER)
2422 79aceca5 bellard
{
2423 4b3686fa bellard
    int nb = NB(ctx->opcode);
2424 4b3686fa bellard
2425 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
2426 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
2427 76a66253 j_mayer
    gen_addr_register(ctx);
2428 4b3686fa bellard
    if (nb == 0)
2429 4b3686fa bellard
        nb = 32;
2430 4b3686fa bellard
    gen_op_set_T1(nb);
2431 9a64fbe4 bellard
    op_ldsts(stsw, rS(ctx->opcode));
2432 79aceca5 bellard
}
2433 79aceca5 bellard
2434 79aceca5 bellard
/* stswx */
2435 79aceca5 bellard
GEN_HANDLER(stswx, 0x1F, 0x15, 0x14, 0x00000001, PPC_INTEGER)
2436 79aceca5 bellard
{
2437 8dd4983c bellard
    /* NIP cannot be restored if the memory exception comes from an helper */
2438 5fafdf24 ths
    gen_update_nip(ctx, ctx->nip - 4);
2439 76a66253 j_mayer
    gen_addr_reg_index(ctx);
2440 76a66253 j_mayer
    gen_op_load_xer_bc();
2441 9a64fbe4 bellard
    op_ldsts(stsw, rS(ctx->opcode));
2442 79aceca5 bellard
}
2443 79aceca5 bellard
2444 79aceca5 bellard
/***                        Memory synchronisation                         ***/
2445 79aceca5 bellard
/* eieio */
2446 76a66253 j_mayer
GEN_HANDLER(eieio, 0x1F, 0x16, 0x1A, 0x03FF0801, PPC_MEM_EIEIO)
2447 79aceca5 bellard
{
2448 79aceca5 bellard
}
2449 79aceca5 bellard
2450 79aceca5 bellard
/* isync */
2451 76a66253 j_mayer
GEN_HANDLER(isync, 0x13, 0x16, 0x04, 0x03FF0801, PPC_MEM)
2452 79aceca5 bellard
{
2453 e1833e1f j_mayer
    GEN_STOP(ctx);
2454 79aceca5 bellard
}
2455 79aceca5 bellard
2456 111bfab3 bellard
#define op_lwarx() (*gen_op_lwarx[ctx->mem_idx])()
2457 111bfab3 bellard
#define op_stwcx() (*gen_op_stwcx[ctx->mem_idx])()
2458 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2459 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
2460 111bfab3 bellard
static GenOpFunc *gen_op_lwarx[] = {
2461 111bfab3 bellard
    &gen_op_lwarx_raw,
2462 111bfab3 bellard
    &gen_op_lwarx_le_raw,
2463 d9bce9d9 j_mayer
    &gen_op_lwarx_64_raw,
2464 d9bce9d9 j_mayer
    &gen_op_lwarx_le_64_raw,
2465 111bfab3 bellard
};
2466 111bfab3 bellard
static GenOpFunc *gen_op_stwcx[] = {
2467 111bfab3 bellard
    &gen_op_stwcx_raw,
2468 111bfab3 bellard
    &gen_op_stwcx_le_raw,
2469 d9bce9d9 j_mayer
    &gen_op_stwcx_64_raw,
2470 d9bce9d9 j_mayer
    &gen_op_stwcx_le_64_raw,
2471 111bfab3 bellard
};
2472 9a64fbe4 bellard
#else
2473 985a19d6 bellard
static GenOpFunc *gen_op_lwarx[] = {
2474 985a19d6 bellard
    &gen_op_lwarx_user,
2475 111bfab3 bellard
    &gen_op_lwarx_le_user,
2476 985a19d6 bellard
    &gen_op_lwarx_kernel,
2477 111bfab3 bellard
    &gen_op_lwarx_le_kernel,
2478 d9bce9d9 j_mayer
    &gen_op_lwarx_64_user,
2479 d9bce9d9 j_mayer
    &gen_op_lwarx_le_64_user,
2480 d9bce9d9 j_mayer
    &gen_op_lwarx_64_kernel,
2481 d9bce9d9 j_mayer
    &gen_op_lwarx_le_64_kernel,
2482 985a19d6 bellard
};
2483 9a64fbe4 bellard
static GenOpFunc *gen_op_stwcx[] = {
2484 9a64fbe4 bellard
    &gen_op_stwcx_user,
2485 111bfab3 bellard
    &gen_op_stwcx_le_user,
2486 9a64fbe4 bellard
    &gen_op_stwcx_kernel,
2487 111bfab3 bellard
    &gen_op_stwcx_le_kernel,
2488 d9bce9d9 j_mayer
    &gen_op_stwcx_64_user,
2489 d9bce9d9 j_mayer
    &gen_op_stwcx_le_64_user,
2490 d9bce9d9 j_mayer
    &gen_op_stwcx_64_kernel,
2491 d9bce9d9 j_mayer
    &gen_op_stwcx_le_64_kernel,
2492 9a64fbe4 bellard
};
2493 9a64fbe4 bellard
#endif
2494 d9bce9d9 j_mayer
#else
2495 d9bce9d9 j_mayer
#if defined(CONFIG_USER_ONLY)
2496 d9bce9d9 j_mayer
static GenOpFunc *gen_op_lwarx[] = {
2497 d9bce9d9 j_mayer
    &gen_op_lwarx_raw,
2498 d9bce9d9 j_mayer
    &gen_op_lwarx_le_raw,
2499 d9bce9d9 j_mayer
};
2500 d9bce9d9 j_mayer
static GenOpFunc *gen_op_stwcx[] = {
2501 d9bce9d9 j_mayer
    &gen_op_stwcx_raw,
2502 d9bce9d9 j_mayer
    &gen_op_stwcx_le_raw,
2503 d9bce9d9 j_mayer
};
2504 d9bce9d9 j_mayer
#else
2505 d9bce9d9 j_mayer
static GenOpFunc *gen_op_lwarx[] = {
2506 d9bce9d9 j_mayer
    &gen_op_lwarx_user,
2507 d9bce9d9 j_mayer
    &gen_op_lwarx_le_user,
2508 d9bce9d9 j_mayer
    &gen_op_lwarx_kernel,
2509 d9bce9d9 j_mayer
    &gen_op_lwarx_le_kernel,
2510 d9bce9d9 j_mayer
};
2511 d9bce9d9 j_mayer
static GenOpFunc *gen_op_stwcx[] = {
2512 d9bce9d9 j_mayer
    &gen_op_stwcx_user,
2513 d9bce9d9 j_mayer
    &gen_op_stwcx_le_user,
2514 d9bce9d9 j_mayer
    &gen_op_stwcx_kernel,
2515 d9bce9d9 j_mayer
    &gen_op_stwcx_le_kernel,
2516 d9bce9d9 j_mayer
};
2517 d9bce9d9 j_mayer
#endif
2518 d9bce9d9 j_mayer
#endif
2519 9a64fbe4 bellard
2520 111bfab3 bellard
/* lwarx */
2521 76a66253 j_mayer
GEN_HANDLER(lwarx, 0x1F, 0x14, 0x00, 0x00000001, PPC_RES)
2522 79aceca5 bellard
{
2523 76a66253 j_mayer
    gen_addr_reg_index(ctx);
2524 985a19d6 bellard
    op_lwarx();
2525 79aceca5 bellard
    gen_op_store_T1_gpr(rD(ctx->opcode));
2526 79aceca5 bellard
}
2527 79aceca5 bellard
2528 79aceca5 bellard
/* stwcx. */
2529 9a64fbe4 bellard
GEN_HANDLER(stwcx_, 0x1F, 0x16, 0x04, 0x00000000, PPC_RES)
2530 79aceca5 bellard
{
2531 76a66253 j_mayer
    gen_addr_reg_index(ctx);
2532 9a64fbe4 bellard
    gen_op_load_gpr_T1(rS(ctx->opcode));
2533 9a64fbe4 bellard
    op_stwcx();
2534 79aceca5 bellard
}
2535 79aceca5 bellard
2536 426613db j_mayer
#if defined(TARGET_PPC64)
2537 426613db j_mayer
#define op_ldarx() (*gen_op_ldarx[ctx->mem_idx])()
2538 426613db j_mayer
#define op_stdcx() (*gen_op_stdcx[ctx->mem_idx])()
2539 426613db j_mayer
#if defined(CONFIG_USER_ONLY)
2540 426613db j_mayer
static GenOpFunc *gen_op_ldarx[] = {
2541 426613db j_mayer
    &gen_op_ldarx_raw,
2542 426613db j_mayer
    &gen_op_ldarx_le_raw,
2543 426613db j_mayer
    &gen_op_ldarx_64_raw,
2544 426613db j_mayer
    &gen_op_ldarx_le_64_raw,
2545 426613db j_mayer
};
2546 426613db j_mayer
static GenOpFunc *gen_op_stdcx[] = {
2547 426613db j_mayer
    &gen_op_stdcx_raw,
2548 426613db j_mayer
    &gen_op_stdcx_le_raw,
2549 426613db j_mayer
    &gen_op_stdcx_64_raw,
2550 426613db j_mayer
    &gen_op_stdcx_le_64_raw,
2551 426613db j_mayer
};
2552 426613db j_mayer
#else
2553 426613db j_mayer
static GenOpFunc *gen_op_ldarx[] = {
2554 426613db j_mayer
    &gen_op_ldarx_user,
2555 426613db j_mayer
    &gen_op_ldarx_le_user,
2556 426613db j_mayer
    &gen_op_ldarx_kernel,
2557 426613db j_mayer
    &gen_op_ldarx_le_kernel,
2558 426613db j_mayer
    &gen_op_ldarx_64_user,
2559 426613db j_mayer
    &gen_op_ldarx_le_64_user,
2560 426613db j_mayer
    &gen_op_ldarx_64_kernel,
2561 426613db j_mayer
    &gen_op_ldarx_le_64_kernel,
2562 426613db j_mayer
};
2563 426613db j_mayer
static GenOpFunc *gen_op_stdcx[] = {
2564 426613db j_mayer
    &gen_op_stdcx_user,
2565 426613db j_mayer
    &gen_op_stdcx_le_user,
2566 426613db j_mayer
    &gen_op_stdcx_kernel,
2567 426613db j_mayer
    &gen_op_stdcx_le_kernel,
2568 426613db j_mayer
    &gen_op_stdcx_64_user,
2569 426613db j_mayer
    &gen_op_stdcx_le_64_user,
2570 426613db j_mayer
    &gen_op_stdcx_64_kernel,
2571 426613db j_mayer
    &gen_op_stdcx_le_64_kernel,
2572 426613db j_mayer
};
2573 426613db j_mayer
#endif
2574 426613db j_mayer
2575 426613db j_mayer
/* ldarx */
2576 a750fc0b j_mayer
GEN_HANDLER(ldarx, 0x1F, 0x14, 0x02, 0x00000001, PPC_64B)
2577 426613db j_mayer
{
2578 426613db j_mayer
    gen_addr_reg_index(ctx);
2579 426613db j_mayer
    op_ldarx();
2580 426613db j_mayer
    gen_op_store_T1_gpr(rD(ctx->opcode));
2581 426613db j_mayer
}
2582 426613db j_mayer
2583 426613db j_mayer
/* stdcx. */
2584 a750fc0b j_mayer
GEN_HANDLER(stdcx_, 0x1F, 0x16, 0x06, 0x00000000, PPC_64B)
2585 426613db j_mayer
{
2586 426613db j_mayer
    gen_addr_reg_index(ctx);
2587 426613db j_mayer
    gen_op_load_gpr_T1(rS(ctx->opcode));
2588 426613db j_mayer
    op_stdcx();
2589 426613db j_mayer
}
2590 426613db j_mayer
#endif /* defined(TARGET_PPC64) */
2591 426613db j_mayer
2592 79aceca5 bellard
/* sync */
2593 e3878283 j_mayer
GEN_HANDLER(sync, 0x1F, 0x16, 0x12, 0x03CF0801, PPC_MEM_SYNC)
2594 79aceca5 bellard
{
2595 79aceca5 bellard
}
2596 79aceca5 bellard
2597 79aceca5 bellard
/***                         Floating-point load                           ***/
2598 477023a6 j_mayer
#define GEN_LDF(width, opc, type)                                             \
2599 477023a6 j_mayer
GEN_HANDLER(l##width, opc, 0xFF, 0xFF, 0x00000000, type)                      \
2600 79aceca5 bellard
{                                                                             \
2601 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2602 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
2603 4ecc3190 bellard
        return;                                                               \
2604 4ecc3190 bellard
    }                                                                         \
2605 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);                                               \
2606 9a64fbe4 bellard
    op_ldst(l##width);                                                        \
2607 76a66253 j_mayer
    gen_op_store_FT0_fpr(rD(ctx->opcode));                                    \
2608 79aceca5 bellard
}
2609 79aceca5 bellard
2610 477023a6 j_mayer
#define GEN_LDUF(width, opc, type)                                            \
2611 477023a6 j_mayer
GEN_HANDLER(l##width##u, opc, 0xFF, 0xFF, 0x00000000, type)                   \
2612 79aceca5 bellard
{                                                                             \
2613 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2614 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
2615 4ecc3190 bellard
        return;                                                               \
2616 4ecc3190 bellard
    }                                                                         \
2617 76a66253 j_mayer
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
2618 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);                                                  \
2619 9fddaa0c bellard
        return;                                                               \
2620 9a64fbe4 bellard
    }                                                                         \
2621 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);                                               \
2622 9a64fbe4 bellard
    op_ldst(l##width);                                                        \
2623 76a66253 j_mayer
    gen_op_store_FT0_fpr(rD(ctx->opcode));                                    \
2624 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));                                     \
2625 79aceca5 bellard
}
2626 79aceca5 bellard
2627 477023a6 j_mayer
#define GEN_LDUXF(width, opc, type)                                           \
2628 477023a6 j_mayer
GEN_HANDLER(l##width##ux, 0x1F, 0x17, opc, 0x00000001, type)                  \
2629 79aceca5 bellard
{                                                                             \
2630 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2631 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
2632 4ecc3190 bellard
        return;                                                               \
2633 4ecc3190 bellard
    }                                                                         \
2634 76a66253 j_mayer
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
2635 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);                                                  \
2636 9fddaa0c bellard
        return;                                                               \
2637 9a64fbe4 bellard
    }                                                                         \
2638 76a66253 j_mayer
    gen_addr_reg_index(ctx);                                                  \
2639 9a64fbe4 bellard
    op_ldst(l##width);                                                        \
2640 76a66253 j_mayer
    gen_op_store_FT0_fpr(rD(ctx->opcode));                                    \
2641 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));                                     \
2642 79aceca5 bellard
}
2643 79aceca5 bellard
2644 477023a6 j_mayer
#define GEN_LDXF(width, opc2, opc3, type)                                     \
2645 477023a6 j_mayer
GEN_HANDLER(l##width##x, 0x1F, opc2, opc3, 0x00000001, type)                  \
2646 79aceca5 bellard
{                                                                             \
2647 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2648 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
2649 4ecc3190 bellard
        return;                                                               \
2650 4ecc3190 bellard
    }                                                                         \
2651 76a66253 j_mayer
    gen_addr_reg_index(ctx);                                                  \
2652 9a64fbe4 bellard
    op_ldst(l##width);                                                        \
2653 76a66253 j_mayer
    gen_op_store_FT0_fpr(rD(ctx->opcode));                                    \
2654 79aceca5 bellard
}
2655 79aceca5 bellard
2656 477023a6 j_mayer
#define GEN_LDFS(width, op, type)                                             \
2657 9a64fbe4 bellard
OP_LD_TABLE(width);                                                           \
2658 477023a6 j_mayer
GEN_LDF(width, op | 0x20, type);                                              \
2659 477023a6 j_mayer
GEN_LDUF(width, op | 0x21, type);                                             \
2660 477023a6 j_mayer
GEN_LDUXF(width, op | 0x01, type);                                            \
2661 477023a6 j_mayer
GEN_LDXF(width, 0x17, op | 0x00, type)
2662 79aceca5 bellard
2663 79aceca5 bellard
/* lfd lfdu lfdux lfdx */
2664 477023a6 j_mayer
GEN_LDFS(fd, 0x12, PPC_FLOAT);
2665 79aceca5 bellard
/* lfs lfsu lfsux lfsx */
2666 477023a6 j_mayer
GEN_LDFS(fs, 0x10, PPC_FLOAT);
2667 79aceca5 bellard
2668 79aceca5 bellard
/***                         Floating-point store                          ***/
2669 477023a6 j_mayer
#define GEN_STF(width, opc, type)                                             \
2670 477023a6 j_mayer
GEN_HANDLER(st##width, opc, 0xFF, 0xFF, 0x00000000, type)                     \
2671 79aceca5 bellard
{                                                                             \
2672 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2673 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
2674 4ecc3190 bellard
        return;                                                               \
2675 4ecc3190 bellard
    }                                                                         \
2676 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);                                               \
2677 76a66253 j_mayer
    gen_op_load_fpr_FT0(rS(ctx->opcode));                                     \
2678 9a64fbe4 bellard
    op_ldst(st##width);                                                       \
2679 79aceca5 bellard
}
2680 79aceca5 bellard
2681 477023a6 j_mayer
#define GEN_STUF(width, opc, type)                                            \
2682 477023a6 j_mayer
GEN_HANDLER(st##width##u, opc, 0xFF, 0xFF, 0x00000000, type)                  \
2683 79aceca5 bellard
{                                                                             \
2684 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2685 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
2686 4ecc3190 bellard
        return;                                                               \
2687 4ecc3190 bellard
    }                                                                         \
2688 76a66253 j_mayer
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
2689 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);                                                  \
2690 9fddaa0c bellard
        return;                                                               \
2691 9a64fbe4 bellard
    }                                                                         \
2692 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);                                               \
2693 76a66253 j_mayer
    gen_op_load_fpr_FT0(rS(ctx->opcode));                                     \
2694 9a64fbe4 bellard
    op_ldst(st##width);                                                       \
2695 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));                                     \
2696 79aceca5 bellard
}
2697 79aceca5 bellard
2698 477023a6 j_mayer
#define GEN_STUXF(width, opc, type)                                           \
2699 477023a6 j_mayer
GEN_HANDLER(st##width##ux, 0x1F, 0x17, opc, 0x00000001, type)                 \
2700 79aceca5 bellard
{                                                                             \
2701 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2702 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
2703 4ecc3190 bellard
        return;                                                               \
2704 4ecc3190 bellard
    }                                                                         \
2705 76a66253 j_mayer
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
2706 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);                                                  \
2707 9fddaa0c bellard
        return;                                                               \
2708 9a64fbe4 bellard
    }                                                                         \
2709 76a66253 j_mayer
    gen_addr_reg_index(ctx);                                                  \
2710 76a66253 j_mayer
    gen_op_load_fpr_FT0(rS(ctx->opcode));                                     \
2711 9a64fbe4 bellard
    op_ldst(st##width);                                                       \
2712 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));                                     \
2713 79aceca5 bellard
}
2714 79aceca5 bellard
2715 477023a6 j_mayer
#define GEN_STXF(width, opc2, opc3, type)                                     \
2716 477023a6 j_mayer
GEN_HANDLER(st##width##x, 0x1F, opc2, opc3, 0x00000001, type)                 \
2717 79aceca5 bellard
{                                                                             \
2718 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2719 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
2720 4ecc3190 bellard
        return;                                                               \
2721 4ecc3190 bellard
    }                                                                         \
2722 76a66253 j_mayer
    gen_addr_reg_index(ctx);                                                  \
2723 76a66253 j_mayer
    gen_op_load_fpr_FT0(rS(ctx->opcode));                                     \
2724 9a64fbe4 bellard
    op_ldst(st##width);                                                       \
2725 79aceca5 bellard
}
2726 79aceca5 bellard
2727 477023a6 j_mayer
#define GEN_STFS(width, op, type)                                             \
2728 9a64fbe4 bellard
OP_ST_TABLE(width);                                                           \
2729 477023a6 j_mayer
GEN_STF(width, op | 0x20, type);                                              \
2730 477023a6 j_mayer
GEN_STUF(width, op | 0x21, type);                                             \
2731 477023a6 j_mayer
GEN_STUXF(width, op | 0x01, type);                                            \
2732 477023a6 j_mayer
GEN_STXF(width, 0x17, op | 0x00, type)
2733 79aceca5 bellard
2734 79aceca5 bellard
/* stfd stfdu stfdux stfdx */
2735 477023a6 j_mayer
GEN_STFS(fd, 0x16, PPC_FLOAT);
2736 79aceca5 bellard
/* stfs stfsu stfsux stfsx */
2737 477023a6 j_mayer
GEN_STFS(fs, 0x14, PPC_FLOAT);
2738 79aceca5 bellard
2739 79aceca5 bellard
/* Optional: */
2740 79aceca5 bellard
/* stfiwx */
2741 477023a6 j_mayer
OP_ST_TABLE(fiwx);
2742 477023a6 j_mayer
GEN_STXF(fiwx, 0x17, 0x1E, PPC_FLOAT_STFIWX);
2743 79aceca5 bellard
2744 79aceca5 bellard
/***                                Branch                                 ***/
2745 36081602 j_mayer
static inline void gen_goto_tb (DisasContext *ctx, int n, target_ulong dest)
2746 c1942362 bellard
{
2747 c1942362 bellard
    TranslationBlock *tb;
2748 c1942362 bellard
    tb = ctx->tb;
2749 c1942362 bellard
    if ((tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK)) {
2750 c1942362 bellard
        if (n == 0)
2751 c1942362 bellard
            gen_op_goto_tb0(TBPARAM(tb));
2752 c1942362 bellard
        else
2753 c1942362 bellard
            gen_op_goto_tb1(TBPARAM(tb));
2754 d9bce9d9 j_mayer
        gen_set_T1(dest);
2755 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2756 d9bce9d9 j_mayer
        if (ctx->sf_mode)
2757 d9bce9d9 j_mayer
            gen_op_b_T1_64();
2758 d9bce9d9 j_mayer
        else
2759 d9bce9d9 j_mayer
#endif
2760 d9bce9d9 j_mayer
            gen_op_b_T1();
2761 c1942362 bellard
        gen_op_set_T0((long)tb + n);
2762 ea4e754f bellard
        if (ctx->singlestep_enabled)
2763 ea4e754f bellard
            gen_op_debug();
2764 c1942362 bellard
        gen_op_exit_tb();
2765 c1942362 bellard
    } else {
2766 d9bce9d9 j_mayer
        gen_set_T1(dest);
2767 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2768 d9bce9d9 j_mayer
        if (ctx->sf_mode)
2769 d9bce9d9 j_mayer
            gen_op_b_T1_64();
2770 d9bce9d9 j_mayer
        else
2771 d9bce9d9 j_mayer
#endif
2772 d9bce9d9 j_mayer
            gen_op_b_T1();
2773 76a66253 j_mayer
        gen_op_reset_T0();
2774 ea4e754f bellard
        if (ctx->singlestep_enabled)
2775 ea4e754f bellard
            gen_op_debug();
2776 c1942362 bellard
        gen_op_exit_tb();
2777 c1942362 bellard
    }
2778 c53be334 bellard
}
2779 c53be334 bellard
2780 e1833e1f j_mayer
static inline void gen_setlr (DisasContext *ctx, target_ulong nip)
2781 e1833e1f j_mayer
{
2782 e1833e1f j_mayer
#if defined(TARGET_PPC64)
2783 e1833e1f j_mayer
    if (ctx->sf_mode != 0 && (nip >> 32))
2784 e1833e1f j_mayer
        gen_op_setlr_64(ctx->nip >> 32, ctx->nip);
2785 e1833e1f j_mayer
    else
2786 e1833e1f j_mayer
#endif
2787 e1833e1f j_mayer
        gen_op_setlr(ctx->nip);
2788 e1833e1f j_mayer
}
2789 e1833e1f j_mayer
2790 79aceca5 bellard
/* b ba bl bla */
2791 79aceca5 bellard
GEN_HANDLER(b, 0x12, 0xFF, 0xFF, 0x00000000, PPC_FLOW)
2792 79aceca5 bellard
{
2793 76a66253 j_mayer
    target_ulong li, target;
2794 38a64f9d bellard
2795 38a64f9d bellard
    /* sign extend LI */
2796 76a66253 j_mayer
#if defined(TARGET_PPC64)
2797 d9bce9d9 j_mayer
    if (ctx->sf_mode)
2798 d9bce9d9 j_mayer
        li = ((int64_t)LI(ctx->opcode) << 38) >> 38;
2799 d9bce9d9 j_mayer
    else
2800 76a66253 j_mayer
#endif
2801 d9bce9d9 j_mayer
        li = ((int32_t)LI(ctx->opcode) << 6) >> 6;
2802 76a66253 j_mayer
    if (likely(AA(ctx->opcode) == 0))
2803 046d6672 bellard
        target = ctx->nip + li - 4;
2804 79aceca5 bellard
    else
2805 9a64fbe4 bellard
        target = li;
2806 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2807 e1833e1f j_mayer
    if (!ctx->sf_mode)
2808 e1833e1f j_mayer
        target = (uint32_t)target;
2809 d9bce9d9 j_mayer
#endif
2810 e1833e1f j_mayer
    if (LK(ctx->opcode))
2811 e1833e1f j_mayer
        gen_setlr(ctx, ctx->nip);
2812 c1942362 bellard
    gen_goto_tb(ctx, 0, target);
2813 e1833e1f j_mayer
    ctx->exception = POWERPC_EXCP_BRANCH;
2814 79aceca5 bellard
}
2815 79aceca5 bellard
2816 e98a6e40 bellard
#define BCOND_IM  0
2817 e98a6e40 bellard
#define BCOND_LR  1
2818 e98a6e40 bellard
#define BCOND_CTR 2
2819 e98a6e40 bellard
2820 36081602 j_mayer
static inline void gen_bcond (DisasContext *ctx, int type)
2821 d9bce9d9 j_mayer
{
2822 76a66253 j_mayer
    target_ulong target = 0;
2823 76a66253 j_mayer
    target_ulong li;
2824 d9bce9d9 j_mayer
    uint32_t bo = BO(ctx->opcode);
2825 d9bce9d9 j_mayer
    uint32_t bi = BI(ctx->opcode);
2826 d9bce9d9 j_mayer
    uint32_t mask;
2827 e98a6e40 bellard
2828 e98a6e40 bellard
    if ((bo & 0x4) == 0)
2829 d9bce9d9 j_mayer
        gen_op_dec_ctr();
2830 e98a6e40 bellard
    switch(type) {
2831 e98a6e40 bellard
    case BCOND_IM:
2832 76a66253 j_mayer
        li = (target_long)((int16_t)(BD(ctx->opcode)));
2833 76a66253 j_mayer
        if (likely(AA(ctx->opcode) == 0)) {
2834 046d6672 bellard
            target = ctx->nip + li - 4;
2835 e98a6e40 bellard
        } else {
2836 e98a6e40 bellard
            target = li;
2837 e98a6e40 bellard
        }
2838 e1833e1f j_mayer
#if defined(TARGET_PPC64)
2839 e1833e1f j_mayer
        if (!ctx->sf_mode)
2840 e1833e1f j_mayer
            target = (uint32_t)target;
2841 e1833e1f j_mayer
#endif
2842 e98a6e40 bellard
        break;
2843 e98a6e40 bellard
    case BCOND_CTR:
2844 e98a6e40 bellard
        gen_op_movl_T1_ctr();
2845 e98a6e40 bellard
        break;
2846 e98a6e40 bellard
    default:
2847 e98a6e40 bellard
    case BCOND_LR:
2848 e98a6e40 bellard
        gen_op_movl_T1_lr();
2849 e98a6e40 bellard
        break;
2850 e98a6e40 bellard
    }
2851 e1833e1f j_mayer
    if (LK(ctx->opcode))
2852 e1833e1f j_mayer
        gen_setlr(ctx, ctx->nip);
2853 e98a6e40 bellard
    if (bo & 0x10) {
2854 d9bce9d9 j_mayer
        /* No CR condition */
2855 d9bce9d9 j_mayer
        switch (bo & 0x6) {
2856 d9bce9d9 j_mayer
        case 0:
2857 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2858 d9bce9d9 j_mayer
            if (ctx->sf_mode)
2859 d9bce9d9 j_mayer
                gen_op_test_ctr_64();
2860 d9bce9d9 j_mayer
            else
2861 d9bce9d9 j_mayer
#endif
2862 d9bce9d9 j_mayer
                gen_op_test_ctr();
2863 d9bce9d9 j_mayer
            break;
2864 d9bce9d9 j_mayer
        case 2:
2865 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2866 d9bce9d9 j_mayer
            if (ctx->sf_mode)
2867 d9bce9d9 j_mayer
                gen_op_test_ctrz_64();
2868 d9bce9d9 j_mayer
            else
2869 d9bce9d9 j_mayer
#endif
2870 d9bce9d9 j_mayer
                gen_op_test_ctrz();
2871 e98a6e40 bellard
            break;
2872 e98a6e40 bellard
        default:
2873 d9bce9d9 j_mayer
        case 4:
2874 d9bce9d9 j_mayer
        case 6:
2875 e98a6e40 bellard
            if (type == BCOND_IM) {
2876 c1942362 bellard
                gen_goto_tb(ctx, 0, target);
2877 e98a6e40 bellard
            } else {
2878 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2879 d9bce9d9 j_mayer
                if (ctx->sf_mode)
2880 d9bce9d9 j_mayer
                    gen_op_b_T1_64();
2881 d9bce9d9 j_mayer
                else
2882 d9bce9d9 j_mayer
#endif
2883 d9bce9d9 j_mayer
                    gen_op_b_T1();
2884 76a66253 j_mayer
                gen_op_reset_T0();
2885 e98a6e40 bellard
            }
2886 e98a6e40 bellard
            goto no_test;
2887 e98a6e40 bellard
        }
2888 d9bce9d9 j_mayer
    } else {
2889 d9bce9d9 j_mayer
        mask = 1 << (3 - (bi & 0x03));
2890 d9bce9d9 j_mayer
        gen_op_load_crf_T0(bi >> 2);
2891 d9bce9d9 j_mayer
        if (bo & 0x8) {
2892 d9bce9d9 j_mayer
            switch (bo & 0x6) {
2893 d9bce9d9 j_mayer
            case 0:
2894 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2895 d9bce9d9 j_mayer
                if (ctx->sf_mode)
2896 d9bce9d9 j_mayer
                    gen_op_test_ctr_true_64(mask);
2897 d9bce9d9 j_mayer
                else
2898 d9bce9d9 j_mayer
#endif
2899 d9bce9d9 j_mayer
                    gen_op_test_ctr_true(mask);
2900 d9bce9d9 j_mayer
                break;
2901 d9bce9d9 j_mayer
            case 2:
2902 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2903 d9bce9d9 j_mayer
                if (ctx->sf_mode)
2904 d9bce9d9 j_mayer
                    gen_op_test_ctrz_true_64(mask);
2905 d9bce9d9 j_mayer
                else
2906 d9bce9d9 j_mayer
#endif
2907 d9bce9d9 j_mayer
                    gen_op_test_ctrz_true(mask);
2908 d9bce9d9 j_mayer
                break;
2909 d9bce9d9 j_mayer
            default:
2910 d9bce9d9 j_mayer
            case 4:
2911 d9bce9d9 j_mayer
            case 6:
2912 e98a6e40 bellard
                gen_op_test_true(mask);
2913 d9bce9d9 j_mayer
                break;
2914 d9bce9d9 j_mayer
            }
2915 d9bce9d9 j_mayer
        } else {
2916 d9bce9d9 j_mayer
            switch (bo & 0x6) {
2917 d9bce9d9 j_mayer
            case 0:
2918 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2919 d9bce9d9 j_mayer
                if (ctx->sf_mode)
2920 d9bce9d9 j_mayer
                    gen_op_test_ctr_false_64(mask);
2921 d9bce9d9 j_mayer
                else
2922 d9bce9d9 j_mayer
#endif
2923 d9bce9d9 j_mayer
                    gen_op_test_ctr_false(mask);
2924 3b46e624 ths
                break;
2925 d9bce9d9 j_mayer
            case 2:
2926 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2927 d9bce9d9 j_mayer
                if (ctx->sf_mode)
2928 d9bce9d9 j_mayer
                    gen_op_test_ctrz_false_64(mask);
2929 d9bce9d9 j_mayer
                else
2930 d9bce9d9 j_mayer
#endif
2931 d9bce9d9 j_mayer
                    gen_op_test_ctrz_false(mask);
2932 d9bce9d9 j_mayer
                break;
2933 e98a6e40 bellard
            default:
2934 d9bce9d9 j_mayer
            case 4:
2935 d9bce9d9 j_mayer
            case 6:
2936 e98a6e40 bellard
                gen_op_test_false(mask);
2937 d9bce9d9 j_mayer
                break;
2938 d9bce9d9 j_mayer
            }
2939 d9bce9d9 j_mayer
        }
2940 d9bce9d9 j_mayer
    }
2941 e98a6e40 bellard
    if (type == BCOND_IM) {
2942 c53be334 bellard
        int l1 = gen_new_label();
2943 c53be334 bellard
        gen_op_jz_T0(l1);
2944 c1942362 bellard
        gen_goto_tb(ctx, 0, target);
2945 c53be334 bellard
        gen_set_label(l1);
2946 c1942362 bellard
        gen_goto_tb(ctx, 1, ctx->nip);
2947 e98a6e40 bellard
    } else {
2948 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2949 d9bce9d9 j_mayer
        if (ctx->sf_mode)
2950 d9bce9d9 j_mayer
            gen_op_btest_T1_64(ctx->nip >> 32, ctx->nip);
2951 d9bce9d9 j_mayer
        else
2952 d9bce9d9 j_mayer
#endif
2953 d9bce9d9 j_mayer
            gen_op_btest_T1(ctx->nip);
2954 76a66253 j_mayer
        gen_op_reset_T0();
2955 36081602 j_mayer
    no_test:
2956 08e46e54 j_mayer
        if (ctx->singlestep_enabled)
2957 08e46e54 j_mayer
            gen_op_debug();
2958 08e46e54 j_mayer
        gen_op_exit_tb();
2959 08e46e54 j_mayer
    }
2960 e1833e1f j_mayer
    ctx->exception = POWERPC_EXCP_BRANCH;
2961 e98a6e40 bellard
}
2962 e98a6e40 bellard
2963 e98a6e40 bellard
GEN_HANDLER(bc, 0x10, 0xFF, 0xFF, 0x00000000, PPC_FLOW)
2964 3b46e624 ths
{
2965 e98a6e40 bellard
    gen_bcond(ctx, BCOND_IM);
2966 e98a6e40 bellard
}
2967 e98a6e40 bellard
2968 e98a6e40 bellard
GEN_HANDLER(bcctr, 0x13, 0x10, 0x10, 0x00000000, PPC_FLOW)
2969 3b46e624 ths
{
2970 e98a6e40 bellard
    gen_bcond(ctx, BCOND_CTR);
2971 e98a6e40 bellard
}
2972 e98a6e40 bellard
2973 e98a6e40 bellard
GEN_HANDLER(bclr, 0x13, 0x10, 0x00, 0x00000000, PPC_FLOW)
2974 3b46e624 ths
{
2975 e98a6e40 bellard
    gen_bcond(ctx, BCOND_LR);
2976 e98a6e40 bellard
}
2977 79aceca5 bellard
2978 79aceca5 bellard
/***                      Condition register logical                       ***/
2979 79aceca5 bellard
#define GEN_CRLOGIC(op, opc)                                                  \
2980 79aceca5 bellard
GEN_HANDLER(cr##op, 0x13, 0x01, opc, 0x00000001, PPC_INTEGER)                 \
2981 79aceca5 bellard
{                                                                             \
2982 79aceca5 bellard
    gen_op_load_crf_T0(crbA(ctx->opcode) >> 2);                               \
2983 79aceca5 bellard
    gen_op_getbit_T0(3 - (crbA(ctx->opcode) & 0x03));                         \
2984 79aceca5 bellard
    gen_op_load_crf_T1(crbB(ctx->opcode) >> 2);                               \
2985 79aceca5 bellard
    gen_op_getbit_T1(3 - (crbB(ctx->opcode) & 0x03));                         \
2986 79aceca5 bellard
    gen_op_##op();                                                            \
2987 79aceca5 bellard
    gen_op_load_crf_T1(crbD(ctx->opcode) >> 2);                               \
2988 79aceca5 bellard
    gen_op_setcrfbit(~(1 << (3 - (crbD(ctx->opcode) & 0x03))),                \
2989 79aceca5 bellard
                     3 - (crbD(ctx->opcode) & 0x03));                         \
2990 79aceca5 bellard
    gen_op_store_T1_crf(crbD(ctx->opcode) >> 2);                              \
2991 79aceca5 bellard
}
2992 79aceca5 bellard
2993 79aceca5 bellard
/* crand */
2994 76a66253 j_mayer
GEN_CRLOGIC(and, 0x08);
2995 79aceca5 bellard
/* crandc */
2996 76a66253 j_mayer
GEN_CRLOGIC(andc, 0x04);
2997 79aceca5 bellard
/* creqv */
2998 76a66253 j_mayer
GEN_CRLOGIC(eqv, 0x09);
2999 79aceca5 bellard
/* crnand */
3000 76a66253 j_mayer
GEN_CRLOGIC(nand, 0x07);
3001 79aceca5 bellard
/* crnor */
3002 76a66253 j_mayer
GEN_CRLOGIC(nor, 0x01);
3003 79aceca5 bellard
/* cror */
3004 76a66253 j_mayer
GEN_CRLOGIC(or, 0x0E);
3005 79aceca5 bellard
/* crorc */
3006 76a66253 j_mayer
GEN_CRLOGIC(orc, 0x0D);
3007 79aceca5 bellard
/* crxor */
3008 76a66253 j_mayer
GEN_CRLOGIC(xor, 0x06);
3009 79aceca5 bellard
/* mcrf */
3010 79aceca5 bellard
GEN_HANDLER(mcrf, 0x13, 0x00, 0xFF, 0x00000001, PPC_INTEGER)
3011 79aceca5 bellard
{
3012 79aceca5 bellard
    gen_op_load_crf_T0(crfS(ctx->opcode));
3013 79aceca5 bellard
    gen_op_store_T0_crf(crfD(ctx->opcode));
3014 79aceca5 bellard
}
3015 79aceca5 bellard
3016 79aceca5 bellard
/***                           System linkage                              ***/
3017 79aceca5 bellard
/* rfi (supervisor only) */
3018 76a66253 j_mayer
GEN_HANDLER(rfi, 0x13, 0x12, 0x01, 0x03FF8001, PPC_FLOW)
3019 79aceca5 bellard
{
3020 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3021 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
3022 9a64fbe4 bellard
#else
3023 9a64fbe4 bellard
    /* Restore CPU state */
3024 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3025 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
3026 9fddaa0c bellard
        return;
3027 9a64fbe4 bellard
    }
3028 a42bd6cc j_mayer
    gen_op_rfi();
3029 e1833e1f j_mayer
    GEN_SYNC(ctx);
3030 9a64fbe4 bellard
#endif
3031 79aceca5 bellard
}
3032 79aceca5 bellard
3033 426613db j_mayer
#if defined(TARGET_PPC64)
3034 a750fc0b j_mayer
GEN_HANDLER(rfid, 0x13, 0x12, 0x00, 0x03FF8001, PPC_64B)
3035 426613db j_mayer
{
3036 426613db j_mayer
#if defined(CONFIG_USER_ONLY)
3037 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
3038 426613db j_mayer
#else
3039 426613db j_mayer
    /* Restore CPU state */
3040 426613db j_mayer
    if (unlikely(!ctx->supervisor)) {
3041 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
3042 426613db j_mayer
        return;
3043 426613db j_mayer
    }
3044 a42bd6cc j_mayer
    gen_op_rfid();
3045 e1833e1f j_mayer
    GEN_SYNC(ctx);
3046 426613db j_mayer
#endif
3047 426613db j_mayer
}
3048 426613db j_mayer
#endif
3049 426613db j_mayer
3050 79aceca5 bellard
/* sc */
3051 e1833e1f j_mayer
GEN_HANDLER(sc, 0x11, 0xFF, 0xFF, 0x03FFF01D, PPC_FLOW)
3052 79aceca5 bellard
{
3053 e1833e1f j_mayer
    uint32_t lev;
3054 e1833e1f j_mayer
3055 e1833e1f j_mayer
    lev = (ctx->opcode >> 5) & 0x7F;
3056 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3057 e1833e1f j_mayer
    GEN_EXCP(ctx, POWERPC_EXCP_SYSCALL_USER, lev);
3058 9a64fbe4 bellard
#else
3059 e1833e1f j_mayer
    GEN_EXCP(ctx, POWERPC_EXCP_SYSCALL, lev);
3060 9a64fbe4 bellard
#endif
3061 79aceca5 bellard
}
3062 79aceca5 bellard
3063 79aceca5 bellard
/***                                Trap                                   ***/
3064 79aceca5 bellard
/* tw */
3065 76a66253 j_mayer
GEN_HANDLER(tw, 0x1F, 0x04, 0x00, 0x00000001, PPC_FLOW)
3066 79aceca5 bellard
{
3067 9a64fbe4 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));
3068 9a64fbe4 bellard
    gen_op_load_gpr_T1(rB(ctx->opcode));
3069 a0ae05aa ths
    /* Update the nip since this might generate a trap exception */
3070 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip);
3071 9a64fbe4 bellard
    gen_op_tw(TO(ctx->opcode));
3072 79aceca5 bellard
}
3073 79aceca5 bellard
3074 79aceca5 bellard
/* twi */
3075 79aceca5 bellard
GEN_HANDLER(twi, 0x03, 0xFF, 0xFF, 0x00000000, PPC_FLOW)
3076 79aceca5 bellard
{
3077 9a64fbe4 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));
3078 d9bce9d9 j_mayer
    gen_set_T1(SIMM(ctx->opcode));
3079 d9bce9d9 j_mayer
    /* Update the nip since this might generate a trap exception */
3080 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip);
3081 76a66253 j_mayer
    gen_op_tw(TO(ctx->opcode));
3082 79aceca5 bellard
}
3083 79aceca5 bellard
3084 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
3085 d9bce9d9 j_mayer
/* td */
3086 d9bce9d9 j_mayer
GEN_HANDLER(td, 0x1F, 0x04, 0x02, 0x00000001, PPC_64B)
3087 d9bce9d9 j_mayer
{
3088 d9bce9d9 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3089 d9bce9d9 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3090 d9bce9d9 j_mayer
    /* Update the nip since this might generate a trap exception */
3091 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip);
3092 d9bce9d9 j_mayer
    gen_op_td(TO(ctx->opcode));
3093 d9bce9d9 j_mayer
}
3094 d9bce9d9 j_mayer
3095 d9bce9d9 j_mayer
/* tdi */
3096 d9bce9d9 j_mayer
GEN_HANDLER(tdi, 0x02, 0xFF, 0xFF, 0x00000000, PPC_64B)
3097 d9bce9d9 j_mayer
{
3098 d9bce9d9 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3099 d9bce9d9 j_mayer
    gen_set_T1(SIMM(ctx->opcode));
3100 d9bce9d9 j_mayer
    /* Update the nip since this might generate a trap exception */
3101 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip);
3102 d9bce9d9 j_mayer
    gen_op_td(TO(ctx->opcode));
3103 d9bce9d9 j_mayer
}
3104 d9bce9d9 j_mayer
#endif
3105 d9bce9d9 j_mayer
3106 79aceca5 bellard
/***                          Processor control                            ***/
3107 79aceca5 bellard
/* mcrxr */
3108 79aceca5 bellard
GEN_HANDLER(mcrxr, 0x1F, 0x00, 0x10, 0x007FF801, PPC_MISC)
3109 79aceca5 bellard
{
3110 79aceca5 bellard
    gen_op_load_xer_cr();
3111 79aceca5 bellard
    gen_op_store_T0_crf(crfD(ctx->opcode));
3112 e864cabd j_mayer
    gen_op_clear_xer_ov();
3113 e864cabd j_mayer
    gen_op_clear_xer_ca();
3114 79aceca5 bellard
}
3115 79aceca5 bellard
3116 79aceca5 bellard
/* mfcr */
3117 76a66253 j_mayer
GEN_HANDLER(mfcr, 0x1F, 0x13, 0x00, 0x00000801, PPC_MISC)
3118 79aceca5 bellard
{
3119 76a66253 j_mayer
    uint32_t crm, crn;
3120 3b46e624 ths
3121 76a66253 j_mayer
    if (likely(ctx->opcode & 0x00100000)) {
3122 76a66253 j_mayer
        crm = CRM(ctx->opcode);
3123 76a66253 j_mayer
        if (likely((crm ^ (crm - 1)) == 0)) {
3124 76a66253 j_mayer
            crn = ffs(crm);
3125 76a66253 j_mayer
            gen_op_load_cro(7 - crn);
3126 76a66253 j_mayer
        }
3127 d9bce9d9 j_mayer
    } else {
3128 d9bce9d9 j_mayer
        gen_op_load_cr();
3129 d9bce9d9 j_mayer
    }
3130 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));
3131 79aceca5 bellard
}
3132 79aceca5 bellard
3133 79aceca5 bellard
/* mfmsr */
3134 79aceca5 bellard
GEN_HANDLER(mfmsr, 0x1F, 0x13, 0x02, 0x001FF801, PPC_MISC)
3135 79aceca5 bellard
{
3136 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3137 e1833e1f j_mayer
    GEN_EXCP_PRIVREG(ctx);
3138 9a64fbe4 bellard
#else
3139 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3140 e1833e1f j_mayer
        GEN_EXCP_PRIVREG(ctx);
3141 9fddaa0c bellard
        return;
3142 9a64fbe4 bellard
    }
3143 79aceca5 bellard
    gen_op_load_msr();
3144 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));
3145 9a64fbe4 bellard
#endif
3146 79aceca5 bellard
}
3147 79aceca5 bellard
3148 3fc6c082 bellard
#if 0
3149 3fc6c082 bellard
#define SPR_NOACCESS ((void *)(-1))
3150 3fc6c082 bellard
#else
3151 3fc6c082 bellard
static void spr_noaccess (void *opaque, int sprn)
3152 3fc6c082 bellard
{
3153 3fc6c082 bellard
    sprn = ((sprn >> 5) & 0x1F) | ((sprn & 0x1F) << 5);
3154 3fc6c082 bellard
    printf("ERROR: try to access SPR %d !\n", sprn);
3155 3fc6c082 bellard
}
3156 3fc6c082 bellard
#define SPR_NOACCESS (&spr_noaccess)
3157 3fc6c082 bellard
#endif
3158 3fc6c082 bellard
3159 79aceca5 bellard
/* mfspr */
3160 3fc6c082 bellard
static inline void gen_op_mfspr (DisasContext *ctx)
3161 79aceca5 bellard
{
3162 3fc6c082 bellard
    void (*read_cb)(void *opaque, int sprn);
3163 79aceca5 bellard
    uint32_t sprn = SPR(ctx->opcode);
3164 79aceca5 bellard
3165 3fc6c082 bellard
#if !defined(CONFIG_USER_ONLY)
3166 3fc6c082 bellard
    if (ctx->supervisor)
3167 3fc6c082 bellard
        read_cb = ctx->spr_cb[sprn].oea_read;
3168 3fc6c082 bellard
    else
3169 9a64fbe4 bellard
#endif
3170 3fc6c082 bellard
        read_cb = ctx->spr_cb[sprn].uea_read;
3171 76a66253 j_mayer
    if (likely(read_cb != NULL)) {
3172 76a66253 j_mayer
        if (likely(read_cb != SPR_NOACCESS)) {
3173 3fc6c082 bellard
            (*read_cb)(ctx, sprn);
3174 3fc6c082 bellard
            gen_op_store_T0_gpr(rD(ctx->opcode));
3175 3fc6c082 bellard
        } else {
3176 3fc6c082 bellard
            /* Privilege exception */
3177 4a057712 j_mayer
            if (loglevel != 0) {
3178 7f75ffd3 blueswir1
                fprintf(logfile, "Trying to read privileged spr %d %03x\n",
3179 f24e5695 bellard
                        sprn, sprn);
3180 f24e5695 bellard
            }
3181 7f75ffd3 blueswir1
            printf("Trying to read privileged spr %d %03x\n", sprn, sprn);
3182 e1833e1f j_mayer
            GEN_EXCP_PRIVREG(ctx);
3183 79aceca5 bellard
        }
3184 3fc6c082 bellard
    } else {
3185 3fc6c082 bellard
        /* Not defined */
3186 4a057712 j_mayer
        if (loglevel != 0) {
3187 f24e5695 bellard
            fprintf(logfile, "Trying to read invalid spr %d %03x\n",
3188 f24e5695 bellard
                    sprn, sprn);
3189 f24e5695 bellard
        }
3190 3fc6c082 bellard
        printf("Trying to read invalid spr %d %03x\n", sprn, sprn);
3191 e1833e1f j_mayer
        GEN_EXCP(ctx, POWERPC_EXCP_PROGRAM,
3192 e1833e1f j_mayer
                 POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_SPR);
3193 79aceca5 bellard
    }
3194 79aceca5 bellard
}
3195 79aceca5 bellard
3196 3fc6c082 bellard
GEN_HANDLER(mfspr, 0x1F, 0x13, 0x0A, 0x00000001, PPC_MISC)
3197 79aceca5 bellard
{
3198 3fc6c082 bellard
    gen_op_mfspr(ctx);
3199 76a66253 j_mayer
}
3200 3fc6c082 bellard
3201 3fc6c082 bellard
/* mftb */
3202 a750fc0b j_mayer
GEN_HANDLER(mftb, 0x1F, 0x13, 0x0B, 0x00000001, PPC_MFTB)
3203 3fc6c082 bellard
{
3204 3fc6c082 bellard
    gen_op_mfspr(ctx);
3205 79aceca5 bellard
}
3206 79aceca5 bellard
3207 79aceca5 bellard
/* mtcrf */
3208 8dd4983c bellard
GEN_HANDLER(mtcrf, 0x1F, 0x10, 0x04, 0x00000801, PPC_MISC)
3209 79aceca5 bellard
{
3210 76a66253 j_mayer
    uint32_t crm, crn;
3211 3b46e624 ths
3212 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
3213 76a66253 j_mayer
    crm = CRM(ctx->opcode);
3214 76a66253 j_mayer
    if (likely((ctx->opcode & 0x00100000) || (crm ^ (crm - 1)) == 0)) {
3215 76a66253 j_mayer
        crn = ffs(crm);
3216 76a66253 j_mayer
        gen_op_srli_T0(crn * 4);
3217 76a66253 j_mayer
        gen_op_andi_T0(0xF);
3218 76a66253 j_mayer
        gen_op_store_cro(7 - crn);
3219 76a66253 j_mayer
    } else {
3220 76a66253 j_mayer
        gen_op_store_cr(crm);
3221 76a66253 j_mayer
    }
3222 79aceca5 bellard
}
3223 79aceca5 bellard
3224 79aceca5 bellard
/* mtmsr */
3225 426613db j_mayer
#if defined(TARGET_PPC64)
3226 a750fc0b j_mayer
GEN_HANDLER(mtmsrd, 0x1F, 0x12, 0x05, 0x001FF801, PPC_64B)
3227 426613db j_mayer
{
3228 426613db j_mayer
#if defined(CONFIG_USER_ONLY)
3229 e1833e1f j_mayer
    GEN_EXCP_PRIVREG(ctx);
3230 426613db j_mayer
#else
3231 426613db j_mayer
    if (unlikely(!ctx->supervisor)) {
3232 e1833e1f j_mayer
        GEN_EXCP_PRIVREG(ctx);
3233 426613db j_mayer
        return;
3234 426613db j_mayer
    }
3235 426613db j_mayer
    gen_update_nip(ctx, ctx->nip);
3236 426613db j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3237 426613db j_mayer
    gen_op_store_msr();
3238 426613db j_mayer
    /* Must stop the translation as machine state (may have) changed */
3239 dee96f6c j_mayer
    /* Note that mtmsr is not always defined as context-synchronizing */
3240 dee96f6c j_mayer
    GEN_STOP(ctx);
3241 426613db j_mayer
#endif
3242 426613db j_mayer
}
3243 426613db j_mayer
#endif
3244 426613db j_mayer
3245 79aceca5 bellard
GEN_HANDLER(mtmsr, 0x1F, 0x12, 0x04, 0x001FF801, PPC_MISC)
3246 79aceca5 bellard
{
3247 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3248 e1833e1f j_mayer
    GEN_EXCP_PRIVREG(ctx);
3249 9a64fbe4 bellard
#else
3250 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3251 e1833e1f j_mayer
        GEN_EXCP_PRIVREG(ctx);
3252 9fddaa0c bellard
        return;
3253 9a64fbe4 bellard
    }
3254 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip);
3255 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
3256 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
3257 d9bce9d9 j_mayer
    if (!ctx->sf_mode)
3258 d9bce9d9 j_mayer
        gen_op_store_msr_32();
3259 d9bce9d9 j_mayer
    else
3260 d9bce9d9 j_mayer
#endif
3261 d9bce9d9 j_mayer
        gen_op_store_msr();
3262 79aceca5 bellard
    /* Must stop the translation as machine state (may have) changed */
3263 dee96f6c j_mayer
    /* Note that mtmsrd is not always defined as context-synchronizing */
3264 dee96f6c j_mayer
    GEN_STOP(ctx);
3265 9a64fbe4 bellard
#endif
3266 79aceca5 bellard
}
3267 79aceca5 bellard
3268 79aceca5 bellard
/* mtspr */
3269 79aceca5 bellard
GEN_HANDLER(mtspr, 0x1F, 0x13, 0x0E, 0x00000001, PPC_MISC)
3270 79aceca5 bellard
{
3271 3fc6c082 bellard
    void (*write_cb)(void *opaque, int sprn);
3272 79aceca5 bellard
    uint32_t sprn = SPR(ctx->opcode);
3273 79aceca5 bellard
3274 3fc6c082 bellard
#if !defined(CONFIG_USER_ONLY)
3275 3fc6c082 bellard
    if (ctx->supervisor)
3276 3fc6c082 bellard
        write_cb = ctx->spr_cb[sprn].oea_write;
3277 3fc6c082 bellard
    else
3278 9a64fbe4 bellard
#endif
3279 3fc6c082 bellard
        write_cb = ctx->spr_cb[sprn].uea_write;
3280 76a66253 j_mayer
    if (likely(write_cb != NULL)) {
3281 76a66253 j_mayer
        if (likely(write_cb != SPR_NOACCESS)) {
3282 3fc6c082 bellard
            gen_op_load_gpr_T0(rS(ctx->opcode));
3283 3fc6c082 bellard
            (*write_cb)(ctx, sprn);
3284 3fc6c082 bellard
        } else {
3285 3fc6c082 bellard
            /* Privilege exception */
3286 4a057712 j_mayer
            if (loglevel != 0) {
3287 7f75ffd3 blueswir1
                fprintf(logfile, "Trying to write privileged spr %d %03x\n",
3288 f24e5695 bellard
                        sprn, sprn);
3289 f24e5695 bellard
            }
3290 7f75ffd3 blueswir1
            printf("Trying to write privileged spr %d %03x\n", sprn, sprn);
3291 e1833e1f j_mayer
            GEN_EXCP_PRIVREG(ctx);
3292 76a66253 j_mayer
        }
3293 3fc6c082 bellard
    } else {
3294 3fc6c082 bellard
        /* Not defined */
3295 4a057712 j_mayer
        if (loglevel != 0) {
3296 f24e5695 bellard
            fprintf(logfile, "Trying to write invalid spr %d %03x\n",
3297 f24e5695 bellard
                    sprn, sprn);
3298 f24e5695 bellard
        }
3299 3fc6c082 bellard
        printf("Trying to write invalid spr %d %03x\n", sprn, sprn);
3300 e1833e1f j_mayer
        GEN_EXCP(ctx, POWERPC_EXCP_PROGRAM,
3301 e1833e1f j_mayer
                 POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_SPR);
3302 79aceca5 bellard
    }
3303 79aceca5 bellard
}
3304 79aceca5 bellard
3305 79aceca5 bellard
/***                         Cache management                              ***/
3306 79aceca5 bellard
/* For now, all those will be implemented as nop:
3307 79aceca5 bellard
 * this is valid, regarding the PowerPC specs...
3308 9a64fbe4 bellard
 * We just have to flush tb while invalidating instruction cache lines...
3309 79aceca5 bellard
 */
3310 79aceca5 bellard
/* dcbf */
3311 9a64fbe4 bellard
GEN_HANDLER(dcbf, 0x1F, 0x16, 0x02, 0x03E00001, PPC_CACHE)
3312 79aceca5 bellard
{
3313 76a66253 j_mayer
    gen_addr_reg_index(ctx);
3314 a541f297 bellard
    op_ldst(lbz);
3315 79aceca5 bellard
}
3316 79aceca5 bellard
3317 79aceca5 bellard
/* dcbi (Supervisor only) */
3318 9a64fbe4 bellard
GEN_HANDLER(dcbi, 0x1F, 0x16, 0x0E, 0x03E00001, PPC_CACHE)
3319 79aceca5 bellard
{
3320 a541f297 bellard
#if defined(CONFIG_USER_ONLY)
3321 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
3322 a541f297 bellard
#else
3323 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3324 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
3325 9fddaa0c bellard
        return;
3326 9a64fbe4 bellard
    }
3327 76a66253 j_mayer
    gen_addr_reg_index(ctx);
3328 76a66253 j_mayer
    /* XXX: specification says this should be treated as a store by the MMU */
3329 76a66253 j_mayer
    //op_ldst(lbz);
3330 a541f297 bellard
    op_ldst(stb);
3331 a541f297 bellard
#endif
3332 79aceca5 bellard
}
3333 79aceca5 bellard
3334 79aceca5 bellard
/* dcdst */
3335 9a64fbe4 bellard
GEN_HANDLER(dcbst, 0x1F, 0x16, 0x01, 0x03E00001, PPC_CACHE)
3336 79aceca5 bellard
{
3337 76a66253 j_mayer
    /* XXX: specification say this is treated as a load by the MMU */
3338 76a66253 j_mayer
    gen_addr_reg_index(ctx);
3339 a541f297 bellard
    op_ldst(lbz);
3340 79aceca5 bellard
}
3341 79aceca5 bellard
3342 79aceca5 bellard
/* dcbt */
3343 9a64fbe4 bellard
GEN_HANDLER(dcbt, 0x1F, 0x16, 0x08, 0x03E00001, PPC_CACHE)
3344 79aceca5 bellard
{
3345 76a66253 j_mayer
    /* XXX: specification say this is treated as a load by the MMU
3346 76a66253 j_mayer
     *      but does not generate any exception
3347 76a66253 j_mayer
     */
3348 79aceca5 bellard
}
3349 79aceca5 bellard
3350 79aceca5 bellard
/* dcbtst */
3351 9a64fbe4 bellard
GEN_HANDLER(dcbtst, 0x1F, 0x16, 0x07, 0x03E00001, PPC_CACHE)
3352 79aceca5 bellard
{
3353 76a66253 j_mayer
    /* XXX: specification say this is treated as a load by the MMU
3354 76a66253 j_mayer
     *      but does not generate any exception
3355 76a66253 j_mayer
     */
3356 79aceca5 bellard
}
3357 79aceca5 bellard
3358 79aceca5 bellard
/* dcbz */
3359 76a66253 j_mayer
#define op_dcbz() (*gen_op_dcbz[ctx->mem_idx])()
3360 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
3361 d9bce9d9 j_mayer
#if defined(CONFIG_USER_ONLY)
3362 d9bce9d9 j_mayer
static GenOpFunc *gen_op_dcbz[] = {
3363 d9bce9d9 j_mayer
    &gen_op_dcbz_raw,
3364 d9bce9d9 j_mayer
    &gen_op_dcbz_raw,
3365 d9bce9d9 j_mayer
    &gen_op_dcbz_64_raw,
3366 d9bce9d9 j_mayer
    &gen_op_dcbz_64_raw,
3367 d9bce9d9 j_mayer
};
3368 d9bce9d9 j_mayer
#else
3369 d9bce9d9 j_mayer
static GenOpFunc *gen_op_dcbz[] = {
3370 d9bce9d9 j_mayer
    &gen_op_dcbz_user,
3371 d9bce9d9 j_mayer
    &gen_op_dcbz_user,
3372 d9bce9d9 j_mayer
    &gen_op_dcbz_kernel,
3373 d9bce9d9 j_mayer
    &gen_op_dcbz_kernel,
3374 d9bce9d9 j_mayer
    &gen_op_dcbz_64_user,
3375 d9bce9d9 j_mayer
    &gen_op_dcbz_64_user,
3376 d9bce9d9 j_mayer
    &gen_op_dcbz_64_kernel,
3377 d9bce9d9 j_mayer
    &gen_op_dcbz_64_kernel,
3378 d9bce9d9 j_mayer
};
3379 d9bce9d9 j_mayer
#endif
3380 d9bce9d9 j_mayer
#else
3381 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3382 76a66253 j_mayer
static GenOpFunc *gen_op_dcbz[] = {
3383 76a66253 j_mayer
    &gen_op_dcbz_raw,
3384 76a66253 j_mayer
    &gen_op_dcbz_raw,
3385 76a66253 j_mayer
};
3386 9a64fbe4 bellard
#else
3387 9a64fbe4 bellard
static GenOpFunc *gen_op_dcbz[] = {
3388 9a64fbe4 bellard
    &gen_op_dcbz_user,
3389 2d5262f9 bellard
    &gen_op_dcbz_user,
3390 2d5262f9 bellard
    &gen_op_dcbz_kernel,
3391 9a64fbe4 bellard
    &gen_op_dcbz_kernel,
3392 9a64fbe4 bellard
};
3393 9a64fbe4 bellard
#endif
3394 d9bce9d9 j_mayer
#endif
3395 9a64fbe4 bellard
3396 9a64fbe4 bellard
GEN_HANDLER(dcbz, 0x1F, 0x16, 0x1F, 0x03E00001, PPC_CACHE)
3397 79aceca5 bellard
{
3398 76a66253 j_mayer
    gen_addr_reg_index(ctx);
3399 9a64fbe4 bellard
    op_dcbz();
3400 4b3686fa bellard
    gen_op_check_reservation();
3401 79aceca5 bellard
}
3402 79aceca5 bellard
3403 79aceca5 bellard
/* icbi */
3404 36f69651 j_mayer
#define op_icbi() (*gen_op_icbi[ctx->mem_idx])()
3405 36f69651 j_mayer
#if defined(TARGET_PPC64)
3406 36f69651 j_mayer
#if defined(CONFIG_USER_ONLY)
3407 36f69651 j_mayer
static GenOpFunc *gen_op_icbi[] = {
3408 36f69651 j_mayer
    &gen_op_icbi_raw,
3409 36f69651 j_mayer
    &gen_op_icbi_raw,
3410 36f69651 j_mayer
    &gen_op_icbi_64_raw,
3411 36f69651 j_mayer
    &gen_op_icbi_64_raw,
3412 36f69651 j_mayer
};
3413 36f69651 j_mayer
#else
3414 36f69651 j_mayer
static GenOpFunc *gen_op_icbi[] = {
3415 36f69651 j_mayer
    &gen_op_icbi_user,
3416 36f69651 j_mayer
    &gen_op_icbi_user,
3417 36f69651 j_mayer
    &gen_op_icbi_kernel,
3418 36f69651 j_mayer
    &gen_op_icbi_kernel,
3419 36f69651 j_mayer
    &gen_op_icbi_64_user,
3420 36f69651 j_mayer
    &gen_op_icbi_64_user,
3421 36f69651 j_mayer
    &gen_op_icbi_64_kernel,
3422 36f69651 j_mayer
    &gen_op_icbi_64_kernel,
3423 36f69651 j_mayer
};
3424 36f69651 j_mayer
#endif
3425 36f69651 j_mayer
#else
3426 36f69651 j_mayer
#if defined(CONFIG_USER_ONLY)
3427 36f69651 j_mayer
static GenOpFunc *gen_op_icbi[] = {
3428 36f69651 j_mayer
    &gen_op_icbi_raw,
3429 36f69651 j_mayer
    &gen_op_icbi_raw,
3430 36f69651 j_mayer
};
3431 36f69651 j_mayer
#else
3432 36f69651 j_mayer
static GenOpFunc *gen_op_icbi[] = {
3433 36f69651 j_mayer
    &gen_op_icbi_user,
3434 36f69651 j_mayer
    &gen_op_icbi_user,
3435 36f69651 j_mayer
    &gen_op_icbi_kernel,
3436 36f69651 j_mayer
    &gen_op_icbi_kernel,
3437 36f69651 j_mayer
};
3438 36f69651 j_mayer
#endif
3439 36f69651 j_mayer
#endif
3440 e1833e1f j_mayer
3441 9a64fbe4 bellard
GEN_HANDLER(icbi, 0x1F, 0x16, 0x1E, 0x03E00001, PPC_CACHE)
3442 79aceca5 bellard
{
3443 76a66253 j_mayer
    gen_addr_reg_index(ctx);
3444 36f69651 j_mayer
    op_icbi();
3445 79aceca5 bellard
}
3446 79aceca5 bellard
3447 79aceca5 bellard
/* Optional: */
3448 79aceca5 bellard
/* dcba */
3449 a750fc0b j_mayer
GEN_HANDLER(dcba, 0x1F, 0x16, 0x17, 0x03E00001, PPC_CACHE_DCBA)
3450 79aceca5 bellard
{
3451 79aceca5 bellard
}
3452 79aceca5 bellard
3453 79aceca5 bellard
/***                    Segment register manipulation                      ***/
3454 79aceca5 bellard
/* Supervisor only: */
3455 79aceca5 bellard
/* mfsr */
3456 79aceca5 bellard
GEN_HANDLER(mfsr, 0x1F, 0x13, 0x12, 0x0010F801, PPC_SEGMENT)
3457 79aceca5 bellard
{
3458 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3459 e1833e1f j_mayer
    GEN_EXCP_PRIVREG(ctx);
3460 9a64fbe4 bellard
#else
3461 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3462 e1833e1f j_mayer
        GEN_EXCP_PRIVREG(ctx);
3463 9fddaa0c bellard
        return;
3464 9a64fbe4 bellard
    }
3465 76a66253 j_mayer
    gen_op_set_T1(SR(ctx->opcode));
3466 76a66253 j_mayer
    gen_op_load_sr();
3467 9a64fbe4 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));
3468 9a64fbe4 bellard
#endif
3469 79aceca5 bellard
}
3470 79aceca5 bellard
3471 79aceca5 bellard
/* mfsrin */
3472 9a64fbe4 bellard
GEN_HANDLER(mfsrin, 0x1F, 0x13, 0x14, 0x001F0001, PPC_SEGMENT)
3473 79aceca5 bellard
{
3474 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3475 e1833e1f j_mayer
    GEN_EXCP_PRIVREG(ctx);
3476 9a64fbe4 bellard
#else
3477 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3478 e1833e1f j_mayer
        GEN_EXCP_PRIVREG(ctx);
3479 9fddaa0c bellard
        return;
3480 9a64fbe4 bellard
    }
3481 9a64fbe4 bellard
    gen_op_load_gpr_T1(rB(ctx->opcode));
3482 76a66253 j_mayer
    gen_op_srli_T1(28);
3483 76a66253 j_mayer
    gen_op_load_sr();
3484 9a64fbe4 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));
3485 9a64fbe4 bellard
#endif
3486 79aceca5 bellard
}
3487 79aceca5 bellard
3488 79aceca5 bellard
/* mtsr */
3489 e63c59cb bellard
GEN_HANDLER(mtsr, 0x1F, 0x12, 0x06, 0x0010F801, PPC_SEGMENT)
3490 79aceca5 bellard
{
3491 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3492 e1833e1f j_mayer
    GEN_EXCP_PRIVREG(ctx);
3493 9a64fbe4 bellard
#else
3494 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3495 e1833e1f j_mayer
        GEN_EXCP_PRIVREG(ctx);
3496 9fddaa0c bellard
        return;
3497 9a64fbe4 bellard
    }
3498 9a64fbe4 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
3499 76a66253 j_mayer
    gen_op_set_T1(SR(ctx->opcode));
3500 76a66253 j_mayer
    gen_op_store_sr();
3501 9a64fbe4 bellard
#endif
3502 79aceca5 bellard
}
3503 79aceca5 bellard
3504 79aceca5 bellard
/* mtsrin */
3505 9a64fbe4 bellard
GEN_HANDLER(mtsrin, 0x1F, 0x12, 0x07, 0x001F0001, PPC_SEGMENT)
3506 79aceca5 bellard
{
3507 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3508 e1833e1f j_mayer
    GEN_EXCP_PRIVREG(ctx);
3509 9a64fbe4 bellard
#else
3510 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3511 e1833e1f j_mayer
        GEN_EXCP_PRIVREG(ctx);
3512 9fddaa0c bellard
        return;
3513 9a64fbe4 bellard
    }
3514 9a64fbe4 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
3515 9a64fbe4 bellard
    gen_op_load_gpr_T1(rB(ctx->opcode));
3516 76a66253 j_mayer
    gen_op_srli_T1(28);
3517 76a66253 j_mayer
    gen_op_store_sr();
3518 9a64fbe4 bellard
#endif
3519 79aceca5 bellard
}
3520 79aceca5 bellard
3521 79aceca5 bellard
/***                      Lookaside buffer management                      ***/
3522 79aceca5 bellard
/* Optional & supervisor only: */
3523 79aceca5 bellard
/* tlbia */
3524 3fc6c082 bellard
GEN_HANDLER(tlbia, 0x1F, 0x12, 0x0B, 0x03FFFC01, PPC_MEM_TLBIA)
3525 79aceca5 bellard
{
3526 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3527 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
3528 9a64fbe4 bellard
#else
3529 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3530 4a057712 j_mayer
        if (loglevel != 0)
3531 9fddaa0c bellard
            fprintf(logfile, "%s: ! supervisor\n", __func__);
3532 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
3533 9fddaa0c bellard
        return;
3534 9a64fbe4 bellard
    }
3535 9a64fbe4 bellard
    gen_op_tlbia();
3536 9a64fbe4 bellard
#endif
3537 79aceca5 bellard
}
3538 79aceca5 bellard
3539 79aceca5 bellard
/* tlbie */
3540 76a66253 j_mayer
GEN_HANDLER(tlbie, 0x1F, 0x12, 0x09, 0x03FF0001, PPC_MEM_TLBIE)
3541 79aceca5 bellard
{
3542 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3543 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
3544 9a64fbe4 bellard
#else
3545 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3546 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
3547 9fddaa0c bellard
        return;
3548 9a64fbe4 bellard
    }
3549 9a64fbe4 bellard
    gen_op_load_gpr_T0(rB(ctx->opcode));
3550 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
3551 d9bce9d9 j_mayer
    if (ctx->sf_mode)
3552 d9bce9d9 j_mayer
        gen_op_tlbie_64();
3553 d9bce9d9 j_mayer
    else
3554 d9bce9d9 j_mayer
#endif
3555 d9bce9d9 j_mayer
        gen_op_tlbie();
3556 9a64fbe4 bellard
#endif
3557 79aceca5 bellard
}
3558 79aceca5 bellard
3559 79aceca5 bellard
/* tlbsync */
3560 76a66253 j_mayer
GEN_HANDLER(tlbsync, 0x1F, 0x16, 0x11, 0x03FFF801, PPC_MEM_TLBSYNC)
3561 79aceca5 bellard
{
3562 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3563 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
3564 9a64fbe4 bellard
#else
3565 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3566 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
3567 9fddaa0c bellard
        return;
3568 9a64fbe4 bellard
    }
3569 9a64fbe4 bellard
    /* This has no effect: it should ensure that all previous
3570 9a64fbe4 bellard
     * tlbie have completed
3571 9a64fbe4 bellard
     */
3572 e1833e1f j_mayer
    GEN_STOP(ctx);
3573 9a64fbe4 bellard
#endif
3574 79aceca5 bellard
}
3575 79aceca5 bellard
3576 426613db j_mayer
#if defined(TARGET_PPC64)
3577 426613db j_mayer
/* slbia */
3578 426613db j_mayer
GEN_HANDLER(slbia, 0x1F, 0x12, 0x0F, 0x03FFFC01, PPC_SLBI)
3579 426613db j_mayer
{
3580 426613db j_mayer
#if defined(CONFIG_USER_ONLY)
3581 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
3582 426613db j_mayer
#else
3583 426613db j_mayer
    if (unlikely(!ctx->supervisor)) {
3584 4a057712 j_mayer
        if (loglevel != 0)
3585 426613db j_mayer
            fprintf(logfile, "%s: ! supervisor\n", __func__);
3586 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
3587 426613db j_mayer
        return;
3588 426613db j_mayer
    }
3589 426613db j_mayer
    gen_op_slbia();
3590 426613db j_mayer
#endif
3591 426613db j_mayer
}
3592 426613db j_mayer
3593 426613db j_mayer
/* slbie */
3594 426613db j_mayer
GEN_HANDLER(slbie, 0x1F, 0x12, 0x0D, 0x03FF0001, PPC_SLBI)
3595 426613db j_mayer
{
3596 426613db j_mayer
#if defined(CONFIG_USER_ONLY)
3597 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
3598 426613db j_mayer
#else
3599 426613db j_mayer
    if (unlikely(!ctx->supervisor)) {
3600 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
3601 426613db j_mayer
        return;
3602 426613db j_mayer
    }
3603 426613db j_mayer
    gen_op_load_gpr_T0(rB(ctx->opcode));
3604 426613db j_mayer
    gen_op_slbie();
3605 426613db j_mayer
#endif
3606 426613db j_mayer
}
3607 426613db j_mayer
#endif
3608 426613db j_mayer
3609 79aceca5 bellard
/***                              External control                         ***/
3610 79aceca5 bellard
/* Optional: */
3611 9a64fbe4 bellard
#define op_eciwx() (*gen_op_eciwx[ctx->mem_idx])()
3612 9a64fbe4 bellard
#define op_ecowx() (*gen_op_ecowx[ctx->mem_idx])()
3613 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
3614 111bfab3 bellard
#if defined(CONFIG_USER_ONLY)
3615 111bfab3 bellard
static GenOpFunc *gen_op_eciwx[] = {
3616 111bfab3 bellard
    &gen_op_eciwx_raw,
3617 111bfab3 bellard
    &gen_op_eciwx_le_raw,
3618 d9bce9d9 j_mayer
    &gen_op_eciwx_64_raw,
3619 d9bce9d9 j_mayer
    &gen_op_eciwx_le_64_raw,
3620 111bfab3 bellard
};
3621 111bfab3 bellard
static GenOpFunc *gen_op_ecowx[] = {
3622 111bfab3 bellard
    &gen_op_ecowx_raw,
3623 111bfab3 bellard
    &gen_op_ecowx_le_raw,
3624 d9bce9d9 j_mayer
    &gen_op_ecowx_64_raw,
3625 d9bce9d9 j_mayer
    &gen_op_ecowx_le_64_raw,
3626 111bfab3 bellard
};
3627 111bfab3 bellard
#else
3628 9a64fbe4 bellard
static GenOpFunc *gen_op_eciwx[] = {
3629 9a64fbe4 bellard
    &gen_op_eciwx_user,
3630 111bfab3 bellard
    &gen_op_eciwx_le_user,
3631 9a64fbe4 bellard
    &gen_op_eciwx_kernel,
3632 111bfab3 bellard
    &gen_op_eciwx_le_kernel,
3633 d9bce9d9 j_mayer
    &gen_op_eciwx_64_user,
3634 d9bce9d9 j_mayer
    &gen_op_eciwx_le_64_user,
3635 d9bce9d9 j_mayer
    &gen_op_eciwx_64_kernel,
3636 d9bce9d9 j_mayer
    &gen_op_eciwx_le_64_kernel,
3637 9a64fbe4 bellard
};
3638 9a64fbe4 bellard
static GenOpFunc *gen_op_ecowx[] = {
3639 9a64fbe4 bellard
    &gen_op_ecowx_user,
3640 111bfab3 bellard
    &gen_op_ecowx_le_user,
3641 9a64fbe4 bellard
    &gen_op_ecowx_kernel,
3642 111bfab3 bellard
    &gen_op_ecowx_le_kernel,
3643 d9bce9d9 j_mayer
    &gen_op_ecowx_64_user,
3644 d9bce9d9 j_mayer
    &gen_op_ecowx_le_64_user,
3645 d9bce9d9 j_mayer
    &gen_op_ecowx_64_kernel,
3646 d9bce9d9 j_mayer
    &gen_op_ecowx_le_64_kernel,
3647 9a64fbe4 bellard
};
3648 9a64fbe4 bellard
#endif
3649 d9bce9d9 j_mayer
#else
3650 d9bce9d9 j_mayer
#if defined(CONFIG_USER_ONLY)
3651 d9bce9d9 j_mayer
static GenOpFunc *gen_op_eciwx[] = {
3652 d9bce9d9 j_mayer
    &gen_op_eciwx_raw,
3653 d9bce9d9 j_mayer
    &gen_op_eciwx_le_raw,
3654 d9bce9d9 j_mayer
};
3655 d9bce9d9 j_mayer
static GenOpFunc *gen_op_ecowx[] = {
3656 d9bce9d9 j_mayer
    &gen_op_ecowx_raw,
3657 d9bce9d9 j_mayer
    &gen_op_ecowx_le_raw,
3658 d9bce9d9 j_mayer
};
3659 d9bce9d9 j_mayer
#else
3660 d9bce9d9 j_mayer
static GenOpFunc *gen_op_eciwx[] = {
3661 d9bce9d9 j_mayer
    &gen_op_eciwx_user,
3662 d9bce9d9 j_mayer
    &gen_op_eciwx_le_user,
3663 d9bce9d9 j_mayer
    &gen_op_eciwx_kernel,
3664 d9bce9d9 j_mayer
    &gen_op_eciwx_le_kernel,
3665 d9bce9d9 j_mayer
};
3666 d9bce9d9 j_mayer
static GenOpFunc *gen_op_ecowx[] = {
3667 d9bce9d9 j_mayer
    &gen_op_ecowx_user,
3668 d9bce9d9 j_mayer
    &gen_op_ecowx_le_user,
3669 d9bce9d9 j_mayer
    &gen_op_ecowx_kernel,
3670 d9bce9d9 j_mayer
    &gen_op_ecowx_le_kernel,
3671 d9bce9d9 j_mayer
};
3672 d9bce9d9 j_mayer
#endif
3673 d9bce9d9 j_mayer
#endif
3674 9a64fbe4 bellard
3675 111bfab3 bellard
/* eciwx */
3676 79aceca5 bellard
GEN_HANDLER(eciwx, 0x1F, 0x16, 0x0D, 0x00000001, PPC_EXTERN)
3677 79aceca5 bellard
{
3678 9a64fbe4 bellard
    /* Should check EAR[E] & alignment ! */
3679 76a66253 j_mayer
    gen_addr_reg_index(ctx);
3680 76a66253 j_mayer
    op_eciwx();
3681 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3682 76a66253 j_mayer
}
3683 76a66253 j_mayer
3684 76a66253 j_mayer
/* ecowx */
3685 76a66253 j_mayer
GEN_HANDLER(ecowx, 0x1F, 0x16, 0x09, 0x00000001, PPC_EXTERN)
3686 76a66253 j_mayer
{
3687 76a66253 j_mayer
    /* Should check EAR[E] & alignment ! */
3688 76a66253 j_mayer
    gen_addr_reg_index(ctx);
3689 76a66253 j_mayer
    gen_op_load_gpr_T1(rS(ctx->opcode));
3690 76a66253 j_mayer
    op_ecowx();
3691 76a66253 j_mayer
}
3692 76a66253 j_mayer
3693 76a66253 j_mayer
/* PowerPC 601 specific instructions */
3694 76a66253 j_mayer
/* abs - abs. */
3695 76a66253 j_mayer
GEN_HANDLER(abs, 0x1F, 0x08, 0x0B, 0x0000F800, PPC_POWER_BR)
3696 76a66253 j_mayer
{
3697 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3698 76a66253 j_mayer
    gen_op_POWER_abs();
3699 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3700 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3701 76a66253 j_mayer
        gen_set_Rc0(ctx);
3702 76a66253 j_mayer
}
3703 76a66253 j_mayer
3704 76a66253 j_mayer
/* abso - abso. */
3705 76a66253 j_mayer
GEN_HANDLER(abso, 0x1F, 0x08, 0x1B, 0x0000F800, PPC_POWER_BR)
3706 76a66253 j_mayer
{
3707 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3708 76a66253 j_mayer
    gen_op_POWER_abso();
3709 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3710 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3711 76a66253 j_mayer
        gen_set_Rc0(ctx);
3712 76a66253 j_mayer
}
3713 76a66253 j_mayer
3714 76a66253 j_mayer
/* clcs */
3715 a750fc0b j_mayer
GEN_HANDLER(clcs, 0x1F, 0x10, 0x13, 0x0000F800, PPC_POWER_BR)
3716 76a66253 j_mayer
{
3717 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3718 76a66253 j_mayer
    gen_op_POWER_clcs();
3719 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3720 76a66253 j_mayer
}
3721 76a66253 j_mayer
3722 76a66253 j_mayer
/* div - div. */
3723 76a66253 j_mayer
GEN_HANDLER(div, 0x1F, 0x0B, 0x0A, 0x00000000, PPC_POWER_BR)
3724 76a66253 j_mayer
{
3725 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3726 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3727 76a66253 j_mayer
    gen_op_POWER_div();
3728 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3729 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3730 76a66253 j_mayer
        gen_set_Rc0(ctx);
3731 76a66253 j_mayer
}
3732 76a66253 j_mayer
3733 76a66253 j_mayer
/* divo - divo. */
3734 76a66253 j_mayer
GEN_HANDLER(divo, 0x1F, 0x0B, 0x1A, 0x00000000, PPC_POWER_BR)
3735 76a66253 j_mayer
{
3736 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3737 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3738 76a66253 j_mayer
    gen_op_POWER_divo();
3739 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3740 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3741 76a66253 j_mayer
        gen_set_Rc0(ctx);
3742 76a66253 j_mayer
}
3743 76a66253 j_mayer
3744 76a66253 j_mayer
/* divs - divs. */
3745 76a66253 j_mayer
GEN_HANDLER(divs, 0x1F, 0x0B, 0x0B, 0x00000000, PPC_POWER_BR)
3746 76a66253 j_mayer
{
3747 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3748 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3749 76a66253 j_mayer
    gen_op_POWER_divs();
3750 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3751 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3752 76a66253 j_mayer
        gen_set_Rc0(ctx);
3753 76a66253 j_mayer
}
3754 76a66253 j_mayer
3755 76a66253 j_mayer
/* divso - divso. */
3756 76a66253 j_mayer
GEN_HANDLER(divso, 0x1F, 0x0B, 0x1B, 0x00000000, PPC_POWER_BR)
3757 76a66253 j_mayer
{
3758 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3759 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3760 76a66253 j_mayer
    gen_op_POWER_divso();
3761 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3762 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3763 76a66253 j_mayer
        gen_set_Rc0(ctx);
3764 76a66253 j_mayer
}
3765 76a66253 j_mayer
3766 76a66253 j_mayer
/* doz - doz. */
3767 76a66253 j_mayer
GEN_HANDLER(doz, 0x1F, 0x08, 0x08, 0x00000000, PPC_POWER_BR)
3768 76a66253 j_mayer
{
3769 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3770 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3771 76a66253 j_mayer
    gen_op_POWER_doz();
3772 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3773 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3774 76a66253 j_mayer
        gen_set_Rc0(ctx);
3775 76a66253 j_mayer
}
3776 76a66253 j_mayer
3777 76a66253 j_mayer
/* dozo - dozo. */
3778 76a66253 j_mayer
GEN_HANDLER(dozo, 0x1F, 0x08, 0x18, 0x00000000, PPC_POWER_BR)
3779 76a66253 j_mayer
{
3780 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3781 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3782 76a66253 j_mayer
    gen_op_POWER_dozo();
3783 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3784 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3785 76a66253 j_mayer
        gen_set_Rc0(ctx);
3786 76a66253 j_mayer
}
3787 76a66253 j_mayer
3788 76a66253 j_mayer
/* dozi */
3789 76a66253 j_mayer
GEN_HANDLER(dozi, 0x09, 0xFF, 0xFF, 0x00000000, PPC_POWER_BR)
3790 76a66253 j_mayer
{
3791 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3792 76a66253 j_mayer
    gen_op_set_T1(SIMM(ctx->opcode));
3793 76a66253 j_mayer
    gen_op_POWER_doz();
3794 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3795 76a66253 j_mayer
}
3796 76a66253 j_mayer
3797 76a66253 j_mayer
/* As lscbx load from memory byte after byte, it's always endian safe */
3798 76a66253 j_mayer
#define op_POWER_lscbx(start, ra, rb) \
3799 76a66253 j_mayer
(*gen_op_POWER_lscbx[ctx->mem_idx])(start, ra, rb)
3800 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
3801 76a66253 j_mayer
static GenOpFunc3 *gen_op_POWER_lscbx[] = {
3802 76a66253 j_mayer
    &gen_op_POWER_lscbx_raw,
3803 76a66253 j_mayer
    &gen_op_POWER_lscbx_raw,
3804 76a66253 j_mayer
};
3805 76a66253 j_mayer
#else
3806 76a66253 j_mayer
static GenOpFunc3 *gen_op_POWER_lscbx[] = {
3807 76a66253 j_mayer
    &gen_op_POWER_lscbx_user,
3808 76a66253 j_mayer
    &gen_op_POWER_lscbx_user,
3809 76a66253 j_mayer
    &gen_op_POWER_lscbx_kernel,
3810 76a66253 j_mayer
    &gen_op_POWER_lscbx_kernel,
3811 76a66253 j_mayer
};
3812 76a66253 j_mayer
#endif
3813 76a66253 j_mayer
3814 76a66253 j_mayer
/* lscbx - lscbx. */
3815 76a66253 j_mayer
GEN_HANDLER(lscbx, 0x1F, 0x15, 0x08, 0x00000000, PPC_POWER_BR)
3816 76a66253 j_mayer
{
3817 76a66253 j_mayer
    int ra = rA(ctx->opcode);
3818 76a66253 j_mayer
    int rb = rB(ctx->opcode);
3819 76a66253 j_mayer
3820 76a66253 j_mayer
    gen_addr_reg_index(ctx);
3821 76a66253 j_mayer
    if (ra == 0) {
3822 76a66253 j_mayer
        ra = rb;
3823 76a66253 j_mayer
    }
3824 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
3825 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
3826 76a66253 j_mayer
    gen_op_load_xer_bc();
3827 76a66253 j_mayer
    gen_op_load_xer_cmp();
3828 76a66253 j_mayer
    op_POWER_lscbx(rD(ctx->opcode), ra, rb);
3829 76a66253 j_mayer
    gen_op_store_xer_bc();
3830 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3831 76a66253 j_mayer
        gen_set_Rc0(ctx);
3832 76a66253 j_mayer
}
3833 76a66253 j_mayer
3834 76a66253 j_mayer
/* maskg - maskg. */
3835 76a66253 j_mayer
GEN_HANDLER(maskg, 0x1F, 0x1D, 0x00, 0x00000000, PPC_POWER_BR)
3836 76a66253 j_mayer
{
3837 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3838 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3839 76a66253 j_mayer
    gen_op_POWER_maskg();
3840 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3841 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3842 76a66253 j_mayer
        gen_set_Rc0(ctx);
3843 76a66253 j_mayer
}
3844 76a66253 j_mayer
3845 76a66253 j_mayer
/* maskir - maskir. */
3846 76a66253 j_mayer
GEN_HANDLER(maskir, 0x1F, 0x1D, 0x10, 0x00000000, PPC_POWER_BR)
3847 76a66253 j_mayer
{
3848 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3849 76a66253 j_mayer
    gen_op_load_gpr_T1(rS(ctx->opcode));
3850 76a66253 j_mayer
    gen_op_load_gpr_T2(rB(ctx->opcode));
3851 76a66253 j_mayer
    gen_op_POWER_maskir();
3852 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3853 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3854 76a66253 j_mayer
        gen_set_Rc0(ctx);
3855 76a66253 j_mayer
}
3856 76a66253 j_mayer
3857 76a66253 j_mayer
/* mul - mul. */
3858 76a66253 j_mayer
GEN_HANDLER(mul, 0x1F, 0x0B, 0x03, 0x00000000, PPC_POWER_BR)
3859 76a66253 j_mayer
{
3860 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3861 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3862 76a66253 j_mayer
    gen_op_POWER_mul();
3863 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3864 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3865 76a66253 j_mayer
        gen_set_Rc0(ctx);
3866 76a66253 j_mayer
}
3867 76a66253 j_mayer
3868 76a66253 j_mayer
/* mulo - mulo. */
3869 76a66253 j_mayer
GEN_HANDLER(mulo, 0x1F, 0x0B, 0x13, 0x00000000, PPC_POWER_BR)
3870 76a66253 j_mayer
{
3871 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3872 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3873 76a66253 j_mayer
    gen_op_POWER_mulo();
3874 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3875 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3876 76a66253 j_mayer
        gen_set_Rc0(ctx);
3877 76a66253 j_mayer
}
3878 76a66253 j_mayer
3879 76a66253 j_mayer
/* nabs - nabs. */
3880 76a66253 j_mayer
GEN_HANDLER(nabs, 0x1F, 0x08, 0x0F, 0x00000000, PPC_POWER_BR)
3881 76a66253 j_mayer
{
3882 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3883 76a66253 j_mayer
    gen_op_POWER_nabs();
3884 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3885 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3886 76a66253 j_mayer
        gen_set_Rc0(ctx);
3887 76a66253 j_mayer
}
3888 76a66253 j_mayer
3889 76a66253 j_mayer
/* nabso - nabso. */
3890 76a66253 j_mayer
GEN_HANDLER(nabso, 0x1F, 0x08, 0x1F, 0x00000000, PPC_POWER_BR)
3891 76a66253 j_mayer
{
3892 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3893 76a66253 j_mayer
    gen_op_POWER_nabso();
3894 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3895 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3896 76a66253 j_mayer
        gen_set_Rc0(ctx);
3897 76a66253 j_mayer
}
3898 76a66253 j_mayer
3899 76a66253 j_mayer
/* rlmi - rlmi. */
3900 76a66253 j_mayer
GEN_HANDLER(rlmi, 0x16, 0xFF, 0xFF, 0x00000000, PPC_POWER_BR)
3901 76a66253 j_mayer
{
3902 76a66253 j_mayer
    uint32_t mb, me;
3903 76a66253 j_mayer
3904 76a66253 j_mayer
    mb = MB(ctx->opcode);
3905 76a66253 j_mayer
    me = ME(ctx->opcode);
3906 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3907 76a66253 j_mayer
    gen_op_load_gpr_T1(rA(ctx->opcode));
3908 76a66253 j_mayer
    gen_op_load_gpr_T2(rB(ctx->opcode));
3909 76a66253 j_mayer
    gen_op_POWER_rlmi(MASK(mb, me), ~MASK(mb, me));
3910 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3911 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3912 76a66253 j_mayer
        gen_set_Rc0(ctx);
3913 76a66253 j_mayer
}
3914 76a66253 j_mayer
3915 76a66253 j_mayer
/* rrib - rrib. */
3916 76a66253 j_mayer
GEN_HANDLER(rrib, 0x1F, 0x19, 0x10, 0x00000000, PPC_POWER_BR)
3917 76a66253 j_mayer
{
3918 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3919 76a66253 j_mayer
    gen_op_load_gpr_T1(rA(ctx->opcode));
3920 76a66253 j_mayer
    gen_op_load_gpr_T2(rB(ctx->opcode));
3921 76a66253 j_mayer
    gen_op_POWER_rrib();
3922 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3923 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3924 76a66253 j_mayer
        gen_set_Rc0(ctx);
3925 76a66253 j_mayer
}
3926 76a66253 j_mayer
3927 76a66253 j_mayer
/* sle - sle. */
3928 76a66253 j_mayer
GEN_HANDLER(sle, 0x1F, 0x19, 0x04, 0x00000000, PPC_POWER_BR)
3929 76a66253 j_mayer
{
3930 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3931 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3932 76a66253 j_mayer
    gen_op_POWER_sle();
3933 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3934 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3935 76a66253 j_mayer
        gen_set_Rc0(ctx);
3936 76a66253 j_mayer
}
3937 76a66253 j_mayer
3938 76a66253 j_mayer
/* sleq - sleq. */
3939 76a66253 j_mayer
GEN_HANDLER(sleq, 0x1F, 0x19, 0x06, 0x00000000, PPC_POWER_BR)
3940 76a66253 j_mayer
{
3941 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3942 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3943 76a66253 j_mayer
    gen_op_POWER_sleq();
3944 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3945 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3946 76a66253 j_mayer
        gen_set_Rc0(ctx);
3947 76a66253 j_mayer
}
3948 76a66253 j_mayer
3949 76a66253 j_mayer
/* sliq - sliq. */
3950 76a66253 j_mayer
GEN_HANDLER(sliq, 0x1F, 0x18, 0x05, 0x00000000, PPC_POWER_BR)
3951 76a66253 j_mayer
{
3952 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3953 76a66253 j_mayer
    gen_op_set_T1(SH(ctx->opcode));
3954 76a66253 j_mayer
    gen_op_POWER_sle();
3955 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3956 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3957 76a66253 j_mayer
        gen_set_Rc0(ctx);
3958 76a66253 j_mayer
}
3959 76a66253 j_mayer
3960 76a66253 j_mayer
/* slliq - slliq. */
3961 76a66253 j_mayer
GEN_HANDLER(slliq, 0x1F, 0x18, 0x07, 0x00000000, PPC_POWER_BR)
3962 76a66253 j_mayer
{
3963 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3964 76a66253 j_mayer
    gen_op_set_T1(SH(ctx->opcode));
3965 76a66253 j_mayer
    gen_op_POWER_sleq();
3966 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3967 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3968 76a66253 j_mayer
        gen_set_Rc0(ctx);
3969 76a66253 j_mayer
}
3970 76a66253 j_mayer
3971 76a66253 j_mayer
/* sllq - sllq. */
3972 76a66253 j_mayer
GEN_HANDLER(sllq, 0x1F, 0x18, 0x06, 0x00000000, PPC_POWER_BR)
3973 76a66253 j_mayer
{
3974 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3975 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3976 76a66253 j_mayer
    gen_op_POWER_sllq();
3977 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3978 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3979 76a66253 j_mayer
        gen_set_Rc0(ctx);
3980 76a66253 j_mayer
}
3981 76a66253 j_mayer
3982 76a66253 j_mayer
/* slq - slq. */
3983 76a66253 j_mayer
GEN_HANDLER(slq, 0x1F, 0x18, 0x04, 0x00000000, PPC_POWER_BR)
3984 76a66253 j_mayer
{
3985 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3986 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3987 76a66253 j_mayer
    gen_op_POWER_slq();
3988 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3989 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3990 76a66253 j_mayer
        gen_set_Rc0(ctx);
3991 76a66253 j_mayer
}
3992 76a66253 j_mayer
3993 d9bce9d9 j_mayer
/* sraiq - sraiq. */
3994 76a66253 j_mayer
GEN_HANDLER(sraiq, 0x1F, 0x18, 0x1D, 0x00000000, PPC_POWER_BR)
3995 76a66253 j_mayer
{
3996 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3997 76a66253 j_mayer
    gen_op_set_T1(SH(ctx->opcode));
3998 76a66253 j_mayer
    gen_op_POWER_sraq();
3999 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
4000 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4001 76a66253 j_mayer
        gen_set_Rc0(ctx);
4002 76a66253 j_mayer
}
4003 76a66253 j_mayer
4004 76a66253 j_mayer
/* sraq - sraq. */
4005 76a66253 j_mayer
GEN_HANDLER(sraq, 0x1F, 0x18, 0x1C, 0x00000000, PPC_POWER_BR)
4006 76a66253 j_mayer
{
4007 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
4008 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
4009 76a66253 j_mayer
    gen_op_POWER_sraq();
4010 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
4011 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4012 76a66253 j_mayer
        gen_set_Rc0(ctx);
4013 76a66253 j_mayer
}
4014 76a66253 j_mayer
4015 76a66253 j_mayer
/* sre - sre. */
4016 76a66253 j_mayer
GEN_HANDLER(sre, 0x1F, 0x19, 0x14, 0x00000000, PPC_POWER_BR)
4017 76a66253 j_mayer
{
4018 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
4019 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
4020 76a66253 j_mayer
    gen_op_POWER_sre();
4021 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
4022 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4023 76a66253 j_mayer
        gen_set_Rc0(ctx);
4024 76a66253 j_mayer
}
4025 76a66253 j_mayer
4026 76a66253 j_mayer
/* srea - srea. */
4027 76a66253 j_mayer
GEN_HANDLER(srea, 0x1F, 0x19, 0x1C, 0x00000000, PPC_POWER_BR)
4028 76a66253 j_mayer
{
4029 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
4030 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
4031 76a66253 j_mayer
    gen_op_POWER_srea();
4032 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
4033 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4034 76a66253 j_mayer
        gen_set_Rc0(ctx);
4035 76a66253 j_mayer
}
4036 76a66253 j_mayer
4037 76a66253 j_mayer
/* sreq */
4038 76a66253 j_mayer
GEN_HANDLER(sreq, 0x1F, 0x19, 0x16, 0x00000000, PPC_POWER_BR)
4039 76a66253 j_mayer
{
4040 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
4041 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
4042 76a66253 j_mayer
    gen_op_POWER_sreq();
4043 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
4044 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4045 76a66253 j_mayer
        gen_set_Rc0(ctx);
4046 76a66253 j_mayer
}
4047 76a66253 j_mayer
4048 76a66253 j_mayer
/* sriq */
4049 76a66253 j_mayer
GEN_HANDLER(sriq, 0x1F, 0x18, 0x15, 0x00000000, PPC_POWER_BR)
4050 76a66253 j_mayer
{
4051 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
4052 76a66253 j_mayer
    gen_op_set_T1(SH(ctx->opcode));
4053 76a66253 j_mayer
    gen_op_POWER_srq();
4054 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
4055 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4056 76a66253 j_mayer
        gen_set_Rc0(ctx);
4057 76a66253 j_mayer
}
4058 76a66253 j_mayer
4059 76a66253 j_mayer
/* srliq */
4060 76a66253 j_mayer
GEN_HANDLER(srliq, 0x1F, 0x18, 0x17, 0x00000000, PPC_POWER_BR)
4061 76a66253 j_mayer
{
4062 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
4063 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
4064 76a66253 j_mayer
    gen_op_set_T1(SH(ctx->opcode));
4065 76a66253 j_mayer
    gen_op_POWER_srlq();
4066 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
4067 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4068 76a66253 j_mayer
        gen_set_Rc0(ctx);
4069 76a66253 j_mayer
}
4070 76a66253 j_mayer
4071 76a66253 j_mayer
/* srlq */
4072 76a66253 j_mayer
GEN_HANDLER(srlq, 0x1F, 0x18, 0x16, 0x00000000, PPC_POWER_BR)
4073 76a66253 j_mayer
{
4074 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
4075 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
4076 76a66253 j_mayer
    gen_op_POWER_srlq();
4077 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
4078 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4079 76a66253 j_mayer
        gen_set_Rc0(ctx);
4080 76a66253 j_mayer
}
4081 76a66253 j_mayer
4082 76a66253 j_mayer
/* srq */
4083 76a66253 j_mayer
GEN_HANDLER(srq, 0x1F, 0x18, 0x14, 0x00000000, PPC_POWER_BR)
4084 76a66253 j_mayer
{
4085 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
4086 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
4087 76a66253 j_mayer
    gen_op_POWER_srq();
4088 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
4089 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4090 76a66253 j_mayer
        gen_set_Rc0(ctx);
4091 76a66253 j_mayer
}
4092 76a66253 j_mayer
4093 76a66253 j_mayer
/* PowerPC 602 specific instructions */
4094 76a66253 j_mayer
/* dsa  */
4095 76a66253 j_mayer
GEN_HANDLER(dsa, 0x1F, 0x14, 0x13, 0x03FFF801, PPC_602_SPEC)
4096 76a66253 j_mayer
{
4097 76a66253 j_mayer
    /* XXX: TODO */
4098 e1833e1f j_mayer
    GEN_EXCP_INVAL(ctx);
4099 76a66253 j_mayer
}
4100 76a66253 j_mayer
4101 76a66253 j_mayer
/* esa */
4102 76a66253 j_mayer
GEN_HANDLER(esa, 0x1F, 0x14, 0x12, 0x03FFF801, PPC_602_SPEC)
4103 76a66253 j_mayer
{
4104 76a66253 j_mayer
    /* XXX: TODO */
4105 e1833e1f j_mayer
    GEN_EXCP_INVAL(ctx);
4106 76a66253 j_mayer
}
4107 76a66253 j_mayer
4108 76a66253 j_mayer
/* mfrom */
4109 76a66253 j_mayer
GEN_HANDLER(mfrom, 0x1F, 0x09, 0x08, 0x03E0F801, PPC_602_SPEC)
4110 76a66253 j_mayer
{
4111 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4112 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4113 76a66253 j_mayer
#else
4114 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4115 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4116 76a66253 j_mayer
        return;
4117 76a66253 j_mayer
    }
4118 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
4119 76a66253 j_mayer
    gen_op_602_mfrom();
4120 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
4121 76a66253 j_mayer
#endif
4122 76a66253 j_mayer
}
4123 76a66253 j_mayer
4124 76a66253 j_mayer
/* 602 - 603 - G2 TLB management */
4125 76a66253 j_mayer
/* tlbld */
4126 76a66253 j_mayer
GEN_HANDLER(tlbld, 0x1F, 0x12, 0x1E, 0x03FF0001, PPC_6xx_TLB)
4127 76a66253 j_mayer
{
4128 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4129 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4130 76a66253 j_mayer
#else
4131 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4132 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4133 76a66253 j_mayer
        return;
4134 76a66253 j_mayer
    }
4135 76a66253 j_mayer
    gen_op_load_gpr_T0(rB(ctx->opcode));
4136 76a66253 j_mayer
    gen_op_6xx_tlbld();
4137 76a66253 j_mayer
#endif
4138 76a66253 j_mayer
}
4139 76a66253 j_mayer
4140 76a66253 j_mayer
/* tlbli */
4141 76a66253 j_mayer
GEN_HANDLER(tlbli, 0x1F, 0x12, 0x1F, 0x03FF0001, PPC_6xx_TLB)
4142 76a66253 j_mayer
{
4143 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4144 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4145 76a66253 j_mayer
#else
4146 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4147 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4148 76a66253 j_mayer
        return;
4149 76a66253 j_mayer
    }
4150 76a66253 j_mayer
    gen_op_load_gpr_T0(rB(ctx->opcode));
4151 76a66253 j_mayer
    gen_op_6xx_tlbli();
4152 76a66253 j_mayer
#endif
4153 76a66253 j_mayer
}
4154 76a66253 j_mayer
4155 76a66253 j_mayer
/* POWER instructions not in PowerPC 601 */
4156 76a66253 j_mayer
/* clf */
4157 76a66253 j_mayer
GEN_HANDLER(clf, 0x1F, 0x16, 0x03, 0x03E00000, PPC_POWER)
4158 76a66253 j_mayer
{
4159 76a66253 j_mayer
    /* Cache line flush: implemented as no-op */
4160 76a66253 j_mayer
}
4161 76a66253 j_mayer
4162 76a66253 j_mayer
/* cli */
4163 76a66253 j_mayer
GEN_HANDLER(cli, 0x1F, 0x16, 0x0F, 0x03E00000, PPC_POWER)
4164 76a66253 j_mayer
{
4165 7f75ffd3 blueswir1
    /* Cache line invalidate: privileged and treated as no-op */
4166 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4167 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4168 76a66253 j_mayer
#else
4169 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4170 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4171 76a66253 j_mayer
        return;
4172 76a66253 j_mayer
    }
4173 76a66253 j_mayer
#endif
4174 76a66253 j_mayer
}
4175 76a66253 j_mayer
4176 76a66253 j_mayer
/* dclst */
4177 76a66253 j_mayer
GEN_HANDLER(dclst, 0x1F, 0x16, 0x13, 0x03E00000, PPC_POWER)
4178 76a66253 j_mayer
{
4179 76a66253 j_mayer
    /* Data cache line store: treated as no-op */
4180 76a66253 j_mayer
}
4181 76a66253 j_mayer
4182 76a66253 j_mayer
GEN_HANDLER(mfsri, 0x1F, 0x13, 0x13, 0x00000001, PPC_POWER)
4183 76a66253 j_mayer
{
4184 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4185 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4186 76a66253 j_mayer
#else
4187 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4188 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4189 76a66253 j_mayer
        return;
4190 76a66253 j_mayer
    }
4191 76a66253 j_mayer
    int ra = rA(ctx->opcode);
4192 76a66253 j_mayer
    int rd = rD(ctx->opcode);
4193 76a66253 j_mayer
4194 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4195 76a66253 j_mayer
    gen_op_POWER_mfsri();
4196 76a66253 j_mayer
    gen_op_store_T0_gpr(rd);
4197 76a66253 j_mayer
    if (ra != 0 && ra != rd)
4198 76a66253 j_mayer
        gen_op_store_T1_gpr(ra);
4199 76a66253 j_mayer
#endif
4200 76a66253 j_mayer
}
4201 76a66253 j_mayer
4202 76a66253 j_mayer
GEN_HANDLER(rac, 0x1F, 0x12, 0x19, 0x00000001, PPC_POWER)
4203 76a66253 j_mayer
{
4204 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4205 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4206 76a66253 j_mayer
#else
4207 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4208 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4209 76a66253 j_mayer
        return;
4210 76a66253 j_mayer
    }
4211 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4212 76a66253 j_mayer
    gen_op_POWER_rac();
4213 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
4214 76a66253 j_mayer
#endif
4215 76a66253 j_mayer
}
4216 76a66253 j_mayer
4217 76a66253 j_mayer
GEN_HANDLER(rfsvc, 0x13, 0x12, 0x02, 0x03FFF0001, PPC_POWER)
4218 76a66253 j_mayer
{
4219 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4220 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4221 76a66253 j_mayer
#else
4222 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4223 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4224 76a66253 j_mayer
        return;
4225 76a66253 j_mayer
    }
4226 76a66253 j_mayer
    gen_op_POWER_rfsvc();
4227 e1833e1f j_mayer
    GEN_SYNC(ctx);
4228 76a66253 j_mayer
#endif
4229 76a66253 j_mayer
}
4230 76a66253 j_mayer
4231 76a66253 j_mayer
/* svc is not implemented for now */
4232 76a66253 j_mayer
4233 76a66253 j_mayer
/* POWER2 specific instructions */
4234 76a66253 j_mayer
/* Quad manipulation (load/store two floats at a time) */
4235 76a66253 j_mayer
#define op_POWER2_lfq() (*gen_op_POWER2_lfq[ctx->mem_idx])()
4236 76a66253 j_mayer
#define op_POWER2_stfq() (*gen_op_POWER2_stfq[ctx->mem_idx])()
4237 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4238 76a66253 j_mayer
static GenOpFunc *gen_op_POWER2_lfq[] = {
4239 76a66253 j_mayer
    &gen_op_POWER2_lfq_le_raw,
4240 76a66253 j_mayer
    &gen_op_POWER2_lfq_raw,
4241 76a66253 j_mayer
};
4242 76a66253 j_mayer
static GenOpFunc *gen_op_POWER2_stfq[] = {
4243 76a66253 j_mayer
    &gen_op_POWER2_stfq_le_raw,
4244 76a66253 j_mayer
    &gen_op_POWER2_stfq_raw,
4245 76a66253 j_mayer
};
4246 76a66253 j_mayer
#else
4247 76a66253 j_mayer
static GenOpFunc *gen_op_POWER2_lfq[] = {
4248 76a66253 j_mayer
    &gen_op_POWER2_lfq_le_user,
4249 76a66253 j_mayer
    &gen_op_POWER2_lfq_user,
4250 76a66253 j_mayer
    &gen_op_POWER2_lfq_le_kernel,
4251 76a66253 j_mayer
    &gen_op_POWER2_lfq_kernel,
4252 76a66253 j_mayer
};
4253 76a66253 j_mayer
static GenOpFunc *gen_op_POWER2_stfq[] = {
4254 76a66253 j_mayer
    &gen_op_POWER2_stfq_le_user,
4255 76a66253 j_mayer
    &gen_op_POWER2_stfq_user,
4256 76a66253 j_mayer
    &gen_op_POWER2_stfq_le_kernel,
4257 76a66253 j_mayer
    &gen_op_POWER2_stfq_kernel,
4258 76a66253 j_mayer
};
4259 76a66253 j_mayer
#endif
4260 76a66253 j_mayer
4261 76a66253 j_mayer
/* lfq */
4262 76a66253 j_mayer
GEN_HANDLER(lfq, 0x38, 0xFF, 0xFF, 0x00000003, PPC_POWER2)
4263 76a66253 j_mayer
{
4264 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
4265 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
4266 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);
4267 76a66253 j_mayer
    op_POWER2_lfq();
4268 76a66253 j_mayer
    gen_op_store_FT0_fpr(rD(ctx->opcode));
4269 76a66253 j_mayer
    gen_op_store_FT1_fpr(rD(ctx->opcode) + 1);
4270 76a66253 j_mayer
}
4271 76a66253 j_mayer
4272 76a66253 j_mayer
/* lfqu */
4273 76a66253 j_mayer
GEN_HANDLER(lfqu, 0x39, 0xFF, 0xFF, 0x00000003, PPC_POWER2)
4274 76a66253 j_mayer
{
4275 76a66253 j_mayer
    int ra = rA(ctx->opcode);
4276 76a66253 j_mayer
4277 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
4278 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
4279 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);
4280 76a66253 j_mayer
    op_POWER2_lfq();
4281 76a66253 j_mayer
    gen_op_store_FT0_fpr(rD(ctx->opcode));
4282 76a66253 j_mayer
    gen_op_store_FT1_fpr(rD(ctx->opcode) + 1);
4283 76a66253 j_mayer
    if (ra != 0)
4284 76a66253 j_mayer
        gen_op_store_T0_gpr(ra);
4285 76a66253 j_mayer
}
4286 76a66253 j_mayer
4287 76a66253 j_mayer
/* lfqux */
4288 76a66253 j_mayer
GEN_HANDLER(lfqux, 0x1F, 0x17, 0x19, 0x00000001, PPC_POWER2)
4289 76a66253 j_mayer
{
4290 76a66253 j_mayer
    int ra = rA(ctx->opcode);
4291 76a66253 j_mayer
4292 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
4293 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
4294 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4295 76a66253 j_mayer
    op_POWER2_lfq();
4296 76a66253 j_mayer
    gen_op_store_FT0_fpr(rD(ctx->opcode));
4297 76a66253 j_mayer
    gen_op_store_FT1_fpr(rD(ctx->opcode) + 1);
4298 76a66253 j_mayer
    if (ra != 0)
4299 76a66253 j_mayer
        gen_op_store_T0_gpr(ra);
4300 76a66253 j_mayer
}
4301 76a66253 j_mayer
4302 76a66253 j_mayer
/* lfqx */
4303 76a66253 j_mayer
GEN_HANDLER(lfqx, 0x1F, 0x17, 0x18, 0x00000001, PPC_POWER2)
4304 76a66253 j_mayer
{
4305 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
4306 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
4307 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4308 76a66253 j_mayer
    op_POWER2_lfq();
4309 76a66253 j_mayer
    gen_op_store_FT0_fpr(rD(ctx->opcode));
4310 76a66253 j_mayer
    gen_op_store_FT1_fpr(rD(ctx->opcode) + 1);
4311 76a66253 j_mayer
}
4312 76a66253 j_mayer
4313 76a66253 j_mayer
/* stfq */
4314 76a66253 j_mayer
GEN_HANDLER(stfq, 0x3C, 0xFF, 0xFF, 0x00000003, PPC_POWER2)
4315 76a66253 j_mayer
{
4316 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
4317 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
4318 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);
4319 76a66253 j_mayer
    gen_op_load_fpr_FT0(rS(ctx->opcode));
4320 76a66253 j_mayer
    gen_op_load_fpr_FT1(rS(ctx->opcode) + 1);
4321 76a66253 j_mayer
    op_POWER2_stfq();
4322 76a66253 j_mayer
}
4323 76a66253 j_mayer
4324 76a66253 j_mayer
/* stfqu */
4325 76a66253 j_mayer
GEN_HANDLER(stfqu, 0x3D, 0xFF, 0xFF, 0x00000003, PPC_POWER2)
4326 76a66253 j_mayer
{
4327 76a66253 j_mayer
    int ra = rA(ctx->opcode);
4328 76a66253 j_mayer
4329 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
4330 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
4331 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);
4332 76a66253 j_mayer
    gen_op_load_fpr_FT0(rS(ctx->opcode));
4333 76a66253 j_mayer
    gen_op_load_fpr_FT1(rS(ctx->opcode) + 1);
4334 76a66253 j_mayer
    op_POWER2_stfq();
4335 76a66253 j_mayer
    if (ra != 0)
4336 76a66253 j_mayer
        gen_op_store_T0_gpr(ra);
4337 76a66253 j_mayer
}
4338 76a66253 j_mayer
4339 76a66253 j_mayer
/* stfqux */
4340 76a66253 j_mayer
GEN_HANDLER(stfqux, 0x1F, 0x17, 0x1D, 0x00000001, PPC_POWER2)
4341 76a66253 j_mayer
{
4342 76a66253 j_mayer
    int ra = rA(ctx->opcode);
4343 76a66253 j_mayer
4344 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
4345 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
4346 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4347 76a66253 j_mayer
    gen_op_load_fpr_FT0(rS(ctx->opcode));
4348 76a66253 j_mayer
    gen_op_load_fpr_FT1(rS(ctx->opcode) + 1);
4349 76a66253 j_mayer
    op_POWER2_stfq();
4350 76a66253 j_mayer
    if (ra != 0)
4351 76a66253 j_mayer
        gen_op_store_T0_gpr(ra);
4352 76a66253 j_mayer
}
4353 76a66253 j_mayer
4354 76a66253 j_mayer
/* stfqx */
4355 76a66253 j_mayer
GEN_HANDLER(stfqx, 0x1F, 0x17, 0x1C, 0x00000001, PPC_POWER2)
4356 76a66253 j_mayer
{
4357 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
4358 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
4359 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4360 76a66253 j_mayer
    gen_op_load_fpr_FT0(rS(ctx->opcode));
4361 76a66253 j_mayer
    gen_op_load_fpr_FT1(rS(ctx->opcode) + 1);
4362 76a66253 j_mayer
    op_POWER2_stfq();
4363 76a66253 j_mayer
}
4364 76a66253 j_mayer
4365 76a66253 j_mayer
/* BookE specific instructions */
4366 2662a059 j_mayer
/* XXX: not implemented on 440 ? */
4367 a750fc0b j_mayer
GEN_HANDLER(mfapidi, 0x1F, 0x13, 0x08, 0x0000F801, PPC_BOOKE_EXT)
4368 76a66253 j_mayer
{
4369 76a66253 j_mayer
    /* XXX: TODO */
4370 e1833e1f j_mayer
    GEN_EXCP_INVAL(ctx);
4371 76a66253 j_mayer
}
4372 76a66253 j_mayer
4373 2662a059 j_mayer
/* XXX: not implemented on 440 ? */
4374 a750fc0b j_mayer
GEN_HANDLER(tlbiva, 0x1F, 0x12, 0x18, 0x03FFF801, PPC_BOOKE_EXT)
4375 76a66253 j_mayer
{
4376 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4377 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4378 76a66253 j_mayer
#else
4379 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4380 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4381 76a66253 j_mayer
        return;
4382 76a66253 j_mayer
    }
4383 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4384 76a66253 j_mayer
    /* Use the same micro-ops as for tlbie */
4385 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
4386 d9bce9d9 j_mayer
    if (ctx->sf_mode)
4387 d9bce9d9 j_mayer
        gen_op_tlbie_64();
4388 d9bce9d9 j_mayer
    else
4389 d9bce9d9 j_mayer
#endif
4390 d9bce9d9 j_mayer
        gen_op_tlbie();
4391 76a66253 j_mayer
#endif
4392 76a66253 j_mayer
}
4393 76a66253 j_mayer
4394 76a66253 j_mayer
/* All 405 MAC instructions are translated here */
4395 76a66253 j_mayer
static inline void gen_405_mulladd_insn (DisasContext *ctx, int opc2, int opc3,
4396 76a66253 j_mayer
                                         int ra, int rb, int rt, int Rc)
4397 76a66253 j_mayer
{
4398 76a66253 j_mayer
    gen_op_load_gpr_T0(ra);
4399 76a66253 j_mayer
    gen_op_load_gpr_T1(rb);
4400 76a66253 j_mayer
    switch (opc3 & 0x0D) {
4401 76a66253 j_mayer
    case 0x05:
4402 76a66253 j_mayer
        /* macchw    - macchw.    - macchwo   - macchwo.   */
4403 76a66253 j_mayer
        /* macchws   - macchws.   - macchwso  - macchwso.  */
4404 76a66253 j_mayer
        /* nmacchw   - nmacchw.   - nmacchwo  - nmacchwo.  */
4405 76a66253 j_mayer
        /* nmacchws  - nmacchws.  - nmacchwso - nmacchwso. */
4406 76a66253 j_mayer
        /* mulchw - mulchw. */
4407 76a66253 j_mayer
        gen_op_405_mulchw();
4408 76a66253 j_mayer
        break;
4409 76a66253 j_mayer
    case 0x04:
4410 76a66253 j_mayer
        /* macchwu   - macchwu.   - macchwuo  - macchwuo.  */
4411 76a66253 j_mayer
        /* macchwsu  - macchwsu.  - macchwsuo - macchwsuo. */
4412 76a66253 j_mayer
        /* mulchwu - mulchwu. */
4413 76a66253 j_mayer
        gen_op_405_mulchwu();
4414 76a66253 j_mayer
        break;
4415 76a66253 j_mayer
    case 0x01:
4416 76a66253 j_mayer
        /* machhw    - machhw.    - machhwo   - machhwo.   */
4417 76a66253 j_mayer
        /* machhws   - machhws.   - machhwso  - machhwso.  */
4418 76a66253 j_mayer
        /* nmachhw   - nmachhw.   - nmachhwo  - nmachhwo.  */
4419 76a66253 j_mayer
        /* nmachhws  - nmachhws.  - nmachhwso - nmachhwso. */
4420 76a66253 j_mayer
        /* mulhhw - mulhhw. */
4421 76a66253 j_mayer
        gen_op_405_mulhhw();
4422 76a66253 j_mayer
        break;
4423 76a66253 j_mayer
    case 0x00:
4424 76a66253 j_mayer
        /* machhwu   - machhwu.   - machhwuo  - machhwuo.  */
4425 76a66253 j_mayer
        /* machhwsu  - machhwsu.  - machhwsuo - machhwsuo. */
4426 76a66253 j_mayer
        /* mulhhwu - mulhhwu. */
4427 76a66253 j_mayer
        gen_op_405_mulhhwu();
4428 76a66253 j_mayer
        break;
4429 76a66253 j_mayer
    case 0x0D:
4430 76a66253 j_mayer
        /* maclhw    - maclhw.    - maclhwo   - maclhwo.   */
4431 76a66253 j_mayer
        /* maclhws   - maclhws.   - maclhwso  - maclhwso.  */
4432 76a66253 j_mayer
        /* nmaclhw   - nmaclhw.   - nmaclhwo  - nmaclhwo.  */
4433 76a66253 j_mayer
        /* nmaclhws  - nmaclhws.  - nmaclhwso - nmaclhwso. */
4434 76a66253 j_mayer
        /* mullhw - mullhw. */
4435 76a66253 j_mayer
        gen_op_405_mullhw();
4436 76a66253 j_mayer
        break;
4437 76a66253 j_mayer
    case 0x0C:
4438 76a66253 j_mayer
        /* maclhwu   - maclhwu.   - maclhwuo  - maclhwuo.  */
4439 76a66253 j_mayer
        /* maclhwsu  - maclhwsu.  - maclhwsuo - maclhwsuo. */
4440 76a66253 j_mayer
        /* mullhwu - mullhwu. */
4441 76a66253 j_mayer
        gen_op_405_mullhwu();
4442 76a66253 j_mayer
        break;
4443 76a66253 j_mayer
    }
4444 76a66253 j_mayer
    if (opc2 & 0x02) {
4445 76a66253 j_mayer
        /* nmultiply-and-accumulate (0x0E) */
4446 76a66253 j_mayer
        gen_op_neg();
4447 76a66253 j_mayer
    }
4448 76a66253 j_mayer
    if (opc2 & 0x04) {
4449 76a66253 j_mayer
        /* (n)multiply-and-accumulate (0x0C - 0x0E) */
4450 76a66253 j_mayer
        gen_op_load_gpr_T2(rt);
4451 76a66253 j_mayer
        gen_op_move_T1_T0();
4452 76a66253 j_mayer
        gen_op_405_add_T0_T2();
4453 76a66253 j_mayer
    }
4454 76a66253 j_mayer
    if (opc3 & 0x10) {
4455 76a66253 j_mayer
        /* Check overflow */
4456 76a66253 j_mayer
        if (opc3 & 0x01)
4457 76a66253 j_mayer
            gen_op_405_check_ov();
4458 76a66253 j_mayer
        else
4459 76a66253 j_mayer
            gen_op_405_check_ovu();
4460 76a66253 j_mayer
    }
4461 76a66253 j_mayer
    if (opc3 & 0x02) {
4462 76a66253 j_mayer
        /* Saturate */
4463 76a66253 j_mayer
        if (opc3 & 0x01)
4464 76a66253 j_mayer
            gen_op_405_check_sat();
4465 76a66253 j_mayer
        else
4466 76a66253 j_mayer
            gen_op_405_check_satu();
4467 76a66253 j_mayer
    }
4468 76a66253 j_mayer
    gen_op_store_T0_gpr(rt);
4469 76a66253 j_mayer
    if (unlikely(Rc) != 0) {
4470 76a66253 j_mayer
        /* Update Rc0 */
4471 76a66253 j_mayer
        gen_set_Rc0(ctx);
4472 76a66253 j_mayer
    }
4473 76a66253 j_mayer
}
4474 76a66253 j_mayer
4475 a750fc0b j_mayer
#define GEN_MAC_HANDLER(name, opc2, opc3)                                     \
4476 a750fc0b j_mayer
GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_405_MAC)                  \
4477 76a66253 j_mayer
{                                                                             \
4478 76a66253 j_mayer
    gen_405_mulladd_insn(ctx, opc2, opc3, rA(ctx->opcode), rB(ctx->opcode),   \
4479 76a66253 j_mayer
                         rD(ctx->opcode), Rc(ctx->opcode));                   \
4480 76a66253 j_mayer
}
4481 76a66253 j_mayer
4482 76a66253 j_mayer
/* macchw    - macchw.    */
4483 a750fc0b j_mayer
GEN_MAC_HANDLER(macchw, 0x0C, 0x05);
4484 76a66253 j_mayer
/* macchwo   - macchwo.   */
4485 a750fc0b j_mayer
GEN_MAC_HANDLER(macchwo, 0x0C, 0x15);
4486 76a66253 j_mayer
/* macchws   - macchws.   */
4487 a750fc0b j_mayer
GEN_MAC_HANDLER(macchws, 0x0C, 0x07);
4488 76a66253 j_mayer
/* macchwso  - macchwso.  */
4489 a750fc0b j_mayer
GEN_MAC_HANDLER(macchwso, 0x0C, 0x17);
4490 76a66253 j_mayer
/* macchwsu  - macchwsu.  */
4491 a750fc0b j_mayer
GEN_MAC_HANDLER(macchwsu, 0x0C, 0x06);
4492 76a66253 j_mayer
/* macchwsuo - macchwsuo. */
4493 a750fc0b j_mayer
GEN_MAC_HANDLER(macchwsuo, 0x0C, 0x16);
4494 76a66253 j_mayer
/* macchwu   - macchwu.   */
4495 a750fc0b j_mayer
GEN_MAC_HANDLER(macchwu, 0x0C, 0x04);
4496 76a66253 j_mayer
/* macchwuo  - macchwuo.  */
4497 a750fc0b j_mayer
GEN_MAC_HANDLER(macchwuo, 0x0C, 0x14);
4498 76a66253 j_mayer
/* machhw    - machhw.    */
4499 a750fc0b j_mayer
GEN_MAC_HANDLER(machhw, 0x0C, 0x01);
4500 76a66253 j_mayer
/* machhwo   - machhwo.   */
4501 a750fc0b j_mayer
GEN_MAC_HANDLER(machhwo, 0x0C, 0x11);
4502 76a66253 j_mayer
/* machhws   - machhws.   */
4503 a750fc0b j_mayer
GEN_MAC_HANDLER(machhws, 0x0C, 0x03);
4504 76a66253 j_mayer
/* machhwso  - machhwso.  */
4505 a750fc0b j_mayer
GEN_MAC_HANDLER(machhwso, 0x0C, 0x13);
4506 76a66253 j_mayer
/* machhwsu  - machhwsu.  */
4507 a750fc0b j_mayer
GEN_MAC_HANDLER(machhwsu, 0x0C, 0x02);
4508 76a66253 j_mayer
/* machhwsuo - machhwsuo. */
4509 a750fc0b j_mayer
GEN_MAC_HANDLER(machhwsuo, 0x0C, 0x12);
4510 76a66253 j_mayer
/* machhwu   - machhwu.   */
4511 a750fc0b j_mayer
GEN_MAC_HANDLER(machhwu, 0x0C, 0x00);
4512 76a66253 j_mayer
/* machhwuo  - machhwuo.  */
4513 a750fc0b j_mayer
GEN_MAC_HANDLER(machhwuo, 0x0C, 0x10);
4514 76a66253 j_mayer
/* maclhw    - maclhw.    */
4515 a750fc0b j_mayer
GEN_MAC_HANDLER(maclhw, 0x0C, 0x0D);
4516 76a66253 j_mayer
/* maclhwo   - maclhwo.   */
4517 a750fc0b j_mayer
GEN_MAC_HANDLER(maclhwo, 0x0C, 0x1D);
4518 76a66253 j_mayer
/* maclhws   - maclhws.   */
4519 a750fc0b j_mayer
GEN_MAC_HANDLER(maclhws, 0x0C, 0x0F);
4520 76a66253 j_mayer
/* maclhwso  - maclhwso.  */
4521 a750fc0b j_mayer
GEN_MAC_HANDLER(maclhwso, 0x0C, 0x1F);
4522 76a66253 j_mayer
/* maclhwu   - maclhwu.   */
4523 a750fc0b j_mayer
GEN_MAC_HANDLER(maclhwu, 0x0C, 0x0C);
4524 76a66253 j_mayer
/* maclhwuo  - maclhwuo.  */
4525 a750fc0b j_mayer
GEN_MAC_HANDLER(maclhwuo, 0x0C, 0x1C);
4526 76a66253 j_mayer
/* maclhwsu  - maclhwsu.  */
4527 a750fc0b j_mayer
GEN_MAC_HANDLER(maclhwsu, 0x0C, 0x0E);
4528 76a66253 j_mayer
/* maclhwsuo - maclhwsuo. */
4529 a750fc0b j_mayer
GEN_MAC_HANDLER(maclhwsuo, 0x0C, 0x1E);
4530 76a66253 j_mayer
/* nmacchw   - nmacchw.   */
4531 a750fc0b j_mayer
GEN_MAC_HANDLER(nmacchw, 0x0E, 0x05);
4532 76a66253 j_mayer
/* nmacchwo  - nmacchwo.  */
4533 a750fc0b j_mayer
GEN_MAC_HANDLER(nmacchwo, 0x0E, 0x15);
4534 76a66253 j_mayer
/* nmacchws  - nmacchws.  */
4535 a750fc0b j_mayer
GEN_MAC_HANDLER(nmacchws, 0x0E, 0x07);
4536 76a66253 j_mayer
/* nmacchwso - nmacchwso. */
4537 a750fc0b j_mayer
GEN_MAC_HANDLER(nmacchwso, 0x0E, 0x17);
4538 76a66253 j_mayer
/* nmachhw   - nmachhw.   */
4539 a750fc0b j_mayer
GEN_MAC_HANDLER(nmachhw, 0x0E, 0x01);
4540 76a66253 j_mayer
/* nmachhwo  - nmachhwo.  */
4541 a750fc0b j_mayer
GEN_MAC_HANDLER(nmachhwo, 0x0E, 0x11);
4542 76a66253 j_mayer
/* nmachhws  - nmachhws.  */
4543 a750fc0b j_mayer
GEN_MAC_HANDLER(nmachhws, 0x0E, 0x03);
4544 76a66253 j_mayer
/* nmachhwso - nmachhwso. */
4545 a750fc0b j_mayer
GEN_MAC_HANDLER(nmachhwso, 0x0E, 0x13);
4546 76a66253 j_mayer
/* nmaclhw   - nmaclhw.   */
4547 a750fc0b j_mayer
GEN_MAC_HANDLER(nmaclhw, 0x0E, 0x0D);
4548 76a66253 j_mayer
/* nmaclhwo  - nmaclhwo.  */
4549 a750fc0b j_mayer
GEN_MAC_HANDLER(nmaclhwo, 0x0E, 0x1D);
4550 76a66253 j_mayer
/* nmaclhws  - nmaclhws.  */
4551 a750fc0b j_mayer
GEN_MAC_HANDLER(nmaclhws, 0x0E, 0x0F);
4552 76a66253 j_mayer
/* nmaclhwso - nmaclhwso. */
4553 a750fc0b j_mayer
GEN_MAC_HANDLER(nmaclhwso, 0x0E, 0x1F);
4554 76a66253 j_mayer
4555 76a66253 j_mayer
/* mulchw  - mulchw.  */
4556 a750fc0b j_mayer
GEN_MAC_HANDLER(mulchw, 0x08, 0x05);
4557 76a66253 j_mayer
/* mulchwu - mulchwu. */
4558 a750fc0b j_mayer
GEN_MAC_HANDLER(mulchwu, 0x08, 0x04);
4559 76a66253 j_mayer
/* mulhhw  - mulhhw.  */
4560 a750fc0b j_mayer
GEN_MAC_HANDLER(mulhhw, 0x08, 0x01);
4561 76a66253 j_mayer
/* mulhhwu - mulhhwu. */
4562 a750fc0b j_mayer
GEN_MAC_HANDLER(mulhhwu, 0x08, 0x00);
4563 76a66253 j_mayer
/* mullhw  - mullhw.  */
4564 a750fc0b j_mayer
GEN_MAC_HANDLER(mullhw, 0x08, 0x0D);
4565 76a66253 j_mayer
/* mullhwu - mullhwu. */
4566 a750fc0b j_mayer
GEN_MAC_HANDLER(mullhwu, 0x08, 0x0C);
4567 76a66253 j_mayer
4568 76a66253 j_mayer
/* mfdcr */
4569 76a66253 j_mayer
GEN_HANDLER(mfdcr, 0x1F, 0x03, 0x0A, 0x00000001, PPC_EMB_COMMON)
4570 76a66253 j_mayer
{
4571 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4572 e1833e1f j_mayer
    GEN_EXCP_PRIVREG(ctx);
4573 76a66253 j_mayer
#else
4574 76a66253 j_mayer
    uint32_t dcrn = SPR(ctx->opcode);
4575 76a66253 j_mayer
4576 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4577 e1833e1f j_mayer
        GEN_EXCP_PRIVREG(ctx);
4578 76a66253 j_mayer
        return;
4579 76a66253 j_mayer
    }
4580 a42bd6cc j_mayer
    gen_op_set_T0(dcrn);
4581 a42bd6cc j_mayer
    gen_op_load_dcr();
4582 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
4583 76a66253 j_mayer
#endif
4584 76a66253 j_mayer
}
4585 76a66253 j_mayer
4586 76a66253 j_mayer
/* mtdcr */
4587 76a66253 j_mayer
GEN_HANDLER(mtdcr, 0x1F, 0x03, 0x0E, 0x00000001, PPC_EMB_COMMON)
4588 76a66253 j_mayer
{
4589 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4590 e1833e1f j_mayer
    GEN_EXCP_PRIVREG(ctx);
4591 76a66253 j_mayer
#else
4592 76a66253 j_mayer
    uint32_t dcrn = SPR(ctx->opcode);
4593 76a66253 j_mayer
4594 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4595 e1833e1f j_mayer
        GEN_EXCP_PRIVREG(ctx);
4596 76a66253 j_mayer
        return;
4597 76a66253 j_mayer
    }
4598 a42bd6cc j_mayer
    gen_op_set_T0(dcrn);
4599 a42bd6cc j_mayer
    gen_op_load_gpr_T1(rS(ctx->opcode));
4600 a42bd6cc j_mayer
    gen_op_store_dcr();
4601 a42bd6cc j_mayer
#endif
4602 a42bd6cc j_mayer
}
4603 a42bd6cc j_mayer
4604 a42bd6cc j_mayer
/* mfdcrx */
4605 2662a059 j_mayer
/* XXX: not implemented on 440 ? */
4606 a750fc0b j_mayer
GEN_HANDLER(mfdcrx, 0x1F, 0x03, 0x08, 0x00000000, PPC_BOOKE_EXT)
4607 a42bd6cc j_mayer
{
4608 a42bd6cc j_mayer
#if defined(CONFIG_USER_ONLY)
4609 e1833e1f j_mayer
    GEN_EXCP_PRIVREG(ctx);
4610 a42bd6cc j_mayer
#else
4611 a42bd6cc j_mayer
    if (unlikely(!ctx->supervisor)) {
4612 e1833e1f j_mayer
        GEN_EXCP_PRIVREG(ctx);
4613 a42bd6cc j_mayer
        return;
4614 a42bd6cc j_mayer
    }
4615 a42bd6cc j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
4616 a42bd6cc j_mayer
    gen_op_load_dcr();
4617 a42bd6cc j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
4618 a750fc0b j_mayer
    /* Note: Rc update flag set leads to undefined state of Rc0 */
4619 a42bd6cc j_mayer
#endif
4620 a42bd6cc j_mayer
}
4621 a42bd6cc j_mayer
4622 a42bd6cc j_mayer
/* mtdcrx */
4623 2662a059 j_mayer
/* XXX: not implemented on 440 ? */
4624 a750fc0b j_mayer
GEN_HANDLER(mtdcrx, 0x1F, 0x03, 0x0C, 0x00000000, PPC_BOOKE_EXT)
4625 a42bd6cc j_mayer
{
4626 a42bd6cc j_mayer
#if defined(CONFIG_USER_ONLY)
4627 e1833e1f j_mayer
    GEN_EXCP_PRIVREG(ctx);
4628 a42bd6cc j_mayer
#else
4629 a42bd6cc j_mayer
    if (unlikely(!ctx->supervisor)) {
4630 e1833e1f j_mayer
        GEN_EXCP_PRIVREG(ctx);
4631 a42bd6cc j_mayer
        return;
4632 a42bd6cc j_mayer
    }
4633 a42bd6cc j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
4634 a42bd6cc j_mayer
    gen_op_load_gpr_T1(rS(ctx->opcode));
4635 a42bd6cc j_mayer
    gen_op_store_dcr();
4636 a750fc0b j_mayer
    /* Note: Rc update flag set leads to undefined state of Rc0 */
4637 76a66253 j_mayer
#endif
4638 76a66253 j_mayer
}
4639 76a66253 j_mayer
4640 a750fc0b j_mayer
/* mfdcrux (PPC 460) : user-mode access to DCR */
4641 a750fc0b j_mayer
GEN_HANDLER(mfdcrux, 0x1F, 0x03, 0x09, 0x00000000, PPC_DCRUX)
4642 a750fc0b j_mayer
{
4643 a750fc0b j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
4644 a750fc0b j_mayer
    gen_op_load_dcr();
4645 a750fc0b j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
4646 a750fc0b j_mayer
    /* Note: Rc update flag set leads to undefined state of Rc0 */
4647 a750fc0b j_mayer
}
4648 a750fc0b j_mayer
4649 a750fc0b j_mayer
/* mtdcrux (PPC 460) : user-mode access to DCR */
4650 a750fc0b j_mayer
GEN_HANDLER(mtdcrux, 0x1F, 0x03, 0x0D, 0x00000000, PPC_DCRUX)
4651 a750fc0b j_mayer
{
4652 a750fc0b j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
4653 a750fc0b j_mayer
    gen_op_load_gpr_T1(rS(ctx->opcode));
4654 a750fc0b j_mayer
    gen_op_store_dcr();
4655 a750fc0b j_mayer
    /* Note: Rc update flag set leads to undefined state of Rc0 */
4656 a750fc0b j_mayer
}
4657 a750fc0b j_mayer
4658 76a66253 j_mayer
/* dccci */
4659 76a66253 j_mayer
GEN_HANDLER(dccci, 0x1F, 0x06, 0x0E, 0x03E00001, PPC_4xx_COMMON)
4660 76a66253 j_mayer
{
4661 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4662 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4663 76a66253 j_mayer
#else
4664 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4665 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4666 76a66253 j_mayer
        return;
4667 76a66253 j_mayer
    }
4668 76a66253 j_mayer
    /* interpreted as no-op */
4669 76a66253 j_mayer
#endif
4670 76a66253 j_mayer
}
4671 76a66253 j_mayer
4672 76a66253 j_mayer
/* dcread */
4673 76a66253 j_mayer
GEN_HANDLER(dcread, 0x1F, 0x06, 0x0F, 0x00000001, PPC_4xx_COMMON)
4674 76a66253 j_mayer
{
4675 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4676 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4677 76a66253 j_mayer
#else
4678 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4679 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4680 76a66253 j_mayer
        return;
4681 76a66253 j_mayer
    }
4682 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4683 76a66253 j_mayer
    op_ldst(lwz);
4684 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
4685 76a66253 j_mayer
#endif
4686 76a66253 j_mayer
}
4687 76a66253 j_mayer
4688 76a66253 j_mayer
/* icbt */
4689 2662a059 j_mayer
GEN_HANDLER(icbt_40x, 0x1F, 0x06, 0x08, 0x03E00001, PPC_40x_ICBT)
4690 76a66253 j_mayer
{
4691 76a66253 j_mayer
    /* interpreted as no-op */
4692 76a66253 j_mayer
    /* XXX: specification say this is treated as a load by the MMU
4693 76a66253 j_mayer
     *      but does not generate any exception
4694 76a66253 j_mayer
     */
4695 76a66253 j_mayer
}
4696 76a66253 j_mayer
4697 76a66253 j_mayer
/* iccci */
4698 76a66253 j_mayer
GEN_HANDLER(iccci, 0x1F, 0x06, 0x1E, 0x00000001, PPC_4xx_COMMON)
4699 76a66253 j_mayer
{
4700 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4701 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4702 76a66253 j_mayer
#else
4703 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4704 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4705 76a66253 j_mayer
        return;
4706 76a66253 j_mayer
    }
4707 76a66253 j_mayer
    /* interpreted as no-op */
4708 76a66253 j_mayer
#endif
4709 76a66253 j_mayer
}
4710 76a66253 j_mayer
4711 76a66253 j_mayer
/* icread */
4712 76a66253 j_mayer
GEN_HANDLER(icread, 0x1F, 0x06, 0x1F, 0x03E00001, PPC_4xx_COMMON)
4713 76a66253 j_mayer
{
4714 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4715 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4716 76a66253 j_mayer
#else
4717 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4718 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4719 76a66253 j_mayer
        return;
4720 76a66253 j_mayer
    }
4721 76a66253 j_mayer
    /* interpreted as no-op */
4722 76a66253 j_mayer
#endif
4723 76a66253 j_mayer
}
4724 76a66253 j_mayer
4725 76a66253 j_mayer
/* rfci (supervisor only) */
4726 a42bd6cc j_mayer
GEN_HANDLER(rfci_40x, 0x13, 0x13, 0x01, 0x03FF8001, PPC_40x_EXCP)
4727 a42bd6cc j_mayer
{
4728 a42bd6cc j_mayer
#if defined(CONFIG_USER_ONLY)
4729 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4730 a42bd6cc j_mayer
#else
4731 a42bd6cc j_mayer
    if (unlikely(!ctx->supervisor)) {
4732 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4733 a42bd6cc j_mayer
        return;
4734 a42bd6cc j_mayer
    }
4735 a42bd6cc j_mayer
    /* Restore CPU state */
4736 a42bd6cc j_mayer
    gen_op_40x_rfci();
4737 e1833e1f j_mayer
    GEN_SYNC(ctx);
4738 a42bd6cc j_mayer
#endif
4739 a42bd6cc j_mayer
}
4740 a42bd6cc j_mayer
4741 a42bd6cc j_mayer
GEN_HANDLER(rfci, 0x13, 0x13, 0x01, 0x03FF8001, PPC_BOOKE)
4742 a42bd6cc j_mayer
{
4743 a42bd6cc j_mayer
#if defined(CONFIG_USER_ONLY)
4744 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4745 a42bd6cc j_mayer
#else
4746 a42bd6cc j_mayer
    if (unlikely(!ctx->supervisor)) {
4747 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4748 a42bd6cc j_mayer
        return;
4749 a42bd6cc j_mayer
    }
4750 a42bd6cc j_mayer
    /* Restore CPU state */
4751 a42bd6cc j_mayer
    gen_op_rfci();
4752 e1833e1f j_mayer
    GEN_SYNC(ctx);
4753 a42bd6cc j_mayer
#endif
4754 a42bd6cc j_mayer
}
4755 a42bd6cc j_mayer
4756 a42bd6cc j_mayer
/* BookE specific */
4757 2662a059 j_mayer
/* XXX: not implemented on 440 ? */
4758 a750fc0b j_mayer
GEN_HANDLER(rfdi, 0x13, 0x07, 0x01, 0x03FF8001, PPC_BOOKE_EXT)
4759 76a66253 j_mayer
{
4760 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4761 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4762 76a66253 j_mayer
#else
4763 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4764 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4765 76a66253 j_mayer
        return;
4766 76a66253 j_mayer
    }
4767 76a66253 j_mayer
    /* Restore CPU state */
4768 a42bd6cc j_mayer
    gen_op_rfdi();
4769 e1833e1f j_mayer
    GEN_SYNC(ctx);
4770 76a66253 j_mayer
#endif
4771 76a66253 j_mayer
}
4772 76a66253 j_mayer
4773 2662a059 j_mayer
/* XXX: not implemented on 440 ? */
4774 a750fc0b j_mayer
GEN_HANDLER(rfmci, 0x13, 0x06, 0x01, 0x03FF8001, PPC_RFMCI)
4775 a42bd6cc j_mayer
{
4776 a42bd6cc j_mayer
#if defined(CONFIG_USER_ONLY)
4777 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4778 a42bd6cc j_mayer
#else
4779 a42bd6cc j_mayer
    if (unlikely(!ctx->supervisor)) {
4780 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4781 a42bd6cc j_mayer
        return;
4782 a42bd6cc j_mayer
    }
4783 a42bd6cc j_mayer
    /* Restore CPU state */
4784 a42bd6cc j_mayer
    gen_op_rfmci();
4785 e1833e1f j_mayer
    GEN_SYNC(ctx);
4786 a42bd6cc j_mayer
#endif
4787 a42bd6cc j_mayer
}
4788 5eb7995e j_mayer
4789 d9bce9d9 j_mayer
/* TLB management - PowerPC 405 implementation */
4790 76a66253 j_mayer
/* tlbre */
4791 a750fc0b j_mayer
GEN_HANDLER(tlbre_40x, 0x1F, 0x12, 0x1D, 0x00000001, PPC_40x_TLB)
4792 76a66253 j_mayer
{
4793 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4794 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4795 76a66253 j_mayer
#else
4796 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4797 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4798 76a66253 j_mayer
        return;
4799 76a66253 j_mayer
    }
4800 76a66253 j_mayer
    switch (rB(ctx->opcode)) {
4801 76a66253 j_mayer
    case 0:
4802 9a64fbe4 bellard
        gen_op_load_gpr_T0(rA(ctx->opcode));
4803 76a66253 j_mayer
        gen_op_4xx_tlbre_hi();
4804 76a66253 j_mayer
        gen_op_store_T0_gpr(rD(ctx->opcode));
4805 76a66253 j_mayer
        break;
4806 76a66253 j_mayer
    case 1:
4807 76a66253 j_mayer
        gen_op_load_gpr_T0(rA(ctx->opcode));
4808 76a66253 j_mayer
        gen_op_4xx_tlbre_lo();
4809 76a66253 j_mayer
        gen_op_store_T0_gpr(rD(ctx->opcode));
4810 76a66253 j_mayer
        break;
4811 76a66253 j_mayer
    default:
4812 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);
4813 76a66253 j_mayer
        break;
4814 9a64fbe4 bellard
    }
4815 76a66253 j_mayer
#endif
4816 76a66253 j_mayer
}
4817 76a66253 j_mayer
4818 d9bce9d9 j_mayer
/* tlbsx - tlbsx. */
4819 a750fc0b j_mayer
GEN_HANDLER(tlbsx_40x, 0x1F, 0x12, 0x1C, 0x00000000, PPC_40x_TLB)
4820 76a66253 j_mayer
{
4821 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4822 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4823 76a66253 j_mayer
#else
4824 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4825 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4826 76a66253 j_mayer
        return;
4827 76a66253 j_mayer
    }
4828 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4829 76a66253 j_mayer
    if (Rc(ctx->opcode))
4830 76a66253 j_mayer
        gen_op_4xx_tlbsx_();
4831 76a66253 j_mayer
    else
4832 76a66253 j_mayer
        gen_op_4xx_tlbsx();
4833 9a64fbe4 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));
4834 76a66253 j_mayer
#endif
4835 79aceca5 bellard
}
4836 79aceca5 bellard
4837 76a66253 j_mayer
/* tlbwe */
4838 a750fc0b j_mayer
GEN_HANDLER(tlbwe_40x, 0x1F, 0x12, 0x1E, 0x00000001, PPC_40x_TLB)
4839 79aceca5 bellard
{
4840 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4841 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4842 76a66253 j_mayer
#else
4843 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4844 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4845 76a66253 j_mayer
        return;
4846 76a66253 j_mayer
    }
4847 76a66253 j_mayer
    switch (rB(ctx->opcode)) {
4848 76a66253 j_mayer
    case 0:
4849 9a64fbe4 bellard
        gen_op_load_gpr_T0(rA(ctx->opcode));
4850 76a66253 j_mayer
        gen_op_load_gpr_T1(rS(ctx->opcode));
4851 76a66253 j_mayer
        gen_op_4xx_tlbwe_hi();
4852 76a66253 j_mayer
        break;
4853 76a66253 j_mayer
    case 1:
4854 76a66253 j_mayer
        gen_op_load_gpr_T0(rA(ctx->opcode));
4855 76a66253 j_mayer
        gen_op_load_gpr_T1(rS(ctx->opcode));
4856 76a66253 j_mayer
        gen_op_4xx_tlbwe_lo();
4857 76a66253 j_mayer
        break;
4858 76a66253 j_mayer
    default:
4859 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);
4860 76a66253 j_mayer
        break;
4861 9a64fbe4 bellard
    }
4862 76a66253 j_mayer
#endif
4863 76a66253 j_mayer
}
4864 76a66253 j_mayer
4865 a4bb6c3e j_mayer
/* TLB management - PowerPC 440 implementation */
4866 5eb7995e j_mayer
/* tlbre */
4867 a4bb6c3e j_mayer
GEN_HANDLER(tlbre_440, 0x1F, 0x12, 0x1D, 0x00000001, PPC_BOOKE)
4868 5eb7995e j_mayer
{
4869 5eb7995e j_mayer
#if defined(CONFIG_USER_ONLY)
4870 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4871 5eb7995e j_mayer
#else
4872 5eb7995e j_mayer
    if (unlikely(!ctx->supervisor)) {
4873 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4874 5eb7995e j_mayer
        return;
4875 5eb7995e j_mayer
    }
4876 5eb7995e j_mayer
    switch (rB(ctx->opcode)) {
4877 5eb7995e j_mayer
    case 0:
4878 5eb7995e j_mayer
    case 1:
4879 5eb7995e j_mayer
    case 2:
4880 5eb7995e j_mayer
        gen_op_load_gpr_T0(rA(ctx->opcode));
4881 a4bb6c3e j_mayer
        gen_op_440_tlbre(rB(ctx->opcode));
4882 5eb7995e j_mayer
        gen_op_store_T0_gpr(rD(ctx->opcode));
4883 5eb7995e j_mayer
        break;
4884 5eb7995e j_mayer
    default:
4885 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);
4886 5eb7995e j_mayer
        break;
4887 5eb7995e j_mayer
    }
4888 5eb7995e j_mayer
#endif
4889 5eb7995e j_mayer
}
4890 5eb7995e j_mayer
4891 5eb7995e j_mayer
/* tlbsx - tlbsx. */
4892 a4bb6c3e j_mayer
GEN_HANDLER(tlbsx_440, 0x1F, 0x12, 0x1C, 0x00000000, PPC_BOOKE)
4893 5eb7995e j_mayer
{
4894 5eb7995e j_mayer
#if defined(CONFIG_USER_ONLY)
4895 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4896 5eb7995e j_mayer
#else
4897 5eb7995e j_mayer
    if (unlikely(!ctx->supervisor)) {
4898 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4899 5eb7995e j_mayer
        return;
4900 5eb7995e j_mayer
    }
4901 5eb7995e j_mayer
    gen_addr_reg_index(ctx);
4902 5eb7995e j_mayer
    if (Rc(ctx->opcode))
4903 a4bb6c3e j_mayer
        gen_op_440_tlbsx_();
4904 5eb7995e j_mayer
    else
4905 a4bb6c3e j_mayer
        gen_op_440_tlbsx();
4906 5eb7995e j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
4907 5eb7995e j_mayer
#endif
4908 5eb7995e j_mayer
}
4909 5eb7995e j_mayer
4910 5eb7995e j_mayer
/* tlbwe */
4911 a4bb6c3e j_mayer
GEN_HANDLER(tlbwe_440, 0x1F, 0x12, 0x1E, 0x00000001, PPC_BOOKE)
4912 5eb7995e j_mayer
{
4913 5eb7995e j_mayer
#if defined(CONFIG_USER_ONLY)
4914 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4915 5eb7995e j_mayer
#else
4916 5eb7995e j_mayer
    if (unlikely(!ctx->supervisor)) {
4917 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4918 5eb7995e j_mayer
        return;
4919 5eb7995e j_mayer
    }
4920 5eb7995e j_mayer
    switch (rB(ctx->opcode)) {
4921 5eb7995e j_mayer
    case 0:
4922 5eb7995e j_mayer
    case 1:
4923 5eb7995e j_mayer
    case 2:
4924 5eb7995e j_mayer
        gen_op_load_gpr_T0(rA(ctx->opcode));
4925 5eb7995e j_mayer
        gen_op_load_gpr_T1(rS(ctx->opcode));
4926 a4bb6c3e j_mayer
        gen_op_440_tlbwe(rB(ctx->opcode));
4927 5eb7995e j_mayer
        break;
4928 5eb7995e j_mayer
    default:
4929 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);
4930 5eb7995e j_mayer
        break;
4931 5eb7995e j_mayer
    }
4932 5eb7995e j_mayer
#endif
4933 5eb7995e j_mayer
}
4934 5eb7995e j_mayer
4935 76a66253 j_mayer
/* wrtee */
4936 76a66253 j_mayer
GEN_HANDLER(wrtee, 0x1F, 0x03, 0x04, 0x000FFC01, PPC_EMB_COMMON)
4937 76a66253 j_mayer
{
4938 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4939 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4940 76a66253 j_mayer
#else
4941 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4942 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4943 76a66253 j_mayer
        return;
4944 76a66253 j_mayer
    }
4945 76a66253 j_mayer
    gen_op_load_gpr_T0(rD(ctx->opcode));
4946 a42bd6cc j_mayer
    gen_op_wrte();
4947 dee96f6c j_mayer
    /* Stop translation to have a chance to raise an exception
4948 dee96f6c j_mayer
     * if we just set msr_ee to 1
4949 dee96f6c j_mayer
     */
4950 e1833e1f j_mayer
    GEN_STOP(ctx);
4951 76a66253 j_mayer
#endif
4952 76a66253 j_mayer
}
4953 76a66253 j_mayer
4954 76a66253 j_mayer
/* wrteei */
4955 76a66253 j_mayer
GEN_HANDLER(wrteei, 0x1F, 0x03, 0x05, 0x000EFC01, PPC_EMB_COMMON)
4956 76a66253 j_mayer
{
4957 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4958 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4959 76a66253 j_mayer
#else
4960 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4961 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4962 76a66253 j_mayer
        return;
4963 76a66253 j_mayer
    }
4964 76a66253 j_mayer
    gen_op_set_T0(ctx->opcode & 0x00010000);
4965 a42bd6cc j_mayer
    gen_op_wrte();
4966 dee96f6c j_mayer
    /* Stop translation to have a chance to raise an exception
4967 dee96f6c j_mayer
     * if we just set msr_ee to 1
4968 dee96f6c j_mayer
     */
4969 e1833e1f j_mayer
    GEN_STOP(ctx);
4970 76a66253 j_mayer
#endif
4971 76a66253 j_mayer
}
4972 76a66253 j_mayer
4973 08e46e54 j_mayer
/* PowerPC 440 specific instructions */
4974 76a66253 j_mayer
/* dlmzb */
4975 76a66253 j_mayer
GEN_HANDLER(dlmzb, 0x1F, 0x0E, 0x02, 0x00000000, PPC_440_SPEC)
4976 76a66253 j_mayer
{
4977 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
4978 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
4979 76a66253 j_mayer
    gen_op_440_dlmzb();
4980 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
4981 76a66253 j_mayer
    gen_op_store_xer_bc();
4982 76a66253 j_mayer
    if (Rc(ctx->opcode)) {
4983 76a66253 j_mayer
        gen_op_440_dlmzb_update_Rc();
4984 76a66253 j_mayer
        gen_op_store_T0_crf(0);
4985 76a66253 j_mayer
    }
4986 76a66253 j_mayer
}
4987 76a66253 j_mayer
4988 76a66253 j_mayer
/* mbar replaces eieio on 440 */
4989 76a66253 j_mayer
GEN_HANDLER(mbar, 0x1F, 0x16, 0x13, 0x001FF801, PPC_BOOKE)
4990 76a66253 j_mayer
{
4991 76a66253 j_mayer
    /* interpreted as no-op */
4992 76a66253 j_mayer
}
4993 76a66253 j_mayer
4994 76a66253 j_mayer
/* msync replaces sync on 440 */
4995 76a66253 j_mayer
GEN_HANDLER(msync, 0x1F, 0x16, 0x12, 0x03FF0801, PPC_BOOKE)
4996 76a66253 j_mayer
{
4997 76a66253 j_mayer
    /* interpreted as no-op */
4998 76a66253 j_mayer
}
4999 76a66253 j_mayer
5000 76a66253 j_mayer
/* icbt */
5001 76a66253 j_mayer
GEN_HANDLER(icbt_440, 0x1F, 0x16, 0x00, 0x03E00001, PPC_BOOKE)
5002 76a66253 j_mayer
{
5003 76a66253 j_mayer
    /* interpreted as no-op */
5004 76a66253 j_mayer
    /* XXX: specification say this is treated as a load by the MMU
5005 76a66253 j_mayer
     *      but does not generate any exception
5006 76a66253 j_mayer
     */
5007 79aceca5 bellard
}
5008 79aceca5 bellard
5009 35cdaad6 j_mayer
#if defined(TARGET_PPCEMB)
5010 0487d6a8 j_mayer
/***                           SPE extension                               ***/
5011 0487d6a8 j_mayer
5012 0487d6a8 j_mayer
/* Register moves */
5013 0487d6a8 j_mayer
GEN32(gen_op_load_gpr64_T0, gen_op_load_gpr64_T0_gpr);
5014 0487d6a8 j_mayer
GEN32(gen_op_load_gpr64_T1, gen_op_load_gpr64_T1_gpr);
5015 0487d6a8 j_mayer
#if 0 // unused
5016 0487d6a8 j_mayer
GEN32(gen_op_load_gpr64_T2, gen_op_load_gpr64_T2_gpr);
5017 0487d6a8 j_mayer
#endif
5018 0487d6a8 j_mayer
5019 0487d6a8 j_mayer
GEN32(gen_op_store_T0_gpr64, gen_op_store_T0_gpr64_gpr);
5020 0487d6a8 j_mayer
GEN32(gen_op_store_T1_gpr64, gen_op_store_T1_gpr64_gpr);
5021 0487d6a8 j_mayer
#if 0 // unused
5022 0487d6a8 j_mayer
GEN32(gen_op_store_T2_gpr64, gen_op_store_T2_gpr64_gpr);
5023 0487d6a8 j_mayer
#endif
5024 0487d6a8 j_mayer
5025 0487d6a8 j_mayer
#define GEN_SPE(name0, name1, opc2, opc3, inval, type)                        \
5026 0487d6a8 j_mayer
GEN_HANDLER(name0##_##name1, 0x04, opc2, opc3, inval, type)                   \
5027 0487d6a8 j_mayer
{                                                                             \
5028 0487d6a8 j_mayer
    if (Rc(ctx->opcode))                                                      \
5029 0487d6a8 j_mayer
        gen_##name1(ctx);                                                     \
5030 0487d6a8 j_mayer
    else                                                                      \
5031 0487d6a8 j_mayer
        gen_##name0(ctx);                                                     \
5032 0487d6a8 j_mayer
}
5033 0487d6a8 j_mayer
5034 0487d6a8 j_mayer
/* Handler for undefined SPE opcodes */
5035 0487d6a8 j_mayer
static inline void gen_speundef (DisasContext *ctx)
5036 0487d6a8 j_mayer
{
5037 e1833e1f j_mayer
    GEN_EXCP_INVAL(ctx);
5038 0487d6a8 j_mayer
}
5039 0487d6a8 j_mayer
5040 0487d6a8 j_mayer
/* SPE load and stores */
5041 0487d6a8 j_mayer
static inline void gen_addr_spe_imm_index (DisasContext *ctx, int sh)
5042 0487d6a8 j_mayer
{
5043 0487d6a8 j_mayer
    target_long simm = rB(ctx->opcode);
5044 0487d6a8 j_mayer
5045 0487d6a8 j_mayer
    if (rA(ctx->opcode) == 0) {
5046 0487d6a8 j_mayer
        gen_set_T0(simm << sh);
5047 0487d6a8 j_mayer
    } else {
5048 0487d6a8 j_mayer
        gen_op_load_gpr_T0(rA(ctx->opcode));
5049 0487d6a8 j_mayer
        if (likely(simm != 0))
5050 0487d6a8 j_mayer
            gen_op_addi(simm << sh);
5051 0487d6a8 j_mayer
    }
5052 0487d6a8 j_mayer
}
5053 0487d6a8 j_mayer
5054 0487d6a8 j_mayer
#define op_spe_ldst(name)        (*gen_op_##name[ctx->mem_idx])()
5055 0487d6a8 j_mayer
#if defined(CONFIG_USER_ONLY)
5056 0487d6a8 j_mayer
#if defined(TARGET_PPC64)
5057 0487d6a8 j_mayer
#define OP_SPE_LD_TABLE(name)                                                 \
5058 0487d6a8 j_mayer
static GenOpFunc *gen_op_spe_l##name[] = {                                    \
5059 0487d6a8 j_mayer
    &gen_op_spe_l##name##_raw,                                                \
5060 0487d6a8 j_mayer
    &gen_op_spe_l##name##_le_raw,                                             \
5061 0487d6a8 j_mayer
    &gen_op_spe_l##name##_64_raw,                                             \
5062 0487d6a8 j_mayer
    &gen_op_spe_l##name##_le_64_raw,                                          \
5063 0487d6a8 j_mayer
};
5064 0487d6a8 j_mayer
#define OP_SPE_ST_TABLE(name)                                                 \
5065 0487d6a8 j_mayer
static GenOpFunc *gen_op_spe_st##name[] = {                                   \
5066 0487d6a8 j_mayer
    &gen_op_spe_st##name##_raw,                                               \
5067 0487d6a8 j_mayer
    &gen_op_spe_st##name##_le_raw,                                            \
5068 0487d6a8 j_mayer
    &gen_op_spe_st##name##_64_raw,                                            \
5069 0487d6a8 j_mayer
    &gen_op_spe_st##name##_le_64_raw,                                         \
5070 0487d6a8 j_mayer
};
5071 0487d6a8 j_mayer
#else /* defined(TARGET_PPC64) */
5072 0487d6a8 j_mayer
#define OP_SPE_LD_TABLE(name)                                                 \
5073 0487d6a8 j_mayer
static GenOpFunc *gen_op_spe_l##name[] = {                                    \
5074 0487d6a8 j_mayer
    &gen_op_spe_l##name##_raw,                                                \
5075 0487d6a8 j_mayer
    &gen_op_spe_l##name##_le_raw,                                             \
5076 0487d6a8 j_mayer
};
5077 0487d6a8 j_mayer
#define OP_SPE_ST_TABLE(name)                                                 \
5078 0487d6a8 j_mayer
static GenOpFunc *gen_op_spe_st##name[] = {                                   \
5079 0487d6a8 j_mayer
    &gen_op_spe_st##name##_raw,                                               \
5080 0487d6a8 j_mayer
    &gen_op_spe_st##name##_le_raw,                                            \
5081 0487d6a8 j_mayer
};
5082 0487d6a8 j_mayer
#endif /* defined(TARGET_PPC64) */
5083 0487d6a8 j_mayer
#else /* defined(CONFIG_USER_ONLY) */
5084 0487d6a8 j_mayer
#if defined(TARGET_PPC64)
5085 0487d6a8 j_mayer
#define OP_SPE_LD_TABLE(name)                                                 \
5086 0487d6a8 j_mayer
static GenOpFunc *gen_op_spe_l##name[] = {                                    \
5087 0487d6a8 j_mayer
    &gen_op_spe_l##name##_user,                                               \
5088 0487d6a8 j_mayer
    &gen_op_spe_l##name##_le_user,                                            \
5089 0487d6a8 j_mayer
    &gen_op_spe_l##name##_kernel,                                             \
5090 0487d6a8 j_mayer
    &gen_op_spe_l##name##_le_kernel,                                          \
5091 0487d6a8 j_mayer
    &gen_op_spe_l##name##_64_user,                                            \
5092 0487d6a8 j_mayer
    &gen_op_spe_l##name##_le_64_user,                                         \
5093 0487d6a8 j_mayer
    &gen_op_spe_l##name##_64_kernel,                                          \
5094 0487d6a8 j_mayer
    &gen_op_spe_l##name##_le_64_kernel,                                       \
5095 0487d6a8 j_mayer
};
5096 0487d6a8 j_mayer
#define OP_SPE_ST_TABLE(name)                                                 \
5097 0487d6a8 j_mayer
static GenOpFunc *gen_op_spe_st##name[] = {                                   \
5098 0487d6a8 j_mayer
    &gen_op_spe_st##name##_user,                                              \
5099 0487d6a8 j_mayer
    &gen_op_spe_st##name##_le_user,                                           \
5100 0487d6a8 j_mayer
    &gen_op_spe_st##name##_kernel,                                            \
5101 0487d6a8 j_mayer
    &gen_op_spe_st##name##_le_kernel,                                         \
5102 0487d6a8 j_mayer
    &gen_op_spe_st##name##_64_user,                                           \
5103 0487d6a8 j_mayer
    &gen_op_spe_st##name##_le_64_user,                                        \
5104 0487d6a8 j_mayer
    &gen_op_spe_st##name##_64_kernel,                                         \
5105 0487d6a8 j_mayer
    &gen_op_spe_st##name##_le_64_kernel,                                      \
5106 0487d6a8 j_mayer
};
5107 0487d6a8 j_mayer
#else /* defined(TARGET_PPC64) */
5108 0487d6a8 j_mayer
#define OP_SPE_LD_TABLE(name)                                                 \
5109 0487d6a8 j_mayer
static GenOpFunc *gen_op_spe_l##name[] = {                                    \
5110 0487d6a8 j_mayer
    &gen_op_spe_l##name##_user,                                               \
5111 0487d6a8 j_mayer
    &gen_op_spe_l##name##_le_user,                                            \
5112 0487d6a8 j_mayer
    &gen_op_spe_l##name##_kernel,                                             \
5113 0487d6a8 j_mayer
    &gen_op_spe_l##name##_le_kernel,                                          \
5114 0487d6a8 j_mayer
};
5115 0487d6a8 j_mayer
#define OP_SPE_ST_TABLE(name)                                                 \
5116 0487d6a8 j_mayer
static GenOpFunc *gen_op_spe_st##name[] = {                                   \
5117 0487d6a8 j_mayer
    &gen_op_spe_st##name##_user,                                              \
5118 0487d6a8 j_mayer
    &gen_op_spe_st##name##_le_user,                                           \
5119 0487d6a8 j_mayer
    &gen_op_spe_st##name##_kernel,                                            \
5120 0487d6a8 j_mayer
    &gen_op_spe_st##name##_le_kernel,                                         \
5121 0487d6a8 j_mayer
};
5122 0487d6a8 j_mayer
#endif /* defined(TARGET_PPC64) */
5123 0487d6a8 j_mayer
#endif /* defined(CONFIG_USER_ONLY) */
5124 0487d6a8 j_mayer
5125 0487d6a8 j_mayer
#define GEN_SPE_LD(name, sh)                                                  \
5126 0487d6a8 j_mayer
static inline void gen_evl##name (DisasContext *ctx)                          \
5127 0487d6a8 j_mayer
{                                                                             \
5128 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
5129 e1833e1f j_mayer
        GEN_EXCP_NO_AP(ctx);                                                  \
5130 0487d6a8 j_mayer
        return;                                                               \
5131 0487d6a8 j_mayer
    }                                                                         \
5132 0487d6a8 j_mayer
    gen_addr_spe_imm_index(ctx, sh);                                          \
5133 0487d6a8 j_mayer
    op_spe_ldst(spe_l##name);                                                 \
5134 0487d6a8 j_mayer
    gen_op_store_T1_gpr64(rD(ctx->opcode));                                   \
5135 0487d6a8 j_mayer
}
5136 0487d6a8 j_mayer
5137 0487d6a8 j_mayer
#define GEN_SPE_LDX(name)                                                     \
5138 0487d6a8 j_mayer
static inline void gen_evl##name##x (DisasContext *ctx)                       \
5139 0487d6a8 j_mayer
{                                                                             \
5140 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
5141 e1833e1f j_mayer
        GEN_EXCP_NO_AP(ctx);                                                  \
5142 0487d6a8 j_mayer
        return;                                                               \
5143 0487d6a8 j_mayer
    }                                                                         \
5144 0487d6a8 j_mayer
    gen_addr_reg_index(ctx);                                                  \
5145 0487d6a8 j_mayer
    op_spe_ldst(spe_l##name);                                                 \
5146 0487d6a8 j_mayer
    gen_op_store_T1_gpr64(rD(ctx->opcode));                                   \
5147 0487d6a8 j_mayer
}
5148 0487d6a8 j_mayer
5149 0487d6a8 j_mayer
#define GEN_SPEOP_LD(name, sh)                                                \
5150 0487d6a8 j_mayer
OP_SPE_LD_TABLE(name);                                                        \
5151 0487d6a8 j_mayer
GEN_SPE_LD(name, sh);                                                         \
5152 0487d6a8 j_mayer
GEN_SPE_LDX(name)
5153 0487d6a8 j_mayer
5154 0487d6a8 j_mayer
#define GEN_SPE_ST(name, sh)                                                  \
5155 0487d6a8 j_mayer
static inline void gen_evst##name (DisasContext *ctx)                         \
5156 0487d6a8 j_mayer
{                                                                             \
5157 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
5158 e1833e1f j_mayer
        GEN_EXCP_NO_AP(ctx);                                                  \
5159 0487d6a8 j_mayer
        return;                                                               \
5160 0487d6a8 j_mayer
    }                                                                         \
5161 0487d6a8 j_mayer
    gen_addr_spe_imm_index(ctx, sh);                                          \
5162 0487d6a8 j_mayer
    gen_op_load_gpr64_T1(rS(ctx->opcode));                                    \
5163 0487d6a8 j_mayer
    op_spe_ldst(spe_st##name);                                                \
5164 0487d6a8 j_mayer
}
5165 0487d6a8 j_mayer
5166 0487d6a8 j_mayer
#define GEN_SPE_STX(name)                                                     \
5167 0487d6a8 j_mayer
static inline void gen_evst##name##x (DisasContext *ctx)                      \
5168 0487d6a8 j_mayer
{                                                                             \
5169 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
5170 e1833e1f j_mayer
        GEN_EXCP_NO_AP(ctx);                                                  \
5171 0487d6a8 j_mayer
        return;                                                               \
5172 0487d6a8 j_mayer
    }                                                                         \
5173 0487d6a8 j_mayer
    gen_addr_reg_index(ctx);                                                  \
5174 0487d6a8 j_mayer
    gen_op_load_gpr64_T1(rS(ctx->opcode));                                    \
5175 0487d6a8 j_mayer
    op_spe_ldst(spe_st##name);                                                \
5176 0487d6a8 j_mayer
}
5177 0487d6a8 j_mayer
5178 0487d6a8 j_mayer
#define GEN_SPEOP_ST(name, sh)                                                \
5179 0487d6a8 j_mayer
OP_SPE_ST_TABLE(name);                                                        \
5180 0487d6a8 j_mayer
GEN_SPE_ST(name, sh);                                                         \
5181 0487d6a8 j_mayer
GEN_SPE_STX(name)
5182 0487d6a8 j_mayer
5183 0487d6a8 j_mayer
#define GEN_SPEOP_LDST(name, sh)                                              \
5184 0487d6a8 j_mayer
GEN_SPEOP_LD(name, sh);                                                       \
5185 0487d6a8 j_mayer
GEN_SPEOP_ST(name, sh)
5186 0487d6a8 j_mayer
5187 0487d6a8 j_mayer
/* SPE arithmetic and logic */
5188 0487d6a8 j_mayer
#define GEN_SPEOP_ARITH2(name)                                                \
5189 0487d6a8 j_mayer
static inline void gen_##name (DisasContext *ctx)                             \
5190 0487d6a8 j_mayer
{                                                                             \
5191 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
5192 e1833e1f j_mayer
        GEN_EXCP_NO_AP(ctx);                                                  \
5193 0487d6a8 j_mayer
        return;                                                               \
5194 0487d6a8 j_mayer
    }                                                                         \
5195 0487d6a8 j_mayer
    gen_op_load_gpr64_T0(rA(ctx->opcode));                                    \
5196 0487d6a8 j_mayer
    gen_op_load_gpr64_T1(rB(ctx->opcode));                                    \
5197 0487d6a8 j_mayer
    gen_op_##name();                                                          \
5198 0487d6a8 j_mayer
    gen_op_store_T0_gpr64(rD(ctx->opcode));                                   \
5199 0487d6a8 j_mayer
}
5200 0487d6a8 j_mayer
5201 0487d6a8 j_mayer
#define GEN_SPEOP_ARITH1(name)                                                \
5202 0487d6a8 j_mayer
static inline void gen_##name (DisasContext *ctx)                             \
5203 0487d6a8 j_mayer
{                                                                             \
5204 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
5205 e1833e1f j_mayer
        GEN_EXCP_NO_AP(ctx);                                                  \
5206 0487d6a8 j_mayer
        return;                                                               \
5207 0487d6a8 j_mayer
    }                                                                         \
5208 0487d6a8 j_mayer
    gen_op_load_gpr64_T0(rA(ctx->opcode));                                    \
5209 0487d6a8 j_mayer
    gen_op_##name();                                                          \
5210 0487d6a8 j_mayer
    gen_op_store_T0_gpr64(rD(ctx->opcode));                                   \
5211 0487d6a8 j_mayer
}
5212 0487d6a8 j_mayer
5213 0487d6a8 j_mayer
#define GEN_SPEOP_COMP(name)                                                  \
5214 0487d6a8 j_mayer
static inline void gen_##name (DisasContext *ctx)                             \
5215 0487d6a8 j_mayer
{                                                                             \
5216 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
5217 e1833e1f j_mayer
        GEN_EXCP_NO_AP(ctx);                                                  \
5218 0487d6a8 j_mayer
        return;                                                               \
5219 0487d6a8 j_mayer
    }                                                                         \
5220 0487d6a8 j_mayer
    gen_op_load_gpr64_T0(rA(ctx->opcode));                                    \
5221 0487d6a8 j_mayer
    gen_op_load_gpr64_T1(rB(ctx->opcode));                                    \
5222 0487d6a8 j_mayer
    gen_op_##name();                                                          \
5223 0487d6a8 j_mayer
    gen_op_store_T0_crf(crfD(ctx->opcode));                                   \
5224 0487d6a8 j_mayer
}
5225 0487d6a8 j_mayer
5226 0487d6a8 j_mayer
/* Logical */
5227 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evand);
5228 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evandc);
5229 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evxor);
5230 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evor);
5231 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evnor);
5232 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(eveqv);
5233 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evorc);
5234 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evnand);
5235 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evsrwu);
5236 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evsrws);
5237 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evslw);
5238 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evrlw);
5239 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evmergehi);
5240 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evmergelo);
5241 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evmergehilo);
5242 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evmergelohi);
5243 0487d6a8 j_mayer
5244 0487d6a8 j_mayer
/* Arithmetic */
5245 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evaddw);
5246 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evsubfw);
5247 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evabs);
5248 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evneg);
5249 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evextsb);
5250 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evextsh);
5251 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evrndw);
5252 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evcntlzw);
5253 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evcntlsw);
5254 0487d6a8 j_mayer
static inline void gen_brinc (DisasContext *ctx)
5255 0487d6a8 j_mayer
{
5256 0487d6a8 j_mayer
    /* Note: brinc is usable even if SPE is disabled */
5257 0487d6a8 j_mayer
    gen_op_load_gpr64_T0(rA(ctx->opcode));
5258 0487d6a8 j_mayer
    gen_op_load_gpr64_T1(rB(ctx->opcode));
5259 0487d6a8 j_mayer
    gen_op_brinc();
5260 0487d6a8 j_mayer
    gen_op_store_T0_gpr64(rD(ctx->opcode));
5261 0487d6a8 j_mayer
}
5262 0487d6a8 j_mayer
5263 0487d6a8 j_mayer
#define GEN_SPEOP_ARITH_IMM2(name)                                            \
5264 0487d6a8 j_mayer
static inline void gen_##name##i (DisasContext *ctx)                          \
5265 0487d6a8 j_mayer
{                                                                             \
5266 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
5267 e1833e1f j_mayer
        GEN_EXCP_NO_AP(ctx);                                                  \
5268 0487d6a8 j_mayer
        return;                                                               \
5269 0487d6a8 j_mayer
    }                                                                         \
5270 0487d6a8 j_mayer
    gen_op_load_gpr64_T0(rB(ctx->opcode));                                    \
5271 0487d6a8 j_mayer
    gen_op_splatwi_T1_64(rA(ctx->opcode));                                    \
5272 0487d6a8 j_mayer
    gen_op_##name();                                                          \
5273 0487d6a8 j_mayer
    gen_op_store_T0_gpr64(rD(ctx->opcode));                                   \
5274 0487d6a8 j_mayer
}
5275 0487d6a8 j_mayer
5276 0487d6a8 j_mayer
#define GEN_SPEOP_LOGIC_IMM2(name)                                            \
5277 0487d6a8 j_mayer
static inline void gen_##name##i (DisasContext *ctx)                          \
5278 0487d6a8 j_mayer
{                                                                             \
5279 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
5280 e1833e1f j_mayer
        GEN_EXCP_NO_AP(ctx);                                                  \
5281 0487d6a8 j_mayer
        return;                                                               \
5282 0487d6a8 j_mayer
    }                                                                         \
5283 0487d6a8 j_mayer
    gen_op_load_gpr64_T0(rA(ctx->opcode));                                    \
5284 0487d6a8 j_mayer
    gen_op_splatwi_T1_64(rB(ctx->opcode));                                    \
5285 0487d6a8 j_mayer
    gen_op_##name();                                                          \
5286 0487d6a8 j_mayer
    gen_op_store_T0_gpr64(rD(ctx->opcode));                                   \
5287 0487d6a8 j_mayer
}
5288 0487d6a8 j_mayer
5289 0487d6a8 j_mayer
GEN_SPEOP_ARITH_IMM2(evaddw);
5290 0487d6a8 j_mayer
#define gen_evaddiw gen_evaddwi
5291 0487d6a8 j_mayer
GEN_SPEOP_ARITH_IMM2(evsubfw);
5292 0487d6a8 j_mayer
#define gen_evsubifw gen_evsubfwi
5293 0487d6a8 j_mayer
GEN_SPEOP_LOGIC_IMM2(evslw);
5294 0487d6a8 j_mayer
GEN_SPEOP_LOGIC_IMM2(evsrwu);
5295 0487d6a8 j_mayer
#define gen_evsrwis gen_evsrwsi
5296 0487d6a8 j_mayer
GEN_SPEOP_LOGIC_IMM2(evsrws);
5297 0487d6a8 j_mayer
#define gen_evsrwiu gen_evsrwui
5298 0487d6a8 j_mayer
GEN_SPEOP_LOGIC_IMM2(evrlw);
5299 0487d6a8 j_mayer
5300 0487d6a8 j_mayer
static inline void gen_evsplati (DisasContext *ctx)
5301 0487d6a8 j_mayer
{
5302 0487d6a8 j_mayer
    int32_t imm = (int32_t)(rA(ctx->opcode) << 27) >> 27;
5303 0487d6a8 j_mayer
5304 0487d6a8 j_mayer
    gen_op_splatwi_T0_64(imm);
5305 0487d6a8 j_mayer
    gen_op_store_T0_gpr64(rD(ctx->opcode));
5306 0487d6a8 j_mayer
}
5307 0487d6a8 j_mayer
5308 0487d6a8 j_mayer
static inline void gen_evsplatfi (DisasContext *ctx)
5309 0487d6a8 j_mayer
{
5310 0487d6a8 j_mayer
    uint32_t imm = rA(ctx->opcode) << 27;
5311 0487d6a8 j_mayer
5312 0487d6a8 j_mayer
    gen_op_splatwi_T0_64(imm);
5313 0487d6a8 j_mayer
    gen_op_store_T0_gpr64(rD(ctx->opcode));
5314 0487d6a8 j_mayer
}
5315 0487d6a8 j_mayer
5316 0487d6a8 j_mayer
/* Comparison */
5317 0487d6a8 j_mayer
GEN_SPEOP_COMP(evcmpgtu);
5318 0487d6a8 j_mayer
GEN_SPEOP_COMP(evcmpgts);
5319 0487d6a8 j_mayer
GEN_SPEOP_COMP(evcmpltu);
5320 0487d6a8 j_mayer
GEN_SPEOP_COMP(evcmplts);
5321 0487d6a8 j_mayer
GEN_SPEOP_COMP(evcmpeq);
5322 0487d6a8 j_mayer
5323 0487d6a8 j_mayer
GEN_SPE(evaddw,         speundef,      0x00, 0x08, 0x00000000, PPC_SPE); ////
5324 0487d6a8 j_mayer
GEN_SPE(evaddiw,        speundef,      0x01, 0x08, 0x00000000, PPC_SPE);
5325 0487d6a8 j_mayer
GEN_SPE(evsubfw,        speundef,      0x02, 0x08, 0x00000000, PPC_SPE); ////
5326 0487d6a8 j_mayer
GEN_SPE(evsubifw,       speundef,      0x03, 0x08, 0x00000000, PPC_SPE);
5327 0487d6a8 j_mayer
GEN_SPE(evabs,          evneg,         0x04, 0x08, 0x0000F800, PPC_SPE); ////
5328 0487d6a8 j_mayer
GEN_SPE(evextsb,        evextsh,       0x05, 0x08, 0x0000F800, PPC_SPE); ////
5329 0487d6a8 j_mayer
GEN_SPE(evrndw,         evcntlzw,      0x06, 0x08, 0x0000F800, PPC_SPE); ////
5330 0487d6a8 j_mayer
GEN_SPE(evcntlsw,       brinc,         0x07, 0x08, 0x00000000, PPC_SPE); //
5331 0487d6a8 j_mayer
GEN_SPE(speundef,       evand,         0x08, 0x08, 0x00000000, PPC_SPE); ////
5332 0487d6a8 j_mayer
GEN_SPE(evandc,         speundef,      0x09, 0x08, 0x00000000, PPC_SPE); ////
5333 0487d6a8 j_mayer
GEN_SPE(evxor,          evor,          0x0B, 0x08, 0x00000000, PPC_SPE); ////
5334 0487d6a8 j_mayer
GEN_SPE(evnor,          eveqv,         0x0C, 0x08, 0x00000000, PPC_SPE); ////
5335 0487d6a8 j_mayer
GEN_SPE(speundef,       evorc,         0x0D, 0x08, 0x00000000, PPC_SPE); ////
5336 0487d6a8 j_mayer
GEN_SPE(evnand,         speundef,      0x0F, 0x08, 0x00000000, PPC_SPE); ////
5337 0487d6a8 j_mayer
GEN_SPE(evsrwu,         evsrws,        0x10, 0x08, 0x00000000, PPC_SPE); ////
5338 0487d6a8 j_mayer
GEN_SPE(evsrwiu,        evsrwis,       0x11, 0x08, 0x00000000, PPC_SPE);
5339 0487d6a8 j_mayer
GEN_SPE(evslw,          speundef,      0x12, 0x08, 0x00000000, PPC_SPE); ////
5340 0487d6a8 j_mayer
GEN_SPE(evslwi,         speundef,      0x13, 0x08, 0x00000000, PPC_SPE);
5341 0487d6a8 j_mayer
GEN_SPE(evrlw,          evsplati,      0x14, 0x08, 0x00000000, PPC_SPE); //
5342 0487d6a8 j_mayer
GEN_SPE(evrlwi,         evsplatfi,     0x15, 0x08, 0x00000000, PPC_SPE);
5343 0487d6a8 j_mayer
GEN_SPE(evmergehi,      evmergelo,     0x16, 0x08, 0x00000000, PPC_SPE); ////
5344 0487d6a8 j_mayer
GEN_SPE(evmergehilo,    evmergelohi,   0x17, 0x08, 0x00000000, PPC_SPE); ////
5345 0487d6a8 j_mayer
GEN_SPE(evcmpgtu,       evcmpgts,      0x18, 0x08, 0x00600000, PPC_SPE); ////
5346 0487d6a8 j_mayer
GEN_SPE(evcmpltu,       evcmplts,      0x19, 0x08, 0x00600000, PPC_SPE); ////
5347 0487d6a8 j_mayer
GEN_SPE(evcmpeq,        speundef,      0x1A, 0x08, 0x00600000, PPC_SPE); ////
5348 0487d6a8 j_mayer
5349 0487d6a8 j_mayer
static inline void gen_evsel (DisasContext *ctx)
5350 0487d6a8 j_mayer
{
5351 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {
5352 e1833e1f j_mayer
        GEN_EXCP_NO_AP(ctx);
5353 0487d6a8 j_mayer
        return;
5354 0487d6a8 j_mayer
    }
5355 0487d6a8 j_mayer
    gen_op_load_crf_T0(ctx->opcode & 0x7);
5356 0487d6a8 j_mayer
    gen_op_load_gpr64_T0(rA(ctx->opcode));
5357 0487d6a8 j_mayer
    gen_op_load_gpr64_T1(rB(ctx->opcode));
5358 0487d6a8 j_mayer
    gen_op_evsel();
5359 0487d6a8 j_mayer
    gen_op_store_T0_gpr64(rD(ctx->opcode));
5360 0487d6a8 j_mayer
}
5361 0487d6a8 j_mayer
5362 0487d6a8 j_mayer
GEN_HANDLER(evsel0, 0x04, 0x1c, 0x09, 0x00000000, PPC_SPE)
5363 0487d6a8 j_mayer
{
5364 0487d6a8 j_mayer
    gen_evsel(ctx);
5365 0487d6a8 j_mayer
}
5366 0487d6a8 j_mayer
GEN_HANDLER(evsel1, 0x04, 0x1d, 0x09, 0x00000000, PPC_SPE)
5367 0487d6a8 j_mayer
{
5368 0487d6a8 j_mayer
    gen_evsel(ctx);
5369 0487d6a8 j_mayer
}
5370 0487d6a8 j_mayer
GEN_HANDLER(evsel2, 0x04, 0x1e, 0x09, 0x00000000, PPC_SPE)
5371 0487d6a8 j_mayer
{
5372 0487d6a8 j_mayer
    gen_evsel(ctx);
5373 0487d6a8 j_mayer
}
5374 0487d6a8 j_mayer
GEN_HANDLER(evsel3, 0x04, 0x1f, 0x09, 0x00000000, PPC_SPE)
5375 0487d6a8 j_mayer
{
5376 0487d6a8 j_mayer
    gen_evsel(ctx);
5377 0487d6a8 j_mayer
}
5378 0487d6a8 j_mayer
5379 0487d6a8 j_mayer
/* Load and stores */
5380 0487d6a8 j_mayer
#if defined(TARGET_PPC64)
5381 0487d6a8 j_mayer
/* In that case, we already have 64 bits load & stores
5382 0487d6a8 j_mayer
 * so, spe_ldd is equivalent to ld and spe_std is equivalent to std
5383 0487d6a8 j_mayer
 */
5384 0487d6a8 j_mayer
#if defined(CONFIG_USER_ONLY)
5385 0487d6a8 j_mayer
#define gen_op_spe_ldd_raw gen_op_ld_raw
5386 0487d6a8 j_mayer
#define gen_op_spe_ldd_64_raw gen_op_ld_64_raw
5387 0487d6a8 j_mayer
#define gen_op_spe_ldd_le_raw gen_op_ld_le_raw
5388 0487d6a8 j_mayer
#define gen_op_spe_ldd_le_64_raw gen_op_ld_le_64_raw
5389 0487d6a8 j_mayer
#define gen_op_spe_stdd_raw gen_op_ld_raw
5390 0487d6a8 j_mayer
#define gen_op_spe_stdd_64_raw gen_op_std_64_raw
5391 0487d6a8 j_mayer
#define gen_op_spe_stdd_le_raw gen_op_std_le_raw
5392 0487d6a8 j_mayer
#define gen_op_spe_stdd_le_64_raw gen_op_std_le_64_raw
5393 0487d6a8 j_mayer
#else /* defined(CONFIG_USER_ONLY) */
5394 0487d6a8 j_mayer
#define gen_op_spe_ldd_kernel gen_op_ld_kernel
5395 0487d6a8 j_mayer
#define gen_op_spe_ldd_64_kernel gen_op_ld_64_kernel
5396 0487d6a8 j_mayer
#define gen_op_spe_ldd_le_kernel gen_op_ld_kernel
5397 0487d6a8 j_mayer
#define gen_op_spe_ldd_le_64_kernel gen_op_ld_64_kernel
5398 0487d6a8 j_mayer
#define gen_op_spe_ldd_user gen_op_ld_user
5399 0487d6a8 j_mayer
#define gen_op_spe_ldd_64_user gen_op_ld_64_user
5400 0487d6a8 j_mayer
#define gen_op_spe_ldd_le_user gen_op_ld_le_user
5401 0487d6a8 j_mayer
#define gen_op_spe_ldd_le_64_user gen_op_ld_le_64_user
5402 0487d6a8 j_mayer
#define gen_op_spe_stdd_kernel gen_op_std_kernel
5403 0487d6a8 j_mayer
#define gen_op_spe_stdd_64_kernel gen_op_std_64_kernel
5404 0487d6a8 j_mayer
#define gen_op_spe_stdd_le_kernel gen_op_std_kernel
5405 0487d6a8 j_mayer
#define gen_op_spe_stdd_le_64_kernel gen_op_std_64_kernel
5406 0487d6a8 j_mayer
#define gen_op_spe_stdd_user gen_op_std_user
5407 0487d6a8 j_mayer
#define gen_op_spe_stdd_64_user gen_op_std_64_user
5408 0487d6a8 j_mayer
#define gen_op_spe_stdd_le_user gen_op_std_le_user
5409 0487d6a8 j_mayer
#define gen_op_spe_stdd_le_64_user gen_op_std_le_64_user
5410 0487d6a8 j_mayer
#endif /* defined(CONFIG_USER_ONLY) */
5411 0487d6a8 j_mayer
#endif /* defined(TARGET_PPC64) */
5412 0487d6a8 j_mayer
GEN_SPEOP_LDST(dd, 3);
5413 0487d6a8 j_mayer
GEN_SPEOP_LDST(dw, 3);
5414 0487d6a8 j_mayer
GEN_SPEOP_LDST(dh, 3);
5415 0487d6a8 j_mayer
GEN_SPEOP_LDST(whe, 2);
5416 0487d6a8 j_mayer
GEN_SPEOP_LD(whou, 2);
5417 0487d6a8 j_mayer
GEN_SPEOP_LD(whos, 2);
5418 0487d6a8 j_mayer
GEN_SPEOP_ST(who, 2);
5419 0487d6a8 j_mayer
5420 0487d6a8 j_mayer
#if defined(TARGET_PPC64)
5421 0487d6a8 j_mayer
/* In that case, spe_stwwo is equivalent to stw */
5422 0487d6a8 j_mayer
#if defined(CONFIG_USER_ONLY)
5423 0487d6a8 j_mayer
#define gen_op_spe_stwwo_raw gen_op_stw_raw
5424 0487d6a8 j_mayer
#define gen_op_spe_stwwo_le_raw gen_op_stw_le_raw
5425 0487d6a8 j_mayer
#define gen_op_spe_stwwo_64_raw gen_op_stw_64_raw
5426 0487d6a8 j_mayer
#define gen_op_spe_stwwo_le_64_raw gen_op_stw_le_64_raw
5427 0487d6a8 j_mayer
#else
5428 0487d6a8 j_mayer
#define gen_op_spe_stwwo_user gen_op_stw_user
5429 0487d6a8 j_mayer
#define gen_op_spe_stwwo_le_user gen_op_stw_le_user
5430 0487d6a8 j_mayer
#define gen_op_spe_stwwo_64_user gen_op_stw_64_user
5431 0487d6a8 j_mayer
#define gen_op_spe_stwwo_le_64_user gen_op_stw_le_64_user
5432 0487d6a8 j_mayer
#define gen_op_spe_stwwo_kernel gen_op_stw_kernel
5433 0487d6a8 j_mayer
#define gen_op_spe_stwwo_le_kernel gen_op_stw_le_kernel
5434 0487d6a8 j_mayer
#define gen_op_spe_stwwo_64_kernel gen_op_stw_64_kernel
5435 0487d6a8 j_mayer
#define gen_op_spe_stwwo_le_64_kernel gen_op_stw_le_64_kernel
5436 0487d6a8 j_mayer
#endif
5437 0487d6a8 j_mayer
#endif
5438 0487d6a8 j_mayer
#define _GEN_OP_SPE_STWWE(suffix)                                             \
5439 0487d6a8 j_mayer
static inline void gen_op_spe_stwwe_##suffix (void)                           \
5440 0487d6a8 j_mayer
{                                                                             \
5441 0487d6a8 j_mayer
    gen_op_srli32_T1_64();                                                    \
5442 0487d6a8 j_mayer
    gen_op_spe_stwwo_##suffix();                                              \
5443 0487d6a8 j_mayer
}
5444 0487d6a8 j_mayer
#define _GEN_OP_SPE_STWWE_LE(suffix)                                          \
5445 0487d6a8 j_mayer
static inline void gen_op_spe_stwwe_le_##suffix (void)                        \
5446 0487d6a8 j_mayer
{                                                                             \
5447 0487d6a8 j_mayer
    gen_op_srli32_T1_64();                                                    \
5448 0487d6a8 j_mayer
    gen_op_spe_stwwo_le_##suffix();                                           \
5449 0487d6a8 j_mayer
}
5450 0487d6a8 j_mayer
#if defined(TARGET_PPC64)
5451 0487d6a8 j_mayer
#define GEN_OP_SPE_STWWE(suffix)                                              \
5452 0487d6a8 j_mayer
_GEN_OP_SPE_STWWE(suffix);                                                    \
5453 0487d6a8 j_mayer
_GEN_OP_SPE_STWWE_LE(suffix);                                                 \
5454 0487d6a8 j_mayer
static inline void gen_op_spe_stwwe_64_##suffix (void)                        \
5455 0487d6a8 j_mayer
{                                                                             \
5456 0487d6a8 j_mayer
    gen_op_srli32_T1_64();                                                    \
5457 0487d6a8 j_mayer
    gen_op_spe_stwwo_64_##suffix();                                           \
5458 0487d6a8 j_mayer
}                                                                             \
5459 0487d6a8 j_mayer
static inline void gen_op_spe_stwwe_le_64_##suffix (void)                     \
5460 0487d6a8 j_mayer
{                                                                             \
5461 0487d6a8 j_mayer
    gen_op_srli32_T1_64();                                                    \
5462 0487d6a8 j_mayer
    gen_op_spe_stwwo_le_64_##suffix();                                        \
5463 0487d6a8 j_mayer
}
5464 0487d6a8 j_mayer
#else
5465 0487d6a8 j_mayer
#define GEN_OP_SPE_STWWE(suffix)                                              \
5466 0487d6a8 j_mayer
_GEN_OP_SPE_STWWE(suffix);                                                    \
5467 0487d6a8 j_mayer
_GEN_OP_SPE_STWWE_LE(suffix)
5468 0487d6a8 j_mayer
#endif
5469 0487d6a8 j_mayer
#if defined(CONFIG_USER_ONLY)
5470 0487d6a8 j_mayer
GEN_OP_SPE_STWWE(raw);
5471 0487d6a8 j_mayer
#else /* defined(CONFIG_USER_ONLY) */
5472 0487d6a8 j_mayer
GEN_OP_SPE_STWWE(kernel);
5473 0487d6a8 j_mayer
GEN_OP_SPE_STWWE(user);
5474 0487d6a8 j_mayer
#endif /* defined(CONFIG_USER_ONLY) */
5475 0487d6a8 j_mayer
GEN_SPEOP_ST(wwe, 2);
5476 0487d6a8 j_mayer
GEN_SPEOP_ST(wwo, 2);
5477 0487d6a8 j_mayer
5478 0487d6a8 j_mayer
#define GEN_SPE_LDSPLAT(name, op, suffix)                                     \
5479 0487d6a8 j_mayer
static inline void gen_op_spe_l##name##_##suffix (void)                       \
5480 0487d6a8 j_mayer
{                                                                             \
5481 0487d6a8 j_mayer
    gen_op_##op##_##suffix();                                                 \
5482 0487d6a8 j_mayer
    gen_op_splatw_T1_64();                                                    \
5483 0487d6a8 j_mayer
}
5484 0487d6a8 j_mayer
5485 0487d6a8 j_mayer
#define GEN_OP_SPE_LHE(suffix)                                                \
5486 0487d6a8 j_mayer
static inline void gen_op_spe_lhe_##suffix (void)                             \
5487 0487d6a8 j_mayer
{                                                                             \
5488 0487d6a8 j_mayer
    gen_op_spe_lh_##suffix();                                                 \
5489 0487d6a8 j_mayer
    gen_op_sli16_T1_64();                                                     \
5490 0487d6a8 j_mayer
}
5491 0487d6a8 j_mayer
5492 0487d6a8 j_mayer
#define GEN_OP_SPE_LHX(suffix)                                                \
5493 0487d6a8 j_mayer
static inline void gen_op_spe_lhx_##suffix (void)                             \
5494 0487d6a8 j_mayer
{                                                                             \
5495 0487d6a8 j_mayer
    gen_op_spe_lh_##suffix();                                                 \
5496 0487d6a8 j_mayer
    gen_op_extsh_T1_64();                                                     \
5497 0487d6a8 j_mayer
}
5498 0487d6a8 j_mayer
5499 0487d6a8 j_mayer
#if defined(CONFIG_USER_ONLY)
5500 0487d6a8 j_mayer
GEN_OP_SPE_LHE(raw);
5501 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, raw);
5502 0487d6a8 j_mayer
GEN_OP_SPE_LHE(le_raw);
5503 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_raw);
5504 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, raw);
5505 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_raw);
5506 0487d6a8 j_mayer
GEN_OP_SPE_LHX(raw);
5507 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, raw);
5508 0487d6a8 j_mayer
GEN_OP_SPE_LHX(le_raw);
5509 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_raw);
5510 0487d6a8 j_mayer
#if defined(TARGET_PPC64)
5511 0487d6a8 j_mayer
GEN_OP_SPE_LHE(64_raw);
5512 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, 64_raw);
5513 0487d6a8 j_mayer
GEN_OP_SPE_LHE(le_64_raw);
5514 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_64_raw);
5515 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, 64_raw);
5516 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_64_raw);
5517 0487d6a8 j_mayer
GEN_OP_SPE_LHX(64_raw);
5518 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, 64_raw);
5519 0487d6a8 j_mayer
GEN_OP_SPE_LHX(le_64_raw);
5520 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_64_raw);
5521 0487d6a8 j_mayer
#endif
5522 0487d6a8 j_mayer
#else
5523 0487d6a8 j_mayer
GEN_OP_SPE_LHE(kernel);
5524 0487d6a8 j_mayer
GEN_OP_SPE_LHE(user);
5525 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, kernel);
5526 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, user);
5527 0487d6a8 j_mayer
GEN_OP_SPE_LHE(le_kernel);
5528 0487d6a8 j_mayer
GEN_OP_SPE_LHE(le_user);
5529 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_kernel);
5530 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_user);
5531 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, kernel);
5532 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, user);
5533 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_kernel);
5534 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_user);
5535 0487d6a8 j_mayer
GEN_OP_SPE_LHX(kernel);
5536 0487d6a8 j_mayer
GEN_OP_SPE_LHX(user);
5537 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, kernel);
5538 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, user);
5539 0487d6a8 j_mayer
GEN_OP_SPE_LHX(le_kernel);
5540 0487d6a8 j_mayer
GEN_OP_SPE_LHX(le_user);
5541 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_kernel);
5542 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_user);
5543 0487d6a8 j_mayer
#if defined(TARGET_PPC64)
5544 0487d6a8 j_mayer
GEN_OP_SPE_LHE(64_kernel);
5545 0487d6a8 j_mayer
GEN_OP_SPE_LHE(64_user);
5546 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, 64_kernel);
5547 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, 64_user);
5548 0487d6a8 j_mayer
GEN_OP_SPE_LHE(le_64_kernel);
5549 0487d6a8 j_mayer
GEN_OP_SPE_LHE(le_64_user);
5550 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_64_kernel);
5551 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_64_user);
5552 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, 64_kernel);
5553 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, 64_user);
5554 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_64_kernel);
5555 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_64_user);
5556 0487d6a8 j_mayer
GEN_OP_SPE_LHX(64_kernel);
5557 0487d6a8 j_mayer
GEN_OP_SPE_LHX(64_user);
5558 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, 64_kernel);
5559 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, 64_user);
5560 0487d6a8 j_mayer
GEN_OP_SPE_LHX(le_64_kernel);
5561 0487d6a8 j_mayer
GEN_OP_SPE_LHX(le_64_user);
5562 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_64_kernel);
5563 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_64_user);
5564 0487d6a8 j_mayer
#endif
5565 0487d6a8 j_mayer
#endif
5566 0487d6a8 j_mayer
GEN_SPEOP_LD(hhesplat, 1);
5567 0487d6a8 j_mayer
GEN_SPEOP_LD(hhousplat, 1);
5568 0487d6a8 j_mayer
GEN_SPEOP_LD(hhossplat, 1);
5569 0487d6a8 j_mayer
GEN_SPEOP_LD(wwsplat, 2);
5570 0487d6a8 j_mayer
GEN_SPEOP_LD(whsplat, 2);
5571 0487d6a8 j_mayer
5572 0487d6a8 j_mayer
GEN_SPE(evlddx,         evldd,         0x00, 0x0C, 0x00000000, PPC_SPE); //
5573 0487d6a8 j_mayer
GEN_SPE(evldwx,         evldw,         0x01, 0x0C, 0x00000000, PPC_SPE); //
5574 0487d6a8 j_mayer
GEN_SPE(evldhx,         evldh,         0x02, 0x0C, 0x00000000, PPC_SPE); //
5575 0487d6a8 j_mayer
GEN_SPE(evlhhesplatx,   evlhhesplat,   0x04, 0x0C, 0x00000000, PPC_SPE); //
5576 0487d6a8 j_mayer
GEN_SPE(evlhhousplatx,  evlhhousplat,  0x06, 0x0C, 0x00000000, PPC_SPE); //
5577 0487d6a8 j_mayer
GEN_SPE(evlhhossplatx,  evlhhossplat,  0x07, 0x0C, 0x00000000, PPC_SPE); //
5578 0487d6a8 j_mayer
GEN_SPE(evlwhex,        evlwhe,        0x08, 0x0C, 0x00000000, PPC_SPE); //
5579 0487d6a8 j_mayer
GEN_SPE(evlwhoux,       evlwhou,       0x0A, 0x0C, 0x00000000, PPC_SPE); //
5580 0487d6a8 j_mayer
GEN_SPE(evlwhosx,       evlwhos,       0x0B, 0x0C, 0x00000000, PPC_SPE); //
5581 0487d6a8 j_mayer
GEN_SPE(evlwwsplatx,    evlwwsplat,    0x0C, 0x0C, 0x00000000, PPC_SPE); //
5582 0487d6a8 j_mayer
GEN_SPE(evlwhsplatx,    evlwhsplat,    0x0E, 0x0C, 0x00000000, PPC_SPE); //
5583 0487d6a8 j_mayer
GEN_SPE(evstddx,        evstdd,        0x10, 0x0C, 0x00000000, PPC_SPE); //
5584 0487d6a8 j_mayer
GEN_SPE(evstdwx,        evstdw,        0x11, 0x0C, 0x00000000, PPC_SPE); //
5585 0487d6a8 j_mayer
GEN_SPE(evstdhx,        evstdh,        0x12, 0x0C, 0x00000000, PPC_SPE); //
5586 0487d6a8 j_mayer
GEN_SPE(evstwhex,       evstwhe,       0x18, 0x0C, 0x00000000, PPC_SPE); //
5587 0487d6a8 j_mayer
GEN_SPE(evstwhox,       evstwho,       0x1A, 0x0C, 0x00000000, PPC_SPE); //
5588 0487d6a8 j_mayer
GEN_SPE(evstwwex,       evstwwe,       0x1C, 0x0C, 0x00000000, PPC_SPE); //
5589 0487d6a8 j_mayer
GEN_SPE(evstwwox,       evstwwo,       0x1E, 0x0C, 0x00000000, PPC_SPE); //
5590 0487d6a8 j_mayer
5591 0487d6a8 j_mayer
/* Multiply and add - TODO */
5592 0487d6a8 j_mayer
#if 0
5593 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhessf,      0x01, 0x10, 0x00000000, PPC_SPE);
5594 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhossf,      0x03, 0x10, 0x00000000, PPC_SPE);
5595 0487d6a8 j_mayer
GEN_SPE(evmheumi,       evmhesmi,      0x04, 0x10, 0x00000000, PPC_SPE);
5596 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhesmf,      0x05, 0x10, 0x00000000, PPC_SPE);
5597 0487d6a8 j_mayer
GEN_SPE(evmhoumi,       evmhosmi,      0x06, 0x10, 0x00000000, PPC_SPE);
5598 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhosmf,      0x07, 0x10, 0x00000000, PPC_SPE);
5599 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhessfa,     0x11, 0x10, 0x00000000, PPC_SPE);
5600 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhossfa,     0x13, 0x10, 0x00000000, PPC_SPE);
5601 0487d6a8 j_mayer
GEN_SPE(evmheumia,      evmhesmia,     0x14, 0x10, 0x00000000, PPC_SPE);
5602 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhesmfa,     0x15, 0x10, 0x00000000, PPC_SPE);
5603 0487d6a8 j_mayer
GEN_SPE(evmhoumia,      evmhosmia,     0x16, 0x10, 0x00000000, PPC_SPE);
5604 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhosmfa,     0x17, 0x10, 0x00000000, PPC_SPE);
5605 0487d6a8 j_mayer

5606 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwhssf,      0x03, 0x11, 0x00000000, PPC_SPE);
5607 0487d6a8 j_mayer
GEN_SPE(evmwlumi,       speundef,      0x04, 0x11, 0x00000000, PPC_SPE);
5608 0487d6a8 j_mayer
GEN_SPE(evmwhumi,       evmwhsmi,      0x06, 0x11, 0x00000000, PPC_SPE);
5609 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwhsmf,      0x07, 0x11, 0x00000000, PPC_SPE);
5610 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwssf,       0x09, 0x11, 0x00000000, PPC_SPE);
5611 0487d6a8 j_mayer
GEN_SPE(evmwumi,        evmwsmi,       0x0C, 0x11, 0x00000000, PPC_SPE);
5612 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwsmf,       0x0D, 0x11, 0x00000000, PPC_SPE);
5613 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwhssfa,     0x13, 0x11, 0x00000000, PPC_SPE);
5614 0487d6a8 j_mayer
GEN_SPE(evmwlumia,      speundef,      0x14, 0x11, 0x00000000, PPC_SPE);
5615 0487d6a8 j_mayer
GEN_SPE(evmwhumia,      evmwhsmia,     0x16, 0x11, 0x00000000, PPC_SPE);
5616 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwhsmfa,     0x17, 0x11, 0x00000000, PPC_SPE);
5617 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwssfa,      0x19, 0x11, 0x00000000, PPC_SPE);
5618 0487d6a8 j_mayer
GEN_SPE(evmwumia,       evmwsmia,      0x1C, 0x11, 0x00000000, PPC_SPE);
5619 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwsmfa,      0x1D, 0x11, 0x00000000, PPC_SPE);
5620 0487d6a8 j_mayer

5621 0487d6a8 j_mayer
GEN_SPE(evadduiaaw,     evaddsiaaw,    0x00, 0x13, 0x0000F800, PPC_SPE);
5622 0487d6a8 j_mayer
GEN_SPE(evsubfusiaaw,   evsubfssiaaw,  0x01, 0x13, 0x0000F800, PPC_SPE);
5623 0487d6a8 j_mayer
GEN_SPE(evaddumiaaw,    evaddsmiaaw,   0x04, 0x13, 0x0000F800, PPC_SPE);
5624 0487d6a8 j_mayer
GEN_SPE(evsubfumiaaw,   evsubfsmiaaw,  0x05, 0x13, 0x0000F800, PPC_SPE);
5625 0487d6a8 j_mayer
GEN_SPE(evdivws,        evdivwu,       0x06, 0x13, 0x00000000, PPC_SPE);
5626 0487d6a8 j_mayer
GEN_SPE(evmra,          speundef,      0x07, 0x13, 0x0000F800, PPC_SPE);
5627 0487d6a8 j_mayer

5628 0487d6a8 j_mayer
GEN_SPE(evmheusiaaw,    evmhessiaaw,   0x00, 0x14, 0x00000000, PPC_SPE);
5629 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhessfaaw,   0x01, 0x14, 0x00000000, PPC_SPE);
5630 0487d6a8 j_mayer
GEN_SPE(evmhousiaaw,    evmhossiaaw,   0x02, 0x14, 0x00000000, PPC_SPE);
5631 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhossfaaw,   0x03, 0x14, 0x00000000, PPC_SPE);
5632 0487d6a8 j_mayer
GEN_SPE(evmheumiaaw,    evmhesmiaaw,   0x04, 0x14, 0x00000000, PPC_SPE);
5633 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhesmfaaw,   0x05, 0x14, 0x00000000, PPC_SPE);
5634 0487d6a8 j_mayer
GEN_SPE(evmhoumiaaw,    evmhosmiaaw,   0x06, 0x14, 0x00000000, PPC_SPE);
5635 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhosmfaaw,   0x07, 0x14, 0x00000000, PPC_SPE);
5636 0487d6a8 j_mayer
GEN_SPE(evmhegumiaa,    evmhegsmiaa,   0x14, 0x14, 0x00000000, PPC_SPE);
5637 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhegsmfaa,   0x15, 0x14, 0x00000000, PPC_SPE);
5638 0487d6a8 j_mayer
GEN_SPE(evmhogumiaa,    evmhogsmiaa,   0x16, 0x14, 0x00000000, PPC_SPE);
5639 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhogsmfaa,   0x17, 0x14, 0x00000000, PPC_SPE);
5640 0487d6a8 j_mayer

5641 0487d6a8 j_mayer
GEN_SPE(evmwlusiaaw,    evmwlssiaaw,   0x00, 0x15, 0x00000000, PPC_SPE);
5642 0487d6a8 j_mayer
GEN_SPE(evmwlumiaaw,    evmwlsmiaaw,   0x04, 0x15, 0x00000000, PPC_SPE);
5643 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwssfaa,     0x09, 0x15, 0x00000000, PPC_SPE);
5644 0487d6a8 j_mayer
GEN_SPE(evmwumiaa,      evmwsmiaa,     0x0C, 0x15, 0x00000000, PPC_SPE);
5645 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwsmfaa,     0x0D, 0x15, 0x00000000, PPC_SPE);
5646 0487d6a8 j_mayer

5647 0487d6a8 j_mayer
GEN_SPE(evmheusianw,    evmhessianw,   0x00, 0x16, 0x00000000, PPC_SPE);
5648 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhessfanw,   0x01, 0x16, 0x00000000, PPC_SPE);
5649 0487d6a8 j_mayer
GEN_SPE(evmhousianw,    evmhossianw,   0x02, 0x16, 0x00000000, PPC_SPE);
5650 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhossfanw,   0x03, 0x16, 0x00000000, PPC_SPE);
5651 0487d6a8 j_mayer
GEN_SPE(evmheumianw,    evmhesmianw,   0x04, 0x16, 0x00000000, PPC_SPE);
5652 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhesmfanw,   0x05, 0x16, 0x00000000, PPC_SPE);
5653 0487d6a8 j_mayer
GEN_SPE(evmhoumianw,    evmhosmianw,   0x06, 0x16, 0x00000000, PPC_SPE);
5654 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhosmfanw,   0x07, 0x16, 0x00000000, PPC_SPE);
5655 0487d6a8 j_mayer
GEN_SPE(evmhegumian,    evmhegsmian,   0x14, 0x16, 0x00000000, PPC_SPE);
5656 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhegsmfan,   0x15, 0x16, 0x00000000, PPC_SPE);
5657 0487d6a8 j_mayer
GEN_SPE(evmhigumian,    evmhigsmian,   0x16, 0x16, 0x00000000, PPC_SPE);
5658 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhogsmfan,   0x17, 0x16, 0x00000000, PPC_SPE);
5659 0487d6a8 j_mayer

5660 0487d6a8 j_mayer
GEN_SPE(evmwlusianw,    evmwlssianw,   0x00, 0x17, 0x00000000, PPC_SPE);
5661 0487d6a8 j_mayer
GEN_SPE(evmwlumianw,    evmwlsmianw,   0x04, 0x17, 0x00000000, PPC_SPE);
5662 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwssfan,     0x09, 0x17, 0x00000000, PPC_SPE);
5663 0487d6a8 j_mayer
GEN_SPE(evmwumian,      evmwsmian,     0x0C, 0x17, 0x00000000, PPC_SPE);
5664 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwsmfan,     0x0D, 0x17, 0x00000000, PPC_SPE);
5665 0487d6a8 j_mayer
#endif
5666 0487d6a8 j_mayer
5667 0487d6a8 j_mayer
/***                      SPE floating-point extension                     ***/
5668 0487d6a8 j_mayer
#define GEN_SPEFPUOP_CONV(name)                                               \
5669 0487d6a8 j_mayer
static inline void gen_##name (DisasContext *ctx)                             \
5670 0487d6a8 j_mayer
{                                                                             \
5671 0487d6a8 j_mayer
    gen_op_load_gpr64_T0(rB(ctx->opcode));                                    \
5672 0487d6a8 j_mayer
    gen_op_##name();                                                          \
5673 0487d6a8 j_mayer
    gen_op_store_T0_gpr64(rD(ctx->opcode));                                   \
5674 0487d6a8 j_mayer
}
5675 0487d6a8 j_mayer
5676 0487d6a8 j_mayer
/* Single precision floating-point vectors operations */
5677 0487d6a8 j_mayer
/* Arithmetic */
5678 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evfsadd);
5679 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evfssub);
5680 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evfsmul);
5681 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evfsdiv);
5682 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evfsabs);
5683 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evfsnabs);
5684 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evfsneg);
5685 0487d6a8 j_mayer
/* Conversion */
5686 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfscfui);
5687 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfscfsi);
5688 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfscfuf);
5689 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfscfsf);
5690 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfsctui);
5691 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfsctsi);
5692 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfsctuf);
5693 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfsctsf);
5694 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfsctuiz);
5695 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfsctsiz);
5696 0487d6a8 j_mayer
/* Comparison */
5697 0487d6a8 j_mayer
GEN_SPEOP_COMP(evfscmpgt);
5698 0487d6a8 j_mayer
GEN_SPEOP_COMP(evfscmplt);
5699 0487d6a8 j_mayer
GEN_SPEOP_COMP(evfscmpeq);
5700 0487d6a8 j_mayer
GEN_SPEOP_COMP(evfststgt);
5701 0487d6a8 j_mayer
GEN_SPEOP_COMP(evfststlt);
5702 0487d6a8 j_mayer
GEN_SPEOP_COMP(evfststeq);
5703 0487d6a8 j_mayer
5704 0487d6a8 j_mayer
/* Opcodes definitions */
5705 0487d6a8 j_mayer
GEN_SPE(evfsadd,        evfssub,       0x00, 0x0A, 0x00000000, PPC_SPEFPU); //
5706 0487d6a8 j_mayer
GEN_SPE(evfsabs,        evfsnabs,      0x02, 0x0A, 0x0000F800, PPC_SPEFPU); //
5707 0487d6a8 j_mayer
GEN_SPE(evfsneg,        speundef,      0x03, 0x0A, 0x0000F800, PPC_SPEFPU); //
5708 0487d6a8 j_mayer
GEN_SPE(evfsmul,        evfsdiv,       0x04, 0x0A, 0x00000000, PPC_SPEFPU); //
5709 0487d6a8 j_mayer
GEN_SPE(evfscmpgt,      evfscmplt,     0x06, 0x0A, 0x00600000, PPC_SPEFPU); //
5710 0487d6a8 j_mayer
GEN_SPE(evfscmpeq,      speundef,      0x07, 0x0A, 0x00600000, PPC_SPEFPU); //
5711 0487d6a8 j_mayer
GEN_SPE(evfscfui,       evfscfsi,      0x08, 0x0A, 0x00180000, PPC_SPEFPU); //
5712 0487d6a8 j_mayer
GEN_SPE(evfscfuf,       evfscfsf,      0x09, 0x0A, 0x00180000, PPC_SPEFPU); //
5713 0487d6a8 j_mayer
GEN_SPE(evfsctui,       evfsctsi,      0x0A, 0x0A, 0x00180000, PPC_SPEFPU); //
5714 0487d6a8 j_mayer
GEN_SPE(evfsctuf,       evfsctsf,      0x0B, 0x0A, 0x00180000, PPC_SPEFPU); //
5715 0487d6a8 j_mayer
GEN_SPE(evfsctuiz,      speundef,      0x0C, 0x0A, 0x00180000, PPC_SPEFPU); //
5716 0487d6a8 j_mayer
GEN_SPE(evfsctsiz,      speundef,      0x0D, 0x0A, 0x00180000, PPC_SPEFPU); //
5717 0487d6a8 j_mayer
GEN_SPE(evfststgt,      evfststlt,     0x0E, 0x0A, 0x00600000, PPC_SPEFPU); //
5718 0487d6a8 j_mayer
GEN_SPE(evfststeq,      speundef,      0x0F, 0x0A, 0x00600000, PPC_SPEFPU); //
5719 0487d6a8 j_mayer
5720 0487d6a8 j_mayer
/* Single precision floating-point operations */
5721 0487d6a8 j_mayer
/* Arithmetic */
5722 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(efsadd);
5723 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(efssub);
5724 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(efsmul);
5725 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(efsdiv);
5726 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(efsabs);
5727 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(efsnabs);
5728 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(efsneg);
5729 0487d6a8 j_mayer
/* Conversion */
5730 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efscfui);
5731 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efscfsi);
5732 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efscfuf);
5733 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efscfsf);
5734 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efsctui);
5735 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efsctsi);
5736 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efsctuf);
5737 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efsctsf);
5738 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efsctuiz);
5739 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efsctsiz);
5740 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efscfd);
5741 0487d6a8 j_mayer
/* Comparison */
5742 0487d6a8 j_mayer
GEN_SPEOP_COMP(efscmpgt);
5743 0487d6a8 j_mayer
GEN_SPEOP_COMP(efscmplt);
5744 0487d6a8 j_mayer
GEN_SPEOP_COMP(efscmpeq);
5745 0487d6a8 j_mayer
GEN_SPEOP_COMP(efststgt);
5746 0487d6a8 j_mayer
GEN_SPEOP_COMP(efststlt);
5747 0487d6a8 j_mayer
GEN_SPEOP_COMP(efststeq);
5748 0487d6a8 j_mayer
5749 0487d6a8 j_mayer
/* Opcodes definitions */
5750 0487d6a8 j_mayer
GEN_SPE(efsadd,         efssub,        0x00, 0x0A, 0x00000000, PPC_SPEFPU); //
5751 0487d6a8 j_mayer
GEN_SPE(efsabs,         efsnabs,       0x02, 0x0B, 0x0000F800, PPC_SPEFPU); //
5752 0487d6a8 j_mayer
GEN_SPE(efsneg,         speundef,      0x03, 0x0B, 0x0000F800, PPC_SPEFPU); //
5753 0487d6a8 j_mayer
GEN_SPE(efsmul,         efsdiv,        0x04, 0x0B, 0x00000000, PPC_SPEFPU); //
5754 0487d6a8 j_mayer
GEN_SPE(efscmpgt,       efscmplt,      0x06, 0x0B, 0x00600000, PPC_SPEFPU); //
5755 0487d6a8 j_mayer
GEN_SPE(efscmpeq,       efscfd,        0x07, 0x0B, 0x00600000, PPC_SPEFPU); //
5756 0487d6a8 j_mayer
GEN_SPE(efscfui,        efscfsi,       0x08, 0x0B, 0x00180000, PPC_SPEFPU); //
5757 0487d6a8 j_mayer
GEN_SPE(efscfuf,        efscfsf,       0x09, 0x0B, 0x00180000, PPC_SPEFPU); //
5758 0487d6a8 j_mayer
GEN_SPE(efsctui,        efsctsi,       0x0A, 0x0B, 0x00180000, PPC_SPEFPU); //
5759 0487d6a8 j_mayer
GEN_SPE(efsctuf,        efsctsf,       0x0B, 0x0B, 0x00180000, PPC_SPEFPU); //
5760 0487d6a8 j_mayer
GEN_SPE(efsctuiz,       efsctsiz,      0x0C, 0x0B, 0x00180000, PPC_SPEFPU); //
5761 0487d6a8 j_mayer
GEN_SPE(efststgt,       efststlt,      0x0E, 0x0B, 0x00600000, PPC_SPEFPU); //
5762 0487d6a8 j_mayer
GEN_SPE(efststeq,       speundef,      0x0F, 0x0B, 0x00600000, PPC_SPEFPU); //
5763 0487d6a8 j_mayer
5764 0487d6a8 j_mayer
/* Double precision floating-point operations */
5765 0487d6a8 j_mayer
/* Arithmetic */
5766 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(efdadd);
5767 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(efdsub);
5768 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(efdmul);
5769 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(efddiv);
5770 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(efdabs);
5771 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(efdnabs);
5772 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(efdneg);
5773 0487d6a8 j_mayer
/* Conversion */
5774 0487d6a8 j_mayer
5775 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdcfui);
5776 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdcfsi);
5777 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdcfuf);
5778 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdcfsf);
5779 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdctui);
5780 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdctsi);
5781 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdctuf);
5782 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdctsf);
5783 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdctuiz);
5784 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdctsiz);
5785 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdcfs);
5786 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdcfuid);
5787 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdcfsid);
5788 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdctuidz);
5789 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdctsidz);
5790 0487d6a8 j_mayer
/* Comparison */
5791 0487d6a8 j_mayer
GEN_SPEOP_COMP(efdcmpgt);
5792 0487d6a8 j_mayer
GEN_SPEOP_COMP(efdcmplt);
5793 0487d6a8 j_mayer
GEN_SPEOP_COMP(efdcmpeq);
5794 0487d6a8 j_mayer
GEN_SPEOP_COMP(efdtstgt);
5795 0487d6a8 j_mayer
GEN_SPEOP_COMP(efdtstlt);
5796 0487d6a8 j_mayer
GEN_SPEOP_COMP(efdtsteq);
5797 0487d6a8 j_mayer
5798 0487d6a8 j_mayer
/* Opcodes definitions */
5799 0487d6a8 j_mayer
GEN_SPE(efdadd,         efdsub,        0x10, 0x0B, 0x00000000, PPC_SPEFPU); //
5800 0487d6a8 j_mayer
GEN_SPE(efdcfuid,       efdcfsid,      0x11, 0x0B, 0x00180000, PPC_SPEFPU); //
5801 0487d6a8 j_mayer
GEN_SPE(efdabs,         efdnabs,       0x12, 0x0B, 0x0000F800, PPC_SPEFPU); //
5802 0487d6a8 j_mayer
GEN_SPE(efdneg,         speundef,      0x13, 0x0B, 0x0000F800, PPC_SPEFPU); //
5803 0487d6a8 j_mayer
GEN_SPE(efdmul,         efddiv,        0x14, 0x0B, 0x00000000, PPC_SPEFPU); //
5804 0487d6a8 j_mayer
GEN_SPE(efdctuidz,      efdctsidz,     0x15, 0x0B, 0x00180000, PPC_SPEFPU); //
5805 0487d6a8 j_mayer
GEN_SPE(efdcmpgt,       efdcmplt,      0x16, 0x0B, 0x00600000, PPC_SPEFPU); //
5806 0487d6a8 j_mayer
GEN_SPE(efdcmpeq,       efdcfs,        0x17, 0x0B, 0x00600000, PPC_SPEFPU); //
5807 0487d6a8 j_mayer
GEN_SPE(efdcfui,        efdcfsi,       0x18, 0x0B, 0x00180000, PPC_SPEFPU); //
5808 0487d6a8 j_mayer
GEN_SPE(efdcfuf,        efdcfsf,       0x19, 0x0B, 0x00180000, PPC_SPEFPU); //
5809 0487d6a8 j_mayer
GEN_SPE(efdctui,        efdctsi,       0x1A, 0x0B, 0x00180000, PPC_SPEFPU); //
5810 0487d6a8 j_mayer
GEN_SPE(efdctuf,        efdctsf,       0x1B, 0x0B, 0x00180000, PPC_SPEFPU); //
5811 0487d6a8 j_mayer
GEN_SPE(efdctuiz,       speundef,      0x1C, 0x0B, 0x00180000, PPC_SPEFPU); //
5812 0487d6a8 j_mayer
GEN_SPE(efdctsiz,       speundef,      0x1D, 0x0B, 0x00180000, PPC_SPEFPU); //
5813 0487d6a8 j_mayer
GEN_SPE(efdtstgt,       efdtstlt,      0x1E, 0x0B, 0x00600000, PPC_SPEFPU); //
5814 0487d6a8 j_mayer
GEN_SPE(efdtsteq,       speundef,      0x1F, 0x0B, 0x00600000, PPC_SPEFPU); //
5815 0487d6a8 j_mayer
#endif
5816 0487d6a8 j_mayer
5817 79aceca5 bellard
/* End opcode list */
5818 79aceca5 bellard
GEN_OPCODE_MARK(end);
5819 79aceca5 bellard
5820 3fc6c082 bellard
#include "translate_init.c"
5821 79aceca5 bellard
5822 9a64fbe4 bellard
/*****************************************************************************/
5823 3fc6c082 bellard
/* Misc PowerPC helpers */
5824 76a66253 j_mayer
static inline uint32_t load_xer (CPUState *env)
5825 76a66253 j_mayer
{
5826 76a66253 j_mayer
    return (xer_so << XER_SO) |
5827 76a66253 j_mayer
        (xer_ov << XER_OV) |
5828 76a66253 j_mayer
        (xer_ca << XER_CA) |
5829 76a66253 j_mayer
        (xer_bc << XER_BC) |
5830 76a66253 j_mayer
        (xer_cmp << XER_CMP);
5831 76a66253 j_mayer
}
5832 76a66253 j_mayer
5833 36081602 j_mayer
void cpu_dump_state (CPUState *env, FILE *f,
5834 36081602 j_mayer
                     int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
5835 36081602 j_mayer
                     int flags)
5836 79aceca5 bellard
{
5837 3fc6c082 bellard
#if defined(TARGET_PPC64) || 1
5838 3fc6c082 bellard
#define FILL ""
5839 3fc6c082 bellard
#define RGPL  4
5840 3fc6c082 bellard
#define RFPL  4
5841 3fc6c082 bellard
#else
5842 3fc6c082 bellard
#define FILL "        "
5843 3fc6c082 bellard
#define RGPL  8
5844 3fc6c082 bellard
#define RFPL  4
5845 3fc6c082 bellard
#endif
5846 3fc6c082 bellard
5847 79aceca5 bellard
    int i;
5848 79aceca5 bellard
5849 1b9eb036 j_mayer
    cpu_fprintf(f, "NIP " ADDRX " LR " ADDRX " CTR " ADDRX "\n",
5850 3fc6c082 bellard
                env->nip, env->lr, env->ctr);
5851 d9bce9d9 j_mayer
    cpu_fprintf(f, "MSR " REGX FILL " XER %08x      "
5852 d9bce9d9 j_mayer
#if !defined(NO_TIMER_DUMP)
5853 d9bce9d9 j_mayer
                "TB %08x %08x "
5854 76a66253 j_mayer
#if !defined(CONFIG_USER_ONLY)
5855 76a66253 j_mayer
                "DECR %08x"
5856 76a66253 j_mayer
#endif
5857 d9bce9d9 j_mayer
#endif
5858 76a66253 j_mayer
                "\n",
5859 d9bce9d9 j_mayer
                do_load_msr(env), load_xer(env)
5860 d9bce9d9 j_mayer
#if !defined(NO_TIMER_DUMP)
5861 d9bce9d9 j_mayer
                , cpu_ppc_load_tbu(env), cpu_ppc_load_tbl(env)
5862 76a66253 j_mayer
#if !defined(CONFIG_USER_ONLY)
5863 76a66253 j_mayer
                , cpu_ppc_load_decr(env)
5864 76a66253 j_mayer
#endif
5865 d9bce9d9 j_mayer
#endif
5866 76a66253 j_mayer
                );
5867 76a66253 j_mayer
    for (i = 0; i < 32; i++) {
5868 3fc6c082 bellard
        if ((i & (RGPL - 1)) == 0)
5869 3fc6c082 bellard
            cpu_fprintf(f, "GPR%02d", i);
5870 a750fc0b j_mayer
        cpu_fprintf(f, " " REGX, (target_ulong)env->gpr[i]);
5871 3fc6c082 bellard
        if ((i & (RGPL - 1)) == (RGPL - 1))
5872 7fe48483 bellard
            cpu_fprintf(f, "\n");
5873 76a66253 j_mayer
    }
5874 3fc6c082 bellard
    cpu_fprintf(f, "CR ");
5875 76a66253 j_mayer
    for (i = 0; i < 8; i++)
5876 7fe48483 bellard
        cpu_fprintf(f, "%01x", env->crf[i]);
5877 7fe48483 bellard
    cpu_fprintf(f, "  [");
5878 76a66253 j_mayer
    for (i = 0; i < 8; i++) {
5879 76a66253 j_mayer
        char a = '-';
5880 76a66253 j_mayer
        if (env->crf[i] & 0x08)
5881 76a66253 j_mayer
            a = 'L';
5882 76a66253 j_mayer
        else if (env->crf[i] & 0x04)
5883 76a66253 j_mayer
            a = 'G';
5884 76a66253 j_mayer
        else if (env->crf[i] & 0x02)
5885 76a66253 j_mayer
            a = 'E';
5886 7fe48483 bellard
        cpu_fprintf(f, " %c%c", a, env->crf[i] & 0x01 ? 'O' : ' ');
5887 76a66253 j_mayer
    }
5888 3fc6c082 bellard
    cpu_fprintf(f, " ]             " FILL "RES " REGX "\n", env->reserve);
5889 3fc6c082 bellard
    for (i = 0; i < 32; i++) {
5890 3fc6c082 bellard
        if ((i & (RFPL - 1)) == 0)
5891 3fc6c082 bellard
            cpu_fprintf(f, "FPR%02d", i);
5892 26a76461 bellard
        cpu_fprintf(f, " %016" PRIx64, *((uint64_t *)&env->fpr[i]));
5893 3fc6c082 bellard
        if ((i & (RFPL - 1)) == (RFPL - 1))
5894 7fe48483 bellard
            cpu_fprintf(f, "\n");
5895 79aceca5 bellard
    }
5896 3fc6c082 bellard
    cpu_fprintf(f, "SRR0 " REGX " SRR1 " REGX "         " FILL FILL FILL
5897 3fc6c082 bellard
                "SDR1 " REGX "\n",
5898 3fc6c082 bellard
                env->spr[SPR_SRR0], env->spr[SPR_SRR1], env->sdr1);
5899 79aceca5 bellard
5900 3fc6c082 bellard
#undef RGPL
5901 3fc6c082 bellard
#undef RFPL
5902 3fc6c082 bellard
#undef FILL
5903 79aceca5 bellard
}
5904 79aceca5 bellard
5905 76a66253 j_mayer
void cpu_dump_statistics (CPUState *env, FILE*f,
5906 76a66253 j_mayer
                          int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
5907 76a66253 j_mayer
                          int flags)
5908 76a66253 j_mayer
{
5909 76a66253 j_mayer
#if defined(DO_PPC_STATISTICS)
5910 76a66253 j_mayer
    opc_handler_t **t1, **t2, **t3, *handler;
5911 76a66253 j_mayer
    int op1, op2, op3;
5912 76a66253 j_mayer
5913 76a66253 j_mayer
    t1 = env->opcodes;
5914 76a66253 j_mayer
    for (op1 = 0; op1 < 64; op1++) {
5915 76a66253 j_mayer
        handler = t1[op1];
5916 76a66253 j_mayer
        if (is_indirect_opcode(handler)) {
5917 76a66253 j_mayer
            t2 = ind_table(handler);
5918 76a66253 j_mayer
            for (op2 = 0; op2 < 32; op2++) {
5919 76a66253 j_mayer
                handler = t2[op2];
5920 76a66253 j_mayer
                if (is_indirect_opcode(handler)) {
5921 76a66253 j_mayer
                    t3 = ind_table(handler);
5922 76a66253 j_mayer
                    for (op3 = 0; op3 < 32; op3++) {
5923 76a66253 j_mayer
                        handler = t3[op3];
5924 76a66253 j_mayer
                        if (handler->count == 0)
5925 76a66253 j_mayer
                            continue;
5926 76a66253 j_mayer
                        cpu_fprintf(f, "%02x %02x %02x (%02x %04d) %16s: "
5927 76a66253 j_mayer
                                    "%016llx %lld\n",
5928 76a66253 j_mayer
                                    op1, op2, op3, op1, (op3 << 5) | op2,
5929 76a66253 j_mayer
                                    handler->oname,
5930 76a66253 j_mayer
                                    handler->count, handler->count);
5931 76a66253 j_mayer
                    }
5932 76a66253 j_mayer
                } else {
5933 76a66253 j_mayer
                    if (handler->count == 0)
5934 76a66253 j_mayer
                        continue;
5935 76a66253 j_mayer
                    cpu_fprintf(f, "%02x %02x    (%02x %04d) %16s: "
5936 76a66253 j_mayer
                                "%016llx %lld\n",
5937 76a66253 j_mayer
                                op1, op2, op1, op2, handler->oname,
5938 76a66253 j_mayer
                                handler->count, handler->count);
5939 76a66253 j_mayer
                }
5940 76a66253 j_mayer
            }
5941 76a66253 j_mayer
        } else {
5942 76a66253 j_mayer
            if (handler->count == 0)
5943 76a66253 j_mayer
                continue;
5944 76a66253 j_mayer
            cpu_fprintf(f, "%02x       (%02x     ) %16s: %016llx %lld\n",
5945 76a66253 j_mayer
                        op1, op1, handler->oname,
5946 76a66253 j_mayer
                        handler->count, handler->count);
5947 76a66253 j_mayer
        }
5948 76a66253 j_mayer
    }
5949 76a66253 j_mayer
#endif
5950 76a66253 j_mayer
}
5951 76a66253 j_mayer
5952 9a64fbe4 bellard
/*****************************************************************************/
5953 0487d6a8 j_mayer
static inline int gen_intermediate_code_internal (CPUState *env,
5954 0487d6a8 j_mayer
                                                  TranslationBlock *tb,
5955 0487d6a8 j_mayer
                                                  int search_pc)
5956 79aceca5 bellard
{
5957 9fddaa0c bellard
    DisasContext ctx, *ctxp = &ctx;
5958 79aceca5 bellard
    opc_handler_t **table, *handler;
5959 0fa85d43 bellard
    target_ulong pc_start;
5960 79aceca5 bellard
    uint16_t *gen_opc_end;
5961 79aceca5 bellard
    int j, lj = -1;
5962 79aceca5 bellard
5963 79aceca5 bellard
    pc_start = tb->pc;
5964 79aceca5 bellard
    gen_opc_ptr = gen_opc_buf;
5965 79aceca5 bellard
    gen_opc_end = gen_opc_buf + OPC_MAX_SIZE;
5966 79aceca5 bellard
    gen_opparam_ptr = gen_opparam_buf;
5967 c53be334 bellard
    nb_gen_labels = 0;
5968 046d6672 bellard
    ctx.nip = pc_start;
5969 79aceca5 bellard
    ctx.tb = tb;
5970 e1833e1f j_mayer
    ctx.exception = POWERPC_EXCP_NONE;
5971 3fc6c082 bellard
    ctx.spr_cb = env->spr_cb;
5972 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
5973 111bfab3 bellard
    ctx.mem_idx = msr_le;
5974 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
5975 d9bce9d9 j_mayer
    ctx.mem_idx |= msr_sf << 1;
5976 d9bce9d9 j_mayer
#endif
5977 9a64fbe4 bellard
#else
5978 9a64fbe4 bellard
    ctx.supervisor = 1 - msr_pr;
5979 111bfab3 bellard
    ctx.mem_idx = ((1 - msr_pr) << 1) | msr_le;
5980 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
5981 d9bce9d9 j_mayer
    ctx.mem_idx |= msr_sf << 2;
5982 d9bce9d9 j_mayer
#endif
5983 d9bce9d9 j_mayer
#endif
5984 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
5985 d9bce9d9 j_mayer
    ctx.sf_mode = msr_sf;
5986 9a64fbe4 bellard
#endif
5987 3cc62370 bellard
    ctx.fpu_enabled = msr_fp;
5988 35cdaad6 j_mayer
#if defined(TARGET_PPCEMB)
5989 0487d6a8 j_mayer
    ctx.spe_enabled = msr_spe;
5990 0487d6a8 j_mayer
#endif
5991 ea4e754f bellard
    ctx.singlestep_enabled = env->singlestep_enabled;
5992 3fc6c082 bellard
#if defined (DO_SINGLE_STEP) && 0
5993 9a64fbe4 bellard
    /* Single step trace mode */
5994 9a64fbe4 bellard
    msr_se = 1;
5995 9a64fbe4 bellard
#endif
5996 9a64fbe4 bellard
    /* Set env in case of segfault during code fetch */
5997 e1833e1f j_mayer
    while (ctx.exception == POWERPC_EXCP_NONE && gen_opc_ptr < gen_opc_end) {
5998 76a66253 j_mayer
        if (unlikely(env->nb_breakpoints > 0)) {
5999 76a66253 j_mayer
            for (j = 0; j < env->nb_breakpoints; j++) {
6000 ea4e754f bellard
                if (env->breakpoints[j] == ctx.nip) {
6001 5fafdf24 ths
                    gen_update_nip(&ctx, ctx.nip);
6002 ea4e754f bellard
                    gen_op_debug();
6003 ea4e754f bellard
                    break;
6004 ea4e754f bellard
                }
6005 ea4e754f bellard
            }
6006 ea4e754f bellard
        }
6007 76a66253 j_mayer
        if (unlikely(search_pc)) {
6008 79aceca5 bellard
            j = gen_opc_ptr - gen_opc_buf;
6009 79aceca5 bellard
            if (lj < j) {
6010 79aceca5 bellard
                lj++;
6011 79aceca5 bellard
                while (lj < j)
6012 79aceca5 bellard
                    gen_opc_instr_start[lj++] = 0;
6013 046d6672 bellard
                gen_opc_pc[lj] = ctx.nip;
6014 79aceca5 bellard
                gen_opc_instr_start[lj] = 1;
6015 79aceca5 bellard
            }
6016 79aceca5 bellard
        }
6017 9fddaa0c bellard
#if defined PPC_DEBUG_DISAS
6018 9fddaa0c bellard
        if (loglevel & CPU_LOG_TB_IN_ASM) {
6019 79aceca5 bellard
            fprintf(logfile, "----------------\n");
6020 1b9eb036 j_mayer
            fprintf(logfile, "nip=" ADDRX " super=%d ir=%d\n",
6021 9a64fbe4 bellard
                    ctx.nip, 1 - msr_pr, msr_ir);
6022 9a64fbe4 bellard
        }
6023 9a64fbe4 bellard
#endif
6024 0fa85d43 bellard
        ctx.opcode = ldl_code(ctx.nip);
6025 111bfab3 bellard
        if (msr_le) {
6026 111bfab3 bellard
            ctx.opcode = ((ctx.opcode & 0xFF000000) >> 24) |
6027 111bfab3 bellard
                ((ctx.opcode & 0x00FF0000) >> 8) |
6028 111bfab3 bellard
                ((ctx.opcode & 0x0000FF00) << 8) |
6029 111bfab3 bellard
                ((ctx.opcode & 0x000000FF) << 24);
6030 111bfab3 bellard
        }
6031 9fddaa0c bellard
#if defined PPC_DEBUG_DISAS
6032 9fddaa0c bellard
        if (loglevel & CPU_LOG_TB_IN_ASM) {
6033 111bfab3 bellard
            fprintf(logfile, "translate opcode %08x (%02x %02x %02x) (%s)\n",
6034 9a64fbe4 bellard
                    ctx.opcode, opc1(ctx.opcode), opc2(ctx.opcode),
6035 111bfab3 bellard
                    opc3(ctx.opcode), msr_le ? "little" : "big");
6036 79aceca5 bellard
        }
6037 79aceca5 bellard
#endif
6038 046d6672 bellard
        ctx.nip += 4;
6039 3fc6c082 bellard
        table = env->opcodes;
6040 79aceca5 bellard
        handler = table[opc1(ctx.opcode)];
6041 79aceca5 bellard
        if (is_indirect_opcode(handler)) {
6042 79aceca5 bellard
            table = ind_table(handler);
6043 79aceca5 bellard
            handler = table[opc2(ctx.opcode)];
6044 79aceca5 bellard
            if (is_indirect_opcode(handler)) {
6045 79aceca5 bellard
                table = ind_table(handler);
6046 79aceca5 bellard
                handler = table[opc3(ctx.opcode)];
6047 79aceca5 bellard
            }
6048 79aceca5 bellard
        }
6049 79aceca5 bellard
        /* Is opcode *REALLY* valid ? */
6050 76a66253 j_mayer
        if (unlikely(handler->handler == &gen_invalid)) {
6051 4a057712 j_mayer
            if (loglevel != 0) {
6052 76a66253 j_mayer
                fprintf(logfile, "invalid/unsupported opcode: "
6053 1b9eb036 j_mayer
                        "%02x - %02x - %02x (%08x) 0x" ADDRX " %d\n",
6054 76a66253 j_mayer
                        opc1(ctx.opcode), opc2(ctx.opcode),
6055 4b3686fa bellard
                        opc3(ctx.opcode), ctx.opcode, ctx.nip - 4, msr_ir);
6056 4b3686fa bellard
            } else {
6057 4b3686fa bellard
                printf("invalid/unsupported opcode: "
6058 1b9eb036 j_mayer
                       "%02x - %02x - %02x (%08x) 0x" ADDRX " %d\n",
6059 4b3686fa bellard
                       opc1(ctx.opcode), opc2(ctx.opcode),
6060 4b3686fa bellard
                       opc3(ctx.opcode), ctx.opcode, ctx.nip - 4, msr_ir);
6061 4b3686fa bellard
            }
6062 76a66253 j_mayer
        } else {
6063 76a66253 j_mayer
            if (unlikely((ctx.opcode & handler->inval) != 0)) {
6064 4a057712 j_mayer
                if (loglevel != 0) {
6065 79aceca5 bellard
                    fprintf(logfile, "invalid bits: %08x for opcode: "
6066 e1833e1f j_mayer
                            "%02x - %02x - %02x (%08x) 0x" ADDRX "\n",
6067 79aceca5 bellard
                            ctx.opcode & handler->inval, opc1(ctx.opcode),
6068 79aceca5 bellard
                            opc2(ctx.opcode), opc3(ctx.opcode),
6069 046d6672 bellard
                            ctx.opcode, ctx.nip - 4);
6070 9a64fbe4 bellard
                } else {
6071 9a64fbe4 bellard
                    printf("invalid bits: %08x for opcode: "
6072 e1833e1f j_mayer
                           "%02x - %02x - %02x (%08x) 0x" ADDRX "\n",
6073 76a66253 j_mayer
                           ctx.opcode & handler->inval, opc1(ctx.opcode),
6074 76a66253 j_mayer
                           opc2(ctx.opcode), opc3(ctx.opcode),
6075 046d6672 bellard
                           ctx.opcode, ctx.nip - 4);
6076 76a66253 j_mayer
                }
6077 e1833e1f j_mayer
                GEN_EXCP_INVAL(ctxp);
6078 4b3686fa bellard
                break;
6079 79aceca5 bellard
            }
6080 79aceca5 bellard
        }
6081 4b3686fa bellard
        (*(handler->handler))(&ctx);
6082 76a66253 j_mayer
#if defined(DO_PPC_STATISTICS)
6083 76a66253 j_mayer
        handler->count++;
6084 76a66253 j_mayer
#endif
6085 9a64fbe4 bellard
        /* Check trace mode exceptions */
6086 08e46e54 j_mayer
#if 0 // XXX: buggy on embedded PowerPC
6087 e1833e1f j_mayer
        if (unlikely((msr_be && ctx.exception == POWERPC_EXCP_BRANCH) ||
6088 76a66253 j_mayer
                     /* Check in single step trace mode
6089 76a66253 j_mayer
                      * we need to stop except if:
6090 76a66253 j_mayer
                      * - rfi, trap or syscall
6091 76a66253 j_mayer
                      * - first instruction of an exception handler
6092 76a66253 j_mayer
                      */
6093 76a66253 j_mayer
                     (msr_se && (ctx.nip < 0x100 ||
6094 76a66253 j_mayer
                                 ctx.nip > 0xF00 ||
6095 76a66253 j_mayer
                                 (ctx.nip & 0xFC) != 0x04) &&
6096 e1833e1f j_mayer
#if defined(CONFIG_USER_ONLY)
6097 e1833e1f j_mayer
                      ctx.exception != POWERPC_EXCP_SYSCALL_USER &&
6098 e1833e1f j_mayer
#else
6099 e1833e1f j_mayer
                      ctx.exception != POWERPC_EXCP_SYSCALL &&
6100 e1833e1f j_mayer
#endif
6101 e1833e1f j_mayer
                      ctx.exception != POWERPC_EXCP_TRAP))) {
6102 e1833e1f j_mayer
            GEN_EXCP(ctxp, POWERPC_EXCP_TRACE, 0);
6103 9a64fbe4 bellard
        }
6104 08e46e54 j_mayer
#endif
6105 ea4e754f bellard
        /* if we reach a page boundary or are single stepping, stop
6106 ea4e754f bellard
         * generation
6107 ea4e754f bellard
         */
6108 76a66253 j_mayer
        if (unlikely(((ctx.nip & (TARGET_PAGE_SIZE - 1)) == 0) ||
6109 76a66253 j_mayer
                     (env->singlestep_enabled))) {
6110 8dd4983c bellard
            break;
6111 76a66253 j_mayer
        }
6112 3fc6c082 bellard
#if defined (DO_SINGLE_STEP)
6113 3fc6c082 bellard
        break;
6114 3fc6c082 bellard
#endif
6115 3fc6c082 bellard
    }
6116 e1833e1f j_mayer
    if (ctx.exception == POWERPC_EXCP_NONE) {
6117 c1942362 bellard
        gen_goto_tb(&ctx, 0, ctx.nip);
6118 e1833e1f j_mayer
    } else if (ctx.exception != POWERPC_EXCP_BRANCH) {
6119 76a66253 j_mayer
        gen_op_reset_T0();
6120 76a66253 j_mayer
        /* Generate the return instruction */
6121 76a66253 j_mayer
        gen_op_exit_tb();
6122 9a64fbe4 bellard
    }
6123 79aceca5 bellard
    *gen_opc_ptr = INDEX_op_end;
6124 76a66253 j_mayer
    if (unlikely(search_pc)) {
6125 9a64fbe4 bellard
        j = gen_opc_ptr - gen_opc_buf;
6126 9a64fbe4 bellard
        lj++;
6127 9a64fbe4 bellard
        while (lj <= j)
6128 9a64fbe4 bellard
            gen_opc_instr_start[lj++] = 0;
6129 9a64fbe4 bellard
    } else {
6130 046d6672 bellard
        tb->size = ctx.nip - pc_start;
6131 9a64fbe4 bellard
    }
6132 d9bce9d9 j_mayer
#if defined(DEBUG_DISAS)
6133 9fddaa0c bellard
    if (loglevel & CPU_LOG_TB_CPU) {
6134 9a64fbe4 bellard
        fprintf(logfile, "---------------- excp: %04x\n", ctx.exception);
6135 7fe48483 bellard
        cpu_dump_state(env, logfile, fprintf, 0);
6136 9fddaa0c bellard
    }
6137 9fddaa0c bellard
    if (loglevel & CPU_LOG_TB_IN_ASM) {
6138 76a66253 j_mayer
        int flags;
6139 237c0af0 j_mayer
        flags = env->bfd_mach;
6140 237c0af0 j_mayer
        flags |= msr_le << 16;
6141 0fa85d43 bellard
        fprintf(logfile, "IN: %s\n", lookup_symbol(pc_start));
6142 76a66253 j_mayer
        target_disas(logfile, pc_start, ctx.nip - pc_start, flags);
6143 79aceca5 bellard
        fprintf(logfile, "\n");
6144 9fddaa0c bellard
    }
6145 9fddaa0c bellard
    if (loglevel & CPU_LOG_TB_OP) {
6146 79aceca5 bellard
        fprintf(logfile, "OP:\n");
6147 79aceca5 bellard
        dump_ops(gen_opc_buf, gen_opparam_buf);
6148 79aceca5 bellard
        fprintf(logfile, "\n");
6149 79aceca5 bellard
    }
6150 79aceca5 bellard
#endif
6151 79aceca5 bellard
    return 0;
6152 79aceca5 bellard
}
6153 79aceca5 bellard
6154 9a64fbe4 bellard
int gen_intermediate_code (CPUState *env, struct TranslationBlock *tb)
6155 79aceca5 bellard
{
6156 79aceca5 bellard
    return gen_intermediate_code_internal(env, tb, 0);
6157 79aceca5 bellard
}
6158 79aceca5 bellard
6159 9a64fbe4 bellard
int gen_intermediate_code_pc (CPUState *env, struct TranslationBlock *tb)
6160 79aceca5 bellard
{
6161 79aceca5 bellard
    return gen_intermediate_code_internal(env, tb, 1);
6162 79aceca5 bellard
}