Statistics
| Branch: | Revision:

root / hw / intel-hda.c @ dc4b9240

History | View | Annotate | Download (37.9 kB)

1 d61a4ce8 Gerd Hoffmann
/*
2 d61a4ce8 Gerd Hoffmann
 * Copyright (C) 2010 Red Hat, Inc.
3 d61a4ce8 Gerd Hoffmann
 *
4 d61a4ce8 Gerd Hoffmann
 * written by Gerd Hoffmann <kraxel@redhat.com>
5 d61a4ce8 Gerd Hoffmann
 *
6 d61a4ce8 Gerd Hoffmann
 * This program is free software; you can redistribute it and/or
7 d61a4ce8 Gerd Hoffmann
 * modify it under the terms of the GNU General Public License as
8 d61a4ce8 Gerd Hoffmann
 * published by the Free Software Foundation; either version 2 or
9 d61a4ce8 Gerd Hoffmann
 * (at your option) version 3 of the License.
10 d61a4ce8 Gerd Hoffmann
 *
11 d61a4ce8 Gerd Hoffmann
 * This program is distributed in the hope that it will be useful,
12 d61a4ce8 Gerd Hoffmann
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 d61a4ce8 Gerd Hoffmann
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14 d61a4ce8 Gerd Hoffmann
 * GNU General Public License for more details.
15 d61a4ce8 Gerd Hoffmann
 *
16 d61a4ce8 Gerd Hoffmann
 * You should have received a copy of the GNU General Public License
17 d61a4ce8 Gerd Hoffmann
 * along with this program; if not, see <http://www.gnu.org/licenses/>.
18 d61a4ce8 Gerd Hoffmann
 */
19 d61a4ce8 Gerd Hoffmann
20 d61a4ce8 Gerd Hoffmann
#include "hw.h"
21 d61a4ce8 Gerd Hoffmann
#include "pci.h"
22 d61a4ce8 Gerd Hoffmann
#include "qemu-timer.h"
23 d61a4ce8 Gerd Hoffmann
#include "audiodev.h"
24 d61a4ce8 Gerd Hoffmann
#include "intel-hda.h"
25 d61a4ce8 Gerd Hoffmann
#include "intel-hda-defs.h"
26 d61a4ce8 Gerd Hoffmann
27 d61a4ce8 Gerd Hoffmann
/* --------------------------------------------------------------------- */
28 d61a4ce8 Gerd Hoffmann
/* hda bus                                                               */
29 d61a4ce8 Gerd Hoffmann
30 d61a4ce8 Gerd Hoffmann
static struct BusInfo hda_codec_bus_info = {
31 d61a4ce8 Gerd Hoffmann
    .name      = "HDA",
32 d61a4ce8 Gerd Hoffmann
    .size      = sizeof(HDACodecBus),
33 d61a4ce8 Gerd Hoffmann
    .props     = (Property[]) {
34 d61a4ce8 Gerd Hoffmann
        DEFINE_PROP_UINT32("cad", HDACodecDevice, cad, -1),
35 d61a4ce8 Gerd Hoffmann
        DEFINE_PROP_END_OF_LIST()
36 d61a4ce8 Gerd Hoffmann
    }
37 d61a4ce8 Gerd Hoffmann
};
38 d61a4ce8 Gerd Hoffmann
39 d61a4ce8 Gerd Hoffmann
void hda_codec_bus_init(DeviceState *dev, HDACodecBus *bus,
40 d61a4ce8 Gerd Hoffmann
                        hda_codec_response_func response,
41 d61a4ce8 Gerd Hoffmann
                        hda_codec_xfer_func xfer)
42 d61a4ce8 Gerd Hoffmann
{
43 d61a4ce8 Gerd Hoffmann
    qbus_create_inplace(&bus->qbus, &hda_codec_bus_info, dev, NULL);
44 d61a4ce8 Gerd Hoffmann
    bus->response = response;
45 d61a4ce8 Gerd Hoffmann
    bus->xfer = xfer;
46 d61a4ce8 Gerd Hoffmann
}
47 d61a4ce8 Gerd Hoffmann
48 d61a4ce8 Gerd Hoffmann
static int hda_codec_dev_init(DeviceState *qdev, DeviceInfo *base)
49 d61a4ce8 Gerd Hoffmann
{
50 d61a4ce8 Gerd Hoffmann
    HDACodecBus *bus = DO_UPCAST(HDACodecBus, qbus, qdev->parent_bus);
51 d61a4ce8 Gerd Hoffmann
    HDACodecDevice *dev = DO_UPCAST(HDACodecDevice, qdev, qdev);
52 d61a4ce8 Gerd Hoffmann
    HDACodecDeviceInfo *info = DO_UPCAST(HDACodecDeviceInfo, qdev, base);
53 d61a4ce8 Gerd Hoffmann
54 d61a4ce8 Gerd Hoffmann
    dev->info = info;
55 d61a4ce8 Gerd Hoffmann
    if (dev->cad == -1) {
56 d61a4ce8 Gerd Hoffmann
        dev->cad = bus->next_cad;
57 d61a4ce8 Gerd Hoffmann
    }
58 d61a4ce8 Gerd Hoffmann
    if (dev->cad > 15)
59 d61a4ce8 Gerd Hoffmann
        return -1;
60 d61a4ce8 Gerd Hoffmann
    bus->next_cad = dev->cad + 1;
61 d61a4ce8 Gerd Hoffmann
    return info->init(dev);
62 d61a4ce8 Gerd Hoffmann
}
63 d61a4ce8 Gerd Hoffmann
64 dc4b9240 Gerd Hoffmann
static int hda_codec_dev_exit(DeviceState *qdev)
65 dc4b9240 Gerd Hoffmann
{
66 dc4b9240 Gerd Hoffmann
    HDACodecDevice *dev = DO_UPCAST(HDACodecDevice, qdev, qdev);
67 dc4b9240 Gerd Hoffmann
68 dc4b9240 Gerd Hoffmann
    if (dev->info->exit) {
69 dc4b9240 Gerd Hoffmann
        dev->info->exit(dev);
70 dc4b9240 Gerd Hoffmann
    }
71 dc4b9240 Gerd Hoffmann
    return 0;
72 dc4b9240 Gerd Hoffmann
}
73 dc4b9240 Gerd Hoffmann
74 d61a4ce8 Gerd Hoffmann
void hda_codec_register(HDACodecDeviceInfo *info)
75 d61a4ce8 Gerd Hoffmann
{
76 d61a4ce8 Gerd Hoffmann
    info->qdev.init = hda_codec_dev_init;
77 dc4b9240 Gerd Hoffmann
    info->qdev.exit = hda_codec_dev_exit;
78 d61a4ce8 Gerd Hoffmann
    info->qdev.bus_info = &hda_codec_bus_info;
79 d61a4ce8 Gerd Hoffmann
    qdev_register(&info->qdev);
80 d61a4ce8 Gerd Hoffmann
}
81 d61a4ce8 Gerd Hoffmann
82 d61a4ce8 Gerd Hoffmann
HDACodecDevice *hda_codec_find(HDACodecBus *bus, uint32_t cad)
83 d61a4ce8 Gerd Hoffmann
{
84 d61a4ce8 Gerd Hoffmann
    DeviceState *qdev;
85 d61a4ce8 Gerd Hoffmann
    HDACodecDevice *cdev;
86 d61a4ce8 Gerd Hoffmann
87 d61a4ce8 Gerd Hoffmann
    QLIST_FOREACH(qdev, &bus->qbus.children, sibling) {
88 d61a4ce8 Gerd Hoffmann
        cdev = DO_UPCAST(HDACodecDevice, qdev, qdev);
89 d61a4ce8 Gerd Hoffmann
        if (cdev->cad == cad) {
90 d61a4ce8 Gerd Hoffmann
            return cdev;
91 d61a4ce8 Gerd Hoffmann
        }
92 d61a4ce8 Gerd Hoffmann
    }
93 d61a4ce8 Gerd Hoffmann
    return NULL;
94 d61a4ce8 Gerd Hoffmann
}
95 d61a4ce8 Gerd Hoffmann
96 d61a4ce8 Gerd Hoffmann
void hda_codec_response(HDACodecDevice *dev, bool solicited, uint32_t response)
97 d61a4ce8 Gerd Hoffmann
{
98 d61a4ce8 Gerd Hoffmann
    HDACodecBus *bus = DO_UPCAST(HDACodecBus, qbus, dev->qdev.parent_bus);
99 d61a4ce8 Gerd Hoffmann
    bus->response(dev, solicited, response);
100 d61a4ce8 Gerd Hoffmann
}
101 d61a4ce8 Gerd Hoffmann
102 d61a4ce8 Gerd Hoffmann
bool hda_codec_xfer(HDACodecDevice *dev, uint32_t stnr, bool output,
103 d61a4ce8 Gerd Hoffmann
                    uint8_t *buf, uint32_t len)
104 d61a4ce8 Gerd Hoffmann
{
105 d61a4ce8 Gerd Hoffmann
    HDACodecBus *bus = DO_UPCAST(HDACodecBus, qbus, dev->qdev.parent_bus);
106 d61a4ce8 Gerd Hoffmann
    return bus->xfer(dev, stnr, output, buf, len);
107 d61a4ce8 Gerd Hoffmann
}
108 d61a4ce8 Gerd Hoffmann
109 d61a4ce8 Gerd Hoffmann
/* --------------------------------------------------------------------- */
110 d61a4ce8 Gerd Hoffmann
/* intel hda emulation                                                   */
111 d61a4ce8 Gerd Hoffmann
112 d61a4ce8 Gerd Hoffmann
typedef struct IntelHDAStream IntelHDAStream;
113 d61a4ce8 Gerd Hoffmann
typedef struct IntelHDAState IntelHDAState;
114 d61a4ce8 Gerd Hoffmann
typedef struct IntelHDAReg IntelHDAReg;
115 d61a4ce8 Gerd Hoffmann
116 d61a4ce8 Gerd Hoffmann
typedef struct bpl {
117 d61a4ce8 Gerd Hoffmann
    uint64_t addr;
118 d61a4ce8 Gerd Hoffmann
    uint32_t len;
119 d61a4ce8 Gerd Hoffmann
    uint32_t flags;
120 d61a4ce8 Gerd Hoffmann
} bpl;
121 d61a4ce8 Gerd Hoffmann
122 d61a4ce8 Gerd Hoffmann
struct IntelHDAStream {
123 d61a4ce8 Gerd Hoffmann
    /* registers */
124 d61a4ce8 Gerd Hoffmann
    uint32_t ctl;
125 d61a4ce8 Gerd Hoffmann
    uint32_t lpib;
126 d61a4ce8 Gerd Hoffmann
    uint32_t cbl;
127 d61a4ce8 Gerd Hoffmann
    uint32_t lvi;
128 d61a4ce8 Gerd Hoffmann
    uint32_t fmt;
129 d61a4ce8 Gerd Hoffmann
    uint32_t bdlp_lbase;
130 d61a4ce8 Gerd Hoffmann
    uint32_t bdlp_ubase;
131 d61a4ce8 Gerd Hoffmann
132 d61a4ce8 Gerd Hoffmann
    /* state */
133 d61a4ce8 Gerd Hoffmann
    bpl      *bpl;
134 d61a4ce8 Gerd Hoffmann
    uint32_t bentries;
135 d61a4ce8 Gerd Hoffmann
    uint32_t bsize, be, bp;
136 d61a4ce8 Gerd Hoffmann
};
137 d61a4ce8 Gerd Hoffmann
138 d61a4ce8 Gerd Hoffmann
struct IntelHDAState {
139 d61a4ce8 Gerd Hoffmann
    PCIDevice pci;
140 d61a4ce8 Gerd Hoffmann
    const char *name;
141 d61a4ce8 Gerd Hoffmann
    HDACodecBus codecs;
142 d61a4ce8 Gerd Hoffmann
143 d61a4ce8 Gerd Hoffmann
    /* registers */
144 d61a4ce8 Gerd Hoffmann
    uint32_t g_ctl;
145 d61a4ce8 Gerd Hoffmann
    uint32_t wake_en;
146 d61a4ce8 Gerd Hoffmann
    uint32_t state_sts;
147 d61a4ce8 Gerd Hoffmann
    uint32_t int_ctl;
148 d61a4ce8 Gerd Hoffmann
    uint32_t int_sts;
149 d61a4ce8 Gerd Hoffmann
    uint32_t wall_clk;
150 d61a4ce8 Gerd Hoffmann
151 d61a4ce8 Gerd Hoffmann
    uint32_t corb_lbase;
152 d61a4ce8 Gerd Hoffmann
    uint32_t corb_ubase;
153 d61a4ce8 Gerd Hoffmann
    uint32_t corb_rp;
154 d61a4ce8 Gerd Hoffmann
    uint32_t corb_wp;
155 d61a4ce8 Gerd Hoffmann
    uint32_t corb_ctl;
156 d61a4ce8 Gerd Hoffmann
    uint32_t corb_sts;
157 d61a4ce8 Gerd Hoffmann
    uint32_t corb_size;
158 d61a4ce8 Gerd Hoffmann
159 d61a4ce8 Gerd Hoffmann
    uint32_t rirb_lbase;
160 d61a4ce8 Gerd Hoffmann
    uint32_t rirb_ubase;
161 d61a4ce8 Gerd Hoffmann
    uint32_t rirb_wp;
162 d61a4ce8 Gerd Hoffmann
    uint32_t rirb_cnt;
163 d61a4ce8 Gerd Hoffmann
    uint32_t rirb_ctl;
164 d61a4ce8 Gerd Hoffmann
    uint32_t rirb_sts;
165 d61a4ce8 Gerd Hoffmann
    uint32_t rirb_size;
166 d61a4ce8 Gerd Hoffmann
167 d61a4ce8 Gerd Hoffmann
    uint32_t dp_lbase;
168 d61a4ce8 Gerd Hoffmann
    uint32_t dp_ubase;
169 d61a4ce8 Gerd Hoffmann
170 d61a4ce8 Gerd Hoffmann
    uint32_t icw;
171 d61a4ce8 Gerd Hoffmann
    uint32_t irr;
172 d61a4ce8 Gerd Hoffmann
    uint32_t ics;
173 d61a4ce8 Gerd Hoffmann
174 d61a4ce8 Gerd Hoffmann
    /* streams */
175 d61a4ce8 Gerd Hoffmann
    IntelHDAStream st[8];
176 d61a4ce8 Gerd Hoffmann
177 d61a4ce8 Gerd Hoffmann
    /* state */
178 d61a4ce8 Gerd Hoffmann
    int mmio_addr;
179 d61a4ce8 Gerd Hoffmann
    uint32_t rirb_count;
180 d61a4ce8 Gerd Hoffmann
    int64_t wall_base_ns;
181 d61a4ce8 Gerd Hoffmann
182 d61a4ce8 Gerd Hoffmann
    /* debug logging */
183 d61a4ce8 Gerd Hoffmann
    const IntelHDAReg *last_reg;
184 d61a4ce8 Gerd Hoffmann
    uint32_t last_val;
185 d61a4ce8 Gerd Hoffmann
    uint32_t last_write;
186 d61a4ce8 Gerd Hoffmann
    uint32_t last_sec;
187 d61a4ce8 Gerd Hoffmann
    uint32_t repeat_count;
188 d61a4ce8 Gerd Hoffmann
189 d61a4ce8 Gerd Hoffmann
    /* properties */
190 d61a4ce8 Gerd Hoffmann
    uint32_t debug;
191 d61a4ce8 Gerd Hoffmann
};
192 d61a4ce8 Gerd Hoffmann
193 d61a4ce8 Gerd Hoffmann
struct IntelHDAReg {
194 d61a4ce8 Gerd Hoffmann
    const char *name;      /* register name */
195 d61a4ce8 Gerd Hoffmann
    uint32_t   size;       /* size in bytes */
196 d61a4ce8 Gerd Hoffmann
    uint32_t   reset;      /* reset value */
197 d61a4ce8 Gerd Hoffmann
    uint32_t   wmask;      /* write mask */
198 d61a4ce8 Gerd Hoffmann
    uint32_t   wclear;     /* write 1 to clear bits */
199 d61a4ce8 Gerd Hoffmann
    uint32_t   offset;     /* location in IntelHDAState */
200 d61a4ce8 Gerd Hoffmann
    uint32_t   shift;      /* byte access entries for dwords */
201 d61a4ce8 Gerd Hoffmann
    uint32_t   stream;
202 d61a4ce8 Gerd Hoffmann
    void       (*whandler)(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old);
203 d61a4ce8 Gerd Hoffmann
    void       (*rhandler)(IntelHDAState *d, const IntelHDAReg *reg);
204 d61a4ce8 Gerd Hoffmann
};
205 d61a4ce8 Gerd Hoffmann
206 d61a4ce8 Gerd Hoffmann
static void intel_hda_reset(DeviceState *dev);
207 d61a4ce8 Gerd Hoffmann
208 d61a4ce8 Gerd Hoffmann
/* --------------------------------------------------------------------- */
209 d61a4ce8 Gerd Hoffmann
210 d61a4ce8 Gerd Hoffmann
static target_phys_addr_t intel_hda_addr(uint32_t lbase, uint32_t ubase)
211 d61a4ce8 Gerd Hoffmann
{
212 d61a4ce8 Gerd Hoffmann
    target_phys_addr_t addr;
213 d61a4ce8 Gerd Hoffmann
214 d61a4ce8 Gerd Hoffmann
#if TARGET_PHYS_ADDR_BITS == 32
215 d61a4ce8 Gerd Hoffmann
    addr = lbase;
216 d61a4ce8 Gerd Hoffmann
#else
217 d61a4ce8 Gerd Hoffmann
    addr = ubase;
218 d61a4ce8 Gerd Hoffmann
    addr <<= 32;
219 d61a4ce8 Gerd Hoffmann
    addr |= lbase;
220 d61a4ce8 Gerd Hoffmann
#endif
221 d61a4ce8 Gerd Hoffmann
    return addr;
222 d61a4ce8 Gerd Hoffmann
}
223 d61a4ce8 Gerd Hoffmann
224 d61a4ce8 Gerd Hoffmann
static void stl_phys_le(target_phys_addr_t addr, uint32_t value)
225 d61a4ce8 Gerd Hoffmann
{
226 d61a4ce8 Gerd Hoffmann
    uint32_t value_le = cpu_to_le32(value);
227 d61a4ce8 Gerd Hoffmann
    cpu_physical_memory_write(addr, (uint8_t*)(&value_le), sizeof(value_le));
228 d61a4ce8 Gerd Hoffmann
}
229 d61a4ce8 Gerd Hoffmann
230 d61a4ce8 Gerd Hoffmann
static uint32_t ldl_phys_le(target_phys_addr_t addr)
231 d61a4ce8 Gerd Hoffmann
{
232 d61a4ce8 Gerd Hoffmann
    uint32_t value_le;
233 d61a4ce8 Gerd Hoffmann
    cpu_physical_memory_read(addr, (uint8_t*)(&value_le), sizeof(value_le));
234 d61a4ce8 Gerd Hoffmann
    return le32_to_cpu(value_le);
235 d61a4ce8 Gerd Hoffmann
}
236 d61a4ce8 Gerd Hoffmann
237 d61a4ce8 Gerd Hoffmann
static void intel_hda_update_int_sts(IntelHDAState *d)
238 d61a4ce8 Gerd Hoffmann
{
239 d61a4ce8 Gerd Hoffmann
    uint32_t sts = 0;
240 d61a4ce8 Gerd Hoffmann
    uint32_t i;
241 d61a4ce8 Gerd Hoffmann
242 d61a4ce8 Gerd Hoffmann
    /* update controller status */
243 d61a4ce8 Gerd Hoffmann
    if (d->rirb_sts & ICH6_RBSTS_IRQ) {
244 d61a4ce8 Gerd Hoffmann
        sts |= (1 << 30);
245 d61a4ce8 Gerd Hoffmann
    }
246 d61a4ce8 Gerd Hoffmann
    if (d->rirb_sts & ICH6_RBSTS_OVERRUN) {
247 d61a4ce8 Gerd Hoffmann
        sts |= (1 << 30);
248 d61a4ce8 Gerd Hoffmann
    }
249 d61a4ce8 Gerd Hoffmann
    if (d->state_sts) {
250 d61a4ce8 Gerd Hoffmann
        sts |= (1 << 30);
251 d61a4ce8 Gerd Hoffmann
    }
252 d61a4ce8 Gerd Hoffmann
253 d61a4ce8 Gerd Hoffmann
    /* update stream status */
254 d61a4ce8 Gerd Hoffmann
    for (i = 0; i < 8; i++) {
255 d61a4ce8 Gerd Hoffmann
        /* buffer completion interrupt */
256 d61a4ce8 Gerd Hoffmann
        if (d->st[i].ctl & (1 << 26)) {
257 d61a4ce8 Gerd Hoffmann
            sts |= (1 << i);
258 d61a4ce8 Gerd Hoffmann
        }
259 d61a4ce8 Gerd Hoffmann
    }
260 d61a4ce8 Gerd Hoffmann
261 d61a4ce8 Gerd Hoffmann
    /* update global status */
262 d61a4ce8 Gerd Hoffmann
    if (sts & d->int_ctl) {
263 d61a4ce8 Gerd Hoffmann
        sts |= (1 << 31);
264 d61a4ce8 Gerd Hoffmann
    }
265 d61a4ce8 Gerd Hoffmann
266 d61a4ce8 Gerd Hoffmann
    d->int_sts = sts;
267 d61a4ce8 Gerd Hoffmann
}
268 d61a4ce8 Gerd Hoffmann
269 d61a4ce8 Gerd Hoffmann
static void intel_hda_update_irq(IntelHDAState *d)
270 d61a4ce8 Gerd Hoffmann
{
271 d61a4ce8 Gerd Hoffmann
    int level;
272 d61a4ce8 Gerd Hoffmann
273 d61a4ce8 Gerd Hoffmann
    intel_hda_update_int_sts(d);
274 d61a4ce8 Gerd Hoffmann
    if (d->int_sts & (1 << 31) && d->int_ctl & (1 << 31)) {
275 d61a4ce8 Gerd Hoffmann
        level = 1;
276 d61a4ce8 Gerd Hoffmann
    } else {
277 d61a4ce8 Gerd Hoffmann
        level = 0;
278 d61a4ce8 Gerd Hoffmann
    }
279 d61a4ce8 Gerd Hoffmann
    dprint(d, 2, "%s: level %d\n", __FUNCTION__, level);
280 d61a4ce8 Gerd Hoffmann
    qemu_set_irq(d->pci.irq[0], level);
281 d61a4ce8 Gerd Hoffmann
}
282 d61a4ce8 Gerd Hoffmann
283 d61a4ce8 Gerd Hoffmann
static int intel_hda_send_command(IntelHDAState *d, uint32_t verb)
284 d61a4ce8 Gerd Hoffmann
{
285 d61a4ce8 Gerd Hoffmann
    uint32_t cad, nid, data;
286 d61a4ce8 Gerd Hoffmann
    HDACodecDevice *codec;
287 d61a4ce8 Gerd Hoffmann
288 d61a4ce8 Gerd Hoffmann
    cad = (verb >> 28) & 0x0f;
289 d61a4ce8 Gerd Hoffmann
    if (verb & (1 << 27)) {
290 d61a4ce8 Gerd Hoffmann
        /* indirect node addressing, not specified in HDA 1.0 */
291 d61a4ce8 Gerd Hoffmann
        dprint(d, 1, "%s: indirect node addressing (guest bug?)\n", __FUNCTION__);
292 d61a4ce8 Gerd Hoffmann
        return -1;
293 d61a4ce8 Gerd Hoffmann
    }
294 d61a4ce8 Gerd Hoffmann
    nid = (verb >> 20) & 0x7f;
295 d61a4ce8 Gerd Hoffmann
    data = verb & 0xfffff;
296 d61a4ce8 Gerd Hoffmann
297 d61a4ce8 Gerd Hoffmann
    codec = hda_codec_find(&d->codecs, cad);
298 d61a4ce8 Gerd Hoffmann
    if (codec == NULL) {
299 d61a4ce8 Gerd Hoffmann
        dprint(d, 1, "%s: addressed non-existing codec\n", __FUNCTION__);
300 d61a4ce8 Gerd Hoffmann
        return -1;
301 d61a4ce8 Gerd Hoffmann
    }
302 d61a4ce8 Gerd Hoffmann
    codec->info->command(codec, nid, data);
303 d61a4ce8 Gerd Hoffmann
    return 0;
304 d61a4ce8 Gerd Hoffmann
}
305 d61a4ce8 Gerd Hoffmann
306 d61a4ce8 Gerd Hoffmann
static void intel_hda_corb_run(IntelHDAState *d)
307 d61a4ce8 Gerd Hoffmann
{
308 d61a4ce8 Gerd Hoffmann
    target_phys_addr_t addr;
309 d61a4ce8 Gerd Hoffmann
    uint32_t rp, verb;
310 d61a4ce8 Gerd Hoffmann
311 d61a4ce8 Gerd Hoffmann
    if (d->ics & ICH6_IRS_BUSY) {
312 d61a4ce8 Gerd Hoffmann
        dprint(d, 2, "%s: [icw] verb 0x%08x\n", __FUNCTION__, d->icw);
313 d61a4ce8 Gerd Hoffmann
        intel_hda_send_command(d, d->icw);
314 d61a4ce8 Gerd Hoffmann
        return;
315 d61a4ce8 Gerd Hoffmann
    }
316 d61a4ce8 Gerd Hoffmann
317 d61a4ce8 Gerd Hoffmann
    for (;;) {
318 d61a4ce8 Gerd Hoffmann
        if (!(d->corb_ctl & ICH6_CORBCTL_RUN)) {
319 d61a4ce8 Gerd Hoffmann
            dprint(d, 2, "%s: !run\n", __FUNCTION__);
320 d61a4ce8 Gerd Hoffmann
            return;
321 d61a4ce8 Gerd Hoffmann
        }
322 d61a4ce8 Gerd Hoffmann
        if ((d->corb_rp & 0xff) == d->corb_wp) {
323 d61a4ce8 Gerd Hoffmann
            dprint(d, 2, "%s: corb ring empty\n", __FUNCTION__);
324 d61a4ce8 Gerd Hoffmann
            return;
325 d61a4ce8 Gerd Hoffmann
        }
326 d61a4ce8 Gerd Hoffmann
        if (d->rirb_count == d->rirb_cnt) {
327 d61a4ce8 Gerd Hoffmann
            dprint(d, 2, "%s: rirb count reached\n", __FUNCTION__);
328 d61a4ce8 Gerd Hoffmann
            return;
329 d61a4ce8 Gerd Hoffmann
        }
330 d61a4ce8 Gerd Hoffmann
331 d61a4ce8 Gerd Hoffmann
        rp = (d->corb_rp + 1) & 0xff;
332 d61a4ce8 Gerd Hoffmann
        addr = intel_hda_addr(d->corb_lbase, d->corb_ubase);
333 d61a4ce8 Gerd Hoffmann
        verb = ldl_phys_le(addr + 4*rp);
334 d61a4ce8 Gerd Hoffmann
        d->corb_rp = rp;
335 d61a4ce8 Gerd Hoffmann
336 d61a4ce8 Gerd Hoffmann
        dprint(d, 2, "%s: [rp 0x%x] verb 0x%08x\n", __FUNCTION__, rp, verb);
337 d61a4ce8 Gerd Hoffmann
        intel_hda_send_command(d, verb);
338 d61a4ce8 Gerd Hoffmann
    }
339 d61a4ce8 Gerd Hoffmann
}
340 d61a4ce8 Gerd Hoffmann
341 d61a4ce8 Gerd Hoffmann
static void intel_hda_response(HDACodecDevice *dev, bool solicited, uint32_t response)
342 d61a4ce8 Gerd Hoffmann
{
343 d61a4ce8 Gerd Hoffmann
    HDACodecBus *bus = DO_UPCAST(HDACodecBus, qbus, dev->qdev.parent_bus);
344 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = container_of(bus, IntelHDAState, codecs);
345 d61a4ce8 Gerd Hoffmann
    target_phys_addr_t addr;
346 d61a4ce8 Gerd Hoffmann
    uint32_t wp, ex;
347 d61a4ce8 Gerd Hoffmann
348 d61a4ce8 Gerd Hoffmann
    if (d->ics & ICH6_IRS_BUSY) {
349 d61a4ce8 Gerd Hoffmann
        dprint(d, 2, "%s: [irr] response 0x%x, cad 0x%x\n",
350 d61a4ce8 Gerd Hoffmann
               __FUNCTION__, response, dev->cad);
351 d61a4ce8 Gerd Hoffmann
        d->irr = response;
352 d61a4ce8 Gerd Hoffmann
        d->ics &= ~(ICH6_IRS_BUSY | 0xf0);
353 d61a4ce8 Gerd Hoffmann
        d->ics |= (ICH6_IRS_VALID | (dev->cad << 4));
354 d61a4ce8 Gerd Hoffmann
        return;
355 d61a4ce8 Gerd Hoffmann
    }
356 d61a4ce8 Gerd Hoffmann
357 d61a4ce8 Gerd Hoffmann
    if (!(d->rirb_ctl & ICH6_RBCTL_DMA_EN)) {
358 d61a4ce8 Gerd Hoffmann
        dprint(d, 1, "%s: rirb dma disabled, drop codec response\n", __FUNCTION__);
359 d61a4ce8 Gerd Hoffmann
        return;
360 d61a4ce8 Gerd Hoffmann
    }
361 d61a4ce8 Gerd Hoffmann
362 d61a4ce8 Gerd Hoffmann
    ex = (solicited ? 0 : (1 << 4)) | dev->cad;
363 d61a4ce8 Gerd Hoffmann
    wp = (d->rirb_wp + 1) & 0xff;
364 d61a4ce8 Gerd Hoffmann
    addr = intel_hda_addr(d->rirb_lbase, d->rirb_ubase);
365 d61a4ce8 Gerd Hoffmann
    stl_phys_le(addr + 8*wp, response);
366 d61a4ce8 Gerd Hoffmann
    stl_phys_le(addr + 8*wp + 4, ex);
367 d61a4ce8 Gerd Hoffmann
    d->rirb_wp = wp;
368 d61a4ce8 Gerd Hoffmann
369 d61a4ce8 Gerd Hoffmann
    dprint(d, 2, "%s: [wp 0x%x] response 0x%x, extra 0x%x\n",
370 d61a4ce8 Gerd Hoffmann
           __FUNCTION__, wp, response, ex);
371 d61a4ce8 Gerd Hoffmann
372 d61a4ce8 Gerd Hoffmann
    d->rirb_count++;
373 d61a4ce8 Gerd Hoffmann
    if (d->rirb_count == d->rirb_cnt) {
374 d61a4ce8 Gerd Hoffmann
        dprint(d, 2, "%s: rirb count reached (%d)\n", __FUNCTION__, d->rirb_count);
375 d61a4ce8 Gerd Hoffmann
        if (d->rirb_ctl & ICH6_RBCTL_IRQ_EN) {
376 d61a4ce8 Gerd Hoffmann
            d->rirb_sts |= ICH6_RBSTS_IRQ;
377 d61a4ce8 Gerd Hoffmann
            intel_hda_update_irq(d);
378 d61a4ce8 Gerd Hoffmann
        }
379 d61a4ce8 Gerd Hoffmann
    } else if ((d->corb_rp & 0xff) == d->corb_wp) {
380 d61a4ce8 Gerd Hoffmann
        dprint(d, 2, "%s: corb ring empty (%d/%d)\n", __FUNCTION__,
381 d61a4ce8 Gerd Hoffmann
               d->rirb_count, d->rirb_cnt);
382 d61a4ce8 Gerd Hoffmann
        if (d->rirb_ctl & ICH6_RBCTL_IRQ_EN) {
383 d61a4ce8 Gerd Hoffmann
            d->rirb_sts |= ICH6_RBSTS_IRQ;
384 d61a4ce8 Gerd Hoffmann
            intel_hda_update_irq(d);
385 d61a4ce8 Gerd Hoffmann
        }
386 d61a4ce8 Gerd Hoffmann
    }
387 d61a4ce8 Gerd Hoffmann
}
388 d61a4ce8 Gerd Hoffmann
389 d61a4ce8 Gerd Hoffmann
static bool intel_hda_xfer(HDACodecDevice *dev, uint32_t stnr, bool output,
390 d61a4ce8 Gerd Hoffmann
                           uint8_t *buf, uint32_t len)
391 d61a4ce8 Gerd Hoffmann
{
392 d61a4ce8 Gerd Hoffmann
    HDACodecBus *bus = DO_UPCAST(HDACodecBus, qbus, dev->qdev.parent_bus);
393 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = container_of(bus, IntelHDAState, codecs);
394 d61a4ce8 Gerd Hoffmann
    IntelHDAStream *st = NULL;
395 d61a4ce8 Gerd Hoffmann
    target_phys_addr_t addr;
396 d61a4ce8 Gerd Hoffmann
    uint32_t s, copy, left;
397 d61a4ce8 Gerd Hoffmann
    bool irq = false;
398 d61a4ce8 Gerd Hoffmann
399 d61a4ce8 Gerd Hoffmann
    for (s = 0; s < ARRAY_SIZE(d->st); s++) {
400 d61a4ce8 Gerd Hoffmann
        if (stnr == ((d->st[s].ctl >> 20) & 0x0f)) {
401 d61a4ce8 Gerd Hoffmann
            st = d->st + s;
402 d61a4ce8 Gerd Hoffmann
            break;
403 d61a4ce8 Gerd Hoffmann
        }
404 d61a4ce8 Gerd Hoffmann
    }
405 d61a4ce8 Gerd Hoffmann
    if (st == NULL) {
406 d61a4ce8 Gerd Hoffmann
        return false;
407 d61a4ce8 Gerd Hoffmann
    }
408 d61a4ce8 Gerd Hoffmann
    if (st->bpl == NULL) {
409 d61a4ce8 Gerd Hoffmann
        return false;
410 d61a4ce8 Gerd Hoffmann
    }
411 d61a4ce8 Gerd Hoffmann
    if (st->ctl & (1 << 26)) {
412 d61a4ce8 Gerd Hoffmann
        /*
413 d61a4ce8 Gerd Hoffmann
         * Wait with the next DMA xfer until the guest
414 d61a4ce8 Gerd Hoffmann
         * has acked the buffer completion interrupt
415 d61a4ce8 Gerd Hoffmann
         */
416 d61a4ce8 Gerd Hoffmann
        return false;
417 d61a4ce8 Gerd Hoffmann
    }
418 d61a4ce8 Gerd Hoffmann
419 d61a4ce8 Gerd Hoffmann
    left = len;
420 d61a4ce8 Gerd Hoffmann
    while (left > 0) {
421 d61a4ce8 Gerd Hoffmann
        copy = left;
422 d61a4ce8 Gerd Hoffmann
        if (copy > st->bsize - st->lpib)
423 d61a4ce8 Gerd Hoffmann
            copy = st->bsize - st->lpib;
424 d61a4ce8 Gerd Hoffmann
        if (copy > st->bpl[st->be].len - st->bp)
425 d61a4ce8 Gerd Hoffmann
            copy = st->bpl[st->be].len - st->bp;
426 d61a4ce8 Gerd Hoffmann
427 d61a4ce8 Gerd Hoffmann
        dprint(d, 3, "dma: entry %d, pos %d/%d, copy %d\n",
428 d61a4ce8 Gerd Hoffmann
               st->be, st->bp, st->bpl[st->be].len, copy);
429 d61a4ce8 Gerd Hoffmann
430 d61a4ce8 Gerd Hoffmann
        cpu_physical_memory_rw(st->bpl[st->be].addr + st->bp,
431 d61a4ce8 Gerd Hoffmann
                               buf, copy, !output);
432 d61a4ce8 Gerd Hoffmann
        st->lpib += copy;
433 d61a4ce8 Gerd Hoffmann
        st->bp += copy;
434 d61a4ce8 Gerd Hoffmann
        buf += copy;
435 d61a4ce8 Gerd Hoffmann
        left -= copy;
436 d61a4ce8 Gerd Hoffmann
437 d61a4ce8 Gerd Hoffmann
        if (st->bpl[st->be].len == st->bp) {
438 d61a4ce8 Gerd Hoffmann
            /* bpl entry filled */
439 d61a4ce8 Gerd Hoffmann
            if (st->bpl[st->be].flags & 0x01) {
440 d61a4ce8 Gerd Hoffmann
                irq = true;
441 d61a4ce8 Gerd Hoffmann
            }
442 d61a4ce8 Gerd Hoffmann
            st->bp = 0;
443 d61a4ce8 Gerd Hoffmann
            st->be++;
444 d61a4ce8 Gerd Hoffmann
            if (st->be == st->bentries) {
445 d61a4ce8 Gerd Hoffmann
                /* bpl wrap around */
446 d61a4ce8 Gerd Hoffmann
                st->be = 0;
447 d61a4ce8 Gerd Hoffmann
                st->lpib = 0;
448 d61a4ce8 Gerd Hoffmann
            }
449 d61a4ce8 Gerd Hoffmann
        }
450 d61a4ce8 Gerd Hoffmann
    }
451 d61a4ce8 Gerd Hoffmann
    if (d->dp_lbase & 0x01) {
452 d61a4ce8 Gerd Hoffmann
        addr = intel_hda_addr(d->dp_lbase & ~0x01, d->dp_ubase);
453 d61a4ce8 Gerd Hoffmann
        stl_phys_le(addr + 8*s, st->lpib);
454 d61a4ce8 Gerd Hoffmann
    }
455 d61a4ce8 Gerd Hoffmann
    dprint(d, 3, "dma: --\n");
456 d61a4ce8 Gerd Hoffmann
457 d61a4ce8 Gerd Hoffmann
    if (irq) {
458 d61a4ce8 Gerd Hoffmann
        st->ctl |= (1 << 26); /* buffer completion interrupt */
459 d61a4ce8 Gerd Hoffmann
        intel_hda_update_irq(d);
460 d61a4ce8 Gerd Hoffmann
    }
461 d61a4ce8 Gerd Hoffmann
    return true;
462 d61a4ce8 Gerd Hoffmann
}
463 d61a4ce8 Gerd Hoffmann
464 d61a4ce8 Gerd Hoffmann
static void intel_hda_parse_bdl(IntelHDAState *d, IntelHDAStream *st)
465 d61a4ce8 Gerd Hoffmann
{
466 d61a4ce8 Gerd Hoffmann
    target_phys_addr_t addr;
467 d61a4ce8 Gerd Hoffmann
    uint8_t buf[16];
468 d61a4ce8 Gerd Hoffmann
    uint32_t i;
469 d61a4ce8 Gerd Hoffmann
470 d61a4ce8 Gerd Hoffmann
    addr = intel_hda_addr(st->bdlp_lbase, st->bdlp_ubase);
471 d61a4ce8 Gerd Hoffmann
    st->bentries = st->lvi +1;
472 d61a4ce8 Gerd Hoffmann
    qemu_free(st->bpl);
473 d61a4ce8 Gerd Hoffmann
    st->bpl = qemu_malloc(sizeof(bpl) * st->bentries);
474 d61a4ce8 Gerd Hoffmann
    for (i = 0; i < st->bentries; i++, addr += 16) {
475 d61a4ce8 Gerd Hoffmann
        cpu_physical_memory_read(addr, buf, 16);
476 d61a4ce8 Gerd Hoffmann
        st->bpl[i].addr  = le64_to_cpu(*(uint64_t *)buf);
477 d61a4ce8 Gerd Hoffmann
        st->bpl[i].len   = le32_to_cpu(*(uint32_t *)(buf + 8));
478 d61a4ce8 Gerd Hoffmann
        st->bpl[i].flags = le32_to_cpu(*(uint32_t *)(buf + 12));
479 d61a4ce8 Gerd Hoffmann
        dprint(d, 1, "bdl/%d: 0x%" PRIx64 " +0x%x, 0x%x\n",
480 d61a4ce8 Gerd Hoffmann
               i, st->bpl[i].addr, st->bpl[i].len, st->bpl[i].flags);
481 d61a4ce8 Gerd Hoffmann
    }
482 d61a4ce8 Gerd Hoffmann
483 d61a4ce8 Gerd Hoffmann
    st->bsize = st->cbl;
484 d61a4ce8 Gerd Hoffmann
    st->lpib  = 0;
485 d61a4ce8 Gerd Hoffmann
    st->be    = 0;
486 d61a4ce8 Gerd Hoffmann
    st->bp    = 0;
487 d61a4ce8 Gerd Hoffmann
}
488 d61a4ce8 Gerd Hoffmann
489 d61a4ce8 Gerd Hoffmann
static void intel_hda_notify_codecs(IntelHDAState *d, uint32_t stream, bool running)
490 d61a4ce8 Gerd Hoffmann
{
491 d61a4ce8 Gerd Hoffmann
    DeviceState *qdev;
492 d61a4ce8 Gerd Hoffmann
    HDACodecDevice *cdev;
493 d61a4ce8 Gerd Hoffmann
494 d61a4ce8 Gerd Hoffmann
    QLIST_FOREACH(qdev, &d->codecs.qbus.children, sibling) {
495 d61a4ce8 Gerd Hoffmann
        cdev = DO_UPCAST(HDACodecDevice, qdev, qdev);
496 d61a4ce8 Gerd Hoffmann
        if (cdev->info->stream) {
497 d61a4ce8 Gerd Hoffmann
            cdev->info->stream(cdev, stream, running);
498 d61a4ce8 Gerd Hoffmann
        }
499 d61a4ce8 Gerd Hoffmann
    }
500 d61a4ce8 Gerd Hoffmann
}
501 d61a4ce8 Gerd Hoffmann
502 d61a4ce8 Gerd Hoffmann
/* --------------------------------------------------------------------- */
503 d61a4ce8 Gerd Hoffmann
504 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_g_ctl(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
505 d61a4ce8 Gerd Hoffmann
{
506 d61a4ce8 Gerd Hoffmann
    if ((d->g_ctl & ICH6_GCTL_RESET) == 0) {
507 d61a4ce8 Gerd Hoffmann
        intel_hda_reset(&d->pci.qdev);
508 d61a4ce8 Gerd Hoffmann
    }
509 d61a4ce8 Gerd Hoffmann
}
510 d61a4ce8 Gerd Hoffmann
511 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_state_sts(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
512 d61a4ce8 Gerd Hoffmann
{
513 d61a4ce8 Gerd Hoffmann
    intel_hda_update_irq(d);
514 d61a4ce8 Gerd Hoffmann
}
515 d61a4ce8 Gerd Hoffmann
516 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_int_ctl(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
517 d61a4ce8 Gerd Hoffmann
{
518 d61a4ce8 Gerd Hoffmann
    intel_hda_update_irq(d);
519 d61a4ce8 Gerd Hoffmann
}
520 d61a4ce8 Gerd Hoffmann
521 d61a4ce8 Gerd Hoffmann
static void intel_hda_get_wall_clk(IntelHDAState *d, const IntelHDAReg *reg)
522 d61a4ce8 Gerd Hoffmann
{
523 d61a4ce8 Gerd Hoffmann
    int64_t ns;
524 d61a4ce8 Gerd Hoffmann
525 d61a4ce8 Gerd Hoffmann
    ns = qemu_get_clock_ns(vm_clock) - d->wall_base_ns;
526 d61a4ce8 Gerd Hoffmann
    d->wall_clk = (uint32_t)(ns * 24 / 1000);  /* 24 MHz */
527 d61a4ce8 Gerd Hoffmann
}
528 d61a4ce8 Gerd Hoffmann
529 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_corb_wp(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
530 d61a4ce8 Gerd Hoffmann
{
531 d61a4ce8 Gerd Hoffmann
    intel_hda_corb_run(d);
532 d61a4ce8 Gerd Hoffmann
}
533 d61a4ce8 Gerd Hoffmann
534 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_corb_ctl(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
535 d61a4ce8 Gerd Hoffmann
{
536 d61a4ce8 Gerd Hoffmann
    intel_hda_corb_run(d);
537 d61a4ce8 Gerd Hoffmann
}
538 d61a4ce8 Gerd Hoffmann
539 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_rirb_wp(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
540 d61a4ce8 Gerd Hoffmann
{
541 d61a4ce8 Gerd Hoffmann
    if (d->rirb_wp & ICH6_RIRBWP_RST) {
542 d61a4ce8 Gerd Hoffmann
        d->rirb_wp = 0;
543 d61a4ce8 Gerd Hoffmann
    }
544 d61a4ce8 Gerd Hoffmann
}
545 d61a4ce8 Gerd Hoffmann
546 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_rirb_sts(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
547 d61a4ce8 Gerd Hoffmann
{
548 d61a4ce8 Gerd Hoffmann
    intel_hda_update_irq(d);
549 d61a4ce8 Gerd Hoffmann
550 d61a4ce8 Gerd Hoffmann
    if ((old & ICH6_RBSTS_IRQ) && !(d->rirb_sts & ICH6_RBSTS_IRQ)) {
551 d61a4ce8 Gerd Hoffmann
        /* cleared ICH6_RBSTS_IRQ */
552 d61a4ce8 Gerd Hoffmann
        d->rirb_count = 0;
553 d61a4ce8 Gerd Hoffmann
        intel_hda_corb_run(d);
554 d61a4ce8 Gerd Hoffmann
    }
555 d61a4ce8 Gerd Hoffmann
}
556 d61a4ce8 Gerd Hoffmann
557 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_ics(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
558 d61a4ce8 Gerd Hoffmann
{
559 d61a4ce8 Gerd Hoffmann
    if (d->ics & ICH6_IRS_BUSY) {
560 d61a4ce8 Gerd Hoffmann
        intel_hda_corb_run(d);
561 d61a4ce8 Gerd Hoffmann
    }
562 d61a4ce8 Gerd Hoffmann
}
563 d61a4ce8 Gerd Hoffmann
564 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_st_ctl(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
565 d61a4ce8 Gerd Hoffmann
{
566 d61a4ce8 Gerd Hoffmann
    IntelHDAStream *st = d->st + reg->stream;
567 d61a4ce8 Gerd Hoffmann
568 d61a4ce8 Gerd Hoffmann
    if (st->ctl & 0x01) {
569 d61a4ce8 Gerd Hoffmann
        /* reset */
570 d61a4ce8 Gerd Hoffmann
        dprint(d, 1, "st #%d: reset\n", reg->stream);
571 d61a4ce8 Gerd Hoffmann
        st->ctl = 0;
572 d61a4ce8 Gerd Hoffmann
    }
573 d61a4ce8 Gerd Hoffmann
    if ((st->ctl & 0x02) != (old & 0x02)) {
574 d61a4ce8 Gerd Hoffmann
        uint32_t stnr = (st->ctl >> 20) & 0x0f;
575 d61a4ce8 Gerd Hoffmann
        /* run bit flipped */
576 d61a4ce8 Gerd Hoffmann
        if (st->ctl & 0x02) {
577 d61a4ce8 Gerd Hoffmann
            /* start */
578 d61a4ce8 Gerd Hoffmann
            dprint(d, 1, "st #%d: start %d (ring buf %d bytes)\n",
579 d61a4ce8 Gerd Hoffmann
                   reg->stream, stnr, st->cbl);
580 d61a4ce8 Gerd Hoffmann
            intel_hda_parse_bdl(d, st);
581 d61a4ce8 Gerd Hoffmann
            intel_hda_notify_codecs(d, stnr, true);
582 d61a4ce8 Gerd Hoffmann
        } else {
583 d61a4ce8 Gerd Hoffmann
            /* stop */
584 d61a4ce8 Gerd Hoffmann
            dprint(d, 1, "st #%d: stop %d\n", reg->stream, stnr);
585 d61a4ce8 Gerd Hoffmann
            intel_hda_notify_codecs(d, stnr, false);
586 d61a4ce8 Gerd Hoffmann
        }
587 d61a4ce8 Gerd Hoffmann
    }
588 d61a4ce8 Gerd Hoffmann
    intel_hda_update_irq(d);
589 d61a4ce8 Gerd Hoffmann
}
590 d61a4ce8 Gerd Hoffmann
591 d61a4ce8 Gerd Hoffmann
/* --------------------------------------------------------------------- */
592 d61a4ce8 Gerd Hoffmann
593 d61a4ce8 Gerd Hoffmann
#define ST_REG(_n, _o) (0x80 + (_n) * 0x20 + (_o))
594 d61a4ce8 Gerd Hoffmann
595 d61a4ce8 Gerd Hoffmann
static const struct IntelHDAReg regtab[] = {
596 d61a4ce8 Gerd Hoffmann
    /* global */
597 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_GCAP ] = {
598 d61a4ce8 Gerd Hoffmann
        .name     = "GCAP",
599 d61a4ce8 Gerd Hoffmann
        .size     = 2,
600 d61a4ce8 Gerd Hoffmann
        .reset    = 0x4401,
601 d61a4ce8 Gerd Hoffmann
    },
602 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_VMIN ] = {
603 d61a4ce8 Gerd Hoffmann
        .name     = "VMIN",
604 d61a4ce8 Gerd Hoffmann
        .size     = 1,
605 d61a4ce8 Gerd Hoffmann
    },
606 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_VMAJ ] = {
607 d61a4ce8 Gerd Hoffmann
        .name     = "VMAJ",
608 d61a4ce8 Gerd Hoffmann
        .size     = 1,
609 d61a4ce8 Gerd Hoffmann
        .reset    = 1,
610 d61a4ce8 Gerd Hoffmann
    },
611 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_OUTPAY ] = {
612 d61a4ce8 Gerd Hoffmann
        .name     = "OUTPAY",
613 d61a4ce8 Gerd Hoffmann
        .size     = 2,
614 d61a4ce8 Gerd Hoffmann
        .reset    = 0x3c,
615 d61a4ce8 Gerd Hoffmann
    },
616 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_INPAY ] = {
617 d61a4ce8 Gerd Hoffmann
        .name     = "INPAY",
618 d61a4ce8 Gerd Hoffmann
        .size     = 2,
619 d61a4ce8 Gerd Hoffmann
        .reset    = 0x1d,
620 d61a4ce8 Gerd Hoffmann
    },
621 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_GCTL ] = {
622 d61a4ce8 Gerd Hoffmann
        .name     = "GCTL",
623 d61a4ce8 Gerd Hoffmann
        .size     = 4,
624 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x0103,
625 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, g_ctl),
626 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_g_ctl,
627 d61a4ce8 Gerd Hoffmann
    },
628 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_WAKEEN ] = {
629 d61a4ce8 Gerd Hoffmann
        .name     = "WAKEEN",
630 d61a4ce8 Gerd Hoffmann
        .size     = 2,
631 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, wake_en),
632 d61a4ce8 Gerd Hoffmann
    },
633 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_STATESTS ] = {
634 d61a4ce8 Gerd Hoffmann
        .name     = "STATESTS",
635 d61a4ce8 Gerd Hoffmann
        .size     = 2,
636 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x3fff,
637 d61a4ce8 Gerd Hoffmann
        .wclear   = 0x3fff,
638 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, state_sts),
639 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_state_sts,
640 d61a4ce8 Gerd Hoffmann
    },
641 d61a4ce8 Gerd Hoffmann
642 d61a4ce8 Gerd Hoffmann
    /* interrupts */
643 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_INTCTL ] = {
644 d61a4ce8 Gerd Hoffmann
        .name     = "INTCTL",
645 d61a4ce8 Gerd Hoffmann
        .size     = 4,
646 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xc00000ff,
647 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, int_ctl),
648 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_int_ctl,
649 d61a4ce8 Gerd Hoffmann
    },
650 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_INTSTS ] = {
651 d61a4ce8 Gerd Hoffmann
        .name     = "INTSTS",
652 d61a4ce8 Gerd Hoffmann
        .size     = 4,
653 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xc00000ff,
654 d61a4ce8 Gerd Hoffmann
        .wclear   = 0xc00000ff,
655 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, int_sts),
656 d61a4ce8 Gerd Hoffmann
    },
657 d61a4ce8 Gerd Hoffmann
658 d61a4ce8 Gerd Hoffmann
    /* misc */
659 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_WALLCLK ] = {
660 d61a4ce8 Gerd Hoffmann
        .name     = "WALLCLK",
661 d61a4ce8 Gerd Hoffmann
        .size     = 4,
662 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, wall_clk),
663 d61a4ce8 Gerd Hoffmann
        .rhandler = intel_hda_get_wall_clk,
664 d61a4ce8 Gerd Hoffmann
    },
665 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_WALLCLK + 0x2000 ] = {
666 d61a4ce8 Gerd Hoffmann
        .name     = "WALLCLK(alias)",
667 d61a4ce8 Gerd Hoffmann
        .size     = 4,
668 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, wall_clk),
669 d61a4ce8 Gerd Hoffmann
        .rhandler = intel_hda_get_wall_clk,
670 d61a4ce8 Gerd Hoffmann
    },
671 d61a4ce8 Gerd Hoffmann
672 d61a4ce8 Gerd Hoffmann
    /* dma engine */
673 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_CORBLBASE ] = {
674 d61a4ce8 Gerd Hoffmann
        .name     = "CORBLBASE",
675 d61a4ce8 Gerd Hoffmann
        .size     = 4,
676 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffff80,
677 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, corb_lbase),
678 d61a4ce8 Gerd Hoffmann
    },
679 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_CORBUBASE ] = {
680 d61a4ce8 Gerd Hoffmann
        .name     = "CORBUBASE",
681 d61a4ce8 Gerd Hoffmann
        .size     = 4,
682 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffffff,
683 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, corb_ubase),
684 d61a4ce8 Gerd Hoffmann
    },
685 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_CORBWP ] = {
686 d61a4ce8 Gerd Hoffmann
        .name     = "CORBWP",
687 d61a4ce8 Gerd Hoffmann
        .size     = 2,
688 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xff,
689 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, corb_wp),
690 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_corb_wp,
691 d61a4ce8 Gerd Hoffmann
    },
692 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_CORBRP ] = {
693 d61a4ce8 Gerd Hoffmann
        .name     = "CORBRP",
694 d61a4ce8 Gerd Hoffmann
        .size     = 2,
695 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x80ff,
696 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, corb_rp),
697 d61a4ce8 Gerd Hoffmann
    },
698 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_CORBCTL ] = {
699 d61a4ce8 Gerd Hoffmann
        .name     = "CORBCTL",
700 d61a4ce8 Gerd Hoffmann
        .size     = 1,
701 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x03,
702 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, corb_ctl),
703 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_corb_ctl,
704 d61a4ce8 Gerd Hoffmann
    },
705 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_CORBSTS ] = {
706 d61a4ce8 Gerd Hoffmann
        .name     = "CORBSTS",
707 d61a4ce8 Gerd Hoffmann
        .size     = 1,
708 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x01,
709 d61a4ce8 Gerd Hoffmann
        .wclear   = 0x01,
710 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, corb_sts),
711 d61a4ce8 Gerd Hoffmann
    },
712 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_CORBSIZE ] = {
713 d61a4ce8 Gerd Hoffmann
        .name     = "CORBSIZE",
714 d61a4ce8 Gerd Hoffmann
        .size     = 1,
715 d61a4ce8 Gerd Hoffmann
        .reset    = 0x42,
716 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, corb_size),
717 d61a4ce8 Gerd Hoffmann
    },
718 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_RIRBLBASE ] = {
719 d61a4ce8 Gerd Hoffmann
        .name     = "RIRBLBASE",
720 d61a4ce8 Gerd Hoffmann
        .size     = 4,
721 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffff80,
722 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, rirb_lbase),
723 d61a4ce8 Gerd Hoffmann
    },
724 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_RIRBUBASE ] = {
725 d61a4ce8 Gerd Hoffmann
        .name     = "RIRBUBASE",
726 d61a4ce8 Gerd Hoffmann
        .size     = 4,
727 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffffff,
728 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, rirb_ubase),
729 d61a4ce8 Gerd Hoffmann
    },
730 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_RIRBWP ] = {
731 d61a4ce8 Gerd Hoffmann
        .name     = "RIRBWP",
732 d61a4ce8 Gerd Hoffmann
        .size     = 2,
733 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x8000,
734 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, rirb_wp),
735 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_rirb_wp,
736 d61a4ce8 Gerd Hoffmann
    },
737 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_RINTCNT ] = {
738 d61a4ce8 Gerd Hoffmann
        .name     = "RINTCNT",
739 d61a4ce8 Gerd Hoffmann
        .size     = 2,
740 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xff,
741 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, rirb_cnt),
742 d61a4ce8 Gerd Hoffmann
    },
743 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_RIRBCTL ] = {
744 d61a4ce8 Gerd Hoffmann
        .name     = "RIRBCTL",
745 d61a4ce8 Gerd Hoffmann
        .size     = 1,
746 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x07,
747 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, rirb_ctl),
748 d61a4ce8 Gerd Hoffmann
    },
749 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_RIRBSTS ] = {
750 d61a4ce8 Gerd Hoffmann
        .name     = "RIRBSTS",
751 d61a4ce8 Gerd Hoffmann
        .size     = 1,
752 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x05,
753 d61a4ce8 Gerd Hoffmann
        .wclear   = 0x05,
754 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, rirb_sts),
755 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_rirb_sts,
756 d61a4ce8 Gerd Hoffmann
    },
757 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_RIRBSIZE ] = {
758 d61a4ce8 Gerd Hoffmann
        .name     = "RIRBSIZE",
759 d61a4ce8 Gerd Hoffmann
        .size     = 1,
760 d61a4ce8 Gerd Hoffmann
        .reset    = 0x42,
761 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, rirb_size),
762 d61a4ce8 Gerd Hoffmann
    },
763 d61a4ce8 Gerd Hoffmann
764 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_DPLBASE ] = {
765 d61a4ce8 Gerd Hoffmann
        .name     = "DPLBASE",
766 d61a4ce8 Gerd Hoffmann
        .size     = 4,
767 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffff81,
768 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, dp_lbase),
769 d61a4ce8 Gerd Hoffmann
    },
770 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_DPUBASE ] = {
771 d61a4ce8 Gerd Hoffmann
        .name     = "DPUBASE",
772 d61a4ce8 Gerd Hoffmann
        .size     = 4,
773 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffffff,
774 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, dp_ubase),
775 d61a4ce8 Gerd Hoffmann
    },
776 d61a4ce8 Gerd Hoffmann
777 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_IC ] = {
778 d61a4ce8 Gerd Hoffmann
        .name     = "ICW",
779 d61a4ce8 Gerd Hoffmann
        .size     = 4,
780 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffffff,
781 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, icw),
782 d61a4ce8 Gerd Hoffmann
    },
783 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_IR ] = {
784 d61a4ce8 Gerd Hoffmann
        .name     = "IRR",
785 d61a4ce8 Gerd Hoffmann
        .size     = 4,
786 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, irr),
787 d61a4ce8 Gerd Hoffmann
    },
788 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_IRS ] = {
789 d61a4ce8 Gerd Hoffmann
        .name     = "ICS",
790 d61a4ce8 Gerd Hoffmann
        .size     = 2,
791 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x0003,
792 d61a4ce8 Gerd Hoffmann
        .wclear   = 0x0002,
793 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, ics),
794 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_ics,
795 d61a4ce8 Gerd Hoffmann
    },
796 d61a4ce8 Gerd Hoffmann
797 d61a4ce8 Gerd Hoffmann
#define HDA_STREAM(_t, _i)                                            \
798 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_CTL) ] = {                               \
799 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
800 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " CTL",                          \
801 d61a4ce8 Gerd Hoffmann
        .size     = 4,                                                \
802 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x1cff001f,                                       \
803 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].ctl),              \
804 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_st_ctl,                             \
805 d61a4ce8 Gerd Hoffmann
    },                                                                \
806 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_CTL) + 2] = {                            \
807 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
808 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " CTL(stnr)",                    \
809 d61a4ce8 Gerd Hoffmann
        .size     = 1,                                                \
810 d61a4ce8 Gerd Hoffmann
        .shift    = 16,                                               \
811 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x00ff0000,                                       \
812 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].ctl),              \
813 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_st_ctl,                             \
814 d61a4ce8 Gerd Hoffmann
    },                                                                \
815 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_STS)] = {                                \
816 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
817 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " CTL(sts)",                     \
818 d61a4ce8 Gerd Hoffmann
        .size     = 1,                                                \
819 d61a4ce8 Gerd Hoffmann
        .shift    = 24,                                               \
820 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x1c000000,                                       \
821 d61a4ce8 Gerd Hoffmann
        .wclear   = 0x1c000000,                                       \
822 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].ctl),              \
823 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_st_ctl,                             \
824 d61a4ce8 Gerd Hoffmann
    },                                                                \
825 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_LPIB) ] = {                              \
826 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
827 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " LPIB",                         \
828 d61a4ce8 Gerd Hoffmann
        .size     = 4,                                                \
829 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].lpib),             \
830 d61a4ce8 Gerd Hoffmann
    },                                                                \
831 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_LPIB) + 0x2000 ] = {                     \
832 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
833 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " LPIB(alias)",                  \
834 d61a4ce8 Gerd Hoffmann
        .size     = 4,                                                \
835 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].lpib),             \
836 d61a4ce8 Gerd Hoffmann
    },                                                                \
837 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_CBL) ] = {                               \
838 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
839 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " CBL",                          \
840 d61a4ce8 Gerd Hoffmann
        .size     = 4,                                                \
841 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffffff,                                       \
842 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].cbl),              \
843 d61a4ce8 Gerd Hoffmann
    },                                                                \
844 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_LVI) ] = {                               \
845 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
846 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " LVI",                          \
847 d61a4ce8 Gerd Hoffmann
        .size     = 2,                                                \
848 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x00ff,                                           \
849 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].lvi),              \
850 d61a4ce8 Gerd Hoffmann
    },                                                                \
851 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_FIFOSIZE) ] = {                          \
852 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
853 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " FIFOS",                        \
854 d61a4ce8 Gerd Hoffmann
        .size     = 2,                                                \
855 d61a4ce8 Gerd Hoffmann
        .reset    = HDA_BUFFER_SIZE,                                  \
856 d61a4ce8 Gerd Hoffmann
    },                                                                \
857 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_FORMAT) ] = {                            \
858 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
859 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " FMT",                          \
860 d61a4ce8 Gerd Hoffmann
        .size     = 2,                                                \
861 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x7f7f,                                           \
862 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].fmt),              \
863 d61a4ce8 Gerd Hoffmann
    },                                                                \
864 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_BDLPL) ] = {                             \
865 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
866 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " BDLPL",                        \
867 d61a4ce8 Gerd Hoffmann
        .size     = 4,                                                \
868 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffff80,                                       \
869 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].bdlp_lbase),       \
870 d61a4ce8 Gerd Hoffmann
    },                                                                \
871 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_BDLPU) ] = {                             \
872 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
873 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " BDLPU",                        \
874 d61a4ce8 Gerd Hoffmann
        .size     = 4,                                                \
875 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffffff,                                       \
876 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].bdlp_ubase),       \
877 d61a4ce8 Gerd Hoffmann
    },                                                                \
878 d61a4ce8 Gerd Hoffmann
879 d61a4ce8 Gerd Hoffmann
    HDA_STREAM("IN", 0)
880 d61a4ce8 Gerd Hoffmann
    HDA_STREAM("IN", 1)
881 d61a4ce8 Gerd Hoffmann
    HDA_STREAM("IN", 2)
882 d61a4ce8 Gerd Hoffmann
    HDA_STREAM("IN", 3)
883 d61a4ce8 Gerd Hoffmann
884 d61a4ce8 Gerd Hoffmann
    HDA_STREAM("OUT", 4)
885 d61a4ce8 Gerd Hoffmann
    HDA_STREAM("OUT", 5)
886 d61a4ce8 Gerd Hoffmann
    HDA_STREAM("OUT", 6)
887 d61a4ce8 Gerd Hoffmann
    HDA_STREAM("OUT", 7)
888 d61a4ce8 Gerd Hoffmann
889 d61a4ce8 Gerd Hoffmann
};
890 d61a4ce8 Gerd Hoffmann
891 d61a4ce8 Gerd Hoffmann
static const IntelHDAReg *intel_hda_reg_find(IntelHDAState *d, target_phys_addr_t addr)
892 d61a4ce8 Gerd Hoffmann
{
893 d61a4ce8 Gerd Hoffmann
    const IntelHDAReg *reg;
894 d61a4ce8 Gerd Hoffmann
895 d61a4ce8 Gerd Hoffmann
    if (addr >= sizeof(regtab)/sizeof(regtab[0])) {
896 d61a4ce8 Gerd Hoffmann
        goto noreg;
897 d61a4ce8 Gerd Hoffmann
    }
898 d61a4ce8 Gerd Hoffmann
    reg = regtab+addr;
899 d61a4ce8 Gerd Hoffmann
    if (reg->name == NULL) {
900 d61a4ce8 Gerd Hoffmann
        goto noreg;
901 d61a4ce8 Gerd Hoffmann
    }
902 d61a4ce8 Gerd Hoffmann
    return reg;
903 d61a4ce8 Gerd Hoffmann
904 d61a4ce8 Gerd Hoffmann
noreg:
905 d61a4ce8 Gerd Hoffmann
    dprint(d, 1, "unknown register, addr 0x%x\n", (int) addr);
906 d61a4ce8 Gerd Hoffmann
    return NULL;
907 d61a4ce8 Gerd Hoffmann
}
908 d61a4ce8 Gerd Hoffmann
909 d61a4ce8 Gerd Hoffmann
static uint32_t *intel_hda_reg_addr(IntelHDAState *d, const IntelHDAReg *reg)
910 d61a4ce8 Gerd Hoffmann
{
911 d61a4ce8 Gerd Hoffmann
    uint8_t *addr = (void*)d;
912 d61a4ce8 Gerd Hoffmann
913 d61a4ce8 Gerd Hoffmann
    addr += reg->offset;
914 d61a4ce8 Gerd Hoffmann
    return (uint32_t*)addr;
915 d61a4ce8 Gerd Hoffmann
}
916 d61a4ce8 Gerd Hoffmann
917 d61a4ce8 Gerd Hoffmann
static void intel_hda_reg_write(IntelHDAState *d, const IntelHDAReg *reg, uint32_t val,
918 d61a4ce8 Gerd Hoffmann
                                uint32_t wmask)
919 d61a4ce8 Gerd Hoffmann
{
920 d61a4ce8 Gerd Hoffmann
    uint32_t *addr;
921 d61a4ce8 Gerd Hoffmann
    uint32_t old;
922 d61a4ce8 Gerd Hoffmann
923 d61a4ce8 Gerd Hoffmann
    if (!reg) {
924 d61a4ce8 Gerd Hoffmann
        return;
925 d61a4ce8 Gerd Hoffmann
    }
926 d61a4ce8 Gerd Hoffmann
927 d61a4ce8 Gerd Hoffmann
    if (d->debug) {
928 d61a4ce8 Gerd Hoffmann
        time_t now = time(NULL);
929 d61a4ce8 Gerd Hoffmann
        if (d->last_write && d->last_reg == reg && d->last_val == val) {
930 d61a4ce8 Gerd Hoffmann
            d->repeat_count++;
931 d61a4ce8 Gerd Hoffmann
            if (d->last_sec != now) {
932 d61a4ce8 Gerd Hoffmann
                dprint(d, 2, "previous register op repeated %d times\n", d->repeat_count);
933 d61a4ce8 Gerd Hoffmann
                d->last_sec = now;
934 d61a4ce8 Gerd Hoffmann
                d->repeat_count = 0;
935 d61a4ce8 Gerd Hoffmann
            }
936 d61a4ce8 Gerd Hoffmann
        } else {
937 d61a4ce8 Gerd Hoffmann
            if (d->repeat_count) {
938 d61a4ce8 Gerd Hoffmann
                dprint(d, 2, "previous register op repeated %d times\n", d->repeat_count);
939 d61a4ce8 Gerd Hoffmann
            }
940 d61a4ce8 Gerd Hoffmann
            dprint(d, 2, "write %-16s: 0x%x (%x)\n", reg->name, val, wmask);
941 d61a4ce8 Gerd Hoffmann
            d->last_write = 1;
942 d61a4ce8 Gerd Hoffmann
            d->last_reg   = reg;
943 d61a4ce8 Gerd Hoffmann
            d->last_val   = val;
944 d61a4ce8 Gerd Hoffmann
            d->last_sec   = now;
945 d61a4ce8 Gerd Hoffmann
            d->repeat_count = 0;
946 d61a4ce8 Gerd Hoffmann
        }
947 d61a4ce8 Gerd Hoffmann
    }
948 d61a4ce8 Gerd Hoffmann
    assert(reg->offset != 0);
949 d61a4ce8 Gerd Hoffmann
950 d61a4ce8 Gerd Hoffmann
    addr = intel_hda_reg_addr(d, reg);
951 d61a4ce8 Gerd Hoffmann
    old = *addr;
952 d61a4ce8 Gerd Hoffmann
953 d61a4ce8 Gerd Hoffmann
    if (reg->shift) {
954 d61a4ce8 Gerd Hoffmann
        val <<= reg->shift;
955 d61a4ce8 Gerd Hoffmann
        wmask <<= reg->shift;
956 d61a4ce8 Gerd Hoffmann
    }
957 d61a4ce8 Gerd Hoffmann
    wmask &= reg->wmask;
958 d61a4ce8 Gerd Hoffmann
    *addr &= ~wmask;
959 d61a4ce8 Gerd Hoffmann
    *addr |= wmask & val;
960 d61a4ce8 Gerd Hoffmann
    *addr &= ~(val & reg->wclear);
961 d61a4ce8 Gerd Hoffmann
962 d61a4ce8 Gerd Hoffmann
    if (reg->whandler) {
963 d61a4ce8 Gerd Hoffmann
        reg->whandler(d, reg, old);
964 d61a4ce8 Gerd Hoffmann
    }
965 d61a4ce8 Gerd Hoffmann
}
966 d61a4ce8 Gerd Hoffmann
967 d61a4ce8 Gerd Hoffmann
static uint32_t intel_hda_reg_read(IntelHDAState *d, const IntelHDAReg *reg,
968 d61a4ce8 Gerd Hoffmann
                                   uint32_t rmask)
969 d61a4ce8 Gerd Hoffmann
{
970 d61a4ce8 Gerd Hoffmann
    uint32_t *addr, ret;
971 d61a4ce8 Gerd Hoffmann
972 d61a4ce8 Gerd Hoffmann
    if (!reg) {
973 d61a4ce8 Gerd Hoffmann
        return 0;
974 d61a4ce8 Gerd Hoffmann
    }
975 d61a4ce8 Gerd Hoffmann
976 d61a4ce8 Gerd Hoffmann
    if (reg->rhandler) {
977 d61a4ce8 Gerd Hoffmann
        reg->rhandler(d, reg);
978 d61a4ce8 Gerd Hoffmann
    }
979 d61a4ce8 Gerd Hoffmann
980 d61a4ce8 Gerd Hoffmann
    if (reg->offset == 0) {
981 d61a4ce8 Gerd Hoffmann
        /* constant read-only register */
982 d61a4ce8 Gerd Hoffmann
        ret = reg->reset;
983 d61a4ce8 Gerd Hoffmann
    } else {
984 d61a4ce8 Gerd Hoffmann
        addr = intel_hda_reg_addr(d, reg);
985 d61a4ce8 Gerd Hoffmann
        ret = *addr;
986 d61a4ce8 Gerd Hoffmann
        if (reg->shift) {
987 d61a4ce8 Gerd Hoffmann
            ret >>= reg->shift;
988 d61a4ce8 Gerd Hoffmann
        }
989 d61a4ce8 Gerd Hoffmann
        ret &= rmask;
990 d61a4ce8 Gerd Hoffmann
    }
991 d61a4ce8 Gerd Hoffmann
    if (d->debug) {
992 d61a4ce8 Gerd Hoffmann
        time_t now = time(NULL);
993 d61a4ce8 Gerd Hoffmann
        if (!d->last_write && d->last_reg == reg && d->last_val == ret) {
994 d61a4ce8 Gerd Hoffmann
            d->repeat_count++;
995 d61a4ce8 Gerd Hoffmann
            if (d->last_sec != now) {
996 d61a4ce8 Gerd Hoffmann
                dprint(d, 2, "previous register op repeated %d times\n", d->repeat_count);
997 d61a4ce8 Gerd Hoffmann
                d->last_sec = now;
998 d61a4ce8 Gerd Hoffmann
                d->repeat_count = 0;
999 d61a4ce8 Gerd Hoffmann
            }
1000 d61a4ce8 Gerd Hoffmann
        } else {
1001 d61a4ce8 Gerd Hoffmann
            if (d->repeat_count) {
1002 d61a4ce8 Gerd Hoffmann
                dprint(d, 2, "previous register op repeated %d times\n", d->repeat_count);
1003 d61a4ce8 Gerd Hoffmann
            }
1004 d61a4ce8 Gerd Hoffmann
            dprint(d, 2, "read  %-16s: 0x%x (%x)\n", reg->name, ret, rmask);
1005 d61a4ce8 Gerd Hoffmann
            d->last_write = 0;
1006 d61a4ce8 Gerd Hoffmann
            d->last_reg   = reg;
1007 d61a4ce8 Gerd Hoffmann
            d->last_val   = ret;
1008 d61a4ce8 Gerd Hoffmann
            d->last_sec   = now;
1009 d61a4ce8 Gerd Hoffmann
            d->repeat_count = 0;
1010 d61a4ce8 Gerd Hoffmann
        }
1011 d61a4ce8 Gerd Hoffmann
    }
1012 d61a4ce8 Gerd Hoffmann
    return ret;
1013 d61a4ce8 Gerd Hoffmann
}
1014 d61a4ce8 Gerd Hoffmann
1015 d61a4ce8 Gerd Hoffmann
static void intel_hda_regs_reset(IntelHDAState *d)
1016 d61a4ce8 Gerd Hoffmann
{
1017 d61a4ce8 Gerd Hoffmann
    uint32_t *addr;
1018 d61a4ce8 Gerd Hoffmann
    int i;
1019 d61a4ce8 Gerd Hoffmann
1020 d61a4ce8 Gerd Hoffmann
    for (i = 0; i < sizeof(regtab)/sizeof(regtab[0]); i++) {
1021 d61a4ce8 Gerd Hoffmann
        if (regtab[i].name == NULL) {
1022 d61a4ce8 Gerd Hoffmann
            continue;
1023 d61a4ce8 Gerd Hoffmann
        }
1024 d61a4ce8 Gerd Hoffmann
        if (regtab[i].offset == 0) {
1025 d61a4ce8 Gerd Hoffmann
            continue;
1026 d61a4ce8 Gerd Hoffmann
        }
1027 d61a4ce8 Gerd Hoffmann
        addr = intel_hda_reg_addr(d, regtab + i);
1028 d61a4ce8 Gerd Hoffmann
        *addr = regtab[i].reset;
1029 d61a4ce8 Gerd Hoffmann
    }
1030 d61a4ce8 Gerd Hoffmann
}
1031 d61a4ce8 Gerd Hoffmann
1032 d61a4ce8 Gerd Hoffmann
/* --------------------------------------------------------------------- */
1033 d61a4ce8 Gerd Hoffmann
1034 d61a4ce8 Gerd Hoffmann
static void intel_hda_mmio_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
1035 d61a4ce8 Gerd Hoffmann
{
1036 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = opaque;
1037 d61a4ce8 Gerd Hoffmann
    const IntelHDAReg *reg = intel_hda_reg_find(d, addr);
1038 d61a4ce8 Gerd Hoffmann
1039 d61a4ce8 Gerd Hoffmann
    intel_hda_reg_write(d, reg, val, 0xff);
1040 d61a4ce8 Gerd Hoffmann
}
1041 d61a4ce8 Gerd Hoffmann
1042 d61a4ce8 Gerd Hoffmann
static void intel_hda_mmio_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
1043 d61a4ce8 Gerd Hoffmann
{
1044 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = opaque;
1045 d61a4ce8 Gerd Hoffmann
    const IntelHDAReg *reg = intel_hda_reg_find(d, addr);
1046 d61a4ce8 Gerd Hoffmann
1047 d61a4ce8 Gerd Hoffmann
    intel_hda_reg_write(d, reg, val, 0xffff);
1048 d61a4ce8 Gerd Hoffmann
}
1049 d61a4ce8 Gerd Hoffmann
1050 d61a4ce8 Gerd Hoffmann
static void intel_hda_mmio_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
1051 d61a4ce8 Gerd Hoffmann
{
1052 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = opaque;
1053 d61a4ce8 Gerd Hoffmann
    const IntelHDAReg *reg = intel_hda_reg_find(d, addr);
1054 d61a4ce8 Gerd Hoffmann
1055 d61a4ce8 Gerd Hoffmann
    intel_hda_reg_write(d, reg, val, 0xffffffff);
1056 d61a4ce8 Gerd Hoffmann
}
1057 d61a4ce8 Gerd Hoffmann
1058 d61a4ce8 Gerd Hoffmann
static uint32_t intel_hda_mmio_readb(void *opaque, target_phys_addr_t addr)
1059 d61a4ce8 Gerd Hoffmann
{
1060 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = opaque;
1061 d61a4ce8 Gerd Hoffmann
    const IntelHDAReg *reg = intel_hda_reg_find(d, addr);
1062 d61a4ce8 Gerd Hoffmann
1063 d61a4ce8 Gerd Hoffmann
    return intel_hda_reg_read(d, reg, 0xff);
1064 d61a4ce8 Gerd Hoffmann
}
1065 d61a4ce8 Gerd Hoffmann
1066 d61a4ce8 Gerd Hoffmann
static uint32_t intel_hda_mmio_readw(void *opaque, target_phys_addr_t addr)
1067 d61a4ce8 Gerd Hoffmann
{
1068 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = opaque;
1069 d61a4ce8 Gerd Hoffmann
    const IntelHDAReg *reg = intel_hda_reg_find(d, addr);
1070 d61a4ce8 Gerd Hoffmann
1071 d61a4ce8 Gerd Hoffmann
    return intel_hda_reg_read(d, reg, 0xffff);
1072 d61a4ce8 Gerd Hoffmann
}
1073 d61a4ce8 Gerd Hoffmann
1074 d61a4ce8 Gerd Hoffmann
static uint32_t intel_hda_mmio_readl(void *opaque, target_phys_addr_t addr)
1075 d61a4ce8 Gerd Hoffmann
{
1076 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = opaque;
1077 d61a4ce8 Gerd Hoffmann
    const IntelHDAReg *reg = intel_hda_reg_find(d, addr);
1078 d61a4ce8 Gerd Hoffmann
1079 d61a4ce8 Gerd Hoffmann
    return intel_hda_reg_read(d, reg, 0xffffffff);
1080 d61a4ce8 Gerd Hoffmann
}
1081 d61a4ce8 Gerd Hoffmann
1082 d61a4ce8 Gerd Hoffmann
static CPUReadMemoryFunc * const intel_hda_mmio_read[3] = {
1083 d61a4ce8 Gerd Hoffmann
    intel_hda_mmio_readb,
1084 d61a4ce8 Gerd Hoffmann
    intel_hda_mmio_readw,
1085 d61a4ce8 Gerd Hoffmann
    intel_hda_mmio_readl,
1086 d61a4ce8 Gerd Hoffmann
};
1087 d61a4ce8 Gerd Hoffmann
1088 d61a4ce8 Gerd Hoffmann
static CPUWriteMemoryFunc * const intel_hda_mmio_write[3] = {
1089 d61a4ce8 Gerd Hoffmann
    intel_hda_mmio_writeb,
1090 d61a4ce8 Gerd Hoffmann
    intel_hda_mmio_writew,
1091 d61a4ce8 Gerd Hoffmann
    intel_hda_mmio_writel,
1092 d61a4ce8 Gerd Hoffmann
};
1093 d61a4ce8 Gerd Hoffmann
1094 d61a4ce8 Gerd Hoffmann
static void intel_hda_map(PCIDevice *pci, int region_num,
1095 d61a4ce8 Gerd Hoffmann
                          pcibus_t addr, pcibus_t size, int type)
1096 d61a4ce8 Gerd Hoffmann
{
1097 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = DO_UPCAST(IntelHDAState, pci, pci);
1098 d61a4ce8 Gerd Hoffmann
1099 d61a4ce8 Gerd Hoffmann
    cpu_register_physical_memory(addr, 0x4000, d->mmio_addr);
1100 d61a4ce8 Gerd Hoffmann
}
1101 d61a4ce8 Gerd Hoffmann
1102 d61a4ce8 Gerd Hoffmann
/* --------------------------------------------------------------------- */
1103 d61a4ce8 Gerd Hoffmann
1104 d61a4ce8 Gerd Hoffmann
static void intel_hda_reset(DeviceState *dev)
1105 d61a4ce8 Gerd Hoffmann
{
1106 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = DO_UPCAST(IntelHDAState, pci.qdev, dev);
1107 d61a4ce8 Gerd Hoffmann
    DeviceState *qdev;
1108 d61a4ce8 Gerd Hoffmann
    HDACodecDevice *cdev;
1109 d61a4ce8 Gerd Hoffmann
1110 d61a4ce8 Gerd Hoffmann
    intel_hda_regs_reset(d);
1111 d61a4ce8 Gerd Hoffmann
    d->wall_base_ns = qemu_get_clock(vm_clock);
1112 d61a4ce8 Gerd Hoffmann
1113 d61a4ce8 Gerd Hoffmann
    /* reset codecs */
1114 d61a4ce8 Gerd Hoffmann
    QLIST_FOREACH(qdev, &d->codecs.qbus.children, sibling) {
1115 d61a4ce8 Gerd Hoffmann
        cdev = DO_UPCAST(HDACodecDevice, qdev, qdev);
1116 d61a4ce8 Gerd Hoffmann
        if (qdev->info->reset) {
1117 d61a4ce8 Gerd Hoffmann
            qdev->info->reset(qdev);
1118 d61a4ce8 Gerd Hoffmann
        }
1119 d61a4ce8 Gerd Hoffmann
        d->state_sts |= (1 << cdev->cad);
1120 d61a4ce8 Gerd Hoffmann
    }
1121 d61a4ce8 Gerd Hoffmann
    intel_hda_update_irq(d);
1122 d61a4ce8 Gerd Hoffmann
}
1123 d61a4ce8 Gerd Hoffmann
1124 d61a4ce8 Gerd Hoffmann
static int intel_hda_init(PCIDevice *pci)
1125 d61a4ce8 Gerd Hoffmann
{
1126 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = DO_UPCAST(IntelHDAState, pci, pci);
1127 d61a4ce8 Gerd Hoffmann
    uint8_t *conf = d->pci.config;
1128 d61a4ce8 Gerd Hoffmann
1129 d61a4ce8 Gerd Hoffmann
    d->name = d->pci.qdev.info->name;
1130 d61a4ce8 Gerd Hoffmann
1131 d61a4ce8 Gerd Hoffmann
    pci_config_set_vendor_id(conf, PCI_VENDOR_ID_INTEL);
1132 d61a4ce8 Gerd Hoffmann
    pci_config_set_device_id(conf, 0x2668);
1133 d61a4ce8 Gerd Hoffmann
    pci_config_set_revision(conf, 1);
1134 d61a4ce8 Gerd Hoffmann
    pci_config_set_class(conf, PCI_CLASS_MULTIMEDIA_HD_AUDIO);
1135 d61a4ce8 Gerd Hoffmann
    pci_config_set_interrupt_pin(conf, 1);
1136 d61a4ce8 Gerd Hoffmann
1137 d61a4ce8 Gerd Hoffmann
    /* HDCTL off 0x40 bit 0 selects signaling mode (1-HDA, 0 - Ac97) 18.1.19 */
1138 d61a4ce8 Gerd Hoffmann
    conf[0x40] = 0x01;
1139 d61a4ce8 Gerd Hoffmann
1140 d61a4ce8 Gerd Hoffmann
    d->mmio_addr = cpu_register_io_memory(intel_hda_mmio_read,
1141 d61a4ce8 Gerd Hoffmann
                                          intel_hda_mmio_write, d);
1142 d61a4ce8 Gerd Hoffmann
    pci_register_bar(&d->pci, 0, 0x4000, PCI_BASE_ADDRESS_SPACE_MEMORY,
1143 d61a4ce8 Gerd Hoffmann
                     intel_hda_map);
1144 d61a4ce8 Gerd Hoffmann
1145 d61a4ce8 Gerd Hoffmann
    hda_codec_bus_init(&d->pci.qdev, &d->codecs,
1146 d61a4ce8 Gerd Hoffmann
                       intel_hda_response, intel_hda_xfer);
1147 d61a4ce8 Gerd Hoffmann
1148 d61a4ce8 Gerd Hoffmann
    return 0;
1149 d61a4ce8 Gerd Hoffmann
}
1150 d61a4ce8 Gerd Hoffmann
1151 dc4b9240 Gerd Hoffmann
static int intel_hda_exit(PCIDevice *pci)
1152 dc4b9240 Gerd Hoffmann
{
1153 dc4b9240 Gerd Hoffmann
    IntelHDAState *d = DO_UPCAST(IntelHDAState, pci, pci);
1154 dc4b9240 Gerd Hoffmann
1155 dc4b9240 Gerd Hoffmann
    cpu_unregister_io_memory(d->mmio_addr);
1156 dc4b9240 Gerd Hoffmann
    return 0;
1157 dc4b9240 Gerd Hoffmann
}
1158 dc4b9240 Gerd Hoffmann
1159 d61a4ce8 Gerd Hoffmann
static int intel_hda_post_load(void *opaque, int version)
1160 d61a4ce8 Gerd Hoffmann
{
1161 d61a4ce8 Gerd Hoffmann
    IntelHDAState* d = opaque;
1162 d61a4ce8 Gerd Hoffmann
    int i;
1163 d61a4ce8 Gerd Hoffmann
1164 d61a4ce8 Gerd Hoffmann
    dprint(d, 1, "%s\n", __FUNCTION__);
1165 d61a4ce8 Gerd Hoffmann
    for (i = 0; i < ARRAY_SIZE(d->st); i++) {
1166 d61a4ce8 Gerd Hoffmann
        if (d->st[i].ctl & 0x02) {
1167 d61a4ce8 Gerd Hoffmann
            intel_hda_parse_bdl(d, &d->st[i]);
1168 d61a4ce8 Gerd Hoffmann
        }
1169 d61a4ce8 Gerd Hoffmann
    }
1170 d61a4ce8 Gerd Hoffmann
    intel_hda_update_irq(d);
1171 d61a4ce8 Gerd Hoffmann
    return 0;
1172 d61a4ce8 Gerd Hoffmann
}
1173 d61a4ce8 Gerd Hoffmann
1174 d61a4ce8 Gerd Hoffmann
static const VMStateDescription vmstate_intel_hda_stream = {
1175 d61a4ce8 Gerd Hoffmann
    .name = "intel-hda-stream",
1176 d61a4ce8 Gerd Hoffmann
    .version_id = 1,
1177 d61a4ce8 Gerd Hoffmann
    .fields = (VMStateField []) {
1178 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(ctl, IntelHDAStream),
1179 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(lpib, IntelHDAStream),
1180 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(cbl, IntelHDAStream),
1181 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(lvi, IntelHDAStream),
1182 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(fmt, IntelHDAStream),
1183 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(bdlp_lbase, IntelHDAStream),
1184 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(bdlp_ubase, IntelHDAStream),
1185 d61a4ce8 Gerd Hoffmann
        VMSTATE_END_OF_LIST()
1186 d61a4ce8 Gerd Hoffmann
    }
1187 d61a4ce8 Gerd Hoffmann
};
1188 d61a4ce8 Gerd Hoffmann
1189 d61a4ce8 Gerd Hoffmann
static const VMStateDescription vmstate_intel_hda = {
1190 d61a4ce8 Gerd Hoffmann
    .name = "intel-hda",
1191 d61a4ce8 Gerd Hoffmann
    .version_id = 1,
1192 d61a4ce8 Gerd Hoffmann
    .post_load = intel_hda_post_load,
1193 d61a4ce8 Gerd Hoffmann
    .fields = (VMStateField []) {
1194 d61a4ce8 Gerd Hoffmann
        VMSTATE_PCI_DEVICE(pci, IntelHDAState),
1195 d61a4ce8 Gerd Hoffmann
1196 d61a4ce8 Gerd Hoffmann
        /* registers */
1197 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(g_ctl, IntelHDAState),
1198 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(wake_en, IntelHDAState),
1199 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(state_sts, IntelHDAState),
1200 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(int_ctl, IntelHDAState),
1201 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(int_sts, IntelHDAState),
1202 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(wall_clk, IntelHDAState),
1203 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(corb_lbase, IntelHDAState),
1204 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(corb_ubase, IntelHDAState),
1205 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(corb_rp, IntelHDAState),
1206 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(corb_wp, IntelHDAState),
1207 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(corb_ctl, IntelHDAState),
1208 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(corb_sts, IntelHDAState),
1209 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(corb_size, IntelHDAState),
1210 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(rirb_lbase, IntelHDAState),
1211 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(rirb_ubase, IntelHDAState),
1212 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(rirb_wp, IntelHDAState),
1213 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(rirb_cnt, IntelHDAState),
1214 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(rirb_ctl, IntelHDAState),
1215 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(rirb_sts, IntelHDAState),
1216 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(rirb_size, IntelHDAState),
1217 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(dp_lbase, IntelHDAState),
1218 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(dp_ubase, IntelHDAState),
1219 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(icw, IntelHDAState),
1220 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(irr, IntelHDAState),
1221 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(ics, IntelHDAState),
1222 d61a4ce8 Gerd Hoffmann
        VMSTATE_STRUCT_ARRAY(st, IntelHDAState, 8, 0,
1223 d61a4ce8 Gerd Hoffmann
                             vmstate_intel_hda_stream,
1224 d61a4ce8 Gerd Hoffmann
                             IntelHDAStream),
1225 d61a4ce8 Gerd Hoffmann
1226 d61a4ce8 Gerd Hoffmann
        /* additional state info */
1227 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(rirb_count, IntelHDAState),
1228 d61a4ce8 Gerd Hoffmann
        VMSTATE_INT64(wall_base_ns, IntelHDAState),
1229 d61a4ce8 Gerd Hoffmann
1230 d61a4ce8 Gerd Hoffmann
        VMSTATE_END_OF_LIST()
1231 d61a4ce8 Gerd Hoffmann
    }
1232 d61a4ce8 Gerd Hoffmann
};
1233 d61a4ce8 Gerd Hoffmann
1234 d61a4ce8 Gerd Hoffmann
static PCIDeviceInfo intel_hda_info = {
1235 d61a4ce8 Gerd Hoffmann
    .qdev.name    = "intel-hda",
1236 d61a4ce8 Gerd Hoffmann
    .qdev.desc    = "Intel HD Audio Controller",
1237 d61a4ce8 Gerd Hoffmann
    .qdev.size    = sizeof(IntelHDAState),
1238 d61a4ce8 Gerd Hoffmann
    .qdev.vmsd    = &vmstate_intel_hda,
1239 d61a4ce8 Gerd Hoffmann
    .qdev.reset   = intel_hda_reset,
1240 d61a4ce8 Gerd Hoffmann
    .init         = intel_hda_init,
1241 dc4b9240 Gerd Hoffmann
    .exit         = intel_hda_exit,
1242 d61a4ce8 Gerd Hoffmann
    .qdev.props   = (Property[]) {
1243 d61a4ce8 Gerd Hoffmann
        DEFINE_PROP_UINT32("debug", IntelHDAState, debug, 0),
1244 d61a4ce8 Gerd Hoffmann
        DEFINE_PROP_END_OF_LIST(),
1245 d61a4ce8 Gerd Hoffmann
    }
1246 d61a4ce8 Gerd Hoffmann
};
1247 d61a4ce8 Gerd Hoffmann
1248 d61a4ce8 Gerd Hoffmann
static void intel_hda_register(void)
1249 d61a4ce8 Gerd Hoffmann
{
1250 d61a4ce8 Gerd Hoffmann
    pci_qdev_register(&intel_hda_info);
1251 d61a4ce8 Gerd Hoffmann
}
1252 d61a4ce8 Gerd Hoffmann
device_init(intel_hda_register);
1253 d61a4ce8 Gerd Hoffmann
1254 d61a4ce8 Gerd Hoffmann
/*
1255 d61a4ce8 Gerd Hoffmann
 * create intel hda controller with codec attached to it,
1256 d61a4ce8 Gerd Hoffmann
 * so '-soundhw hda' works.
1257 d61a4ce8 Gerd Hoffmann
 */
1258 d61a4ce8 Gerd Hoffmann
int intel_hda_and_codec_init(PCIBus *bus)
1259 d61a4ce8 Gerd Hoffmann
{
1260 d61a4ce8 Gerd Hoffmann
    PCIDevice *controller;
1261 d61a4ce8 Gerd Hoffmann
    BusState *hdabus;
1262 d61a4ce8 Gerd Hoffmann
    DeviceState *codec;
1263 d61a4ce8 Gerd Hoffmann
1264 d61a4ce8 Gerd Hoffmann
    controller = pci_create_simple(bus, -1, "intel-hda");
1265 d61a4ce8 Gerd Hoffmann
    hdabus = QLIST_FIRST(&controller->qdev.child_bus);
1266 d61a4ce8 Gerd Hoffmann
    codec = qdev_create(hdabus, "hda-duplex");
1267 d61a4ce8 Gerd Hoffmann
    qdev_init_nofail(codec);
1268 d61a4ce8 Gerd Hoffmann
    return 0;
1269 d61a4ce8 Gerd Hoffmann
}