Statistics
| Branch: | Revision:

root / hw / ppc_newworld.c @ dffc07ca

History | View | Annotate | Download (15.9 kB)

1
/*
2
 * QEMU PowerPC CHRP (currently NewWorld PowerMac) hardware System Emulator
3
 *
4
 * Copyright (c) 2004-2007 Fabrice Bellard
5
 * Copyright (c) 2007 Jocelyn Mayer
6
 *
7
 * Permission is hereby granted, free of charge, to any person obtaining a copy
8
 * of this software and associated documentation files (the "Software"), to deal
9
 * in the Software without restriction, including without limitation the rights
10
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11
 * copies of the Software, and to permit persons to whom the Software is
12
 * furnished to do so, subject to the following conditions:
13
 *
14
 * The above copyright notice and this permission notice shall be included in
15
 * all copies or substantial portions of the Software.
16
 *
17
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23
 * THE SOFTWARE.
24
 *
25
 * PCI bus layout on a real G5 (U3 based):
26
 *
27
 * 0000:f0:0b.0 Host bridge [0600]: Apple Computer Inc. U3 AGP [106b:004b]
28
 * 0000:f0:10.0 VGA compatible controller [0300]: ATI Technologies Inc RV350 AP [Radeon 9600] [1002:4150]
29
 * 0001:00:00.0 Host bridge [0600]: Apple Computer Inc. CPC945 HT Bridge [106b:004a]
30
 * 0001:00:01.0 PCI bridge [0604]: Advanced Micro Devices [AMD] AMD-8131 PCI-X Bridge [1022:7450] (rev 12)
31
 * 0001:00:02.0 PCI bridge [0604]: Advanced Micro Devices [AMD] AMD-8131 PCI-X Bridge [1022:7450] (rev 12)
32
 * 0001:00:03.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0045]
33
 * 0001:00:04.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0046]
34
 * 0001:00:05.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0047]
35
 * 0001:00:06.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0048]
36
 * 0001:00:07.0 PCI bridge [0604]: Apple Computer Inc. K2 HT-PCI Bridge [106b:0049]
37
 * 0001:01:07.0 Class [ff00]: Apple Computer Inc. K2 KeyLargo Mac/IO [106b:0041] (rev 20)
38
 * 0001:01:08.0 USB Controller [0c03]: Apple Computer Inc. K2 KeyLargo USB [106b:0040]
39
 * 0001:01:09.0 USB Controller [0c03]: Apple Computer Inc. K2 KeyLargo USB [106b:0040]
40
 * 0001:02:0b.0 USB Controller [0c03]: NEC Corporation USB [1033:0035] (rev 43)
41
 * 0001:02:0b.1 USB Controller [0c03]: NEC Corporation USB [1033:0035] (rev 43)
42
 * 0001:02:0b.2 USB Controller [0c03]: NEC Corporation USB 2.0 [1033:00e0] (rev 04)
43
 * 0001:03:0d.0 Class [ff00]: Apple Computer Inc. K2 ATA/100 [106b:0043]
44
 * 0001:03:0e.0 FireWire (IEEE 1394) [0c00]: Apple Computer Inc. K2 FireWire [106b:0042]
45
 * 0001:04:0f.0 Ethernet controller [0200]: Apple Computer Inc. K2 GMAC (Sun GEM) [106b:004c]
46
 * 0001:05:0c.0 IDE interface [0101]: Broadcom K2 SATA [1166:0240]
47
 *
48
 */
49
#include "hw.h"
50
#include "ppc.h"
51
#include "ppc_mac.h"
52
#include "mac_dbdma.h"
53
#include "nvram.h"
54
#include "pc.h"
55
#include "pci.h"
56
#include "usb-ohci.h"
57
#include "net.h"
58
#include "sysemu.h"
59
#include "boards.h"
60
#include "fw_cfg.h"
61
#include "escc.h"
62
#include "openpic.h"
63
#include "ide.h"
64
#include "loader.h"
65
#include "elf.h"
66
#include "kvm.h"
67
#include "kvm_ppc.h"
68

    
69
#define MAX_IDE_BUS 2
70
#define VGA_BIOS_SIZE 65536
71
#define CFG_ADDR 0xf0000510
72

    
73
/* debug UniNorth */
74
//#define DEBUG_UNIN
75

    
76
#ifdef DEBUG_UNIN
77
#define UNIN_DPRINTF(fmt, ...)                                  \
78
    do { printf("UNIN: " fmt , ## __VA_ARGS__); } while (0)
79
#else
80
#define UNIN_DPRINTF(fmt, ...)
81
#endif
82

    
83
/* UniN device */
84
static void unin_writel (void *opaque, target_phys_addr_t addr, uint32_t value)
85
{
86
    UNIN_DPRINTF("writel addr " TARGET_FMT_plx " val %x\n", addr, value);
87
}
88

    
89
static uint32_t unin_readl (void *opaque, target_phys_addr_t addr)
90
{
91
    uint32_t value;
92

    
93
    value = 0;
94
    UNIN_DPRINTF("readl addr " TARGET_FMT_plx " val %x\n", addr, value);
95

    
96
    return value;
97
}
98

    
99
static CPUWriteMemoryFunc * const unin_write[] = {
100
    &unin_writel,
101
    &unin_writel,
102
    &unin_writel,
103
};
104

    
105
static CPUReadMemoryFunc * const unin_read[] = {
106
    &unin_readl,
107
    &unin_readl,
108
    &unin_readl,
109
};
110

    
111
static int fw_cfg_boot_set(void *opaque, const char *boot_device)
112
{
113
    fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
114
    return 0;
115
}
116

    
117
/* PowerPC Mac99 hardware initialisation */
118
static void ppc_core99_init (ram_addr_t ram_size,
119
                             const char *boot_device,
120
                             const char *kernel_filename,
121
                             const char *kernel_cmdline,
122
                             const char *initrd_filename,
123
                             const char *cpu_model)
124
{
125
    CPUState *env = NULL, *envs[MAX_CPUS];
126
    char *filename;
127
    qemu_irq *pic, **openpic_irqs;
128
    int unin_memory;
129
    int linux_boot, i;
130
    ram_addr_t ram_offset, bios_offset, vga_bios_offset;
131
    uint32_t kernel_base, kernel_size, initrd_base, initrd_size;
132
    PCIBus *pci_bus;
133
    MacIONVRAMState *nvr;
134
    int nvram_mem_index;
135
    int vga_bios_size, bios_size;
136
    int pic_mem_index, dbdma_mem_index, cuda_mem_index, escc_mem_index;
137
    int ide_mem_index[3];
138
    int ppc_boot_device;
139
    DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
140
    void *fw_cfg;
141
    void *dbdma;
142
    uint8_t *vga_bios_ptr;
143
    int machine_arch;
144

    
145
    linux_boot = (kernel_filename != NULL);
146

    
147
    /* init CPUs */
148
    if (cpu_model == NULL)
149
#ifdef TARGET_PPC64
150
        cpu_model = "970fx";
151
#else
152
        cpu_model = "G4";
153
#endif
154
    for (i = 0; i < smp_cpus; i++) {
155
        env = cpu_init(cpu_model);
156
        if (!env) {
157
            fprintf(stderr, "Unable to find PowerPC CPU definition\n");
158
            exit(1);
159
        }
160
        /* Set time-base frequency to 100 Mhz */
161
        cpu_ppc_tb_init(env, 100UL * 1000UL * 1000UL);
162
#if 0
163
        env->osi_call = vga_osi_call;
164
#endif
165
        qemu_register_reset((QEMUResetHandler*)&cpu_reset, env);
166
        envs[i] = env;
167
    }
168

    
169
    /* Make sure all register sets take effect */
170
    cpu_synchronize_state(env);
171

    
172
    /* allocate RAM */
173
    ram_offset = qemu_ram_alloc(ram_size);
174
    cpu_register_physical_memory(0, ram_size, ram_offset);
175

    
176
    /* allocate and load BIOS */
177
    bios_offset = qemu_ram_alloc(BIOS_SIZE);
178
    if (bios_name == NULL)
179
        bios_name = PROM_FILENAME;
180
    filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
181
    cpu_register_physical_memory(PROM_ADDR, BIOS_SIZE, bios_offset | IO_MEM_ROM);
182

    
183
    /* Load OpenBIOS (ELF) */
184
    if (filename) {
185
        bios_size = load_elf(filename, 0, NULL, NULL, NULL, 1, ELF_MACHINE, 0);
186

    
187
        qemu_free(filename);
188
    } else {
189
        bios_size = -1;
190
    }
191
    if (bios_size < 0 || bios_size > BIOS_SIZE) {
192
        hw_error("qemu: could not load PowerPC bios '%s'\n", bios_name);
193
        exit(1);
194
    }
195

    
196
    /* allocate and load VGA BIOS */
197
    vga_bios_offset = qemu_ram_alloc(VGA_BIOS_SIZE);
198
    vga_bios_ptr = qemu_get_ram_ptr(vga_bios_offset);
199
    filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, VGABIOS_FILENAME);
200
    if (filename) {
201
        vga_bios_size = load_image(filename, vga_bios_ptr + 8);
202
        qemu_free(filename);
203
    } else {
204
        vga_bios_size = -1;
205
    }
206
    if (vga_bios_size < 0) {
207
        /* if no bios is present, we can still work */
208
        fprintf(stderr, "qemu: warning: could not load VGA bios '%s'\n",
209
                VGABIOS_FILENAME);
210
        vga_bios_size = 0;
211
    } else {
212
        /* set a specific header (XXX: find real Apple format for NDRV
213
           drivers) */
214
        vga_bios_ptr[0] = 'N';
215
        vga_bios_ptr[1] = 'D';
216
        vga_bios_ptr[2] = 'R';
217
        vga_bios_ptr[3] = 'V';
218
        cpu_to_be32w((uint32_t *)(vga_bios_ptr + 4), vga_bios_size);
219
        vga_bios_size += 8;
220

    
221
        /* Round to page boundary */
222
        vga_bios_size = (vga_bios_size + TARGET_PAGE_SIZE - 1) &
223
            TARGET_PAGE_MASK;
224
    }
225

    
226
    if (linux_boot) {
227
        uint64_t lowaddr = 0;
228
        int bswap_needed;
229

    
230
#ifdef BSWAP_NEEDED
231
        bswap_needed = 1;
232
#else
233
        bswap_needed = 0;
234
#endif
235
        kernel_base = KERNEL_LOAD_ADDR;
236

    
237
        /* Now we can load the kernel. The first step tries to load the kernel
238
           supposing PhysAddr = 0x00000000. If that was wrong the kernel is
239
           loaded again, the new PhysAddr being computed from lowaddr. */
240
        kernel_size = load_elf(kernel_filename, kernel_base, NULL, &lowaddr, NULL,
241
                               1, ELF_MACHINE, 0);
242
        if (kernel_size > 0 && lowaddr != KERNEL_LOAD_ADDR) {
243
            kernel_size = load_elf(kernel_filename, (2 * kernel_base) - lowaddr,
244
                                   NULL, NULL, NULL, 1, ELF_MACHINE, 0);
245
        }
246
        if (kernel_size < 0)
247
            kernel_size = load_aout(kernel_filename, kernel_base,
248
                                    ram_size - kernel_base, bswap_needed,
249
                                    TARGET_PAGE_SIZE);
250
        if (kernel_size < 0)
251
            kernel_size = load_image_targphys(kernel_filename,
252
                                              kernel_base,
253
                                              ram_size - kernel_base);
254
        if (kernel_size < 0) {
255
            hw_error("qemu: could not load kernel '%s'\n", kernel_filename);
256
            exit(1);
257
        }
258
        /* load initrd */
259
        if (initrd_filename) {
260
            initrd_base = INITRD_LOAD_ADDR;
261
            initrd_size = load_image_targphys(initrd_filename, initrd_base,
262
                                              ram_size - initrd_base);
263
            if (initrd_size < 0) {
264
                hw_error("qemu: could not load initial ram disk '%s'\n",
265
                         initrd_filename);
266
                exit(1);
267
            }
268
        } else {
269
            initrd_base = 0;
270
            initrd_size = 0;
271
        }
272
        ppc_boot_device = 'm';
273
    } else {
274
        kernel_base = 0;
275
        kernel_size = 0;
276
        initrd_base = 0;
277
        initrd_size = 0;
278
        ppc_boot_device = '\0';
279
        /* We consider that NewWorld PowerMac never have any floppy drive
280
         * For now, OHW cannot boot from the network.
281
         */
282
        for (i = 0; boot_device[i] != '\0'; i++) {
283
            if (boot_device[i] >= 'c' && boot_device[i] <= 'f') {
284
                ppc_boot_device = boot_device[i];
285
                break;
286
            }
287
        }
288
        if (ppc_boot_device == '\0') {
289
            fprintf(stderr, "No valid boot device for Mac99 machine\n");
290
            exit(1);
291
        }
292
    }
293

    
294
    isa_mem_base = 0x80000000;
295

    
296
    /* Register 8 MB of ISA IO space */
297
    isa_mmio_init(0xf2000000, 0x00800000);
298

    
299
    /* UniN init */
300
    unin_memory = cpu_register_io_memory(unin_read, unin_write, NULL);
301
    cpu_register_physical_memory(0xf8000000, 0x00001000, unin_memory);
302

    
303
    openpic_irqs = qemu_mallocz(smp_cpus * sizeof(qemu_irq *));
304
    openpic_irqs[0] =
305
        qemu_mallocz(smp_cpus * sizeof(qemu_irq) * OPENPIC_OUTPUT_NB);
306
    for (i = 0; i < smp_cpus; i++) {
307
        /* Mac99 IRQ connection between OpenPIC outputs pins
308
         * and PowerPC input pins
309
         */
310
        switch (PPC_INPUT(env)) {
311
        case PPC_FLAGS_INPUT_6xx:
312
            openpic_irqs[i] = openpic_irqs[0] + (i * OPENPIC_OUTPUT_NB);
313
            openpic_irqs[i][OPENPIC_OUTPUT_INT] =
314
                ((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_INT];
315
            openpic_irqs[i][OPENPIC_OUTPUT_CINT] =
316
                ((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_INT];
317
            openpic_irqs[i][OPENPIC_OUTPUT_MCK] =
318
                ((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_MCP];
319
            /* Not connected ? */
320
            openpic_irqs[i][OPENPIC_OUTPUT_DEBUG] = NULL;
321
            /* Check this */
322
            openpic_irqs[i][OPENPIC_OUTPUT_RESET] =
323
                ((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_HRESET];
324
            break;
325
#if defined(TARGET_PPC64)
326
        case PPC_FLAGS_INPUT_970:
327
            openpic_irqs[i] = openpic_irqs[0] + (i * OPENPIC_OUTPUT_NB);
328
            openpic_irqs[i][OPENPIC_OUTPUT_INT] =
329
                ((qemu_irq *)env->irq_inputs)[PPC970_INPUT_INT];
330
            openpic_irqs[i][OPENPIC_OUTPUT_CINT] =
331
                ((qemu_irq *)env->irq_inputs)[PPC970_INPUT_INT];
332
            openpic_irqs[i][OPENPIC_OUTPUT_MCK] =
333
                ((qemu_irq *)env->irq_inputs)[PPC970_INPUT_MCP];
334
            /* Not connected ? */
335
            openpic_irqs[i][OPENPIC_OUTPUT_DEBUG] = NULL;
336
            /* Check this */
337
            openpic_irqs[i][OPENPIC_OUTPUT_RESET] =
338
                ((qemu_irq *)env->irq_inputs)[PPC970_INPUT_HRESET];
339
            break;
340
#endif /* defined(TARGET_PPC64) */
341
        default:
342
            hw_error("Bus model not supported on mac99 machine\n");
343
            exit(1);
344
        }
345
    }
346
    pic = openpic_init(NULL, &pic_mem_index, smp_cpus, openpic_irqs, NULL);
347
    if (PPC_INPUT(env) == PPC_FLAGS_INPUT_970) {
348
        /* 970 gets a U3 bus */
349
        pci_bus = pci_pmac_u3_init(pic);
350
        machine_arch = ARCH_MAC99_U3;
351
    } else {
352
        pci_bus = pci_pmac_init(pic);
353
        machine_arch = ARCH_MAC99;
354
    }
355
    /* init basic PC hardware */
356
    pci_vga_init(pci_bus, vga_bios_offset, vga_bios_size);
357

    
358
    escc_mem_index = escc_init(0x80013000, pic[0x25], pic[0x24],
359
                               serial_hds[0], serial_hds[1], ESCC_CLOCK, 4);
360

    
361
    for(i = 0; i < nb_nics; i++)
362
        pci_nic_init_nofail(&nd_table[i], "ne2k_pci", NULL);
363

    
364
    if (drive_get_max_bus(IF_IDE) >= MAX_IDE_BUS) {
365
        fprintf(stderr, "qemu: too many IDE bus\n");
366
        exit(1);
367
    }
368
    dbdma = DBDMA_init(&dbdma_mem_index);
369

    
370
    /* We only emulate 2 out of 3 IDE controllers for now */
371
    ide_mem_index[0] = -1;
372
    hd[0] = drive_get(IF_IDE, 0, 0);
373
    hd[1] = drive_get(IF_IDE, 0, 1);
374
    ide_mem_index[1] = pmac_ide_init(hd, pic[0x0d], dbdma, 0x16, pic[0x02]);
375
    hd[0] = drive_get(IF_IDE, 1, 0);
376
    hd[1] = drive_get(IF_IDE, 1, 1);
377
    ide_mem_index[2] = pmac_ide_init(hd, pic[0x0e], dbdma, 0x1a, pic[0x02]);
378

    
379
    /* cuda also initialize ADB */
380
    cuda_init(&cuda_mem_index, pic[0x19]);
381

    
382
    adb_kbd_init(&adb_bus);
383
    adb_mouse_init(&adb_bus);
384

    
385

    
386
    macio_init(pci_bus, PCI_DEVICE_ID_APPLE_UNI_N_KEYL, 0, pic_mem_index,
387
               dbdma_mem_index, cuda_mem_index, NULL, 3, ide_mem_index,
388
               escc_mem_index);
389

    
390
    if (usb_enabled) {
391
        usb_ohci_init_pci(pci_bus, -1);
392
    }
393

    
394
    if (graphic_depth != 15 && graphic_depth != 32 && graphic_depth != 8)
395
        graphic_depth = 15;
396

    
397
    /* The NewWorld NVRAM is not located in the MacIO device */
398
    nvr = macio_nvram_init(&nvram_mem_index, 0x2000, 1);
399
    pmac_format_nvram_partition(nvr, 0x2000);
400
    macio_nvram_map(nvr, 0xFFF04000);
401
    /* No PCI init: the BIOS will do it */
402

    
403
    fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
404
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
405
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
406
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, machine_arch);
407
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_base);
408
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
409
    if (kernel_cmdline) {
410
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
411
        pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
412
    } else {
413
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
414
    }
415
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_base);
416
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
417
    fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, ppc_boot_device);
418

    
419
    fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_WIDTH, graphic_width);
420
    fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_HEIGHT, graphic_height);
421
    fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_DEPTH, graphic_depth);
422

    
423
    if (kvm_enabled()) {
424
#ifdef CONFIG_KVM
425
        fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_TBFREQ, kvmppc_get_tbfreq());
426
#endif
427
    } else {
428
        fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_TBFREQ, get_ticks_per_sec());
429
    }
430

    
431
    qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
432
}
433

    
434
static QEMUMachine core99_machine = {
435
    .name = "mac99",
436
    .desc = "Mac99 based PowerMAC",
437
    .init = ppc_core99_init,
438
    .max_cpus = MAX_CPUS,
439
#ifdef TARGET_PPC64
440
    .is_default = 1,
441
#endif
442
};
443

    
444
static void core99_machine_init(void)
445
{
446
    qemu_register_machine(&core99_machine);
447
}
448

    
449
machine_init(core99_machine_init);