Statistics
| Branch: | Revision:

root / target-ppc / translate.c @ e1833e1f

History | View | Annotate | Download (206.2 kB)

1 79aceca5 bellard
/*
2 3fc6c082 bellard
 *  PowerPC emulation for qemu: main translation routines.
3 5fafdf24 ths
 *
4 76a66253 j_mayer
 *  Copyright (c) 2003-2007 Jocelyn Mayer
5 79aceca5 bellard
 *
6 79aceca5 bellard
 * This library is free software; you can redistribute it and/or
7 79aceca5 bellard
 * modify it under the terms of the GNU Lesser General Public
8 79aceca5 bellard
 * License as published by the Free Software Foundation; either
9 79aceca5 bellard
 * version 2 of the License, or (at your option) any later version.
10 79aceca5 bellard
 *
11 79aceca5 bellard
 * This library is distributed in the hope that it will be useful,
12 79aceca5 bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 79aceca5 bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 79aceca5 bellard
 * Lesser General Public License for more details.
15 79aceca5 bellard
 *
16 79aceca5 bellard
 * You should have received a copy of the GNU Lesser General Public
17 79aceca5 bellard
 * License along with this library; if not, write to the Free Software
18 79aceca5 bellard
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19 79aceca5 bellard
 */
20 c6a1c22b bellard
#include <stdarg.h>
21 c6a1c22b bellard
#include <stdlib.h>
22 c6a1c22b bellard
#include <stdio.h>
23 c6a1c22b bellard
#include <string.h>
24 c6a1c22b bellard
#include <inttypes.h>
25 c6a1c22b bellard
26 79aceca5 bellard
#include "cpu.h"
27 c6a1c22b bellard
#include "exec-all.h"
28 79aceca5 bellard
#include "disas.h"
29 79aceca5 bellard
30 a750fc0b j_mayer
/* Include definitions for instructions classes and implementations flags */
31 79aceca5 bellard
//#define DO_SINGLE_STEP
32 9fddaa0c bellard
//#define PPC_DEBUG_DISAS
33 a496775f j_mayer
//#define DEBUG_MEMORY_ACCESSES
34 76a66253 j_mayer
//#define DO_PPC_STATISTICS
35 79aceca5 bellard
36 a750fc0b j_mayer
/*****************************************************************************/
37 a750fc0b j_mayer
/* Code translation helpers                                                  */
38 d9bce9d9 j_mayer
#if defined(USE_DIRECT_JUMP)
39 c53be334 bellard
#define TBPARAM(x)
40 c53be334 bellard
#else
41 c53be334 bellard
#define TBPARAM(x) (long)(x)
42 c53be334 bellard
#endif
43 c53be334 bellard
44 79aceca5 bellard
enum {
45 79aceca5 bellard
#define DEF(s, n, copy_size) INDEX_op_ ## s,
46 79aceca5 bellard
#include "opc.h"
47 79aceca5 bellard
#undef DEF
48 79aceca5 bellard
    NB_OPS,
49 79aceca5 bellard
};
50 79aceca5 bellard
51 79aceca5 bellard
static uint16_t *gen_opc_ptr;
52 79aceca5 bellard
static uint32_t *gen_opparam_ptr;
53 79aceca5 bellard
54 79aceca5 bellard
#include "gen-op.h"
55 28b6751f bellard
56 d9bce9d9 j_mayer
static inline void gen_set_T0 (target_ulong val)
57 d9bce9d9 j_mayer
{
58 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
59 d9bce9d9 j_mayer
    if (val >> 32)
60 d9bce9d9 j_mayer
        gen_op_set_T0_64(val >> 32, val);
61 d9bce9d9 j_mayer
    else
62 d9bce9d9 j_mayer
#endif
63 d9bce9d9 j_mayer
        gen_op_set_T0(val);
64 d9bce9d9 j_mayer
}
65 d9bce9d9 j_mayer
66 d9bce9d9 j_mayer
static inline void gen_set_T1 (target_ulong val)
67 d9bce9d9 j_mayer
{
68 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
69 d9bce9d9 j_mayer
    if (val >> 32)
70 d9bce9d9 j_mayer
        gen_op_set_T1_64(val >> 32, val);
71 d9bce9d9 j_mayer
    else
72 d9bce9d9 j_mayer
#endif
73 d9bce9d9 j_mayer
        gen_op_set_T1(val);
74 d9bce9d9 j_mayer
}
75 d9bce9d9 j_mayer
76 d9bce9d9 j_mayer
#define GEN8(func, NAME)                                                      \
77 9a64fbe4 bellard
static GenOpFunc *NAME ## _table [8] = {                                      \
78 9a64fbe4 bellard
NAME ## 0, NAME ## 1, NAME ## 2, NAME ## 3,                                   \
79 9a64fbe4 bellard
NAME ## 4, NAME ## 5, NAME ## 6, NAME ## 7,                                   \
80 9a64fbe4 bellard
};                                                                            \
81 9a64fbe4 bellard
static inline void func(int n)                                                \
82 9a64fbe4 bellard
{                                                                             \
83 9a64fbe4 bellard
    NAME ## _table[n]();                                                      \
84 9a64fbe4 bellard
}
85 9a64fbe4 bellard
86 9a64fbe4 bellard
#define GEN16(func, NAME)                                                     \
87 9a64fbe4 bellard
static GenOpFunc *NAME ## _table [16] = {                                     \
88 9a64fbe4 bellard
NAME ## 0, NAME ## 1, NAME ## 2, NAME ## 3,                                   \
89 9a64fbe4 bellard
NAME ## 4, NAME ## 5, NAME ## 6, NAME ## 7,                                   \
90 9a64fbe4 bellard
NAME ## 8, NAME ## 9, NAME ## 10, NAME ## 11,                                 \
91 9a64fbe4 bellard
NAME ## 12, NAME ## 13, NAME ## 14, NAME ## 15,                               \
92 9a64fbe4 bellard
};                                                                            \
93 9a64fbe4 bellard
static inline void func(int n)                                                \
94 9a64fbe4 bellard
{                                                                             \
95 9a64fbe4 bellard
    NAME ## _table[n]();                                                      \
96 28b6751f bellard
}
97 28b6751f bellard
98 d9bce9d9 j_mayer
#define GEN32(func, NAME)                                                     \
99 9a64fbe4 bellard
static GenOpFunc *NAME ## _table [32] = {                                     \
100 9a64fbe4 bellard
NAME ## 0, NAME ## 1, NAME ## 2, NAME ## 3,                                   \
101 9a64fbe4 bellard
NAME ## 4, NAME ## 5, NAME ## 6, NAME ## 7,                                   \
102 9a64fbe4 bellard
NAME ## 8, NAME ## 9, NAME ## 10, NAME ## 11,                                 \
103 9a64fbe4 bellard
NAME ## 12, NAME ## 13, NAME ## 14, NAME ## 15,                               \
104 9a64fbe4 bellard
NAME ## 16, NAME ## 17, NAME ## 18, NAME ## 19,                               \
105 9a64fbe4 bellard
NAME ## 20, NAME ## 21, NAME ## 22, NAME ## 23,                               \
106 9a64fbe4 bellard
NAME ## 24, NAME ## 25, NAME ## 26, NAME ## 27,                               \
107 9a64fbe4 bellard
NAME ## 28, NAME ## 29, NAME ## 30, NAME ## 31,                               \
108 9a64fbe4 bellard
};                                                                            \
109 9a64fbe4 bellard
static inline void func(int n)                                                \
110 9a64fbe4 bellard
{                                                                             \
111 9a64fbe4 bellard
    NAME ## _table[n]();                                                      \
112 9a64fbe4 bellard
}
113 9a64fbe4 bellard
114 9a64fbe4 bellard
/* Condition register moves */
115 9a64fbe4 bellard
GEN8(gen_op_load_crf_T0, gen_op_load_crf_T0_crf);
116 9a64fbe4 bellard
GEN8(gen_op_load_crf_T1, gen_op_load_crf_T1_crf);
117 9a64fbe4 bellard
GEN8(gen_op_store_T0_crf, gen_op_store_T0_crf_crf);
118 9a64fbe4 bellard
GEN8(gen_op_store_T1_crf, gen_op_store_T1_crf_crf);
119 28b6751f bellard
120 fb0eaffc bellard
/* Floating point condition and status register moves */
121 fb0eaffc bellard
GEN8(gen_op_load_fpscr_T0, gen_op_load_fpscr_T0_fpscr);
122 fb0eaffc bellard
GEN8(gen_op_store_T0_fpscr, gen_op_store_T0_fpscr_fpscr);
123 fb0eaffc bellard
GEN8(gen_op_clear_fpscr, gen_op_clear_fpscr_fpscr);
124 36081602 j_mayer
static inline void gen_op_store_T0_fpscri (int n, uint8_t param)
125 fb0eaffc bellard
{
126 76a66253 j_mayer
    gen_op_set_T0(param);
127 76a66253 j_mayer
    gen_op_store_T0_fpscr(n);
128 fb0eaffc bellard
}
129 fb0eaffc bellard
130 9a64fbe4 bellard
/* General purpose registers moves */
131 9a64fbe4 bellard
GEN32(gen_op_load_gpr_T0, gen_op_load_gpr_T0_gpr);
132 9a64fbe4 bellard
GEN32(gen_op_load_gpr_T1, gen_op_load_gpr_T1_gpr);
133 9a64fbe4 bellard
GEN32(gen_op_load_gpr_T2, gen_op_load_gpr_T2_gpr);
134 9a64fbe4 bellard
135 9a64fbe4 bellard
GEN32(gen_op_store_T0_gpr, gen_op_store_T0_gpr_gpr);
136 9a64fbe4 bellard
GEN32(gen_op_store_T1_gpr, gen_op_store_T1_gpr_gpr);
137 76a66253 j_mayer
#if 0 // unused
138 9a64fbe4 bellard
GEN32(gen_op_store_T2_gpr, gen_op_store_T2_gpr_gpr);
139 76a66253 j_mayer
#endif
140 28b6751f bellard
141 fb0eaffc bellard
/* floating point registers moves */
142 fb0eaffc bellard
GEN32(gen_op_load_fpr_FT0, gen_op_load_fpr_FT0_fpr);
143 fb0eaffc bellard
GEN32(gen_op_load_fpr_FT1, gen_op_load_fpr_FT1_fpr);
144 fb0eaffc bellard
GEN32(gen_op_load_fpr_FT2, gen_op_load_fpr_FT2_fpr);
145 fb0eaffc bellard
GEN32(gen_op_store_FT0_fpr, gen_op_store_FT0_fpr_fpr);
146 fb0eaffc bellard
GEN32(gen_op_store_FT1_fpr, gen_op_store_FT1_fpr_fpr);
147 76a66253 j_mayer
#if 0 // unused
148 fb0eaffc bellard
GEN32(gen_op_store_FT2_fpr, gen_op_store_FT2_fpr_fpr);
149 76a66253 j_mayer
#endif
150 79aceca5 bellard
151 79aceca5 bellard
/* internal defines */
152 79aceca5 bellard
typedef struct DisasContext {
153 79aceca5 bellard
    struct TranslationBlock *tb;
154 0fa85d43 bellard
    target_ulong nip;
155 79aceca5 bellard
    uint32_t opcode;
156 9a64fbe4 bellard
    uint32_t exception;
157 3cc62370 bellard
    /* Routine used to access memory */
158 3cc62370 bellard
    int mem_idx;
159 3cc62370 bellard
    /* Translation flags */
160 9a64fbe4 bellard
#if !defined(CONFIG_USER_ONLY)
161 79aceca5 bellard
    int supervisor;
162 9a64fbe4 bellard
#endif
163 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
164 d9bce9d9 j_mayer
    int sf_mode;
165 d9bce9d9 j_mayer
#endif
166 3cc62370 bellard
    int fpu_enabled;
167 35cdaad6 j_mayer
#if defined(TARGET_PPCEMB)
168 0487d6a8 j_mayer
    int spe_enabled;
169 0487d6a8 j_mayer
#endif
170 3fc6c082 bellard
    ppc_spr_t *spr_cb; /* Needed to check rights for mfspr/mtspr */
171 ea4e754f bellard
    int singlestep_enabled;
172 79aceca5 bellard
} DisasContext;
173 79aceca5 bellard
174 3fc6c082 bellard
struct opc_handler_t {
175 79aceca5 bellard
    /* invalid bits */
176 79aceca5 bellard
    uint32_t inval;
177 9a64fbe4 bellard
    /* instruction type */
178 0487d6a8 j_mayer
    uint64_t type;
179 79aceca5 bellard
    /* handler */
180 79aceca5 bellard
    void (*handler)(DisasContext *ctx);
181 a750fc0b j_mayer
#if defined(DO_PPC_STATISTICS) || defined(PPC_DUMP_CPU)
182 76a66253 j_mayer
    const unsigned char *oname;
183 a750fc0b j_mayer
#endif
184 a750fc0b j_mayer
#if defined(DO_PPC_STATISTICS)
185 76a66253 j_mayer
    uint64_t count;
186 76a66253 j_mayer
#endif
187 3fc6c082 bellard
};
188 79aceca5 bellard
189 76a66253 j_mayer
static inline void gen_set_Rc0 (DisasContext *ctx)
190 76a66253 j_mayer
{
191 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
192 d9bce9d9 j_mayer
    if (ctx->sf_mode)
193 d9bce9d9 j_mayer
        gen_op_cmpi_64(0);
194 d9bce9d9 j_mayer
    else
195 d9bce9d9 j_mayer
#endif
196 d9bce9d9 j_mayer
        gen_op_cmpi(0);
197 76a66253 j_mayer
    gen_op_set_Rc0();
198 76a66253 j_mayer
}
199 76a66253 j_mayer
200 d9bce9d9 j_mayer
static inline void gen_update_nip (DisasContext *ctx, target_ulong nip)
201 d9bce9d9 j_mayer
{
202 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
203 d9bce9d9 j_mayer
    if (ctx->sf_mode)
204 d9bce9d9 j_mayer
        gen_op_update_nip_64(nip >> 32, nip);
205 d9bce9d9 j_mayer
    else
206 d9bce9d9 j_mayer
#endif
207 d9bce9d9 j_mayer
        gen_op_update_nip(nip);
208 d9bce9d9 j_mayer
}
209 d9bce9d9 j_mayer
210 e1833e1f j_mayer
#define GEN_EXCP(ctx, excp, error)                                            \
211 79aceca5 bellard
do {                                                                          \
212 e1833e1f j_mayer
    if ((ctx)->exception == POWERPC_EXCP_NONE) {                              \
213 d9bce9d9 j_mayer
        gen_update_nip(ctx, (ctx)->nip);                                      \
214 9fddaa0c bellard
    }                                                                         \
215 9fddaa0c bellard
    gen_op_raise_exception_err((excp), (error));                              \
216 9fddaa0c bellard
    ctx->exception = (excp);                                                  \
217 79aceca5 bellard
} while (0)
218 79aceca5 bellard
219 e1833e1f j_mayer
#define GEN_EXCP_INVAL(ctx)                                                   \
220 e1833e1f j_mayer
GEN_EXCP((ctx), POWERPC_EXCP_PROGRAM,                                         \
221 e1833e1f j_mayer
         POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_INVAL)
222 9fddaa0c bellard
223 e1833e1f j_mayer
#define GEN_EXCP_PRIVOPC(ctx)                                                 \
224 e1833e1f j_mayer
GEN_EXCP((ctx), POWERPC_EXCP_PROGRAM,                                         \
225 e1833e1f j_mayer
         POWERPC_EXCP_INVAL | POWERPC_EXCP_PRIV_OPC)
226 9a64fbe4 bellard
227 e1833e1f j_mayer
#define GEN_EXCP_PRIVREG(ctx)                                                 \
228 e1833e1f j_mayer
GEN_EXCP((ctx), POWERPC_EXCP_PROGRAM,                                         \
229 e1833e1f j_mayer
         POWERPC_EXCP_INVAL | POWERPC_EXCP_PRIV_REG)
230 e1833e1f j_mayer
231 e1833e1f j_mayer
#define GEN_EXCP_NO_FP(ctx)                                                   \
232 e1833e1f j_mayer
GEN_EXCP(ctx, POWERPC_EXCP_FPU, 0)
233 e1833e1f j_mayer
234 e1833e1f j_mayer
#define GEN_EXCP_NO_AP(ctx)                                                   \
235 e1833e1f j_mayer
GEN_EXCP(ctx, POWERPC_EXCP_APU, 0)
236 9a64fbe4 bellard
237 f24e5695 bellard
/* Stop translation */
238 e1833e1f j_mayer
static inline void GEN_STOP (DisasContext *ctx)
239 3fc6c082 bellard
{
240 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip);
241 e1833e1f j_mayer
    ctx->exception = POWERPC_EXCP_STOP;
242 3fc6c082 bellard
}
243 3fc6c082 bellard
244 f24e5695 bellard
/* No need to update nip here, as execution flow will change */
245 e1833e1f j_mayer
static inline void GEN_SYNC (DisasContext *ctx)
246 2be0071f bellard
{
247 e1833e1f j_mayer
    ctx->exception = POWERPC_EXCP_SYNC;
248 2be0071f bellard
}
249 2be0071f bellard
250 79aceca5 bellard
#define GEN_HANDLER(name, opc1, opc2, opc3, inval, type)                      \
251 79aceca5 bellard
static void gen_##name (DisasContext *ctx);                                   \
252 79aceca5 bellard
GEN_OPCODE(name, opc1, opc2, opc3, inval, type);                              \
253 79aceca5 bellard
static void gen_##name (DisasContext *ctx)
254 79aceca5 bellard
255 79aceca5 bellard
typedef struct opcode_t {
256 79aceca5 bellard
    unsigned char opc1, opc2, opc3;
257 18fba28c bellard
#if HOST_LONG_BITS == 64 /* Explicitely align to 64 bits */
258 18fba28c bellard
    unsigned char pad[5];
259 18fba28c bellard
#else
260 18fba28c bellard
    unsigned char pad[1];
261 18fba28c bellard
#endif
262 79aceca5 bellard
    opc_handler_t handler;
263 3fc6c082 bellard
    const unsigned char *oname;
264 79aceca5 bellard
} opcode_t;
265 79aceca5 bellard
266 a750fc0b j_mayer
/*****************************************************************************/
267 79aceca5 bellard
/***                           Instruction decoding                        ***/
268 79aceca5 bellard
#define EXTRACT_HELPER(name, shift, nb)                                       \
269 d9bce9d9 j_mayer
static inline uint32_t name (uint32_t opcode)                                 \
270 79aceca5 bellard
{                                                                             \
271 79aceca5 bellard
    return (opcode >> (shift)) & ((1 << (nb)) - 1);                           \
272 79aceca5 bellard
}
273 79aceca5 bellard
274 79aceca5 bellard
#define EXTRACT_SHELPER(name, shift, nb)                                      \
275 d9bce9d9 j_mayer
static inline int32_t name (uint32_t opcode)                                  \
276 79aceca5 bellard
{                                                                             \
277 18fba28c bellard
    return (int16_t)((opcode >> (shift)) & ((1 << (nb)) - 1));                \
278 79aceca5 bellard
}
279 79aceca5 bellard
280 79aceca5 bellard
/* Opcode part 1 */
281 79aceca5 bellard
EXTRACT_HELPER(opc1, 26, 6);
282 79aceca5 bellard
/* Opcode part 2 */
283 79aceca5 bellard
EXTRACT_HELPER(opc2, 1, 5);
284 79aceca5 bellard
/* Opcode part 3 */
285 79aceca5 bellard
EXTRACT_HELPER(opc3, 6, 5);
286 79aceca5 bellard
/* Update Cr0 flags */
287 79aceca5 bellard
EXTRACT_HELPER(Rc, 0, 1);
288 79aceca5 bellard
/* Destination */
289 79aceca5 bellard
EXTRACT_HELPER(rD, 21, 5);
290 79aceca5 bellard
/* Source */
291 79aceca5 bellard
EXTRACT_HELPER(rS, 21, 5);
292 79aceca5 bellard
/* First operand */
293 79aceca5 bellard
EXTRACT_HELPER(rA, 16, 5);
294 79aceca5 bellard
/* Second operand */
295 79aceca5 bellard
EXTRACT_HELPER(rB, 11, 5);
296 79aceca5 bellard
/* Third operand */
297 79aceca5 bellard
EXTRACT_HELPER(rC, 6, 5);
298 79aceca5 bellard
/***                               Get CRn                                 ***/
299 79aceca5 bellard
EXTRACT_HELPER(crfD, 23, 3);
300 79aceca5 bellard
EXTRACT_HELPER(crfS, 18, 3);
301 79aceca5 bellard
EXTRACT_HELPER(crbD, 21, 5);
302 79aceca5 bellard
EXTRACT_HELPER(crbA, 16, 5);
303 79aceca5 bellard
EXTRACT_HELPER(crbB, 11, 5);
304 79aceca5 bellard
/* SPR / TBL */
305 3fc6c082 bellard
EXTRACT_HELPER(_SPR, 11, 10);
306 3fc6c082 bellard
static inline uint32_t SPR (uint32_t opcode)
307 3fc6c082 bellard
{
308 3fc6c082 bellard
    uint32_t sprn = _SPR(opcode);
309 3fc6c082 bellard
310 3fc6c082 bellard
    return ((sprn >> 5) & 0x1F) | ((sprn & 0x1F) << 5);
311 3fc6c082 bellard
}
312 79aceca5 bellard
/***                              Get constants                            ***/
313 79aceca5 bellard
EXTRACT_HELPER(IMM, 12, 8);
314 79aceca5 bellard
/* 16 bits signed immediate value */
315 79aceca5 bellard
EXTRACT_SHELPER(SIMM, 0, 16);
316 79aceca5 bellard
/* 16 bits unsigned immediate value */
317 79aceca5 bellard
EXTRACT_HELPER(UIMM, 0, 16);
318 79aceca5 bellard
/* Bit count */
319 79aceca5 bellard
EXTRACT_HELPER(NB, 11, 5);
320 79aceca5 bellard
/* Shift count */
321 79aceca5 bellard
EXTRACT_HELPER(SH, 11, 5);
322 79aceca5 bellard
/* Mask start */
323 79aceca5 bellard
EXTRACT_HELPER(MB, 6, 5);
324 79aceca5 bellard
/* Mask end */
325 79aceca5 bellard
EXTRACT_HELPER(ME, 1, 5);
326 fb0eaffc bellard
/* Trap operand */
327 fb0eaffc bellard
EXTRACT_HELPER(TO, 21, 5);
328 79aceca5 bellard
329 79aceca5 bellard
EXTRACT_HELPER(CRM, 12, 8);
330 79aceca5 bellard
EXTRACT_HELPER(FM, 17, 8);
331 79aceca5 bellard
EXTRACT_HELPER(SR, 16, 4);
332 fb0eaffc bellard
EXTRACT_HELPER(FPIMM, 20, 4);
333 fb0eaffc bellard
334 79aceca5 bellard
/***                            Jump target decoding                       ***/
335 79aceca5 bellard
/* Displacement */
336 79aceca5 bellard
EXTRACT_SHELPER(d, 0, 16);
337 79aceca5 bellard
/* Immediate address */
338 76a66253 j_mayer
static inline target_ulong LI (uint32_t opcode)
339 79aceca5 bellard
{
340 79aceca5 bellard
    return (opcode >> 0) & 0x03FFFFFC;
341 79aceca5 bellard
}
342 79aceca5 bellard
343 79aceca5 bellard
static inline uint32_t BD (uint32_t opcode)
344 79aceca5 bellard
{
345 79aceca5 bellard
    return (opcode >> 0) & 0xFFFC;
346 79aceca5 bellard
}
347 79aceca5 bellard
348 79aceca5 bellard
EXTRACT_HELPER(BO, 21, 5);
349 79aceca5 bellard
EXTRACT_HELPER(BI, 16, 5);
350 79aceca5 bellard
/* Absolute/relative address */
351 79aceca5 bellard
EXTRACT_HELPER(AA, 1, 1);
352 79aceca5 bellard
/* Link */
353 79aceca5 bellard
EXTRACT_HELPER(LK, 0, 1);
354 79aceca5 bellard
355 79aceca5 bellard
/* Create a mask between <start> and <end> bits */
356 76a66253 j_mayer
static inline target_ulong MASK (uint32_t start, uint32_t end)
357 79aceca5 bellard
{
358 76a66253 j_mayer
    target_ulong ret;
359 79aceca5 bellard
360 76a66253 j_mayer
#if defined(TARGET_PPC64)
361 76a66253 j_mayer
    if (likely(start == 0)) {
362 76a66253 j_mayer
        ret = (uint64_t)(-1ULL) << (63 - end);
363 76a66253 j_mayer
    } else if (likely(end == 63)) {
364 76a66253 j_mayer
        ret = (uint64_t)(-1ULL) >> start;
365 76a66253 j_mayer
    }
366 76a66253 j_mayer
#else
367 76a66253 j_mayer
    if (likely(start == 0)) {
368 76a66253 j_mayer
        ret = (uint32_t)(-1ULL) << (31  - end);
369 76a66253 j_mayer
    } else if (likely(end == 31)) {
370 76a66253 j_mayer
        ret = (uint32_t)(-1ULL) >> start;
371 76a66253 j_mayer
    }
372 76a66253 j_mayer
#endif
373 76a66253 j_mayer
    else {
374 76a66253 j_mayer
        ret = (((target_ulong)(-1ULL)) >> (start)) ^
375 76a66253 j_mayer
            (((target_ulong)(-1ULL) >> (end)) >> 1);
376 76a66253 j_mayer
        if (unlikely(start > end))
377 76a66253 j_mayer
            return ~ret;
378 76a66253 j_mayer
    }
379 79aceca5 bellard
380 79aceca5 bellard
    return ret;
381 79aceca5 bellard
}
382 79aceca5 bellard
383 a750fc0b j_mayer
/*****************************************************************************/
384 a750fc0b j_mayer
/* PowerPC Instructions types definitions                                    */
385 a750fc0b j_mayer
enum {
386 a750fc0b j_mayer
    PPC_NONE          = 0x0000000000000000ULL,
387 a750fc0b j_mayer
    /* integer operations instructions                  */
388 a750fc0b j_mayer
    /* flow control instructions                        */
389 a750fc0b j_mayer
    /* virtual memory instructions                      */
390 a750fc0b j_mayer
    /* ld/st with reservation instructions              */
391 a750fc0b j_mayer
    /* cache control instructions                       */
392 a750fc0b j_mayer
    /* spr/msr access instructions                      */
393 a750fc0b j_mayer
    PPC_INSNS_BASE    = 0x0000000000000001ULL,
394 a750fc0b j_mayer
#define PPC_INTEGER PPC_INSNS_BASE
395 a750fc0b j_mayer
#define PPC_FLOW    PPC_INSNS_BASE
396 a750fc0b j_mayer
#define PPC_MEM     PPC_INSNS_BASE
397 a750fc0b j_mayer
#define PPC_RES     PPC_INSNS_BASE
398 a750fc0b j_mayer
#define PPC_CACHE   PPC_INSNS_BASE
399 a750fc0b j_mayer
#define PPC_MISC    PPC_INSNS_BASE
400 a750fc0b j_mayer
    /* Optional floating point instructions             */
401 a750fc0b j_mayer
    PPC_FLOAT         = 0x0000000000000002ULL,
402 a750fc0b j_mayer
    PPC_FLOAT_FSQRT   = 0x0000000000000004ULL,
403 a750fc0b j_mayer
    PPC_FLOAT_FRES    = 0x0000000000000008ULL,
404 a750fc0b j_mayer
    PPC_FLOAT_FRSQRTE = 0x0000000000000010ULL,
405 a750fc0b j_mayer
    PPC_FLOAT_FSEL    = 0x0000000000000020ULL,
406 a750fc0b j_mayer
    PPC_FLOAT_STFIWX  = 0x0000000000000040ULL,
407 a750fc0b j_mayer
    /* external control instructions                    */
408 a750fc0b j_mayer
    PPC_EXTERN        = 0x0000000000000080ULL,
409 a750fc0b j_mayer
    /* segment register access instructions             */
410 a750fc0b j_mayer
    PPC_SEGMENT       = 0x0000000000000100ULL,
411 a750fc0b j_mayer
    /* Optional cache control instruction               */
412 a750fc0b j_mayer
    PPC_CACHE_DCBA    = 0x0000000000000200ULL,
413 a750fc0b j_mayer
    /* Optional memory control instructions             */
414 a750fc0b j_mayer
    PPC_MEM_TLBIA     = 0x0000000000000400ULL,
415 a750fc0b j_mayer
    PPC_MEM_TLBIE     = 0x0000000000000800ULL,
416 a750fc0b j_mayer
    PPC_MEM_TLBSYNC   = 0x0000000000001000ULL,
417 a750fc0b j_mayer
    /* eieio & sync                                     */
418 a750fc0b j_mayer
    PPC_MEM_SYNC      = 0x0000000000002000ULL,
419 a750fc0b j_mayer
    /* PowerPC 6xx TLB management instructions          */
420 a750fc0b j_mayer
    PPC_6xx_TLB       = 0x0000000000004000ULL,
421 a750fc0b j_mayer
    /* Altivec support                                  */
422 a750fc0b j_mayer
    PPC_ALTIVEC       = 0x0000000000008000ULL,
423 a750fc0b j_mayer
    /* Time base mftb instruction                       */
424 a750fc0b j_mayer
    PPC_MFTB          = 0x0000000000010000ULL,
425 a750fc0b j_mayer
    /* Embedded PowerPC dedicated instructions          */
426 a750fc0b j_mayer
    PPC_EMB_COMMON    = 0x0000000000020000ULL,
427 a750fc0b j_mayer
    /* PowerPC 40x exception model                      */
428 a750fc0b j_mayer
    PPC_40x_EXCP      = 0x0000000000040000ULL,
429 a750fc0b j_mayer
    /* PowerPC 40x TLB management instructions          */
430 a750fc0b j_mayer
    PPC_40x_TLB       = 0x0000000000080000ULL,
431 a750fc0b j_mayer
    /* PowerPC 405 Mac instructions                     */
432 a750fc0b j_mayer
    PPC_405_MAC       = 0x0000000000100000ULL,
433 a750fc0b j_mayer
    /* PowerPC 440 specific instructions                */
434 a750fc0b j_mayer
    PPC_440_SPEC      = 0x0000000000200000ULL,
435 a750fc0b j_mayer
    /* Power-to-PowerPC bridge (601)                    */
436 a750fc0b j_mayer
    PPC_POWER_BR      = 0x0000000000400000ULL,
437 a750fc0b j_mayer
    /* PowerPC 602 specific */
438 a750fc0b j_mayer
    PPC_602_SPEC      = 0x0000000000800000ULL,
439 a750fc0b j_mayer
    /* Deprecated instructions                          */
440 a750fc0b j_mayer
    /* Original POWER instruction set                   */
441 a750fc0b j_mayer
    PPC_POWER         = 0x0000000001000000ULL,
442 a750fc0b j_mayer
    /* POWER2 instruction set extension                 */
443 a750fc0b j_mayer
    PPC_POWER2        = 0x0000000002000000ULL,
444 a750fc0b j_mayer
    /* Power RTC support */
445 a750fc0b j_mayer
    PPC_POWER_RTC     = 0x0000000004000000ULL,
446 a750fc0b j_mayer
    /* 64 bits PowerPC instructions                     */
447 a750fc0b j_mayer
    /* 64 bits PowerPC instruction set                  */
448 a750fc0b j_mayer
    PPC_64B           = 0x0000000008000000ULL,
449 a750fc0b j_mayer
    /* 64 bits hypervisor extensions                    */
450 a750fc0b j_mayer
    PPC_64H           = 0x0000000010000000ULL,
451 a750fc0b j_mayer
    /* 64 bits PowerPC "bridge" features                */
452 a750fc0b j_mayer
    PPC_64_BRIDGE     = 0x0000000020000000ULL,
453 a750fc0b j_mayer
    /* BookE (embedded) PowerPC specification           */
454 a750fc0b j_mayer
    PPC_BOOKE         = 0x0000000040000000ULL,
455 a750fc0b j_mayer
    /* eieio                                            */
456 a750fc0b j_mayer
    PPC_MEM_EIEIO     = 0x0000000080000000ULL,
457 a750fc0b j_mayer
    /* e500 vector instructions                         */
458 a750fc0b j_mayer
    PPC_E500_VECTOR   = 0x0000000100000000ULL,
459 a750fc0b j_mayer
    /* PowerPC 4xx dedicated instructions               */
460 a750fc0b j_mayer
    PPC_4xx_COMMON    = 0x0000000200000000ULL,
461 a750fc0b j_mayer
    /* PowerPC 2.03 specification extensions            */
462 a750fc0b j_mayer
    PPC_203           = 0x0000000400000000ULL,
463 a750fc0b j_mayer
    /* PowerPC 2.03 SPE extension                       */
464 a750fc0b j_mayer
    PPC_SPE           = 0x0000000800000000ULL,
465 a750fc0b j_mayer
    /* PowerPC 2.03 SPE floating-point extension        */
466 a750fc0b j_mayer
    PPC_SPEFPU        = 0x0000001000000000ULL,
467 a750fc0b j_mayer
    /* SLB management                                   */
468 a750fc0b j_mayer
    PPC_SLBI          = 0x0000002000000000ULL,
469 a750fc0b j_mayer
    /* PowerPC 40x ibct instructions                    */
470 a750fc0b j_mayer
    PPC_40x_ICBT      = 0x0000004000000000ULL,
471 a750fc0b j_mayer
    /* PowerPC 74xx TLB management instructions         */
472 a750fc0b j_mayer
    PPC_74xx_TLB      = 0x0000008000000000ULL,
473 a750fc0b j_mayer
    /* More BookE (embedded) instructions...            */
474 a750fc0b j_mayer
    PPC_BOOKE_EXT     = 0x0000010000000000ULL,
475 a750fc0b j_mayer
    /* rfmci is not implemented in all BookE PowerPC    */
476 a750fc0b j_mayer
    PPC_RFMCI         = 0x0000020000000000ULL,
477 a750fc0b j_mayer
    /* user-mode DCR access, implemented in PowerPC 460 */
478 a750fc0b j_mayer
    PPC_DCRUX         = 0x0000040000000000ULL,
479 a750fc0b j_mayer
};
480 a750fc0b j_mayer
481 a750fc0b j_mayer
/*****************************************************************************/
482 a750fc0b j_mayer
/* PowerPC instructions table                                                */
483 3fc6c082 bellard
#if HOST_LONG_BITS == 64
484 3fc6c082 bellard
#define OPC_ALIGN 8
485 3fc6c082 bellard
#else
486 3fc6c082 bellard
#define OPC_ALIGN 4
487 3fc6c082 bellard
#endif
488 1b039c09 bellard
#if defined(__APPLE__)
489 d9bce9d9 j_mayer
#define OPCODES_SECTION                                                       \
490 3fc6c082 bellard
    __attribute__ ((section("__TEXT,__opcodes"), unused, aligned (OPC_ALIGN) ))
491 933dc6eb bellard
#else
492 d9bce9d9 j_mayer
#define OPCODES_SECTION                                                       \
493 3fc6c082 bellard
    __attribute__ ((section(".opcodes"), unused, aligned (OPC_ALIGN) ))
494 933dc6eb bellard
#endif
495 933dc6eb bellard
496 76a66253 j_mayer
#if defined(DO_PPC_STATISTICS)
497 79aceca5 bellard
#define GEN_OPCODE(name, op1, op2, op3, invl, _typ)                           \
498 18fba28c bellard
OPCODES_SECTION opcode_t opc_##name = {                                       \
499 79aceca5 bellard
    .opc1 = op1,                                                              \
500 79aceca5 bellard
    .opc2 = op2,                                                              \
501 79aceca5 bellard
    .opc3 = op3,                                                              \
502 18fba28c bellard
    .pad  = { 0, },                                                           \
503 79aceca5 bellard
    .handler = {                                                              \
504 79aceca5 bellard
        .inval   = invl,                                                      \
505 9a64fbe4 bellard
        .type = _typ,                                                         \
506 79aceca5 bellard
        .handler = &gen_##name,                                               \
507 76a66253 j_mayer
        .oname = stringify(name),                                             \
508 79aceca5 bellard
    },                                                                        \
509 3fc6c082 bellard
    .oname = stringify(name),                                                 \
510 79aceca5 bellard
}
511 76a66253 j_mayer
#else
512 76a66253 j_mayer
#define GEN_OPCODE(name, op1, op2, op3, invl, _typ)                           \
513 76a66253 j_mayer
OPCODES_SECTION opcode_t opc_##name = {                                       \
514 76a66253 j_mayer
    .opc1 = op1,                                                              \
515 76a66253 j_mayer
    .opc2 = op2,                                                              \
516 76a66253 j_mayer
    .opc3 = op3,                                                              \
517 76a66253 j_mayer
    .pad  = { 0, },                                                           \
518 76a66253 j_mayer
    .handler = {                                                              \
519 76a66253 j_mayer
        .inval   = invl,                                                      \
520 76a66253 j_mayer
        .type = _typ,                                                         \
521 76a66253 j_mayer
        .handler = &gen_##name,                                               \
522 76a66253 j_mayer
    },                                                                        \
523 76a66253 j_mayer
    .oname = stringify(name),                                                 \
524 76a66253 j_mayer
}
525 76a66253 j_mayer
#endif
526 79aceca5 bellard
527 79aceca5 bellard
#define GEN_OPCODE_MARK(name)                                                 \
528 18fba28c bellard
OPCODES_SECTION opcode_t opc_##name = {                                       \
529 79aceca5 bellard
    .opc1 = 0xFF,                                                             \
530 79aceca5 bellard
    .opc2 = 0xFF,                                                             \
531 79aceca5 bellard
    .opc3 = 0xFF,                                                             \
532 18fba28c bellard
    .pad  = { 0, },                                                           \
533 79aceca5 bellard
    .handler = {                                                              \
534 79aceca5 bellard
        .inval   = 0x00000000,                                                \
535 9a64fbe4 bellard
        .type = 0x00,                                                         \
536 79aceca5 bellard
        .handler = NULL,                                                      \
537 79aceca5 bellard
    },                                                                        \
538 3fc6c082 bellard
    .oname = stringify(name),                                                 \
539 79aceca5 bellard
}
540 79aceca5 bellard
541 79aceca5 bellard
/* Start opcode list */
542 79aceca5 bellard
GEN_OPCODE_MARK(start);
543 79aceca5 bellard
544 79aceca5 bellard
/* Invalid instruction */
545 9a64fbe4 bellard
GEN_HANDLER(invalid, 0x00, 0x00, 0x00, 0xFFFFFFFF, PPC_NONE)
546 9a64fbe4 bellard
{
547 e1833e1f j_mayer
    GEN_EXCP_INVAL(ctx);
548 9a64fbe4 bellard
}
549 9a64fbe4 bellard
550 79aceca5 bellard
static opc_handler_t invalid_handler = {
551 79aceca5 bellard
    .inval   = 0xFFFFFFFF,
552 9a64fbe4 bellard
    .type    = PPC_NONE,
553 79aceca5 bellard
    .handler = gen_invalid,
554 79aceca5 bellard
};
555 79aceca5 bellard
556 79aceca5 bellard
/***                           Integer arithmetic                          ***/
557 d9bce9d9 j_mayer
#define __GEN_INT_ARITH2(name, opc1, opc2, opc3, inval, type)                 \
558 d9bce9d9 j_mayer
GEN_HANDLER(name, opc1, opc2, opc3, inval, type)                              \
559 79aceca5 bellard
{                                                                             \
560 79aceca5 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));                                      \
561 79aceca5 bellard
    gen_op_load_gpr_T1(rB(ctx->opcode));                                      \
562 79aceca5 bellard
    gen_op_##name();                                                          \
563 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));                                     \
564 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
565 76a66253 j_mayer
        gen_set_Rc0(ctx);                                                     \
566 79aceca5 bellard
}
567 79aceca5 bellard
568 d9bce9d9 j_mayer
#define __GEN_INT_ARITH2_O(name, opc1, opc2, opc3, inval, type)               \
569 d9bce9d9 j_mayer
GEN_HANDLER(name, opc1, opc2, opc3, inval, type)                              \
570 79aceca5 bellard
{                                                                             \
571 79aceca5 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));                                      \
572 79aceca5 bellard
    gen_op_load_gpr_T1(rB(ctx->opcode));                                      \
573 79aceca5 bellard
    gen_op_##name();                                                          \
574 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));                                     \
575 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
576 76a66253 j_mayer
        gen_set_Rc0(ctx);                                                     \
577 79aceca5 bellard
}
578 79aceca5 bellard
579 d9bce9d9 j_mayer
#define __GEN_INT_ARITH1(name, opc1, opc2, opc3, type)                        \
580 d9bce9d9 j_mayer
GEN_HANDLER(name, opc1, opc2, opc3, 0x0000F800, type)                         \
581 79aceca5 bellard
{                                                                             \
582 79aceca5 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));                                      \
583 79aceca5 bellard
    gen_op_##name();                                                          \
584 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));                                     \
585 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
586 76a66253 j_mayer
        gen_set_Rc0(ctx);                                                     \
587 79aceca5 bellard
}
588 d9bce9d9 j_mayer
#define __GEN_INT_ARITH1_O(name, opc1, opc2, opc3, type)                      \
589 d9bce9d9 j_mayer
GEN_HANDLER(name, opc1, opc2, opc3, 0x0000F800, type)                         \
590 79aceca5 bellard
{                                                                             \
591 79aceca5 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));                                      \
592 79aceca5 bellard
    gen_op_##name();                                                          \
593 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));                                     \
594 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
595 76a66253 j_mayer
        gen_set_Rc0(ctx);                                                     \
596 79aceca5 bellard
}
597 79aceca5 bellard
598 79aceca5 bellard
/* Two operands arithmetic functions */
599 d9bce9d9 j_mayer
#define GEN_INT_ARITH2(name, opc1, opc2, opc3, type)                          \
600 d9bce9d9 j_mayer
__GEN_INT_ARITH2(name, opc1, opc2, opc3, 0x00000000, type)                    \
601 d9bce9d9 j_mayer
__GEN_INT_ARITH2_O(name##o, opc1, opc2, opc3 | 0x10, 0x00000000, type)
602 d9bce9d9 j_mayer
603 d9bce9d9 j_mayer
/* Two operands arithmetic functions with no overflow allowed */
604 d9bce9d9 j_mayer
#define GEN_INT_ARITHN(name, opc1, opc2, opc3, type)                          \
605 d9bce9d9 j_mayer
__GEN_INT_ARITH2(name, opc1, opc2, opc3, 0x00000400, type)
606 d9bce9d9 j_mayer
607 d9bce9d9 j_mayer
/* One operand arithmetic functions */
608 d9bce9d9 j_mayer
#define GEN_INT_ARITH1(name, opc1, opc2, opc3, type)                          \
609 d9bce9d9 j_mayer
__GEN_INT_ARITH1(name, opc1, opc2, opc3, type)                                \
610 d9bce9d9 j_mayer
__GEN_INT_ARITH1_O(name##o, opc1, opc2, opc3 | 0x10, type)
611 d9bce9d9 j_mayer
612 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
613 d9bce9d9 j_mayer
#define __GEN_INT_ARITH2_64(name, opc1, opc2, opc3, inval, type)              \
614 d9bce9d9 j_mayer
GEN_HANDLER(name, opc1, opc2, opc3, inval, type)                              \
615 d9bce9d9 j_mayer
{                                                                             \
616 d9bce9d9 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));                                      \
617 d9bce9d9 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));                                      \
618 d9bce9d9 j_mayer
    if (ctx->sf_mode)                                                         \
619 d9bce9d9 j_mayer
        gen_op_##name##_64();                                                 \
620 d9bce9d9 j_mayer
    else                                                                      \
621 d9bce9d9 j_mayer
        gen_op_##name();                                                      \
622 d9bce9d9 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));                                     \
623 d9bce9d9 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
624 d9bce9d9 j_mayer
        gen_set_Rc0(ctx);                                                     \
625 d9bce9d9 j_mayer
}
626 d9bce9d9 j_mayer
627 d9bce9d9 j_mayer
#define __GEN_INT_ARITH2_O_64(name, opc1, opc2, opc3, inval, type)            \
628 d9bce9d9 j_mayer
GEN_HANDLER(name, opc1, opc2, opc3, inval, type)                              \
629 d9bce9d9 j_mayer
{                                                                             \
630 d9bce9d9 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));                                      \
631 d9bce9d9 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));                                      \
632 d9bce9d9 j_mayer
    if (ctx->sf_mode)                                                         \
633 d9bce9d9 j_mayer
        gen_op_##name##_64();                                                 \
634 d9bce9d9 j_mayer
    else                                                                      \
635 d9bce9d9 j_mayer
        gen_op_##name();                                                      \
636 d9bce9d9 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));                                     \
637 d9bce9d9 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
638 d9bce9d9 j_mayer
        gen_set_Rc0(ctx);                                                     \
639 d9bce9d9 j_mayer
}
640 d9bce9d9 j_mayer
641 d9bce9d9 j_mayer
#define __GEN_INT_ARITH1_64(name, opc1, opc2, opc3, type)                     \
642 d9bce9d9 j_mayer
GEN_HANDLER(name, opc1, opc2, opc3, 0x0000F800, type)                         \
643 d9bce9d9 j_mayer
{                                                                             \
644 d9bce9d9 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));                                      \
645 d9bce9d9 j_mayer
    if (ctx->sf_mode)                                                         \
646 d9bce9d9 j_mayer
        gen_op_##name##_64();                                                 \
647 d9bce9d9 j_mayer
    else                                                                      \
648 d9bce9d9 j_mayer
        gen_op_##name();                                                      \
649 d9bce9d9 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));                                     \
650 d9bce9d9 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
651 d9bce9d9 j_mayer
        gen_set_Rc0(ctx);                                                     \
652 d9bce9d9 j_mayer
}
653 d9bce9d9 j_mayer
#define __GEN_INT_ARITH1_O_64(name, opc1, opc2, opc3, type)                   \
654 d9bce9d9 j_mayer
GEN_HANDLER(name, opc1, opc2, opc3, 0x0000F800, type)                         \
655 d9bce9d9 j_mayer
{                                                                             \
656 d9bce9d9 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));                                      \
657 d9bce9d9 j_mayer
    if (ctx->sf_mode)                                                         \
658 d9bce9d9 j_mayer
        gen_op_##name##_64();                                                 \
659 d9bce9d9 j_mayer
    else                                                                      \
660 d9bce9d9 j_mayer
        gen_op_##name();                                                      \
661 d9bce9d9 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));                                     \
662 d9bce9d9 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
663 d9bce9d9 j_mayer
        gen_set_Rc0(ctx);                                                     \
664 d9bce9d9 j_mayer
}
665 d9bce9d9 j_mayer
666 d9bce9d9 j_mayer
/* Two operands arithmetic functions */
667 d9bce9d9 j_mayer
#define GEN_INT_ARITH2_64(name, opc1, opc2, opc3, type)                       \
668 d9bce9d9 j_mayer
__GEN_INT_ARITH2_64(name, opc1, opc2, opc3, 0x00000000, type)                 \
669 d9bce9d9 j_mayer
__GEN_INT_ARITH2_O_64(name##o, opc1, opc2, opc3 | 0x10, 0x00000000, type)
670 79aceca5 bellard
671 79aceca5 bellard
/* Two operands arithmetic functions with no overflow allowed */
672 d9bce9d9 j_mayer
#define GEN_INT_ARITHN_64(name, opc1, opc2, opc3, type)                       \
673 d9bce9d9 j_mayer
__GEN_INT_ARITH2_64(name, opc1, opc2, opc3, 0x00000400, type)
674 79aceca5 bellard
675 79aceca5 bellard
/* One operand arithmetic functions */
676 d9bce9d9 j_mayer
#define GEN_INT_ARITH1_64(name, opc1, opc2, opc3, type)                       \
677 d9bce9d9 j_mayer
__GEN_INT_ARITH1_64(name, opc1, opc2, opc3, type)                             \
678 d9bce9d9 j_mayer
__GEN_INT_ARITH1_O_64(name##o, opc1, opc2, opc3 | 0x10, type)
679 d9bce9d9 j_mayer
#else
680 d9bce9d9 j_mayer
#define GEN_INT_ARITH2_64 GEN_INT_ARITH2
681 d9bce9d9 j_mayer
#define GEN_INT_ARITHN_64 GEN_INT_ARITHN
682 d9bce9d9 j_mayer
#define GEN_INT_ARITH1_64 GEN_INT_ARITH1
683 d9bce9d9 j_mayer
#endif
684 79aceca5 bellard
685 79aceca5 bellard
/* add    add.    addo    addo.    */
686 d9bce9d9 j_mayer
static inline void gen_op_addo (void)
687 d9bce9d9 j_mayer
{
688 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
689 d9bce9d9 j_mayer
    gen_op_add();
690 d9bce9d9 j_mayer
    gen_op_check_addo();
691 d9bce9d9 j_mayer
}
692 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
693 d9bce9d9 j_mayer
#define gen_op_add_64 gen_op_add
694 d9bce9d9 j_mayer
static inline void gen_op_addo_64 (void)
695 d9bce9d9 j_mayer
{
696 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
697 d9bce9d9 j_mayer
    gen_op_add();
698 d9bce9d9 j_mayer
    gen_op_check_addo_64();
699 d9bce9d9 j_mayer
}
700 d9bce9d9 j_mayer
#endif
701 d9bce9d9 j_mayer
GEN_INT_ARITH2_64 (add,    0x1F, 0x0A, 0x08, PPC_INTEGER);
702 79aceca5 bellard
/* addc   addc.   addco   addco.   */
703 d9bce9d9 j_mayer
static inline void gen_op_addc (void)
704 d9bce9d9 j_mayer
{
705 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
706 d9bce9d9 j_mayer
    gen_op_add();
707 d9bce9d9 j_mayer
    gen_op_check_addc();
708 d9bce9d9 j_mayer
}
709 d9bce9d9 j_mayer
static inline void gen_op_addco (void)
710 d9bce9d9 j_mayer
{
711 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
712 d9bce9d9 j_mayer
    gen_op_add();
713 d9bce9d9 j_mayer
    gen_op_check_addc();
714 d9bce9d9 j_mayer
    gen_op_check_addo();
715 d9bce9d9 j_mayer
}
716 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
717 d9bce9d9 j_mayer
static inline void gen_op_addc_64 (void)
718 d9bce9d9 j_mayer
{
719 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
720 d9bce9d9 j_mayer
    gen_op_add();
721 d9bce9d9 j_mayer
    gen_op_check_addc_64();
722 d9bce9d9 j_mayer
}
723 d9bce9d9 j_mayer
static inline void gen_op_addco_64 (void)
724 d9bce9d9 j_mayer
{
725 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
726 d9bce9d9 j_mayer
    gen_op_add();
727 d9bce9d9 j_mayer
    gen_op_check_addc_64();
728 d9bce9d9 j_mayer
    gen_op_check_addo_64();
729 d9bce9d9 j_mayer
}
730 d9bce9d9 j_mayer
#endif
731 d9bce9d9 j_mayer
GEN_INT_ARITH2_64 (addc,   0x1F, 0x0A, 0x00, PPC_INTEGER);
732 79aceca5 bellard
/* adde   adde.   addeo   addeo.   */
733 d9bce9d9 j_mayer
static inline void gen_op_addeo (void)
734 d9bce9d9 j_mayer
{
735 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
736 d9bce9d9 j_mayer
    gen_op_adde();
737 d9bce9d9 j_mayer
    gen_op_check_addo();
738 d9bce9d9 j_mayer
}
739 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
740 d9bce9d9 j_mayer
static inline void gen_op_addeo_64 (void)
741 d9bce9d9 j_mayer
{
742 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
743 d9bce9d9 j_mayer
    gen_op_adde_64();
744 d9bce9d9 j_mayer
    gen_op_check_addo_64();
745 d9bce9d9 j_mayer
}
746 d9bce9d9 j_mayer
#endif
747 d9bce9d9 j_mayer
GEN_INT_ARITH2_64 (adde,   0x1F, 0x0A, 0x04, PPC_INTEGER);
748 79aceca5 bellard
/* addme  addme.  addmeo  addmeo.  */
749 d9bce9d9 j_mayer
static inline void gen_op_addme (void)
750 d9bce9d9 j_mayer
{
751 d9bce9d9 j_mayer
    gen_op_move_T1_T0();
752 d9bce9d9 j_mayer
    gen_op_add_me();
753 d9bce9d9 j_mayer
}
754 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
755 d9bce9d9 j_mayer
static inline void gen_op_addme_64 (void)
756 d9bce9d9 j_mayer
{
757 d9bce9d9 j_mayer
    gen_op_move_T1_T0();
758 d9bce9d9 j_mayer
    gen_op_add_me_64();
759 d9bce9d9 j_mayer
}
760 d9bce9d9 j_mayer
#endif
761 d9bce9d9 j_mayer
GEN_INT_ARITH1_64 (addme,  0x1F, 0x0A, 0x07, PPC_INTEGER);
762 79aceca5 bellard
/* addze  addze.  addzeo  addzeo.  */
763 d9bce9d9 j_mayer
static inline void gen_op_addze (void)
764 d9bce9d9 j_mayer
{
765 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
766 d9bce9d9 j_mayer
    gen_op_add_ze();
767 d9bce9d9 j_mayer
    gen_op_check_addc();
768 d9bce9d9 j_mayer
}
769 d9bce9d9 j_mayer
static inline void gen_op_addzeo (void)
770 d9bce9d9 j_mayer
{
771 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
772 d9bce9d9 j_mayer
    gen_op_add_ze();
773 d9bce9d9 j_mayer
    gen_op_check_addc();
774 d9bce9d9 j_mayer
    gen_op_check_addo();
775 d9bce9d9 j_mayer
}
776 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
777 d9bce9d9 j_mayer
static inline void gen_op_addze_64 (void)
778 d9bce9d9 j_mayer
{
779 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
780 d9bce9d9 j_mayer
    gen_op_add_ze();
781 d9bce9d9 j_mayer
    gen_op_check_addc_64();
782 d9bce9d9 j_mayer
}
783 d9bce9d9 j_mayer
static inline void gen_op_addzeo_64 (void)
784 d9bce9d9 j_mayer
{
785 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
786 d9bce9d9 j_mayer
    gen_op_add_ze();
787 d9bce9d9 j_mayer
    gen_op_check_addc_64();
788 d9bce9d9 j_mayer
    gen_op_check_addo_64();
789 d9bce9d9 j_mayer
}
790 d9bce9d9 j_mayer
#endif
791 d9bce9d9 j_mayer
GEN_INT_ARITH1_64 (addze,  0x1F, 0x0A, 0x06, PPC_INTEGER);
792 79aceca5 bellard
/* divw   divw.   divwo   divwo.   */
793 d9bce9d9 j_mayer
GEN_INT_ARITH2 (divw,   0x1F, 0x0B, 0x0F, PPC_INTEGER);
794 79aceca5 bellard
/* divwu  divwu.  divwuo  divwuo.  */
795 d9bce9d9 j_mayer
GEN_INT_ARITH2 (divwu,  0x1F, 0x0B, 0x0E, PPC_INTEGER);
796 79aceca5 bellard
/* mulhw  mulhw.                   */
797 d9bce9d9 j_mayer
GEN_INT_ARITHN (mulhw,  0x1F, 0x0B, 0x02, PPC_INTEGER);
798 79aceca5 bellard
/* mulhwu mulhwu.                  */
799 d9bce9d9 j_mayer
GEN_INT_ARITHN (mulhwu, 0x1F, 0x0B, 0x00, PPC_INTEGER);
800 79aceca5 bellard
/* mullw  mullw.  mullwo  mullwo.  */
801 d9bce9d9 j_mayer
GEN_INT_ARITH2 (mullw,  0x1F, 0x0B, 0x07, PPC_INTEGER);
802 79aceca5 bellard
/* neg    neg.    nego    nego.    */
803 d9bce9d9 j_mayer
GEN_INT_ARITH1_64 (neg,    0x1F, 0x08, 0x03, PPC_INTEGER);
804 79aceca5 bellard
/* subf   subf.   subfo   subfo.   */
805 d9bce9d9 j_mayer
static inline void gen_op_subfo (void)
806 d9bce9d9 j_mayer
{
807 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
808 d9bce9d9 j_mayer
    gen_op_subf();
809 d9bce9d9 j_mayer
    gen_op_check_subfo();
810 d9bce9d9 j_mayer
}
811 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
812 d9bce9d9 j_mayer
#define gen_op_subf_64 gen_op_subf
813 d9bce9d9 j_mayer
static inline void gen_op_subfo_64 (void)
814 d9bce9d9 j_mayer
{
815 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
816 d9bce9d9 j_mayer
    gen_op_subf();
817 d9bce9d9 j_mayer
    gen_op_check_subfo_64();
818 d9bce9d9 j_mayer
}
819 d9bce9d9 j_mayer
#endif
820 d9bce9d9 j_mayer
GEN_INT_ARITH2_64 (subf,   0x1F, 0x08, 0x01, PPC_INTEGER);
821 79aceca5 bellard
/* subfc  subfc.  subfco  subfco.  */
822 d9bce9d9 j_mayer
static inline void gen_op_subfc (void)
823 d9bce9d9 j_mayer
{
824 d9bce9d9 j_mayer
    gen_op_subf();
825 d9bce9d9 j_mayer
    gen_op_check_subfc();
826 d9bce9d9 j_mayer
}
827 d9bce9d9 j_mayer
static inline void gen_op_subfco (void)
828 d9bce9d9 j_mayer
{
829 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
830 d9bce9d9 j_mayer
    gen_op_subf();
831 d9bce9d9 j_mayer
    gen_op_check_subfc();
832 d9bce9d9 j_mayer
    gen_op_check_subfo();
833 d9bce9d9 j_mayer
}
834 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
835 d9bce9d9 j_mayer
static inline void gen_op_subfc_64 (void)
836 d9bce9d9 j_mayer
{
837 d9bce9d9 j_mayer
    gen_op_subf();
838 d9bce9d9 j_mayer
    gen_op_check_subfc_64();
839 d9bce9d9 j_mayer
}
840 d9bce9d9 j_mayer
static inline void gen_op_subfco_64 (void)
841 d9bce9d9 j_mayer
{
842 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
843 d9bce9d9 j_mayer
    gen_op_subf();
844 d9bce9d9 j_mayer
    gen_op_check_subfc_64();
845 d9bce9d9 j_mayer
    gen_op_check_subfo_64();
846 d9bce9d9 j_mayer
}
847 d9bce9d9 j_mayer
#endif
848 d9bce9d9 j_mayer
GEN_INT_ARITH2_64 (subfc,  0x1F, 0x08, 0x00, PPC_INTEGER);
849 79aceca5 bellard
/* subfe  subfe.  subfeo  subfeo.  */
850 d9bce9d9 j_mayer
static inline void gen_op_subfeo (void)
851 d9bce9d9 j_mayer
{
852 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
853 d9bce9d9 j_mayer
    gen_op_subfe();
854 d9bce9d9 j_mayer
    gen_op_check_subfo();
855 d9bce9d9 j_mayer
}
856 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
857 d9bce9d9 j_mayer
#define gen_op_subfe_64 gen_op_subfe
858 d9bce9d9 j_mayer
static inline void gen_op_subfeo_64 (void)
859 d9bce9d9 j_mayer
{
860 d9bce9d9 j_mayer
    gen_op_move_T2_T0();
861 d9bce9d9 j_mayer
    gen_op_subfe_64();
862 d9bce9d9 j_mayer
    gen_op_check_subfo_64();
863 d9bce9d9 j_mayer
}
864 d9bce9d9 j_mayer
#endif
865 d9bce9d9 j_mayer
GEN_INT_ARITH2_64 (subfe,  0x1F, 0x08, 0x04, PPC_INTEGER);
866 79aceca5 bellard
/* subfme subfme. subfmeo subfmeo. */
867 d9bce9d9 j_mayer
GEN_INT_ARITH1_64 (subfme, 0x1F, 0x08, 0x07, PPC_INTEGER);
868 79aceca5 bellard
/* subfze subfze. subfzeo subfzeo. */
869 d9bce9d9 j_mayer
GEN_INT_ARITH1_64 (subfze, 0x1F, 0x08, 0x06, PPC_INTEGER);
870 79aceca5 bellard
/* addi */
871 79aceca5 bellard
GEN_HANDLER(addi, 0x0E, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
872 79aceca5 bellard
{
873 76a66253 j_mayer
    target_long simm = SIMM(ctx->opcode);
874 79aceca5 bellard
875 79aceca5 bellard
    if (rA(ctx->opcode) == 0) {
876 76a66253 j_mayer
        /* li case */
877 d9bce9d9 j_mayer
        gen_set_T0(simm);
878 79aceca5 bellard
    } else {
879 79aceca5 bellard
        gen_op_load_gpr_T0(rA(ctx->opcode));
880 76a66253 j_mayer
        if (likely(simm != 0))
881 76a66253 j_mayer
            gen_op_addi(simm);
882 79aceca5 bellard
    }
883 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));
884 79aceca5 bellard
}
885 79aceca5 bellard
/* addic */
886 79aceca5 bellard
GEN_HANDLER(addic, 0x0C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
887 79aceca5 bellard
{
888 76a66253 j_mayer
    target_long simm = SIMM(ctx->opcode);
889 76a66253 j_mayer
890 79aceca5 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));
891 d9bce9d9 j_mayer
    if (likely(simm != 0)) {
892 d9bce9d9 j_mayer
        gen_op_move_T2_T0();
893 d9bce9d9 j_mayer
        gen_op_addi(simm);
894 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
895 d9bce9d9 j_mayer
        if (ctx->sf_mode)
896 d9bce9d9 j_mayer
            gen_op_check_addc_64();
897 d9bce9d9 j_mayer
        else
898 d9bce9d9 j_mayer
#endif
899 d9bce9d9 j_mayer
            gen_op_check_addc();
900 e864cabd j_mayer
    } else {
901 e864cabd j_mayer
        gen_op_clear_xer_ca();
902 d9bce9d9 j_mayer
    }
903 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));
904 79aceca5 bellard
}
905 79aceca5 bellard
/* addic. */
906 79aceca5 bellard
GEN_HANDLER(addic_, 0x0D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
907 79aceca5 bellard
{
908 76a66253 j_mayer
    target_long simm = SIMM(ctx->opcode);
909 76a66253 j_mayer
910 79aceca5 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));
911 d9bce9d9 j_mayer
    if (likely(simm != 0)) {
912 d9bce9d9 j_mayer
        gen_op_move_T2_T0();
913 d9bce9d9 j_mayer
        gen_op_addi(simm);
914 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
915 d9bce9d9 j_mayer
        if (ctx->sf_mode)
916 d9bce9d9 j_mayer
            gen_op_check_addc_64();
917 d9bce9d9 j_mayer
        else
918 d9bce9d9 j_mayer
#endif
919 d9bce9d9 j_mayer
            gen_op_check_addc();
920 966439a6 j_mayer
    } else {
921 966439a6 j_mayer
        gen_op_clear_xer_ca();
922 d9bce9d9 j_mayer
    }
923 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));
924 76a66253 j_mayer
    gen_set_Rc0(ctx);
925 79aceca5 bellard
}
926 79aceca5 bellard
/* addis */
927 79aceca5 bellard
GEN_HANDLER(addis, 0x0F, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
928 79aceca5 bellard
{
929 76a66253 j_mayer
    target_long simm = SIMM(ctx->opcode);
930 79aceca5 bellard
931 79aceca5 bellard
    if (rA(ctx->opcode) == 0) {
932 76a66253 j_mayer
        /* lis case */
933 d9bce9d9 j_mayer
        gen_set_T0(simm << 16);
934 79aceca5 bellard
    } else {
935 79aceca5 bellard
        gen_op_load_gpr_T0(rA(ctx->opcode));
936 76a66253 j_mayer
        if (likely(simm != 0))
937 76a66253 j_mayer
            gen_op_addi(simm << 16);
938 79aceca5 bellard
    }
939 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));
940 79aceca5 bellard
}
941 79aceca5 bellard
/* mulli */
942 79aceca5 bellard
GEN_HANDLER(mulli, 0x07, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
943 79aceca5 bellard
{
944 79aceca5 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));
945 79aceca5 bellard
    gen_op_mulli(SIMM(ctx->opcode));
946 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));
947 79aceca5 bellard
}
948 79aceca5 bellard
/* subfic */
949 79aceca5 bellard
GEN_HANDLER(subfic, 0x08, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
950 79aceca5 bellard
{
951 79aceca5 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));
952 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
953 d9bce9d9 j_mayer
    if (ctx->sf_mode)
954 d9bce9d9 j_mayer
        gen_op_subfic_64(SIMM(ctx->opcode));
955 d9bce9d9 j_mayer
    else
956 d9bce9d9 j_mayer
#endif
957 d9bce9d9 j_mayer
        gen_op_subfic(SIMM(ctx->opcode));
958 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));
959 79aceca5 bellard
}
960 79aceca5 bellard
961 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
962 d9bce9d9 j_mayer
/* mulhd  mulhd.                   */
963 a750fc0b j_mayer
GEN_INT_ARITHN (mulhd,  0x1F, 0x09, 0x02, PPC_64B);
964 d9bce9d9 j_mayer
/* mulhdu mulhdu.                  */
965 a750fc0b j_mayer
GEN_INT_ARITHN (mulhdu, 0x1F, 0x09, 0x00, PPC_64B);
966 d9bce9d9 j_mayer
/* mulld  mulld.  mulldo  mulldo.  */
967 a750fc0b j_mayer
GEN_INT_ARITH2 (mulld,  0x1F, 0x09, 0x07, PPC_64B);
968 d9bce9d9 j_mayer
/* divd   divd.   divdo   divdo.   */
969 a750fc0b j_mayer
GEN_INT_ARITH2 (divd,   0x1F, 0x09, 0x0F, PPC_64B);
970 d9bce9d9 j_mayer
/* divdu  divdu.  divduo  divduo.  */
971 a750fc0b j_mayer
GEN_INT_ARITH2 (divdu,  0x1F, 0x09, 0x0E, PPC_64B);
972 d9bce9d9 j_mayer
#endif
973 d9bce9d9 j_mayer
974 79aceca5 bellard
/***                           Integer comparison                          ***/
975 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
976 d9bce9d9 j_mayer
#define GEN_CMP(name, opc, type)                                              \
977 d9bce9d9 j_mayer
GEN_HANDLER(name, 0x1F, 0x00, opc, 0x00400000, type)                          \
978 d9bce9d9 j_mayer
{                                                                             \
979 d9bce9d9 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));                                      \
980 d9bce9d9 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));                                      \
981 e3878283 j_mayer
    if (ctx->sf_mode && (ctx->opcode & 0x00200000))                           \
982 d9bce9d9 j_mayer
        gen_op_##name##_64();                                                 \
983 d9bce9d9 j_mayer
    else                                                                      \
984 d9bce9d9 j_mayer
        gen_op_##name();                                                      \
985 d9bce9d9 j_mayer
    gen_op_store_T0_crf(crfD(ctx->opcode));                                   \
986 d9bce9d9 j_mayer
}
987 d9bce9d9 j_mayer
#else
988 d9bce9d9 j_mayer
#define GEN_CMP(name, opc, type)                                              \
989 d9bce9d9 j_mayer
GEN_HANDLER(name, 0x1F, 0x00, opc, 0x00400000, type)                          \
990 79aceca5 bellard
{                                                                             \
991 79aceca5 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));                                      \
992 79aceca5 bellard
    gen_op_load_gpr_T1(rB(ctx->opcode));                                      \
993 79aceca5 bellard
    gen_op_##name();                                                          \
994 79aceca5 bellard
    gen_op_store_T0_crf(crfD(ctx->opcode));                                   \
995 79aceca5 bellard
}
996 d9bce9d9 j_mayer
#endif
997 79aceca5 bellard
998 79aceca5 bellard
/* cmp */
999 d9bce9d9 j_mayer
GEN_CMP(cmp, 0x00, PPC_INTEGER);
1000 79aceca5 bellard
/* cmpi */
1001 79aceca5 bellard
GEN_HANDLER(cmpi, 0x0B, 0xFF, 0xFF, 0x00400000, PPC_INTEGER)
1002 79aceca5 bellard
{
1003 79aceca5 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));
1004 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1005 e3878283 j_mayer
    if (ctx->sf_mode && (ctx->opcode & 0x00200000))
1006 d9bce9d9 j_mayer
        gen_op_cmpi_64(SIMM(ctx->opcode));
1007 d9bce9d9 j_mayer
    else
1008 d9bce9d9 j_mayer
#endif
1009 d9bce9d9 j_mayer
        gen_op_cmpi(SIMM(ctx->opcode));
1010 79aceca5 bellard
    gen_op_store_T0_crf(crfD(ctx->opcode));
1011 79aceca5 bellard
}
1012 79aceca5 bellard
/* cmpl */
1013 d9bce9d9 j_mayer
GEN_CMP(cmpl, 0x01, PPC_INTEGER);
1014 79aceca5 bellard
/* cmpli */
1015 79aceca5 bellard
GEN_HANDLER(cmpli, 0x0A, 0xFF, 0xFF, 0x00400000, PPC_INTEGER)
1016 79aceca5 bellard
{
1017 79aceca5 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));
1018 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1019 e3878283 j_mayer
    if (ctx->sf_mode && (ctx->opcode & 0x00200000))
1020 d9bce9d9 j_mayer
        gen_op_cmpli_64(UIMM(ctx->opcode));
1021 d9bce9d9 j_mayer
    else
1022 d9bce9d9 j_mayer
#endif
1023 d9bce9d9 j_mayer
        gen_op_cmpli(UIMM(ctx->opcode));
1024 79aceca5 bellard
    gen_op_store_T0_crf(crfD(ctx->opcode));
1025 79aceca5 bellard
}
1026 79aceca5 bellard
1027 d9bce9d9 j_mayer
/* isel (PowerPC 2.03 specification) */
1028 d9bce9d9 j_mayer
GEN_HANDLER(isel, 0x1F, 0x0F, 0x00, 0x00000001, PPC_203)
1029 d9bce9d9 j_mayer
{
1030 d9bce9d9 j_mayer
    uint32_t bi = rC(ctx->opcode);
1031 d9bce9d9 j_mayer
    uint32_t mask;
1032 d9bce9d9 j_mayer
1033 d9bce9d9 j_mayer
    if (rA(ctx->opcode) == 0) {
1034 d9bce9d9 j_mayer
        gen_set_T0(0);
1035 d9bce9d9 j_mayer
    } else {
1036 d9bce9d9 j_mayer
        gen_op_load_gpr_T1(rA(ctx->opcode));
1037 d9bce9d9 j_mayer
    }
1038 d9bce9d9 j_mayer
    gen_op_load_gpr_T2(rB(ctx->opcode));
1039 d9bce9d9 j_mayer
    mask = 1 << (3 - (bi & 0x03));
1040 d9bce9d9 j_mayer
    gen_op_load_crf_T0(bi >> 2);
1041 d9bce9d9 j_mayer
    gen_op_test_true(mask);
1042 d9bce9d9 j_mayer
    gen_op_isel();
1043 d9bce9d9 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
1044 d9bce9d9 j_mayer
}
1045 d9bce9d9 j_mayer
1046 79aceca5 bellard
/***                            Integer logical                            ***/
1047 d9bce9d9 j_mayer
#define __GEN_LOGICAL2(name, opc2, opc3, type)                                \
1048 d9bce9d9 j_mayer
GEN_HANDLER(name, 0x1F, opc2, opc3, 0x00000000, type)                         \
1049 79aceca5 bellard
{                                                                             \
1050 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));                                      \
1051 79aceca5 bellard
    gen_op_load_gpr_T1(rB(ctx->opcode));                                      \
1052 79aceca5 bellard
    gen_op_##name();                                                          \
1053 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));                                     \
1054 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
1055 76a66253 j_mayer
        gen_set_Rc0(ctx);                                                     \
1056 79aceca5 bellard
}
1057 d9bce9d9 j_mayer
#define GEN_LOGICAL2(name, opc, type)                                         \
1058 d9bce9d9 j_mayer
__GEN_LOGICAL2(name, 0x1C, opc, type)
1059 79aceca5 bellard
1060 d9bce9d9 j_mayer
#define GEN_LOGICAL1(name, opc, type)                                         \
1061 d9bce9d9 j_mayer
GEN_HANDLER(name, 0x1F, 0x1A, opc, 0x00000000, type)                          \
1062 79aceca5 bellard
{                                                                             \
1063 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));                                      \
1064 79aceca5 bellard
    gen_op_##name();                                                          \
1065 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));                                     \
1066 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
1067 76a66253 j_mayer
        gen_set_Rc0(ctx);                                                     \
1068 79aceca5 bellard
}
1069 79aceca5 bellard
1070 79aceca5 bellard
/* and & and. */
1071 d9bce9d9 j_mayer
GEN_LOGICAL2(and, 0x00, PPC_INTEGER);
1072 79aceca5 bellard
/* andc & andc. */
1073 d9bce9d9 j_mayer
GEN_LOGICAL2(andc, 0x01, PPC_INTEGER);
1074 79aceca5 bellard
/* andi. */
1075 79aceca5 bellard
GEN_HANDLER(andi_, 0x1C, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1076 79aceca5 bellard
{
1077 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
1078 76a66253 j_mayer
    gen_op_andi_T0(UIMM(ctx->opcode));
1079 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));
1080 76a66253 j_mayer
    gen_set_Rc0(ctx);
1081 79aceca5 bellard
}
1082 79aceca5 bellard
/* andis. */
1083 79aceca5 bellard
GEN_HANDLER(andis_, 0x1D, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1084 79aceca5 bellard
{
1085 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
1086 76a66253 j_mayer
    gen_op_andi_T0(UIMM(ctx->opcode) << 16);
1087 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));
1088 76a66253 j_mayer
    gen_set_Rc0(ctx);
1089 79aceca5 bellard
}
1090 79aceca5 bellard
1091 79aceca5 bellard
/* cntlzw */
1092 d9bce9d9 j_mayer
GEN_LOGICAL1(cntlzw, 0x00, PPC_INTEGER);
1093 79aceca5 bellard
/* eqv & eqv. */
1094 d9bce9d9 j_mayer
GEN_LOGICAL2(eqv, 0x08, PPC_INTEGER);
1095 79aceca5 bellard
/* extsb & extsb. */
1096 d9bce9d9 j_mayer
GEN_LOGICAL1(extsb, 0x1D, PPC_INTEGER);
1097 79aceca5 bellard
/* extsh & extsh. */
1098 d9bce9d9 j_mayer
GEN_LOGICAL1(extsh, 0x1C, PPC_INTEGER);
1099 79aceca5 bellard
/* nand & nand. */
1100 d9bce9d9 j_mayer
GEN_LOGICAL2(nand, 0x0E, PPC_INTEGER);
1101 79aceca5 bellard
/* nor & nor. */
1102 d9bce9d9 j_mayer
GEN_LOGICAL2(nor, 0x03, PPC_INTEGER);
1103 9a64fbe4 bellard
1104 79aceca5 bellard
/* or & or. */
1105 9a64fbe4 bellard
GEN_HANDLER(or, 0x1F, 0x1C, 0x0D, 0x00000000, PPC_INTEGER)
1106 9a64fbe4 bellard
{
1107 76a66253 j_mayer
    int rs, ra, rb;
1108 76a66253 j_mayer
1109 76a66253 j_mayer
    rs = rS(ctx->opcode);
1110 76a66253 j_mayer
    ra = rA(ctx->opcode);
1111 76a66253 j_mayer
    rb = rB(ctx->opcode);
1112 76a66253 j_mayer
    /* Optimisation for mr. ri case */
1113 76a66253 j_mayer
    if (rs != ra || rs != rb) {
1114 76a66253 j_mayer
        gen_op_load_gpr_T0(rs);
1115 76a66253 j_mayer
        if (rs != rb) {
1116 76a66253 j_mayer
            gen_op_load_gpr_T1(rb);
1117 76a66253 j_mayer
            gen_op_or();
1118 76a66253 j_mayer
        }
1119 76a66253 j_mayer
        gen_op_store_T0_gpr(ra);
1120 76a66253 j_mayer
        if (unlikely(Rc(ctx->opcode) != 0))
1121 76a66253 j_mayer
            gen_set_Rc0(ctx);
1122 76a66253 j_mayer
    } else if (unlikely(Rc(ctx->opcode) != 0)) {
1123 76a66253 j_mayer
        gen_op_load_gpr_T0(rs);
1124 76a66253 j_mayer
        gen_set_Rc0(ctx);
1125 9a64fbe4 bellard
    }
1126 9a64fbe4 bellard
}
1127 9a64fbe4 bellard
1128 79aceca5 bellard
/* orc & orc. */
1129 d9bce9d9 j_mayer
GEN_LOGICAL2(orc, 0x0C, PPC_INTEGER);
1130 79aceca5 bellard
/* xor & xor. */
1131 9a64fbe4 bellard
GEN_HANDLER(xor, 0x1F, 0x1C, 0x09, 0x00000000, PPC_INTEGER)
1132 9a64fbe4 bellard
{
1133 9a64fbe4 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
1134 9a64fbe4 bellard
    /* Optimisation for "set to zero" case */
1135 9a64fbe4 bellard
    if (rS(ctx->opcode) != rB(ctx->opcode)) {
1136 9a64fbe4 bellard
        gen_op_load_gpr_T1(rB(ctx->opcode));
1137 9a64fbe4 bellard
        gen_op_xor();
1138 9a64fbe4 bellard
    } else {
1139 76a66253 j_mayer
        gen_op_reset_T0();
1140 9a64fbe4 bellard
    }
1141 9a64fbe4 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));
1142 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1143 76a66253 j_mayer
        gen_set_Rc0(ctx);
1144 9a64fbe4 bellard
}
1145 79aceca5 bellard
/* ori */
1146 79aceca5 bellard
GEN_HANDLER(ori, 0x18, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1147 79aceca5 bellard
{
1148 76a66253 j_mayer
    target_ulong uimm = UIMM(ctx->opcode);
1149 79aceca5 bellard
1150 9a64fbe4 bellard
    if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
1151 9a64fbe4 bellard
        /* NOP */
1152 76a66253 j_mayer
        /* XXX: should handle special NOPs for POWER series */
1153 9a64fbe4 bellard
        return;
1154 76a66253 j_mayer
    }
1155 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
1156 76a66253 j_mayer
    if (likely(uimm != 0))
1157 79aceca5 bellard
        gen_op_ori(uimm);
1158 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
1159 79aceca5 bellard
}
1160 79aceca5 bellard
/* oris */
1161 79aceca5 bellard
GEN_HANDLER(oris, 0x19, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1162 79aceca5 bellard
{
1163 76a66253 j_mayer
    target_ulong uimm = UIMM(ctx->opcode);
1164 79aceca5 bellard
1165 9a64fbe4 bellard
    if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
1166 9a64fbe4 bellard
        /* NOP */
1167 9a64fbe4 bellard
        return;
1168 76a66253 j_mayer
    }
1169 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
1170 76a66253 j_mayer
    if (likely(uimm != 0))
1171 79aceca5 bellard
        gen_op_ori(uimm << 16);
1172 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
1173 79aceca5 bellard
}
1174 79aceca5 bellard
/* xori */
1175 79aceca5 bellard
GEN_HANDLER(xori, 0x1A, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1176 79aceca5 bellard
{
1177 76a66253 j_mayer
    target_ulong uimm = UIMM(ctx->opcode);
1178 9a64fbe4 bellard
1179 9a64fbe4 bellard
    if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
1180 9a64fbe4 bellard
        /* NOP */
1181 9a64fbe4 bellard
        return;
1182 9a64fbe4 bellard
    }
1183 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
1184 76a66253 j_mayer
    if (likely(uimm != 0))
1185 76a66253 j_mayer
        gen_op_xori(uimm);
1186 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));
1187 79aceca5 bellard
}
1188 79aceca5 bellard
1189 79aceca5 bellard
/* xoris */
1190 79aceca5 bellard
GEN_HANDLER(xoris, 0x1B, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1191 79aceca5 bellard
{
1192 76a66253 j_mayer
    target_ulong uimm = UIMM(ctx->opcode);
1193 9a64fbe4 bellard
1194 9a64fbe4 bellard
    if (rS(ctx->opcode) == rA(ctx->opcode) && uimm == 0) {
1195 9a64fbe4 bellard
        /* NOP */
1196 9a64fbe4 bellard
        return;
1197 9a64fbe4 bellard
    }
1198 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
1199 76a66253 j_mayer
    if (likely(uimm != 0))
1200 76a66253 j_mayer
        gen_op_xori(uimm << 16);
1201 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));
1202 79aceca5 bellard
}
1203 79aceca5 bellard
1204 d9bce9d9 j_mayer
/* popcntb : PowerPC 2.03 specification */
1205 d9bce9d9 j_mayer
GEN_HANDLER(popcntb, 0x1F, 0x03, 0x03, 0x0000F801, PPC_203)
1206 d9bce9d9 j_mayer
{
1207 d9bce9d9 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
1208 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1209 d9bce9d9 j_mayer
    if (ctx->sf_mode)
1210 d9bce9d9 j_mayer
        gen_op_popcntb_64();
1211 d9bce9d9 j_mayer
    else
1212 d9bce9d9 j_mayer
#endif
1213 d9bce9d9 j_mayer
        gen_op_popcntb();
1214 d9bce9d9 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
1215 d9bce9d9 j_mayer
}
1216 d9bce9d9 j_mayer
1217 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1218 d9bce9d9 j_mayer
/* extsw & extsw. */
1219 d9bce9d9 j_mayer
GEN_LOGICAL1(extsw, 0x1E, PPC_64B);
1220 d9bce9d9 j_mayer
/* cntlzd */
1221 d9bce9d9 j_mayer
GEN_LOGICAL1(cntlzd, 0x01, PPC_64B);
1222 d9bce9d9 j_mayer
#endif
1223 d9bce9d9 j_mayer
1224 79aceca5 bellard
/***                             Integer rotate                            ***/
1225 79aceca5 bellard
/* rlwimi & rlwimi. */
1226 79aceca5 bellard
GEN_HANDLER(rlwimi, 0x14, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1227 79aceca5 bellard
{
1228 76a66253 j_mayer
    target_ulong mask;
1229 76a66253 j_mayer
    uint32_t mb, me, sh;
1230 79aceca5 bellard
1231 79aceca5 bellard
    mb = MB(ctx->opcode);
1232 79aceca5 bellard
    me = ME(ctx->opcode);
1233 76a66253 j_mayer
    sh = SH(ctx->opcode);
1234 76a66253 j_mayer
    if (likely(sh == 0)) {
1235 76a66253 j_mayer
        if (likely(mb == 0 && me == 31)) {
1236 76a66253 j_mayer
            gen_op_load_gpr_T0(rS(ctx->opcode));
1237 76a66253 j_mayer
            goto do_store;
1238 76a66253 j_mayer
        } else if (likely(mb == 31 && me == 0)) {
1239 76a66253 j_mayer
            gen_op_load_gpr_T0(rA(ctx->opcode));
1240 76a66253 j_mayer
            goto do_store;
1241 76a66253 j_mayer
        }
1242 76a66253 j_mayer
        gen_op_load_gpr_T0(rS(ctx->opcode));
1243 76a66253 j_mayer
        gen_op_load_gpr_T1(rA(ctx->opcode));
1244 76a66253 j_mayer
        goto do_mask;
1245 76a66253 j_mayer
    }
1246 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
1247 fb0eaffc bellard
    gen_op_load_gpr_T1(rA(ctx->opcode));
1248 76a66253 j_mayer
    gen_op_rotli32_T0(SH(ctx->opcode));
1249 76a66253 j_mayer
 do_mask:
1250 76a66253 j_mayer
#if defined(TARGET_PPC64)
1251 76a66253 j_mayer
    mb += 32;
1252 76a66253 j_mayer
    me += 32;
1253 76a66253 j_mayer
#endif
1254 76a66253 j_mayer
    mask = MASK(mb, me);
1255 76a66253 j_mayer
    gen_op_andi_T0(mask);
1256 76a66253 j_mayer
    gen_op_andi_T1(~mask);
1257 76a66253 j_mayer
    gen_op_or();
1258 76a66253 j_mayer
 do_store:
1259 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));
1260 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1261 76a66253 j_mayer
        gen_set_Rc0(ctx);
1262 79aceca5 bellard
}
1263 79aceca5 bellard
/* rlwinm & rlwinm. */
1264 79aceca5 bellard
GEN_HANDLER(rlwinm, 0x15, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1265 79aceca5 bellard
{
1266 79aceca5 bellard
    uint32_t mb, me, sh;
1267 3b46e624 ths
1268 79aceca5 bellard
    sh = SH(ctx->opcode);
1269 79aceca5 bellard
    mb = MB(ctx->opcode);
1270 79aceca5 bellard
    me = ME(ctx->opcode);
1271 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
1272 76a66253 j_mayer
    if (likely(sh == 0)) {
1273 76a66253 j_mayer
        goto do_mask;
1274 76a66253 j_mayer
    }
1275 76a66253 j_mayer
    if (likely(mb == 0)) {
1276 76a66253 j_mayer
        if (likely(me == 31)) {
1277 76a66253 j_mayer
            gen_op_rotli32_T0(sh);
1278 76a66253 j_mayer
            goto do_store;
1279 76a66253 j_mayer
        } else if (likely(me == (31 - sh))) {
1280 76a66253 j_mayer
            gen_op_sli_T0(sh);
1281 76a66253 j_mayer
            goto do_store;
1282 79aceca5 bellard
        }
1283 76a66253 j_mayer
    } else if (likely(me == 31)) {
1284 76a66253 j_mayer
        if (likely(sh == (32 - mb))) {
1285 76a66253 j_mayer
            gen_op_srli_T0(mb);
1286 76a66253 j_mayer
            goto do_store;
1287 79aceca5 bellard
        }
1288 79aceca5 bellard
    }
1289 76a66253 j_mayer
    gen_op_rotli32_T0(sh);
1290 76a66253 j_mayer
 do_mask:
1291 76a66253 j_mayer
#if defined(TARGET_PPC64)
1292 76a66253 j_mayer
    mb += 32;
1293 76a66253 j_mayer
    me += 32;
1294 76a66253 j_mayer
#endif
1295 76a66253 j_mayer
    gen_op_andi_T0(MASK(mb, me));
1296 76a66253 j_mayer
 do_store:
1297 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));
1298 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1299 76a66253 j_mayer
        gen_set_Rc0(ctx);
1300 79aceca5 bellard
}
1301 79aceca5 bellard
/* rlwnm & rlwnm. */
1302 79aceca5 bellard
GEN_HANDLER(rlwnm, 0x17, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
1303 79aceca5 bellard
{
1304 79aceca5 bellard
    uint32_t mb, me;
1305 79aceca5 bellard
1306 79aceca5 bellard
    mb = MB(ctx->opcode);
1307 79aceca5 bellard
    me = ME(ctx->opcode);
1308 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
1309 79aceca5 bellard
    gen_op_load_gpr_T1(rB(ctx->opcode));
1310 76a66253 j_mayer
    gen_op_rotl32_T0_T1();
1311 76a66253 j_mayer
    if (unlikely(mb != 0 || me != 31)) {
1312 76a66253 j_mayer
#if defined(TARGET_PPC64)
1313 76a66253 j_mayer
        mb += 32;
1314 76a66253 j_mayer
        me += 32;
1315 76a66253 j_mayer
#endif
1316 76a66253 j_mayer
        gen_op_andi_T0(MASK(mb, me));
1317 79aceca5 bellard
    }
1318 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));
1319 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1320 76a66253 j_mayer
        gen_set_Rc0(ctx);
1321 79aceca5 bellard
}
1322 79aceca5 bellard
1323 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1324 d9bce9d9 j_mayer
#define GEN_PPC64_R2(name, opc1, opc2)                                        \
1325 d9bce9d9 j_mayer
GEN_HANDLER(name##0, opc1, opc2, 0xFF, 0x00000000, PPC_64B)                   \
1326 d9bce9d9 j_mayer
{                                                                             \
1327 d9bce9d9 j_mayer
    gen_##name(ctx, 0);                                                       \
1328 d9bce9d9 j_mayer
}                                                                             \
1329 d9bce9d9 j_mayer
GEN_HANDLER(name##1, opc1, opc2 | 0x10, 0xFF, 0x00000000, PPC_64B)            \
1330 d9bce9d9 j_mayer
{                                                                             \
1331 d9bce9d9 j_mayer
    gen_##name(ctx, 1);                                                       \
1332 d9bce9d9 j_mayer
}
1333 d9bce9d9 j_mayer
#define GEN_PPC64_R4(name, opc1, opc2)                                        \
1334 d9bce9d9 j_mayer
GEN_HANDLER(name##0, opc1, opc2, 0xFF, 0x00000000, PPC_64B)                   \
1335 d9bce9d9 j_mayer
{                                                                             \
1336 d9bce9d9 j_mayer
    gen_##name(ctx, 0, 0);                                                    \
1337 d9bce9d9 j_mayer
}                                                                             \
1338 d9bce9d9 j_mayer
GEN_HANDLER(name##1, opc1, opc2 | 0x01, 0xFF, 0x00000000, PPC_64B)            \
1339 d9bce9d9 j_mayer
{                                                                             \
1340 d9bce9d9 j_mayer
    gen_##name(ctx, 0, 1);                                                    \
1341 d9bce9d9 j_mayer
}                                                                             \
1342 d9bce9d9 j_mayer
GEN_HANDLER(name##2, opc1, opc2 | 0x10, 0xFF, 0x00000000, PPC_64B)            \
1343 d9bce9d9 j_mayer
{                                                                             \
1344 d9bce9d9 j_mayer
    gen_##name(ctx, 1, 0);                                                    \
1345 d9bce9d9 j_mayer
}                                                                             \
1346 d9bce9d9 j_mayer
GEN_HANDLER(name##3, opc1, opc2 | 0x11, 0xFF, 0x00000000, PPC_64B)            \
1347 d9bce9d9 j_mayer
{                                                                             \
1348 d9bce9d9 j_mayer
    gen_##name(ctx, 1, 1);                                                    \
1349 d9bce9d9 j_mayer
}
1350 51789c41 j_mayer
1351 40d0591e j_mayer
static inline void gen_andi_T0_64 (DisasContext *ctx, uint64_t mask)
1352 40d0591e j_mayer
{
1353 40d0591e j_mayer
    if (mask >> 32)
1354 40d0591e j_mayer
        gen_op_andi_T0_64(mask >> 32, mask & 0xFFFFFFFF);
1355 40d0591e j_mayer
    else
1356 40d0591e j_mayer
        gen_op_andi_T0(mask);
1357 40d0591e j_mayer
}
1358 40d0591e j_mayer
1359 40d0591e j_mayer
static inline void gen_andi_T1_64 (DisasContext *ctx, uint64_t mask)
1360 40d0591e j_mayer
{
1361 40d0591e j_mayer
    if (mask >> 32)
1362 40d0591e j_mayer
        gen_op_andi_T1_64(mask >> 32, mask & 0xFFFFFFFF);
1363 40d0591e j_mayer
    else
1364 40d0591e j_mayer
        gen_op_andi_T1(mask);
1365 40d0591e j_mayer
}
1366 40d0591e j_mayer
1367 51789c41 j_mayer
static inline void gen_rldinm (DisasContext *ctx, uint32_t mb, uint32_t me,
1368 51789c41 j_mayer
                               uint32_t sh)
1369 51789c41 j_mayer
{
1370 51789c41 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
1371 51789c41 j_mayer
    if (likely(sh == 0)) {
1372 51789c41 j_mayer
        goto do_mask;
1373 51789c41 j_mayer
    }
1374 51789c41 j_mayer
    if (likely(mb == 0)) {
1375 51789c41 j_mayer
        if (likely(me == 63)) {
1376 40d0591e j_mayer
            gen_op_rotli64_T0(sh);
1377 51789c41 j_mayer
            goto do_store;
1378 51789c41 j_mayer
        } else if (likely(me == (63 - sh))) {
1379 51789c41 j_mayer
            gen_op_sli_T0(sh);
1380 51789c41 j_mayer
            goto do_store;
1381 51789c41 j_mayer
        }
1382 51789c41 j_mayer
    } else if (likely(me == 63)) {
1383 51789c41 j_mayer
        if (likely(sh == (64 - mb))) {
1384 40d0591e j_mayer
            gen_op_srli_T0_64(mb);
1385 51789c41 j_mayer
            goto do_store;
1386 51789c41 j_mayer
        }
1387 51789c41 j_mayer
    }
1388 51789c41 j_mayer
    gen_op_rotli64_T0(sh);
1389 51789c41 j_mayer
 do_mask:
1390 40d0591e j_mayer
    gen_andi_T0_64(ctx, MASK(mb, me));
1391 51789c41 j_mayer
 do_store:
1392 51789c41 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
1393 51789c41 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1394 51789c41 j_mayer
        gen_set_Rc0(ctx);
1395 51789c41 j_mayer
}
1396 d9bce9d9 j_mayer
/* rldicl - rldicl. */
1397 d9bce9d9 j_mayer
static inline void gen_rldicl (DisasContext *ctx, int mbn, int shn)
1398 d9bce9d9 j_mayer
{
1399 51789c41 j_mayer
    uint32_t sh, mb;
1400 d9bce9d9 j_mayer
1401 9d53c753 j_mayer
    sh = SH(ctx->opcode) | (shn << 5);
1402 9d53c753 j_mayer
    mb = MB(ctx->opcode) | (mbn << 5);
1403 51789c41 j_mayer
    gen_rldinm(ctx, mb, 63, sh);
1404 d9bce9d9 j_mayer
}
1405 51789c41 j_mayer
GEN_PPC64_R4(rldicl, 0x1E, 0x00);
1406 d9bce9d9 j_mayer
/* rldicr - rldicr. */
1407 d9bce9d9 j_mayer
static inline void gen_rldicr (DisasContext *ctx, int men, int shn)
1408 d9bce9d9 j_mayer
{
1409 51789c41 j_mayer
    uint32_t sh, me;
1410 d9bce9d9 j_mayer
1411 9d53c753 j_mayer
    sh = SH(ctx->opcode) | (shn << 5);
1412 9d53c753 j_mayer
    me = MB(ctx->opcode) | (men << 5);
1413 51789c41 j_mayer
    gen_rldinm(ctx, 0, me, sh);
1414 d9bce9d9 j_mayer
}
1415 51789c41 j_mayer
GEN_PPC64_R4(rldicr, 0x1E, 0x02);
1416 d9bce9d9 j_mayer
/* rldic - rldic. */
1417 d9bce9d9 j_mayer
static inline void gen_rldic (DisasContext *ctx, int mbn, int shn)
1418 d9bce9d9 j_mayer
{
1419 51789c41 j_mayer
    uint32_t sh, mb;
1420 d9bce9d9 j_mayer
1421 9d53c753 j_mayer
    sh = SH(ctx->opcode) | (shn << 5);
1422 9d53c753 j_mayer
    mb = MB(ctx->opcode) | (mbn << 5);
1423 51789c41 j_mayer
    gen_rldinm(ctx, mb, 63 - sh, sh);
1424 51789c41 j_mayer
}
1425 51789c41 j_mayer
GEN_PPC64_R4(rldic, 0x1E, 0x04);
1426 51789c41 j_mayer
1427 51789c41 j_mayer
static inline void gen_rldnm (DisasContext *ctx, uint32_t mb, uint32_t me)
1428 51789c41 j_mayer
{
1429 51789c41 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
1430 51789c41 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
1431 51789c41 j_mayer
    gen_op_rotl64_T0_T1();
1432 51789c41 j_mayer
    if (unlikely(mb != 0 || me != 63)) {
1433 40d0591e j_mayer
        gen_andi_T0_64(ctx, MASK(mb, me));
1434 51789c41 j_mayer
    }
1435 51789c41 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
1436 51789c41 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1437 51789c41 j_mayer
        gen_set_Rc0(ctx);
1438 d9bce9d9 j_mayer
}
1439 51789c41 j_mayer
1440 d9bce9d9 j_mayer
/* rldcl - rldcl. */
1441 d9bce9d9 j_mayer
static inline void gen_rldcl (DisasContext *ctx, int mbn)
1442 d9bce9d9 j_mayer
{
1443 51789c41 j_mayer
    uint32_t mb;
1444 d9bce9d9 j_mayer
1445 9d53c753 j_mayer
    mb = MB(ctx->opcode) | (mbn << 5);
1446 51789c41 j_mayer
    gen_rldnm(ctx, mb, 63);
1447 d9bce9d9 j_mayer
}
1448 36081602 j_mayer
GEN_PPC64_R2(rldcl, 0x1E, 0x08);
1449 d9bce9d9 j_mayer
/* rldcr - rldcr. */
1450 d9bce9d9 j_mayer
static inline void gen_rldcr (DisasContext *ctx, int men)
1451 d9bce9d9 j_mayer
{
1452 51789c41 j_mayer
    uint32_t me;
1453 d9bce9d9 j_mayer
1454 9d53c753 j_mayer
    me = MB(ctx->opcode) | (men << 5);
1455 51789c41 j_mayer
    gen_rldnm(ctx, 0, me);
1456 d9bce9d9 j_mayer
}
1457 36081602 j_mayer
GEN_PPC64_R2(rldcr, 0x1E, 0x09);
1458 d9bce9d9 j_mayer
/* rldimi - rldimi. */
1459 d9bce9d9 j_mayer
static inline void gen_rldimi (DisasContext *ctx, int mbn, int shn)
1460 d9bce9d9 j_mayer
{
1461 51789c41 j_mayer
    uint64_t mask;
1462 51789c41 j_mayer
    uint32_t sh, mb;
1463 d9bce9d9 j_mayer
1464 9d53c753 j_mayer
    sh = SH(ctx->opcode) | (shn << 5);
1465 9d53c753 j_mayer
    mb = MB(ctx->opcode) | (mbn << 5);
1466 51789c41 j_mayer
    if (likely(sh == 0)) {
1467 51789c41 j_mayer
        if (likely(mb == 0)) {
1468 51789c41 j_mayer
            gen_op_load_gpr_T0(rS(ctx->opcode));
1469 51789c41 j_mayer
            goto do_store;
1470 51789c41 j_mayer
        } else if (likely(mb == 63)) {
1471 51789c41 j_mayer
            gen_op_load_gpr_T0(rA(ctx->opcode));
1472 51789c41 j_mayer
            goto do_store;
1473 51789c41 j_mayer
        }
1474 51789c41 j_mayer
        gen_op_load_gpr_T0(rS(ctx->opcode));
1475 51789c41 j_mayer
        gen_op_load_gpr_T1(rA(ctx->opcode));
1476 51789c41 j_mayer
        goto do_mask;
1477 51789c41 j_mayer
    }
1478 51789c41 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
1479 51789c41 j_mayer
    gen_op_load_gpr_T1(rA(ctx->opcode));
1480 40d0591e j_mayer
    gen_op_rotli64_T0(sh);
1481 51789c41 j_mayer
 do_mask:
1482 51789c41 j_mayer
    mask = MASK(mb, 63 - sh);
1483 40d0591e j_mayer
    gen_andi_T0_64(ctx, mask);
1484 40d0591e j_mayer
    gen_andi_T1_64(ctx, ~mask);
1485 51789c41 j_mayer
    gen_op_or();
1486 51789c41 j_mayer
 do_store:
1487 51789c41 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
1488 51789c41 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1489 51789c41 j_mayer
        gen_set_Rc0(ctx);
1490 d9bce9d9 j_mayer
}
1491 36081602 j_mayer
GEN_PPC64_R4(rldimi, 0x1E, 0x06);
1492 d9bce9d9 j_mayer
#endif
1493 d9bce9d9 j_mayer
1494 79aceca5 bellard
/***                             Integer shift                             ***/
1495 79aceca5 bellard
/* slw & slw. */
1496 d9bce9d9 j_mayer
__GEN_LOGICAL2(slw, 0x18, 0x00, PPC_INTEGER);
1497 79aceca5 bellard
/* sraw & sraw. */
1498 d9bce9d9 j_mayer
__GEN_LOGICAL2(sraw, 0x18, 0x18, PPC_INTEGER);
1499 79aceca5 bellard
/* srawi & srawi. */
1500 79aceca5 bellard
GEN_HANDLER(srawi, 0x1F, 0x18, 0x19, 0x00000000, PPC_INTEGER)
1501 79aceca5 bellard
{
1502 d9bce9d9 j_mayer
    int mb, me;
1503 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
1504 d9bce9d9 j_mayer
    if (SH(ctx->opcode) != 0) {
1505 d9bce9d9 j_mayer
        gen_op_move_T1_T0();
1506 d9bce9d9 j_mayer
        mb = 32 - SH(ctx->opcode);
1507 d9bce9d9 j_mayer
        me = 31;
1508 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1509 d9bce9d9 j_mayer
        mb += 32;
1510 d9bce9d9 j_mayer
        me += 32;
1511 d9bce9d9 j_mayer
#endif
1512 d9bce9d9 j_mayer
        gen_op_srawi(SH(ctx->opcode), MASK(mb, me));
1513 d9bce9d9 j_mayer
    }
1514 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));
1515 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1516 76a66253 j_mayer
        gen_set_Rc0(ctx);
1517 79aceca5 bellard
}
1518 79aceca5 bellard
/* srw & srw. */
1519 d9bce9d9 j_mayer
__GEN_LOGICAL2(srw, 0x18, 0x10, PPC_INTEGER);
1520 d9bce9d9 j_mayer
1521 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1522 d9bce9d9 j_mayer
/* sld & sld. */
1523 d9bce9d9 j_mayer
__GEN_LOGICAL2(sld, 0x1B, 0x00, PPC_64B);
1524 d9bce9d9 j_mayer
/* srad & srad. */
1525 d9bce9d9 j_mayer
__GEN_LOGICAL2(srad, 0x1A, 0x18, PPC_64B);
1526 d9bce9d9 j_mayer
/* sradi & sradi. */
1527 d9bce9d9 j_mayer
static inline void gen_sradi (DisasContext *ctx, int n)
1528 d9bce9d9 j_mayer
{
1529 d9bce9d9 j_mayer
    uint64_t mask;
1530 d9bce9d9 j_mayer
    int sh, mb, me;
1531 d9bce9d9 j_mayer
1532 d9bce9d9 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
1533 d9bce9d9 j_mayer
    sh = SH(ctx->opcode) + (n << 5);
1534 d9bce9d9 j_mayer
    if (sh != 0) {
1535 d9bce9d9 j_mayer
        gen_op_move_T1_T0();
1536 d9bce9d9 j_mayer
        mb = 64 - SH(ctx->opcode);
1537 d9bce9d9 j_mayer
        me = 63;
1538 d9bce9d9 j_mayer
        mask = MASK(mb, me);
1539 d9bce9d9 j_mayer
        gen_op_sradi(sh, mask >> 32, mask);
1540 d9bce9d9 j_mayer
    }
1541 d9bce9d9 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
1542 d9bce9d9 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1543 d9bce9d9 j_mayer
        gen_set_Rc0(ctx);
1544 d9bce9d9 j_mayer
}
1545 d9bce9d9 j_mayer
GEN_HANDLER(sradi0, 0x1F, 0x1A, 0x19, 0x00000000, PPC_64B)
1546 d9bce9d9 j_mayer
{
1547 d9bce9d9 j_mayer
    gen_sradi(ctx, 0);
1548 d9bce9d9 j_mayer
}
1549 d9bce9d9 j_mayer
GEN_HANDLER(sradi1, 0x1F, 0x1B, 0x19, 0x00000000, PPC_64B)
1550 d9bce9d9 j_mayer
{
1551 d9bce9d9 j_mayer
    gen_sradi(ctx, 1);
1552 d9bce9d9 j_mayer
}
1553 d9bce9d9 j_mayer
/* srd & srd. */
1554 d9bce9d9 j_mayer
__GEN_LOGICAL2(srd, 0x1B, 0x10, PPC_64B);
1555 d9bce9d9 j_mayer
#endif
1556 79aceca5 bellard
1557 79aceca5 bellard
/***                       Floating-Point arithmetic                       ***/
1558 a750fc0b j_mayer
#define _GEN_FLOAT_ACB(name, op, op1, op2, isfloat, type)                     \
1559 a750fc0b j_mayer
GEN_HANDLER(f##name, op1, op2, 0xFF, 0x00000000, type)                        \
1560 9a64fbe4 bellard
{                                                                             \
1561 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
1562 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
1563 3cc62370 bellard
        return;                                                               \
1564 3cc62370 bellard
    }                                                                         \
1565 9a64fbe4 bellard
    gen_op_reset_scrfx();                                                     \
1566 9a64fbe4 bellard
    gen_op_load_fpr_FT0(rA(ctx->opcode));                                     \
1567 9a64fbe4 bellard
    gen_op_load_fpr_FT1(rC(ctx->opcode));                                     \
1568 9a64fbe4 bellard
    gen_op_load_fpr_FT2(rB(ctx->opcode));                                     \
1569 4ecc3190 bellard
    gen_op_f##op();                                                           \
1570 4ecc3190 bellard
    if (isfloat) {                                                            \
1571 4ecc3190 bellard
        gen_op_frsp();                                                        \
1572 4ecc3190 bellard
    }                                                                         \
1573 9a64fbe4 bellard
    gen_op_store_FT0_fpr(rD(ctx->opcode));                                    \
1574 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
1575 9a64fbe4 bellard
        gen_op_set_Rc1();                                                     \
1576 9a64fbe4 bellard
}
1577 9a64fbe4 bellard
1578 a750fc0b j_mayer
#define GEN_FLOAT_ACB(name, op2, type)                                        \
1579 a750fc0b j_mayer
_GEN_FLOAT_ACB(name, name, 0x3F, op2, 0, type);                               \
1580 a750fc0b j_mayer
_GEN_FLOAT_ACB(name##s, name, 0x3B, op2, 1, type);
1581 9a64fbe4 bellard
1582 4ecc3190 bellard
#define _GEN_FLOAT_AB(name, op, op1, op2, inval, isfloat)                     \
1583 9a64fbe4 bellard
GEN_HANDLER(f##name, op1, op2, 0xFF, inval, PPC_FLOAT)                        \
1584 9a64fbe4 bellard
{                                                                             \
1585 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
1586 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
1587 3cc62370 bellard
        return;                                                               \
1588 3cc62370 bellard
    }                                                                         \
1589 9a64fbe4 bellard
    gen_op_reset_scrfx();                                                     \
1590 9a64fbe4 bellard
    gen_op_load_fpr_FT0(rA(ctx->opcode));                                     \
1591 9a64fbe4 bellard
    gen_op_load_fpr_FT1(rB(ctx->opcode));                                     \
1592 4ecc3190 bellard
    gen_op_f##op();                                                           \
1593 4ecc3190 bellard
    if (isfloat) {                                                            \
1594 4ecc3190 bellard
        gen_op_frsp();                                                        \
1595 4ecc3190 bellard
    }                                                                         \
1596 9a64fbe4 bellard
    gen_op_store_FT0_fpr(rD(ctx->opcode));                                    \
1597 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
1598 9a64fbe4 bellard
        gen_op_set_Rc1();                                                     \
1599 9a64fbe4 bellard
}
1600 9a64fbe4 bellard
#define GEN_FLOAT_AB(name, op2, inval)                                        \
1601 4ecc3190 bellard
_GEN_FLOAT_AB(name, name, 0x3F, op2, inval, 0);                               \
1602 4ecc3190 bellard
_GEN_FLOAT_AB(name##s, name, 0x3B, op2, inval, 1);
1603 9a64fbe4 bellard
1604 4ecc3190 bellard
#define _GEN_FLOAT_AC(name, op, op1, op2, inval, isfloat)                     \
1605 9a64fbe4 bellard
GEN_HANDLER(f##name, op1, op2, 0xFF, inval, PPC_FLOAT)                        \
1606 9a64fbe4 bellard
{                                                                             \
1607 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
1608 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
1609 3cc62370 bellard
        return;                                                               \
1610 3cc62370 bellard
    }                                                                         \
1611 9a64fbe4 bellard
    gen_op_reset_scrfx();                                                     \
1612 9a64fbe4 bellard
    gen_op_load_fpr_FT0(rA(ctx->opcode));                                     \
1613 9a64fbe4 bellard
    gen_op_load_fpr_FT1(rC(ctx->opcode));                                     \
1614 4ecc3190 bellard
    gen_op_f##op();                                                           \
1615 4ecc3190 bellard
    if (isfloat) {                                                            \
1616 4ecc3190 bellard
        gen_op_frsp();                                                        \
1617 4ecc3190 bellard
    }                                                                         \
1618 9a64fbe4 bellard
    gen_op_store_FT0_fpr(rD(ctx->opcode));                                    \
1619 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
1620 9a64fbe4 bellard
        gen_op_set_Rc1();                                                     \
1621 9a64fbe4 bellard
}
1622 9a64fbe4 bellard
#define GEN_FLOAT_AC(name, op2, inval)                                        \
1623 4ecc3190 bellard
_GEN_FLOAT_AC(name, name, 0x3F, op2, inval, 0);                               \
1624 4ecc3190 bellard
_GEN_FLOAT_AC(name##s, name, 0x3B, op2, inval, 1);
1625 9a64fbe4 bellard
1626 a750fc0b j_mayer
#define GEN_FLOAT_B(name, op2, op3, type)                                     \
1627 a750fc0b j_mayer
GEN_HANDLER(f##name, 0x3F, op2, op3, 0x001F0000, type)                        \
1628 9a64fbe4 bellard
{                                                                             \
1629 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
1630 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
1631 3cc62370 bellard
        return;                                                               \
1632 3cc62370 bellard
    }                                                                         \
1633 9a64fbe4 bellard
    gen_op_reset_scrfx();                                                     \
1634 9a64fbe4 bellard
    gen_op_load_fpr_FT0(rB(ctx->opcode));                                     \
1635 9a64fbe4 bellard
    gen_op_f##name();                                                         \
1636 9a64fbe4 bellard
    gen_op_store_FT0_fpr(rD(ctx->opcode));                                    \
1637 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
1638 9a64fbe4 bellard
        gen_op_set_Rc1();                                                     \
1639 79aceca5 bellard
}
1640 79aceca5 bellard
1641 a750fc0b j_mayer
#define GEN_FLOAT_BS(name, op1, op2, type)                                    \
1642 a750fc0b j_mayer
GEN_HANDLER(f##name, op1, op2, 0xFF, 0x001F07C0, type)                        \
1643 9a64fbe4 bellard
{                                                                             \
1644 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
1645 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
1646 3cc62370 bellard
        return;                                                               \
1647 3cc62370 bellard
    }                                                                         \
1648 9a64fbe4 bellard
    gen_op_reset_scrfx();                                                     \
1649 9a64fbe4 bellard
    gen_op_load_fpr_FT0(rB(ctx->opcode));                                     \
1650 9a64fbe4 bellard
    gen_op_f##name();                                                         \
1651 9a64fbe4 bellard
    gen_op_store_FT0_fpr(rD(ctx->opcode));                                    \
1652 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))                                       \
1653 9a64fbe4 bellard
        gen_op_set_Rc1();                                                     \
1654 79aceca5 bellard
}
1655 79aceca5 bellard
1656 9a64fbe4 bellard
/* fadd - fadds */
1657 9a64fbe4 bellard
GEN_FLOAT_AB(add, 0x15, 0x000007C0);
1658 4ecc3190 bellard
/* fdiv - fdivs */
1659 9a64fbe4 bellard
GEN_FLOAT_AB(div, 0x12, 0x000007C0);
1660 4ecc3190 bellard
/* fmul - fmuls */
1661 9a64fbe4 bellard
GEN_FLOAT_AC(mul, 0x19, 0x0000F800);
1662 79aceca5 bellard
1663 a750fc0b j_mayer
/* fres */
1664 a750fc0b j_mayer
GEN_FLOAT_BS(res, 0x3B, 0x18, PPC_FLOAT_FRES);
1665 79aceca5 bellard
1666 a750fc0b j_mayer
/* frsqrte */
1667 a750fc0b j_mayer
GEN_FLOAT_BS(rsqrte, 0x3F, 0x1A, PPC_FLOAT_FRSQRTE);
1668 79aceca5 bellard
1669 a750fc0b j_mayer
/* fsel */
1670 a750fc0b j_mayer
_GEN_FLOAT_ACB(sel, sel, 0x3F, 0x17, 0, PPC_FLOAT_FSEL);
1671 4ecc3190 bellard
/* fsub - fsubs */
1672 9a64fbe4 bellard
GEN_FLOAT_AB(sub, 0x14, 0x000007C0);
1673 79aceca5 bellard
/* Optional: */
1674 79aceca5 bellard
/* fsqrt */
1675 a750fc0b j_mayer
GEN_HANDLER(fsqrt, 0x3F, 0x16, 0xFF, 0x001F07C0, PPC_FLOAT_FSQRT)
1676 c7d344af bellard
{
1677 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1678 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
1679 c7d344af bellard
        return;
1680 c7d344af bellard
    }
1681 c7d344af bellard
    gen_op_reset_scrfx();
1682 c7d344af bellard
    gen_op_load_fpr_FT0(rB(ctx->opcode));
1683 c7d344af bellard
    gen_op_fsqrt();
1684 c7d344af bellard
    gen_op_store_FT0_fpr(rD(ctx->opcode));
1685 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1686 c7d344af bellard
        gen_op_set_Rc1();
1687 c7d344af bellard
}
1688 79aceca5 bellard
1689 a750fc0b j_mayer
GEN_HANDLER(fsqrts, 0x3B, 0x16, 0xFF, 0x001F07C0, PPC_FLOAT_FSQRT)
1690 79aceca5 bellard
{
1691 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1692 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
1693 3cc62370 bellard
        return;
1694 3cc62370 bellard
    }
1695 9a64fbe4 bellard
    gen_op_reset_scrfx();
1696 9a64fbe4 bellard
    gen_op_load_fpr_FT0(rB(ctx->opcode));
1697 4ecc3190 bellard
    gen_op_fsqrt();
1698 4ecc3190 bellard
    gen_op_frsp();
1699 9a64fbe4 bellard
    gen_op_store_FT0_fpr(rD(ctx->opcode));
1700 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1701 9a64fbe4 bellard
        gen_op_set_Rc1();
1702 79aceca5 bellard
}
1703 79aceca5 bellard
1704 79aceca5 bellard
/***                     Floating-Point multiply-and-add                   ***/
1705 4ecc3190 bellard
/* fmadd - fmadds */
1706 a750fc0b j_mayer
GEN_FLOAT_ACB(madd, 0x1D, PPC_FLOAT);
1707 4ecc3190 bellard
/* fmsub - fmsubs */
1708 a750fc0b j_mayer
GEN_FLOAT_ACB(msub, 0x1C, PPC_FLOAT);
1709 4ecc3190 bellard
/* fnmadd - fnmadds */
1710 a750fc0b j_mayer
GEN_FLOAT_ACB(nmadd, 0x1F, PPC_FLOAT);
1711 4ecc3190 bellard
/* fnmsub - fnmsubs */
1712 a750fc0b j_mayer
GEN_FLOAT_ACB(nmsub, 0x1E, PPC_FLOAT);
1713 79aceca5 bellard
1714 79aceca5 bellard
/***                     Floating-Point round & convert                    ***/
1715 79aceca5 bellard
/* fctiw */
1716 a750fc0b j_mayer
GEN_FLOAT_B(ctiw, 0x0E, 0x00, PPC_FLOAT);
1717 79aceca5 bellard
/* fctiwz */
1718 a750fc0b j_mayer
GEN_FLOAT_B(ctiwz, 0x0F, 0x00, PPC_FLOAT);
1719 79aceca5 bellard
/* frsp */
1720 a750fc0b j_mayer
GEN_FLOAT_B(rsp, 0x0C, 0x00, PPC_FLOAT);
1721 426613db j_mayer
#if defined(TARGET_PPC64)
1722 426613db j_mayer
/* fcfid */
1723 a750fc0b j_mayer
GEN_FLOAT_B(cfid, 0x0E, 0x1A, PPC_64B);
1724 426613db j_mayer
/* fctid */
1725 a750fc0b j_mayer
GEN_FLOAT_B(ctid, 0x0E, 0x19, PPC_64B);
1726 426613db j_mayer
/* fctidz */
1727 a750fc0b j_mayer
GEN_FLOAT_B(ctidz, 0x0F, 0x19, PPC_64B);
1728 426613db j_mayer
#endif
1729 79aceca5 bellard
1730 79aceca5 bellard
/***                         Floating-Point compare                        ***/
1731 79aceca5 bellard
/* fcmpo */
1732 76a66253 j_mayer
GEN_HANDLER(fcmpo, 0x3F, 0x00, 0x01, 0x00600001, PPC_FLOAT)
1733 79aceca5 bellard
{
1734 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1735 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
1736 3cc62370 bellard
        return;
1737 3cc62370 bellard
    }
1738 9a64fbe4 bellard
    gen_op_reset_scrfx();
1739 9a64fbe4 bellard
    gen_op_load_fpr_FT0(rA(ctx->opcode));
1740 9a64fbe4 bellard
    gen_op_load_fpr_FT1(rB(ctx->opcode));
1741 9a64fbe4 bellard
    gen_op_fcmpo();
1742 9a64fbe4 bellard
    gen_op_store_T0_crf(crfD(ctx->opcode));
1743 79aceca5 bellard
}
1744 79aceca5 bellard
1745 79aceca5 bellard
/* fcmpu */
1746 76a66253 j_mayer
GEN_HANDLER(fcmpu, 0x3F, 0x00, 0x00, 0x00600001, PPC_FLOAT)
1747 79aceca5 bellard
{
1748 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1749 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
1750 3cc62370 bellard
        return;
1751 3cc62370 bellard
    }
1752 9a64fbe4 bellard
    gen_op_reset_scrfx();
1753 9a64fbe4 bellard
    gen_op_load_fpr_FT0(rA(ctx->opcode));
1754 9a64fbe4 bellard
    gen_op_load_fpr_FT1(rB(ctx->opcode));
1755 9a64fbe4 bellard
    gen_op_fcmpu();
1756 9a64fbe4 bellard
    gen_op_store_T0_crf(crfD(ctx->opcode));
1757 79aceca5 bellard
}
1758 79aceca5 bellard
1759 9a64fbe4 bellard
/***                         Floating-point move                           ***/
1760 9a64fbe4 bellard
/* fabs */
1761 a750fc0b j_mayer
GEN_FLOAT_B(abs, 0x08, 0x08, PPC_FLOAT);
1762 9a64fbe4 bellard
1763 9a64fbe4 bellard
/* fmr  - fmr. */
1764 9a64fbe4 bellard
GEN_HANDLER(fmr, 0x3F, 0x08, 0x02, 0x001F0000, PPC_FLOAT)
1765 9a64fbe4 bellard
{
1766 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1767 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
1768 3cc62370 bellard
        return;
1769 3cc62370 bellard
    }
1770 9a64fbe4 bellard
    gen_op_reset_scrfx();
1771 9a64fbe4 bellard
    gen_op_load_fpr_FT0(rB(ctx->opcode));
1772 9a64fbe4 bellard
    gen_op_store_FT0_fpr(rD(ctx->opcode));
1773 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1774 9a64fbe4 bellard
        gen_op_set_Rc1();
1775 9a64fbe4 bellard
}
1776 9a64fbe4 bellard
1777 9a64fbe4 bellard
/* fnabs */
1778 a750fc0b j_mayer
GEN_FLOAT_B(nabs, 0x08, 0x04, PPC_FLOAT);
1779 9a64fbe4 bellard
/* fneg */
1780 a750fc0b j_mayer
GEN_FLOAT_B(neg, 0x08, 0x01, PPC_FLOAT);
1781 9a64fbe4 bellard
1782 79aceca5 bellard
/***                  Floating-Point status & ctrl register                ***/
1783 79aceca5 bellard
/* mcrfs */
1784 79aceca5 bellard
GEN_HANDLER(mcrfs, 0x3F, 0x00, 0x02, 0x0063F801, PPC_FLOAT)
1785 79aceca5 bellard
{
1786 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1787 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
1788 3cc62370 bellard
        return;
1789 3cc62370 bellard
    }
1790 fb0eaffc bellard
    gen_op_load_fpscr_T0(crfS(ctx->opcode));
1791 fb0eaffc bellard
    gen_op_store_T0_crf(crfD(ctx->opcode));
1792 fb0eaffc bellard
    gen_op_clear_fpscr(crfS(ctx->opcode));
1793 79aceca5 bellard
}
1794 79aceca5 bellard
1795 79aceca5 bellard
/* mffs */
1796 79aceca5 bellard
GEN_HANDLER(mffs, 0x3F, 0x07, 0x12, 0x001FF800, PPC_FLOAT)
1797 79aceca5 bellard
{
1798 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1799 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
1800 3cc62370 bellard
        return;
1801 3cc62370 bellard
    }
1802 28b6751f bellard
    gen_op_load_fpscr();
1803 fb0eaffc bellard
    gen_op_store_FT0_fpr(rD(ctx->opcode));
1804 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1805 fb0eaffc bellard
        gen_op_set_Rc1();
1806 79aceca5 bellard
}
1807 79aceca5 bellard
1808 79aceca5 bellard
/* mtfsb0 */
1809 79aceca5 bellard
GEN_HANDLER(mtfsb0, 0x3F, 0x06, 0x02, 0x001FF800, PPC_FLOAT)
1810 79aceca5 bellard
{
1811 fb0eaffc bellard
    uint8_t crb;
1812 3b46e624 ths
1813 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1814 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
1815 3cc62370 bellard
        return;
1816 3cc62370 bellard
    }
1817 fb0eaffc bellard
    crb = crbD(ctx->opcode) >> 2;
1818 fb0eaffc bellard
    gen_op_load_fpscr_T0(crb);
1819 76a66253 j_mayer
    gen_op_andi_T0(~(1 << (crbD(ctx->opcode) & 0x03)));
1820 fb0eaffc bellard
    gen_op_store_T0_fpscr(crb);
1821 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1822 fb0eaffc bellard
        gen_op_set_Rc1();
1823 79aceca5 bellard
}
1824 79aceca5 bellard
1825 79aceca5 bellard
/* mtfsb1 */
1826 79aceca5 bellard
GEN_HANDLER(mtfsb1, 0x3F, 0x06, 0x01, 0x001FF800, PPC_FLOAT)
1827 79aceca5 bellard
{
1828 fb0eaffc bellard
    uint8_t crb;
1829 3b46e624 ths
1830 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1831 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
1832 3cc62370 bellard
        return;
1833 3cc62370 bellard
    }
1834 fb0eaffc bellard
    crb = crbD(ctx->opcode) >> 2;
1835 fb0eaffc bellard
    gen_op_load_fpscr_T0(crb);
1836 fb0eaffc bellard
    gen_op_ori(1 << (crbD(ctx->opcode) & 0x03));
1837 fb0eaffc bellard
    gen_op_store_T0_fpscr(crb);
1838 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1839 fb0eaffc bellard
        gen_op_set_Rc1();
1840 79aceca5 bellard
}
1841 79aceca5 bellard
1842 79aceca5 bellard
/* mtfsf */
1843 79aceca5 bellard
GEN_HANDLER(mtfsf, 0x3F, 0x07, 0x16, 0x02010000, PPC_FLOAT)
1844 79aceca5 bellard
{
1845 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1846 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
1847 3cc62370 bellard
        return;
1848 3cc62370 bellard
    }
1849 fb0eaffc bellard
    gen_op_load_fpr_FT0(rB(ctx->opcode));
1850 28b6751f bellard
    gen_op_store_fpscr(FM(ctx->opcode));
1851 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1852 fb0eaffc bellard
        gen_op_set_Rc1();
1853 79aceca5 bellard
}
1854 79aceca5 bellard
1855 79aceca5 bellard
/* mtfsfi */
1856 79aceca5 bellard
GEN_HANDLER(mtfsfi, 0x3F, 0x06, 0x04, 0x006f0800, PPC_FLOAT)
1857 79aceca5 bellard
{
1858 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
1859 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
1860 3cc62370 bellard
        return;
1861 3cc62370 bellard
    }
1862 fb0eaffc bellard
    gen_op_store_T0_fpscri(crbD(ctx->opcode) >> 2, FPIMM(ctx->opcode));
1863 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
1864 fb0eaffc bellard
        gen_op_set_Rc1();
1865 79aceca5 bellard
}
1866 79aceca5 bellard
1867 76a66253 j_mayer
/***                           Addressing modes                            ***/
1868 76a66253 j_mayer
/* Register indirect with immediate index : EA = (rA|0) + SIMM */
1869 9d53c753 j_mayer
static inline void gen_addr_imm_index (DisasContext *ctx, int maskl)
1870 76a66253 j_mayer
{
1871 76a66253 j_mayer
    target_long simm = SIMM(ctx->opcode);
1872 76a66253 j_mayer
1873 9d53c753 j_mayer
    if (maskl)
1874 9d53c753 j_mayer
        simm &= ~0x03;
1875 76a66253 j_mayer
    if (rA(ctx->opcode) == 0) {
1876 d9bce9d9 j_mayer
        gen_set_T0(simm);
1877 76a66253 j_mayer
    } else {
1878 76a66253 j_mayer
        gen_op_load_gpr_T0(rA(ctx->opcode));
1879 76a66253 j_mayer
        if (likely(simm != 0))
1880 76a66253 j_mayer
            gen_op_addi(simm);
1881 76a66253 j_mayer
    }
1882 a496775f j_mayer
#ifdef DEBUG_MEMORY_ACCESSES
1883 a496775f j_mayer
    gen_op_print_mem_EA();
1884 a496775f j_mayer
#endif
1885 76a66253 j_mayer
}
1886 76a66253 j_mayer
1887 76a66253 j_mayer
static inline void gen_addr_reg_index (DisasContext *ctx)
1888 76a66253 j_mayer
{
1889 76a66253 j_mayer
    if (rA(ctx->opcode) == 0) {
1890 76a66253 j_mayer
        gen_op_load_gpr_T0(rB(ctx->opcode));
1891 76a66253 j_mayer
    } else {
1892 76a66253 j_mayer
        gen_op_load_gpr_T0(rA(ctx->opcode));
1893 76a66253 j_mayer
        gen_op_load_gpr_T1(rB(ctx->opcode));
1894 76a66253 j_mayer
        gen_op_add();
1895 76a66253 j_mayer
    }
1896 a496775f j_mayer
#ifdef DEBUG_MEMORY_ACCESSES
1897 a496775f j_mayer
    gen_op_print_mem_EA();
1898 a496775f j_mayer
#endif
1899 76a66253 j_mayer
}
1900 76a66253 j_mayer
1901 76a66253 j_mayer
static inline void gen_addr_register (DisasContext *ctx)
1902 76a66253 j_mayer
{
1903 76a66253 j_mayer
    if (rA(ctx->opcode) == 0) {
1904 76a66253 j_mayer
        gen_op_reset_T0();
1905 76a66253 j_mayer
    } else {
1906 76a66253 j_mayer
        gen_op_load_gpr_T0(rA(ctx->opcode));
1907 76a66253 j_mayer
    }
1908 a496775f j_mayer
#ifdef DEBUG_MEMORY_ACCESSES
1909 a496775f j_mayer
    gen_op_print_mem_EA();
1910 a496775f j_mayer
#endif
1911 76a66253 j_mayer
}
1912 76a66253 j_mayer
1913 79aceca5 bellard
/***                             Integer load                              ***/
1914 111bfab3 bellard
#define op_ldst(name)        (*gen_op_##name[ctx->mem_idx])()
1915 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
1916 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1917 111bfab3 bellard
#define OP_LD_TABLE(width)                                                    \
1918 111bfab3 bellard
static GenOpFunc *gen_op_l##width[] = {                                       \
1919 111bfab3 bellard
    &gen_op_l##width##_raw,                                                   \
1920 111bfab3 bellard
    &gen_op_l##width##_le_raw,                                                \
1921 d9bce9d9 j_mayer
    &gen_op_l##width##_64_raw,                                                \
1922 d9bce9d9 j_mayer
    &gen_op_l##width##_le_64_raw,                                             \
1923 111bfab3 bellard
};
1924 111bfab3 bellard
#define OP_ST_TABLE(width)                                                    \
1925 111bfab3 bellard
static GenOpFunc *gen_op_st##width[] = {                                      \
1926 111bfab3 bellard
    &gen_op_st##width##_raw,                                                  \
1927 111bfab3 bellard
    &gen_op_st##width##_le_raw,                                               \
1928 d9bce9d9 j_mayer
    &gen_op_st##width##_64_raw,                                               \
1929 d9bce9d9 j_mayer
    &gen_op_st##width##_le_64_raw,                                            \
1930 111bfab3 bellard
};
1931 111bfab3 bellard
/* Byte access routine are endian safe */
1932 d9bce9d9 j_mayer
#define gen_op_stb_le_64_raw gen_op_stb_64_raw
1933 d9bce9d9 j_mayer
#define gen_op_lbz_le_64_raw gen_op_lbz_64_raw
1934 d9bce9d9 j_mayer
#else
1935 d9bce9d9 j_mayer
#define OP_LD_TABLE(width)                                                    \
1936 d9bce9d9 j_mayer
static GenOpFunc *gen_op_l##width[] = {                                       \
1937 d9bce9d9 j_mayer
    &gen_op_l##width##_raw,                                                   \
1938 d9bce9d9 j_mayer
    &gen_op_l##width##_le_raw,                                                \
1939 d9bce9d9 j_mayer
};
1940 d9bce9d9 j_mayer
#define OP_ST_TABLE(width)                                                    \
1941 d9bce9d9 j_mayer
static GenOpFunc *gen_op_st##width[] = {                                      \
1942 d9bce9d9 j_mayer
    &gen_op_st##width##_raw,                                                  \
1943 d9bce9d9 j_mayer
    &gen_op_st##width##_le_raw,                                               \
1944 d9bce9d9 j_mayer
};
1945 d9bce9d9 j_mayer
#endif
1946 d9bce9d9 j_mayer
/* Byte access routine are endian safe */
1947 111bfab3 bellard
#define gen_op_stb_le_raw gen_op_stb_raw
1948 111bfab3 bellard
#define gen_op_lbz_le_raw gen_op_lbz_raw
1949 9a64fbe4 bellard
#else
1950 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
1951 9a64fbe4 bellard
#define OP_LD_TABLE(width)                                                    \
1952 9a64fbe4 bellard
static GenOpFunc *gen_op_l##width[] = {                                       \
1953 9a64fbe4 bellard
    &gen_op_l##width##_user,                                                  \
1954 111bfab3 bellard
    &gen_op_l##width##_le_user,                                               \
1955 9a64fbe4 bellard
    &gen_op_l##width##_kernel,                                                \
1956 111bfab3 bellard
    &gen_op_l##width##_le_kernel,                                             \
1957 d9bce9d9 j_mayer
    &gen_op_l##width##_64_user,                                               \
1958 d9bce9d9 j_mayer
    &gen_op_l##width##_le_64_user,                                            \
1959 d9bce9d9 j_mayer
    &gen_op_l##width##_64_kernel,                                             \
1960 d9bce9d9 j_mayer
    &gen_op_l##width##_le_64_kernel,                                          \
1961 111bfab3 bellard
};
1962 9a64fbe4 bellard
#define OP_ST_TABLE(width)                                                    \
1963 9a64fbe4 bellard
static GenOpFunc *gen_op_st##width[] = {                                      \
1964 9a64fbe4 bellard
    &gen_op_st##width##_user,                                                 \
1965 111bfab3 bellard
    &gen_op_st##width##_le_user,                                              \
1966 9a64fbe4 bellard
    &gen_op_st##width##_kernel,                                               \
1967 111bfab3 bellard
    &gen_op_st##width##_le_kernel,                                            \
1968 d9bce9d9 j_mayer
    &gen_op_st##width##_64_user,                                              \
1969 d9bce9d9 j_mayer
    &gen_op_st##width##_le_64_user,                                           \
1970 d9bce9d9 j_mayer
    &gen_op_st##width##_64_kernel,                                            \
1971 d9bce9d9 j_mayer
    &gen_op_st##width##_le_64_kernel,                                         \
1972 111bfab3 bellard
};
1973 111bfab3 bellard
/* Byte access routine are endian safe */
1974 d9bce9d9 j_mayer
#define gen_op_stb_le_64_user gen_op_stb_64_user
1975 d9bce9d9 j_mayer
#define gen_op_lbz_le_64_user gen_op_lbz_64_user
1976 d9bce9d9 j_mayer
#define gen_op_stb_le_64_kernel gen_op_stb_64_kernel
1977 d9bce9d9 j_mayer
#define gen_op_lbz_le_64_kernel gen_op_lbz_64_kernel
1978 d9bce9d9 j_mayer
#else
1979 d9bce9d9 j_mayer
#define OP_LD_TABLE(width)                                                    \
1980 d9bce9d9 j_mayer
static GenOpFunc *gen_op_l##width[] = {                                       \
1981 d9bce9d9 j_mayer
    &gen_op_l##width##_user,                                                  \
1982 d9bce9d9 j_mayer
    &gen_op_l##width##_le_user,                                               \
1983 d9bce9d9 j_mayer
    &gen_op_l##width##_kernel,                                                \
1984 d9bce9d9 j_mayer
    &gen_op_l##width##_le_kernel,                                             \
1985 d9bce9d9 j_mayer
};
1986 d9bce9d9 j_mayer
#define OP_ST_TABLE(width)                                                    \
1987 d9bce9d9 j_mayer
static GenOpFunc *gen_op_st##width[] = {                                      \
1988 d9bce9d9 j_mayer
    &gen_op_st##width##_user,                                                 \
1989 d9bce9d9 j_mayer
    &gen_op_st##width##_le_user,                                              \
1990 d9bce9d9 j_mayer
    &gen_op_st##width##_kernel,                                               \
1991 d9bce9d9 j_mayer
    &gen_op_st##width##_le_kernel,                                            \
1992 d9bce9d9 j_mayer
};
1993 d9bce9d9 j_mayer
#endif
1994 d9bce9d9 j_mayer
/* Byte access routine are endian safe */
1995 111bfab3 bellard
#define gen_op_stb_le_user gen_op_stb_user
1996 111bfab3 bellard
#define gen_op_lbz_le_user gen_op_lbz_user
1997 111bfab3 bellard
#define gen_op_stb_le_kernel gen_op_stb_kernel
1998 111bfab3 bellard
#define gen_op_lbz_le_kernel gen_op_lbz_kernel
1999 9a64fbe4 bellard
#endif
2000 9a64fbe4 bellard
2001 d9bce9d9 j_mayer
#define GEN_LD(width, opc, type)                                              \
2002 d9bce9d9 j_mayer
GEN_HANDLER(l##width, opc, 0xFF, 0xFF, 0x00000000, type)                      \
2003 79aceca5 bellard
{                                                                             \
2004 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);                                               \
2005 9a64fbe4 bellard
    op_ldst(l##width);                                                        \
2006 79aceca5 bellard
    gen_op_store_T1_gpr(rD(ctx->opcode));                                     \
2007 79aceca5 bellard
}
2008 79aceca5 bellard
2009 d9bce9d9 j_mayer
#define GEN_LDU(width, opc, type)                                             \
2010 d9bce9d9 j_mayer
GEN_HANDLER(l##width##u, opc, 0xFF, 0xFF, 0x00000000, type)                   \
2011 79aceca5 bellard
{                                                                             \
2012 76a66253 j_mayer
    if (unlikely(rA(ctx->opcode) == 0 ||                                      \
2013 76a66253 j_mayer
                 rA(ctx->opcode) == rD(ctx->opcode))) {                       \
2014 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);                                                  \
2015 9fddaa0c bellard
        return;                                                               \
2016 9a64fbe4 bellard
    }                                                                         \
2017 9d53c753 j_mayer
    if (type == PPC_64B)                                                      \
2018 9d53c753 j_mayer
        gen_addr_imm_index(ctx, 1);                                           \
2019 9d53c753 j_mayer
    else                                                                      \
2020 9d53c753 j_mayer
        gen_addr_imm_index(ctx, 0);                                           \
2021 9a64fbe4 bellard
    op_ldst(l##width);                                                        \
2022 79aceca5 bellard
    gen_op_store_T1_gpr(rD(ctx->opcode));                                     \
2023 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));                                     \
2024 79aceca5 bellard
}
2025 79aceca5 bellard
2026 d9bce9d9 j_mayer
#define GEN_LDUX(width, opc2, opc3, type)                                     \
2027 d9bce9d9 j_mayer
GEN_HANDLER(l##width##ux, 0x1F, opc2, opc3, 0x00000001, type)                 \
2028 79aceca5 bellard
{                                                                             \
2029 76a66253 j_mayer
    if (unlikely(rA(ctx->opcode) == 0 ||                                      \
2030 76a66253 j_mayer
                 rA(ctx->opcode) == rD(ctx->opcode))) {                       \
2031 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);                                                  \
2032 9fddaa0c bellard
        return;                                                               \
2033 9a64fbe4 bellard
    }                                                                         \
2034 76a66253 j_mayer
    gen_addr_reg_index(ctx);                                                  \
2035 9a64fbe4 bellard
    op_ldst(l##width);                                                        \
2036 79aceca5 bellard
    gen_op_store_T1_gpr(rD(ctx->opcode));                                     \
2037 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));                                     \
2038 79aceca5 bellard
}
2039 79aceca5 bellard
2040 d9bce9d9 j_mayer
#define GEN_LDX(width, opc2, opc3, type)                                      \
2041 d9bce9d9 j_mayer
GEN_HANDLER(l##width##x, 0x1F, opc2, opc3, 0x00000001, type)                  \
2042 79aceca5 bellard
{                                                                             \
2043 76a66253 j_mayer
    gen_addr_reg_index(ctx);                                                  \
2044 9a64fbe4 bellard
    op_ldst(l##width);                                                        \
2045 79aceca5 bellard
    gen_op_store_T1_gpr(rD(ctx->opcode));                                     \
2046 79aceca5 bellard
}
2047 79aceca5 bellard
2048 d9bce9d9 j_mayer
#define GEN_LDS(width, op, type)                                              \
2049 9a64fbe4 bellard
OP_LD_TABLE(width);                                                           \
2050 d9bce9d9 j_mayer
GEN_LD(width, op | 0x20, type);                                               \
2051 d9bce9d9 j_mayer
GEN_LDU(width, op | 0x21, type);                                              \
2052 d9bce9d9 j_mayer
GEN_LDUX(width, 0x17, op | 0x01, type);                                       \
2053 d9bce9d9 j_mayer
GEN_LDX(width, 0x17, op | 0x00, type)
2054 79aceca5 bellard
2055 79aceca5 bellard
/* lbz lbzu lbzux lbzx */
2056 d9bce9d9 j_mayer
GEN_LDS(bz, 0x02, PPC_INTEGER);
2057 79aceca5 bellard
/* lha lhau lhaux lhax */
2058 d9bce9d9 j_mayer
GEN_LDS(ha, 0x0A, PPC_INTEGER);
2059 79aceca5 bellard
/* lhz lhzu lhzux lhzx */
2060 d9bce9d9 j_mayer
GEN_LDS(hz, 0x08, PPC_INTEGER);
2061 79aceca5 bellard
/* lwz lwzu lwzux lwzx */
2062 d9bce9d9 j_mayer
GEN_LDS(wz, 0x00, PPC_INTEGER);
2063 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2064 d9bce9d9 j_mayer
OP_LD_TABLE(wa);
2065 d9bce9d9 j_mayer
OP_LD_TABLE(d);
2066 d9bce9d9 j_mayer
/* lwaux */
2067 d9bce9d9 j_mayer
GEN_LDUX(wa, 0x15, 0x0B, PPC_64B);
2068 d9bce9d9 j_mayer
/* lwax */
2069 d9bce9d9 j_mayer
GEN_LDX(wa, 0x15, 0x0A, PPC_64B);
2070 d9bce9d9 j_mayer
/* ldux */
2071 d9bce9d9 j_mayer
GEN_LDUX(d, 0x15, 0x01, PPC_64B);
2072 d9bce9d9 j_mayer
/* ldx */
2073 d9bce9d9 j_mayer
GEN_LDX(d, 0x15, 0x00, PPC_64B);
2074 d9bce9d9 j_mayer
GEN_HANDLER(ld, 0x3A, 0xFF, 0xFF, 0x00000000, PPC_64B)
2075 d9bce9d9 j_mayer
{
2076 d9bce9d9 j_mayer
    if (Rc(ctx->opcode)) {
2077 d9bce9d9 j_mayer
        if (unlikely(rA(ctx->opcode) == 0 ||
2078 d9bce9d9 j_mayer
                     rA(ctx->opcode) == rD(ctx->opcode))) {
2079 e1833e1f j_mayer
            GEN_EXCP_INVAL(ctx);
2080 d9bce9d9 j_mayer
            return;
2081 d9bce9d9 j_mayer
        }
2082 d9bce9d9 j_mayer
    }
2083 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 1);
2084 d9bce9d9 j_mayer
    if (ctx->opcode & 0x02) {
2085 d9bce9d9 j_mayer
        /* lwa (lwau is undefined) */
2086 d9bce9d9 j_mayer
        op_ldst(lwa);
2087 d9bce9d9 j_mayer
    } else {
2088 d9bce9d9 j_mayer
        /* ld - ldu */
2089 d9bce9d9 j_mayer
        op_ldst(ld);
2090 d9bce9d9 j_mayer
    }
2091 d9bce9d9 j_mayer
    gen_op_store_T1_gpr(rD(ctx->opcode));
2092 d9bce9d9 j_mayer
    if (Rc(ctx->opcode))
2093 d9bce9d9 j_mayer
        gen_op_store_T0_gpr(rA(ctx->opcode));
2094 d9bce9d9 j_mayer
}
2095 d9bce9d9 j_mayer
#endif
2096 79aceca5 bellard
2097 79aceca5 bellard
/***                              Integer store                            ***/
2098 d9bce9d9 j_mayer
#define GEN_ST(width, opc, type)                                              \
2099 d9bce9d9 j_mayer
GEN_HANDLER(st##width, opc, 0xFF, 0xFF, 0x00000000, type)                     \
2100 79aceca5 bellard
{                                                                             \
2101 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);                                               \
2102 9a64fbe4 bellard
    gen_op_load_gpr_T1(rS(ctx->opcode));                                      \
2103 9a64fbe4 bellard
    op_ldst(st##width);                                                       \
2104 79aceca5 bellard
}
2105 79aceca5 bellard
2106 d9bce9d9 j_mayer
#define GEN_STU(width, opc, type)                                             \
2107 d9bce9d9 j_mayer
GEN_HANDLER(st##width##u, opc, 0xFF, 0xFF, 0x00000000, type)                  \
2108 79aceca5 bellard
{                                                                             \
2109 76a66253 j_mayer
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
2110 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);                                                  \
2111 9fddaa0c bellard
        return;                                                               \
2112 9a64fbe4 bellard
    }                                                                         \
2113 9d53c753 j_mayer
    if (type == PPC_64B)                                                      \
2114 9d53c753 j_mayer
        gen_addr_imm_index(ctx, 1);                                           \
2115 9d53c753 j_mayer
    else                                                                      \
2116 9d53c753 j_mayer
        gen_addr_imm_index(ctx, 0);                                           \
2117 79aceca5 bellard
    gen_op_load_gpr_T1(rS(ctx->opcode));                                      \
2118 9a64fbe4 bellard
    op_ldst(st##width);                                                       \
2119 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));                                     \
2120 79aceca5 bellard
}
2121 79aceca5 bellard
2122 d9bce9d9 j_mayer
#define GEN_STUX(width, opc2, opc3, type)                                     \
2123 d9bce9d9 j_mayer
GEN_HANDLER(st##width##ux, 0x1F, opc2, opc3, 0x00000001, type)                \
2124 79aceca5 bellard
{                                                                             \
2125 76a66253 j_mayer
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
2126 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);                                                  \
2127 9fddaa0c bellard
        return;                                                               \
2128 9a64fbe4 bellard
    }                                                                         \
2129 76a66253 j_mayer
    gen_addr_reg_index(ctx);                                                  \
2130 9a64fbe4 bellard
    gen_op_load_gpr_T1(rS(ctx->opcode));                                      \
2131 9a64fbe4 bellard
    op_ldst(st##width);                                                       \
2132 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));                                     \
2133 79aceca5 bellard
}
2134 79aceca5 bellard
2135 d9bce9d9 j_mayer
#define GEN_STX(width, opc2, opc3, type)                                      \
2136 d9bce9d9 j_mayer
GEN_HANDLER(st##width##x, 0x1F, opc2, opc3, 0x00000001, type)                 \
2137 79aceca5 bellard
{                                                                             \
2138 76a66253 j_mayer
    gen_addr_reg_index(ctx);                                                  \
2139 9a64fbe4 bellard
    gen_op_load_gpr_T1(rS(ctx->opcode));                                      \
2140 9a64fbe4 bellard
    op_ldst(st##width);                                                       \
2141 79aceca5 bellard
}
2142 79aceca5 bellard
2143 d9bce9d9 j_mayer
#define GEN_STS(width, op, type)                                              \
2144 9a64fbe4 bellard
OP_ST_TABLE(width);                                                           \
2145 d9bce9d9 j_mayer
GEN_ST(width, op | 0x20, type);                                               \
2146 d9bce9d9 j_mayer
GEN_STU(width, op | 0x21, type);                                              \
2147 d9bce9d9 j_mayer
GEN_STUX(width, 0x17, op | 0x01, type);                                       \
2148 d9bce9d9 j_mayer
GEN_STX(width, 0x17, op | 0x00, type)
2149 79aceca5 bellard
2150 79aceca5 bellard
/* stb stbu stbux stbx */
2151 d9bce9d9 j_mayer
GEN_STS(b, 0x06, PPC_INTEGER);
2152 79aceca5 bellard
/* sth sthu sthux sthx */
2153 d9bce9d9 j_mayer
GEN_STS(h, 0x0C, PPC_INTEGER);
2154 79aceca5 bellard
/* stw stwu stwux stwx */
2155 d9bce9d9 j_mayer
GEN_STS(w, 0x04, PPC_INTEGER);
2156 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2157 d9bce9d9 j_mayer
OP_ST_TABLE(d);
2158 426613db j_mayer
GEN_STUX(d, 0x15, 0x05, PPC_64B);
2159 426613db j_mayer
GEN_STX(d, 0x15, 0x04, PPC_64B);
2160 d9bce9d9 j_mayer
GEN_HANDLER(std, 0x3E, 0xFF, 0xFF, 0x00000002, PPC_64B)
2161 d9bce9d9 j_mayer
{
2162 d9bce9d9 j_mayer
    if (Rc(ctx->opcode)) {
2163 d9bce9d9 j_mayer
        if (unlikely(rA(ctx->opcode) == 0)) {
2164 e1833e1f j_mayer
            GEN_EXCP_INVAL(ctx);
2165 d9bce9d9 j_mayer
            return;
2166 d9bce9d9 j_mayer
        }
2167 d9bce9d9 j_mayer
    }
2168 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 1);
2169 d9bce9d9 j_mayer
    gen_op_load_gpr_T1(rS(ctx->opcode));
2170 d9bce9d9 j_mayer
    op_ldst(std);
2171 d9bce9d9 j_mayer
    if (Rc(ctx->opcode))
2172 d9bce9d9 j_mayer
        gen_op_store_T0_gpr(rA(ctx->opcode));
2173 d9bce9d9 j_mayer
}
2174 d9bce9d9 j_mayer
#endif
2175 79aceca5 bellard
/***                Integer load and store with byte reverse               ***/
2176 79aceca5 bellard
/* lhbrx */
2177 9a64fbe4 bellard
OP_LD_TABLE(hbr);
2178 d9bce9d9 j_mayer
GEN_LDX(hbr, 0x16, 0x18, PPC_INTEGER);
2179 79aceca5 bellard
/* lwbrx */
2180 9a64fbe4 bellard
OP_LD_TABLE(wbr);
2181 d9bce9d9 j_mayer
GEN_LDX(wbr, 0x16, 0x10, PPC_INTEGER);
2182 79aceca5 bellard
/* sthbrx */
2183 9a64fbe4 bellard
OP_ST_TABLE(hbr);
2184 d9bce9d9 j_mayer
GEN_STX(hbr, 0x16, 0x1C, PPC_INTEGER);
2185 79aceca5 bellard
/* stwbrx */
2186 9a64fbe4 bellard
OP_ST_TABLE(wbr);
2187 d9bce9d9 j_mayer
GEN_STX(wbr, 0x16, 0x14, PPC_INTEGER);
2188 79aceca5 bellard
2189 79aceca5 bellard
/***                    Integer load and store multiple                    ***/
2190 111bfab3 bellard
#define op_ldstm(name, reg) (*gen_op_##name[ctx->mem_idx])(reg)
2191 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2192 d9bce9d9 j_mayer
#if defined(CONFIG_USER_ONLY)
2193 d9bce9d9 j_mayer
static GenOpFunc1 *gen_op_lmw[] = {
2194 d9bce9d9 j_mayer
    &gen_op_lmw_raw,
2195 d9bce9d9 j_mayer
    &gen_op_lmw_le_raw,
2196 d9bce9d9 j_mayer
    &gen_op_lmw_64_raw,
2197 d9bce9d9 j_mayer
    &gen_op_lmw_le_64_raw,
2198 d9bce9d9 j_mayer
};
2199 d9bce9d9 j_mayer
static GenOpFunc1 *gen_op_stmw[] = {
2200 d9bce9d9 j_mayer
    &gen_op_stmw_64_raw,
2201 d9bce9d9 j_mayer
    &gen_op_stmw_le_64_raw,
2202 d9bce9d9 j_mayer
};
2203 d9bce9d9 j_mayer
#else
2204 d9bce9d9 j_mayer
static GenOpFunc1 *gen_op_lmw[] = {
2205 d9bce9d9 j_mayer
    &gen_op_lmw_user,
2206 d9bce9d9 j_mayer
    &gen_op_lmw_le_user,
2207 d9bce9d9 j_mayer
    &gen_op_lmw_kernel,
2208 d9bce9d9 j_mayer
    &gen_op_lmw_le_kernel,
2209 d9bce9d9 j_mayer
    &gen_op_lmw_64_user,
2210 d9bce9d9 j_mayer
    &gen_op_lmw_le_64_user,
2211 d9bce9d9 j_mayer
    &gen_op_lmw_64_kernel,
2212 d9bce9d9 j_mayer
    &gen_op_lmw_le_64_kernel,
2213 d9bce9d9 j_mayer
};
2214 d9bce9d9 j_mayer
static GenOpFunc1 *gen_op_stmw[] = {
2215 d9bce9d9 j_mayer
    &gen_op_stmw_user,
2216 d9bce9d9 j_mayer
    &gen_op_stmw_le_user,
2217 d9bce9d9 j_mayer
    &gen_op_stmw_kernel,
2218 d9bce9d9 j_mayer
    &gen_op_stmw_le_kernel,
2219 d9bce9d9 j_mayer
    &gen_op_stmw_64_user,
2220 d9bce9d9 j_mayer
    &gen_op_stmw_le_64_user,
2221 d9bce9d9 j_mayer
    &gen_op_stmw_64_kernel,
2222 d9bce9d9 j_mayer
    &gen_op_stmw_le_64_kernel,
2223 d9bce9d9 j_mayer
};
2224 d9bce9d9 j_mayer
#endif
2225 d9bce9d9 j_mayer
#else
2226 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
2227 111bfab3 bellard
static GenOpFunc1 *gen_op_lmw[] = {
2228 111bfab3 bellard
    &gen_op_lmw_raw,
2229 111bfab3 bellard
    &gen_op_lmw_le_raw,
2230 111bfab3 bellard
};
2231 111bfab3 bellard
static GenOpFunc1 *gen_op_stmw[] = {
2232 111bfab3 bellard
    &gen_op_stmw_raw,
2233 111bfab3 bellard
    &gen_op_stmw_le_raw,
2234 111bfab3 bellard
};
2235 9a64fbe4 bellard
#else
2236 9a64fbe4 bellard
static GenOpFunc1 *gen_op_lmw[] = {
2237 9a64fbe4 bellard
    &gen_op_lmw_user,
2238 111bfab3 bellard
    &gen_op_lmw_le_user,
2239 9a64fbe4 bellard
    &gen_op_lmw_kernel,
2240 111bfab3 bellard
    &gen_op_lmw_le_kernel,
2241 9a64fbe4 bellard
};
2242 9a64fbe4 bellard
static GenOpFunc1 *gen_op_stmw[] = {
2243 9a64fbe4 bellard
    &gen_op_stmw_user,
2244 111bfab3 bellard
    &gen_op_stmw_le_user,
2245 9a64fbe4 bellard
    &gen_op_stmw_kernel,
2246 111bfab3 bellard
    &gen_op_stmw_le_kernel,
2247 9a64fbe4 bellard
};
2248 9a64fbe4 bellard
#endif
2249 d9bce9d9 j_mayer
#endif
2250 9a64fbe4 bellard
2251 79aceca5 bellard
/* lmw */
2252 79aceca5 bellard
GEN_HANDLER(lmw, 0x2E, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
2253 79aceca5 bellard
{
2254 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
2255 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
2256 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);
2257 9a64fbe4 bellard
    op_ldstm(lmw, rD(ctx->opcode));
2258 79aceca5 bellard
}
2259 79aceca5 bellard
2260 79aceca5 bellard
/* stmw */
2261 79aceca5 bellard
GEN_HANDLER(stmw, 0x2F, 0xFF, 0xFF, 0x00000000, PPC_INTEGER)
2262 79aceca5 bellard
{
2263 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
2264 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
2265 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);
2266 9a64fbe4 bellard
    op_ldstm(stmw, rS(ctx->opcode));
2267 79aceca5 bellard
}
2268 79aceca5 bellard
2269 79aceca5 bellard
/***                    Integer load and store strings                     ***/
2270 9a64fbe4 bellard
#define op_ldsts(name, start) (*gen_op_##name[ctx->mem_idx])(start)
2271 9a64fbe4 bellard
#define op_ldstsx(name, rd, ra, rb) (*gen_op_##name[ctx->mem_idx])(rd, ra, rb)
2272 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2273 d9bce9d9 j_mayer
#if defined(CONFIG_USER_ONLY)
2274 d9bce9d9 j_mayer
static GenOpFunc1 *gen_op_lswi[] = {
2275 d9bce9d9 j_mayer
    &gen_op_lswi_raw,
2276 d9bce9d9 j_mayer
    &gen_op_lswi_le_raw,
2277 d9bce9d9 j_mayer
    &gen_op_lswi_64_raw,
2278 d9bce9d9 j_mayer
    &gen_op_lswi_le_64_raw,
2279 d9bce9d9 j_mayer
};
2280 d9bce9d9 j_mayer
static GenOpFunc3 *gen_op_lswx[] = {
2281 d9bce9d9 j_mayer
    &gen_op_lswx_raw,
2282 d9bce9d9 j_mayer
    &gen_op_lswx_le_raw,
2283 d9bce9d9 j_mayer
    &gen_op_lswx_64_raw,
2284 d9bce9d9 j_mayer
    &gen_op_lswx_le_64_raw,
2285 d9bce9d9 j_mayer
};
2286 d9bce9d9 j_mayer
static GenOpFunc1 *gen_op_stsw[] = {
2287 d9bce9d9 j_mayer
    &gen_op_stsw_raw,
2288 d9bce9d9 j_mayer
    &gen_op_stsw_le_raw,
2289 d9bce9d9 j_mayer
    &gen_op_stsw_64_raw,
2290 d9bce9d9 j_mayer
    &gen_op_stsw_le_64_raw,
2291 d9bce9d9 j_mayer
};
2292 d9bce9d9 j_mayer
#else
2293 d9bce9d9 j_mayer
static GenOpFunc1 *gen_op_lswi[] = {
2294 d9bce9d9 j_mayer
    &gen_op_lswi_user,
2295 d9bce9d9 j_mayer
    &gen_op_lswi_le_user,
2296 d9bce9d9 j_mayer
    &gen_op_lswi_kernel,
2297 d9bce9d9 j_mayer
    &gen_op_lswi_le_kernel,
2298 d9bce9d9 j_mayer
    &gen_op_lswi_64_user,
2299 d9bce9d9 j_mayer
    &gen_op_lswi_le_64_user,
2300 d9bce9d9 j_mayer
    &gen_op_lswi_64_kernel,
2301 d9bce9d9 j_mayer
    &gen_op_lswi_le_64_kernel,
2302 d9bce9d9 j_mayer
};
2303 d9bce9d9 j_mayer
static GenOpFunc3 *gen_op_lswx[] = {
2304 d9bce9d9 j_mayer
    &gen_op_lswx_user,
2305 d9bce9d9 j_mayer
    &gen_op_lswx_le_user,
2306 d9bce9d9 j_mayer
    &gen_op_lswx_kernel,
2307 d9bce9d9 j_mayer
    &gen_op_lswx_le_kernel,
2308 d9bce9d9 j_mayer
    &gen_op_lswx_64_user,
2309 d9bce9d9 j_mayer
    &gen_op_lswx_le_64_user,
2310 d9bce9d9 j_mayer
    &gen_op_lswx_64_kernel,
2311 d9bce9d9 j_mayer
    &gen_op_lswx_le_64_kernel,
2312 d9bce9d9 j_mayer
};
2313 d9bce9d9 j_mayer
static GenOpFunc1 *gen_op_stsw[] = {
2314 d9bce9d9 j_mayer
    &gen_op_stsw_user,
2315 d9bce9d9 j_mayer
    &gen_op_stsw_le_user,
2316 d9bce9d9 j_mayer
    &gen_op_stsw_kernel,
2317 d9bce9d9 j_mayer
    &gen_op_stsw_le_kernel,
2318 d9bce9d9 j_mayer
    &gen_op_stsw_64_user,
2319 d9bce9d9 j_mayer
    &gen_op_stsw_le_64_user,
2320 d9bce9d9 j_mayer
    &gen_op_stsw_64_kernel,
2321 d9bce9d9 j_mayer
    &gen_op_stsw_le_64_kernel,
2322 d9bce9d9 j_mayer
};
2323 d9bce9d9 j_mayer
#endif
2324 d9bce9d9 j_mayer
#else
2325 111bfab3 bellard
#if defined(CONFIG_USER_ONLY)
2326 111bfab3 bellard
static GenOpFunc1 *gen_op_lswi[] = {
2327 111bfab3 bellard
    &gen_op_lswi_raw,
2328 111bfab3 bellard
    &gen_op_lswi_le_raw,
2329 111bfab3 bellard
};
2330 111bfab3 bellard
static GenOpFunc3 *gen_op_lswx[] = {
2331 111bfab3 bellard
    &gen_op_lswx_raw,
2332 111bfab3 bellard
    &gen_op_lswx_le_raw,
2333 111bfab3 bellard
};
2334 111bfab3 bellard
static GenOpFunc1 *gen_op_stsw[] = {
2335 111bfab3 bellard
    &gen_op_stsw_raw,
2336 111bfab3 bellard
    &gen_op_stsw_le_raw,
2337 111bfab3 bellard
};
2338 111bfab3 bellard
#else
2339 9a64fbe4 bellard
static GenOpFunc1 *gen_op_lswi[] = {
2340 9a64fbe4 bellard
    &gen_op_lswi_user,
2341 111bfab3 bellard
    &gen_op_lswi_le_user,
2342 9a64fbe4 bellard
    &gen_op_lswi_kernel,
2343 111bfab3 bellard
    &gen_op_lswi_le_kernel,
2344 9a64fbe4 bellard
};
2345 9a64fbe4 bellard
static GenOpFunc3 *gen_op_lswx[] = {
2346 9a64fbe4 bellard
    &gen_op_lswx_user,
2347 111bfab3 bellard
    &gen_op_lswx_le_user,
2348 9a64fbe4 bellard
    &gen_op_lswx_kernel,
2349 111bfab3 bellard
    &gen_op_lswx_le_kernel,
2350 9a64fbe4 bellard
};
2351 9a64fbe4 bellard
static GenOpFunc1 *gen_op_stsw[] = {
2352 9a64fbe4 bellard
    &gen_op_stsw_user,
2353 111bfab3 bellard
    &gen_op_stsw_le_user,
2354 9a64fbe4 bellard
    &gen_op_stsw_kernel,
2355 111bfab3 bellard
    &gen_op_stsw_le_kernel,
2356 9a64fbe4 bellard
};
2357 9a64fbe4 bellard
#endif
2358 d9bce9d9 j_mayer
#endif
2359 9a64fbe4 bellard
2360 79aceca5 bellard
/* lswi */
2361 3fc6c082 bellard
/* PowerPC32 specification says we must generate an exception if
2362 9a64fbe4 bellard
 * rA is in the range of registers to be loaded.
2363 9a64fbe4 bellard
 * In an other hand, IBM says this is valid, but rA won't be loaded.
2364 9a64fbe4 bellard
 * For now, I'll follow the spec...
2365 9a64fbe4 bellard
 */
2366 79aceca5 bellard
GEN_HANDLER(lswi, 0x1F, 0x15, 0x12, 0x00000001, PPC_INTEGER)
2367 79aceca5 bellard
{
2368 79aceca5 bellard
    int nb = NB(ctx->opcode);
2369 79aceca5 bellard
    int start = rD(ctx->opcode);
2370 9a64fbe4 bellard
    int ra = rA(ctx->opcode);
2371 79aceca5 bellard
    int nr;
2372 79aceca5 bellard
2373 79aceca5 bellard
    if (nb == 0)
2374 79aceca5 bellard
        nb = 32;
2375 79aceca5 bellard
    nr = nb / 4;
2376 76a66253 j_mayer
    if (unlikely(((start + nr) > 32  &&
2377 76a66253 j_mayer
                  start <= ra && (start + nr - 32) > ra) ||
2378 76a66253 j_mayer
                 ((start + nr) <= 32 && start <= ra && (start + nr) > ra))) {
2379 e1833e1f j_mayer
        GEN_EXCP(ctx, POWERPC_EXCP_PROGRAM,
2380 e1833e1f j_mayer
                 POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_LSWX);
2381 9fddaa0c bellard
        return;
2382 297d8e62 bellard
    }
2383 8dd4983c bellard
    /* NIP cannot be restored if the memory exception comes from an helper */
2384 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
2385 76a66253 j_mayer
    gen_addr_register(ctx);
2386 76a66253 j_mayer
    gen_op_set_T1(nb);
2387 9a64fbe4 bellard
    op_ldsts(lswi, start);
2388 79aceca5 bellard
}
2389 79aceca5 bellard
2390 79aceca5 bellard
/* lswx */
2391 79aceca5 bellard
GEN_HANDLER(lswx, 0x1F, 0x15, 0x10, 0x00000001, PPC_INTEGER)
2392 79aceca5 bellard
{
2393 9a64fbe4 bellard
    int ra = rA(ctx->opcode);
2394 9a64fbe4 bellard
    int rb = rB(ctx->opcode);
2395 9a64fbe4 bellard
2396 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
2397 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
2398 76a66253 j_mayer
    gen_addr_reg_index(ctx);
2399 9a64fbe4 bellard
    if (ra == 0) {
2400 9a64fbe4 bellard
        ra = rb;
2401 79aceca5 bellard
    }
2402 9a64fbe4 bellard
    gen_op_load_xer_bc();
2403 9a64fbe4 bellard
    op_ldstsx(lswx, rD(ctx->opcode), ra, rb);
2404 79aceca5 bellard
}
2405 79aceca5 bellard
2406 79aceca5 bellard
/* stswi */
2407 79aceca5 bellard
GEN_HANDLER(stswi, 0x1F, 0x15, 0x16, 0x00000001, PPC_INTEGER)
2408 79aceca5 bellard
{
2409 4b3686fa bellard
    int nb = NB(ctx->opcode);
2410 4b3686fa bellard
2411 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
2412 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
2413 76a66253 j_mayer
    gen_addr_register(ctx);
2414 4b3686fa bellard
    if (nb == 0)
2415 4b3686fa bellard
        nb = 32;
2416 4b3686fa bellard
    gen_op_set_T1(nb);
2417 9a64fbe4 bellard
    op_ldsts(stsw, rS(ctx->opcode));
2418 79aceca5 bellard
}
2419 79aceca5 bellard
2420 79aceca5 bellard
/* stswx */
2421 79aceca5 bellard
GEN_HANDLER(stswx, 0x1F, 0x15, 0x14, 0x00000001, PPC_INTEGER)
2422 79aceca5 bellard
{
2423 8dd4983c bellard
    /* NIP cannot be restored if the memory exception comes from an helper */
2424 5fafdf24 ths
    gen_update_nip(ctx, ctx->nip - 4);
2425 76a66253 j_mayer
    gen_addr_reg_index(ctx);
2426 76a66253 j_mayer
    gen_op_load_xer_bc();
2427 9a64fbe4 bellard
    op_ldsts(stsw, rS(ctx->opcode));
2428 79aceca5 bellard
}
2429 79aceca5 bellard
2430 79aceca5 bellard
/***                        Memory synchronisation                         ***/
2431 79aceca5 bellard
/* eieio */
2432 76a66253 j_mayer
GEN_HANDLER(eieio, 0x1F, 0x16, 0x1A, 0x03FF0801, PPC_MEM_EIEIO)
2433 79aceca5 bellard
{
2434 79aceca5 bellard
}
2435 79aceca5 bellard
2436 79aceca5 bellard
/* isync */
2437 76a66253 j_mayer
GEN_HANDLER(isync, 0x13, 0x16, 0x04, 0x03FF0801, PPC_MEM)
2438 79aceca5 bellard
{
2439 e1833e1f j_mayer
    GEN_STOP(ctx);
2440 79aceca5 bellard
}
2441 79aceca5 bellard
2442 111bfab3 bellard
#define op_lwarx() (*gen_op_lwarx[ctx->mem_idx])()
2443 111bfab3 bellard
#define op_stwcx() (*gen_op_stwcx[ctx->mem_idx])()
2444 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2445 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
2446 111bfab3 bellard
static GenOpFunc *gen_op_lwarx[] = {
2447 111bfab3 bellard
    &gen_op_lwarx_raw,
2448 111bfab3 bellard
    &gen_op_lwarx_le_raw,
2449 d9bce9d9 j_mayer
    &gen_op_lwarx_64_raw,
2450 d9bce9d9 j_mayer
    &gen_op_lwarx_le_64_raw,
2451 111bfab3 bellard
};
2452 111bfab3 bellard
static GenOpFunc *gen_op_stwcx[] = {
2453 111bfab3 bellard
    &gen_op_stwcx_raw,
2454 111bfab3 bellard
    &gen_op_stwcx_le_raw,
2455 d9bce9d9 j_mayer
    &gen_op_stwcx_64_raw,
2456 d9bce9d9 j_mayer
    &gen_op_stwcx_le_64_raw,
2457 111bfab3 bellard
};
2458 9a64fbe4 bellard
#else
2459 985a19d6 bellard
static GenOpFunc *gen_op_lwarx[] = {
2460 985a19d6 bellard
    &gen_op_lwarx_user,
2461 111bfab3 bellard
    &gen_op_lwarx_le_user,
2462 985a19d6 bellard
    &gen_op_lwarx_kernel,
2463 111bfab3 bellard
    &gen_op_lwarx_le_kernel,
2464 d9bce9d9 j_mayer
    &gen_op_lwarx_64_user,
2465 d9bce9d9 j_mayer
    &gen_op_lwarx_le_64_user,
2466 d9bce9d9 j_mayer
    &gen_op_lwarx_64_kernel,
2467 d9bce9d9 j_mayer
    &gen_op_lwarx_le_64_kernel,
2468 985a19d6 bellard
};
2469 9a64fbe4 bellard
static GenOpFunc *gen_op_stwcx[] = {
2470 9a64fbe4 bellard
    &gen_op_stwcx_user,
2471 111bfab3 bellard
    &gen_op_stwcx_le_user,
2472 9a64fbe4 bellard
    &gen_op_stwcx_kernel,
2473 111bfab3 bellard
    &gen_op_stwcx_le_kernel,
2474 d9bce9d9 j_mayer
    &gen_op_stwcx_64_user,
2475 d9bce9d9 j_mayer
    &gen_op_stwcx_le_64_user,
2476 d9bce9d9 j_mayer
    &gen_op_stwcx_64_kernel,
2477 d9bce9d9 j_mayer
    &gen_op_stwcx_le_64_kernel,
2478 9a64fbe4 bellard
};
2479 9a64fbe4 bellard
#endif
2480 d9bce9d9 j_mayer
#else
2481 d9bce9d9 j_mayer
#if defined(CONFIG_USER_ONLY)
2482 d9bce9d9 j_mayer
static GenOpFunc *gen_op_lwarx[] = {
2483 d9bce9d9 j_mayer
    &gen_op_lwarx_raw,
2484 d9bce9d9 j_mayer
    &gen_op_lwarx_le_raw,
2485 d9bce9d9 j_mayer
};
2486 d9bce9d9 j_mayer
static GenOpFunc *gen_op_stwcx[] = {
2487 d9bce9d9 j_mayer
    &gen_op_stwcx_raw,
2488 d9bce9d9 j_mayer
    &gen_op_stwcx_le_raw,
2489 d9bce9d9 j_mayer
};
2490 d9bce9d9 j_mayer
#else
2491 d9bce9d9 j_mayer
static GenOpFunc *gen_op_lwarx[] = {
2492 d9bce9d9 j_mayer
    &gen_op_lwarx_user,
2493 d9bce9d9 j_mayer
    &gen_op_lwarx_le_user,
2494 d9bce9d9 j_mayer
    &gen_op_lwarx_kernel,
2495 d9bce9d9 j_mayer
    &gen_op_lwarx_le_kernel,
2496 d9bce9d9 j_mayer
};
2497 d9bce9d9 j_mayer
static GenOpFunc *gen_op_stwcx[] = {
2498 d9bce9d9 j_mayer
    &gen_op_stwcx_user,
2499 d9bce9d9 j_mayer
    &gen_op_stwcx_le_user,
2500 d9bce9d9 j_mayer
    &gen_op_stwcx_kernel,
2501 d9bce9d9 j_mayer
    &gen_op_stwcx_le_kernel,
2502 d9bce9d9 j_mayer
};
2503 d9bce9d9 j_mayer
#endif
2504 d9bce9d9 j_mayer
#endif
2505 9a64fbe4 bellard
2506 111bfab3 bellard
/* lwarx */
2507 76a66253 j_mayer
GEN_HANDLER(lwarx, 0x1F, 0x14, 0x00, 0x00000001, PPC_RES)
2508 79aceca5 bellard
{
2509 76a66253 j_mayer
    gen_addr_reg_index(ctx);
2510 985a19d6 bellard
    op_lwarx();
2511 79aceca5 bellard
    gen_op_store_T1_gpr(rD(ctx->opcode));
2512 79aceca5 bellard
}
2513 79aceca5 bellard
2514 79aceca5 bellard
/* stwcx. */
2515 9a64fbe4 bellard
GEN_HANDLER(stwcx_, 0x1F, 0x16, 0x04, 0x00000000, PPC_RES)
2516 79aceca5 bellard
{
2517 76a66253 j_mayer
    gen_addr_reg_index(ctx);
2518 9a64fbe4 bellard
    gen_op_load_gpr_T1(rS(ctx->opcode));
2519 9a64fbe4 bellard
    op_stwcx();
2520 79aceca5 bellard
}
2521 79aceca5 bellard
2522 426613db j_mayer
#if defined(TARGET_PPC64)
2523 426613db j_mayer
#define op_ldarx() (*gen_op_ldarx[ctx->mem_idx])()
2524 426613db j_mayer
#define op_stdcx() (*gen_op_stdcx[ctx->mem_idx])()
2525 426613db j_mayer
#if defined(CONFIG_USER_ONLY)
2526 426613db j_mayer
static GenOpFunc *gen_op_ldarx[] = {
2527 426613db j_mayer
    &gen_op_ldarx_raw,
2528 426613db j_mayer
    &gen_op_ldarx_le_raw,
2529 426613db j_mayer
    &gen_op_ldarx_64_raw,
2530 426613db j_mayer
    &gen_op_ldarx_le_64_raw,
2531 426613db j_mayer
};
2532 426613db j_mayer
static GenOpFunc *gen_op_stdcx[] = {
2533 426613db j_mayer
    &gen_op_stdcx_raw,
2534 426613db j_mayer
    &gen_op_stdcx_le_raw,
2535 426613db j_mayer
    &gen_op_stdcx_64_raw,
2536 426613db j_mayer
    &gen_op_stdcx_le_64_raw,
2537 426613db j_mayer
};
2538 426613db j_mayer
#else
2539 426613db j_mayer
static GenOpFunc *gen_op_ldarx[] = {
2540 426613db j_mayer
    &gen_op_ldarx_user,
2541 426613db j_mayer
    &gen_op_ldarx_le_user,
2542 426613db j_mayer
    &gen_op_ldarx_kernel,
2543 426613db j_mayer
    &gen_op_ldarx_le_kernel,
2544 426613db j_mayer
    &gen_op_ldarx_64_user,
2545 426613db j_mayer
    &gen_op_ldarx_le_64_user,
2546 426613db j_mayer
    &gen_op_ldarx_64_kernel,
2547 426613db j_mayer
    &gen_op_ldarx_le_64_kernel,
2548 426613db j_mayer
};
2549 426613db j_mayer
static GenOpFunc *gen_op_stdcx[] = {
2550 426613db j_mayer
    &gen_op_stdcx_user,
2551 426613db j_mayer
    &gen_op_stdcx_le_user,
2552 426613db j_mayer
    &gen_op_stdcx_kernel,
2553 426613db j_mayer
    &gen_op_stdcx_le_kernel,
2554 426613db j_mayer
    &gen_op_stdcx_64_user,
2555 426613db j_mayer
    &gen_op_stdcx_le_64_user,
2556 426613db j_mayer
    &gen_op_stdcx_64_kernel,
2557 426613db j_mayer
    &gen_op_stdcx_le_64_kernel,
2558 426613db j_mayer
};
2559 426613db j_mayer
#endif
2560 426613db j_mayer
2561 426613db j_mayer
/* ldarx */
2562 a750fc0b j_mayer
GEN_HANDLER(ldarx, 0x1F, 0x14, 0x02, 0x00000001, PPC_64B)
2563 426613db j_mayer
{
2564 426613db j_mayer
    gen_addr_reg_index(ctx);
2565 426613db j_mayer
    op_ldarx();
2566 426613db j_mayer
    gen_op_store_T1_gpr(rD(ctx->opcode));
2567 426613db j_mayer
}
2568 426613db j_mayer
2569 426613db j_mayer
/* stdcx. */
2570 a750fc0b j_mayer
GEN_HANDLER(stdcx_, 0x1F, 0x16, 0x06, 0x00000000, PPC_64B)
2571 426613db j_mayer
{
2572 426613db j_mayer
    gen_addr_reg_index(ctx);
2573 426613db j_mayer
    gen_op_load_gpr_T1(rS(ctx->opcode));
2574 426613db j_mayer
    op_stdcx();
2575 426613db j_mayer
}
2576 426613db j_mayer
#endif /* defined(TARGET_PPC64) */
2577 426613db j_mayer
2578 79aceca5 bellard
/* sync */
2579 e3878283 j_mayer
GEN_HANDLER(sync, 0x1F, 0x16, 0x12, 0x03CF0801, PPC_MEM_SYNC)
2580 79aceca5 bellard
{
2581 79aceca5 bellard
}
2582 79aceca5 bellard
2583 79aceca5 bellard
/***                         Floating-point load                           ***/
2584 9a64fbe4 bellard
#define GEN_LDF(width, opc)                                                   \
2585 c7d344af bellard
GEN_HANDLER(l##width, opc, 0xFF, 0xFF, 0x00000000, PPC_FLOAT)                 \
2586 79aceca5 bellard
{                                                                             \
2587 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2588 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
2589 4ecc3190 bellard
        return;                                                               \
2590 4ecc3190 bellard
    }                                                                         \
2591 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);                                               \
2592 9a64fbe4 bellard
    op_ldst(l##width);                                                        \
2593 76a66253 j_mayer
    gen_op_store_FT0_fpr(rD(ctx->opcode));                                    \
2594 79aceca5 bellard
}
2595 79aceca5 bellard
2596 9a64fbe4 bellard
#define GEN_LDUF(width, opc)                                                  \
2597 c7d344af bellard
GEN_HANDLER(l##width##u, opc, 0xFF, 0xFF, 0x00000000, PPC_FLOAT)              \
2598 79aceca5 bellard
{                                                                             \
2599 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2600 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
2601 4ecc3190 bellard
        return;                                                               \
2602 4ecc3190 bellard
    }                                                                         \
2603 76a66253 j_mayer
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
2604 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);                                                  \
2605 9fddaa0c bellard
        return;                                                               \
2606 9a64fbe4 bellard
    }                                                                         \
2607 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);                                               \
2608 9a64fbe4 bellard
    op_ldst(l##width);                                                        \
2609 76a66253 j_mayer
    gen_op_store_FT0_fpr(rD(ctx->opcode));                                    \
2610 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));                                     \
2611 79aceca5 bellard
}
2612 79aceca5 bellard
2613 9a64fbe4 bellard
#define GEN_LDUXF(width, opc)                                                 \
2614 c7d344af bellard
GEN_HANDLER(l##width##ux, 0x1F, 0x17, opc, 0x00000001, PPC_FLOAT)             \
2615 79aceca5 bellard
{                                                                             \
2616 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2617 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
2618 4ecc3190 bellard
        return;                                                               \
2619 4ecc3190 bellard
    }                                                                         \
2620 76a66253 j_mayer
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
2621 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);                                                  \
2622 9fddaa0c bellard
        return;                                                               \
2623 9a64fbe4 bellard
    }                                                                         \
2624 76a66253 j_mayer
    gen_addr_reg_index(ctx);                                                  \
2625 9a64fbe4 bellard
    op_ldst(l##width);                                                        \
2626 76a66253 j_mayer
    gen_op_store_FT0_fpr(rD(ctx->opcode));                                    \
2627 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));                                     \
2628 79aceca5 bellard
}
2629 79aceca5 bellard
2630 9a64fbe4 bellard
#define GEN_LDXF(width, opc2, opc3)                                           \
2631 c7d344af bellard
GEN_HANDLER(l##width##x, 0x1F, opc2, opc3, 0x00000001, PPC_FLOAT)             \
2632 79aceca5 bellard
{                                                                             \
2633 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2634 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
2635 4ecc3190 bellard
        return;                                                               \
2636 4ecc3190 bellard
    }                                                                         \
2637 76a66253 j_mayer
    gen_addr_reg_index(ctx);                                                  \
2638 9a64fbe4 bellard
    op_ldst(l##width);                                                        \
2639 76a66253 j_mayer
    gen_op_store_FT0_fpr(rD(ctx->opcode));                                    \
2640 79aceca5 bellard
}
2641 79aceca5 bellard
2642 9a64fbe4 bellard
#define GEN_LDFS(width, op)                                                   \
2643 9a64fbe4 bellard
OP_LD_TABLE(width);                                                           \
2644 9a64fbe4 bellard
GEN_LDF(width, op | 0x20);                                                    \
2645 9a64fbe4 bellard
GEN_LDUF(width, op | 0x21);                                                   \
2646 9a64fbe4 bellard
GEN_LDUXF(width, op | 0x01);                                                  \
2647 9a64fbe4 bellard
GEN_LDXF(width, 0x17, op | 0x00)
2648 79aceca5 bellard
2649 79aceca5 bellard
/* lfd lfdu lfdux lfdx */
2650 9a64fbe4 bellard
GEN_LDFS(fd, 0x12);
2651 79aceca5 bellard
/* lfs lfsu lfsux lfsx */
2652 9a64fbe4 bellard
GEN_LDFS(fs, 0x10);
2653 79aceca5 bellard
2654 79aceca5 bellard
/***                         Floating-point store                          ***/
2655 79aceca5 bellard
#define GEN_STF(width, opc)                                                   \
2656 c7d344af bellard
GEN_HANDLER(st##width, opc, 0xFF, 0xFF, 0x00000000, PPC_FLOAT)                \
2657 79aceca5 bellard
{                                                                             \
2658 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2659 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
2660 4ecc3190 bellard
        return;                                                               \
2661 4ecc3190 bellard
    }                                                                         \
2662 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);                                               \
2663 76a66253 j_mayer
    gen_op_load_fpr_FT0(rS(ctx->opcode));                                     \
2664 9a64fbe4 bellard
    op_ldst(st##width);                                                       \
2665 79aceca5 bellard
}
2666 79aceca5 bellard
2667 9a64fbe4 bellard
#define GEN_STUF(width, opc)                                                  \
2668 c7d344af bellard
GEN_HANDLER(st##width##u, opc, 0xFF, 0xFF, 0x00000000, PPC_FLOAT)             \
2669 79aceca5 bellard
{                                                                             \
2670 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2671 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
2672 4ecc3190 bellard
        return;                                                               \
2673 4ecc3190 bellard
    }                                                                         \
2674 76a66253 j_mayer
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
2675 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);                                                  \
2676 9fddaa0c bellard
        return;                                                               \
2677 9a64fbe4 bellard
    }                                                                         \
2678 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);                                               \
2679 76a66253 j_mayer
    gen_op_load_fpr_FT0(rS(ctx->opcode));                                     \
2680 9a64fbe4 bellard
    op_ldst(st##width);                                                       \
2681 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));                                     \
2682 79aceca5 bellard
}
2683 79aceca5 bellard
2684 9a64fbe4 bellard
#define GEN_STUXF(width, opc)                                                 \
2685 c7d344af bellard
GEN_HANDLER(st##width##ux, 0x1F, 0x17, opc, 0x00000001, PPC_FLOAT)            \
2686 79aceca5 bellard
{                                                                             \
2687 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2688 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
2689 4ecc3190 bellard
        return;                                                               \
2690 4ecc3190 bellard
    }                                                                         \
2691 76a66253 j_mayer
    if (unlikely(rA(ctx->opcode) == 0)) {                                     \
2692 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);                                                  \
2693 9fddaa0c bellard
        return;                                                               \
2694 9a64fbe4 bellard
    }                                                                         \
2695 76a66253 j_mayer
    gen_addr_reg_index(ctx);                                                  \
2696 76a66253 j_mayer
    gen_op_load_fpr_FT0(rS(ctx->opcode));                                     \
2697 9a64fbe4 bellard
    op_ldst(st##width);                                                       \
2698 79aceca5 bellard
    gen_op_store_T0_gpr(rA(ctx->opcode));                                     \
2699 79aceca5 bellard
}
2700 79aceca5 bellard
2701 9a64fbe4 bellard
#define GEN_STXF(width, opc2, opc3)                                           \
2702 c7d344af bellard
GEN_HANDLER(st##width##x, 0x1F, opc2, opc3, 0x00000001, PPC_FLOAT)            \
2703 79aceca5 bellard
{                                                                             \
2704 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {                                        \
2705 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);                                                  \
2706 4ecc3190 bellard
        return;                                                               \
2707 4ecc3190 bellard
    }                                                                         \
2708 76a66253 j_mayer
    gen_addr_reg_index(ctx);                                                  \
2709 76a66253 j_mayer
    gen_op_load_fpr_FT0(rS(ctx->opcode));                                     \
2710 9a64fbe4 bellard
    op_ldst(st##width);                                                       \
2711 79aceca5 bellard
}
2712 79aceca5 bellard
2713 9a64fbe4 bellard
#define GEN_STFS(width, op)                                                   \
2714 9a64fbe4 bellard
OP_ST_TABLE(width);                                                           \
2715 9a64fbe4 bellard
GEN_STF(width, op | 0x20);                                                    \
2716 9a64fbe4 bellard
GEN_STUF(width, op | 0x21);                                                   \
2717 9a64fbe4 bellard
GEN_STUXF(width, op | 0x01);                                                  \
2718 9a64fbe4 bellard
GEN_STXF(width, 0x17, op | 0x00)
2719 79aceca5 bellard
2720 79aceca5 bellard
/* stfd stfdu stfdux stfdx */
2721 9a64fbe4 bellard
GEN_STFS(fd, 0x16);
2722 79aceca5 bellard
/* stfs stfsu stfsux stfsx */
2723 9a64fbe4 bellard
GEN_STFS(fs, 0x14);
2724 79aceca5 bellard
2725 79aceca5 bellard
/* Optional: */
2726 79aceca5 bellard
/* stfiwx */
2727 a750fc0b j_mayer
GEN_HANDLER(stfiwx, 0x1F, 0x17, 0x1E, 0x00000001, PPC_FLOAT_STFIWX)
2728 79aceca5 bellard
{
2729 76a66253 j_mayer
    if (unlikely(!ctx->fpu_enabled)) {
2730 e1833e1f j_mayer
        GEN_EXCP_NO_FP(ctx);
2731 3cc62370 bellard
        return;
2732 3cc62370 bellard
    }
2733 76a66253 j_mayer
    gen_addr_reg_index(ctx);
2734 76a66253 j_mayer
    /* XXX: TODO: memcpy low order 32 bits of FRP(rs) into memory */
2735 e1833e1f j_mayer
    GEN_EXCP_INVAL(ctx);
2736 79aceca5 bellard
}
2737 79aceca5 bellard
2738 79aceca5 bellard
/***                                Branch                                 ***/
2739 36081602 j_mayer
static inline void gen_goto_tb (DisasContext *ctx, int n, target_ulong dest)
2740 c1942362 bellard
{
2741 c1942362 bellard
    TranslationBlock *tb;
2742 c1942362 bellard
    tb = ctx->tb;
2743 c1942362 bellard
    if ((tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK)) {
2744 c1942362 bellard
        if (n == 0)
2745 c1942362 bellard
            gen_op_goto_tb0(TBPARAM(tb));
2746 c1942362 bellard
        else
2747 c1942362 bellard
            gen_op_goto_tb1(TBPARAM(tb));
2748 d9bce9d9 j_mayer
        gen_set_T1(dest);
2749 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2750 d9bce9d9 j_mayer
        if (ctx->sf_mode)
2751 d9bce9d9 j_mayer
            gen_op_b_T1_64();
2752 d9bce9d9 j_mayer
        else
2753 d9bce9d9 j_mayer
#endif
2754 d9bce9d9 j_mayer
            gen_op_b_T1();
2755 c1942362 bellard
        gen_op_set_T0((long)tb + n);
2756 ea4e754f bellard
        if (ctx->singlestep_enabled)
2757 ea4e754f bellard
            gen_op_debug();
2758 c1942362 bellard
        gen_op_exit_tb();
2759 c1942362 bellard
    } else {
2760 d9bce9d9 j_mayer
        gen_set_T1(dest);
2761 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2762 d9bce9d9 j_mayer
        if (ctx->sf_mode)
2763 d9bce9d9 j_mayer
            gen_op_b_T1_64();
2764 d9bce9d9 j_mayer
        else
2765 d9bce9d9 j_mayer
#endif
2766 d9bce9d9 j_mayer
            gen_op_b_T1();
2767 76a66253 j_mayer
        gen_op_reset_T0();
2768 ea4e754f bellard
        if (ctx->singlestep_enabled)
2769 ea4e754f bellard
            gen_op_debug();
2770 c1942362 bellard
        gen_op_exit_tb();
2771 c1942362 bellard
    }
2772 c53be334 bellard
}
2773 c53be334 bellard
2774 e1833e1f j_mayer
static inline void gen_setlr (DisasContext *ctx, target_ulong nip)
2775 e1833e1f j_mayer
{
2776 e1833e1f j_mayer
#if defined(TARGET_PPC64)
2777 e1833e1f j_mayer
    if (ctx->sf_mode != 0 && (nip >> 32))
2778 e1833e1f j_mayer
        gen_op_setlr_64(ctx->nip >> 32, ctx->nip);
2779 e1833e1f j_mayer
    else
2780 e1833e1f j_mayer
#endif
2781 e1833e1f j_mayer
        gen_op_setlr(ctx->nip);
2782 e1833e1f j_mayer
}
2783 e1833e1f j_mayer
2784 79aceca5 bellard
/* b ba bl bla */
2785 79aceca5 bellard
GEN_HANDLER(b, 0x12, 0xFF, 0xFF, 0x00000000, PPC_FLOW)
2786 79aceca5 bellard
{
2787 76a66253 j_mayer
    target_ulong li, target;
2788 38a64f9d bellard
2789 38a64f9d bellard
    /* sign extend LI */
2790 76a66253 j_mayer
#if defined(TARGET_PPC64)
2791 d9bce9d9 j_mayer
    if (ctx->sf_mode)
2792 d9bce9d9 j_mayer
        li = ((int64_t)LI(ctx->opcode) << 38) >> 38;
2793 d9bce9d9 j_mayer
    else
2794 76a66253 j_mayer
#endif
2795 d9bce9d9 j_mayer
        li = ((int32_t)LI(ctx->opcode) << 6) >> 6;
2796 76a66253 j_mayer
    if (likely(AA(ctx->opcode) == 0))
2797 046d6672 bellard
        target = ctx->nip + li - 4;
2798 79aceca5 bellard
    else
2799 9a64fbe4 bellard
        target = li;
2800 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2801 e1833e1f j_mayer
    if (!ctx->sf_mode)
2802 e1833e1f j_mayer
        target = (uint32_t)target;
2803 d9bce9d9 j_mayer
#endif
2804 e1833e1f j_mayer
    if (LK(ctx->opcode))
2805 e1833e1f j_mayer
        gen_setlr(ctx, ctx->nip);
2806 c1942362 bellard
    gen_goto_tb(ctx, 0, target);
2807 e1833e1f j_mayer
    ctx->exception = POWERPC_EXCP_BRANCH;
2808 79aceca5 bellard
}
2809 79aceca5 bellard
2810 e98a6e40 bellard
#define BCOND_IM  0
2811 e98a6e40 bellard
#define BCOND_LR  1
2812 e98a6e40 bellard
#define BCOND_CTR 2
2813 e98a6e40 bellard
2814 36081602 j_mayer
static inline void gen_bcond (DisasContext *ctx, int type)
2815 d9bce9d9 j_mayer
{
2816 76a66253 j_mayer
    target_ulong target = 0;
2817 76a66253 j_mayer
    target_ulong li;
2818 d9bce9d9 j_mayer
    uint32_t bo = BO(ctx->opcode);
2819 d9bce9d9 j_mayer
    uint32_t bi = BI(ctx->opcode);
2820 d9bce9d9 j_mayer
    uint32_t mask;
2821 e98a6e40 bellard
2822 e98a6e40 bellard
    if ((bo & 0x4) == 0)
2823 d9bce9d9 j_mayer
        gen_op_dec_ctr();
2824 e98a6e40 bellard
    switch(type) {
2825 e98a6e40 bellard
    case BCOND_IM:
2826 76a66253 j_mayer
        li = (target_long)((int16_t)(BD(ctx->opcode)));
2827 76a66253 j_mayer
        if (likely(AA(ctx->opcode) == 0)) {
2828 046d6672 bellard
            target = ctx->nip + li - 4;
2829 e98a6e40 bellard
        } else {
2830 e98a6e40 bellard
            target = li;
2831 e98a6e40 bellard
        }
2832 e1833e1f j_mayer
#if defined(TARGET_PPC64)
2833 e1833e1f j_mayer
        if (!ctx->sf_mode)
2834 e1833e1f j_mayer
            target = (uint32_t)target;
2835 e1833e1f j_mayer
#endif
2836 e98a6e40 bellard
        break;
2837 e98a6e40 bellard
    case BCOND_CTR:
2838 e98a6e40 bellard
        gen_op_movl_T1_ctr();
2839 e98a6e40 bellard
        break;
2840 e98a6e40 bellard
    default:
2841 e98a6e40 bellard
    case BCOND_LR:
2842 e98a6e40 bellard
        gen_op_movl_T1_lr();
2843 e98a6e40 bellard
        break;
2844 e98a6e40 bellard
    }
2845 e1833e1f j_mayer
    if (LK(ctx->opcode))
2846 e1833e1f j_mayer
        gen_setlr(ctx, ctx->nip);
2847 e98a6e40 bellard
    if (bo & 0x10) {
2848 d9bce9d9 j_mayer
        /* No CR condition */
2849 d9bce9d9 j_mayer
        switch (bo & 0x6) {
2850 d9bce9d9 j_mayer
        case 0:
2851 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2852 d9bce9d9 j_mayer
            if (ctx->sf_mode)
2853 d9bce9d9 j_mayer
                gen_op_test_ctr_64();
2854 d9bce9d9 j_mayer
            else
2855 d9bce9d9 j_mayer
#endif
2856 d9bce9d9 j_mayer
                gen_op_test_ctr();
2857 d9bce9d9 j_mayer
            break;
2858 d9bce9d9 j_mayer
        case 2:
2859 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2860 d9bce9d9 j_mayer
            if (ctx->sf_mode)
2861 d9bce9d9 j_mayer
                gen_op_test_ctrz_64();
2862 d9bce9d9 j_mayer
            else
2863 d9bce9d9 j_mayer
#endif
2864 d9bce9d9 j_mayer
                gen_op_test_ctrz();
2865 e98a6e40 bellard
            break;
2866 e98a6e40 bellard
        default:
2867 d9bce9d9 j_mayer
        case 4:
2868 d9bce9d9 j_mayer
        case 6:
2869 e98a6e40 bellard
            if (type == BCOND_IM) {
2870 c1942362 bellard
                gen_goto_tb(ctx, 0, target);
2871 e98a6e40 bellard
            } else {
2872 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2873 d9bce9d9 j_mayer
                if (ctx->sf_mode)
2874 d9bce9d9 j_mayer
                    gen_op_b_T1_64();
2875 d9bce9d9 j_mayer
                else
2876 d9bce9d9 j_mayer
#endif
2877 d9bce9d9 j_mayer
                    gen_op_b_T1();
2878 76a66253 j_mayer
                gen_op_reset_T0();
2879 e98a6e40 bellard
            }
2880 e98a6e40 bellard
            goto no_test;
2881 e98a6e40 bellard
        }
2882 d9bce9d9 j_mayer
    } else {
2883 d9bce9d9 j_mayer
        mask = 1 << (3 - (bi & 0x03));
2884 d9bce9d9 j_mayer
        gen_op_load_crf_T0(bi >> 2);
2885 d9bce9d9 j_mayer
        if (bo & 0x8) {
2886 d9bce9d9 j_mayer
            switch (bo & 0x6) {
2887 d9bce9d9 j_mayer
            case 0:
2888 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2889 d9bce9d9 j_mayer
                if (ctx->sf_mode)
2890 d9bce9d9 j_mayer
                    gen_op_test_ctr_true_64(mask);
2891 d9bce9d9 j_mayer
                else
2892 d9bce9d9 j_mayer
#endif
2893 d9bce9d9 j_mayer
                    gen_op_test_ctr_true(mask);
2894 d9bce9d9 j_mayer
                break;
2895 d9bce9d9 j_mayer
            case 2:
2896 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2897 d9bce9d9 j_mayer
                if (ctx->sf_mode)
2898 d9bce9d9 j_mayer
                    gen_op_test_ctrz_true_64(mask);
2899 d9bce9d9 j_mayer
                else
2900 d9bce9d9 j_mayer
#endif
2901 d9bce9d9 j_mayer
                    gen_op_test_ctrz_true(mask);
2902 d9bce9d9 j_mayer
                break;
2903 d9bce9d9 j_mayer
            default:
2904 d9bce9d9 j_mayer
            case 4:
2905 d9bce9d9 j_mayer
            case 6:
2906 e98a6e40 bellard
                gen_op_test_true(mask);
2907 d9bce9d9 j_mayer
                break;
2908 d9bce9d9 j_mayer
            }
2909 d9bce9d9 j_mayer
        } else {
2910 d9bce9d9 j_mayer
            switch (bo & 0x6) {
2911 d9bce9d9 j_mayer
            case 0:
2912 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2913 d9bce9d9 j_mayer
                if (ctx->sf_mode)
2914 d9bce9d9 j_mayer
                    gen_op_test_ctr_false_64(mask);
2915 d9bce9d9 j_mayer
                else
2916 d9bce9d9 j_mayer
#endif
2917 d9bce9d9 j_mayer
                    gen_op_test_ctr_false(mask);
2918 3b46e624 ths
                break;
2919 d9bce9d9 j_mayer
            case 2:
2920 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2921 d9bce9d9 j_mayer
                if (ctx->sf_mode)
2922 d9bce9d9 j_mayer
                    gen_op_test_ctrz_false_64(mask);
2923 d9bce9d9 j_mayer
                else
2924 d9bce9d9 j_mayer
#endif
2925 d9bce9d9 j_mayer
                    gen_op_test_ctrz_false(mask);
2926 d9bce9d9 j_mayer
                break;
2927 e98a6e40 bellard
            default:
2928 d9bce9d9 j_mayer
            case 4:
2929 d9bce9d9 j_mayer
            case 6:
2930 e98a6e40 bellard
                gen_op_test_false(mask);
2931 d9bce9d9 j_mayer
                break;
2932 d9bce9d9 j_mayer
            }
2933 d9bce9d9 j_mayer
        }
2934 d9bce9d9 j_mayer
    }
2935 e98a6e40 bellard
    if (type == BCOND_IM) {
2936 c53be334 bellard
        int l1 = gen_new_label();
2937 c53be334 bellard
        gen_op_jz_T0(l1);
2938 c1942362 bellard
        gen_goto_tb(ctx, 0, target);
2939 c53be334 bellard
        gen_set_label(l1);
2940 c1942362 bellard
        gen_goto_tb(ctx, 1, ctx->nip);
2941 e98a6e40 bellard
    } else {
2942 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
2943 d9bce9d9 j_mayer
        if (ctx->sf_mode)
2944 d9bce9d9 j_mayer
            gen_op_btest_T1_64(ctx->nip >> 32, ctx->nip);
2945 d9bce9d9 j_mayer
        else
2946 d9bce9d9 j_mayer
#endif
2947 d9bce9d9 j_mayer
            gen_op_btest_T1(ctx->nip);
2948 76a66253 j_mayer
        gen_op_reset_T0();
2949 36081602 j_mayer
    no_test:
2950 08e46e54 j_mayer
        if (ctx->singlestep_enabled)
2951 08e46e54 j_mayer
            gen_op_debug();
2952 08e46e54 j_mayer
        gen_op_exit_tb();
2953 08e46e54 j_mayer
    }
2954 e1833e1f j_mayer
    ctx->exception = POWERPC_EXCP_BRANCH;
2955 e98a6e40 bellard
}
2956 e98a6e40 bellard
2957 e98a6e40 bellard
GEN_HANDLER(bc, 0x10, 0xFF, 0xFF, 0x00000000, PPC_FLOW)
2958 3b46e624 ths
{
2959 e98a6e40 bellard
    gen_bcond(ctx, BCOND_IM);
2960 e98a6e40 bellard
}
2961 e98a6e40 bellard
2962 e98a6e40 bellard
GEN_HANDLER(bcctr, 0x13, 0x10, 0x10, 0x00000000, PPC_FLOW)
2963 3b46e624 ths
{
2964 e98a6e40 bellard
    gen_bcond(ctx, BCOND_CTR);
2965 e98a6e40 bellard
}
2966 e98a6e40 bellard
2967 e98a6e40 bellard
GEN_HANDLER(bclr, 0x13, 0x10, 0x00, 0x00000000, PPC_FLOW)
2968 3b46e624 ths
{
2969 e98a6e40 bellard
    gen_bcond(ctx, BCOND_LR);
2970 e98a6e40 bellard
}
2971 79aceca5 bellard
2972 79aceca5 bellard
/***                      Condition register logical                       ***/
2973 79aceca5 bellard
#define GEN_CRLOGIC(op, opc)                                                  \
2974 79aceca5 bellard
GEN_HANDLER(cr##op, 0x13, 0x01, opc, 0x00000001, PPC_INTEGER)                 \
2975 79aceca5 bellard
{                                                                             \
2976 79aceca5 bellard
    gen_op_load_crf_T0(crbA(ctx->opcode) >> 2);                               \
2977 79aceca5 bellard
    gen_op_getbit_T0(3 - (crbA(ctx->opcode) & 0x03));                         \
2978 79aceca5 bellard
    gen_op_load_crf_T1(crbB(ctx->opcode) >> 2);                               \
2979 79aceca5 bellard
    gen_op_getbit_T1(3 - (crbB(ctx->opcode) & 0x03));                         \
2980 79aceca5 bellard
    gen_op_##op();                                                            \
2981 79aceca5 bellard
    gen_op_load_crf_T1(crbD(ctx->opcode) >> 2);                               \
2982 79aceca5 bellard
    gen_op_setcrfbit(~(1 << (3 - (crbD(ctx->opcode) & 0x03))),                \
2983 79aceca5 bellard
                     3 - (crbD(ctx->opcode) & 0x03));                         \
2984 79aceca5 bellard
    gen_op_store_T1_crf(crbD(ctx->opcode) >> 2);                              \
2985 79aceca5 bellard
}
2986 79aceca5 bellard
2987 79aceca5 bellard
/* crand */
2988 76a66253 j_mayer
GEN_CRLOGIC(and, 0x08);
2989 79aceca5 bellard
/* crandc */
2990 76a66253 j_mayer
GEN_CRLOGIC(andc, 0x04);
2991 79aceca5 bellard
/* creqv */
2992 76a66253 j_mayer
GEN_CRLOGIC(eqv, 0x09);
2993 79aceca5 bellard
/* crnand */
2994 76a66253 j_mayer
GEN_CRLOGIC(nand, 0x07);
2995 79aceca5 bellard
/* crnor */
2996 76a66253 j_mayer
GEN_CRLOGIC(nor, 0x01);
2997 79aceca5 bellard
/* cror */
2998 76a66253 j_mayer
GEN_CRLOGIC(or, 0x0E);
2999 79aceca5 bellard
/* crorc */
3000 76a66253 j_mayer
GEN_CRLOGIC(orc, 0x0D);
3001 79aceca5 bellard
/* crxor */
3002 76a66253 j_mayer
GEN_CRLOGIC(xor, 0x06);
3003 79aceca5 bellard
/* mcrf */
3004 79aceca5 bellard
GEN_HANDLER(mcrf, 0x13, 0x00, 0xFF, 0x00000001, PPC_INTEGER)
3005 79aceca5 bellard
{
3006 79aceca5 bellard
    gen_op_load_crf_T0(crfS(ctx->opcode));
3007 79aceca5 bellard
    gen_op_store_T0_crf(crfD(ctx->opcode));
3008 79aceca5 bellard
}
3009 79aceca5 bellard
3010 79aceca5 bellard
/***                           System linkage                              ***/
3011 79aceca5 bellard
/* rfi (supervisor only) */
3012 76a66253 j_mayer
GEN_HANDLER(rfi, 0x13, 0x12, 0x01, 0x03FF8001, PPC_FLOW)
3013 79aceca5 bellard
{
3014 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3015 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
3016 9a64fbe4 bellard
#else
3017 9a64fbe4 bellard
    /* Restore CPU state */
3018 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3019 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
3020 9fddaa0c bellard
        return;
3021 9a64fbe4 bellard
    }
3022 a42bd6cc j_mayer
    gen_op_rfi();
3023 e1833e1f j_mayer
    GEN_SYNC(ctx);
3024 9a64fbe4 bellard
#endif
3025 79aceca5 bellard
}
3026 79aceca5 bellard
3027 426613db j_mayer
#if defined(TARGET_PPC64)
3028 a750fc0b j_mayer
GEN_HANDLER(rfid, 0x13, 0x12, 0x00, 0x03FF8001, PPC_64B)
3029 426613db j_mayer
{
3030 426613db j_mayer
#if defined(CONFIG_USER_ONLY)
3031 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
3032 426613db j_mayer
#else
3033 426613db j_mayer
    /* Restore CPU state */
3034 426613db j_mayer
    if (unlikely(!ctx->supervisor)) {
3035 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
3036 426613db j_mayer
        return;
3037 426613db j_mayer
    }
3038 a42bd6cc j_mayer
    gen_op_rfid();
3039 e1833e1f j_mayer
    GEN_SYNC(ctx);
3040 426613db j_mayer
#endif
3041 426613db j_mayer
}
3042 426613db j_mayer
#endif
3043 426613db j_mayer
3044 79aceca5 bellard
/* sc */
3045 e1833e1f j_mayer
GEN_HANDLER(sc, 0x11, 0xFF, 0xFF, 0x03FFF01D, PPC_FLOW)
3046 79aceca5 bellard
{
3047 e1833e1f j_mayer
    uint32_t lev;
3048 e1833e1f j_mayer
3049 e1833e1f j_mayer
    lev = (ctx->opcode >> 5) & 0x7F;
3050 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3051 e1833e1f j_mayer
    GEN_EXCP(ctx, POWERPC_EXCP_SYSCALL_USER, lev);
3052 9a64fbe4 bellard
#else
3053 e1833e1f j_mayer
    GEN_EXCP(ctx, POWERPC_EXCP_SYSCALL, lev);
3054 9a64fbe4 bellard
#endif
3055 79aceca5 bellard
}
3056 79aceca5 bellard
3057 79aceca5 bellard
/***                                Trap                                   ***/
3058 79aceca5 bellard
/* tw */
3059 76a66253 j_mayer
GEN_HANDLER(tw, 0x1F, 0x04, 0x00, 0x00000001, PPC_FLOW)
3060 79aceca5 bellard
{
3061 9a64fbe4 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));
3062 9a64fbe4 bellard
    gen_op_load_gpr_T1(rB(ctx->opcode));
3063 a0ae05aa ths
    /* Update the nip since this might generate a trap exception */
3064 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip);
3065 9a64fbe4 bellard
    gen_op_tw(TO(ctx->opcode));
3066 79aceca5 bellard
}
3067 79aceca5 bellard
3068 79aceca5 bellard
/* twi */
3069 79aceca5 bellard
GEN_HANDLER(twi, 0x03, 0xFF, 0xFF, 0x00000000, PPC_FLOW)
3070 79aceca5 bellard
{
3071 9a64fbe4 bellard
    gen_op_load_gpr_T0(rA(ctx->opcode));
3072 d9bce9d9 j_mayer
    gen_set_T1(SIMM(ctx->opcode));
3073 d9bce9d9 j_mayer
    /* Update the nip since this might generate a trap exception */
3074 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip);
3075 76a66253 j_mayer
    gen_op_tw(TO(ctx->opcode));
3076 79aceca5 bellard
}
3077 79aceca5 bellard
3078 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
3079 d9bce9d9 j_mayer
/* td */
3080 d9bce9d9 j_mayer
GEN_HANDLER(td, 0x1F, 0x04, 0x02, 0x00000001, PPC_64B)
3081 d9bce9d9 j_mayer
{
3082 d9bce9d9 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3083 d9bce9d9 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3084 d9bce9d9 j_mayer
    /* Update the nip since this might generate a trap exception */
3085 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip);
3086 d9bce9d9 j_mayer
    gen_op_td(TO(ctx->opcode));
3087 d9bce9d9 j_mayer
}
3088 d9bce9d9 j_mayer
3089 d9bce9d9 j_mayer
/* tdi */
3090 d9bce9d9 j_mayer
GEN_HANDLER(tdi, 0x02, 0xFF, 0xFF, 0x00000000, PPC_64B)
3091 d9bce9d9 j_mayer
{
3092 d9bce9d9 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3093 d9bce9d9 j_mayer
    gen_set_T1(SIMM(ctx->opcode));
3094 d9bce9d9 j_mayer
    /* Update the nip since this might generate a trap exception */
3095 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip);
3096 d9bce9d9 j_mayer
    gen_op_td(TO(ctx->opcode));
3097 d9bce9d9 j_mayer
}
3098 d9bce9d9 j_mayer
#endif
3099 d9bce9d9 j_mayer
3100 79aceca5 bellard
/***                          Processor control                            ***/
3101 79aceca5 bellard
/* mcrxr */
3102 79aceca5 bellard
GEN_HANDLER(mcrxr, 0x1F, 0x00, 0x10, 0x007FF801, PPC_MISC)
3103 79aceca5 bellard
{
3104 79aceca5 bellard
    gen_op_load_xer_cr();
3105 79aceca5 bellard
    gen_op_store_T0_crf(crfD(ctx->opcode));
3106 e864cabd j_mayer
    gen_op_clear_xer_ov();
3107 e864cabd j_mayer
    gen_op_clear_xer_ca();
3108 79aceca5 bellard
}
3109 79aceca5 bellard
3110 79aceca5 bellard
/* mfcr */
3111 76a66253 j_mayer
GEN_HANDLER(mfcr, 0x1F, 0x13, 0x00, 0x00000801, PPC_MISC)
3112 79aceca5 bellard
{
3113 76a66253 j_mayer
    uint32_t crm, crn;
3114 3b46e624 ths
3115 76a66253 j_mayer
    if (likely(ctx->opcode & 0x00100000)) {
3116 76a66253 j_mayer
        crm = CRM(ctx->opcode);
3117 76a66253 j_mayer
        if (likely((crm ^ (crm - 1)) == 0)) {
3118 76a66253 j_mayer
            crn = ffs(crm);
3119 76a66253 j_mayer
            gen_op_load_cro(7 - crn);
3120 76a66253 j_mayer
        }
3121 d9bce9d9 j_mayer
    } else {
3122 d9bce9d9 j_mayer
        gen_op_load_cr();
3123 d9bce9d9 j_mayer
    }
3124 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));
3125 79aceca5 bellard
}
3126 79aceca5 bellard
3127 79aceca5 bellard
/* mfmsr */
3128 79aceca5 bellard
GEN_HANDLER(mfmsr, 0x1F, 0x13, 0x02, 0x001FF801, PPC_MISC)
3129 79aceca5 bellard
{
3130 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3131 e1833e1f j_mayer
    GEN_EXCP_PRIVREG(ctx);
3132 9a64fbe4 bellard
#else
3133 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3134 e1833e1f j_mayer
        GEN_EXCP_PRIVREG(ctx);
3135 9fddaa0c bellard
        return;
3136 9a64fbe4 bellard
    }
3137 79aceca5 bellard
    gen_op_load_msr();
3138 79aceca5 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));
3139 9a64fbe4 bellard
#endif
3140 79aceca5 bellard
}
3141 79aceca5 bellard
3142 3fc6c082 bellard
#if 0
3143 3fc6c082 bellard
#define SPR_NOACCESS ((void *)(-1))
3144 3fc6c082 bellard
#else
3145 3fc6c082 bellard
static void spr_noaccess (void *opaque, int sprn)
3146 3fc6c082 bellard
{
3147 3fc6c082 bellard
    sprn = ((sprn >> 5) & 0x1F) | ((sprn & 0x1F) << 5);
3148 3fc6c082 bellard
    printf("ERROR: try to access SPR %d !\n", sprn);
3149 3fc6c082 bellard
}
3150 3fc6c082 bellard
#define SPR_NOACCESS (&spr_noaccess)
3151 3fc6c082 bellard
#endif
3152 3fc6c082 bellard
3153 79aceca5 bellard
/* mfspr */
3154 3fc6c082 bellard
static inline void gen_op_mfspr (DisasContext *ctx)
3155 79aceca5 bellard
{
3156 3fc6c082 bellard
    void (*read_cb)(void *opaque, int sprn);
3157 79aceca5 bellard
    uint32_t sprn = SPR(ctx->opcode);
3158 79aceca5 bellard
3159 3fc6c082 bellard
#if !defined(CONFIG_USER_ONLY)
3160 3fc6c082 bellard
    if (ctx->supervisor)
3161 3fc6c082 bellard
        read_cb = ctx->spr_cb[sprn].oea_read;
3162 3fc6c082 bellard
    else
3163 9a64fbe4 bellard
#endif
3164 3fc6c082 bellard
        read_cb = ctx->spr_cb[sprn].uea_read;
3165 76a66253 j_mayer
    if (likely(read_cb != NULL)) {
3166 76a66253 j_mayer
        if (likely(read_cb != SPR_NOACCESS)) {
3167 3fc6c082 bellard
            (*read_cb)(ctx, sprn);
3168 3fc6c082 bellard
            gen_op_store_T0_gpr(rD(ctx->opcode));
3169 3fc6c082 bellard
        } else {
3170 3fc6c082 bellard
            /* Privilege exception */
3171 4a057712 j_mayer
            if (loglevel != 0) {
3172 7f75ffd3 blueswir1
                fprintf(logfile, "Trying to read privileged spr %d %03x\n",
3173 f24e5695 bellard
                        sprn, sprn);
3174 f24e5695 bellard
            }
3175 7f75ffd3 blueswir1
            printf("Trying to read privileged spr %d %03x\n", sprn, sprn);
3176 e1833e1f j_mayer
            GEN_EXCP_PRIVREG(ctx);
3177 79aceca5 bellard
        }
3178 3fc6c082 bellard
    } else {
3179 3fc6c082 bellard
        /* Not defined */
3180 4a057712 j_mayer
        if (loglevel != 0) {
3181 f24e5695 bellard
            fprintf(logfile, "Trying to read invalid spr %d %03x\n",
3182 f24e5695 bellard
                    sprn, sprn);
3183 f24e5695 bellard
        }
3184 3fc6c082 bellard
        printf("Trying to read invalid spr %d %03x\n", sprn, sprn);
3185 e1833e1f j_mayer
        GEN_EXCP(ctx, POWERPC_EXCP_PROGRAM,
3186 e1833e1f j_mayer
                 POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_SPR);
3187 79aceca5 bellard
    }
3188 79aceca5 bellard
}
3189 79aceca5 bellard
3190 3fc6c082 bellard
GEN_HANDLER(mfspr, 0x1F, 0x13, 0x0A, 0x00000001, PPC_MISC)
3191 79aceca5 bellard
{
3192 3fc6c082 bellard
    gen_op_mfspr(ctx);
3193 76a66253 j_mayer
}
3194 3fc6c082 bellard
3195 3fc6c082 bellard
/* mftb */
3196 a750fc0b j_mayer
GEN_HANDLER(mftb, 0x1F, 0x13, 0x0B, 0x00000001, PPC_MFTB)
3197 3fc6c082 bellard
{
3198 3fc6c082 bellard
    gen_op_mfspr(ctx);
3199 79aceca5 bellard
}
3200 79aceca5 bellard
3201 79aceca5 bellard
/* mtcrf */
3202 8dd4983c bellard
GEN_HANDLER(mtcrf, 0x1F, 0x10, 0x04, 0x00000801, PPC_MISC)
3203 79aceca5 bellard
{
3204 76a66253 j_mayer
    uint32_t crm, crn;
3205 3b46e624 ths
3206 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
3207 76a66253 j_mayer
    crm = CRM(ctx->opcode);
3208 76a66253 j_mayer
    if (likely((ctx->opcode & 0x00100000) || (crm ^ (crm - 1)) == 0)) {
3209 76a66253 j_mayer
        crn = ffs(crm);
3210 76a66253 j_mayer
        gen_op_srli_T0(crn * 4);
3211 76a66253 j_mayer
        gen_op_andi_T0(0xF);
3212 76a66253 j_mayer
        gen_op_store_cro(7 - crn);
3213 76a66253 j_mayer
    } else {
3214 76a66253 j_mayer
        gen_op_store_cr(crm);
3215 76a66253 j_mayer
    }
3216 79aceca5 bellard
}
3217 79aceca5 bellard
3218 79aceca5 bellard
/* mtmsr */
3219 426613db j_mayer
#if defined(TARGET_PPC64)
3220 a750fc0b j_mayer
GEN_HANDLER(mtmsrd, 0x1F, 0x12, 0x05, 0x001FF801, PPC_64B)
3221 426613db j_mayer
{
3222 426613db j_mayer
#if defined(CONFIG_USER_ONLY)
3223 e1833e1f j_mayer
    GEN_EXCP_PRIVREG(ctx);
3224 426613db j_mayer
#else
3225 426613db j_mayer
    if (unlikely(!ctx->supervisor)) {
3226 e1833e1f j_mayer
        GEN_EXCP_PRIVREG(ctx);
3227 426613db j_mayer
        return;
3228 426613db j_mayer
    }
3229 426613db j_mayer
    gen_update_nip(ctx, ctx->nip);
3230 426613db j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3231 426613db j_mayer
    gen_op_store_msr();
3232 426613db j_mayer
    /* Must stop the translation as machine state (may have) changed */
3233 e1833e1f j_mayer
    GEN_SYNC(ctx);
3234 426613db j_mayer
#endif
3235 426613db j_mayer
}
3236 426613db j_mayer
#endif
3237 426613db j_mayer
3238 79aceca5 bellard
GEN_HANDLER(mtmsr, 0x1F, 0x12, 0x04, 0x001FF801, PPC_MISC)
3239 79aceca5 bellard
{
3240 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3241 e1833e1f j_mayer
    GEN_EXCP_PRIVREG(ctx);
3242 9a64fbe4 bellard
#else
3243 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3244 e1833e1f j_mayer
        GEN_EXCP_PRIVREG(ctx);
3245 9fddaa0c bellard
        return;
3246 9a64fbe4 bellard
    }
3247 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip);
3248 79aceca5 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
3249 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
3250 d9bce9d9 j_mayer
    if (!ctx->sf_mode)
3251 d9bce9d9 j_mayer
        gen_op_store_msr_32();
3252 d9bce9d9 j_mayer
    else
3253 d9bce9d9 j_mayer
#endif
3254 d9bce9d9 j_mayer
        gen_op_store_msr();
3255 79aceca5 bellard
    /* Must stop the translation as machine state (may have) changed */
3256 e1833e1f j_mayer
    GEN_SYNC(ctx);
3257 9a64fbe4 bellard
#endif
3258 79aceca5 bellard
}
3259 79aceca5 bellard
3260 79aceca5 bellard
/* mtspr */
3261 79aceca5 bellard
GEN_HANDLER(mtspr, 0x1F, 0x13, 0x0E, 0x00000001, PPC_MISC)
3262 79aceca5 bellard
{
3263 3fc6c082 bellard
    void (*write_cb)(void *opaque, int sprn);
3264 79aceca5 bellard
    uint32_t sprn = SPR(ctx->opcode);
3265 79aceca5 bellard
3266 3fc6c082 bellard
#if !defined(CONFIG_USER_ONLY)
3267 3fc6c082 bellard
    if (ctx->supervisor)
3268 3fc6c082 bellard
        write_cb = ctx->spr_cb[sprn].oea_write;
3269 3fc6c082 bellard
    else
3270 9a64fbe4 bellard
#endif
3271 3fc6c082 bellard
        write_cb = ctx->spr_cb[sprn].uea_write;
3272 76a66253 j_mayer
    if (likely(write_cb != NULL)) {
3273 76a66253 j_mayer
        if (likely(write_cb != SPR_NOACCESS)) {
3274 3fc6c082 bellard
            gen_op_load_gpr_T0(rS(ctx->opcode));
3275 3fc6c082 bellard
            (*write_cb)(ctx, sprn);
3276 3fc6c082 bellard
        } else {
3277 3fc6c082 bellard
            /* Privilege exception */
3278 4a057712 j_mayer
            if (loglevel != 0) {
3279 7f75ffd3 blueswir1
                fprintf(logfile, "Trying to write privileged spr %d %03x\n",
3280 f24e5695 bellard
                        sprn, sprn);
3281 f24e5695 bellard
            }
3282 7f75ffd3 blueswir1
            printf("Trying to write privileged spr %d %03x\n", sprn, sprn);
3283 e1833e1f j_mayer
            GEN_EXCP_PRIVREG(ctx);
3284 76a66253 j_mayer
        }
3285 3fc6c082 bellard
    } else {
3286 3fc6c082 bellard
        /* Not defined */
3287 4a057712 j_mayer
        if (loglevel != 0) {
3288 f24e5695 bellard
            fprintf(logfile, "Trying to write invalid spr %d %03x\n",
3289 f24e5695 bellard
                    sprn, sprn);
3290 f24e5695 bellard
        }
3291 3fc6c082 bellard
        printf("Trying to write invalid spr %d %03x\n", sprn, sprn);
3292 e1833e1f j_mayer
        GEN_EXCP(ctx, POWERPC_EXCP_PROGRAM,
3293 e1833e1f j_mayer
                 POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_SPR);
3294 79aceca5 bellard
    }
3295 79aceca5 bellard
}
3296 79aceca5 bellard
3297 79aceca5 bellard
/***                         Cache management                              ***/
3298 79aceca5 bellard
/* For now, all those will be implemented as nop:
3299 79aceca5 bellard
 * this is valid, regarding the PowerPC specs...
3300 9a64fbe4 bellard
 * We just have to flush tb while invalidating instruction cache lines...
3301 79aceca5 bellard
 */
3302 79aceca5 bellard
/* dcbf */
3303 9a64fbe4 bellard
GEN_HANDLER(dcbf, 0x1F, 0x16, 0x02, 0x03E00001, PPC_CACHE)
3304 79aceca5 bellard
{
3305 76a66253 j_mayer
    gen_addr_reg_index(ctx);
3306 a541f297 bellard
    op_ldst(lbz);
3307 79aceca5 bellard
}
3308 79aceca5 bellard
3309 79aceca5 bellard
/* dcbi (Supervisor only) */
3310 9a64fbe4 bellard
GEN_HANDLER(dcbi, 0x1F, 0x16, 0x0E, 0x03E00001, PPC_CACHE)
3311 79aceca5 bellard
{
3312 a541f297 bellard
#if defined(CONFIG_USER_ONLY)
3313 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
3314 a541f297 bellard
#else
3315 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3316 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
3317 9fddaa0c bellard
        return;
3318 9a64fbe4 bellard
    }
3319 76a66253 j_mayer
    gen_addr_reg_index(ctx);
3320 76a66253 j_mayer
    /* XXX: specification says this should be treated as a store by the MMU */
3321 76a66253 j_mayer
    //op_ldst(lbz);
3322 a541f297 bellard
    op_ldst(stb);
3323 a541f297 bellard
#endif
3324 79aceca5 bellard
}
3325 79aceca5 bellard
3326 79aceca5 bellard
/* dcdst */
3327 9a64fbe4 bellard
GEN_HANDLER(dcbst, 0x1F, 0x16, 0x01, 0x03E00001, PPC_CACHE)
3328 79aceca5 bellard
{
3329 76a66253 j_mayer
    /* XXX: specification say this is treated as a load by the MMU */
3330 76a66253 j_mayer
    gen_addr_reg_index(ctx);
3331 a541f297 bellard
    op_ldst(lbz);
3332 79aceca5 bellard
}
3333 79aceca5 bellard
3334 79aceca5 bellard
/* dcbt */
3335 9a64fbe4 bellard
GEN_HANDLER(dcbt, 0x1F, 0x16, 0x08, 0x03E00001, PPC_CACHE)
3336 79aceca5 bellard
{
3337 76a66253 j_mayer
    /* XXX: specification say this is treated as a load by the MMU
3338 76a66253 j_mayer
     *      but does not generate any exception
3339 76a66253 j_mayer
     */
3340 79aceca5 bellard
}
3341 79aceca5 bellard
3342 79aceca5 bellard
/* dcbtst */
3343 9a64fbe4 bellard
GEN_HANDLER(dcbtst, 0x1F, 0x16, 0x07, 0x03E00001, PPC_CACHE)
3344 79aceca5 bellard
{
3345 76a66253 j_mayer
    /* XXX: specification say this is treated as a load by the MMU
3346 76a66253 j_mayer
     *      but does not generate any exception
3347 76a66253 j_mayer
     */
3348 79aceca5 bellard
}
3349 79aceca5 bellard
3350 79aceca5 bellard
/* dcbz */
3351 76a66253 j_mayer
#define op_dcbz() (*gen_op_dcbz[ctx->mem_idx])()
3352 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
3353 d9bce9d9 j_mayer
#if defined(CONFIG_USER_ONLY)
3354 d9bce9d9 j_mayer
static GenOpFunc *gen_op_dcbz[] = {
3355 d9bce9d9 j_mayer
    &gen_op_dcbz_raw,
3356 d9bce9d9 j_mayer
    &gen_op_dcbz_raw,
3357 d9bce9d9 j_mayer
    &gen_op_dcbz_64_raw,
3358 d9bce9d9 j_mayer
    &gen_op_dcbz_64_raw,
3359 d9bce9d9 j_mayer
};
3360 d9bce9d9 j_mayer
#else
3361 d9bce9d9 j_mayer
static GenOpFunc *gen_op_dcbz[] = {
3362 d9bce9d9 j_mayer
    &gen_op_dcbz_user,
3363 d9bce9d9 j_mayer
    &gen_op_dcbz_user,
3364 d9bce9d9 j_mayer
    &gen_op_dcbz_kernel,
3365 d9bce9d9 j_mayer
    &gen_op_dcbz_kernel,
3366 d9bce9d9 j_mayer
    &gen_op_dcbz_64_user,
3367 d9bce9d9 j_mayer
    &gen_op_dcbz_64_user,
3368 d9bce9d9 j_mayer
    &gen_op_dcbz_64_kernel,
3369 d9bce9d9 j_mayer
    &gen_op_dcbz_64_kernel,
3370 d9bce9d9 j_mayer
};
3371 d9bce9d9 j_mayer
#endif
3372 d9bce9d9 j_mayer
#else
3373 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3374 76a66253 j_mayer
static GenOpFunc *gen_op_dcbz[] = {
3375 76a66253 j_mayer
    &gen_op_dcbz_raw,
3376 76a66253 j_mayer
    &gen_op_dcbz_raw,
3377 76a66253 j_mayer
};
3378 9a64fbe4 bellard
#else
3379 9a64fbe4 bellard
static GenOpFunc *gen_op_dcbz[] = {
3380 9a64fbe4 bellard
    &gen_op_dcbz_user,
3381 2d5262f9 bellard
    &gen_op_dcbz_user,
3382 2d5262f9 bellard
    &gen_op_dcbz_kernel,
3383 9a64fbe4 bellard
    &gen_op_dcbz_kernel,
3384 9a64fbe4 bellard
};
3385 9a64fbe4 bellard
#endif
3386 d9bce9d9 j_mayer
#endif
3387 9a64fbe4 bellard
3388 9a64fbe4 bellard
GEN_HANDLER(dcbz, 0x1F, 0x16, 0x1F, 0x03E00001, PPC_CACHE)
3389 79aceca5 bellard
{
3390 76a66253 j_mayer
    gen_addr_reg_index(ctx);
3391 9a64fbe4 bellard
    op_dcbz();
3392 4b3686fa bellard
    gen_op_check_reservation();
3393 79aceca5 bellard
}
3394 79aceca5 bellard
3395 79aceca5 bellard
/* icbi */
3396 36f69651 j_mayer
#define op_icbi() (*gen_op_icbi[ctx->mem_idx])()
3397 36f69651 j_mayer
#if defined(TARGET_PPC64)
3398 36f69651 j_mayer
#if defined(CONFIG_USER_ONLY)
3399 36f69651 j_mayer
static GenOpFunc *gen_op_icbi[] = {
3400 36f69651 j_mayer
    &gen_op_icbi_raw,
3401 36f69651 j_mayer
    &gen_op_icbi_raw,
3402 36f69651 j_mayer
    &gen_op_icbi_64_raw,
3403 36f69651 j_mayer
    &gen_op_icbi_64_raw,
3404 36f69651 j_mayer
};
3405 36f69651 j_mayer
#else
3406 36f69651 j_mayer
static GenOpFunc *gen_op_icbi[] = {
3407 36f69651 j_mayer
    &gen_op_icbi_user,
3408 36f69651 j_mayer
    &gen_op_icbi_user,
3409 36f69651 j_mayer
    &gen_op_icbi_kernel,
3410 36f69651 j_mayer
    &gen_op_icbi_kernel,
3411 36f69651 j_mayer
    &gen_op_icbi_64_user,
3412 36f69651 j_mayer
    &gen_op_icbi_64_user,
3413 36f69651 j_mayer
    &gen_op_icbi_64_kernel,
3414 36f69651 j_mayer
    &gen_op_icbi_64_kernel,
3415 36f69651 j_mayer
};
3416 36f69651 j_mayer
#endif
3417 36f69651 j_mayer
#else
3418 36f69651 j_mayer
#if defined(CONFIG_USER_ONLY)
3419 36f69651 j_mayer
static GenOpFunc *gen_op_icbi[] = {
3420 36f69651 j_mayer
    &gen_op_icbi_raw,
3421 36f69651 j_mayer
    &gen_op_icbi_raw,
3422 36f69651 j_mayer
};
3423 36f69651 j_mayer
#else
3424 36f69651 j_mayer
static GenOpFunc *gen_op_icbi[] = {
3425 36f69651 j_mayer
    &gen_op_icbi_user,
3426 36f69651 j_mayer
    &gen_op_icbi_user,
3427 36f69651 j_mayer
    &gen_op_icbi_kernel,
3428 36f69651 j_mayer
    &gen_op_icbi_kernel,
3429 36f69651 j_mayer
};
3430 36f69651 j_mayer
#endif
3431 36f69651 j_mayer
#endif
3432 e1833e1f j_mayer
3433 9a64fbe4 bellard
GEN_HANDLER(icbi, 0x1F, 0x16, 0x1E, 0x03E00001, PPC_CACHE)
3434 79aceca5 bellard
{
3435 76a66253 j_mayer
    gen_addr_reg_index(ctx);
3436 36f69651 j_mayer
    op_icbi();
3437 79aceca5 bellard
}
3438 79aceca5 bellard
3439 79aceca5 bellard
/* Optional: */
3440 79aceca5 bellard
/* dcba */
3441 a750fc0b j_mayer
GEN_HANDLER(dcba, 0x1F, 0x16, 0x17, 0x03E00001, PPC_CACHE_DCBA)
3442 79aceca5 bellard
{
3443 79aceca5 bellard
}
3444 79aceca5 bellard
3445 79aceca5 bellard
/***                    Segment register manipulation                      ***/
3446 79aceca5 bellard
/* Supervisor only: */
3447 79aceca5 bellard
/* mfsr */
3448 79aceca5 bellard
GEN_HANDLER(mfsr, 0x1F, 0x13, 0x12, 0x0010F801, PPC_SEGMENT)
3449 79aceca5 bellard
{
3450 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3451 e1833e1f j_mayer
    GEN_EXCP_PRIVREG(ctx);
3452 9a64fbe4 bellard
#else
3453 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3454 e1833e1f j_mayer
        GEN_EXCP_PRIVREG(ctx);
3455 9fddaa0c bellard
        return;
3456 9a64fbe4 bellard
    }
3457 76a66253 j_mayer
    gen_op_set_T1(SR(ctx->opcode));
3458 76a66253 j_mayer
    gen_op_load_sr();
3459 9a64fbe4 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));
3460 9a64fbe4 bellard
#endif
3461 79aceca5 bellard
}
3462 79aceca5 bellard
3463 79aceca5 bellard
/* mfsrin */
3464 9a64fbe4 bellard
GEN_HANDLER(mfsrin, 0x1F, 0x13, 0x14, 0x001F0001, PPC_SEGMENT)
3465 79aceca5 bellard
{
3466 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3467 e1833e1f j_mayer
    GEN_EXCP_PRIVREG(ctx);
3468 9a64fbe4 bellard
#else
3469 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3470 e1833e1f j_mayer
        GEN_EXCP_PRIVREG(ctx);
3471 9fddaa0c bellard
        return;
3472 9a64fbe4 bellard
    }
3473 9a64fbe4 bellard
    gen_op_load_gpr_T1(rB(ctx->opcode));
3474 76a66253 j_mayer
    gen_op_srli_T1(28);
3475 76a66253 j_mayer
    gen_op_load_sr();
3476 9a64fbe4 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));
3477 9a64fbe4 bellard
#endif
3478 79aceca5 bellard
}
3479 79aceca5 bellard
3480 79aceca5 bellard
/* mtsr */
3481 e63c59cb bellard
GEN_HANDLER(mtsr, 0x1F, 0x12, 0x06, 0x0010F801, PPC_SEGMENT)
3482 79aceca5 bellard
{
3483 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3484 e1833e1f j_mayer
    GEN_EXCP_PRIVREG(ctx);
3485 9a64fbe4 bellard
#else
3486 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3487 e1833e1f j_mayer
        GEN_EXCP_PRIVREG(ctx);
3488 9fddaa0c bellard
        return;
3489 9a64fbe4 bellard
    }
3490 9a64fbe4 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
3491 76a66253 j_mayer
    gen_op_set_T1(SR(ctx->opcode));
3492 76a66253 j_mayer
    gen_op_store_sr();
3493 9a64fbe4 bellard
#endif
3494 79aceca5 bellard
}
3495 79aceca5 bellard
3496 79aceca5 bellard
/* mtsrin */
3497 9a64fbe4 bellard
GEN_HANDLER(mtsrin, 0x1F, 0x12, 0x07, 0x001F0001, PPC_SEGMENT)
3498 79aceca5 bellard
{
3499 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3500 e1833e1f j_mayer
    GEN_EXCP_PRIVREG(ctx);
3501 9a64fbe4 bellard
#else
3502 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3503 e1833e1f j_mayer
        GEN_EXCP_PRIVREG(ctx);
3504 9fddaa0c bellard
        return;
3505 9a64fbe4 bellard
    }
3506 9a64fbe4 bellard
    gen_op_load_gpr_T0(rS(ctx->opcode));
3507 9a64fbe4 bellard
    gen_op_load_gpr_T1(rB(ctx->opcode));
3508 76a66253 j_mayer
    gen_op_srli_T1(28);
3509 76a66253 j_mayer
    gen_op_store_sr();
3510 9a64fbe4 bellard
#endif
3511 79aceca5 bellard
}
3512 79aceca5 bellard
3513 79aceca5 bellard
/***                      Lookaside buffer management                      ***/
3514 79aceca5 bellard
/* Optional & supervisor only: */
3515 79aceca5 bellard
/* tlbia */
3516 3fc6c082 bellard
GEN_HANDLER(tlbia, 0x1F, 0x12, 0x0B, 0x03FFFC01, PPC_MEM_TLBIA)
3517 79aceca5 bellard
{
3518 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3519 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
3520 9a64fbe4 bellard
#else
3521 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3522 4a057712 j_mayer
        if (loglevel != 0)
3523 9fddaa0c bellard
            fprintf(logfile, "%s: ! supervisor\n", __func__);
3524 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
3525 9fddaa0c bellard
        return;
3526 9a64fbe4 bellard
    }
3527 9a64fbe4 bellard
    gen_op_tlbia();
3528 9a64fbe4 bellard
#endif
3529 79aceca5 bellard
}
3530 79aceca5 bellard
3531 79aceca5 bellard
/* tlbie */
3532 76a66253 j_mayer
GEN_HANDLER(tlbie, 0x1F, 0x12, 0x09, 0x03FF0001, PPC_MEM_TLBIE)
3533 79aceca5 bellard
{
3534 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3535 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
3536 9a64fbe4 bellard
#else
3537 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3538 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
3539 9fddaa0c bellard
        return;
3540 9a64fbe4 bellard
    }
3541 9a64fbe4 bellard
    gen_op_load_gpr_T0(rB(ctx->opcode));
3542 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
3543 d9bce9d9 j_mayer
    if (ctx->sf_mode)
3544 d9bce9d9 j_mayer
        gen_op_tlbie_64();
3545 d9bce9d9 j_mayer
    else
3546 d9bce9d9 j_mayer
#endif
3547 d9bce9d9 j_mayer
        gen_op_tlbie();
3548 9a64fbe4 bellard
#endif
3549 79aceca5 bellard
}
3550 79aceca5 bellard
3551 79aceca5 bellard
/* tlbsync */
3552 76a66253 j_mayer
GEN_HANDLER(tlbsync, 0x1F, 0x16, 0x11, 0x03FFF801, PPC_MEM_TLBSYNC)
3553 79aceca5 bellard
{
3554 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
3555 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
3556 9a64fbe4 bellard
#else
3557 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
3558 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
3559 9fddaa0c bellard
        return;
3560 9a64fbe4 bellard
    }
3561 9a64fbe4 bellard
    /* This has no effect: it should ensure that all previous
3562 9a64fbe4 bellard
     * tlbie have completed
3563 9a64fbe4 bellard
     */
3564 e1833e1f j_mayer
    GEN_STOP(ctx);
3565 9a64fbe4 bellard
#endif
3566 79aceca5 bellard
}
3567 79aceca5 bellard
3568 426613db j_mayer
#if defined(TARGET_PPC64)
3569 426613db j_mayer
/* slbia */
3570 426613db j_mayer
GEN_HANDLER(slbia, 0x1F, 0x12, 0x0F, 0x03FFFC01, PPC_SLBI)
3571 426613db j_mayer
{
3572 426613db j_mayer
#if defined(CONFIG_USER_ONLY)
3573 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
3574 426613db j_mayer
#else
3575 426613db j_mayer
    if (unlikely(!ctx->supervisor)) {
3576 4a057712 j_mayer
        if (loglevel != 0)
3577 426613db j_mayer
            fprintf(logfile, "%s: ! supervisor\n", __func__);
3578 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
3579 426613db j_mayer
        return;
3580 426613db j_mayer
    }
3581 426613db j_mayer
    gen_op_slbia();
3582 426613db j_mayer
#endif
3583 426613db j_mayer
}
3584 426613db j_mayer
3585 426613db j_mayer
/* slbie */
3586 426613db j_mayer
GEN_HANDLER(slbie, 0x1F, 0x12, 0x0D, 0x03FF0001, PPC_SLBI)
3587 426613db j_mayer
{
3588 426613db j_mayer
#if defined(CONFIG_USER_ONLY)
3589 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
3590 426613db j_mayer
#else
3591 426613db j_mayer
    if (unlikely(!ctx->supervisor)) {
3592 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
3593 426613db j_mayer
        return;
3594 426613db j_mayer
    }
3595 426613db j_mayer
    gen_op_load_gpr_T0(rB(ctx->opcode));
3596 426613db j_mayer
    gen_op_slbie();
3597 426613db j_mayer
#endif
3598 426613db j_mayer
}
3599 426613db j_mayer
#endif
3600 426613db j_mayer
3601 79aceca5 bellard
/***                              External control                         ***/
3602 79aceca5 bellard
/* Optional: */
3603 9a64fbe4 bellard
#define op_eciwx() (*gen_op_eciwx[ctx->mem_idx])()
3604 9a64fbe4 bellard
#define op_ecowx() (*gen_op_ecowx[ctx->mem_idx])()
3605 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
3606 111bfab3 bellard
#if defined(CONFIG_USER_ONLY)
3607 111bfab3 bellard
static GenOpFunc *gen_op_eciwx[] = {
3608 111bfab3 bellard
    &gen_op_eciwx_raw,
3609 111bfab3 bellard
    &gen_op_eciwx_le_raw,
3610 d9bce9d9 j_mayer
    &gen_op_eciwx_64_raw,
3611 d9bce9d9 j_mayer
    &gen_op_eciwx_le_64_raw,
3612 111bfab3 bellard
};
3613 111bfab3 bellard
static GenOpFunc *gen_op_ecowx[] = {
3614 111bfab3 bellard
    &gen_op_ecowx_raw,
3615 111bfab3 bellard
    &gen_op_ecowx_le_raw,
3616 d9bce9d9 j_mayer
    &gen_op_ecowx_64_raw,
3617 d9bce9d9 j_mayer
    &gen_op_ecowx_le_64_raw,
3618 111bfab3 bellard
};
3619 111bfab3 bellard
#else
3620 9a64fbe4 bellard
static GenOpFunc *gen_op_eciwx[] = {
3621 9a64fbe4 bellard
    &gen_op_eciwx_user,
3622 111bfab3 bellard
    &gen_op_eciwx_le_user,
3623 9a64fbe4 bellard
    &gen_op_eciwx_kernel,
3624 111bfab3 bellard
    &gen_op_eciwx_le_kernel,
3625 d9bce9d9 j_mayer
    &gen_op_eciwx_64_user,
3626 d9bce9d9 j_mayer
    &gen_op_eciwx_le_64_user,
3627 d9bce9d9 j_mayer
    &gen_op_eciwx_64_kernel,
3628 d9bce9d9 j_mayer
    &gen_op_eciwx_le_64_kernel,
3629 9a64fbe4 bellard
};
3630 9a64fbe4 bellard
static GenOpFunc *gen_op_ecowx[] = {
3631 9a64fbe4 bellard
    &gen_op_ecowx_user,
3632 111bfab3 bellard
    &gen_op_ecowx_le_user,
3633 9a64fbe4 bellard
    &gen_op_ecowx_kernel,
3634 111bfab3 bellard
    &gen_op_ecowx_le_kernel,
3635 d9bce9d9 j_mayer
    &gen_op_ecowx_64_user,
3636 d9bce9d9 j_mayer
    &gen_op_ecowx_le_64_user,
3637 d9bce9d9 j_mayer
    &gen_op_ecowx_64_kernel,
3638 d9bce9d9 j_mayer
    &gen_op_ecowx_le_64_kernel,
3639 9a64fbe4 bellard
};
3640 9a64fbe4 bellard
#endif
3641 d9bce9d9 j_mayer
#else
3642 d9bce9d9 j_mayer
#if defined(CONFIG_USER_ONLY)
3643 d9bce9d9 j_mayer
static GenOpFunc *gen_op_eciwx[] = {
3644 d9bce9d9 j_mayer
    &gen_op_eciwx_raw,
3645 d9bce9d9 j_mayer
    &gen_op_eciwx_le_raw,
3646 d9bce9d9 j_mayer
};
3647 d9bce9d9 j_mayer
static GenOpFunc *gen_op_ecowx[] = {
3648 d9bce9d9 j_mayer
    &gen_op_ecowx_raw,
3649 d9bce9d9 j_mayer
    &gen_op_ecowx_le_raw,
3650 d9bce9d9 j_mayer
};
3651 d9bce9d9 j_mayer
#else
3652 d9bce9d9 j_mayer
static GenOpFunc *gen_op_eciwx[] = {
3653 d9bce9d9 j_mayer
    &gen_op_eciwx_user,
3654 d9bce9d9 j_mayer
    &gen_op_eciwx_le_user,
3655 d9bce9d9 j_mayer
    &gen_op_eciwx_kernel,
3656 d9bce9d9 j_mayer
    &gen_op_eciwx_le_kernel,
3657 d9bce9d9 j_mayer
};
3658 d9bce9d9 j_mayer
static GenOpFunc *gen_op_ecowx[] = {
3659 d9bce9d9 j_mayer
    &gen_op_ecowx_user,
3660 d9bce9d9 j_mayer
    &gen_op_ecowx_le_user,
3661 d9bce9d9 j_mayer
    &gen_op_ecowx_kernel,
3662 d9bce9d9 j_mayer
    &gen_op_ecowx_le_kernel,
3663 d9bce9d9 j_mayer
};
3664 d9bce9d9 j_mayer
#endif
3665 d9bce9d9 j_mayer
#endif
3666 9a64fbe4 bellard
3667 111bfab3 bellard
/* eciwx */
3668 79aceca5 bellard
GEN_HANDLER(eciwx, 0x1F, 0x16, 0x0D, 0x00000001, PPC_EXTERN)
3669 79aceca5 bellard
{
3670 9a64fbe4 bellard
    /* Should check EAR[E] & alignment ! */
3671 76a66253 j_mayer
    gen_addr_reg_index(ctx);
3672 76a66253 j_mayer
    op_eciwx();
3673 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3674 76a66253 j_mayer
}
3675 76a66253 j_mayer
3676 76a66253 j_mayer
/* ecowx */
3677 76a66253 j_mayer
GEN_HANDLER(ecowx, 0x1F, 0x16, 0x09, 0x00000001, PPC_EXTERN)
3678 76a66253 j_mayer
{
3679 76a66253 j_mayer
    /* Should check EAR[E] & alignment ! */
3680 76a66253 j_mayer
    gen_addr_reg_index(ctx);
3681 76a66253 j_mayer
    gen_op_load_gpr_T1(rS(ctx->opcode));
3682 76a66253 j_mayer
    op_ecowx();
3683 76a66253 j_mayer
}
3684 76a66253 j_mayer
3685 76a66253 j_mayer
/* PowerPC 601 specific instructions */
3686 76a66253 j_mayer
/* abs - abs. */
3687 76a66253 j_mayer
GEN_HANDLER(abs, 0x1F, 0x08, 0x0B, 0x0000F800, PPC_POWER_BR)
3688 76a66253 j_mayer
{
3689 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3690 76a66253 j_mayer
    gen_op_POWER_abs();
3691 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3692 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3693 76a66253 j_mayer
        gen_set_Rc0(ctx);
3694 76a66253 j_mayer
}
3695 76a66253 j_mayer
3696 76a66253 j_mayer
/* abso - abso. */
3697 76a66253 j_mayer
GEN_HANDLER(abso, 0x1F, 0x08, 0x1B, 0x0000F800, PPC_POWER_BR)
3698 76a66253 j_mayer
{
3699 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3700 76a66253 j_mayer
    gen_op_POWER_abso();
3701 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3702 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3703 76a66253 j_mayer
        gen_set_Rc0(ctx);
3704 76a66253 j_mayer
}
3705 76a66253 j_mayer
3706 76a66253 j_mayer
/* clcs */
3707 a750fc0b j_mayer
GEN_HANDLER(clcs, 0x1F, 0x10, 0x13, 0x0000F800, PPC_POWER_BR)
3708 76a66253 j_mayer
{
3709 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3710 76a66253 j_mayer
    gen_op_POWER_clcs();
3711 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3712 76a66253 j_mayer
}
3713 76a66253 j_mayer
3714 76a66253 j_mayer
/* div - div. */
3715 76a66253 j_mayer
GEN_HANDLER(div, 0x1F, 0x0B, 0x0A, 0x00000000, PPC_POWER_BR)
3716 76a66253 j_mayer
{
3717 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3718 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3719 76a66253 j_mayer
    gen_op_POWER_div();
3720 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3721 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3722 76a66253 j_mayer
        gen_set_Rc0(ctx);
3723 76a66253 j_mayer
}
3724 76a66253 j_mayer
3725 76a66253 j_mayer
/* divo - divo. */
3726 76a66253 j_mayer
GEN_HANDLER(divo, 0x1F, 0x0B, 0x1A, 0x00000000, PPC_POWER_BR)
3727 76a66253 j_mayer
{
3728 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3729 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3730 76a66253 j_mayer
    gen_op_POWER_divo();
3731 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3732 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3733 76a66253 j_mayer
        gen_set_Rc0(ctx);
3734 76a66253 j_mayer
}
3735 76a66253 j_mayer
3736 76a66253 j_mayer
/* divs - divs. */
3737 76a66253 j_mayer
GEN_HANDLER(divs, 0x1F, 0x0B, 0x0B, 0x00000000, PPC_POWER_BR)
3738 76a66253 j_mayer
{
3739 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3740 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3741 76a66253 j_mayer
    gen_op_POWER_divs();
3742 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3743 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3744 76a66253 j_mayer
        gen_set_Rc0(ctx);
3745 76a66253 j_mayer
}
3746 76a66253 j_mayer
3747 76a66253 j_mayer
/* divso - divso. */
3748 76a66253 j_mayer
GEN_HANDLER(divso, 0x1F, 0x0B, 0x1B, 0x00000000, PPC_POWER_BR)
3749 76a66253 j_mayer
{
3750 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3751 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3752 76a66253 j_mayer
    gen_op_POWER_divso();
3753 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3754 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3755 76a66253 j_mayer
        gen_set_Rc0(ctx);
3756 76a66253 j_mayer
}
3757 76a66253 j_mayer
3758 76a66253 j_mayer
/* doz - doz. */
3759 76a66253 j_mayer
GEN_HANDLER(doz, 0x1F, 0x08, 0x08, 0x00000000, PPC_POWER_BR)
3760 76a66253 j_mayer
{
3761 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3762 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3763 76a66253 j_mayer
    gen_op_POWER_doz();
3764 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3765 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3766 76a66253 j_mayer
        gen_set_Rc0(ctx);
3767 76a66253 j_mayer
}
3768 76a66253 j_mayer
3769 76a66253 j_mayer
/* dozo - dozo. */
3770 76a66253 j_mayer
GEN_HANDLER(dozo, 0x1F, 0x08, 0x18, 0x00000000, PPC_POWER_BR)
3771 76a66253 j_mayer
{
3772 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3773 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3774 76a66253 j_mayer
    gen_op_POWER_dozo();
3775 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3776 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3777 76a66253 j_mayer
        gen_set_Rc0(ctx);
3778 76a66253 j_mayer
}
3779 76a66253 j_mayer
3780 76a66253 j_mayer
/* dozi */
3781 76a66253 j_mayer
GEN_HANDLER(dozi, 0x09, 0xFF, 0xFF, 0x00000000, PPC_POWER_BR)
3782 76a66253 j_mayer
{
3783 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3784 76a66253 j_mayer
    gen_op_set_T1(SIMM(ctx->opcode));
3785 76a66253 j_mayer
    gen_op_POWER_doz();
3786 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3787 76a66253 j_mayer
}
3788 76a66253 j_mayer
3789 76a66253 j_mayer
/* As lscbx load from memory byte after byte, it's always endian safe */
3790 76a66253 j_mayer
#define op_POWER_lscbx(start, ra, rb) \
3791 76a66253 j_mayer
(*gen_op_POWER_lscbx[ctx->mem_idx])(start, ra, rb)
3792 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
3793 76a66253 j_mayer
static GenOpFunc3 *gen_op_POWER_lscbx[] = {
3794 76a66253 j_mayer
    &gen_op_POWER_lscbx_raw,
3795 76a66253 j_mayer
    &gen_op_POWER_lscbx_raw,
3796 76a66253 j_mayer
};
3797 76a66253 j_mayer
#else
3798 76a66253 j_mayer
static GenOpFunc3 *gen_op_POWER_lscbx[] = {
3799 76a66253 j_mayer
    &gen_op_POWER_lscbx_user,
3800 76a66253 j_mayer
    &gen_op_POWER_lscbx_user,
3801 76a66253 j_mayer
    &gen_op_POWER_lscbx_kernel,
3802 76a66253 j_mayer
    &gen_op_POWER_lscbx_kernel,
3803 76a66253 j_mayer
};
3804 76a66253 j_mayer
#endif
3805 76a66253 j_mayer
3806 76a66253 j_mayer
/* lscbx - lscbx. */
3807 76a66253 j_mayer
GEN_HANDLER(lscbx, 0x1F, 0x15, 0x08, 0x00000000, PPC_POWER_BR)
3808 76a66253 j_mayer
{
3809 76a66253 j_mayer
    int ra = rA(ctx->opcode);
3810 76a66253 j_mayer
    int rb = rB(ctx->opcode);
3811 76a66253 j_mayer
3812 76a66253 j_mayer
    gen_addr_reg_index(ctx);
3813 76a66253 j_mayer
    if (ra == 0) {
3814 76a66253 j_mayer
        ra = rb;
3815 76a66253 j_mayer
    }
3816 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
3817 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
3818 76a66253 j_mayer
    gen_op_load_xer_bc();
3819 76a66253 j_mayer
    gen_op_load_xer_cmp();
3820 76a66253 j_mayer
    op_POWER_lscbx(rD(ctx->opcode), ra, rb);
3821 76a66253 j_mayer
    gen_op_store_xer_bc();
3822 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3823 76a66253 j_mayer
        gen_set_Rc0(ctx);
3824 76a66253 j_mayer
}
3825 76a66253 j_mayer
3826 76a66253 j_mayer
/* maskg - maskg. */
3827 76a66253 j_mayer
GEN_HANDLER(maskg, 0x1F, 0x1D, 0x00, 0x00000000, PPC_POWER_BR)
3828 76a66253 j_mayer
{
3829 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3830 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3831 76a66253 j_mayer
    gen_op_POWER_maskg();
3832 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3833 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3834 76a66253 j_mayer
        gen_set_Rc0(ctx);
3835 76a66253 j_mayer
}
3836 76a66253 j_mayer
3837 76a66253 j_mayer
/* maskir - maskir. */
3838 76a66253 j_mayer
GEN_HANDLER(maskir, 0x1F, 0x1D, 0x10, 0x00000000, PPC_POWER_BR)
3839 76a66253 j_mayer
{
3840 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3841 76a66253 j_mayer
    gen_op_load_gpr_T1(rS(ctx->opcode));
3842 76a66253 j_mayer
    gen_op_load_gpr_T2(rB(ctx->opcode));
3843 76a66253 j_mayer
    gen_op_POWER_maskir();
3844 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3845 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3846 76a66253 j_mayer
        gen_set_Rc0(ctx);
3847 76a66253 j_mayer
}
3848 76a66253 j_mayer
3849 76a66253 j_mayer
/* mul - mul. */
3850 76a66253 j_mayer
GEN_HANDLER(mul, 0x1F, 0x0B, 0x03, 0x00000000, PPC_POWER_BR)
3851 76a66253 j_mayer
{
3852 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3853 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3854 76a66253 j_mayer
    gen_op_POWER_mul();
3855 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3856 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3857 76a66253 j_mayer
        gen_set_Rc0(ctx);
3858 76a66253 j_mayer
}
3859 76a66253 j_mayer
3860 76a66253 j_mayer
/* mulo - mulo. */
3861 76a66253 j_mayer
GEN_HANDLER(mulo, 0x1F, 0x0B, 0x13, 0x00000000, PPC_POWER_BR)
3862 76a66253 j_mayer
{
3863 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3864 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3865 76a66253 j_mayer
    gen_op_POWER_mulo();
3866 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3867 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3868 76a66253 j_mayer
        gen_set_Rc0(ctx);
3869 76a66253 j_mayer
}
3870 76a66253 j_mayer
3871 76a66253 j_mayer
/* nabs - nabs. */
3872 76a66253 j_mayer
GEN_HANDLER(nabs, 0x1F, 0x08, 0x0F, 0x00000000, PPC_POWER_BR)
3873 76a66253 j_mayer
{
3874 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3875 76a66253 j_mayer
    gen_op_POWER_nabs();
3876 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3877 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3878 76a66253 j_mayer
        gen_set_Rc0(ctx);
3879 76a66253 j_mayer
}
3880 76a66253 j_mayer
3881 76a66253 j_mayer
/* nabso - nabso. */
3882 76a66253 j_mayer
GEN_HANDLER(nabso, 0x1F, 0x08, 0x1F, 0x00000000, PPC_POWER_BR)
3883 76a66253 j_mayer
{
3884 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
3885 76a66253 j_mayer
    gen_op_POWER_nabso();
3886 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
3887 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3888 76a66253 j_mayer
        gen_set_Rc0(ctx);
3889 76a66253 j_mayer
}
3890 76a66253 j_mayer
3891 76a66253 j_mayer
/* rlmi - rlmi. */
3892 76a66253 j_mayer
GEN_HANDLER(rlmi, 0x16, 0xFF, 0xFF, 0x00000000, PPC_POWER_BR)
3893 76a66253 j_mayer
{
3894 76a66253 j_mayer
    uint32_t mb, me;
3895 76a66253 j_mayer
3896 76a66253 j_mayer
    mb = MB(ctx->opcode);
3897 76a66253 j_mayer
    me = ME(ctx->opcode);
3898 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3899 76a66253 j_mayer
    gen_op_load_gpr_T1(rA(ctx->opcode));
3900 76a66253 j_mayer
    gen_op_load_gpr_T2(rB(ctx->opcode));
3901 76a66253 j_mayer
    gen_op_POWER_rlmi(MASK(mb, me), ~MASK(mb, me));
3902 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3903 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3904 76a66253 j_mayer
        gen_set_Rc0(ctx);
3905 76a66253 j_mayer
}
3906 76a66253 j_mayer
3907 76a66253 j_mayer
/* rrib - rrib. */
3908 76a66253 j_mayer
GEN_HANDLER(rrib, 0x1F, 0x19, 0x10, 0x00000000, PPC_POWER_BR)
3909 76a66253 j_mayer
{
3910 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3911 76a66253 j_mayer
    gen_op_load_gpr_T1(rA(ctx->opcode));
3912 76a66253 j_mayer
    gen_op_load_gpr_T2(rB(ctx->opcode));
3913 76a66253 j_mayer
    gen_op_POWER_rrib();
3914 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3915 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3916 76a66253 j_mayer
        gen_set_Rc0(ctx);
3917 76a66253 j_mayer
}
3918 76a66253 j_mayer
3919 76a66253 j_mayer
/* sle - sle. */
3920 76a66253 j_mayer
GEN_HANDLER(sle, 0x1F, 0x19, 0x04, 0x00000000, PPC_POWER_BR)
3921 76a66253 j_mayer
{
3922 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3923 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3924 76a66253 j_mayer
    gen_op_POWER_sle();
3925 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3926 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3927 76a66253 j_mayer
        gen_set_Rc0(ctx);
3928 76a66253 j_mayer
}
3929 76a66253 j_mayer
3930 76a66253 j_mayer
/* sleq - sleq. */
3931 76a66253 j_mayer
GEN_HANDLER(sleq, 0x1F, 0x19, 0x06, 0x00000000, PPC_POWER_BR)
3932 76a66253 j_mayer
{
3933 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3934 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3935 76a66253 j_mayer
    gen_op_POWER_sleq();
3936 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3937 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3938 76a66253 j_mayer
        gen_set_Rc0(ctx);
3939 76a66253 j_mayer
}
3940 76a66253 j_mayer
3941 76a66253 j_mayer
/* sliq - sliq. */
3942 76a66253 j_mayer
GEN_HANDLER(sliq, 0x1F, 0x18, 0x05, 0x00000000, PPC_POWER_BR)
3943 76a66253 j_mayer
{
3944 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3945 76a66253 j_mayer
    gen_op_set_T1(SH(ctx->opcode));
3946 76a66253 j_mayer
    gen_op_POWER_sle();
3947 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3948 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3949 76a66253 j_mayer
        gen_set_Rc0(ctx);
3950 76a66253 j_mayer
}
3951 76a66253 j_mayer
3952 76a66253 j_mayer
/* slliq - slliq. */
3953 76a66253 j_mayer
GEN_HANDLER(slliq, 0x1F, 0x18, 0x07, 0x00000000, PPC_POWER_BR)
3954 76a66253 j_mayer
{
3955 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3956 76a66253 j_mayer
    gen_op_set_T1(SH(ctx->opcode));
3957 76a66253 j_mayer
    gen_op_POWER_sleq();
3958 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3959 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3960 76a66253 j_mayer
        gen_set_Rc0(ctx);
3961 76a66253 j_mayer
}
3962 76a66253 j_mayer
3963 76a66253 j_mayer
/* sllq - sllq. */
3964 76a66253 j_mayer
GEN_HANDLER(sllq, 0x1F, 0x18, 0x06, 0x00000000, PPC_POWER_BR)
3965 76a66253 j_mayer
{
3966 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3967 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3968 76a66253 j_mayer
    gen_op_POWER_sllq();
3969 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3970 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3971 76a66253 j_mayer
        gen_set_Rc0(ctx);
3972 76a66253 j_mayer
}
3973 76a66253 j_mayer
3974 76a66253 j_mayer
/* slq - slq. */
3975 76a66253 j_mayer
GEN_HANDLER(slq, 0x1F, 0x18, 0x04, 0x00000000, PPC_POWER_BR)
3976 76a66253 j_mayer
{
3977 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3978 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
3979 76a66253 j_mayer
    gen_op_POWER_slq();
3980 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3981 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3982 76a66253 j_mayer
        gen_set_Rc0(ctx);
3983 76a66253 j_mayer
}
3984 76a66253 j_mayer
3985 d9bce9d9 j_mayer
/* sraiq - sraiq. */
3986 76a66253 j_mayer
GEN_HANDLER(sraiq, 0x1F, 0x18, 0x1D, 0x00000000, PPC_POWER_BR)
3987 76a66253 j_mayer
{
3988 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
3989 76a66253 j_mayer
    gen_op_set_T1(SH(ctx->opcode));
3990 76a66253 j_mayer
    gen_op_POWER_sraq();
3991 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
3992 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
3993 76a66253 j_mayer
        gen_set_Rc0(ctx);
3994 76a66253 j_mayer
}
3995 76a66253 j_mayer
3996 76a66253 j_mayer
/* sraq - sraq. */
3997 76a66253 j_mayer
GEN_HANDLER(sraq, 0x1F, 0x18, 0x1C, 0x00000000, PPC_POWER_BR)
3998 76a66253 j_mayer
{
3999 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
4000 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
4001 76a66253 j_mayer
    gen_op_POWER_sraq();
4002 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
4003 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4004 76a66253 j_mayer
        gen_set_Rc0(ctx);
4005 76a66253 j_mayer
}
4006 76a66253 j_mayer
4007 76a66253 j_mayer
/* sre - sre. */
4008 76a66253 j_mayer
GEN_HANDLER(sre, 0x1F, 0x19, 0x14, 0x00000000, PPC_POWER_BR)
4009 76a66253 j_mayer
{
4010 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
4011 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
4012 76a66253 j_mayer
    gen_op_POWER_sre();
4013 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
4014 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4015 76a66253 j_mayer
        gen_set_Rc0(ctx);
4016 76a66253 j_mayer
}
4017 76a66253 j_mayer
4018 76a66253 j_mayer
/* srea - srea. */
4019 76a66253 j_mayer
GEN_HANDLER(srea, 0x1F, 0x19, 0x1C, 0x00000000, PPC_POWER_BR)
4020 76a66253 j_mayer
{
4021 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
4022 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
4023 76a66253 j_mayer
    gen_op_POWER_srea();
4024 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
4025 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4026 76a66253 j_mayer
        gen_set_Rc0(ctx);
4027 76a66253 j_mayer
}
4028 76a66253 j_mayer
4029 76a66253 j_mayer
/* sreq */
4030 76a66253 j_mayer
GEN_HANDLER(sreq, 0x1F, 0x19, 0x16, 0x00000000, PPC_POWER_BR)
4031 76a66253 j_mayer
{
4032 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
4033 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
4034 76a66253 j_mayer
    gen_op_POWER_sreq();
4035 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
4036 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4037 76a66253 j_mayer
        gen_set_Rc0(ctx);
4038 76a66253 j_mayer
}
4039 76a66253 j_mayer
4040 76a66253 j_mayer
/* sriq */
4041 76a66253 j_mayer
GEN_HANDLER(sriq, 0x1F, 0x18, 0x15, 0x00000000, PPC_POWER_BR)
4042 76a66253 j_mayer
{
4043 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
4044 76a66253 j_mayer
    gen_op_set_T1(SH(ctx->opcode));
4045 76a66253 j_mayer
    gen_op_POWER_srq();
4046 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
4047 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4048 76a66253 j_mayer
        gen_set_Rc0(ctx);
4049 76a66253 j_mayer
}
4050 76a66253 j_mayer
4051 76a66253 j_mayer
/* srliq */
4052 76a66253 j_mayer
GEN_HANDLER(srliq, 0x1F, 0x18, 0x17, 0x00000000, PPC_POWER_BR)
4053 76a66253 j_mayer
{
4054 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
4055 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
4056 76a66253 j_mayer
    gen_op_set_T1(SH(ctx->opcode));
4057 76a66253 j_mayer
    gen_op_POWER_srlq();
4058 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
4059 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4060 76a66253 j_mayer
        gen_set_Rc0(ctx);
4061 76a66253 j_mayer
}
4062 76a66253 j_mayer
4063 76a66253 j_mayer
/* srlq */
4064 76a66253 j_mayer
GEN_HANDLER(srlq, 0x1F, 0x18, 0x16, 0x00000000, PPC_POWER_BR)
4065 76a66253 j_mayer
{
4066 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
4067 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
4068 76a66253 j_mayer
    gen_op_POWER_srlq();
4069 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
4070 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4071 76a66253 j_mayer
        gen_set_Rc0(ctx);
4072 76a66253 j_mayer
}
4073 76a66253 j_mayer
4074 76a66253 j_mayer
/* srq */
4075 76a66253 j_mayer
GEN_HANDLER(srq, 0x1F, 0x18, 0x14, 0x00000000, PPC_POWER_BR)
4076 76a66253 j_mayer
{
4077 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
4078 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
4079 76a66253 j_mayer
    gen_op_POWER_srq();
4080 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
4081 76a66253 j_mayer
    if (unlikely(Rc(ctx->opcode) != 0))
4082 76a66253 j_mayer
        gen_set_Rc0(ctx);
4083 76a66253 j_mayer
}
4084 76a66253 j_mayer
4085 76a66253 j_mayer
/* PowerPC 602 specific instructions */
4086 76a66253 j_mayer
/* dsa  */
4087 76a66253 j_mayer
GEN_HANDLER(dsa, 0x1F, 0x14, 0x13, 0x03FFF801, PPC_602_SPEC)
4088 76a66253 j_mayer
{
4089 76a66253 j_mayer
    /* XXX: TODO */
4090 e1833e1f j_mayer
    GEN_EXCP_INVAL(ctx);
4091 76a66253 j_mayer
}
4092 76a66253 j_mayer
4093 76a66253 j_mayer
/* esa */
4094 76a66253 j_mayer
GEN_HANDLER(esa, 0x1F, 0x14, 0x12, 0x03FFF801, PPC_602_SPEC)
4095 76a66253 j_mayer
{
4096 76a66253 j_mayer
    /* XXX: TODO */
4097 e1833e1f j_mayer
    GEN_EXCP_INVAL(ctx);
4098 76a66253 j_mayer
}
4099 76a66253 j_mayer
4100 76a66253 j_mayer
/* mfrom */
4101 76a66253 j_mayer
GEN_HANDLER(mfrom, 0x1F, 0x09, 0x08, 0x03E0F801, PPC_602_SPEC)
4102 76a66253 j_mayer
{
4103 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4104 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4105 76a66253 j_mayer
#else
4106 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4107 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4108 76a66253 j_mayer
        return;
4109 76a66253 j_mayer
    }
4110 76a66253 j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
4111 76a66253 j_mayer
    gen_op_602_mfrom();
4112 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
4113 76a66253 j_mayer
#endif
4114 76a66253 j_mayer
}
4115 76a66253 j_mayer
4116 76a66253 j_mayer
/* 602 - 603 - G2 TLB management */
4117 76a66253 j_mayer
/* tlbld */
4118 76a66253 j_mayer
GEN_HANDLER(tlbld, 0x1F, 0x12, 0x1E, 0x03FF0001, PPC_6xx_TLB)
4119 76a66253 j_mayer
{
4120 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4121 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4122 76a66253 j_mayer
#else
4123 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4124 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4125 76a66253 j_mayer
        return;
4126 76a66253 j_mayer
    }
4127 76a66253 j_mayer
    gen_op_load_gpr_T0(rB(ctx->opcode));
4128 76a66253 j_mayer
    gen_op_6xx_tlbld();
4129 76a66253 j_mayer
#endif
4130 76a66253 j_mayer
}
4131 76a66253 j_mayer
4132 76a66253 j_mayer
/* tlbli */
4133 76a66253 j_mayer
GEN_HANDLER(tlbli, 0x1F, 0x12, 0x1F, 0x03FF0001, PPC_6xx_TLB)
4134 76a66253 j_mayer
{
4135 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4136 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4137 76a66253 j_mayer
#else
4138 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4139 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4140 76a66253 j_mayer
        return;
4141 76a66253 j_mayer
    }
4142 76a66253 j_mayer
    gen_op_load_gpr_T0(rB(ctx->opcode));
4143 76a66253 j_mayer
    gen_op_6xx_tlbli();
4144 76a66253 j_mayer
#endif
4145 76a66253 j_mayer
}
4146 76a66253 j_mayer
4147 76a66253 j_mayer
/* POWER instructions not in PowerPC 601 */
4148 76a66253 j_mayer
/* clf */
4149 76a66253 j_mayer
GEN_HANDLER(clf, 0x1F, 0x16, 0x03, 0x03E00000, PPC_POWER)
4150 76a66253 j_mayer
{
4151 76a66253 j_mayer
    /* Cache line flush: implemented as no-op */
4152 76a66253 j_mayer
}
4153 76a66253 j_mayer
4154 76a66253 j_mayer
/* cli */
4155 76a66253 j_mayer
GEN_HANDLER(cli, 0x1F, 0x16, 0x0F, 0x03E00000, PPC_POWER)
4156 76a66253 j_mayer
{
4157 7f75ffd3 blueswir1
    /* Cache line invalidate: privileged and treated as no-op */
4158 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4159 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4160 76a66253 j_mayer
#else
4161 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4162 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4163 76a66253 j_mayer
        return;
4164 76a66253 j_mayer
    }
4165 76a66253 j_mayer
#endif
4166 76a66253 j_mayer
}
4167 76a66253 j_mayer
4168 76a66253 j_mayer
/* dclst */
4169 76a66253 j_mayer
GEN_HANDLER(dclst, 0x1F, 0x16, 0x13, 0x03E00000, PPC_POWER)
4170 76a66253 j_mayer
{
4171 76a66253 j_mayer
    /* Data cache line store: treated as no-op */
4172 76a66253 j_mayer
}
4173 76a66253 j_mayer
4174 76a66253 j_mayer
GEN_HANDLER(mfsri, 0x1F, 0x13, 0x13, 0x00000001, PPC_POWER)
4175 76a66253 j_mayer
{
4176 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4177 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4178 76a66253 j_mayer
#else
4179 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4180 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4181 76a66253 j_mayer
        return;
4182 76a66253 j_mayer
    }
4183 76a66253 j_mayer
    int ra = rA(ctx->opcode);
4184 76a66253 j_mayer
    int rd = rD(ctx->opcode);
4185 76a66253 j_mayer
4186 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4187 76a66253 j_mayer
    gen_op_POWER_mfsri();
4188 76a66253 j_mayer
    gen_op_store_T0_gpr(rd);
4189 76a66253 j_mayer
    if (ra != 0 && ra != rd)
4190 76a66253 j_mayer
        gen_op_store_T1_gpr(ra);
4191 76a66253 j_mayer
#endif
4192 76a66253 j_mayer
}
4193 76a66253 j_mayer
4194 76a66253 j_mayer
GEN_HANDLER(rac, 0x1F, 0x12, 0x19, 0x00000001, PPC_POWER)
4195 76a66253 j_mayer
{
4196 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4197 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4198 76a66253 j_mayer
#else
4199 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4200 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4201 76a66253 j_mayer
        return;
4202 76a66253 j_mayer
    }
4203 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4204 76a66253 j_mayer
    gen_op_POWER_rac();
4205 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
4206 76a66253 j_mayer
#endif
4207 76a66253 j_mayer
}
4208 76a66253 j_mayer
4209 76a66253 j_mayer
GEN_HANDLER(rfsvc, 0x13, 0x12, 0x02, 0x03FFF0001, PPC_POWER)
4210 76a66253 j_mayer
{
4211 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4212 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4213 76a66253 j_mayer
#else
4214 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4215 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4216 76a66253 j_mayer
        return;
4217 76a66253 j_mayer
    }
4218 76a66253 j_mayer
    gen_op_POWER_rfsvc();
4219 e1833e1f j_mayer
    GEN_SYNC(ctx);
4220 76a66253 j_mayer
#endif
4221 76a66253 j_mayer
}
4222 76a66253 j_mayer
4223 76a66253 j_mayer
/* svc is not implemented for now */
4224 76a66253 j_mayer
4225 76a66253 j_mayer
/* POWER2 specific instructions */
4226 76a66253 j_mayer
/* Quad manipulation (load/store two floats at a time) */
4227 76a66253 j_mayer
#define op_POWER2_lfq() (*gen_op_POWER2_lfq[ctx->mem_idx])()
4228 76a66253 j_mayer
#define op_POWER2_stfq() (*gen_op_POWER2_stfq[ctx->mem_idx])()
4229 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4230 76a66253 j_mayer
static GenOpFunc *gen_op_POWER2_lfq[] = {
4231 76a66253 j_mayer
    &gen_op_POWER2_lfq_le_raw,
4232 76a66253 j_mayer
    &gen_op_POWER2_lfq_raw,
4233 76a66253 j_mayer
};
4234 76a66253 j_mayer
static GenOpFunc *gen_op_POWER2_stfq[] = {
4235 76a66253 j_mayer
    &gen_op_POWER2_stfq_le_raw,
4236 76a66253 j_mayer
    &gen_op_POWER2_stfq_raw,
4237 76a66253 j_mayer
};
4238 76a66253 j_mayer
#else
4239 76a66253 j_mayer
static GenOpFunc *gen_op_POWER2_lfq[] = {
4240 76a66253 j_mayer
    &gen_op_POWER2_lfq_le_user,
4241 76a66253 j_mayer
    &gen_op_POWER2_lfq_user,
4242 76a66253 j_mayer
    &gen_op_POWER2_lfq_le_kernel,
4243 76a66253 j_mayer
    &gen_op_POWER2_lfq_kernel,
4244 76a66253 j_mayer
};
4245 76a66253 j_mayer
static GenOpFunc *gen_op_POWER2_stfq[] = {
4246 76a66253 j_mayer
    &gen_op_POWER2_stfq_le_user,
4247 76a66253 j_mayer
    &gen_op_POWER2_stfq_user,
4248 76a66253 j_mayer
    &gen_op_POWER2_stfq_le_kernel,
4249 76a66253 j_mayer
    &gen_op_POWER2_stfq_kernel,
4250 76a66253 j_mayer
};
4251 76a66253 j_mayer
#endif
4252 76a66253 j_mayer
4253 76a66253 j_mayer
/* lfq */
4254 76a66253 j_mayer
GEN_HANDLER(lfq, 0x38, 0xFF, 0xFF, 0x00000003, PPC_POWER2)
4255 76a66253 j_mayer
{
4256 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
4257 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
4258 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);
4259 76a66253 j_mayer
    op_POWER2_lfq();
4260 76a66253 j_mayer
    gen_op_store_FT0_fpr(rD(ctx->opcode));
4261 76a66253 j_mayer
    gen_op_store_FT1_fpr(rD(ctx->opcode) + 1);
4262 76a66253 j_mayer
}
4263 76a66253 j_mayer
4264 76a66253 j_mayer
/* lfqu */
4265 76a66253 j_mayer
GEN_HANDLER(lfqu, 0x39, 0xFF, 0xFF, 0x00000003, PPC_POWER2)
4266 76a66253 j_mayer
{
4267 76a66253 j_mayer
    int ra = rA(ctx->opcode);
4268 76a66253 j_mayer
4269 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
4270 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
4271 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);
4272 76a66253 j_mayer
    op_POWER2_lfq();
4273 76a66253 j_mayer
    gen_op_store_FT0_fpr(rD(ctx->opcode));
4274 76a66253 j_mayer
    gen_op_store_FT1_fpr(rD(ctx->opcode) + 1);
4275 76a66253 j_mayer
    if (ra != 0)
4276 76a66253 j_mayer
        gen_op_store_T0_gpr(ra);
4277 76a66253 j_mayer
}
4278 76a66253 j_mayer
4279 76a66253 j_mayer
/* lfqux */
4280 76a66253 j_mayer
GEN_HANDLER(lfqux, 0x1F, 0x17, 0x19, 0x00000001, PPC_POWER2)
4281 76a66253 j_mayer
{
4282 76a66253 j_mayer
    int ra = rA(ctx->opcode);
4283 76a66253 j_mayer
4284 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
4285 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
4286 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4287 76a66253 j_mayer
    op_POWER2_lfq();
4288 76a66253 j_mayer
    gen_op_store_FT0_fpr(rD(ctx->opcode));
4289 76a66253 j_mayer
    gen_op_store_FT1_fpr(rD(ctx->opcode) + 1);
4290 76a66253 j_mayer
    if (ra != 0)
4291 76a66253 j_mayer
        gen_op_store_T0_gpr(ra);
4292 76a66253 j_mayer
}
4293 76a66253 j_mayer
4294 76a66253 j_mayer
/* lfqx */
4295 76a66253 j_mayer
GEN_HANDLER(lfqx, 0x1F, 0x17, 0x18, 0x00000001, PPC_POWER2)
4296 76a66253 j_mayer
{
4297 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
4298 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
4299 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4300 76a66253 j_mayer
    op_POWER2_lfq();
4301 76a66253 j_mayer
    gen_op_store_FT0_fpr(rD(ctx->opcode));
4302 76a66253 j_mayer
    gen_op_store_FT1_fpr(rD(ctx->opcode) + 1);
4303 76a66253 j_mayer
}
4304 76a66253 j_mayer
4305 76a66253 j_mayer
/* stfq */
4306 76a66253 j_mayer
GEN_HANDLER(stfq, 0x3C, 0xFF, 0xFF, 0x00000003, PPC_POWER2)
4307 76a66253 j_mayer
{
4308 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
4309 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
4310 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);
4311 76a66253 j_mayer
    gen_op_load_fpr_FT0(rS(ctx->opcode));
4312 76a66253 j_mayer
    gen_op_load_fpr_FT1(rS(ctx->opcode) + 1);
4313 76a66253 j_mayer
    op_POWER2_stfq();
4314 76a66253 j_mayer
}
4315 76a66253 j_mayer
4316 76a66253 j_mayer
/* stfqu */
4317 76a66253 j_mayer
GEN_HANDLER(stfqu, 0x3D, 0xFF, 0xFF, 0x00000003, PPC_POWER2)
4318 76a66253 j_mayer
{
4319 76a66253 j_mayer
    int ra = rA(ctx->opcode);
4320 76a66253 j_mayer
4321 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
4322 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
4323 9d53c753 j_mayer
    gen_addr_imm_index(ctx, 0);
4324 76a66253 j_mayer
    gen_op_load_fpr_FT0(rS(ctx->opcode));
4325 76a66253 j_mayer
    gen_op_load_fpr_FT1(rS(ctx->opcode) + 1);
4326 76a66253 j_mayer
    op_POWER2_stfq();
4327 76a66253 j_mayer
    if (ra != 0)
4328 76a66253 j_mayer
        gen_op_store_T0_gpr(ra);
4329 76a66253 j_mayer
}
4330 76a66253 j_mayer
4331 76a66253 j_mayer
/* stfqux */
4332 76a66253 j_mayer
GEN_HANDLER(stfqux, 0x1F, 0x17, 0x1D, 0x00000001, PPC_POWER2)
4333 76a66253 j_mayer
{
4334 76a66253 j_mayer
    int ra = rA(ctx->opcode);
4335 76a66253 j_mayer
4336 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
4337 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
4338 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4339 76a66253 j_mayer
    gen_op_load_fpr_FT0(rS(ctx->opcode));
4340 76a66253 j_mayer
    gen_op_load_fpr_FT1(rS(ctx->opcode) + 1);
4341 76a66253 j_mayer
    op_POWER2_stfq();
4342 76a66253 j_mayer
    if (ra != 0)
4343 76a66253 j_mayer
        gen_op_store_T0_gpr(ra);
4344 76a66253 j_mayer
}
4345 76a66253 j_mayer
4346 76a66253 j_mayer
/* stfqx */
4347 76a66253 j_mayer
GEN_HANDLER(stfqx, 0x1F, 0x17, 0x1C, 0x00000001, PPC_POWER2)
4348 76a66253 j_mayer
{
4349 76a66253 j_mayer
    /* NIP cannot be restored if the memory exception comes from an helper */
4350 d9bce9d9 j_mayer
    gen_update_nip(ctx, ctx->nip - 4);
4351 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4352 76a66253 j_mayer
    gen_op_load_fpr_FT0(rS(ctx->opcode));
4353 76a66253 j_mayer
    gen_op_load_fpr_FT1(rS(ctx->opcode) + 1);
4354 76a66253 j_mayer
    op_POWER2_stfq();
4355 76a66253 j_mayer
}
4356 76a66253 j_mayer
4357 76a66253 j_mayer
/* BookE specific instructions */
4358 2662a059 j_mayer
/* XXX: not implemented on 440 ? */
4359 a750fc0b j_mayer
GEN_HANDLER(mfapidi, 0x1F, 0x13, 0x08, 0x0000F801, PPC_BOOKE_EXT)
4360 76a66253 j_mayer
{
4361 76a66253 j_mayer
    /* XXX: TODO */
4362 e1833e1f j_mayer
    GEN_EXCP_INVAL(ctx);
4363 76a66253 j_mayer
}
4364 76a66253 j_mayer
4365 2662a059 j_mayer
/* XXX: not implemented on 440 ? */
4366 a750fc0b j_mayer
GEN_HANDLER(tlbiva, 0x1F, 0x12, 0x18, 0x03FFF801, PPC_BOOKE_EXT)
4367 76a66253 j_mayer
{
4368 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4369 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4370 76a66253 j_mayer
#else
4371 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4372 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4373 76a66253 j_mayer
        return;
4374 76a66253 j_mayer
    }
4375 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4376 76a66253 j_mayer
    /* Use the same micro-ops as for tlbie */
4377 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
4378 d9bce9d9 j_mayer
    if (ctx->sf_mode)
4379 d9bce9d9 j_mayer
        gen_op_tlbie_64();
4380 d9bce9d9 j_mayer
    else
4381 d9bce9d9 j_mayer
#endif
4382 d9bce9d9 j_mayer
        gen_op_tlbie();
4383 76a66253 j_mayer
#endif
4384 76a66253 j_mayer
}
4385 76a66253 j_mayer
4386 76a66253 j_mayer
/* All 405 MAC instructions are translated here */
4387 76a66253 j_mayer
static inline void gen_405_mulladd_insn (DisasContext *ctx, int opc2, int opc3,
4388 76a66253 j_mayer
                                         int ra, int rb, int rt, int Rc)
4389 76a66253 j_mayer
{
4390 76a66253 j_mayer
    gen_op_load_gpr_T0(ra);
4391 76a66253 j_mayer
    gen_op_load_gpr_T1(rb);
4392 76a66253 j_mayer
    switch (opc3 & 0x0D) {
4393 76a66253 j_mayer
    case 0x05:
4394 76a66253 j_mayer
        /* macchw    - macchw.    - macchwo   - macchwo.   */
4395 76a66253 j_mayer
        /* macchws   - macchws.   - macchwso  - macchwso.  */
4396 76a66253 j_mayer
        /* nmacchw   - nmacchw.   - nmacchwo  - nmacchwo.  */
4397 76a66253 j_mayer
        /* nmacchws  - nmacchws.  - nmacchwso - nmacchwso. */
4398 76a66253 j_mayer
        /* mulchw - mulchw. */
4399 76a66253 j_mayer
        gen_op_405_mulchw();
4400 76a66253 j_mayer
        break;
4401 76a66253 j_mayer
    case 0x04:
4402 76a66253 j_mayer
        /* macchwu   - macchwu.   - macchwuo  - macchwuo.  */
4403 76a66253 j_mayer
        /* macchwsu  - macchwsu.  - macchwsuo - macchwsuo. */
4404 76a66253 j_mayer
        /* mulchwu - mulchwu. */
4405 76a66253 j_mayer
        gen_op_405_mulchwu();
4406 76a66253 j_mayer
        break;
4407 76a66253 j_mayer
    case 0x01:
4408 76a66253 j_mayer
        /* machhw    - machhw.    - machhwo   - machhwo.   */
4409 76a66253 j_mayer
        /* machhws   - machhws.   - machhwso  - machhwso.  */
4410 76a66253 j_mayer
        /* nmachhw   - nmachhw.   - nmachhwo  - nmachhwo.  */
4411 76a66253 j_mayer
        /* nmachhws  - nmachhws.  - nmachhwso - nmachhwso. */
4412 76a66253 j_mayer
        /* mulhhw - mulhhw. */
4413 76a66253 j_mayer
        gen_op_405_mulhhw();
4414 76a66253 j_mayer
        break;
4415 76a66253 j_mayer
    case 0x00:
4416 76a66253 j_mayer
        /* machhwu   - machhwu.   - machhwuo  - machhwuo.  */
4417 76a66253 j_mayer
        /* machhwsu  - machhwsu.  - machhwsuo - machhwsuo. */
4418 76a66253 j_mayer
        /* mulhhwu - mulhhwu. */
4419 76a66253 j_mayer
        gen_op_405_mulhhwu();
4420 76a66253 j_mayer
        break;
4421 76a66253 j_mayer
    case 0x0D:
4422 76a66253 j_mayer
        /* maclhw    - maclhw.    - maclhwo   - maclhwo.   */
4423 76a66253 j_mayer
        /* maclhws   - maclhws.   - maclhwso  - maclhwso.  */
4424 76a66253 j_mayer
        /* nmaclhw   - nmaclhw.   - nmaclhwo  - nmaclhwo.  */
4425 76a66253 j_mayer
        /* nmaclhws  - nmaclhws.  - nmaclhwso - nmaclhwso. */
4426 76a66253 j_mayer
        /* mullhw - mullhw. */
4427 76a66253 j_mayer
        gen_op_405_mullhw();
4428 76a66253 j_mayer
        break;
4429 76a66253 j_mayer
    case 0x0C:
4430 76a66253 j_mayer
        /* maclhwu   - maclhwu.   - maclhwuo  - maclhwuo.  */
4431 76a66253 j_mayer
        /* maclhwsu  - maclhwsu.  - maclhwsuo - maclhwsuo. */
4432 76a66253 j_mayer
        /* mullhwu - mullhwu. */
4433 76a66253 j_mayer
        gen_op_405_mullhwu();
4434 76a66253 j_mayer
        break;
4435 76a66253 j_mayer
    }
4436 76a66253 j_mayer
    if (opc2 & 0x02) {
4437 76a66253 j_mayer
        /* nmultiply-and-accumulate (0x0E) */
4438 76a66253 j_mayer
        gen_op_neg();
4439 76a66253 j_mayer
    }
4440 76a66253 j_mayer
    if (opc2 & 0x04) {
4441 76a66253 j_mayer
        /* (n)multiply-and-accumulate (0x0C - 0x0E) */
4442 76a66253 j_mayer
        gen_op_load_gpr_T2(rt);
4443 76a66253 j_mayer
        gen_op_move_T1_T0();
4444 76a66253 j_mayer
        gen_op_405_add_T0_T2();
4445 76a66253 j_mayer
    }
4446 76a66253 j_mayer
    if (opc3 & 0x10) {
4447 76a66253 j_mayer
        /* Check overflow */
4448 76a66253 j_mayer
        if (opc3 & 0x01)
4449 76a66253 j_mayer
            gen_op_405_check_ov();
4450 76a66253 j_mayer
        else
4451 76a66253 j_mayer
            gen_op_405_check_ovu();
4452 76a66253 j_mayer
    }
4453 76a66253 j_mayer
    if (opc3 & 0x02) {
4454 76a66253 j_mayer
        /* Saturate */
4455 76a66253 j_mayer
        if (opc3 & 0x01)
4456 76a66253 j_mayer
            gen_op_405_check_sat();
4457 76a66253 j_mayer
        else
4458 76a66253 j_mayer
            gen_op_405_check_satu();
4459 76a66253 j_mayer
    }
4460 76a66253 j_mayer
    gen_op_store_T0_gpr(rt);
4461 76a66253 j_mayer
    if (unlikely(Rc) != 0) {
4462 76a66253 j_mayer
        /* Update Rc0 */
4463 76a66253 j_mayer
        gen_set_Rc0(ctx);
4464 76a66253 j_mayer
    }
4465 76a66253 j_mayer
}
4466 76a66253 j_mayer
4467 a750fc0b j_mayer
#define GEN_MAC_HANDLER(name, opc2, opc3)                                     \
4468 a750fc0b j_mayer
GEN_HANDLER(name, 0x04, opc2, opc3, 0x00000000, PPC_405_MAC)                  \
4469 76a66253 j_mayer
{                                                                             \
4470 76a66253 j_mayer
    gen_405_mulladd_insn(ctx, opc2, opc3, rA(ctx->opcode), rB(ctx->opcode),   \
4471 76a66253 j_mayer
                         rD(ctx->opcode), Rc(ctx->opcode));                   \
4472 76a66253 j_mayer
}
4473 76a66253 j_mayer
4474 76a66253 j_mayer
/* macchw    - macchw.    */
4475 a750fc0b j_mayer
GEN_MAC_HANDLER(macchw, 0x0C, 0x05);
4476 76a66253 j_mayer
/* macchwo   - macchwo.   */
4477 a750fc0b j_mayer
GEN_MAC_HANDLER(macchwo, 0x0C, 0x15);
4478 76a66253 j_mayer
/* macchws   - macchws.   */
4479 a750fc0b j_mayer
GEN_MAC_HANDLER(macchws, 0x0C, 0x07);
4480 76a66253 j_mayer
/* macchwso  - macchwso.  */
4481 a750fc0b j_mayer
GEN_MAC_HANDLER(macchwso, 0x0C, 0x17);
4482 76a66253 j_mayer
/* macchwsu  - macchwsu.  */
4483 a750fc0b j_mayer
GEN_MAC_HANDLER(macchwsu, 0x0C, 0x06);
4484 76a66253 j_mayer
/* macchwsuo - macchwsuo. */
4485 a750fc0b j_mayer
GEN_MAC_HANDLER(macchwsuo, 0x0C, 0x16);
4486 76a66253 j_mayer
/* macchwu   - macchwu.   */
4487 a750fc0b j_mayer
GEN_MAC_HANDLER(macchwu, 0x0C, 0x04);
4488 76a66253 j_mayer
/* macchwuo  - macchwuo.  */
4489 a750fc0b j_mayer
GEN_MAC_HANDLER(macchwuo, 0x0C, 0x14);
4490 76a66253 j_mayer
/* machhw    - machhw.    */
4491 a750fc0b j_mayer
GEN_MAC_HANDLER(machhw, 0x0C, 0x01);
4492 76a66253 j_mayer
/* machhwo   - machhwo.   */
4493 a750fc0b j_mayer
GEN_MAC_HANDLER(machhwo, 0x0C, 0x11);
4494 76a66253 j_mayer
/* machhws   - machhws.   */
4495 a750fc0b j_mayer
GEN_MAC_HANDLER(machhws, 0x0C, 0x03);
4496 76a66253 j_mayer
/* machhwso  - machhwso.  */
4497 a750fc0b j_mayer
GEN_MAC_HANDLER(machhwso, 0x0C, 0x13);
4498 76a66253 j_mayer
/* machhwsu  - machhwsu.  */
4499 a750fc0b j_mayer
GEN_MAC_HANDLER(machhwsu, 0x0C, 0x02);
4500 76a66253 j_mayer
/* machhwsuo - machhwsuo. */
4501 a750fc0b j_mayer
GEN_MAC_HANDLER(machhwsuo, 0x0C, 0x12);
4502 76a66253 j_mayer
/* machhwu   - machhwu.   */
4503 a750fc0b j_mayer
GEN_MAC_HANDLER(machhwu, 0x0C, 0x00);
4504 76a66253 j_mayer
/* machhwuo  - machhwuo.  */
4505 a750fc0b j_mayer
GEN_MAC_HANDLER(machhwuo, 0x0C, 0x10);
4506 76a66253 j_mayer
/* maclhw    - maclhw.    */
4507 a750fc0b j_mayer
GEN_MAC_HANDLER(maclhw, 0x0C, 0x0D);
4508 76a66253 j_mayer
/* maclhwo   - maclhwo.   */
4509 a750fc0b j_mayer
GEN_MAC_HANDLER(maclhwo, 0x0C, 0x1D);
4510 76a66253 j_mayer
/* maclhws   - maclhws.   */
4511 a750fc0b j_mayer
GEN_MAC_HANDLER(maclhws, 0x0C, 0x0F);
4512 76a66253 j_mayer
/* maclhwso  - maclhwso.  */
4513 a750fc0b j_mayer
GEN_MAC_HANDLER(maclhwso, 0x0C, 0x1F);
4514 76a66253 j_mayer
/* maclhwu   - maclhwu.   */
4515 a750fc0b j_mayer
GEN_MAC_HANDLER(maclhwu, 0x0C, 0x0C);
4516 76a66253 j_mayer
/* maclhwuo  - maclhwuo.  */
4517 a750fc0b j_mayer
GEN_MAC_HANDLER(maclhwuo, 0x0C, 0x1C);
4518 76a66253 j_mayer
/* maclhwsu  - maclhwsu.  */
4519 a750fc0b j_mayer
GEN_MAC_HANDLER(maclhwsu, 0x0C, 0x0E);
4520 76a66253 j_mayer
/* maclhwsuo - maclhwsuo. */
4521 a750fc0b j_mayer
GEN_MAC_HANDLER(maclhwsuo, 0x0C, 0x1E);
4522 76a66253 j_mayer
/* nmacchw   - nmacchw.   */
4523 a750fc0b j_mayer
GEN_MAC_HANDLER(nmacchw, 0x0E, 0x05);
4524 76a66253 j_mayer
/* nmacchwo  - nmacchwo.  */
4525 a750fc0b j_mayer
GEN_MAC_HANDLER(nmacchwo, 0x0E, 0x15);
4526 76a66253 j_mayer
/* nmacchws  - nmacchws.  */
4527 a750fc0b j_mayer
GEN_MAC_HANDLER(nmacchws, 0x0E, 0x07);
4528 76a66253 j_mayer
/* nmacchwso - nmacchwso. */
4529 a750fc0b j_mayer
GEN_MAC_HANDLER(nmacchwso, 0x0E, 0x17);
4530 76a66253 j_mayer
/* nmachhw   - nmachhw.   */
4531 a750fc0b j_mayer
GEN_MAC_HANDLER(nmachhw, 0x0E, 0x01);
4532 76a66253 j_mayer
/* nmachhwo  - nmachhwo.  */
4533 a750fc0b j_mayer
GEN_MAC_HANDLER(nmachhwo, 0x0E, 0x11);
4534 76a66253 j_mayer
/* nmachhws  - nmachhws.  */
4535 a750fc0b j_mayer
GEN_MAC_HANDLER(nmachhws, 0x0E, 0x03);
4536 76a66253 j_mayer
/* nmachhwso - nmachhwso. */
4537 a750fc0b j_mayer
GEN_MAC_HANDLER(nmachhwso, 0x0E, 0x13);
4538 76a66253 j_mayer
/* nmaclhw   - nmaclhw.   */
4539 a750fc0b j_mayer
GEN_MAC_HANDLER(nmaclhw, 0x0E, 0x0D);
4540 76a66253 j_mayer
/* nmaclhwo  - nmaclhwo.  */
4541 a750fc0b j_mayer
GEN_MAC_HANDLER(nmaclhwo, 0x0E, 0x1D);
4542 76a66253 j_mayer
/* nmaclhws  - nmaclhws.  */
4543 a750fc0b j_mayer
GEN_MAC_HANDLER(nmaclhws, 0x0E, 0x0F);
4544 76a66253 j_mayer
/* nmaclhwso - nmaclhwso. */
4545 a750fc0b j_mayer
GEN_MAC_HANDLER(nmaclhwso, 0x0E, 0x1F);
4546 76a66253 j_mayer
4547 76a66253 j_mayer
/* mulchw  - mulchw.  */
4548 a750fc0b j_mayer
GEN_MAC_HANDLER(mulchw, 0x08, 0x05);
4549 76a66253 j_mayer
/* mulchwu - mulchwu. */
4550 a750fc0b j_mayer
GEN_MAC_HANDLER(mulchwu, 0x08, 0x04);
4551 76a66253 j_mayer
/* mulhhw  - mulhhw.  */
4552 a750fc0b j_mayer
GEN_MAC_HANDLER(mulhhw, 0x08, 0x01);
4553 76a66253 j_mayer
/* mulhhwu - mulhhwu. */
4554 a750fc0b j_mayer
GEN_MAC_HANDLER(mulhhwu, 0x08, 0x00);
4555 76a66253 j_mayer
/* mullhw  - mullhw.  */
4556 a750fc0b j_mayer
GEN_MAC_HANDLER(mullhw, 0x08, 0x0D);
4557 76a66253 j_mayer
/* mullhwu - mullhwu. */
4558 a750fc0b j_mayer
GEN_MAC_HANDLER(mullhwu, 0x08, 0x0C);
4559 76a66253 j_mayer
4560 76a66253 j_mayer
/* mfdcr */
4561 76a66253 j_mayer
GEN_HANDLER(mfdcr, 0x1F, 0x03, 0x0A, 0x00000001, PPC_EMB_COMMON)
4562 76a66253 j_mayer
{
4563 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4564 e1833e1f j_mayer
    GEN_EXCP_PRIVREG(ctx);
4565 76a66253 j_mayer
#else
4566 76a66253 j_mayer
    uint32_t dcrn = SPR(ctx->opcode);
4567 76a66253 j_mayer
4568 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4569 e1833e1f j_mayer
        GEN_EXCP_PRIVREG(ctx);
4570 76a66253 j_mayer
        return;
4571 76a66253 j_mayer
    }
4572 a42bd6cc j_mayer
    gen_op_set_T0(dcrn);
4573 a42bd6cc j_mayer
    gen_op_load_dcr();
4574 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
4575 76a66253 j_mayer
#endif
4576 76a66253 j_mayer
}
4577 76a66253 j_mayer
4578 76a66253 j_mayer
/* mtdcr */
4579 76a66253 j_mayer
GEN_HANDLER(mtdcr, 0x1F, 0x03, 0x0E, 0x00000001, PPC_EMB_COMMON)
4580 76a66253 j_mayer
{
4581 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4582 e1833e1f j_mayer
    GEN_EXCP_PRIVREG(ctx);
4583 76a66253 j_mayer
#else
4584 76a66253 j_mayer
    uint32_t dcrn = SPR(ctx->opcode);
4585 76a66253 j_mayer
4586 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4587 e1833e1f j_mayer
        GEN_EXCP_PRIVREG(ctx);
4588 76a66253 j_mayer
        return;
4589 76a66253 j_mayer
    }
4590 a42bd6cc j_mayer
    gen_op_set_T0(dcrn);
4591 a42bd6cc j_mayer
    gen_op_load_gpr_T1(rS(ctx->opcode));
4592 a42bd6cc j_mayer
    gen_op_store_dcr();
4593 a42bd6cc j_mayer
#endif
4594 a42bd6cc j_mayer
}
4595 a42bd6cc j_mayer
4596 a42bd6cc j_mayer
/* mfdcrx */
4597 2662a059 j_mayer
/* XXX: not implemented on 440 ? */
4598 a750fc0b j_mayer
GEN_HANDLER(mfdcrx, 0x1F, 0x03, 0x08, 0x00000000, PPC_BOOKE_EXT)
4599 a42bd6cc j_mayer
{
4600 a42bd6cc j_mayer
#if defined(CONFIG_USER_ONLY)
4601 e1833e1f j_mayer
    GEN_EXCP_PRIVREG(ctx);
4602 a42bd6cc j_mayer
#else
4603 a42bd6cc j_mayer
    if (unlikely(!ctx->supervisor)) {
4604 e1833e1f j_mayer
        GEN_EXCP_PRIVREG(ctx);
4605 a42bd6cc j_mayer
        return;
4606 a42bd6cc j_mayer
    }
4607 a42bd6cc j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
4608 a42bd6cc j_mayer
    gen_op_load_dcr();
4609 a42bd6cc j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
4610 a750fc0b j_mayer
    /* Note: Rc update flag set leads to undefined state of Rc0 */
4611 a42bd6cc j_mayer
#endif
4612 a42bd6cc j_mayer
}
4613 a42bd6cc j_mayer
4614 a42bd6cc j_mayer
/* mtdcrx */
4615 2662a059 j_mayer
/* XXX: not implemented on 440 ? */
4616 a750fc0b j_mayer
GEN_HANDLER(mtdcrx, 0x1F, 0x03, 0x0C, 0x00000000, PPC_BOOKE_EXT)
4617 a42bd6cc j_mayer
{
4618 a42bd6cc j_mayer
#if defined(CONFIG_USER_ONLY)
4619 e1833e1f j_mayer
    GEN_EXCP_PRIVREG(ctx);
4620 a42bd6cc j_mayer
#else
4621 a42bd6cc j_mayer
    if (unlikely(!ctx->supervisor)) {
4622 e1833e1f j_mayer
        GEN_EXCP_PRIVREG(ctx);
4623 a42bd6cc j_mayer
        return;
4624 a42bd6cc j_mayer
    }
4625 a42bd6cc j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
4626 a42bd6cc j_mayer
    gen_op_load_gpr_T1(rS(ctx->opcode));
4627 a42bd6cc j_mayer
    gen_op_store_dcr();
4628 a750fc0b j_mayer
    /* Note: Rc update flag set leads to undefined state of Rc0 */
4629 76a66253 j_mayer
#endif
4630 76a66253 j_mayer
}
4631 76a66253 j_mayer
4632 a750fc0b j_mayer
/* mfdcrux (PPC 460) : user-mode access to DCR */
4633 a750fc0b j_mayer
GEN_HANDLER(mfdcrux, 0x1F, 0x03, 0x09, 0x00000000, PPC_DCRUX)
4634 a750fc0b j_mayer
{
4635 a750fc0b j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
4636 a750fc0b j_mayer
    gen_op_load_dcr();
4637 a750fc0b j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
4638 a750fc0b j_mayer
    /* Note: Rc update flag set leads to undefined state of Rc0 */
4639 a750fc0b j_mayer
}
4640 a750fc0b j_mayer
4641 a750fc0b j_mayer
/* mtdcrux (PPC 460) : user-mode access to DCR */
4642 a750fc0b j_mayer
GEN_HANDLER(mtdcrux, 0x1F, 0x03, 0x0D, 0x00000000, PPC_DCRUX)
4643 a750fc0b j_mayer
{
4644 a750fc0b j_mayer
    gen_op_load_gpr_T0(rA(ctx->opcode));
4645 a750fc0b j_mayer
    gen_op_load_gpr_T1(rS(ctx->opcode));
4646 a750fc0b j_mayer
    gen_op_store_dcr();
4647 a750fc0b j_mayer
    /* Note: Rc update flag set leads to undefined state of Rc0 */
4648 a750fc0b j_mayer
}
4649 a750fc0b j_mayer
4650 76a66253 j_mayer
/* dccci */
4651 76a66253 j_mayer
GEN_HANDLER(dccci, 0x1F, 0x06, 0x0E, 0x03E00001, PPC_4xx_COMMON)
4652 76a66253 j_mayer
{
4653 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4654 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4655 76a66253 j_mayer
#else
4656 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4657 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4658 76a66253 j_mayer
        return;
4659 76a66253 j_mayer
    }
4660 76a66253 j_mayer
    /* interpreted as no-op */
4661 76a66253 j_mayer
#endif
4662 76a66253 j_mayer
}
4663 76a66253 j_mayer
4664 76a66253 j_mayer
/* dcread */
4665 76a66253 j_mayer
GEN_HANDLER(dcread, 0x1F, 0x06, 0x0F, 0x00000001, PPC_4xx_COMMON)
4666 76a66253 j_mayer
{
4667 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4668 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4669 76a66253 j_mayer
#else
4670 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4671 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4672 76a66253 j_mayer
        return;
4673 76a66253 j_mayer
    }
4674 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4675 76a66253 j_mayer
    op_ldst(lwz);
4676 76a66253 j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
4677 76a66253 j_mayer
#endif
4678 76a66253 j_mayer
}
4679 76a66253 j_mayer
4680 76a66253 j_mayer
/* icbt */
4681 2662a059 j_mayer
GEN_HANDLER(icbt_40x, 0x1F, 0x06, 0x08, 0x03E00001, PPC_40x_ICBT)
4682 76a66253 j_mayer
{
4683 76a66253 j_mayer
    /* interpreted as no-op */
4684 76a66253 j_mayer
    /* XXX: specification say this is treated as a load by the MMU
4685 76a66253 j_mayer
     *      but does not generate any exception
4686 76a66253 j_mayer
     */
4687 76a66253 j_mayer
}
4688 76a66253 j_mayer
4689 76a66253 j_mayer
/* iccci */
4690 76a66253 j_mayer
GEN_HANDLER(iccci, 0x1F, 0x06, 0x1E, 0x00000001, PPC_4xx_COMMON)
4691 76a66253 j_mayer
{
4692 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4693 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4694 76a66253 j_mayer
#else
4695 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4696 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4697 76a66253 j_mayer
        return;
4698 76a66253 j_mayer
    }
4699 76a66253 j_mayer
    /* interpreted as no-op */
4700 76a66253 j_mayer
#endif
4701 76a66253 j_mayer
}
4702 76a66253 j_mayer
4703 76a66253 j_mayer
/* icread */
4704 76a66253 j_mayer
GEN_HANDLER(icread, 0x1F, 0x06, 0x1F, 0x03E00001, PPC_4xx_COMMON)
4705 76a66253 j_mayer
{
4706 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4707 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4708 76a66253 j_mayer
#else
4709 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4710 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4711 76a66253 j_mayer
        return;
4712 76a66253 j_mayer
    }
4713 76a66253 j_mayer
    /* interpreted as no-op */
4714 76a66253 j_mayer
#endif
4715 76a66253 j_mayer
}
4716 76a66253 j_mayer
4717 76a66253 j_mayer
/* rfci (supervisor only) */
4718 a42bd6cc j_mayer
GEN_HANDLER(rfci_40x, 0x13, 0x13, 0x01, 0x03FF8001, PPC_40x_EXCP)
4719 a42bd6cc j_mayer
{
4720 a42bd6cc j_mayer
#if defined(CONFIG_USER_ONLY)
4721 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4722 a42bd6cc j_mayer
#else
4723 a42bd6cc j_mayer
    if (unlikely(!ctx->supervisor)) {
4724 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4725 a42bd6cc j_mayer
        return;
4726 a42bd6cc j_mayer
    }
4727 a42bd6cc j_mayer
    /* Restore CPU state */
4728 a42bd6cc j_mayer
    gen_op_40x_rfci();
4729 e1833e1f j_mayer
    GEN_SYNC(ctx);
4730 a42bd6cc j_mayer
#endif
4731 a42bd6cc j_mayer
}
4732 a42bd6cc j_mayer
4733 a42bd6cc j_mayer
GEN_HANDLER(rfci, 0x13, 0x13, 0x01, 0x03FF8001, PPC_BOOKE)
4734 a42bd6cc j_mayer
{
4735 a42bd6cc j_mayer
#if defined(CONFIG_USER_ONLY)
4736 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4737 a42bd6cc j_mayer
#else
4738 a42bd6cc j_mayer
    if (unlikely(!ctx->supervisor)) {
4739 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4740 a42bd6cc j_mayer
        return;
4741 a42bd6cc j_mayer
    }
4742 a42bd6cc j_mayer
    /* Restore CPU state */
4743 a42bd6cc j_mayer
    gen_op_rfci();
4744 e1833e1f j_mayer
    GEN_SYNC(ctx);
4745 a42bd6cc j_mayer
#endif
4746 a42bd6cc j_mayer
}
4747 a42bd6cc j_mayer
4748 a42bd6cc j_mayer
/* BookE specific */
4749 2662a059 j_mayer
/* XXX: not implemented on 440 ? */
4750 a750fc0b j_mayer
GEN_HANDLER(rfdi, 0x13, 0x07, 0x01, 0x03FF8001, PPC_BOOKE_EXT)
4751 76a66253 j_mayer
{
4752 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4753 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4754 76a66253 j_mayer
#else
4755 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4756 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4757 76a66253 j_mayer
        return;
4758 76a66253 j_mayer
    }
4759 76a66253 j_mayer
    /* Restore CPU state */
4760 a42bd6cc j_mayer
    gen_op_rfdi();
4761 e1833e1f j_mayer
    GEN_SYNC(ctx);
4762 76a66253 j_mayer
#endif
4763 76a66253 j_mayer
}
4764 76a66253 j_mayer
4765 2662a059 j_mayer
/* XXX: not implemented on 440 ? */
4766 a750fc0b j_mayer
GEN_HANDLER(rfmci, 0x13, 0x06, 0x01, 0x03FF8001, PPC_RFMCI)
4767 a42bd6cc j_mayer
{
4768 a42bd6cc j_mayer
#if defined(CONFIG_USER_ONLY)
4769 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4770 a42bd6cc j_mayer
#else
4771 a42bd6cc j_mayer
    if (unlikely(!ctx->supervisor)) {
4772 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4773 a42bd6cc j_mayer
        return;
4774 a42bd6cc j_mayer
    }
4775 a42bd6cc j_mayer
    /* Restore CPU state */
4776 a42bd6cc j_mayer
    gen_op_rfmci();
4777 e1833e1f j_mayer
    GEN_SYNC(ctx);
4778 a42bd6cc j_mayer
#endif
4779 a42bd6cc j_mayer
}
4780 5eb7995e j_mayer
4781 d9bce9d9 j_mayer
/* TLB management - PowerPC 405 implementation */
4782 76a66253 j_mayer
/* tlbre */
4783 a750fc0b j_mayer
GEN_HANDLER(tlbre_40x, 0x1F, 0x12, 0x1D, 0x00000001, PPC_40x_TLB)
4784 76a66253 j_mayer
{
4785 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4786 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4787 76a66253 j_mayer
#else
4788 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4789 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4790 76a66253 j_mayer
        return;
4791 76a66253 j_mayer
    }
4792 76a66253 j_mayer
    switch (rB(ctx->opcode)) {
4793 76a66253 j_mayer
    case 0:
4794 9a64fbe4 bellard
        gen_op_load_gpr_T0(rA(ctx->opcode));
4795 76a66253 j_mayer
        gen_op_4xx_tlbre_hi();
4796 76a66253 j_mayer
        gen_op_store_T0_gpr(rD(ctx->opcode));
4797 76a66253 j_mayer
        break;
4798 76a66253 j_mayer
    case 1:
4799 76a66253 j_mayer
        gen_op_load_gpr_T0(rA(ctx->opcode));
4800 76a66253 j_mayer
        gen_op_4xx_tlbre_lo();
4801 76a66253 j_mayer
        gen_op_store_T0_gpr(rD(ctx->opcode));
4802 76a66253 j_mayer
        break;
4803 76a66253 j_mayer
    default:
4804 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);
4805 76a66253 j_mayer
        break;
4806 9a64fbe4 bellard
    }
4807 76a66253 j_mayer
#endif
4808 76a66253 j_mayer
}
4809 76a66253 j_mayer
4810 d9bce9d9 j_mayer
/* tlbsx - tlbsx. */
4811 a750fc0b j_mayer
GEN_HANDLER(tlbsx_40x, 0x1F, 0x12, 0x1C, 0x00000000, PPC_40x_TLB)
4812 76a66253 j_mayer
{
4813 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4814 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4815 76a66253 j_mayer
#else
4816 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4817 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4818 76a66253 j_mayer
        return;
4819 76a66253 j_mayer
    }
4820 76a66253 j_mayer
    gen_addr_reg_index(ctx);
4821 76a66253 j_mayer
    if (Rc(ctx->opcode))
4822 76a66253 j_mayer
        gen_op_4xx_tlbsx_();
4823 76a66253 j_mayer
    else
4824 76a66253 j_mayer
        gen_op_4xx_tlbsx();
4825 9a64fbe4 bellard
    gen_op_store_T0_gpr(rD(ctx->opcode));
4826 76a66253 j_mayer
#endif
4827 79aceca5 bellard
}
4828 79aceca5 bellard
4829 76a66253 j_mayer
/* tlbwe */
4830 a750fc0b j_mayer
GEN_HANDLER(tlbwe_40x, 0x1F, 0x12, 0x1E, 0x00000001, PPC_40x_TLB)
4831 79aceca5 bellard
{
4832 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4833 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4834 76a66253 j_mayer
#else
4835 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4836 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4837 76a66253 j_mayer
        return;
4838 76a66253 j_mayer
    }
4839 76a66253 j_mayer
    switch (rB(ctx->opcode)) {
4840 76a66253 j_mayer
    case 0:
4841 9a64fbe4 bellard
        gen_op_load_gpr_T0(rA(ctx->opcode));
4842 76a66253 j_mayer
        gen_op_load_gpr_T1(rS(ctx->opcode));
4843 76a66253 j_mayer
        gen_op_4xx_tlbwe_hi();
4844 76a66253 j_mayer
        break;
4845 76a66253 j_mayer
    case 1:
4846 76a66253 j_mayer
        gen_op_load_gpr_T0(rA(ctx->opcode));
4847 76a66253 j_mayer
        gen_op_load_gpr_T1(rS(ctx->opcode));
4848 76a66253 j_mayer
        gen_op_4xx_tlbwe_lo();
4849 76a66253 j_mayer
        break;
4850 76a66253 j_mayer
    default:
4851 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);
4852 76a66253 j_mayer
        break;
4853 9a64fbe4 bellard
    }
4854 76a66253 j_mayer
#endif
4855 76a66253 j_mayer
}
4856 76a66253 j_mayer
4857 a4bb6c3e j_mayer
/* TLB management - PowerPC 440 implementation */
4858 5eb7995e j_mayer
/* tlbre */
4859 a4bb6c3e j_mayer
GEN_HANDLER(tlbre_440, 0x1F, 0x12, 0x1D, 0x00000001, PPC_BOOKE)
4860 5eb7995e j_mayer
{
4861 5eb7995e j_mayer
#if defined(CONFIG_USER_ONLY)
4862 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4863 5eb7995e j_mayer
#else
4864 5eb7995e j_mayer
    if (unlikely(!ctx->supervisor)) {
4865 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4866 5eb7995e j_mayer
        return;
4867 5eb7995e j_mayer
    }
4868 5eb7995e j_mayer
    switch (rB(ctx->opcode)) {
4869 5eb7995e j_mayer
    case 0:
4870 5eb7995e j_mayer
    case 1:
4871 5eb7995e j_mayer
    case 2:
4872 5eb7995e j_mayer
        gen_op_load_gpr_T0(rA(ctx->opcode));
4873 a4bb6c3e j_mayer
        gen_op_440_tlbre(rB(ctx->opcode));
4874 5eb7995e j_mayer
        gen_op_store_T0_gpr(rD(ctx->opcode));
4875 5eb7995e j_mayer
        break;
4876 5eb7995e j_mayer
    default:
4877 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);
4878 5eb7995e j_mayer
        break;
4879 5eb7995e j_mayer
    }
4880 5eb7995e j_mayer
#endif
4881 5eb7995e j_mayer
}
4882 5eb7995e j_mayer
4883 5eb7995e j_mayer
/* tlbsx - tlbsx. */
4884 a4bb6c3e j_mayer
GEN_HANDLER(tlbsx_440, 0x1F, 0x12, 0x1C, 0x00000000, PPC_BOOKE)
4885 5eb7995e j_mayer
{
4886 5eb7995e j_mayer
#if defined(CONFIG_USER_ONLY)
4887 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4888 5eb7995e j_mayer
#else
4889 5eb7995e j_mayer
    if (unlikely(!ctx->supervisor)) {
4890 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4891 5eb7995e j_mayer
        return;
4892 5eb7995e j_mayer
    }
4893 5eb7995e j_mayer
    gen_addr_reg_index(ctx);
4894 5eb7995e j_mayer
    if (Rc(ctx->opcode))
4895 a4bb6c3e j_mayer
        gen_op_440_tlbsx_();
4896 5eb7995e j_mayer
    else
4897 a4bb6c3e j_mayer
        gen_op_440_tlbsx();
4898 5eb7995e j_mayer
    gen_op_store_T0_gpr(rD(ctx->opcode));
4899 5eb7995e j_mayer
#endif
4900 5eb7995e j_mayer
}
4901 5eb7995e j_mayer
4902 5eb7995e j_mayer
/* tlbwe */
4903 a4bb6c3e j_mayer
GEN_HANDLER(tlbwe_440, 0x1F, 0x12, 0x1E, 0x00000001, PPC_BOOKE)
4904 5eb7995e j_mayer
{
4905 5eb7995e j_mayer
#if defined(CONFIG_USER_ONLY)
4906 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4907 5eb7995e j_mayer
#else
4908 5eb7995e j_mayer
    if (unlikely(!ctx->supervisor)) {
4909 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4910 5eb7995e j_mayer
        return;
4911 5eb7995e j_mayer
    }
4912 5eb7995e j_mayer
    switch (rB(ctx->opcode)) {
4913 5eb7995e j_mayer
    case 0:
4914 5eb7995e j_mayer
    case 1:
4915 5eb7995e j_mayer
    case 2:
4916 5eb7995e j_mayer
        gen_op_load_gpr_T0(rA(ctx->opcode));
4917 5eb7995e j_mayer
        gen_op_load_gpr_T1(rS(ctx->opcode));
4918 a4bb6c3e j_mayer
        gen_op_440_tlbwe(rB(ctx->opcode));
4919 5eb7995e j_mayer
        break;
4920 5eb7995e j_mayer
    default:
4921 e1833e1f j_mayer
        GEN_EXCP_INVAL(ctx);
4922 5eb7995e j_mayer
        break;
4923 5eb7995e j_mayer
    }
4924 5eb7995e j_mayer
#endif
4925 5eb7995e j_mayer
}
4926 5eb7995e j_mayer
4927 76a66253 j_mayer
/* wrtee */
4928 76a66253 j_mayer
GEN_HANDLER(wrtee, 0x1F, 0x03, 0x04, 0x000FFC01, PPC_EMB_COMMON)
4929 76a66253 j_mayer
{
4930 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4931 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4932 76a66253 j_mayer
#else
4933 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4934 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4935 76a66253 j_mayer
        return;
4936 76a66253 j_mayer
    }
4937 76a66253 j_mayer
    gen_op_load_gpr_T0(rD(ctx->opcode));
4938 a42bd6cc j_mayer
    gen_op_wrte();
4939 e1833e1f j_mayer
    GEN_STOP(ctx);
4940 76a66253 j_mayer
#endif
4941 76a66253 j_mayer
}
4942 76a66253 j_mayer
4943 76a66253 j_mayer
/* wrteei */
4944 76a66253 j_mayer
GEN_HANDLER(wrteei, 0x1F, 0x03, 0x05, 0x000EFC01, PPC_EMB_COMMON)
4945 76a66253 j_mayer
{
4946 76a66253 j_mayer
#if defined(CONFIG_USER_ONLY)
4947 e1833e1f j_mayer
    GEN_EXCP_PRIVOPC(ctx);
4948 76a66253 j_mayer
#else
4949 76a66253 j_mayer
    if (unlikely(!ctx->supervisor)) {
4950 e1833e1f j_mayer
        GEN_EXCP_PRIVOPC(ctx);
4951 76a66253 j_mayer
        return;
4952 76a66253 j_mayer
    }
4953 76a66253 j_mayer
    gen_op_set_T0(ctx->opcode & 0x00010000);
4954 a42bd6cc j_mayer
    gen_op_wrte();
4955 e1833e1f j_mayer
    GEN_STOP(ctx);
4956 76a66253 j_mayer
#endif
4957 76a66253 j_mayer
}
4958 76a66253 j_mayer
4959 08e46e54 j_mayer
/* PowerPC 440 specific instructions */
4960 76a66253 j_mayer
/* dlmzb */
4961 76a66253 j_mayer
GEN_HANDLER(dlmzb, 0x1F, 0x0E, 0x02, 0x00000000, PPC_440_SPEC)
4962 76a66253 j_mayer
{
4963 76a66253 j_mayer
    gen_op_load_gpr_T0(rS(ctx->opcode));
4964 76a66253 j_mayer
    gen_op_load_gpr_T1(rB(ctx->opcode));
4965 76a66253 j_mayer
    gen_op_440_dlmzb();
4966 76a66253 j_mayer
    gen_op_store_T0_gpr(rA(ctx->opcode));
4967 76a66253 j_mayer
    gen_op_store_xer_bc();
4968 76a66253 j_mayer
    if (Rc(ctx->opcode)) {
4969 76a66253 j_mayer
        gen_op_440_dlmzb_update_Rc();
4970 76a66253 j_mayer
        gen_op_store_T0_crf(0);
4971 76a66253 j_mayer
    }
4972 76a66253 j_mayer
}
4973 76a66253 j_mayer
4974 76a66253 j_mayer
/* mbar replaces eieio on 440 */
4975 76a66253 j_mayer
GEN_HANDLER(mbar, 0x1F, 0x16, 0x13, 0x001FF801, PPC_BOOKE)
4976 76a66253 j_mayer
{
4977 76a66253 j_mayer
    /* interpreted as no-op */
4978 76a66253 j_mayer
}
4979 76a66253 j_mayer
4980 76a66253 j_mayer
/* msync replaces sync on 440 */
4981 76a66253 j_mayer
GEN_HANDLER(msync, 0x1F, 0x16, 0x12, 0x03FF0801, PPC_BOOKE)
4982 76a66253 j_mayer
{
4983 76a66253 j_mayer
    /* interpreted as no-op */
4984 76a66253 j_mayer
}
4985 76a66253 j_mayer
4986 76a66253 j_mayer
/* icbt */
4987 76a66253 j_mayer
GEN_HANDLER(icbt_440, 0x1F, 0x16, 0x00, 0x03E00001, PPC_BOOKE)
4988 76a66253 j_mayer
{
4989 76a66253 j_mayer
    /* interpreted as no-op */
4990 76a66253 j_mayer
    /* XXX: specification say this is treated as a load by the MMU
4991 76a66253 j_mayer
     *      but does not generate any exception
4992 76a66253 j_mayer
     */
4993 79aceca5 bellard
}
4994 79aceca5 bellard
4995 35cdaad6 j_mayer
#if defined(TARGET_PPCEMB)
4996 0487d6a8 j_mayer
/***                           SPE extension                               ***/
4997 0487d6a8 j_mayer
4998 0487d6a8 j_mayer
/* Register moves */
4999 0487d6a8 j_mayer
GEN32(gen_op_load_gpr64_T0, gen_op_load_gpr64_T0_gpr);
5000 0487d6a8 j_mayer
GEN32(gen_op_load_gpr64_T1, gen_op_load_gpr64_T1_gpr);
5001 0487d6a8 j_mayer
#if 0 // unused
5002 0487d6a8 j_mayer
GEN32(gen_op_load_gpr64_T2, gen_op_load_gpr64_T2_gpr);
5003 0487d6a8 j_mayer
#endif
5004 0487d6a8 j_mayer
5005 0487d6a8 j_mayer
GEN32(gen_op_store_T0_gpr64, gen_op_store_T0_gpr64_gpr);
5006 0487d6a8 j_mayer
GEN32(gen_op_store_T1_gpr64, gen_op_store_T1_gpr64_gpr);
5007 0487d6a8 j_mayer
#if 0 // unused
5008 0487d6a8 j_mayer
GEN32(gen_op_store_T2_gpr64, gen_op_store_T2_gpr64_gpr);
5009 0487d6a8 j_mayer
#endif
5010 0487d6a8 j_mayer
5011 0487d6a8 j_mayer
#define GEN_SPE(name0, name1, opc2, opc3, inval, type)                        \
5012 0487d6a8 j_mayer
GEN_HANDLER(name0##_##name1, 0x04, opc2, opc3, inval, type)                   \
5013 0487d6a8 j_mayer
{                                                                             \
5014 0487d6a8 j_mayer
    if (Rc(ctx->opcode))                                                      \
5015 0487d6a8 j_mayer
        gen_##name1(ctx);                                                     \
5016 0487d6a8 j_mayer
    else                                                                      \
5017 0487d6a8 j_mayer
        gen_##name0(ctx);                                                     \
5018 0487d6a8 j_mayer
}
5019 0487d6a8 j_mayer
5020 0487d6a8 j_mayer
/* Handler for undefined SPE opcodes */
5021 0487d6a8 j_mayer
static inline void gen_speundef (DisasContext *ctx)
5022 0487d6a8 j_mayer
{
5023 e1833e1f j_mayer
    GEN_EXCP_INVAL(ctx);
5024 0487d6a8 j_mayer
}
5025 0487d6a8 j_mayer
5026 0487d6a8 j_mayer
/* SPE load and stores */
5027 0487d6a8 j_mayer
static inline void gen_addr_spe_imm_index (DisasContext *ctx, int sh)
5028 0487d6a8 j_mayer
{
5029 0487d6a8 j_mayer
    target_long simm = rB(ctx->opcode);
5030 0487d6a8 j_mayer
5031 0487d6a8 j_mayer
    if (rA(ctx->opcode) == 0) {
5032 0487d6a8 j_mayer
        gen_set_T0(simm << sh);
5033 0487d6a8 j_mayer
    } else {
5034 0487d6a8 j_mayer
        gen_op_load_gpr_T0(rA(ctx->opcode));
5035 0487d6a8 j_mayer
        if (likely(simm != 0))
5036 0487d6a8 j_mayer
            gen_op_addi(simm << sh);
5037 0487d6a8 j_mayer
    }
5038 0487d6a8 j_mayer
}
5039 0487d6a8 j_mayer
5040 0487d6a8 j_mayer
#define op_spe_ldst(name)        (*gen_op_##name[ctx->mem_idx])()
5041 0487d6a8 j_mayer
#if defined(CONFIG_USER_ONLY)
5042 0487d6a8 j_mayer
#if defined(TARGET_PPC64)
5043 0487d6a8 j_mayer
#define OP_SPE_LD_TABLE(name)                                                 \
5044 0487d6a8 j_mayer
static GenOpFunc *gen_op_spe_l##name[] = {                                    \
5045 0487d6a8 j_mayer
    &gen_op_spe_l##name##_raw,                                                \
5046 0487d6a8 j_mayer
    &gen_op_spe_l##name##_le_raw,                                             \
5047 0487d6a8 j_mayer
    &gen_op_spe_l##name##_64_raw,                                             \
5048 0487d6a8 j_mayer
    &gen_op_spe_l##name##_le_64_raw,                                          \
5049 0487d6a8 j_mayer
};
5050 0487d6a8 j_mayer
#define OP_SPE_ST_TABLE(name)                                                 \
5051 0487d6a8 j_mayer
static GenOpFunc *gen_op_spe_st##name[] = {                                   \
5052 0487d6a8 j_mayer
    &gen_op_spe_st##name##_raw,                                               \
5053 0487d6a8 j_mayer
    &gen_op_spe_st##name##_le_raw,                                            \
5054 0487d6a8 j_mayer
    &gen_op_spe_st##name##_64_raw,                                            \
5055 0487d6a8 j_mayer
    &gen_op_spe_st##name##_le_64_raw,                                         \
5056 0487d6a8 j_mayer
};
5057 0487d6a8 j_mayer
#else /* defined(TARGET_PPC64) */
5058 0487d6a8 j_mayer
#define OP_SPE_LD_TABLE(name)                                                 \
5059 0487d6a8 j_mayer
static GenOpFunc *gen_op_spe_l##name[] = {                                    \
5060 0487d6a8 j_mayer
    &gen_op_spe_l##name##_raw,                                                \
5061 0487d6a8 j_mayer
    &gen_op_spe_l##name##_le_raw,                                             \
5062 0487d6a8 j_mayer
};
5063 0487d6a8 j_mayer
#define OP_SPE_ST_TABLE(name)                                                 \
5064 0487d6a8 j_mayer
static GenOpFunc *gen_op_spe_st##name[] = {                                   \
5065 0487d6a8 j_mayer
    &gen_op_spe_st##name##_raw,                                               \
5066 0487d6a8 j_mayer
    &gen_op_spe_st##name##_le_raw,                                            \
5067 0487d6a8 j_mayer
};
5068 0487d6a8 j_mayer
#endif /* defined(TARGET_PPC64) */
5069 0487d6a8 j_mayer
#else /* defined(CONFIG_USER_ONLY) */
5070 0487d6a8 j_mayer
#if defined(TARGET_PPC64)
5071 0487d6a8 j_mayer
#define OP_SPE_LD_TABLE(name)                                                 \
5072 0487d6a8 j_mayer
static GenOpFunc *gen_op_spe_l##name[] = {                                    \
5073 0487d6a8 j_mayer
    &gen_op_spe_l##name##_user,                                               \
5074 0487d6a8 j_mayer
    &gen_op_spe_l##name##_le_user,                                            \
5075 0487d6a8 j_mayer
    &gen_op_spe_l##name##_kernel,                                             \
5076 0487d6a8 j_mayer
    &gen_op_spe_l##name##_le_kernel,                                          \
5077 0487d6a8 j_mayer
    &gen_op_spe_l##name##_64_user,                                            \
5078 0487d6a8 j_mayer
    &gen_op_spe_l##name##_le_64_user,                                         \
5079 0487d6a8 j_mayer
    &gen_op_spe_l##name##_64_kernel,                                          \
5080 0487d6a8 j_mayer
    &gen_op_spe_l##name##_le_64_kernel,                                       \
5081 0487d6a8 j_mayer
};
5082 0487d6a8 j_mayer
#define OP_SPE_ST_TABLE(name)                                                 \
5083 0487d6a8 j_mayer
static GenOpFunc *gen_op_spe_st##name[] = {                                   \
5084 0487d6a8 j_mayer
    &gen_op_spe_st##name##_user,                                              \
5085 0487d6a8 j_mayer
    &gen_op_spe_st##name##_le_user,                                           \
5086 0487d6a8 j_mayer
    &gen_op_spe_st##name##_kernel,                                            \
5087 0487d6a8 j_mayer
    &gen_op_spe_st##name##_le_kernel,                                         \
5088 0487d6a8 j_mayer
    &gen_op_spe_st##name##_64_user,                                           \
5089 0487d6a8 j_mayer
    &gen_op_spe_st##name##_le_64_user,                                        \
5090 0487d6a8 j_mayer
    &gen_op_spe_st##name##_64_kernel,                                         \
5091 0487d6a8 j_mayer
    &gen_op_spe_st##name##_le_64_kernel,                                      \
5092 0487d6a8 j_mayer
};
5093 0487d6a8 j_mayer
#else /* defined(TARGET_PPC64) */
5094 0487d6a8 j_mayer
#define OP_SPE_LD_TABLE(name)                                                 \
5095 0487d6a8 j_mayer
static GenOpFunc *gen_op_spe_l##name[] = {                                    \
5096 0487d6a8 j_mayer
    &gen_op_spe_l##name##_user,                                               \
5097 0487d6a8 j_mayer
    &gen_op_spe_l##name##_le_user,                                            \
5098 0487d6a8 j_mayer
    &gen_op_spe_l##name##_kernel,                                             \
5099 0487d6a8 j_mayer
    &gen_op_spe_l##name##_le_kernel,                                          \
5100 0487d6a8 j_mayer
};
5101 0487d6a8 j_mayer
#define OP_SPE_ST_TABLE(name)                                                 \
5102 0487d6a8 j_mayer
static GenOpFunc *gen_op_spe_st##name[] = {                                   \
5103 0487d6a8 j_mayer
    &gen_op_spe_st##name##_user,                                              \
5104 0487d6a8 j_mayer
    &gen_op_spe_st##name##_le_user,                                           \
5105 0487d6a8 j_mayer
    &gen_op_spe_st##name##_kernel,                                            \
5106 0487d6a8 j_mayer
    &gen_op_spe_st##name##_le_kernel,                                         \
5107 0487d6a8 j_mayer
};
5108 0487d6a8 j_mayer
#endif /* defined(TARGET_PPC64) */
5109 0487d6a8 j_mayer
#endif /* defined(CONFIG_USER_ONLY) */
5110 0487d6a8 j_mayer
5111 0487d6a8 j_mayer
#define GEN_SPE_LD(name, sh)                                                  \
5112 0487d6a8 j_mayer
static inline void gen_evl##name (DisasContext *ctx)                          \
5113 0487d6a8 j_mayer
{                                                                             \
5114 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
5115 e1833e1f j_mayer
        GEN_EXCP_NO_AP(ctx);                                                  \
5116 0487d6a8 j_mayer
        return;                                                               \
5117 0487d6a8 j_mayer
    }                                                                         \
5118 0487d6a8 j_mayer
    gen_addr_spe_imm_index(ctx, sh);                                          \
5119 0487d6a8 j_mayer
    op_spe_ldst(spe_l##name);                                                 \
5120 0487d6a8 j_mayer
    gen_op_store_T1_gpr64(rD(ctx->opcode));                                   \
5121 0487d6a8 j_mayer
}
5122 0487d6a8 j_mayer
5123 0487d6a8 j_mayer
#define GEN_SPE_LDX(name)                                                     \
5124 0487d6a8 j_mayer
static inline void gen_evl##name##x (DisasContext *ctx)                       \
5125 0487d6a8 j_mayer
{                                                                             \
5126 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
5127 e1833e1f j_mayer
        GEN_EXCP_NO_AP(ctx);                                                  \
5128 0487d6a8 j_mayer
        return;                                                               \
5129 0487d6a8 j_mayer
    }                                                                         \
5130 0487d6a8 j_mayer
    gen_addr_reg_index(ctx);                                                  \
5131 0487d6a8 j_mayer
    op_spe_ldst(spe_l##name);                                                 \
5132 0487d6a8 j_mayer
    gen_op_store_T1_gpr64(rD(ctx->opcode));                                   \
5133 0487d6a8 j_mayer
}
5134 0487d6a8 j_mayer
5135 0487d6a8 j_mayer
#define GEN_SPEOP_LD(name, sh)                                                \
5136 0487d6a8 j_mayer
OP_SPE_LD_TABLE(name);                                                        \
5137 0487d6a8 j_mayer
GEN_SPE_LD(name, sh);                                                         \
5138 0487d6a8 j_mayer
GEN_SPE_LDX(name)
5139 0487d6a8 j_mayer
5140 0487d6a8 j_mayer
#define GEN_SPE_ST(name, sh)                                                  \
5141 0487d6a8 j_mayer
static inline void gen_evst##name (DisasContext *ctx)                         \
5142 0487d6a8 j_mayer
{                                                                             \
5143 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
5144 e1833e1f j_mayer
        GEN_EXCP_NO_AP(ctx);                                                  \
5145 0487d6a8 j_mayer
        return;                                                               \
5146 0487d6a8 j_mayer
    }                                                                         \
5147 0487d6a8 j_mayer
    gen_addr_spe_imm_index(ctx, sh);                                          \
5148 0487d6a8 j_mayer
    gen_op_load_gpr64_T1(rS(ctx->opcode));                                    \
5149 0487d6a8 j_mayer
    op_spe_ldst(spe_st##name);                                                \
5150 0487d6a8 j_mayer
}
5151 0487d6a8 j_mayer
5152 0487d6a8 j_mayer
#define GEN_SPE_STX(name)                                                     \
5153 0487d6a8 j_mayer
static inline void gen_evst##name##x (DisasContext *ctx)                      \
5154 0487d6a8 j_mayer
{                                                                             \
5155 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
5156 e1833e1f j_mayer
        GEN_EXCP_NO_AP(ctx);                                                  \
5157 0487d6a8 j_mayer
        return;                                                               \
5158 0487d6a8 j_mayer
    }                                                                         \
5159 0487d6a8 j_mayer
    gen_addr_reg_index(ctx);                                                  \
5160 0487d6a8 j_mayer
    gen_op_load_gpr64_T1(rS(ctx->opcode));                                    \
5161 0487d6a8 j_mayer
    op_spe_ldst(spe_st##name);                                                \
5162 0487d6a8 j_mayer
}
5163 0487d6a8 j_mayer
5164 0487d6a8 j_mayer
#define GEN_SPEOP_ST(name, sh)                                                \
5165 0487d6a8 j_mayer
OP_SPE_ST_TABLE(name);                                                        \
5166 0487d6a8 j_mayer
GEN_SPE_ST(name, sh);                                                         \
5167 0487d6a8 j_mayer
GEN_SPE_STX(name)
5168 0487d6a8 j_mayer
5169 0487d6a8 j_mayer
#define GEN_SPEOP_LDST(name, sh)                                              \
5170 0487d6a8 j_mayer
GEN_SPEOP_LD(name, sh);                                                       \
5171 0487d6a8 j_mayer
GEN_SPEOP_ST(name, sh)
5172 0487d6a8 j_mayer
5173 0487d6a8 j_mayer
/* SPE arithmetic and logic */
5174 0487d6a8 j_mayer
#define GEN_SPEOP_ARITH2(name)                                                \
5175 0487d6a8 j_mayer
static inline void gen_##name (DisasContext *ctx)                             \
5176 0487d6a8 j_mayer
{                                                                             \
5177 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
5178 e1833e1f j_mayer
        GEN_EXCP_NO_AP(ctx);                                                  \
5179 0487d6a8 j_mayer
        return;                                                               \
5180 0487d6a8 j_mayer
    }                                                                         \
5181 0487d6a8 j_mayer
    gen_op_load_gpr64_T0(rA(ctx->opcode));                                    \
5182 0487d6a8 j_mayer
    gen_op_load_gpr64_T1(rB(ctx->opcode));                                    \
5183 0487d6a8 j_mayer
    gen_op_##name();                                                          \
5184 0487d6a8 j_mayer
    gen_op_store_T0_gpr64(rD(ctx->opcode));                                   \
5185 0487d6a8 j_mayer
}
5186 0487d6a8 j_mayer
5187 0487d6a8 j_mayer
#define GEN_SPEOP_ARITH1(name)                                                \
5188 0487d6a8 j_mayer
static inline void gen_##name (DisasContext *ctx)                             \
5189 0487d6a8 j_mayer
{                                                                             \
5190 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
5191 e1833e1f j_mayer
        GEN_EXCP_NO_AP(ctx);                                                  \
5192 0487d6a8 j_mayer
        return;                                                               \
5193 0487d6a8 j_mayer
    }                                                                         \
5194 0487d6a8 j_mayer
    gen_op_load_gpr64_T0(rA(ctx->opcode));                                    \
5195 0487d6a8 j_mayer
    gen_op_##name();                                                          \
5196 0487d6a8 j_mayer
    gen_op_store_T0_gpr64(rD(ctx->opcode));                                   \
5197 0487d6a8 j_mayer
}
5198 0487d6a8 j_mayer
5199 0487d6a8 j_mayer
#define GEN_SPEOP_COMP(name)                                                  \
5200 0487d6a8 j_mayer
static inline void gen_##name (DisasContext *ctx)                             \
5201 0487d6a8 j_mayer
{                                                                             \
5202 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
5203 e1833e1f j_mayer
        GEN_EXCP_NO_AP(ctx);                                                  \
5204 0487d6a8 j_mayer
        return;                                                               \
5205 0487d6a8 j_mayer
    }                                                                         \
5206 0487d6a8 j_mayer
    gen_op_load_gpr64_T0(rA(ctx->opcode));                                    \
5207 0487d6a8 j_mayer
    gen_op_load_gpr64_T1(rB(ctx->opcode));                                    \
5208 0487d6a8 j_mayer
    gen_op_##name();                                                          \
5209 0487d6a8 j_mayer
    gen_op_store_T0_crf(crfD(ctx->opcode));                                   \
5210 0487d6a8 j_mayer
}
5211 0487d6a8 j_mayer
5212 0487d6a8 j_mayer
/* Logical */
5213 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evand);
5214 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evandc);
5215 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evxor);
5216 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evor);
5217 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evnor);
5218 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(eveqv);
5219 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evorc);
5220 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evnand);
5221 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evsrwu);
5222 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evsrws);
5223 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evslw);
5224 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evrlw);
5225 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evmergehi);
5226 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evmergelo);
5227 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evmergehilo);
5228 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evmergelohi);
5229 0487d6a8 j_mayer
5230 0487d6a8 j_mayer
/* Arithmetic */
5231 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evaddw);
5232 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evsubfw);
5233 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evabs);
5234 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evneg);
5235 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evextsb);
5236 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evextsh);
5237 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evrndw);
5238 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evcntlzw);
5239 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evcntlsw);
5240 0487d6a8 j_mayer
static inline void gen_brinc (DisasContext *ctx)
5241 0487d6a8 j_mayer
{
5242 0487d6a8 j_mayer
    /* Note: brinc is usable even if SPE is disabled */
5243 0487d6a8 j_mayer
    gen_op_load_gpr64_T0(rA(ctx->opcode));
5244 0487d6a8 j_mayer
    gen_op_load_gpr64_T1(rB(ctx->opcode));
5245 0487d6a8 j_mayer
    gen_op_brinc();
5246 0487d6a8 j_mayer
    gen_op_store_T0_gpr64(rD(ctx->opcode));
5247 0487d6a8 j_mayer
}
5248 0487d6a8 j_mayer
5249 0487d6a8 j_mayer
#define GEN_SPEOP_ARITH_IMM2(name)                                            \
5250 0487d6a8 j_mayer
static inline void gen_##name##i (DisasContext *ctx)                          \
5251 0487d6a8 j_mayer
{                                                                             \
5252 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
5253 e1833e1f j_mayer
        GEN_EXCP_NO_AP(ctx);                                                  \
5254 0487d6a8 j_mayer
        return;                                                               \
5255 0487d6a8 j_mayer
    }                                                                         \
5256 0487d6a8 j_mayer
    gen_op_load_gpr64_T0(rB(ctx->opcode));                                    \
5257 0487d6a8 j_mayer
    gen_op_splatwi_T1_64(rA(ctx->opcode));                                    \
5258 0487d6a8 j_mayer
    gen_op_##name();                                                          \
5259 0487d6a8 j_mayer
    gen_op_store_T0_gpr64(rD(ctx->opcode));                                   \
5260 0487d6a8 j_mayer
}
5261 0487d6a8 j_mayer
5262 0487d6a8 j_mayer
#define GEN_SPEOP_LOGIC_IMM2(name)                                            \
5263 0487d6a8 j_mayer
static inline void gen_##name##i (DisasContext *ctx)                          \
5264 0487d6a8 j_mayer
{                                                                             \
5265 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {                                        \
5266 e1833e1f j_mayer
        GEN_EXCP_NO_AP(ctx);                                                  \
5267 0487d6a8 j_mayer
        return;                                                               \
5268 0487d6a8 j_mayer
    }                                                                         \
5269 0487d6a8 j_mayer
    gen_op_load_gpr64_T0(rA(ctx->opcode));                                    \
5270 0487d6a8 j_mayer
    gen_op_splatwi_T1_64(rB(ctx->opcode));                                    \
5271 0487d6a8 j_mayer
    gen_op_##name();                                                          \
5272 0487d6a8 j_mayer
    gen_op_store_T0_gpr64(rD(ctx->opcode));                                   \
5273 0487d6a8 j_mayer
}
5274 0487d6a8 j_mayer
5275 0487d6a8 j_mayer
GEN_SPEOP_ARITH_IMM2(evaddw);
5276 0487d6a8 j_mayer
#define gen_evaddiw gen_evaddwi
5277 0487d6a8 j_mayer
GEN_SPEOP_ARITH_IMM2(evsubfw);
5278 0487d6a8 j_mayer
#define gen_evsubifw gen_evsubfwi
5279 0487d6a8 j_mayer
GEN_SPEOP_LOGIC_IMM2(evslw);
5280 0487d6a8 j_mayer
GEN_SPEOP_LOGIC_IMM2(evsrwu);
5281 0487d6a8 j_mayer
#define gen_evsrwis gen_evsrwsi
5282 0487d6a8 j_mayer
GEN_SPEOP_LOGIC_IMM2(evsrws);
5283 0487d6a8 j_mayer
#define gen_evsrwiu gen_evsrwui
5284 0487d6a8 j_mayer
GEN_SPEOP_LOGIC_IMM2(evrlw);
5285 0487d6a8 j_mayer
5286 0487d6a8 j_mayer
static inline void gen_evsplati (DisasContext *ctx)
5287 0487d6a8 j_mayer
{
5288 0487d6a8 j_mayer
    int32_t imm = (int32_t)(rA(ctx->opcode) << 27) >> 27;
5289 0487d6a8 j_mayer
5290 0487d6a8 j_mayer
    gen_op_splatwi_T0_64(imm);
5291 0487d6a8 j_mayer
    gen_op_store_T0_gpr64(rD(ctx->opcode));
5292 0487d6a8 j_mayer
}
5293 0487d6a8 j_mayer
5294 0487d6a8 j_mayer
static inline void gen_evsplatfi (DisasContext *ctx)
5295 0487d6a8 j_mayer
{
5296 0487d6a8 j_mayer
    uint32_t imm = rA(ctx->opcode) << 27;
5297 0487d6a8 j_mayer
5298 0487d6a8 j_mayer
    gen_op_splatwi_T0_64(imm);
5299 0487d6a8 j_mayer
    gen_op_store_T0_gpr64(rD(ctx->opcode));
5300 0487d6a8 j_mayer
}
5301 0487d6a8 j_mayer
5302 0487d6a8 j_mayer
/* Comparison */
5303 0487d6a8 j_mayer
GEN_SPEOP_COMP(evcmpgtu);
5304 0487d6a8 j_mayer
GEN_SPEOP_COMP(evcmpgts);
5305 0487d6a8 j_mayer
GEN_SPEOP_COMP(evcmpltu);
5306 0487d6a8 j_mayer
GEN_SPEOP_COMP(evcmplts);
5307 0487d6a8 j_mayer
GEN_SPEOP_COMP(evcmpeq);
5308 0487d6a8 j_mayer
5309 0487d6a8 j_mayer
GEN_SPE(evaddw,         speundef,      0x00, 0x08, 0x00000000, PPC_SPE); ////
5310 0487d6a8 j_mayer
GEN_SPE(evaddiw,        speundef,      0x01, 0x08, 0x00000000, PPC_SPE);
5311 0487d6a8 j_mayer
GEN_SPE(evsubfw,        speundef,      0x02, 0x08, 0x00000000, PPC_SPE); ////
5312 0487d6a8 j_mayer
GEN_SPE(evsubifw,       speundef,      0x03, 0x08, 0x00000000, PPC_SPE);
5313 0487d6a8 j_mayer
GEN_SPE(evabs,          evneg,         0x04, 0x08, 0x0000F800, PPC_SPE); ////
5314 0487d6a8 j_mayer
GEN_SPE(evextsb,        evextsh,       0x05, 0x08, 0x0000F800, PPC_SPE); ////
5315 0487d6a8 j_mayer
GEN_SPE(evrndw,         evcntlzw,      0x06, 0x08, 0x0000F800, PPC_SPE); ////
5316 0487d6a8 j_mayer
GEN_SPE(evcntlsw,       brinc,         0x07, 0x08, 0x00000000, PPC_SPE); //
5317 0487d6a8 j_mayer
GEN_SPE(speundef,       evand,         0x08, 0x08, 0x00000000, PPC_SPE); ////
5318 0487d6a8 j_mayer
GEN_SPE(evandc,         speundef,      0x09, 0x08, 0x00000000, PPC_SPE); ////
5319 0487d6a8 j_mayer
GEN_SPE(evxor,          evor,          0x0B, 0x08, 0x00000000, PPC_SPE); ////
5320 0487d6a8 j_mayer
GEN_SPE(evnor,          eveqv,         0x0C, 0x08, 0x00000000, PPC_SPE); ////
5321 0487d6a8 j_mayer
GEN_SPE(speundef,       evorc,         0x0D, 0x08, 0x00000000, PPC_SPE); ////
5322 0487d6a8 j_mayer
GEN_SPE(evnand,         speundef,      0x0F, 0x08, 0x00000000, PPC_SPE); ////
5323 0487d6a8 j_mayer
GEN_SPE(evsrwu,         evsrws,        0x10, 0x08, 0x00000000, PPC_SPE); ////
5324 0487d6a8 j_mayer
GEN_SPE(evsrwiu,        evsrwis,       0x11, 0x08, 0x00000000, PPC_SPE);
5325 0487d6a8 j_mayer
GEN_SPE(evslw,          speundef,      0x12, 0x08, 0x00000000, PPC_SPE); ////
5326 0487d6a8 j_mayer
GEN_SPE(evslwi,         speundef,      0x13, 0x08, 0x00000000, PPC_SPE);
5327 0487d6a8 j_mayer
GEN_SPE(evrlw,          evsplati,      0x14, 0x08, 0x00000000, PPC_SPE); //
5328 0487d6a8 j_mayer
GEN_SPE(evrlwi,         evsplatfi,     0x15, 0x08, 0x00000000, PPC_SPE);
5329 0487d6a8 j_mayer
GEN_SPE(evmergehi,      evmergelo,     0x16, 0x08, 0x00000000, PPC_SPE); ////
5330 0487d6a8 j_mayer
GEN_SPE(evmergehilo,    evmergelohi,   0x17, 0x08, 0x00000000, PPC_SPE); ////
5331 0487d6a8 j_mayer
GEN_SPE(evcmpgtu,       evcmpgts,      0x18, 0x08, 0x00600000, PPC_SPE); ////
5332 0487d6a8 j_mayer
GEN_SPE(evcmpltu,       evcmplts,      0x19, 0x08, 0x00600000, PPC_SPE); ////
5333 0487d6a8 j_mayer
GEN_SPE(evcmpeq,        speundef,      0x1A, 0x08, 0x00600000, PPC_SPE); ////
5334 0487d6a8 j_mayer
5335 0487d6a8 j_mayer
static inline void gen_evsel (DisasContext *ctx)
5336 0487d6a8 j_mayer
{
5337 0487d6a8 j_mayer
    if (unlikely(!ctx->spe_enabled)) {
5338 e1833e1f j_mayer
        GEN_EXCP_NO_AP(ctx);
5339 0487d6a8 j_mayer
        return;
5340 0487d6a8 j_mayer
    }
5341 0487d6a8 j_mayer
    gen_op_load_crf_T0(ctx->opcode & 0x7);
5342 0487d6a8 j_mayer
    gen_op_load_gpr64_T0(rA(ctx->opcode));
5343 0487d6a8 j_mayer
    gen_op_load_gpr64_T1(rB(ctx->opcode));
5344 0487d6a8 j_mayer
    gen_op_evsel();
5345 0487d6a8 j_mayer
    gen_op_store_T0_gpr64(rD(ctx->opcode));
5346 0487d6a8 j_mayer
}
5347 0487d6a8 j_mayer
5348 0487d6a8 j_mayer
GEN_HANDLER(evsel0, 0x04, 0x1c, 0x09, 0x00000000, PPC_SPE)
5349 0487d6a8 j_mayer
{
5350 0487d6a8 j_mayer
    gen_evsel(ctx);
5351 0487d6a8 j_mayer
}
5352 0487d6a8 j_mayer
GEN_HANDLER(evsel1, 0x04, 0x1d, 0x09, 0x00000000, PPC_SPE)
5353 0487d6a8 j_mayer
{
5354 0487d6a8 j_mayer
    gen_evsel(ctx);
5355 0487d6a8 j_mayer
}
5356 0487d6a8 j_mayer
GEN_HANDLER(evsel2, 0x04, 0x1e, 0x09, 0x00000000, PPC_SPE)
5357 0487d6a8 j_mayer
{
5358 0487d6a8 j_mayer
    gen_evsel(ctx);
5359 0487d6a8 j_mayer
}
5360 0487d6a8 j_mayer
GEN_HANDLER(evsel3, 0x04, 0x1f, 0x09, 0x00000000, PPC_SPE)
5361 0487d6a8 j_mayer
{
5362 0487d6a8 j_mayer
    gen_evsel(ctx);
5363 0487d6a8 j_mayer
}
5364 0487d6a8 j_mayer
5365 0487d6a8 j_mayer
/* Load and stores */
5366 0487d6a8 j_mayer
#if defined(TARGET_PPC64)
5367 0487d6a8 j_mayer
/* In that case, we already have 64 bits load & stores
5368 0487d6a8 j_mayer
 * so, spe_ldd is equivalent to ld and spe_std is equivalent to std
5369 0487d6a8 j_mayer
 */
5370 0487d6a8 j_mayer
#if defined(CONFIG_USER_ONLY)
5371 0487d6a8 j_mayer
#define gen_op_spe_ldd_raw gen_op_ld_raw
5372 0487d6a8 j_mayer
#define gen_op_spe_ldd_64_raw gen_op_ld_64_raw
5373 0487d6a8 j_mayer
#define gen_op_spe_ldd_le_raw gen_op_ld_le_raw
5374 0487d6a8 j_mayer
#define gen_op_spe_ldd_le_64_raw gen_op_ld_le_64_raw
5375 0487d6a8 j_mayer
#define gen_op_spe_stdd_raw gen_op_ld_raw
5376 0487d6a8 j_mayer
#define gen_op_spe_stdd_64_raw gen_op_std_64_raw
5377 0487d6a8 j_mayer
#define gen_op_spe_stdd_le_raw gen_op_std_le_raw
5378 0487d6a8 j_mayer
#define gen_op_spe_stdd_le_64_raw gen_op_std_le_64_raw
5379 0487d6a8 j_mayer
#else /* defined(CONFIG_USER_ONLY) */
5380 0487d6a8 j_mayer
#define gen_op_spe_ldd_kernel gen_op_ld_kernel
5381 0487d6a8 j_mayer
#define gen_op_spe_ldd_64_kernel gen_op_ld_64_kernel
5382 0487d6a8 j_mayer
#define gen_op_spe_ldd_le_kernel gen_op_ld_kernel
5383 0487d6a8 j_mayer
#define gen_op_spe_ldd_le_64_kernel gen_op_ld_64_kernel
5384 0487d6a8 j_mayer
#define gen_op_spe_ldd_user gen_op_ld_user
5385 0487d6a8 j_mayer
#define gen_op_spe_ldd_64_user gen_op_ld_64_user
5386 0487d6a8 j_mayer
#define gen_op_spe_ldd_le_user gen_op_ld_le_user
5387 0487d6a8 j_mayer
#define gen_op_spe_ldd_le_64_user gen_op_ld_le_64_user
5388 0487d6a8 j_mayer
#define gen_op_spe_stdd_kernel gen_op_std_kernel
5389 0487d6a8 j_mayer
#define gen_op_spe_stdd_64_kernel gen_op_std_64_kernel
5390 0487d6a8 j_mayer
#define gen_op_spe_stdd_le_kernel gen_op_std_kernel
5391 0487d6a8 j_mayer
#define gen_op_spe_stdd_le_64_kernel gen_op_std_64_kernel
5392 0487d6a8 j_mayer
#define gen_op_spe_stdd_user gen_op_std_user
5393 0487d6a8 j_mayer
#define gen_op_spe_stdd_64_user gen_op_std_64_user
5394 0487d6a8 j_mayer
#define gen_op_spe_stdd_le_user gen_op_std_le_user
5395 0487d6a8 j_mayer
#define gen_op_spe_stdd_le_64_user gen_op_std_le_64_user
5396 0487d6a8 j_mayer
#endif /* defined(CONFIG_USER_ONLY) */
5397 0487d6a8 j_mayer
#endif /* defined(TARGET_PPC64) */
5398 0487d6a8 j_mayer
GEN_SPEOP_LDST(dd, 3);
5399 0487d6a8 j_mayer
GEN_SPEOP_LDST(dw, 3);
5400 0487d6a8 j_mayer
GEN_SPEOP_LDST(dh, 3);
5401 0487d6a8 j_mayer
GEN_SPEOP_LDST(whe, 2);
5402 0487d6a8 j_mayer
GEN_SPEOP_LD(whou, 2);
5403 0487d6a8 j_mayer
GEN_SPEOP_LD(whos, 2);
5404 0487d6a8 j_mayer
GEN_SPEOP_ST(who, 2);
5405 0487d6a8 j_mayer
5406 0487d6a8 j_mayer
#if defined(TARGET_PPC64)
5407 0487d6a8 j_mayer
/* In that case, spe_stwwo is equivalent to stw */
5408 0487d6a8 j_mayer
#if defined(CONFIG_USER_ONLY)
5409 0487d6a8 j_mayer
#define gen_op_spe_stwwo_raw gen_op_stw_raw
5410 0487d6a8 j_mayer
#define gen_op_spe_stwwo_le_raw gen_op_stw_le_raw
5411 0487d6a8 j_mayer
#define gen_op_spe_stwwo_64_raw gen_op_stw_64_raw
5412 0487d6a8 j_mayer
#define gen_op_spe_stwwo_le_64_raw gen_op_stw_le_64_raw
5413 0487d6a8 j_mayer
#else
5414 0487d6a8 j_mayer
#define gen_op_spe_stwwo_user gen_op_stw_user
5415 0487d6a8 j_mayer
#define gen_op_spe_stwwo_le_user gen_op_stw_le_user
5416 0487d6a8 j_mayer
#define gen_op_spe_stwwo_64_user gen_op_stw_64_user
5417 0487d6a8 j_mayer
#define gen_op_spe_stwwo_le_64_user gen_op_stw_le_64_user
5418 0487d6a8 j_mayer
#define gen_op_spe_stwwo_kernel gen_op_stw_kernel
5419 0487d6a8 j_mayer
#define gen_op_spe_stwwo_le_kernel gen_op_stw_le_kernel
5420 0487d6a8 j_mayer
#define gen_op_spe_stwwo_64_kernel gen_op_stw_64_kernel
5421 0487d6a8 j_mayer
#define gen_op_spe_stwwo_le_64_kernel gen_op_stw_le_64_kernel
5422 0487d6a8 j_mayer
#endif
5423 0487d6a8 j_mayer
#endif
5424 0487d6a8 j_mayer
#define _GEN_OP_SPE_STWWE(suffix)                                             \
5425 0487d6a8 j_mayer
static inline void gen_op_spe_stwwe_##suffix (void)                           \
5426 0487d6a8 j_mayer
{                                                                             \
5427 0487d6a8 j_mayer
    gen_op_srli32_T1_64();                                                    \
5428 0487d6a8 j_mayer
    gen_op_spe_stwwo_##suffix();                                              \
5429 0487d6a8 j_mayer
}
5430 0487d6a8 j_mayer
#define _GEN_OP_SPE_STWWE_LE(suffix)                                          \
5431 0487d6a8 j_mayer
static inline void gen_op_spe_stwwe_le_##suffix (void)                        \
5432 0487d6a8 j_mayer
{                                                                             \
5433 0487d6a8 j_mayer
    gen_op_srli32_T1_64();                                                    \
5434 0487d6a8 j_mayer
    gen_op_spe_stwwo_le_##suffix();                                           \
5435 0487d6a8 j_mayer
}
5436 0487d6a8 j_mayer
#if defined(TARGET_PPC64)
5437 0487d6a8 j_mayer
#define GEN_OP_SPE_STWWE(suffix)                                              \
5438 0487d6a8 j_mayer
_GEN_OP_SPE_STWWE(suffix);                                                    \
5439 0487d6a8 j_mayer
_GEN_OP_SPE_STWWE_LE(suffix);                                                 \
5440 0487d6a8 j_mayer
static inline void gen_op_spe_stwwe_64_##suffix (void)                        \
5441 0487d6a8 j_mayer
{                                                                             \
5442 0487d6a8 j_mayer
    gen_op_srli32_T1_64();                                                    \
5443 0487d6a8 j_mayer
    gen_op_spe_stwwo_64_##suffix();                                           \
5444 0487d6a8 j_mayer
}                                                                             \
5445 0487d6a8 j_mayer
static inline void gen_op_spe_stwwe_le_64_##suffix (void)                     \
5446 0487d6a8 j_mayer
{                                                                             \
5447 0487d6a8 j_mayer
    gen_op_srli32_T1_64();                                                    \
5448 0487d6a8 j_mayer
    gen_op_spe_stwwo_le_64_##suffix();                                        \
5449 0487d6a8 j_mayer
}
5450 0487d6a8 j_mayer
#else
5451 0487d6a8 j_mayer
#define GEN_OP_SPE_STWWE(suffix)                                              \
5452 0487d6a8 j_mayer
_GEN_OP_SPE_STWWE(suffix);                                                    \
5453 0487d6a8 j_mayer
_GEN_OP_SPE_STWWE_LE(suffix)
5454 0487d6a8 j_mayer
#endif
5455 0487d6a8 j_mayer
#if defined(CONFIG_USER_ONLY)
5456 0487d6a8 j_mayer
GEN_OP_SPE_STWWE(raw);
5457 0487d6a8 j_mayer
#else /* defined(CONFIG_USER_ONLY) */
5458 0487d6a8 j_mayer
GEN_OP_SPE_STWWE(kernel);
5459 0487d6a8 j_mayer
GEN_OP_SPE_STWWE(user);
5460 0487d6a8 j_mayer
#endif /* defined(CONFIG_USER_ONLY) */
5461 0487d6a8 j_mayer
GEN_SPEOP_ST(wwe, 2);
5462 0487d6a8 j_mayer
GEN_SPEOP_ST(wwo, 2);
5463 0487d6a8 j_mayer
5464 0487d6a8 j_mayer
#define GEN_SPE_LDSPLAT(name, op, suffix)                                     \
5465 0487d6a8 j_mayer
static inline void gen_op_spe_l##name##_##suffix (void)                       \
5466 0487d6a8 j_mayer
{                                                                             \
5467 0487d6a8 j_mayer
    gen_op_##op##_##suffix();                                                 \
5468 0487d6a8 j_mayer
    gen_op_splatw_T1_64();                                                    \
5469 0487d6a8 j_mayer
}
5470 0487d6a8 j_mayer
5471 0487d6a8 j_mayer
#define GEN_OP_SPE_LHE(suffix)                                                \
5472 0487d6a8 j_mayer
static inline void gen_op_spe_lhe_##suffix (void)                             \
5473 0487d6a8 j_mayer
{                                                                             \
5474 0487d6a8 j_mayer
    gen_op_spe_lh_##suffix();                                                 \
5475 0487d6a8 j_mayer
    gen_op_sli16_T1_64();                                                     \
5476 0487d6a8 j_mayer
}
5477 0487d6a8 j_mayer
5478 0487d6a8 j_mayer
#define GEN_OP_SPE_LHX(suffix)                                                \
5479 0487d6a8 j_mayer
static inline void gen_op_spe_lhx_##suffix (void)                             \
5480 0487d6a8 j_mayer
{                                                                             \
5481 0487d6a8 j_mayer
    gen_op_spe_lh_##suffix();                                                 \
5482 0487d6a8 j_mayer
    gen_op_extsh_T1_64();                                                     \
5483 0487d6a8 j_mayer
}
5484 0487d6a8 j_mayer
5485 0487d6a8 j_mayer
#if defined(CONFIG_USER_ONLY)
5486 0487d6a8 j_mayer
GEN_OP_SPE_LHE(raw);
5487 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, raw);
5488 0487d6a8 j_mayer
GEN_OP_SPE_LHE(le_raw);
5489 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_raw);
5490 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, raw);
5491 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_raw);
5492 0487d6a8 j_mayer
GEN_OP_SPE_LHX(raw);
5493 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, raw);
5494 0487d6a8 j_mayer
GEN_OP_SPE_LHX(le_raw);
5495 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_raw);
5496 0487d6a8 j_mayer
#if defined(TARGET_PPC64)
5497 0487d6a8 j_mayer
GEN_OP_SPE_LHE(64_raw);
5498 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, 64_raw);
5499 0487d6a8 j_mayer
GEN_OP_SPE_LHE(le_64_raw);
5500 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_64_raw);
5501 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, 64_raw);
5502 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_64_raw);
5503 0487d6a8 j_mayer
GEN_OP_SPE_LHX(64_raw);
5504 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, 64_raw);
5505 0487d6a8 j_mayer
GEN_OP_SPE_LHX(le_64_raw);
5506 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_64_raw);
5507 0487d6a8 j_mayer
#endif
5508 0487d6a8 j_mayer
#else
5509 0487d6a8 j_mayer
GEN_OP_SPE_LHE(kernel);
5510 0487d6a8 j_mayer
GEN_OP_SPE_LHE(user);
5511 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, kernel);
5512 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, user);
5513 0487d6a8 j_mayer
GEN_OP_SPE_LHE(le_kernel);
5514 0487d6a8 j_mayer
GEN_OP_SPE_LHE(le_user);
5515 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_kernel);
5516 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_user);
5517 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, kernel);
5518 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, user);
5519 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_kernel);
5520 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_user);
5521 0487d6a8 j_mayer
GEN_OP_SPE_LHX(kernel);
5522 0487d6a8 j_mayer
GEN_OP_SPE_LHX(user);
5523 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, kernel);
5524 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, user);
5525 0487d6a8 j_mayer
GEN_OP_SPE_LHX(le_kernel);
5526 0487d6a8 j_mayer
GEN_OP_SPE_LHX(le_user);
5527 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_kernel);
5528 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_user);
5529 0487d6a8 j_mayer
#if defined(TARGET_PPC64)
5530 0487d6a8 j_mayer
GEN_OP_SPE_LHE(64_kernel);
5531 0487d6a8 j_mayer
GEN_OP_SPE_LHE(64_user);
5532 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, 64_kernel);
5533 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, 64_user);
5534 0487d6a8 j_mayer
GEN_OP_SPE_LHE(le_64_kernel);
5535 0487d6a8 j_mayer
GEN_OP_SPE_LHE(le_64_user);
5536 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_64_kernel);
5537 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhesplat, spe_lhe, le_64_user);
5538 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, 64_kernel);
5539 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, 64_user);
5540 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_64_kernel);
5541 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhousplat, spe_lh, le_64_user);
5542 0487d6a8 j_mayer
GEN_OP_SPE_LHX(64_kernel);
5543 0487d6a8 j_mayer
GEN_OP_SPE_LHX(64_user);
5544 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, 64_kernel);
5545 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, 64_user);
5546 0487d6a8 j_mayer
GEN_OP_SPE_LHX(le_64_kernel);
5547 0487d6a8 j_mayer
GEN_OP_SPE_LHX(le_64_user);
5548 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_64_kernel);
5549 0487d6a8 j_mayer
GEN_SPE_LDSPLAT(hhossplat, spe_lhx, le_64_user);
5550 0487d6a8 j_mayer
#endif
5551 0487d6a8 j_mayer
#endif
5552 0487d6a8 j_mayer
GEN_SPEOP_LD(hhesplat, 1);
5553 0487d6a8 j_mayer
GEN_SPEOP_LD(hhousplat, 1);
5554 0487d6a8 j_mayer
GEN_SPEOP_LD(hhossplat, 1);
5555 0487d6a8 j_mayer
GEN_SPEOP_LD(wwsplat, 2);
5556 0487d6a8 j_mayer
GEN_SPEOP_LD(whsplat, 2);
5557 0487d6a8 j_mayer
5558 0487d6a8 j_mayer
GEN_SPE(evlddx,         evldd,         0x00, 0x0C, 0x00000000, PPC_SPE); //
5559 0487d6a8 j_mayer
GEN_SPE(evldwx,         evldw,         0x01, 0x0C, 0x00000000, PPC_SPE); //
5560 0487d6a8 j_mayer
GEN_SPE(evldhx,         evldh,         0x02, 0x0C, 0x00000000, PPC_SPE); //
5561 0487d6a8 j_mayer
GEN_SPE(evlhhesplatx,   evlhhesplat,   0x04, 0x0C, 0x00000000, PPC_SPE); //
5562 0487d6a8 j_mayer
GEN_SPE(evlhhousplatx,  evlhhousplat,  0x06, 0x0C, 0x00000000, PPC_SPE); //
5563 0487d6a8 j_mayer
GEN_SPE(evlhhossplatx,  evlhhossplat,  0x07, 0x0C, 0x00000000, PPC_SPE); //
5564 0487d6a8 j_mayer
GEN_SPE(evlwhex,        evlwhe,        0x08, 0x0C, 0x00000000, PPC_SPE); //
5565 0487d6a8 j_mayer
GEN_SPE(evlwhoux,       evlwhou,       0x0A, 0x0C, 0x00000000, PPC_SPE); //
5566 0487d6a8 j_mayer
GEN_SPE(evlwhosx,       evlwhos,       0x0B, 0x0C, 0x00000000, PPC_SPE); //
5567 0487d6a8 j_mayer
GEN_SPE(evlwwsplatx,    evlwwsplat,    0x0C, 0x0C, 0x00000000, PPC_SPE); //
5568 0487d6a8 j_mayer
GEN_SPE(evlwhsplatx,    evlwhsplat,    0x0E, 0x0C, 0x00000000, PPC_SPE); //
5569 0487d6a8 j_mayer
GEN_SPE(evstddx,        evstdd,        0x10, 0x0C, 0x00000000, PPC_SPE); //
5570 0487d6a8 j_mayer
GEN_SPE(evstdwx,        evstdw,        0x11, 0x0C, 0x00000000, PPC_SPE); //
5571 0487d6a8 j_mayer
GEN_SPE(evstdhx,        evstdh,        0x12, 0x0C, 0x00000000, PPC_SPE); //
5572 0487d6a8 j_mayer
GEN_SPE(evstwhex,       evstwhe,       0x18, 0x0C, 0x00000000, PPC_SPE); //
5573 0487d6a8 j_mayer
GEN_SPE(evstwhox,       evstwho,       0x1A, 0x0C, 0x00000000, PPC_SPE); //
5574 0487d6a8 j_mayer
GEN_SPE(evstwwex,       evstwwe,       0x1C, 0x0C, 0x00000000, PPC_SPE); //
5575 0487d6a8 j_mayer
GEN_SPE(evstwwox,       evstwwo,       0x1E, 0x0C, 0x00000000, PPC_SPE); //
5576 0487d6a8 j_mayer
5577 0487d6a8 j_mayer
/* Multiply and add - TODO */
5578 0487d6a8 j_mayer
#if 0
5579 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhessf,      0x01, 0x10, 0x00000000, PPC_SPE);
5580 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhossf,      0x03, 0x10, 0x00000000, PPC_SPE);
5581 0487d6a8 j_mayer
GEN_SPE(evmheumi,       evmhesmi,      0x04, 0x10, 0x00000000, PPC_SPE);
5582 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhesmf,      0x05, 0x10, 0x00000000, PPC_SPE);
5583 0487d6a8 j_mayer
GEN_SPE(evmhoumi,       evmhosmi,      0x06, 0x10, 0x00000000, PPC_SPE);
5584 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhosmf,      0x07, 0x10, 0x00000000, PPC_SPE);
5585 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhessfa,     0x11, 0x10, 0x00000000, PPC_SPE);
5586 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhossfa,     0x13, 0x10, 0x00000000, PPC_SPE);
5587 0487d6a8 j_mayer
GEN_SPE(evmheumia,      evmhesmia,     0x14, 0x10, 0x00000000, PPC_SPE);
5588 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhesmfa,     0x15, 0x10, 0x00000000, PPC_SPE);
5589 0487d6a8 j_mayer
GEN_SPE(evmhoumia,      evmhosmia,     0x16, 0x10, 0x00000000, PPC_SPE);
5590 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhosmfa,     0x17, 0x10, 0x00000000, PPC_SPE);
5591 0487d6a8 j_mayer

5592 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwhssf,      0x03, 0x11, 0x00000000, PPC_SPE);
5593 0487d6a8 j_mayer
GEN_SPE(evmwlumi,       speundef,      0x04, 0x11, 0x00000000, PPC_SPE);
5594 0487d6a8 j_mayer
GEN_SPE(evmwhumi,       evmwhsmi,      0x06, 0x11, 0x00000000, PPC_SPE);
5595 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwhsmf,      0x07, 0x11, 0x00000000, PPC_SPE);
5596 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwssf,       0x09, 0x11, 0x00000000, PPC_SPE);
5597 0487d6a8 j_mayer
GEN_SPE(evmwumi,        evmwsmi,       0x0C, 0x11, 0x00000000, PPC_SPE);
5598 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwsmf,       0x0D, 0x11, 0x00000000, PPC_SPE);
5599 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwhssfa,     0x13, 0x11, 0x00000000, PPC_SPE);
5600 0487d6a8 j_mayer
GEN_SPE(evmwlumia,      speundef,      0x14, 0x11, 0x00000000, PPC_SPE);
5601 0487d6a8 j_mayer
GEN_SPE(evmwhumia,      evmwhsmia,     0x16, 0x11, 0x00000000, PPC_SPE);
5602 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwhsmfa,     0x17, 0x11, 0x00000000, PPC_SPE);
5603 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwssfa,      0x19, 0x11, 0x00000000, PPC_SPE);
5604 0487d6a8 j_mayer
GEN_SPE(evmwumia,       evmwsmia,      0x1C, 0x11, 0x00000000, PPC_SPE);
5605 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwsmfa,      0x1D, 0x11, 0x00000000, PPC_SPE);
5606 0487d6a8 j_mayer

5607 0487d6a8 j_mayer
GEN_SPE(evadduiaaw,     evaddsiaaw,    0x00, 0x13, 0x0000F800, PPC_SPE);
5608 0487d6a8 j_mayer
GEN_SPE(evsubfusiaaw,   evsubfssiaaw,  0x01, 0x13, 0x0000F800, PPC_SPE);
5609 0487d6a8 j_mayer
GEN_SPE(evaddumiaaw,    evaddsmiaaw,   0x04, 0x13, 0x0000F800, PPC_SPE);
5610 0487d6a8 j_mayer
GEN_SPE(evsubfumiaaw,   evsubfsmiaaw,  0x05, 0x13, 0x0000F800, PPC_SPE);
5611 0487d6a8 j_mayer
GEN_SPE(evdivws,        evdivwu,       0x06, 0x13, 0x00000000, PPC_SPE);
5612 0487d6a8 j_mayer
GEN_SPE(evmra,          speundef,      0x07, 0x13, 0x0000F800, PPC_SPE);
5613 0487d6a8 j_mayer

5614 0487d6a8 j_mayer
GEN_SPE(evmheusiaaw,    evmhessiaaw,   0x00, 0x14, 0x00000000, PPC_SPE);
5615 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhessfaaw,   0x01, 0x14, 0x00000000, PPC_SPE);
5616 0487d6a8 j_mayer
GEN_SPE(evmhousiaaw,    evmhossiaaw,   0x02, 0x14, 0x00000000, PPC_SPE);
5617 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhossfaaw,   0x03, 0x14, 0x00000000, PPC_SPE);
5618 0487d6a8 j_mayer
GEN_SPE(evmheumiaaw,    evmhesmiaaw,   0x04, 0x14, 0x00000000, PPC_SPE);
5619 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhesmfaaw,   0x05, 0x14, 0x00000000, PPC_SPE);
5620 0487d6a8 j_mayer
GEN_SPE(evmhoumiaaw,    evmhosmiaaw,   0x06, 0x14, 0x00000000, PPC_SPE);
5621 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhosmfaaw,   0x07, 0x14, 0x00000000, PPC_SPE);
5622 0487d6a8 j_mayer
GEN_SPE(evmhegumiaa,    evmhegsmiaa,   0x14, 0x14, 0x00000000, PPC_SPE);
5623 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhegsmfaa,   0x15, 0x14, 0x00000000, PPC_SPE);
5624 0487d6a8 j_mayer
GEN_SPE(evmhogumiaa,    evmhogsmiaa,   0x16, 0x14, 0x00000000, PPC_SPE);
5625 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhogsmfaa,   0x17, 0x14, 0x00000000, PPC_SPE);
5626 0487d6a8 j_mayer

5627 0487d6a8 j_mayer
GEN_SPE(evmwlusiaaw,    evmwlssiaaw,   0x00, 0x15, 0x00000000, PPC_SPE);
5628 0487d6a8 j_mayer
GEN_SPE(evmwlumiaaw,    evmwlsmiaaw,   0x04, 0x15, 0x00000000, PPC_SPE);
5629 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwssfaa,     0x09, 0x15, 0x00000000, PPC_SPE);
5630 0487d6a8 j_mayer
GEN_SPE(evmwumiaa,      evmwsmiaa,     0x0C, 0x15, 0x00000000, PPC_SPE);
5631 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwsmfaa,     0x0D, 0x15, 0x00000000, PPC_SPE);
5632 0487d6a8 j_mayer

5633 0487d6a8 j_mayer
GEN_SPE(evmheusianw,    evmhessianw,   0x00, 0x16, 0x00000000, PPC_SPE);
5634 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhessfanw,   0x01, 0x16, 0x00000000, PPC_SPE);
5635 0487d6a8 j_mayer
GEN_SPE(evmhousianw,    evmhossianw,   0x02, 0x16, 0x00000000, PPC_SPE);
5636 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhossfanw,   0x03, 0x16, 0x00000000, PPC_SPE);
5637 0487d6a8 j_mayer
GEN_SPE(evmheumianw,    evmhesmianw,   0x04, 0x16, 0x00000000, PPC_SPE);
5638 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhesmfanw,   0x05, 0x16, 0x00000000, PPC_SPE);
5639 0487d6a8 j_mayer
GEN_SPE(evmhoumianw,    evmhosmianw,   0x06, 0x16, 0x00000000, PPC_SPE);
5640 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhosmfanw,   0x07, 0x16, 0x00000000, PPC_SPE);
5641 0487d6a8 j_mayer
GEN_SPE(evmhegumian,    evmhegsmian,   0x14, 0x16, 0x00000000, PPC_SPE);
5642 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhegsmfan,   0x15, 0x16, 0x00000000, PPC_SPE);
5643 0487d6a8 j_mayer
GEN_SPE(evmhigumian,    evmhigsmian,   0x16, 0x16, 0x00000000, PPC_SPE);
5644 0487d6a8 j_mayer
GEN_SPE(speundef,       evmhogsmfan,   0x17, 0x16, 0x00000000, PPC_SPE);
5645 0487d6a8 j_mayer

5646 0487d6a8 j_mayer
GEN_SPE(evmwlusianw,    evmwlssianw,   0x00, 0x17, 0x00000000, PPC_SPE);
5647 0487d6a8 j_mayer
GEN_SPE(evmwlumianw,    evmwlsmianw,   0x04, 0x17, 0x00000000, PPC_SPE);
5648 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwssfan,     0x09, 0x17, 0x00000000, PPC_SPE);
5649 0487d6a8 j_mayer
GEN_SPE(evmwumian,      evmwsmian,     0x0C, 0x17, 0x00000000, PPC_SPE);
5650 0487d6a8 j_mayer
GEN_SPE(speundef,       evmwsmfan,     0x0D, 0x17, 0x00000000, PPC_SPE);
5651 0487d6a8 j_mayer
#endif
5652 0487d6a8 j_mayer
5653 0487d6a8 j_mayer
/***                      SPE floating-point extension                     ***/
5654 0487d6a8 j_mayer
#define GEN_SPEFPUOP_CONV(name)                                               \
5655 0487d6a8 j_mayer
static inline void gen_##name (DisasContext *ctx)                             \
5656 0487d6a8 j_mayer
{                                                                             \
5657 0487d6a8 j_mayer
    gen_op_load_gpr64_T0(rB(ctx->opcode));                                    \
5658 0487d6a8 j_mayer
    gen_op_##name();                                                          \
5659 0487d6a8 j_mayer
    gen_op_store_T0_gpr64(rD(ctx->opcode));                                   \
5660 0487d6a8 j_mayer
}
5661 0487d6a8 j_mayer
5662 0487d6a8 j_mayer
/* Single precision floating-point vectors operations */
5663 0487d6a8 j_mayer
/* Arithmetic */
5664 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evfsadd);
5665 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evfssub);
5666 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evfsmul);
5667 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(evfsdiv);
5668 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evfsabs);
5669 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evfsnabs);
5670 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(evfsneg);
5671 0487d6a8 j_mayer
/* Conversion */
5672 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfscfui);
5673 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfscfsi);
5674 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfscfuf);
5675 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfscfsf);
5676 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfsctui);
5677 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfsctsi);
5678 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfsctuf);
5679 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfsctsf);
5680 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfsctuiz);
5681 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(evfsctsiz);
5682 0487d6a8 j_mayer
/* Comparison */
5683 0487d6a8 j_mayer
GEN_SPEOP_COMP(evfscmpgt);
5684 0487d6a8 j_mayer
GEN_SPEOP_COMP(evfscmplt);
5685 0487d6a8 j_mayer
GEN_SPEOP_COMP(evfscmpeq);
5686 0487d6a8 j_mayer
GEN_SPEOP_COMP(evfststgt);
5687 0487d6a8 j_mayer
GEN_SPEOP_COMP(evfststlt);
5688 0487d6a8 j_mayer
GEN_SPEOP_COMP(evfststeq);
5689 0487d6a8 j_mayer
5690 0487d6a8 j_mayer
/* Opcodes definitions */
5691 0487d6a8 j_mayer
GEN_SPE(evfsadd,        evfssub,       0x00, 0x0A, 0x00000000, PPC_SPEFPU); //
5692 0487d6a8 j_mayer
GEN_SPE(evfsabs,        evfsnabs,      0x02, 0x0A, 0x0000F800, PPC_SPEFPU); //
5693 0487d6a8 j_mayer
GEN_SPE(evfsneg,        speundef,      0x03, 0x0A, 0x0000F800, PPC_SPEFPU); //
5694 0487d6a8 j_mayer
GEN_SPE(evfsmul,        evfsdiv,       0x04, 0x0A, 0x00000000, PPC_SPEFPU); //
5695 0487d6a8 j_mayer
GEN_SPE(evfscmpgt,      evfscmplt,     0x06, 0x0A, 0x00600000, PPC_SPEFPU); //
5696 0487d6a8 j_mayer
GEN_SPE(evfscmpeq,      speundef,      0x07, 0x0A, 0x00600000, PPC_SPEFPU); //
5697 0487d6a8 j_mayer
GEN_SPE(evfscfui,       evfscfsi,      0x08, 0x0A, 0x00180000, PPC_SPEFPU); //
5698 0487d6a8 j_mayer
GEN_SPE(evfscfuf,       evfscfsf,      0x09, 0x0A, 0x00180000, PPC_SPEFPU); //
5699 0487d6a8 j_mayer
GEN_SPE(evfsctui,       evfsctsi,      0x0A, 0x0A, 0x00180000, PPC_SPEFPU); //
5700 0487d6a8 j_mayer
GEN_SPE(evfsctuf,       evfsctsf,      0x0B, 0x0A, 0x00180000, PPC_SPEFPU); //
5701 0487d6a8 j_mayer
GEN_SPE(evfsctuiz,      speundef,      0x0C, 0x0A, 0x00180000, PPC_SPEFPU); //
5702 0487d6a8 j_mayer
GEN_SPE(evfsctsiz,      speundef,      0x0D, 0x0A, 0x00180000, PPC_SPEFPU); //
5703 0487d6a8 j_mayer
GEN_SPE(evfststgt,      evfststlt,     0x0E, 0x0A, 0x00600000, PPC_SPEFPU); //
5704 0487d6a8 j_mayer
GEN_SPE(evfststeq,      speundef,      0x0F, 0x0A, 0x00600000, PPC_SPEFPU); //
5705 0487d6a8 j_mayer
5706 0487d6a8 j_mayer
/* Single precision floating-point operations */
5707 0487d6a8 j_mayer
/* Arithmetic */
5708 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(efsadd);
5709 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(efssub);
5710 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(efsmul);
5711 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(efsdiv);
5712 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(efsabs);
5713 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(efsnabs);
5714 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(efsneg);
5715 0487d6a8 j_mayer
/* Conversion */
5716 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efscfui);
5717 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efscfsi);
5718 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efscfuf);
5719 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efscfsf);
5720 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efsctui);
5721 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efsctsi);
5722 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efsctuf);
5723 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efsctsf);
5724 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efsctuiz);
5725 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efsctsiz);
5726 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efscfd);
5727 0487d6a8 j_mayer
/* Comparison */
5728 0487d6a8 j_mayer
GEN_SPEOP_COMP(efscmpgt);
5729 0487d6a8 j_mayer
GEN_SPEOP_COMP(efscmplt);
5730 0487d6a8 j_mayer
GEN_SPEOP_COMP(efscmpeq);
5731 0487d6a8 j_mayer
GEN_SPEOP_COMP(efststgt);
5732 0487d6a8 j_mayer
GEN_SPEOP_COMP(efststlt);
5733 0487d6a8 j_mayer
GEN_SPEOP_COMP(efststeq);
5734 0487d6a8 j_mayer
5735 0487d6a8 j_mayer
/* Opcodes definitions */
5736 0487d6a8 j_mayer
GEN_SPE(efsadd,         efssub,        0x00, 0x0A, 0x00000000, PPC_SPEFPU); //
5737 0487d6a8 j_mayer
GEN_SPE(efsabs,         efsnabs,       0x02, 0x0B, 0x0000F800, PPC_SPEFPU); //
5738 0487d6a8 j_mayer
GEN_SPE(efsneg,         speundef,      0x03, 0x0B, 0x0000F800, PPC_SPEFPU); //
5739 0487d6a8 j_mayer
GEN_SPE(efsmul,         efsdiv,        0x04, 0x0B, 0x00000000, PPC_SPEFPU); //
5740 0487d6a8 j_mayer
GEN_SPE(efscmpgt,       efscmplt,      0x06, 0x0B, 0x00600000, PPC_SPEFPU); //
5741 0487d6a8 j_mayer
GEN_SPE(efscmpeq,       efscfd,        0x07, 0x0B, 0x00600000, PPC_SPEFPU); //
5742 0487d6a8 j_mayer
GEN_SPE(efscfui,        efscfsi,       0x08, 0x0B, 0x00180000, PPC_SPEFPU); //
5743 0487d6a8 j_mayer
GEN_SPE(efscfuf,        efscfsf,       0x09, 0x0B, 0x00180000, PPC_SPEFPU); //
5744 0487d6a8 j_mayer
GEN_SPE(efsctui,        efsctsi,       0x0A, 0x0B, 0x00180000, PPC_SPEFPU); //
5745 0487d6a8 j_mayer
GEN_SPE(efsctuf,        efsctsf,       0x0B, 0x0B, 0x00180000, PPC_SPEFPU); //
5746 0487d6a8 j_mayer
GEN_SPE(efsctuiz,       efsctsiz,      0x0C, 0x0B, 0x00180000, PPC_SPEFPU); //
5747 0487d6a8 j_mayer
GEN_SPE(efststgt,       efststlt,      0x0E, 0x0B, 0x00600000, PPC_SPEFPU); //
5748 0487d6a8 j_mayer
GEN_SPE(efststeq,       speundef,      0x0F, 0x0B, 0x00600000, PPC_SPEFPU); //
5749 0487d6a8 j_mayer
5750 0487d6a8 j_mayer
/* Double precision floating-point operations */
5751 0487d6a8 j_mayer
/* Arithmetic */
5752 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(efdadd);
5753 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(efdsub);
5754 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(efdmul);
5755 0487d6a8 j_mayer
GEN_SPEOP_ARITH2(efddiv);
5756 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(efdabs);
5757 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(efdnabs);
5758 0487d6a8 j_mayer
GEN_SPEOP_ARITH1(efdneg);
5759 0487d6a8 j_mayer
/* Conversion */
5760 0487d6a8 j_mayer
5761 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdcfui);
5762 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdcfsi);
5763 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdcfuf);
5764 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdcfsf);
5765 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdctui);
5766 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdctsi);
5767 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdctuf);
5768 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdctsf);
5769 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdctuiz);
5770 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdctsiz);
5771 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdcfs);
5772 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdcfuid);
5773 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdcfsid);
5774 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdctuidz);
5775 0487d6a8 j_mayer
GEN_SPEFPUOP_CONV(efdctsidz);
5776 0487d6a8 j_mayer
/* Comparison */
5777 0487d6a8 j_mayer
GEN_SPEOP_COMP(efdcmpgt);
5778 0487d6a8 j_mayer
GEN_SPEOP_COMP(efdcmplt);
5779 0487d6a8 j_mayer
GEN_SPEOP_COMP(efdcmpeq);
5780 0487d6a8 j_mayer
GEN_SPEOP_COMP(efdtstgt);
5781 0487d6a8 j_mayer
GEN_SPEOP_COMP(efdtstlt);
5782 0487d6a8 j_mayer
GEN_SPEOP_COMP(efdtsteq);
5783 0487d6a8 j_mayer
5784 0487d6a8 j_mayer
/* Opcodes definitions */
5785 0487d6a8 j_mayer
GEN_SPE(efdadd,         efdsub,        0x10, 0x0B, 0x00000000, PPC_SPEFPU); //
5786 0487d6a8 j_mayer
GEN_SPE(efdcfuid,       efdcfsid,      0x11, 0x0B, 0x00180000, PPC_SPEFPU); //
5787 0487d6a8 j_mayer
GEN_SPE(efdabs,         efdnabs,       0x12, 0x0B, 0x0000F800, PPC_SPEFPU); //
5788 0487d6a8 j_mayer
GEN_SPE(efdneg,         speundef,      0x13, 0x0B, 0x0000F800, PPC_SPEFPU); //
5789 0487d6a8 j_mayer
GEN_SPE(efdmul,         efddiv,        0x14, 0x0B, 0x00000000, PPC_SPEFPU); //
5790 0487d6a8 j_mayer
GEN_SPE(efdctuidz,      efdctsidz,     0x15, 0x0B, 0x00180000, PPC_SPEFPU); //
5791 0487d6a8 j_mayer
GEN_SPE(efdcmpgt,       efdcmplt,      0x16, 0x0B, 0x00600000, PPC_SPEFPU); //
5792 0487d6a8 j_mayer
GEN_SPE(efdcmpeq,       efdcfs,        0x17, 0x0B, 0x00600000, PPC_SPEFPU); //
5793 0487d6a8 j_mayer
GEN_SPE(efdcfui,        efdcfsi,       0x18, 0x0B, 0x00180000, PPC_SPEFPU); //
5794 0487d6a8 j_mayer
GEN_SPE(efdcfuf,        efdcfsf,       0x19, 0x0B, 0x00180000, PPC_SPEFPU); //
5795 0487d6a8 j_mayer
GEN_SPE(efdctui,        efdctsi,       0x1A, 0x0B, 0x00180000, PPC_SPEFPU); //
5796 0487d6a8 j_mayer
GEN_SPE(efdctuf,        efdctsf,       0x1B, 0x0B, 0x00180000, PPC_SPEFPU); //
5797 0487d6a8 j_mayer
GEN_SPE(efdctuiz,       speundef,      0x1C, 0x0B, 0x00180000, PPC_SPEFPU); //
5798 0487d6a8 j_mayer
GEN_SPE(efdctsiz,       speundef,      0x1D, 0x0B, 0x00180000, PPC_SPEFPU); //
5799 0487d6a8 j_mayer
GEN_SPE(efdtstgt,       efdtstlt,      0x1E, 0x0B, 0x00600000, PPC_SPEFPU); //
5800 0487d6a8 j_mayer
GEN_SPE(efdtsteq,       speundef,      0x1F, 0x0B, 0x00600000, PPC_SPEFPU); //
5801 0487d6a8 j_mayer
#endif
5802 0487d6a8 j_mayer
5803 79aceca5 bellard
/* End opcode list */
5804 79aceca5 bellard
GEN_OPCODE_MARK(end);
5805 79aceca5 bellard
5806 3fc6c082 bellard
#include "translate_init.c"
5807 79aceca5 bellard
5808 9a64fbe4 bellard
/*****************************************************************************/
5809 3fc6c082 bellard
/* Misc PowerPC helpers */
5810 76a66253 j_mayer
static inline uint32_t load_xer (CPUState *env)
5811 76a66253 j_mayer
{
5812 76a66253 j_mayer
    return (xer_so << XER_SO) |
5813 76a66253 j_mayer
        (xer_ov << XER_OV) |
5814 76a66253 j_mayer
        (xer_ca << XER_CA) |
5815 76a66253 j_mayer
        (xer_bc << XER_BC) |
5816 76a66253 j_mayer
        (xer_cmp << XER_CMP);
5817 76a66253 j_mayer
}
5818 76a66253 j_mayer
5819 36081602 j_mayer
void cpu_dump_state (CPUState *env, FILE *f,
5820 36081602 j_mayer
                     int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
5821 36081602 j_mayer
                     int flags)
5822 79aceca5 bellard
{
5823 3fc6c082 bellard
#if defined(TARGET_PPC64) || 1
5824 3fc6c082 bellard
#define FILL ""
5825 3fc6c082 bellard
#define RGPL  4
5826 3fc6c082 bellard
#define RFPL  4
5827 3fc6c082 bellard
#else
5828 3fc6c082 bellard
#define FILL "        "
5829 3fc6c082 bellard
#define RGPL  8
5830 3fc6c082 bellard
#define RFPL  4
5831 3fc6c082 bellard
#endif
5832 3fc6c082 bellard
5833 79aceca5 bellard
    int i;
5834 79aceca5 bellard
5835 1b9eb036 j_mayer
    cpu_fprintf(f, "NIP " ADDRX " LR " ADDRX " CTR " ADDRX "\n",
5836 3fc6c082 bellard
                env->nip, env->lr, env->ctr);
5837 d9bce9d9 j_mayer
    cpu_fprintf(f, "MSR " REGX FILL " XER %08x      "
5838 d9bce9d9 j_mayer
#if !defined(NO_TIMER_DUMP)
5839 d9bce9d9 j_mayer
                "TB %08x %08x "
5840 76a66253 j_mayer
#if !defined(CONFIG_USER_ONLY)
5841 76a66253 j_mayer
                "DECR %08x"
5842 76a66253 j_mayer
#endif
5843 d9bce9d9 j_mayer
#endif
5844 76a66253 j_mayer
                "\n",
5845 d9bce9d9 j_mayer
                do_load_msr(env), load_xer(env)
5846 d9bce9d9 j_mayer
#if !defined(NO_TIMER_DUMP)
5847 d9bce9d9 j_mayer
                , cpu_ppc_load_tbu(env), cpu_ppc_load_tbl(env)
5848 76a66253 j_mayer
#if !defined(CONFIG_USER_ONLY)
5849 76a66253 j_mayer
                , cpu_ppc_load_decr(env)
5850 76a66253 j_mayer
#endif
5851 d9bce9d9 j_mayer
#endif
5852 76a66253 j_mayer
                );
5853 76a66253 j_mayer
    for (i = 0; i < 32; i++) {
5854 3fc6c082 bellard
        if ((i & (RGPL - 1)) == 0)
5855 3fc6c082 bellard
            cpu_fprintf(f, "GPR%02d", i);
5856 a750fc0b j_mayer
        cpu_fprintf(f, " " REGX, (target_ulong)env->gpr[i]);
5857 3fc6c082 bellard
        if ((i & (RGPL - 1)) == (RGPL - 1))
5858 7fe48483 bellard
            cpu_fprintf(f, "\n");
5859 76a66253 j_mayer
    }
5860 3fc6c082 bellard
    cpu_fprintf(f, "CR ");
5861 76a66253 j_mayer
    for (i = 0; i < 8; i++)
5862 7fe48483 bellard
        cpu_fprintf(f, "%01x", env->crf[i]);
5863 7fe48483 bellard
    cpu_fprintf(f, "  [");
5864 76a66253 j_mayer
    for (i = 0; i < 8; i++) {
5865 76a66253 j_mayer
        char a = '-';
5866 76a66253 j_mayer
        if (env->crf[i] & 0x08)
5867 76a66253 j_mayer
            a = 'L';
5868 76a66253 j_mayer
        else if (env->crf[i] & 0x04)
5869 76a66253 j_mayer
            a = 'G';
5870 76a66253 j_mayer
        else if (env->crf[i] & 0x02)
5871 76a66253 j_mayer
            a = 'E';
5872 7fe48483 bellard
        cpu_fprintf(f, " %c%c", a, env->crf[i] & 0x01 ? 'O' : ' ');
5873 76a66253 j_mayer
    }
5874 3fc6c082 bellard
    cpu_fprintf(f, " ]             " FILL "RES " REGX "\n", env->reserve);
5875 3fc6c082 bellard
    for (i = 0; i < 32; i++) {
5876 3fc6c082 bellard
        if ((i & (RFPL - 1)) == 0)
5877 3fc6c082 bellard
            cpu_fprintf(f, "FPR%02d", i);
5878 26a76461 bellard
        cpu_fprintf(f, " %016" PRIx64, *((uint64_t *)&env->fpr[i]));
5879 3fc6c082 bellard
        if ((i & (RFPL - 1)) == (RFPL - 1))
5880 7fe48483 bellard
            cpu_fprintf(f, "\n");
5881 79aceca5 bellard
    }
5882 3fc6c082 bellard
    cpu_fprintf(f, "SRR0 " REGX " SRR1 " REGX "         " FILL FILL FILL
5883 3fc6c082 bellard
                "SDR1 " REGX "\n",
5884 3fc6c082 bellard
                env->spr[SPR_SRR0], env->spr[SPR_SRR1], env->sdr1);
5885 79aceca5 bellard
5886 3fc6c082 bellard
#undef RGPL
5887 3fc6c082 bellard
#undef RFPL
5888 3fc6c082 bellard
#undef FILL
5889 79aceca5 bellard
}
5890 79aceca5 bellard
5891 76a66253 j_mayer
void cpu_dump_statistics (CPUState *env, FILE*f,
5892 76a66253 j_mayer
                          int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
5893 76a66253 j_mayer
                          int flags)
5894 76a66253 j_mayer
{
5895 76a66253 j_mayer
#if defined(DO_PPC_STATISTICS)
5896 76a66253 j_mayer
    opc_handler_t **t1, **t2, **t3, *handler;
5897 76a66253 j_mayer
    int op1, op2, op3;
5898 76a66253 j_mayer
5899 76a66253 j_mayer
    t1 = env->opcodes;
5900 76a66253 j_mayer
    for (op1 = 0; op1 < 64; op1++) {
5901 76a66253 j_mayer
        handler = t1[op1];
5902 76a66253 j_mayer
        if (is_indirect_opcode(handler)) {
5903 76a66253 j_mayer
            t2 = ind_table(handler);
5904 76a66253 j_mayer
            for (op2 = 0; op2 < 32; op2++) {
5905 76a66253 j_mayer
                handler = t2[op2];
5906 76a66253 j_mayer
                if (is_indirect_opcode(handler)) {
5907 76a66253 j_mayer
                    t3 = ind_table(handler);
5908 76a66253 j_mayer
                    for (op3 = 0; op3 < 32; op3++) {
5909 76a66253 j_mayer
                        handler = t3[op3];
5910 76a66253 j_mayer
                        if (handler->count == 0)
5911 76a66253 j_mayer
                            continue;
5912 76a66253 j_mayer
                        cpu_fprintf(f, "%02x %02x %02x (%02x %04d) %16s: "
5913 76a66253 j_mayer
                                    "%016llx %lld\n",
5914 76a66253 j_mayer
                                    op1, op2, op3, op1, (op3 << 5) | op2,
5915 76a66253 j_mayer
                                    handler->oname,
5916 76a66253 j_mayer
                                    handler->count, handler->count);
5917 76a66253 j_mayer
                    }
5918 76a66253 j_mayer
                } else {
5919 76a66253 j_mayer
                    if (handler->count == 0)
5920 76a66253 j_mayer
                        continue;
5921 76a66253 j_mayer
                    cpu_fprintf(f, "%02x %02x    (%02x %04d) %16s: "
5922 76a66253 j_mayer
                                "%016llx %lld\n",
5923 76a66253 j_mayer
                                op1, op2, op1, op2, handler->oname,
5924 76a66253 j_mayer
                                handler->count, handler->count);
5925 76a66253 j_mayer
                }
5926 76a66253 j_mayer
            }
5927 76a66253 j_mayer
        } else {
5928 76a66253 j_mayer
            if (handler->count == 0)
5929 76a66253 j_mayer
                continue;
5930 76a66253 j_mayer
            cpu_fprintf(f, "%02x       (%02x     ) %16s: %016llx %lld\n",
5931 76a66253 j_mayer
                        op1, op1, handler->oname,
5932 76a66253 j_mayer
                        handler->count, handler->count);
5933 76a66253 j_mayer
        }
5934 76a66253 j_mayer
    }
5935 76a66253 j_mayer
#endif
5936 76a66253 j_mayer
}
5937 76a66253 j_mayer
5938 9a64fbe4 bellard
/*****************************************************************************/
5939 0487d6a8 j_mayer
static inline int gen_intermediate_code_internal (CPUState *env,
5940 0487d6a8 j_mayer
                                                  TranslationBlock *tb,
5941 0487d6a8 j_mayer
                                                  int search_pc)
5942 79aceca5 bellard
{
5943 9fddaa0c bellard
    DisasContext ctx, *ctxp = &ctx;
5944 79aceca5 bellard
    opc_handler_t **table, *handler;
5945 0fa85d43 bellard
    target_ulong pc_start;
5946 79aceca5 bellard
    uint16_t *gen_opc_end;
5947 79aceca5 bellard
    int j, lj = -1;
5948 79aceca5 bellard
5949 79aceca5 bellard
    pc_start = tb->pc;
5950 79aceca5 bellard
    gen_opc_ptr = gen_opc_buf;
5951 79aceca5 bellard
    gen_opc_end = gen_opc_buf + OPC_MAX_SIZE;
5952 79aceca5 bellard
    gen_opparam_ptr = gen_opparam_buf;
5953 c53be334 bellard
    nb_gen_labels = 0;
5954 046d6672 bellard
    ctx.nip = pc_start;
5955 79aceca5 bellard
    ctx.tb = tb;
5956 e1833e1f j_mayer
    ctx.exception = POWERPC_EXCP_NONE;
5957 3fc6c082 bellard
    ctx.spr_cb = env->spr_cb;
5958 9a64fbe4 bellard
#if defined(CONFIG_USER_ONLY)
5959 111bfab3 bellard
    ctx.mem_idx = msr_le;
5960 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
5961 d9bce9d9 j_mayer
    ctx.mem_idx |= msr_sf << 1;
5962 d9bce9d9 j_mayer
#endif
5963 9a64fbe4 bellard
#else
5964 9a64fbe4 bellard
    ctx.supervisor = 1 - msr_pr;
5965 111bfab3 bellard
    ctx.mem_idx = ((1 - msr_pr) << 1) | msr_le;
5966 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
5967 d9bce9d9 j_mayer
    ctx.mem_idx |= msr_sf << 2;
5968 d9bce9d9 j_mayer
#endif
5969 d9bce9d9 j_mayer
#endif
5970 d9bce9d9 j_mayer
#if defined(TARGET_PPC64)
5971 d9bce9d9 j_mayer
    ctx.sf_mode = msr_sf;
5972 9a64fbe4 bellard
#endif
5973 3cc62370 bellard
    ctx.fpu_enabled = msr_fp;
5974 35cdaad6 j_mayer
#if defined(TARGET_PPCEMB)
5975 0487d6a8 j_mayer
    ctx.spe_enabled = msr_spe;
5976 0487d6a8 j_mayer
#endif
5977 ea4e754f bellard
    ctx.singlestep_enabled = env->singlestep_enabled;
5978 3fc6c082 bellard
#if defined (DO_SINGLE_STEP) && 0
5979 9a64fbe4 bellard
    /* Single step trace mode */
5980 9a64fbe4 bellard
    msr_se = 1;
5981 9a64fbe4 bellard
#endif
5982 9a64fbe4 bellard
    /* Set env in case of segfault during code fetch */
5983 e1833e1f j_mayer
    while (ctx.exception == POWERPC_EXCP_NONE && gen_opc_ptr < gen_opc_end) {
5984 76a66253 j_mayer
        if (unlikely(env->nb_breakpoints > 0)) {
5985 76a66253 j_mayer
            for (j = 0; j < env->nb_breakpoints; j++) {
5986 ea4e754f bellard
                if (env->breakpoints[j] == ctx.nip) {
5987 5fafdf24 ths
                    gen_update_nip(&ctx, ctx.nip);
5988 ea4e754f bellard
                    gen_op_debug();
5989 ea4e754f bellard
                    break;
5990 ea4e754f bellard
                }
5991 ea4e754f bellard
            }
5992 ea4e754f bellard
        }
5993 76a66253 j_mayer
        if (unlikely(search_pc)) {
5994 79aceca5 bellard
            j = gen_opc_ptr - gen_opc_buf;
5995 79aceca5 bellard
            if (lj < j) {
5996 79aceca5 bellard
                lj++;
5997 79aceca5 bellard
                while (lj < j)
5998 79aceca5 bellard
                    gen_opc_instr_start[lj++] = 0;
5999 046d6672 bellard
                gen_opc_pc[lj] = ctx.nip;
6000 79aceca5 bellard
                gen_opc_instr_start[lj] = 1;
6001 79aceca5 bellard
            }
6002 79aceca5 bellard
        }
6003 9fddaa0c bellard
#if defined PPC_DEBUG_DISAS
6004 9fddaa0c bellard
        if (loglevel & CPU_LOG_TB_IN_ASM) {
6005 79aceca5 bellard
            fprintf(logfile, "----------------\n");
6006 1b9eb036 j_mayer
            fprintf(logfile, "nip=" ADDRX " super=%d ir=%d\n",
6007 9a64fbe4 bellard
                    ctx.nip, 1 - msr_pr, msr_ir);
6008 9a64fbe4 bellard
        }
6009 9a64fbe4 bellard
#endif
6010 0fa85d43 bellard
        ctx.opcode = ldl_code(ctx.nip);
6011 111bfab3 bellard
        if (msr_le) {
6012 111bfab3 bellard
            ctx.opcode = ((ctx.opcode & 0xFF000000) >> 24) |
6013 111bfab3 bellard
                ((ctx.opcode & 0x00FF0000) >> 8) |
6014 111bfab3 bellard
                ((ctx.opcode & 0x0000FF00) << 8) |
6015 111bfab3 bellard
                ((ctx.opcode & 0x000000FF) << 24);
6016 111bfab3 bellard
        }
6017 9fddaa0c bellard
#if defined PPC_DEBUG_DISAS
6018 9fddaa0c bellard
        if (loglevel & CPU_LOG_TB_IN_ASM) {
6019 111bfab3 bellard
            fprintf(logfile, "translate opcode %08x (%02x %02x %02x) (%s)\n",
6020 9a64fbe4 bellard
                    ctx.opcode, opc1(ctx.opcode), opc2(ctx.opcode),
6021 111bfab3 bellard
                    opc3(ctx.opcode), msr_le ? "little" : "big");
6022 79aceca5 bellard
        }
6023 79aceca5 bellard
#endif
6024 046d6672 bellard
        ctx.nip += 4;
6025 3fc6c082 bellard
        table = env->opcodes;
6026 79aceca5 bellard
        handler = table[opc1(ctx.opcode)];
6027 79aceca5 bellard
        if (is_indirect_opcode(handler)) {
6028 79aceca5 bellard
            table = ind_table(handler);
6029 79aceca5 bellard
            handler = table[opc2(ctx.opcode)];
6030 79aceca5 bellard
            if (is_indirect_opcode(handler)) {
6031 79aceca5 bellard
                table = ind_table(handler);
6032 79aceca5 bellard
                handler = table[opc3(ctx.opcode)];
6033 79aceca5 bellard
            }
6034 79aceca5 bellard
        }
6035 79aceca5 bellard
        /* Is opcode *REALLY* valid ? */
6036 76a66253 j_mayer
        if (unlikely(handler->handler == &gen_invalid)) {
6037 4a057712 j_mayer
            if (loglevel != 0) {
6038 76a66253 j_mayer
                fprintf(logfile, "invalid/unsupported opcode: "
6039 1b9eb036 j_mayer
                        "%02x - %02x - %02x (%08x) 0x" ADDRX " %d\n",
6040 76a66253 j_mayer
                        opc1(ctx.opcode), opc2(ctx.opcode),
6041 4b3686fa bellard
                        opc3(ctx.opcode), ctx.opcode, ctx.nip - 4, msr_ir);
6042 4b3686fa bellard
            } else {
6043 4b3686fa bellard
                printf("invalid/unsupported opcode: "
6044 1b9eb036 j_mayer
                       "%02x - %02x - %02x (%08x) 0x" ADDRX " %d\n",
6045 4b3686fa bellard
                       opc1(ctx.opcode), opc2(ctx.opcode),
6046 4b3686fa bellard
                       opc3(ctx.opcode), ctx.opcode, ctx.nip - 4, msr_ir);
6047 4b3686fa bellard
            }
6048 76a66253 j_mayer
        } else {
6049 76a66253 j_mayer
            if (unlikely((ctx.opcode & handler->inval) != 0)) {
6050 4a057712 j_mayer
                if (loglevel != 0) {
6051 79aceca5 bellard
                    fprintf(logfile, "invalid bits: %08x for opcode: "
6052 e1833e1f j_mayer
                            "%02x - %02x - %02x (%08x) 0x" ADDRX "\n",
6053 79aceca5 bellard
                            ctx.opcode & handler->inval, opc1(ctx.opcode),
6054 79aceca5 bellard
                            opc2(ctx.opcode), opc3(ctx.opcode),
6055 046d6672 bellard
                            ctx.opcode, ctx.nip - 4);
6056 9a64fbe4 bellard
                } else {
6057 9a64fbe4 bellard
                    printf("invalid bits: %08x for opcode: "
6058 e1833e1f j_mayer
                           "%02x - %02x - %02x (%08x) 0x" ADDRX "\n",
6059 76a66253 j_mayer
                           ctx.opcode & handler->inval, opc1(ctx.opcode),
6060 76a66253 j_mayer
                           opc2(ctx.opcode), opc3(ctx.opcode),
6061 046d6672 bellard
                           ctx.opcode, ctx.nip - 4);
6062 76a66253 j_mayer
                }
6063 e1833e1f j_mayer
                GEN_EXCP_INVAL(ctxp);
6064 4b3686fa bellard
                break;
6065 79aceca5 bellard
            }
6066 79aceca5 bellard
        }
6067 4b3686fa bellard
        (*(handler->handler))(&ctx);
6068 76a66253 j_mayer
#if defined(DO_PPC_STATISTICS)
6069 76a66253 j_mayer
        handler->count++;
6070 76a66253 j_mayer
#endif
6071 9a64fbe4 bellard
        /* Check trace mode exceptions */
6072 08e46e54 j_mayer
#if 0 // XXX: buggy on embedded PowerPC
6073 e1833e1f j_mayer
        if (unlikely((msr_be && ctx.exception == POWERPC_EXCP_BRANCH) ||
6074 76a66253 j_mayer
                     /* Check in single step trace mode
6075 76a66253 j_mayer
                      * we need to stop except if:
6076 76a66253 j_mayer
                      * - rfi, trap or syscall
6077 76a66253 j_mayer
                      * - first instruction of an exception handler
6078 76a66253 j_mayer
                      */
6079 76a66253 j_mayer
                     (msr_se && (ctx.nip < 0x100 ||
6080 76a66253 j_mayer
                                 ctx.nip > 0xF00 ||
6081 76a66253 j_mayer
                                 (ctx.nip & 0xFC) != 0x04) &&
6082 e1833e1f j_mayer
#if defined(CONFIG_USER_ONLY)
6083 e1833e1f j_mayer
                      ctx.exception != POWERPC_EXCP_SYSCALL_USER &&
6084 e1833e1f j_mayer
#else
6085 e1833e1f j_mayer
                      ctx.exception != POWERPC_EXCP_SYSCALL &&
6086 e1833e1f j_mayer
#endif
6087 e1833e1f j_mayer
                      ctx.exception != POWERPC_EXCP_TRAP))) {
6088 e1833e1f j_mayer
            GEN_EXCP(ctxp, POWERPC_EXCP_TRACE, 0);
6089 9a64fbe4 bellard
        }
6090 08e46e54 j_mayer
#endif
6091 ea4e754f bellard
        /* if we reach a page boundary or are single stepping, stop
6092 ea4e754f bellard
         * generation
6093 ea4e754f bellard
         */
6094 76a66253 j_mayer
        if (unlikely(((ctx.nip & (TARGET_PAGE_SIZE - 1)) == 0) ||
6095 76a66253 j_mayer
                     (env->singlestep_enabled))) {
6096 8dd4983c bellard
            break;
6097 76a66253 j_mayer
        }
6098 3fc6c082 bellard
#if defined (DO_SINGLE_STEP)
6099 3fc6c082 bellard
        break;
6100 3fc6c082 bellard
#endif
6101 3fc6c082 bellard
    }
6102 e1833e1f j_mayer
    if (ctx.exception == POWERPC_EXCP_NONE) {
6103 c1942362 bellard
        gen_goto_tb(&ctx, 0, ctx.nip);
6104 e1833e1f j_mayer
    } else if (ctx.exception != POWERPC_EXCP_BRANCH) {
6105 76a66253 j_mayer
        gen_op_reset_T0();
6106 76a66253 j_mayer
        /* Generate the return instruction */
6107 76a66253 j_mayer
        gen_op_exit_tb();
6108 9a64fbe4 bellard
    }
6109 79aceca5 bellard
    *gen_opc_ptr = INDEX_op_end;
6110 76a66253 j_mayer
    if (unlikely(search_pc)) {
6111 9a64fbe4 bellard
        j = gen_opc_ptr - gen_opc_buf;
6112 9a64fbe4 bellard
        lj++;
6113 9a64fbe4 bellard
        while (lj <= j)
6114 9a64fbe4 bellard
            gen_opc_instr_start[lj++] = 0;
6115 9a64fbe4 bellard
    } else {
6116 046d6672 bellard
        tb->size = ctx.nip - pc_start;
6117 9a64fbe4 bellard
    }
6118 d9bce9d9 j_mayer
#if defined(DEBUG_DISAS)
6119 9fddaa0c bellard
    if (loglevel & CPU_LOG_TB_CPU) {
6120 9a64fbe4 bellard
        fprintf(logfile, "---------------- excp: %04x\n", ctx.exception);
6121 7fe48483 bellard
        cpu_dump_state(env, logfile, fprintf, 0);
6122 9fddaa0c bellard
    }
6123 9fddaa0c bellard
    if (loglevel & CPU_LOG_TB_IN_ASM) {
6124 76a66253 j_mayer
        int flags;
6125 237c0af0 j_mayer
        flags = env->bfd_mach;
6126 237c0af0 j_mayer
        flags |= msr_le << 16;
6127 0fa85d43 bellard
        fprintf(logfile, "IN: %s\n", lookup_symbol(pc_start));
6128 76a66253 j_mayer
        target_disas(logfile, pc_start, ctx.nip - pc_start, flags);
6129 79aceca5 bellard
        fprintf(logfile, "\n");
6130 9fddaa0c bellard
    }
6131 9fddaa0c bellard
    if (loglevel & CPU_LOG_TB_OP) {
6132 79aceca5 bellard
        fprintf(logfile, "OP:\n");
6133 79aceca5 bellard
        dump_ops(gen_opc_buf, gen_opparam_buf);
6134 79aceca5 bellard
        fprintf(logfile, "\n");
6135 79aceca5 bellard
    }
6136 79aceca5 bellard
#endif
6137 79aceca5 bellard
    return 0;
6138 79aceca5 bellard
}
6139 79aceca5 bellard
6140 9a64fbe4 bellard
int gen_intermediate_code (CPUState *env, struct TranslationBlock *tb)
6141 79aceca5 bellard
{
6142 79aceca5 bellard
    return gen_intermediate_code_internal(env, tb, 0);
6143 79aceca5 bellard
}
6144 79aceca5 bellard
6145 9a64fbe4 bellard
int gen_intermediate_code_pc (CPUState *env, struct TranslationBlock *tb)
6146 79aceca5 bellard
{
6147 79aceca5 bellard
    return gen_intermediate_code_internal(env, tb, 1);
6148 79aceca5 bellard
}