Statistics
| Branch: | Revision:

root / hw / pci.h @ e4c7d2ae

History | View | Annotate | Download (13.8 kB)

1 87ecb68b pbrook
#ifndef QEMU_PCI_H
2 87ecb68b pbrook
#define QEMU_PCI_H
3 87ecb68b pbrook
4 376253ec aliguori
#include "qemu-common.h"
5 163c8a59 Luiz Capitulino
#include "qobject.h"
6 376253ec aliguori
7 6b1b92d3 Paul Brook
#include "qdev.h"
8 6b1b92d3 Paul Brook
9 87ecb68b pbrook
/* PCI includes legacy ISA access.  */
10 87ecb68b pbrook
#include "isa.h"
11 87ecb68b pbrook
12 87ecb68b pbrook
/* PCI bus */
13 87ecb68b pbrook
14 3ae80618 aliguori
#define PCI_DEVFN(slot, func)   ((((slot) & 0x1f) << 3) | ((func) & 0x07))
15 3ae80618 aliguori
#define PCI_SLOT(devfn)         (((devfn) >> 3) & 0x1f)
16 3ae80618 aliguori
#define PCI_FUNC(devfn)         ((devfn) & 0x07)
17 6fa84913 Isaku Yamahata
#define PCI_FUNC_MAX            8
18 3ae80618 aliguori
19 a770dc7e aliguori
/* Class, Vendor and Device IDs from Linux's pci_ids.h */
20 a770dc7e aliguori
#include "pci_ids.h"
21 173a543b blueswir1
22 a770dc7e aliguori
/* QEMU-specific Vendor and Device ID definitions */
23 6f338c34 aliguori
24 a770dc7e aliguori
/* IBM (0x1014) */
25 a770dc7e aliguori
#define PCI_DEVICE_ID_IBM_440GX          0x027f
26 4ebcf884 blueswir1
#define PCI_DEVICE_ID_IBM_OPENPIC2       0xffff
27 deb54399 aliguori
28 a770dc7e aliguori
/* Hitachi (0x1054) */
29 deb54399 aliguori
#define PCI_VENDOR_ID_HITACHI            0x1054
30 a770dc7e aliguori
#define PCI_DEVICE_ID_HITACHI_SH7751R    0x350e
31 deb54399 aliguori
32 a770dc7e aliguori
/* Apple (0x106b) */
33 4ebcf884 blueswir1
#define PCI_DEVICE_ID_APPLE_343S1201     0x0010
34 4ebcf884 blueswir1
#define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI  0x001e
35 4ebcf884 blueswir1
#define PCI_DEVICE_ID_APPLE_UNI_N_PCI    0x001f
36 4ebcf884 blueswir1
#define PCI_DEVICE_ID_APPLE_UNI_N_KEYL   0x0022
37 a770dc7e aliguori
#define PCI_DEVICE_ID_APPLE_IPID_USB     0x003f
38 deb54399 aliguori
39 a770dc7e aliguori
/* Realtek (0x10ec) */
40 a770dc7e aliguori
#define PCI_DEVICE_ID_REALTEK_8029       0x8029
41 deb54399 aliguori
42 a770dc7e aliguori
/* Xilinx (0x10ee) */
43 a770dc7e aliguori
#define PCI_DEVICE_ID_XILINX_XC2VP30     0x0300
44 deb54399 aliguori
45 a770dc7e aliguori
/* Marvell (0x11ab) */
46 a770dc7e aliguori
#define PCI_DEVICE_ID_MARVELL_GT6412X    0x4620
47 deb54399 aliguori
48 a770dc7e aliguori
/* QEMU/Bochs VGA (0x1234) */
49 4ebcf884 blueswir1
#define PCI_VENDOR_ID_QEMU               0x1234
50 4ebcf884 blueswir1
#define PCI_DEVICE_ID_QEMU_VGA           0x1111
51 4ebcf884 blueswir1
52 a770dc7e aliguori
/* VMWare (0x15ad) */
53 deb54399 aliguori
#define PCI_VENDOR_ID_VMWARE             0x15ad
54 deb54399 aliguori
#define PCI_DEVICE_ID_VMWARE_SVGA2       0x0405
55 deb54399 aliguori
#define PCI_DEVICE_ID_VMWARE_SVGA        0x0710
56 deb54399 aliguori
#define PCI_DEVICE_ID_VMWARE_NET         0x0720
57 deb54399 aliguori
#define PCI_DEVICE_ID_VMWARE_SCSI        0x0730
58 deb54399 aliguori
#define PCI_DEVICE_ID_VMWARE_IDE         0x1729
59 deb54399 aliguori
60 cef3017c aliguori
/* Intel (0x8086) */
61 a770dc7e aliguori
#define PCI_DEVICE_ID_INTEL_82551IT      0x1209
62 d6fd1e66 Stefan Weil
#define PCI_DEVICE_ID_INTEL_82557        0x1229
63 74c62ba8 aurel32
64 deb54399 aliguori
/* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
65 d350d97d aliguori
#define PCI_VENDOR_ID_REDHAT_QUMRANET    0x1af4
66 d350d97d aliguori
#define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
67 d350d97d aliguori
#define PCI_SUBDEVICE_ID_QEMU            0x1100
68 d350d97d aliguori
69 d350d97d aliguori
#define PCI_DEVICE_ID_VIRTIO_NET         0x1000
70 d350d97d aliguori
#define PCI_DEVICE_ID_VIRTIO_BLOCK       0x1001
71 d350d97d aliguori
#define PCI_DEVICE_ID_VIRTIO_BALLOON     0x1002
72 14d50bef aliguori
#define PCI_DEVICE_ID_VIRTIO_CONSOLE     0x1003
73 d350d97d aliguori
74 4f8589e1 Isaku Yamahata
#define FMT_PCIBUS                      PRIx64
75 6e355d90 Isaku Yamahata
76 87ecb68b pbrook
typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
77 87ecb68b pbrook
                                uint32_t address, uint32_t data, int len);
78 87ecb68b pbrook
typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
79 87ecb68b pbrook
                                   uint32_t address, int len);
80 87ecb68b pbrook
typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
81 6e355d90 Isaku Yamahata
                                pcibus_t addr, pcibus_t size, int type);
82 5851e08c aliguori
typedef int PCIUnregisterFunc(PCIDevice *pci_dev);
83 87ecb68b pbrook
84 87ecb68b pbrook
typedef struct PCIIORegion {
85 6e355d90 Isaku Yamahata
    pcibus_t addr; /* current PCI mapping address. -1 means not mapped */
86 6e355d90 Isaku Yamahata
#define PCI_BAR_UNMAPPED (~(pcibus_t)0)
87 6e355d90 Isaku Yamahata
    pcibus_t size;
88 a0c7a97e Isaku Yamahata
    pcibus_t filtered_size;
89 87ecb68b pbrook
    uint8_t type;
90 87ecb68b pbrook
    PCIMapIORegionFunc *map_func;
91 87ecb68b pbrook
} PCIIORegion;
92 87ecb68b pbrook
93 87ecb68b pbrook
#define PCI_ROM_SLOT 6
94 87ecb68b pbrook
#define PCI_NUM_REGIONS 7
95 87ecb68b pbrook
96 fb58a897 Isaku Yamahata
#include "pci_regs.h"
97 fb58a897 Isaku Yamahata
98 fb58a897 Isaku Yamahata
/* PCI HEADER_TYPE */
99 6407f373 Isaku Yamahata
#define  PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
100 8098ed41 aurel32
101 b7ee1603 Michael S. Tsirkin
/* Size of the standard PCI config header */
102 b7ee1603 Michael S. Tsirkin
#define PCI_CONFIG_HEADER_SIZE 0x40
103 b7ee1603 Michael S. Tsirkin
/* Size of the standard PCI config space */
104 b7ee1603 Michael S. Tsirkin
#define PCI_CONFIG_SPACE_SIZE 0x100
105 a9f49946 Isaku Yamahata
/* Size of the standart PCIe config space: 4KB */
106 a9f49946 Isaku Yamahata
#define PCIE_CONFIG_SPACE_SIZE  0x1000
107 b7ee1603 Michael S. Tsirkin
108 e369cad7 Isaku Yamahata
#define PCI_NUM_PINS 4 /* A-D */
109 e369cad7 Isaku Yamahata
110 02eb84d0 Michael S. Tsirkin
/* Bits in cap_present field. */
111 02eb84d0 Michael S. Tsirkin
enum {
112 e4c7d2ae Isaku Yamahata
    QEMU_PCI_CAP_MSI = 0x1,
113 e4c7d2ae Isaku Yamahata
    QEMU_PCI_CAP_MSIX = 0x2,
114 e4c7d2ae Isaku Yamahata
    QEMU_PCI_CAP_EXPRESS = 0x4,
115 49823868 Isaku Yamahata
116 49823868 Isaku Yamahata
    /* multifunction capable device */
117 e4c7d2ae Isaku Yamahata
#define QEMU_PCI_CAP_MULTIFUNCTION_BITNR        3
118 49823868 Isaku Yamahata
    QEMU_PCI_CAP_MULTIFUNCTION = (1 << QEMU_PCI_CAP_MULTIFUNCTION_BITNR),
119 02eb84d0 Michael S. Tsirkin
};
120 02eb84d0 Michael S. Tsirkin
121 87ecb68b pbrook
struct PCIDevice {
122 6b1b92d3 Paul Brook
    DeviceState qdev;
123 87ecb68b pbrook
    /* PCI config space */
124 a9f49946 Isaku Yamahata
    uint8_t *config;
125 b7ee1603 Michael S. Tsirkin
126 bd4b65ee Michael S. Tsirkin
    /* Used to enable config checks on load. Note that writeable bits are
127 bd4b65ee Michael S. Tsirkin
     * never checked even if set in cmask. */
128 a9f49946 Isaku Yamahata
    uint8_t *cmask;
129 bd4b65ee Michael S. Tsirkin
130 b7ee1603 Michael S. Tsirkin
    /* Used to implement R/W bytes */
131 a9f49946 Isaku Yamahata
    uint8_t *wmask;
132 87ecb68b pbrook
133 92ba5f51 Isaku Yamahata
    /* Used to implement RW1C(Write 1 to Clear) bytes */
134 92ba5f51 Isaku Yamahata
    uint8_t *w1cmask;
135 92ba5f51 Isaku Yamahata
136 6f4cbd39 Michael S. Tsirkin
    /* Used to allocate config space for capabilities. */
137 a9f49946 Isaku Yamahata
    uint8_t *used;
138 6f4cbd39 Michael S. Tsirkin
139 87ecb68b pbrook
    /* the following fields are read only */
140 87ecb68b pbrook
    PCIBus *bus;
141 54586bd1 Gerd Hoffmann
    uint32_t devfn;
142 87ecb68b pbrook
    char name[64];
143 87ecb68b pbrook
    PCIIORegion io_regions[PCI_NUM_REGIONS];
144 87ecb68b pbrook
145 87ecb68b pbrook
    /* do not access the following fields */
146 87ecb68b pbrook
    PCIConfigReadFunc *config_read;
147 87ecb68b pbrook
    PCIConfigWriteFunc *config_write;
148 87ecb68b pbrook
149 87ecb68b pbrook
    /* IRQ objects for the INTA-INTD pins.  */
150 87ecb68b pbrook
    qemu_irq *irq;
151 87ecb68b pbrook
152 87ecb68b pbrook
    /* Current IRQ levels.  Used internally by the generic PCI code.  */
153 d036bb21 Michael S. Tsirkin
    uint8_t irq_state;
154 02eb84d0 Michael S. Tsirkin
155 02eb84d0 Michael S. Tsirkin
    /* Capability bits */
156 02eb84d0 Michael S. Tsirkin
    uint32_t cap_present;
157 02eb84d0 Michael S. Tsirkin
158 02eb84d0 Michael S. Tsirkin
    /* Offset of MSI-X capability in config space */
159 02eb84d0 Michael S. Tsirkin
    uint8_t msix_cap;
160 02eb84d0 Michael S. Tsirkin
161 02eb84d0 Michael S. Tsirkin
    /* MSI-X entries */
162 02eb84d0 Michael S. Tsirkin
    int msix_entries_nr;
163 02eb84d0 Michael S. Tsirkin
164 02eb84d0 Michael S. Tsirkin
    /* Space to store MSIX table */
165 02eb84d0 Michael S. Tsirkin
    uint8_t *msix_table_page;
166 02eb84d0 Michael S. Tsirkin
    /* MMIO index used to map MSIX table and pending bit entries. */
167 02eb84d0 Michael S. Tsirkin
    int msix_mmio_index;
168 02eb84d0 Michael S. Tsirkin
    /* Reference-count for entries actually in use by driver. */
169 02eb84d0 Michael S. Tsirkin
    unsigned *msix_entry_used;
170 02eb84d0 Michael S. Tsirkin
    /* Region including the MSI-X table */
171 02eb84d0 Michael S. Tsirkin
    uint32_t msix_bar_size;
172 f16c4abf Juan Quintela
    /* Version id needed for VMState */
173 f16c4abf Juan Quintela
    int32_t version_id;
174 c2039bd0 Anthony Liguori
175 e4c7d2ae Isaku Yamahata
    /* Offset of MSI capability in config space */
176 e4c7d2ae Isaku Yamahata
    uint8_t msi_cap;
177 e4c7d2ae Isaku Yamahata
178 c2039bd0 Anthony Liguori
    /* Location of option rom */
179 8c52c8f3 Gerd Hoffmann
    char *romfile;
180 c2039bd0 Anthony Liguori
    ram_addr_t rom_offset;
181 88169ddf Gerd Hoffmann
    uint32_t rom_bar;
182 87ecb68b pbrook
};
183 87ecb68b pbrook
184 87ecb68b pbrook
PCIDevice *pci_register_device(PCIBus *bus, const char *name,
185 87ecb68b pbrook
                               int instance_size, int devfn,
186 87ecb68b pbrook
                               PCIConfigReadFunc *config_read,
187 87ecb68b pbrook
                               PCIConfigWriteFunc *config_write);
188 87ecb68b pbrook
189 28c2c264 Avi Kivity
void pci_register_bar(PCIDevice *pci_dev, int region_num,
190 0bb750ef Isaku Yamahata
                            pcibus_t size, uint8_t type,
191 87ecb68b pbrook
                            PCIMapIORegionFunc *map_func);
192 87ecb68b pbrook
193 ca77089d Isaku Yamahata
int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
194 ca77089d Isaku Yamahata
                       uint8_t offset, uint8_t size);
195 6f4cbd39 Michael S. Tsirkin
196 6f4cbd39 Michael S. Tsirkin
void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
197 6f4cbd39 Michael S. Tsirkin
198 6f4cbd39 Michael S. Tsirkin
void pci_reserve_capability(PCIDevice *pci_dev, uint8_t offset, uint8_t size);
199 6f4cbd39 Michael S. Tsirkin
200 6f4cbd39 Michael S. Tsirkin
uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);
201 6f4cbd39 Michael S. Tsirkin
202 6f4cbd39 Michael S. Tsirkin
203 87ecb68b pbrook
uint32_t pci_default_read_config(PCIDevice *d,
204 87ecb68b pbrook
                                 uint32_t address, int len);
205 87ecb68b pbrook
void pci_default_write_config(PCIDevice *d,
206 87ecb68b pbrook
                              uint32_t address, uint32_t val, int len);
207 87ecb68b pbrook
void pci_device_save(PCIDevice *s, QEMUFile *f);
208 87ecb68b pbrook
int pci_device_load(PCIDevice *s, QEMUFile *f);
209 87ecb68b pbrook
210 5d4e84c8 Juan Quintela
typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level);
211 87ecb68b pbrook
typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
212 87c30546 Isaku Yamahata
typedef int (*pci_hotplug_fn)(DeviceState *qdev, PCIDevice *pci_dev, int state);
213 21eea4b3 Gerd Hoffmann
void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
214 21eea4b3 Gerd Hoffmann
                         const char *name, int devfn_min);
215 21eea4b3 Gerd Hoffmann
PCIBus *pci_bus_new(DeviceState *parent, const char *name, int devfn_min);
216 21eea4b3 Gerd Hoffmann
void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
217 21eea4b3 Gerd Hoffmann
                  void *irq_opaque, int nirq);
218 87c30546 Isaku Yamahata
void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *dev);
219 02e2da45 Paul Brook
PCIBus *pci_register_bus(DeviceState *parent, const char *name,
220 02e2da45 Paul Brook
                         pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
221 5d4e84c8 Juan Quintela
                         void *irq_opaque, int devfn_min, int nirq);
222 87ecb68b pbrook
223 2e01c8cf Blue Swirl
void pci_bus_set_mem_base(PCIBus *bus, target_phys_addr_t base);
224 2e01c8cf Blue Swirl
225 5607c388 Markus Armbruster
PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
226 5607c388 Markus Armbruster
                        const char *default_devaddr);
227 07caea31 Markus Armbruster
PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
228 07caea31 Markus Armbruster
                               const char *default_devaddr);
229 87ecb68b pbrook
int pci_bus_num(PCIBus *s);
230 e822a52a Isaku Yamahata
void pci_for_each_device(PCIBus *bus, int bus_num, void (*fn)(PCIBus *bus, PCIDevice *d));
231 c469e1dd Isaku Yamahata
PCIBus *pci_find_root_bus(int domain);
232 e075e788 Isaku Yamahata
int pci_find_domain(const PCIBus *bus);
233 e822a52a Isaku Yamahata
PCIBus *pci_find_bus(PCIBus *bus, int bus_num);
234 e822a52a Isaku Yamahata
PCIDevice *pci_find_device(PCIBus *bus, int bus_num, int slot, int function);
235 49bd1458 Markus Armbruster
PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr);
236 87ecb68b pbrook
237 43c945f1 Isaku Yamahata
int pci_parse_devaddr(const char *addr, int *domp, int *busp,
238 43c945f1 Isaku Yamahata
                      unsigned int *slotp, unsigned int *funcp);
239 e9283f8b Jan Kiszka
int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
240 e9283f8b Jan Kiszka
                     unsigned *slotp);
241 880345c4 aliguori
242 163c8a59 Luiz Capitulino
void do_pci_info_print(Monitor *mon, const QObject *data);
243 163c8a59 Luiz Capitulino
void do_pci_info(Monitor *mon, QObject **ret_data);
244 783753fd Isaku Yamahata
void pci_bridge_update_mappings(PCIBus *b);
245 87ecb68b pbrook
246 a5d1fd20 Isaku Yamahata
bool pci_msi_enabled(PCIDevice *dev);
247 a5d1fd20 Isaku Yamahata
void pci_msi_notify(PCIDevice *dev, unsigned int vector);
248 a5d1fd20 Isaku Yamahata
249 deb54399 aliguori
static inline void
250 64d50b8b Michael S. Tsirkin
pci_set_byte(uint8_t *config, uint8_t val)
251 64d50b8b Michael S. Tsirkin
{
252 64d50b8b Michael S. Tsirkin
    *config = val;
253 64d50b8b Michael S. Tsirkin
}
254 64d50b8b Michael S. Tsirkin
255 64d50b8b Michael S. Tsirkin
static inline uint8_t
256 cb95c2e4 Stefan Weil
pci_get_byte(const uint8_t *config)
257 64d50b8b Michael S. Tsirkin
{
258 64d50b8b Michael S. Tsirkin
    return *config;
259 64d50b8b Michael S. Tsirkin
}
260 64d50b8b Michael S. Tsirkin
261 64d50b8b Michael S. Tsirkin
static inline void
262 14e12559 Michael S. Tsirkin
pci_set_word(uint8_t *config, uint16_t val)
263 14e12559 Michael S. Tsirkin
{
264 14e12559 Michael S. Tsirkin
    cpu_to_le16wu((uint16_t *)config, val);
265 14e12559 Michael S. Tsirkin
}
266 14e12559 Michael S. Tsirkin
267 14e12559 Michael S. Tsirkin
static inline uint16_t
268 cb95c2e4 Stefan Weil
pci_get_word(const uint8_t *config)
269 14e12559 Michael S. Tsirkin
{
270 cb95c2e4 Stefan Weil
    return le16_to_cpupu((const uint16_t *)config);
271 14e12559 Michael S. Tsirkin
}
272 14e12559 Michael S. Tsirkin
273 14e12559 Michael S. Tsirkin
static inline void
274 14e12559 Michael S. Tsirkin
pci_set_long(uint8_t *config, uint32_t val)
275 14e12559 Michael S. Tsirkin
{
276 14e12559 Michael S. Tsirkin
    cpu_to_le32wu((uint32_t *)config, val);
277 14e12559 Michael S. Tsirkin
}
278 14e12559 Michael S. Tsirkin
279 14e12559 Michael S. Tsirkin
static inline uint32_t
280 cb95c2e4 Stefan Weil
pci_get_long(const uint8_t *config)
281 14e12559 Michael S. Tsirkin
{
282 cb95c2e4 Stefan Weil
    return le32_to_cpupu((const uint32_t *)config);
283 14e12559 Michael S. Tsirkin
}
284 14e12559 Michael S. Tsirkin
285 14e12559 Michael S. Tsirkin
static inline void
286 fb5ce7d2 Isaku Yamahata
pci_set_quad(uint8_t *config, uint64_t val)
287 fb5ce7d2 Isaku Yamahata
{
288 fb5ce7d2 Isaku Yamahata
    cpu_to_le64w((uint64_t *)config, val);
289 fb5ce7d2 Isaku Yamahata
}
290 fb5ce7d2 Isaku Yamahata
291 fb5ce7d2 Isaku Yamahata
static inline uint64_t
292 cb95c2e4 Stefan Weil
pci_get_quad(const uint8_t *config)
293 fb5ce7d2 Isaku Yamahata
{
294 cb95c2e4 Stefan Weil
    return le64_to_cpup((const uint64_t *)config);
295 fb5ce7d2 Isaku Yamahata
}
296 fb5ce7d2 Isaku Yamahata
297 fb5ce7d2 Isaku Yamahata
static inline void
298 deb54399 aliguori
pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
299 deb54399 aliguori
{
300 14e12559 Michael S. Tsirkin
    pci_set_word(&pci_config[PCI_VENDOR_ID], val);
301 deb54399 aliguori
}
302 deb54399 aliguori
303 deb54399 aliguori
static inline void
304 deb54399 aliguori
pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
305 deb54399 aliguori
{
306 14e12559 Michael S. Tsirkin
    pci_set_word(&pci_config[PCI_DEVICE_ID], val);
307 deb54399 aliguori
}
308 deb54399 aliguori
309 173a543b blueswir1
static inline void
310 cf602c7b Izik Eidus
pci_config_set_revision(uint8_t *pci_config, uint8_t val)
311 cf602c7b Izik Eidus
{
312 cf602c7b Izik Eidus
    pci_set_byte(&pci_config[PCI_REVISION_ID], val);
313 cf602c7b Izik Eidus
}
314 cf602c7b Izik Eidus
315 cf602c7b Izik Eidus
static inline void
316 173a543b blueswir1
pci_config_set_class(uint8_t *pci_config, uint16_t val)
317 173a543b blueswir1
{
318 14e12559 Michael S. Tsirkin
    pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
319 173a543b blueswir1
}
320 173a543b blueswir1
321 cf602c7b Izik Eidus
static inline void
322 cf602c7b Izik Eidus
pci_config_set_prog_interface(uint8_t *pci_config, uint8_t val)
323 cf602c7b Izik Eidus
{
324 cf602c7b Izik Eidus
    pci_set_byte(&pci_config[PCI_CLASS_PROG], val);
325 cf602c7b Izik Eidus
}
326 cf602c7b Izik Eidus
327 cf602c7b Izik Eidus
static inline void
328 cf602c7b Izik Eidus
pci_config_set_interrupt_pin(uint8_t *pci_config, uint8_t val)
329 cf602c7b Izik Eidus
{
330 cf602c7b Izik Eidus
    pci_set_byte(&pci_config[PCI_INTERRUPT_PIN], val);
331 cf602c7b Izik Eidus
}
332 cf602c7b Izik Eidus
333 aabcf526 Isaku Yamahata
/*
334 aabcf526 Isaku Yamahata
 * helper functions to do bit mask operation on configuration space.
335 aabcf526 Isaku Yamahata
 * Just to set bit, use test-and-set and discard returned value.
336 aabcf526 Isaku Yamahata
 * Just to clear bit, use test-and-clear and discard returned value.
337 aabcf526 Isaku Yamahata
 * NOTE: They aren't atomic.
338 aabcf526 Isaku Yamahata
 */
339 aabcf526 Isaku Yamahata
static inline uint8_t
340 aabcf526 Isaku Yamahata
pci_byte_test_and_clear_mask(uint8_t *config, uint8_t mask)
341 aabcf526 Isaku Yamahata
{
342 aabcf526 Isaku Yamahata
    uint8_t val = pci_get_byte(config);
343 aabcf526 Isaku Yamahata
    pci_set_byte(config, val & ~mask);
344 aabcf526 Isaku Yamahata
    return val & mask;
345 aabcf526 Isaku Yamahata
}
346 aabcf526 Isaku Yamahata
347 aabcf526 Isaku Yamahata
static inline uint8_t
348 aabcf526 Isaku Yamahata
pci_byte_test_and_set_mask(uint8_t *config, uint8_t mask)
349 aabcf526 Isaku Yamahata
{
350 aabcf526 Isaku Yamahata
    uint8_t val = pci_get_byte(config);
351 aabcf526 Isaku Yamahata
    pci_set_byte(config, val | mask);
352 aabcf526 Isaku Yamahata
    return val & mask;
353 aabcf526 Isaku Yamahata
}
354 aabcf526 Isaku Yamahata
355 aabcf526 Isaku Yamahata
static inline uint16_t
356 aabcf526 Isaku Yamahata
pci_word_test_and_clear_mask(uint8_t *config, uint16_t mask)
357 aabcf526 Isaku Yamahata
{
358 aabcf526 Isaku Yamahata
    uint16_t val = pci_get_word(config);
359 aabcf526 Isaku Yamahata
    pci_set_word(config, val & ~mask);
360 aabcf526 Isaku Yamahata
    return val & mask;
361 aabcf526 Isaku Yamahata
}
362 aabcf526 Isaku Yamahata
363 aabcf526 Isaku Yamahata
static inline uint16_t
364 aabcf526 Isaku Yamahata
pci_word_test_and_set_mask(uint8_t *config, uint16_t mask)
365 aabcf526 Isaku Yamahata
{
366 aabcf526 Isaku Yamahata
    uint16_t val = pci_get_word(config);
367 aabcf526 Isaku Yamahata
    pci_set_word(config, val | mask);
368 aabcf526 Isaku Yamahata
    return val & mask;
369 aabcf526 Isaku Yamahata
}
370 aabcf526 Isaku Yamahata
371 aabcf526 Isaku Yamahata
static inline uint32_t
372 aabcf526 Isaku Yamahata
pci_long_test_and_clear_mask(uint8_t *config, uint32_t mask)
373 aabcf526 Isaku Yamahata
{
374 aabcf526 Isaku Yamahata
    uint32_t val = pci_get_long(config);
375 aabcf526 Isaku Yamahata
    pci_set_long(config, val & ~mask);
376 aabcf526 Isaku Yamahata
    return val & mask;
377 aabcf526 Isaku Yamahata
}
378 aabcf526 Isaku Yamahata
379 aabcf526 Isaku Yamahata
static inline uint32_t
380 aabcf526 Isaku Yamahata
pci_long_test_and_set_mask(uint8_t *config, uint32_t mask)
381 aabcf526 Isaku Yamahata
{
382 aabcf526 Isaku Yamahata
    uint32_t val = pci_get_long(config);
383 aabcf526 Isaku Yamahata
    pci_set_long(config, val | mask);
384 aabcf526 Isaku Yamahata
    return val & mask;
385 aabcf526 Isaku Yamahata
}
386 aabcf526 Isaku Yamahata
387 aabcf526 Isaku Yamahata
static inline uint64_t
388 aabcf526 Isaku Yamahata
pci_quad_test_and_clear_mask(uint8_t *config, uint64_t mask)
389 aabcf526 Isaku Yamahata
{
390 aabcf526 Isaku Yamahata
    uint64_t val = pci_get_quad(config);
391 aabcf526 Isaku Yamahata
    pci_set_quad(config, val & ~mask);
392 aabcf526 Isaku Yamahata
    return val & mask;
393 aabcf526 Isaku Yamahata
}
394 aabcf526 Isaku Yamahata
395 aabcf526 Isaku Yamahata
static inline uint64_t
396 aabcf526 Isaku Yamahata
pci_quad_test_and_set_mask(uint8_t *config, uint64_t mask)
397 aabcf526 Isaku Yamahata
{
398 aabcf526 Isaku Yamahata
    uint64_t val = pci_get_quad(config);
399 aabcf526 Isaku Yamahata
    pci_set_quad(config, val | mask);
400 aabcf526 Isaku Yamahata
    return val & mask;
401 aabcf526 Isaku Yamahata
}
402 aabcf526 Isaku Yamahata
403 81a322d4 Gerd Hoffmann
typedef int (*pci_qdev_initfn)(PCIDevice *dev);
404 0aab0d3a Gerd Hoffmann
typedef struct {
405 0aab0d3a Gerd Hoffmann
    DeviceInfo qdev;
406 0aab0d3a Gerd Hoffmann
    pci_qdev_initfn init;
407 e3936fa5 Gerd Hoffmann
    PCIUnregisterFunc *exit;
408 0aab0d3a Gerd Hoffmann
    PCIConfigReadFunc *config_read;
409 0aab0d3a Gerd Hoffmann
    PCIConfigWriteFunc *config_write;
410 a9f49946 Isaku Yamahata
411 e327e323 Isaku Yamahata
    /*
412 e327e323 Isaku Yamahata
     * pci-to-pci bridge or normal device.
413 e327e323 Isaku Yamahata
     * This doesn't mean pci host switch.
414 e327e323 Isaku Yamahata
     * When card bus bridge is supported, this would be enhanced.
415 e327e323 Isaku Yamahata
     */
416 e327e323 Isaku Yamahata
    int is_bridge;
417 fb231628 Isaku Yamahata
418 a9f49946 Isaku Yamahata
    /* pcie stuff */
419 3c217c14 Isaku Yamahata
    int is_express;   /* is this device pci express? */
420 8c52c8f3 Gerd Hoffmann
421 8c52c8f3 Gerd Hoffmann
    /* rom bar */
422 8c52c8f3 Gerd Hoffmann
    const char *romfile;
423 0aab0d3a Gerd Hoffmann
} PCIDeviceInfo;
424 0aab0d3a Gerd Hoffmann
425 0aab0d3a Gerd Hoffmann
void pci_qdev_register(PCIDeviceInfo *info);
426 0aab0d3a Gerd Hoffmann
void pci_qdev_register_many(PCIDeviceInfo *info);
427 6b1b92d3 Paul Brook
428 49823868 Isaku Yamahata
PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
429 49823868 Isaku Yamahata
                                    const char *name);
430 49823868 Isaku Yamahata
PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
431 49823868 Isaku Yamahata
                                           bool multifunction,
432 49823868 Isaku Yamahata
                                           const char *name);
433 499cf102 Markus Armbruster
PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name);
434 6b1b92d3 Paul Brook
PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);
435 6b1b92d3 Paul Brook
436 3c18685f Isaku Yamahata
static inline int pci_is_express(const PCIDevice *d)
437 a9f49946 Isaku Yamahata
{
438 a9f49946 Isaku Yamahata
    return d->cap_present & QEMU_PCI_CAP_EXPRESS;
439 a9f49946 Isaku Yamahata
}
440 a9f49946 Isaku Yamahata
441 3c18685f Isaku Yamahata
static inline uint32_t pci_config_size(const PCIDevice *d)
442 a9f49946 Isaku Yamahata
{
443 a9f49946 Isaku Yamahata
    return pci_is_express(d) ? PCIE_CONFIG_SPACE_SIZE : PCI_CONFIG_SPACE_SIZE;
444 a9f49946 Isaku Yamahata
}
445 a9f49946 Isaku Yamahata
446 f49db805 Isaku Yamahata
/* These are not pci specific. Should move into a separate header.
447 f49db805 Isaku Yamahata
 * Only pci.c uses them, so keep them here for now.
448 f49db805 Isaku Yamahata
 */
449 f49db805 Isaku Yamahata
450 f49db805 Isaku Yamahata
/* Get last byte of a range from offset + length.
451 f49db805 Isaku Yamahata
 * Undefined for ranges that wrap around 0. */
452 f49db805 Isaku Yamahata
static inline uint64_t range_get_last(uint64_t offset, uint64_t len)
453 f49db805 Isaku Yamahata
{
454 f49db805 Isaku Yamahata
    return offset + len - 1;
455 f49db805 Isaku Yamahata
}
456 f49db805 Isaku Yamahata
457 f49db805 Isaku Yamahata
/* Check whether a given range covers a given byte. */
458 f49db805 Isaku Yamahata
static inline int range_covers_byte(uint64_t offset, uint64_t len,
459 f49db805 Isaku Yamahata
                                    uint64_t byte)
460 f49db805 Isaku Yamahata
{
461 f49db805 Isaku Yamahata
    return offset <= byte && byte <= range_get_last(offset, len);
462 f49db805 Isaku Yamahata
}
463 f49db805 Isaku Yamahata
464 f49db805 Isaku Yamahata
/* Check whether 2 given ranges overlap.
465 f49db805 Isaku Yamahata
 * Undefined if ranges that wrap around 0. */
466 f49db805 Isaku Yamahata
static inline int ranges_overlap(uint64_t first1, uint64_t len1,
467 f49db805 Isaku Yamahata
                                 uint64_t first2, uint64_t len2)
468 f49db805 Isaku Yamahata
{
469 f49db805 Isaku Yamahata
    uint64_t last1 = range_get_last(first1, len1);
470 f49db805 Isaku Yamahata
    uint64_t last2 = range_get_last(first2, len2);
471 f49db805 Isaku Yamahata
472 f49db805 Isaku Yamahata
    return !(last2 < first1 || last1 < first2);
473 f49db805 Isaku Yamahata
}
474 f49db805 Isaku Yamahata
475 87ecb68b pbrook
#endif