Statistics
| Branch: | Revision:

root / target-sparc / translate.c @ ee0b03fd

History | View | Annotate | Download (122 kB)

1
/*
2
   SPARC translation
3

4
   Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at>
5
   Copyright (C) 2003-2005 Fabrice Bellard
6

7
   This library is free software; you can redistribute it and/or
8
   modify it under the terms of the GNU Lesser General Public
9
   License as published by the Free Software Foundation; either
10
   version 2 of the License, or (at your option) any later version.
11

12
   This library is distributed in the hope that it will be useful,
13
   but WITHOUT ANY WARRANTY; without even the implied warranty of
14
   MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15
   Lesser General Public License for more details.
16

17
   You should have received a copy of the GNU Lesser General Public
18
   License along with this library; if not, write to the Free Software
19
   Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
20
 */
21

    
22
/*
23
   TODO-list:
24

25
   Rest of V9 instructions, VIS instructions
26
   NPC/PC static optimisations (use JUMP_TB when possible)
27
   Optimize synthetic instructions
28
   128-bit float
29
*/
30

    
31
#include <stdarg.h>
32
#include <stdlib.h>
33
#include <stdio.h>
34
#include <string.h>
35
#include <inttypes.h>
36

    
37
#include "cpu.h"
38
#include "exec-all.h"
39
#include "disas.h"
40

    
41
#define DEBUG_DISAS
42

    
43
#define DYNAMIC_PC  1 /* dynamic pc value */
44
#define JUMP_PC     2 /* dynamic pc value which takes only two values
45
                         according to jump_pc[T2] */
46

    
47
typedef struct DisasContext {
48
    target_ulong pc;    /* current Program Counter: integer or DYNAMIC_PC */
49
    target_ulong npc;   /* next PC: integer or DYNAMIC_PC or JUMP_PC */
50
    target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */
51
    int is_br;
52
    int mem_idx;
53
    int fpu_enabled;
54
    struct TranslationBlock *tb;
55
} DisasContext;
56

    
57
struct sparc_def_t {
58
    const unsigned char *name;
59
    target_ulong iu_version;
60
    uint32_t fpu_version;
61
    uint32_t mmu_version;
62
};
63

    
64
static uint16_t *gen_opc_ptr;
65
static uint32_t *gen_opparam_ptr;
66
extern FILE *logfile;
67
extern int loglevel;
68

    
69
enum {
70
#define DEF(s,n,copy_size) INDEX_op_ ## s,
71
#include "opc.h"
72
#undef DEF
73
    NB_OPS
74
};
75

    
76
#include "gen-op.h"
77

    
78
// This function uses non-native bit order
79
#define GET_FIELD(X, FROM, TO) \
80
  ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1))
81

    
82
// This function uses the order in the manuals, i.e. bit 0 is 2^0
83
#define GET_FIELD_SP(X, FROM, TO) \
84
    GET_FIELD(X, 31 - (TO), 31 - (FROM))
85

    
86
#define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1)
87
#define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1))
88

    
89
#ifdef TARGET_SPARC64
90
#define DFPREG(r) (((r & 1) << 6) | (r & 0x1e))
91
#else
92
#define DFPREG(r) (r & 0x1e)
93
#endif
94

    
95
#ifdef USE_DIRECT_JUMP
96
#define TBPARAM(x)
97
#else
98
#define TBPARAM(x) (long)(x)
99
#endif
100

    
101
static int sign_extend(int x, int len)
102
{
103
    len = 32 - len;
104
    return (x << len) >> len;
105
}
106

    
107
#define IS_IMM (insn & (1<<13))
108

    
109
static void disas_sparc_insn(DisasContext * dc);
110

    
111
static GenOpFunc * const gen_op_movl_TN_reg[2][32] = {
112
    {
113
     gen_op_movl_g0_T0,
114
     gen_op_movl_g1_T0,
115
     gen_op_movl_g2_T0,
116
     gen_op_movl_g3_T0,
117
     gen_op_movl_g4_T0,
118
     gen_op_movl_g5_T0,
119
     gen_op_movl_g6_T0,
120
     gen_op_movl_g7_T0,
121
     gen_op_movl_o0_T0,
122
     gen_op_movl_o1_T0,
123
     gen_op_movl_o2_T0,
124
     gen_op_movl_o3_T0,
125
     gen_op_movl_o4_T0,
126
     gen_op_movl_o5_T0,
127
     gen_op_movl_o6_T0,
128
     gen_op_movl_o7_T0,
129
     gen_op_movl_l0_T0,
130
     gen_op_movl_l1_T0,
131
     gen_op_movl_l2_T0,
132
     gen_op_movl_l3_T0,
133
     gen_op_movl_l4_T0,
134
     gen_op_movl_l5_T0,
135
     gen_op_movl_l6_T0,
136
     gen_op_movl_l7_T0,
137
     gen_op_movl_i0_T0,
138
     gen_op_movl_i1_T0,
139
     gen_op_movl_i2_T0,
140
     gen_op_movl_i3_T0,
141
     gen_op_movl_i4_T0,
142
     gen_op_movl_i5_T0,
143
     gen_op_movl_i6_T0,
144
     gen_op_movl_i7_T0,
145
     },
146
    {
147
     gen_op_movl_g0_T1,
148
     gen_op_movl_g1_T1,
149
     gen_op_movl_g2_T1,
150
     gen_op_movl_g3_T1,
151
     gen_op_movl_g4_T1,
152
     gen_op_movl_g5_T1,
153
     gen_op_movl_g6_T1,
154
     gen_op_movl_g7_T1,
155
     gen_op_movl_o0_T1,
156
     gen_op_movl_o1_T1,
157
     gen_op_movl_o2_T1,
158
     gen_op_movl_o3_T1,
159
     gen_op_movl_o4_T1,
160
     gen_op_movl_o5_T1,
161
     gen_op_movl_o6_T1,
162
     gen_op_movl_o7_T1,
163
     gen_op_movl_l0_T1,
164
     gen_op_movl_l1_T1,
165
     gen_op_movl_l2_T1,
166
     gen_op_movl_l3_T1,
167
     gen_op_movl_l4_T1,
168
     gen_op_movl_l5_T1,
169
     gen_op_movl_l6_T1,
170
     gen_op_movl_l7_T1,
171
     gen_op_movl_i0_T1,
172
     gen_op_movl_i1_T1,
173
     gen_op_movl_i2_T1,
174
     gen_op_movl_i3_T1,
175
     gen_op_movl_i4_T1,
176
     gen_op_movl_i5_T1,
177
     gen_op_movl_i6_T1,
178
     gen_op_movl_i7_T1,
179
     }
180
};
181

    
182
static GenOpFunc * const gen_op_movl_reg_TN[3][32] = {
183
    {
184
     gen_op_movl_T0_g0,
185
     gen_op_movl_T0_g1,
186
     gen_op_movl_T0_g2,
187
     gen_op_movl_T0_g3,
188
     gen_op_movl_T0_g4,
189
     gen_op_movl_T0_g5,
190
     gen_op_movl_T0_g6,
191
     gen_op_movl_T0_g7,
192
     gen_op_movl_T0_o0,
193
     gen_op_movl_T0_o1,
194
     gen_op_movl_T0_o2,
195
     gen_op_movl_T0_o3,
196
     gen_op_movl_T0_o4,
197
     gen_op_movl_T0_o5,
198
     gen_op_movl_T0_o6,
199
     gen_op_movl_T0_o7,
200
     gen_op_movl_T0_l0,
201
     gen_op_movl_T0_l1,
202
     gen_op_movl_T0_l2,
203
     gen_op_movl_T0_l3,
204
     gen_op_movl_T0_l4,
205
     gen_op_movl_T0_l5,
206
     gen_op_movl_T0_l6,
207
     gen_op_movl_T0_l7,
208
     gen_op_movl_T0_i0,
209
     gen_op_movl_T0_i1,
210
     gen_op_movl_T0_i2,
211
     gen_op_movl_T0_i3,
212
     gen_op_movl_T0_i4,
213
     gen_op_movl_T0_i5,
214
     gen_op_movl_T0_i6,
215
     gen_op_movl_T0_i7,
216
     },
217
    {
218
     gen_op_movl_T1_g0,
219
     gen_op_movl_T1_g1,
220
     gen_op_movl_T1_g2,
221
     gen_op_movl_T1_g3,
222
     gen_op_movl_T1_g4,
223
     gen_op_movl_T1_g5,
224
     gen_op_movl_T1_g6,
225
     gen_op_movl_T1_g7,
226
     gen_op_movl_T1_o0,
227
     gen_op_movl_T1_o1,
228
     gen_op_movl_T1_o2,
229
     gen_op_movl_T1_o3,
230
     gen_op_movl_T1_o4,
231
     gen_op_movl_T1_o5,
232
     gen_op_movl_T1_o6,
233
     gen_op_movl_T1_o7,
234
     gen_op_movl_T1_l0,
235
     gen_op_movl_T1_l1,
236
     gen_op_movl_T1_l2,
237
     gen_op_movl_T1_l3,
238
     gen_op_movl_T1_l4,
239
     gen_op_movl_T1_l5,
240
     gen_op_movl_T1_l6,
241
     gen_op_movl_T1_l7,
242
     gen_op_movl_T1_i0,
243
     gen_op_movl_T1_i1,
244
     gen_op_movl_T1_i2,
245
     gen_op_movl_T1_i3,
246
     gen_op_movl_T1_i4,
247
     gen_op_movl_T1_i5,
248
     gen_op_movl_T1_i6,
249
     gen_op_movl_T1_i7,
250
     },
251
    {
252
     gen_op_movl_T2_g0,
253
     gen_op_movl_T2_g1,
254
     gen_op_movl_T2_g2,
255
     gen_op_movl_T2_g3,
256
     gen_op_movl_T2_g4,
257
     gen_op_movl_T2_g5,
258
     gen_op_movl_T2_g6,
259
     gen_op_movl_T2_g7,
260
     gen_op_movl_T2_o0,
261
     gen_op_movl_T2_o1,
262
     gen_op_movl_T2_o2,
263
     gen_op_movl_T2_o3,
264
     gen_op_movl_T2_o4,
265
     gen_op_movl_T2_o5,
266
     gen_op_movl_T2_o6,
267
     gen_op_movl_T2_o7,
268
     gen_op_movl_T2_l0,
269
     gen_op_movl_T2_l1,
270
     gen_op_movl_T2_l2,
271
     gen_op_movl_T2_l3,
272
     gen_op_movl_T2_l4,
273
     gen_op_movl_T2_l5,
274
     gen_op_movl_T2_l6,
275
     gen_op_movl_T2_l7,
276
     gen_op_movl_T2_i0,
277
     gen_op_movl_T2_i1,
278
     gen_op_movl_T2_i2,
279
     gen_op_movl_T2_i3,
280
     gen_op_movl_T2_i4,
281
     gen_op_movl_T2_i5,
282
     gen_op_movl_T2_i6,
283
     gen_op_movl_T2_i7,
284
     }
285
};
286

    
287
static GenOpFunc1 * const gen_op_movl_TN_im[3] = {
288
    gen_op_movl_T0_im,
289
    gen_op_movl_T1_im,
290
    gen_op_movl_T2_im
291
};
292

    
293
// Sign extending version
294
static GenOpFunc1 * const gen_op_movl_TN_sim[3] = {
295
    gen_op_movl_T0_sim,
296
    gen_op_movl_T1_sim,
297
    gen_op_movl_T2_sim
298
};
299

    
300
#ifdef TARGET_SPARC64
301
#define GEN32(func, NAME) \
302
static GenOpFunc * const NAME ## _table [64] = {                              \
303
NAME ## 0, NAME ## 1, NAME ## 2, NAME ## 3,                                   \
304
NAME ## 4, NAME ## 5, NAME ## 6, NAME ## 7,                                   \
305
NAME ## 8, NAME ## 9, NAME ## 10, NAME ## 11,                                 \
306
NAME ## 12, NAME ## 13, NAME ## 14, NAME ## 15,                               \
307
NAME ## 16, NAME ## 17, NAME ## 18, NAME ## 19,                               \
308
NAME ## 20, NAME ## 21, NAME ## 22, NAME ## 23,                               \
309
NAME ## 24, NAME ## 25, NAME ## 26, NAME ## 27,                               \
310
NAME ## 28, NAME ## 29, NAME ## 30, NAME ## 31,                               \
311
NAME ## 32, 0, NAME ## 34, 0, NAME ## 36, 0, NAME ## 38, 0,                   \
312
NAME ## 40, 0, NAME ## 42, 0, NAME ## 44, 0, NAME ## 46, 0,                   \
313
NAME ## 48, 0, NAME ## 50, 0, NAME ## 52, 0, NAME ## 54, 0,                   \
314
NAME ## 56, 0, NAME ## 58, 0, NAME ## 60, 0, NAME ## 62, 0,                   \
315
};                                                                            \
316
static inline void func(int n)                                                \
317
{                                                                             \
318
    NAME ## _table[n]();                                                      \
319
}
320
#else
321
#define GEN32(func, NAME) \
322
static GenOpFunc *const NAME ## _table [32] = {                               \
323
NAME ## 0, NAME ## 1, NAME ## 2, NAME ## 3,                                   \
324
NAME ## 4, NAME ## 5, NAME ## 6, NAME ## 7,                                   \
325
NAME ## 8, NAME ## 9, NAME ## 10, NAME ## 11,                                 \
326
NAME ## 12, NAME ## 13, NAME ## 14, NAME ## 15,                               \
327
NAME ## 16, NAME ## 17, NAME ## 18, NAME ## 19,                               \
328
NAME ## 20, NAME ## 21, NAME ## 22, NAME ## 23,                               \
329
NAME ## 24, NAME ## 25, NAME ## 26, NAME ## 27,                               \
330
NAME ## 28, NAME ## 29, NAME ## 30, NAME ## 31,                               \
331
};                                                                            \
332
static inline void func(int n)                                                \
333
{                                                                             \
334
    NAME ## _table[n]();                                                      \
335
}
336
#endif
337

    
338
/* floating point registers moves */
339
GEN32(gen_op_load_fpr_FT0, gen_op_load_fpr_FT0_fprf);
340
GEN32(gen_op_load_fpr_FT1, gen_op_load_fpr_FT1_fprf);
341
GEN32(gen_op_store_FT0_fpr, gen_op_store_FT0_fpr_fprf);
342
GEN32(gen_op_store_FT1_fpr, gen_op_store_FT1_fpr_fprf);
343

    
344
GEN32(gen_op_load_fpr_DT0, gen_op_load_fpr_DT0_fprf);
345
GEN32(gen_op_load_fpr_DT1, gen_op_load_fpr_DT1_fprf);
346
GEN32(gen_op_store_DT0_fpr, gen_op_store_DT0_fpr_fprf);
347
GEN32(gen_op_store_DT1_fpr, gen_op_store_DT1_fpr_fprf);
348

    
349
#ifdef ALIGN_7_BUGS_FIXED
350
#else
351
#ifndef CONFIG_USER_ONLY
352
#define gen_op_check_align_T0_7()
353
#endif
354
#endif
355

    
356
/* moves */
357
#ifdef CONFIG_USER_ONLY
358
#define supervisor(dc) 0
359
#ifdef TARGET_SPARC64
360
#define hypervisor(dc) 0
361
#endif
362
#define gen_op_ldst(name)        gen_op_##name##_raw()
363
#else
364
#define supervisor(dc) (dc->mem_idx == 1)
365
#ifdef TARGET_SPARC64
366
#define hypervisor(dc) (dc->mem_idx == 2)
367
#endif
368
#define gen_op_ldst(name)        (*gen_op_##name[dc->mem_idx])()
369
#define OP_LD_TABLE(width)                                              \
370
    static GenOpFunc * const gen_op_##width[] = {                       \
371
        &gen_op_##width##_user,                                         \
372
        &gen_op_##width##_kernel,                                       \
373
    };
374
#endif
375

    
376
#ifndef CONFIG_USER_ONLY
377
OP_LD_TABLE(ld);
378
OP_LD_TABLE(st);
379
OP_LD_TABLE(ldub);
380
OP_LD_TABLE(lduh);
381
OP_LD_TABLE(ldsb);
382
OP_LD_TABLE(ldsh);
383
OP_LD_TABLE(stb);
384
OP_LD_TABLE(sth);
385
OP_LD_TABLE(std);
386
OP_LD_TABLE(ldstub);
387
OP_LD_TABLE(swap);
388
OP_LD_TABLE(ldd);
389
OP_LD_TABLE(stf);
390
OP_LD_TABLE(stdf);
391
OP_LD_TABLE(ldf);
392
OP_LD_TABLE(lddf);
393

    
394
#ifdef TARGET_SPARC64
395
OP_LD_TABLE(lduw);
396
OP_LD_TABLE(ldsw);
397
OP_LD_TABLE(ldx);
398
OP_LD_TABLE(stx);
399
#endif
400
#endif
401

    
402
/* asi moves */
403
#ifdef TARGET_SPARC64
404
static inline void gen_ld_asi(int insn, int size, int sign)
405
{
406
    int asi, offset;
407

    
408
    if (IS_IMM) {
409
        offset = GET_FIELD(insn, 25, 31);
410
        gen_op_ld_asi_reg(offset, size, sign);
411
    } else {
412
        asi = GET_FIELD(insn, 19, 26);
413
        gen_op_ld_asi(asi, size, sign);
414
    }
415
}
416

    
417
static inline void gen_st_asi(int insn, int size)
418
{
419
    int asi, offset;
420

    
421
    if (IS_IMM) {
422
        offset = GET_FIELD(insn, 25, 31);
423
        gen_op_st_asi_reg(offset, size);
424
    } else {
425
        asi = GET_FIELD(insn, 19, 26);
426
        gen_op_st_asi(asi, size);
427
    }
428
}
429

    
430
static inline void gen_swap_asi(int insn)
431
{
432
    int asi, offset;
433

    
434
    if (IS_IMM) {
435
        offset = GET_FIELD(insn, 25, 31);
436
        gen_op_swap_asi_reg(offset);
437
    } else {
438
        asi = GET_FIELD(insn, 19, 26);
439
        gen_op_swap_asi(asi);
440
    }
441
}
442

    
443
static inline void gen_ldstub_asi(int insn)
444
{
445
    int asi, offset;
446

    
447
    if (IS_IMM) {
448
        offset = GET_FIELD(insn, 25, 31);
449
        gen_op_ldstub_asi_reg(offset);
450
    } else {
451
        asi = GET_FIELD(insn, 19, 26);
452
        gen_op_ldstub_asi(asi);
453
    }
454
}
455

    
456
static inline void gen_ldda_asi(int insn)
457
{
458
    int asi, offset;
459

    
460
    if (IS_IMM) {
461
        offset = GET_FIELD(insn, 25, 31);
462
        gen_op_ldda_asi_reg(offset);
463
    } else {
464
        asi = GET_FIELD(insn, 19, 26);
465
        gen_op_ldda_asi(asi);
466
    }
467
}
468

    
469
static inline void gen_stda_asi(int insn)
470
{
471
    int asi, offset;
472

    
473
    if (IS_IMM) {
474
        offset = GET_FIELD(insn, 25, 31);
475
        gen_op_stda_asi_reg(offset);
476
    } else {
477
        asi = GET_FIELD(insn, 19, 26);
478
        gen_op_stda_asi(asi);
479
    }
480
}
481

    
482
static inline void gen_cas_asi(int insn)
483
{
484
    int asi, offset;
485

    
486
    if (IS_IMM) {
487
        offset = GET_FIELD(insn, 25, 31);
488
        gen_op_cas_asi_reg(offset);
489
    } else {
490
        asi = GET_FIELD(insn, 19, 26);
491
        gen_op_cas_asi(asi);
492
    }
493
}
494

    
495
static inline void gen_casx_asi(int insn)
496
{
497
    int asi, offset;
498

    
499
    if (IS_IMM) {
500
        offset = GET_FIELD(insn, 25, 31);
501
        gen_op_casx_asi_reg(offset);
502
    } else {
503
        asi = GET_FIELD(insn, 19, 26);
504
        gen_op_casx_asi(asi);
505
    }
506
}
507

    
508
#elif !defined(CONFIG_USER_ONLY)
509

    
510
static inline void gen_ld_asi(int insn, int size, int sign)
511
{
512
    int asi;
513

    
514
    asi = GET_FIELD(insn, 19, 26);
515
    gen_op_ld_asi(asi, size, sign);
516
}
517

    
518
static inline void gen_st_asi(int insn, int size)
519
{
520
    int asi;
521

    
522
    asi = GET_FIELD(insn, 19, 26);
523
    gen_op_st_asi(asi, size);
524
}
525

    
526
static inline void gen_ldstub_asi(int insn)
527
{
528
    int asi;
529

    
530
    asi = GET_FIELD(insn, 19, 26);
531
    gen_op_ldstub_asi(asi);
532
}
533

    
534
static inline void gen_swap_asi(int insn)
535
{
536
    int asi;
537

    
538
    asi = GET_FIELD(insn, 19, 26);
539
    gen_op_swap_asi(asi);
540
}
541

    
542
static inline void gen_ldda_asi(int insn)
543
{
544
    int asi;
545

    
546
    asi = GET_FIELD(insn, 19, 26);
547
    gen_op_ld_asi(asi, 8, 0);
548
}
549

    
550
static inline void gen_stda_asi(int insn)
551
{
552
    int asi;
553

    
554
    asi = GET_FIELD(insn, 19, 26);
555
    gen_op_st_asi(asi, 8);
556
}
557
#endif
558

    
559
static inline void gen_movl_imm_TN(int reg, uint32_t imm)
560
{
561
    gen_op_movl_TN_im[reg](imm);
562
}
563

    
564
static inline void gen_movl_imm_T1(uint32_t val)
565
{
566
    gen_movl_imm_TN(1, val);
567
}
568

    
569
static inline void gen_movl_imm_T0(uint32_t val)
570
{
571
    gen_movl_imm_TN(0, val);
572
}
573

    
574
static inline void gen_movl_simm_TN(int reg, int32_t imm)
575
{
576
    gen_op_movl_TN_sim[reg](imm);
577
}
578

    
579
static inline void gen_movl_simm_T1(int32_t val)
580
{
581
    gen_movl_simm_TN(1, val);
582
}
583

    
584
static inline void gen_movl_simm_T0(int32_t val)
585
{
586
    gen_movl_simm_TN(0, val);
587
}
588

    
589
static inline void gen_movl_reg_TN(int reg, int t)
590
{
591
    if (reg)
592
        gen_op_movl_reg_TN[t][reg] ();
593
    else
594
        gen_movl_imm_TN(t, 0);
595
}
596

    
597
static inline void gen_movl_reg_T0(int reg)
598
{
599
    gen_movl_reg_TN(reg, 0);
600
}
601

    
602
static inline void gen_movl_reg_T1(int reg)
603
{
604
    gen_movl_reg_TN(reg, 1);
605
}
606

    
607
static inline void gen_movl_reg_T2(int reg)
608
{
609
    gen_movl_reg_TN(reg, 2);
610
}
611

    
612
static inline void gen_movl_TN_reg(int reg, int t)
613
{
614
    if (reg)
615
        gen_op_movl_TN_reg[t][reg] ();
616
}
617

    
618
static inline void gen_movl_T0_reg(int reg)
619
{
620
    gen_movl_TN_reg(reg, 0);
621
}
622

    
623
static inline void gen_movl_T1_reg(int reg)
624
{
625
    gen_movl_TN_reg(reg, 1);
626
}
627

    
628
static inline void gen_jmp_im(target_ulong pc)
629
{
630
#ifdef TARGET_SPARC64
631
    if (pc == (uint32_t)pc) {
632
        gen_op_jmp_im(pc);
633
    } else {
634
        gen_op_jmp_im64(pc >> 32, pc);
635
    }
636
#else
637
    gen_op_jmp_im(pc);
638
#endif
639
}
640

    
641
static inline void gen_movl_npc_im(target_ulong npc)
642
{
643
#ifdef TARGET_SPARC64
644
    if (npc == (uint32_t)npc) {
645
        gen_op_movl_npc_im(npc);
646
    } else {
647
        gen_op_movq_npc_im64(npc >> 32, npc);
648
    }
649
#else
650
    gen_op_movl_npc_im(npc);
651
#endif
652
}
653

    
654
static inline void gen_goto_tb(DisasContext *s, int tb_num,
655
                               target_ulong pc, target_ulong npc)
656
{
657
    TranslationBlock *tb;
658

    
659
    tb = s->tb;
660
    if ((pc & TARGET_PAGE_MASK) == (tb->pc & TARGET_PAGE_MASK) &&
661
        (npc & TARGET_PAGE_MASK) == (tb->pc & TARGET_PAGE_MASK))  {
662
        /* jump to same page: we can use a direct jump */
663
        if (tb_num == 0)
664
            gen_op_goto_tb0(TBPARAM(tb));
665
        else
666
            gen_op_goto_tb1(TBPARAM(tb));
667
        gen_jmp_im(pc);
668
        gen_movl_npc_im(npc);
669
        gen_op_movl_T0_im((long)tb + tb_num);
670
        gen_op_exit_tb();
671
    } else {
672
        /* jump to another page: currently not optimized */
673
        gen_jmp_im(pc);
674
        gen_movl_npc_im(npc);
675
        gen_op_movl_T0_0();
676
        gen_op_exit_tb();
677
    }
678
}
679

    
680
static inline void gen_branch2(DisasContext *dc, target_ulong pc1,
681
                               target_ulong pc2)
682
{
683
    int l1;
684

    
685
    l1 = gen_new_label();
686

    
687
    gen_op_jz_T2_label(l1);
688

    
689
    gen_goto_tb(dc, 0, pc1, pc1 + 4);
690

    
691
    gen_set_label(l1);
692
    gen_goto_tb(dc, 1, pc2, pc2 + 4);
693
}
694

    
695
static inline void gen_branch_a(DisasContext *dc, target_ulong pc1,
696
                                target_ulong pc2)
697
{
698
    int l1;
699

    
700
    l1 = gen_new_label();
701

    
702
    gen_op_jz_T2_label(l1);
703

    
704
    gen_goto_tb(dc, 0, pc2, pc1);
705

    
706
    gen_set_label(l1);
707
    gen_goto_tb(dc, 1, pc2 + 4, pc2 + 8);
708
}
709

    
710
static inline void gen_branch(DisasContext *dc, target_ulong pc,
711
                              target_ulong npc)
712
{
713
    gen_goto_tb(dc, 0, pc, npc);
714
}
715

    
716
static inline void gen_generic_branch(target_ulong npc1, target_ulong npc2)
717
{
718
    int l1, l2;
719

    
720
    l1 = gen_new_label();
721
    l2 = gen_new_label();
722
    gen_op_jz_T2_label(l1);
723

    
724
    gen_movl_npc_im(npc1);
725
    gen_op_jmp_label(l2);
726

    
727
    gen_set_label(l1);
728
    gen_movl_npc_im(npc2);
729
    gen_set_label(l2);
730
}
731

    
732
/* call this function before using T2 as it may have been set for a jump */
733
static inline void flush_T2(DisasContext * dc)
734
{
735
    if (dc->npc == JUMP_PC) {
736
        gen_generic_branch(dc->jump_pc[0], dc->jump_pc[1]);
737
        dc->npc = DYNAMIC_PC;
738
    }
739
}
740

    
741
static inline void save_npc(DisasContext * dc)
742
{
743
    if (dc->npc == JUMP_PC) {
744
        gen_generic_branch(dc->jump_pc[0], dc->jump_pc[1]);
745
        dc->npc = DYNAMIC_PC;
746
    } else if (dc->npc != DYNAMIC_PC) {
747
        gen_movl_npc_im(dc->npc);
748
    }
749
}
750

    
751
static inline void save_state(DisasContext * dc)
752
{
753
    gen_jmp_im(dc->pc);
754
    save_npc(dc);
755
}
756

    
757
static inline void gen_mov_pc_npc(DisasContext * dc)
758
{
759
    if (dc->npc == JUMP_PC) {
760
        gen_generic_branch(dc->jump_pc[0], dc->jump_pc[1]);
761
        gen_op_mov_pc_npc();
762
        dc->pc = DYNAMIC_PC;
763
    } else if (dc->npc == DYNAMIC_PC) {
764
        gen_op_mov_pc_npc();
765
        dc->pc = DYNAMIC_PC;
766
    } else {
767
        dc->pc = dc->npc;
768
    }
769
}
770

    
771
static GenOpFunc * const gen_cond[2][16] = {
772
    {
773
        gen_op_eval_bn,
774
        gen_op_eval_be,
775
        gen_op_eval_ble,
776
        gen_op_eval_bl,
777
        gen_op_eval_bleu,
778
        gen_op_eval_bcs,
779
        gen_op_eval_bneg,
780
        gen_op_eval_bvs,
781
        gen_op_eval_ba,
782
        gen_op_eval_bne,
783
        gen_op_eval_bg,
784
        gen_op_eval_bge,
785
        gen_op_eval_bgu,
786
        gen_op_eval_bcc,
787
        gen_op_eval_bpos,
788
        gen_op_eval_bvc,
789
    },
790
    {
791
#ifdef TARGET_SPARC64
792
        gen_op_eval_bn,
793
        gen_op_eval_xbe,
794
        gen_op_eval_xble,
795
        gen_op_eval_xbl,
796
        gen_op_eval_xbleu,
797
        gen_op_eval_xbcs,
798
        gen_op_eval_xbneg,
799
        gen_op_eval_xbvs,
800
        gen_op_eval_ba,
801
        gen_op_eval_xbne,
802
        gen_op_eval_xbg,
803
        gen_op_eval_xbge,
804
        gen_op_eval_xbgu,
805
        gen_op_eval_xbcc,
806
        gen_op_eval_xbpos,
807
        gen_op_eval_xbvc,
808
#endif
809
    },
810
};
811

    
812
static GenOpFunc * const gen_fcond[4][16] = {
813
    {
814
        gen_op_eval_bn,
815
        gen_op_eval_fbne,
816
        gen_op_eval_fblg,
817
        gen_op_eval_fbul,
818
        gen_op_eval_fbl,
819
        gen_op_eval_fbug,
820
        gen_op_eval_fbg,
821
        gen_op_eval_fbu,
822
        gen_op_eval_ba,
823
        gen_op_eval_fbe,
824
        gen_op_eval_fbue,
825
        gen_op_eval_fbge,
826
        gen_op_eval_fbuge,
827
        gen_op_eval_fble,
828
        gen_op_eval_fbule,
829
        gen_op_eval_fbo,
830
    },
831
#ifdef TARGET_SPARC64
832
    {
833
        gen_op_eval_bn,
834
        gen_op_eval_fbne_fcc1,
835
        gen_op_eval_fblg_fcc1,
836
        gen_op_eval_fbul_fcc1,
837
        gen_op_eval_fbl_fcc1,
838
        gen_op_eval_fbug_fcc1,
839
        gen_op_eval_fbg_fcc1,
840
        gen_op_eval_fbu_fcc1,
841
        gen_op_eval_ba,
842
        gen_op_eval_fbe_fcc1,
843
        gen_op_eval_fbue_fcc1,
844
        gen_op_eval_fbge_fcc1,
845
        gen_op_eval_fbuge_fcc1,
846
        gen_op_eval_fble_fcc1,
847
        gen_op_eval_fbule_fcc1,
848
        gen_op_eval_fbo_fcc1,
849
    },
850
    {
851
        gen_op_eval_bn,
852
        gen_op_eval_fbne_fcc2,
853
        gen_op_eval_fblg_fcc2,
854
        gen_op_eval_fbul_fcc2,
855
        gen_op_eval_fbl_fcc2,
856
        gen_op_eval_fbug_fcc2,
857
        gen_op_eval_fbg_fcc2,
858
        gen_op_eval_fbu_fcc2,
859
        gen_op_eval_ba,
860
        gen_op_eval_fbe_fcc2,
861
        gen_op_eval_fbue_fcc2,
862
        gen_op_eval_fbge_fcc2,
863
        gen_op_eval_fbuge_fcc2,
864
        gen_op_eval_fble_fcc2,
865
        gen_op_eval_fbule_fcc2,
866
        gen_op_eval_fbo_fcc2,
867
    },
868
    {
869
        gen_op_eval_bn,
870
        gen_op_eval_fbne_fcc3,
871
        gen_op_eval_fblg_fcc3,
872
        gen_op_eval_fbul_fcc3,
873
        gen_op_eval_fbl_fcc3,
874
        gen_op_eval_fbug_fcc3,
875
        gen_op_eval_fbg_fcc3,
876
        gen_op_eval_fbu_fcc3,
877
        gen_op_eval_ba,
878
        gen_op_eval_fbe_fcc3,
879
        gen_op_eval_fbue_fcc3,
880
        gen_op_eval_fbge_fcc3,
881
        gen_op_eval_fbuge_fcc3,
882
        gen_op_eval_fble_fcc3,
883
        gen_op_eval_fbule_fcc3,
884
        gen_op_eval_fbo_fcc3,
885
    },
886
#else
887
    {}, {}, {},
888
#endif
889
};
890

    
891
#ifdef TARGET_SPARC64
892
static void gen_cond_reg(int cond)
893
{
894
        switch (cond) {
895
        case 0x1:
896
            gen_op_eval_brz();
897
            break;
898
        case 0x2:
899
            gen_op_eval_brlez();
900
            break;
901
        case 0x3:
902
            gen_op_eval_brlz();
903
            break;
904
        case 0x5:
905
            gen_op_eval_brnz();
906
            break;
907
        case 0x6:
908
            gen_op_eval_brgz();
909
            break;
910
        default:
911
        case 0x7:
912
            gen_op_eval_brgez();
913
            break;
914
        }
915
}
916
#endif
917

    
918
/* XXX: potentially incorrect if dynamic npc */
919
static void do_branch(DisasContext * dc, int32_t offset, uint32_t insn, int cc)
920
{
921
    unsigned int cond = GET_FIELD(insn, 3, 6), a = (insn & (1 << 29));
922
    target_ulong target = dc->pc + offset;
923

    
924
    if (cond == 0x0) {
925
        /* unconditional not taken */
926
        if (a) {
927
            dc->pc = dc->npc + 4;
928
            dc->npc = dc->pc + 4;
929
        } else {
930
            dc->pc = dc->npc;
931
            dc->npc = dc->pc + 4;
932
        }
933
    } else if (cond == 0x8) {
934
        /* unconditional taken */
935
        if (a) {
936
            dc->pc = target;
937
            dc->npc = dc->pc + 4;
938
        } else {
939
            dc->pc = dc->npc;
940
            dc->npc = target;
941
        }
942
    } else {
943
        flush_T2(dc);
944
        gen_cond[cc][cond]();
945
        if (a) {
946
            gen_branch_a(dc, target, dc->npc);
947
            dc->is_br = 1;
948
        } else {
949
            dc->pc = dc->npc;
950
            dc->jump_pc[0] = target;
951
            dc->jump_pc[1] = dc->npc + 4;
952
            dc->npc = JUMP_PC;
953
        }
954
    }
955
}
956

    
957
/* XXX: potentially incorrect if dynamic npc */
958
static void do_fbranch(DisasContext * dc, int32_t offset, uint32_t insn, int cc)
959
{
960
    unsigned int cond = GET_FIELD(insn, 3, 6), a = (insn & (1 << 29));
961
    target_ulong target = dc->pc + offset;
962

    
963
    if (cond == 0x0) {
964
        /* unconditional not taken */
965
        if (a) {
966
            dc->pc = dc->npc + 4;
967
            dc->npc = dc->pc + 4;
968
        } else {
969
            dc->pc = dc->npc;
970
            dc->npc = dc->pc + 4;
971
        }
972
    } else if (cond == 0x8) {
973
        /* unconditional taken */
974
        if (a) {
975
            dc->pc = target;
976
            dc->npc = dc->pc + 4;
977
        } else {
978
            dc->pc = dc->npc;
979
            dc->npc = target;
980
        }
981
    } else {
982
        flush_T2(dc);
983
        gen_fcond[cc][cond]();
984
        if (a) {
985
            gen_branch_a(dc, target, dc->npc);
986
            dc->is_br = 1;
987
        } else {
988
            dc->pc = dc->npc;
989
            dc->jump_pc[0] = target;
990
            dc->jump_pc[1] = dc->npc + 4;
991
            dc->npc = JUMP_PC;
992
        }
993
    }
994
}
995

    
996
#ifdef TARGET_SPARC64
997
/* XXX: potentially incorrect if dynamic npc */
998
static void do_branch_reg(DisasContext * dc, int32_t offset, uint32_t insn)
999
{
1000
    unsigned int cond = GET_FIELD_SP(insn, 25, 27), a = (insn & (1 << 29));
1001
    target_ulong target = dc->pc + offset;
1002

    
1003
    flush_T2(dc);
1004
    gen_cond_reg(cond);
1005
    if (a) {
1006
        gen_branch_a(dc, target, dc->npc);
1007
        dc->is_br = 1;
1008
    } else {
1009
        dc->pc = dc->npc;
1010
        dc->jump_pc[0] = target;
1011
        dc->jump_pc[1] = dc->npc + 4;
1012
        dc->npc = JUMP_PC;
1013
    }
1014
}
1015

    
1016
static GenOpFunc * const gen_fcmps[4] = {
1017
    gen_op_fcmps,
1018
    gen_op_fcmps_fcc1,
1019
    gen_op_fcmps_fcc2,
1020
    gen_op_fcmps_fcc3,
1021
};
1022

    
1023
static GenOpFunc * const gen_fcmpd[4] = {
1024
    gen_op_fcmpd,
1025
    gen_op_fcmpd_fcc1,
1026
    gen_op_fcmpd_fcc2,
1027
    gen_op_fcmpd_fcc3,
1028
};
1029

    
1030
static GenOpFunc * const gen_fcmpes[4] = {
1031
    gen_op_fcmpes,
1032
    gen_op_fcmpes_fcc1,
1033
    gen_op_fcmpes_fcc2,
1034
    gen_op_fcmpes_fcc3,
1035
};
1036

    
1037
static GenOpFunc * const gen_fcmped[4] = {
1038
    gen_op_fcmped,
1039
    gen_op_fcmped_fcc1,
1040
    gen_op_fcmped_fcc2,
1041
    gen_op_fcmped_fcc3,
1042
};
1043

    
1044
#endif
1045

    
1046
static int gen_trap_ifnofpu(DisasContext * dc)
1047
{
1048
#if !defined(CONFIG_USER_ONLY)
1049
    if (!dc->fpu_enabled) {
1050
        save_state(dc);
1051
        gen_op_exception(TT_NFPU_INSN);
1052
        dc->is_br = 1;
1053
        return 1;
1054
    }
1055
#endif
1056
    return 0;
1057
}
1058

    
1059
/* before an instruction, dc->pc must be static */
1060
static void disas_sparc_insn(DisasContext * dc)
1061
{
1062
    unsigned int insn, opc, rs1, rs2, rd;
1063

    
1064
    insn = ldl_code(dc->pc);
1065
    opc = GET_FIELD(insn, 0, 1);
1066

    
1067
    rd = GET_FIELD(insn, 2, 6);
1068
    switch (opc) {
1069
    case 0:                     /* branches/sethi */
1070
        {
1071
            unsigned int xop = GET_FIELD(insn, 7, 9);
1072
            int32_t target;
1073
            switch (xop) {
1074
#ifdef TARGET_SPARC64
1075
            case 0x1:           /* V9 BPcc */
1076
                {
1077
                    int cc;
1078

    
1079
                    target = GET_FIELD_SP(insn, 0, 18);
1080
                    target = sign_extend(target, 18);
1081
                    target <<= 2;
1082
                    cc = GET_FIELD_SP(insn, 20, 21);
1083
                    if (cc == 0)
1084
                        do_branch(dc, target, insn, 0);
1085
                    else if (cc == 2)
1086
                        do_branch(dc, target, insn, 1);
1087
                    else
1088
                        goto illegal_insn;
1089
                    goto jmp_insn;
1090
                }
1091
            case 0x3:           /* V9 BPr */
1092
                {
1093
                    target = GET_FIELD_SP(insn, 0, 13) |
1094
                        (GET_FIELD_SP(insn, 20, 21) << 14);
1095
                    target = sign_extend(target, 16);
1096
                    target <<= 2;
1097
                    rs1 = GET_FIELD(insn, 13, 17);
1098
                    gen_movl_reg_T0(rs1);
1099
                    do_branch_reg(dc, target, insn);
1100
                    goto jmp_insn;
1101
                }
1102
            case 0x5:           /* V9 FBPcc */
1103
                {
1104
                    int cc = GET_FIELD_SP(insn, 20, 21);
1105
                    if (gen_trap_ifnofpu(dc))
1106
                        goto jmp_insn;
1107
                    target = GET_FIELD_SP(insn, 0, 18);
1108
                    target = sign_extend(target, 19);
1109
                    target <<= 2;
1110
                    do_fbranch(dc, target, insn, cc);
1111
                    goto jmp_insn;
1112
                }
1113
#else
1114
            case 0x7:           /* CBN+x */
1115
                {
1116
                    goto ncp_insn;
1117
                }
1118
#endif
1119
            case 0x2:           /* BN+x */
1120
                {
1121
                    target = GET_FIELD(insn, 10, 31);
1122
                    target = sign_extend(target, 22);
1123
                    target <<= 2;
1124
                    do_branch(dc, target, insn, 0);
1125
                    goto jmp_insn;
1126
                }
1127
            case 0x6:           /* FBN+x */
1128
                {
1129
                    if (gen_trap_ifnofpu(dc))
1130
                        goto jmp_insn;
1131
                    target = GET_FIELD(insn, 10, 31);
1132
                    target = sign_extend(target, 22);
1133
                    target <<= 2;
1134
                    do_fbranch(dc, target, insn, 0);
1135
                    goto jmp_insn;
1136
                }
1137
            case 0x4:           /* SETHI */
1138
#define OPTIM
1139
#if defined(OPTIM)
1140
                if (rd) { // nop
1141
#endif
1142
                    uint32_t value = GET_FIELD(insn, 10, 31);
1143
                    gen_movl_imm_T0(value << 10);
1144
                    gen_movl_T0_reg(rd);
1145
#if defined(OPTIM)
1146
                }
1147
#endif
1148
                break;
1149
            case 0x0:           /* UNIMPL */
1150
            default:
1151
                goto illegal_insn;
1152
            }
1153
            break;
1154
        }
1155
        break;
1156
    case 1:
1157
        /*CALL*/ {
1158
            target_long target = GET_FIELDs(insn, 2, 31) << 2;
1159

    
1160
#ifdef TARGET_SPARC64
1161
            if (dc->pc == (uint32_t)dc->pc) {
1162
                gen_op_movl_T0_im(dc->pc);
1163
            } else {
1164
                gen_op_movq_T0_im64(dc->pc >> 32, dc->pc);
1165
            }
1166
#else
1167
            gen_op_movl_T0_im(dc->pc);
1168
#endif
1169
            gen_movl_T0_reg(15);
1170
            target += dc->pc;
1171
            gen_mov_pc_npc(dc);
1172
            dc->npc = target;
1173
        }
1174
        goto jmp_insn;
1175
    case 2:                     /* FPU & Logical Operations */
1176
        {
1177
            unsigned int xop = GET_FIELD(insn, 7, 12);
1178
            if (xop == 0x3a) {  /* generate trap */
1179
                int cond;
1180

    
1181
                rs1 = GET_FIELD(insn, 13, 17);
1182
                gen_movl_reg_T0(rs1);
1183
                if (IS_IMM) {
1184
                    rs2 = GET_FIELD(insn, 25, 31);
1185
#if defined(OPTIM)
1186
                    if (rs2 != 0) {
1187
#endif
1188
                        gen_movl_simm_T1(rs2);
1189
                        gen_op_add_T1_T0();
1190
#if defined(OPTIM)
1191
                    }
1192
#endif
1193
                } else {
1194
                    rs2 = GET_FIELD(insn, 27, 31);
1195
#if defined(OPTIM)
1196
                    if (rs2 != 0) {
1197
#endif
1198
                        gen_movl_reg_T1(rs2);
1199
                        gen_op_add_T1_T0();
1200
#if defined(OPTIM)
1201
                    }
1202
#endif
1203
                }
1204
                cond = GET_FIELD(insn, 3, 6);
1205
                if (cond == 0x8) {
1206
                    save_state(dc);
1207
                    gen_op_trap_T0();
1208
                } else if (cond != 0) {
1209
#ifdef TARGET_SPARC64
1210
                    /* V9 icc/xcc */
1211
                    int cc = GET_FIELD_SP(insn, 11, 12);
1212
                    flush_T2(dc);
1213
                    save_state(dc);
1214
                    if (cc == 0)
1215
                        gen_cond[0][cond]();
1216
                    else if (cc == 2)
1217
                        gen_cond[1][cond]();
1218
                    else
1219
                        goto illegal_insn;
1220
#else
1221
                    flush_T2(dc);
1222
                    save_state(dc);
1223
                    gen_cond[0][cond]();
1224
#endif
1225
                    gen_op_trapcc_T0();
1226
                }
1227
                gen_op_next_insn();
1228
                gen_op_movl_T0_0();
1229
                gen_op_exit_tb();
1230
                dc->is_br = 1;
1231
                goto jmp_insn;
1232
            } else if (xop == 0x28) {
1233
                rs1 = GET_FIELD(insn, 13, 17);
1234
                switch(rs1) {
1235
                case 0: /* rdy */
1236
#ifndef TARGET_SPARC64
1237
                case 0x01 ... 0x0e: /* undefined in the SPARCv8
1238
                                       manual, rdy on the microSPARC
1239
                                       II */
1240
                case 0x0f:          /* stbar in the SPARCv8 manual,
1241
                                       rdy on the microSPARC II */
1242
                case 0x10 ... 0x1f: /* implementation-dependent in the
1243
                                       SPARCv8 manual, rdy on the
1244
                                       microSPARC II */
1245
#endif
1246
                    gen_op_movtl_T0_env(offsetof(CPUSPARCState, y));
1247
                    gen_movl_T0_reg(rd);
1248
                    break;
1249
#ifdef TARGET_SPARC64
1250
                case 0x2: /* V9 rdccr */
1251
                    gen_op_rdccr();
1252
                    gen_movl_T0_reg(rd);
1253
                    break;
1254
                case 0x3: /* V9 rdasi */
1255
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, asi));
1256
                    gen_movl_T0_reg(rd);
1257
                    break;
1258
                case 0x4: /* V9 rdtick */
1259
                    gen_op_rdtick();
1260
                    gen_movl_T0_reg(rd);
1261
                    break;
1262
                case 0x5: /* V9 rdpc */
1263
                    if (dc->pc == (uint32_t)dc->pc) {
1264
                        gen_op_movl_T0_im(dc->pc);
1265
                    } else {
1266
                        gen_op_movq_T0_im64(dc->pc >> 32, dc->pc);
1267
                    }
1268
                    gen_movl_T0_reg(rd);
1269
                    break;
1270
                case 0x6: /* V9 rdfprs */
1271
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, fprs));
1272
                    gen_movl_T0_reg(rd);
1273
                    break;
1274
                case 0xf: /* V9 membar */
1275
                    break; /* no effect */
1276
                case 0x13: /* Graphics Status */
1277
                    if (gen_trap_ifnofpu(dc))
1278
                        goto jmp_insn;
1279
                    gen_op_movtl_T0_env(offsetof(CPUSPARCState, gsr));
1280
                    gen_movl_T0_reg(rd);
1281
                    break;
1282
                case 0x17: /* Tick compare */
1283
                    gen_op_movtl_T0_env(offsetof(CPUSPARCState, tick_cmpr));
1284
                    gen_movl_T0_reg(rd);
1285
                    break;
1286
                case 0x18: /* System tick */
1287
                    gen_op_rdstick();
1288
                    gen_movl_T0_reg(rd);
1289
                    break;
1290
                case 0x19: /* System tick compare */
1291
                    gen_op_movtl_T0_env(offsetof(CPUSPARCState, stick_cmpr));
1292
                    gen_movl_T0_reg(rd);
1293
                    break;
1294
                case 0x10: /* Performance Control */
1295
                case 0x11: /* Performance Instrumentation Counter */
1296
                case 0x12: /* Dispatch Control */
1297
                case 0x14: /* Softint set, WO */
1298
                case 0x15: /* Softint clear, WO */
1299
                case 0x16: /* Softint write */
1300
#endif
1301
                default:
1302
                    goto illegal_insn;
1303
                }
1304
#if !defined(CONFIG_USER_ONLY)
1305
            } else if (xop == 0x29) { /* rdpsr / UA2005 rdhpr */
1306
#ifndef TARGET_SPARC64
1307
                if (!supervisor(dc))
1308
                    goto priv_insn;
1309
                gen_op_rdpsr();
1310
#else
1311
                if (!hypervisor(dc))
1312
                    goto priv_insn;
1313
                rs1 = GET_FIELD(insn, 13, 17);
1314
                switch (rs1) {
1315
                case 0: // hpstate
1316
                    // gen_op_rdhpstate();
1317
                    break;
1318
                case 1: // htstate
1319
                    // gen_op_rdhtstate();
1320
                    break;
1321
                case 3: // hintp
1322
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, hintp));
1323
                    break;
1324
                case 5: // htba
1325
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, htba));
1326
                    break;
1327
                case 6: // hver
1328
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, hver));
1329
                    break;
1330
                case 31: // hstick_cmpr
1331
                    gen_op_movl_env_T0(offsetof(CPUSPARCState, hstick_cmpr));
1332
                    break;
1333
                default:
1334
                    goto illegal_insn;
1335
                }
1336
#endif
1337
                gen_movl_T0_reg(rd);
1338
                break;
1339
            } else if (xop == 0x2a) { /* rdwim / V9 rdpr */
1340
                if (!supervisor(dc))
1341
                    goto priv_insn;
1342
#ifdef TARGET_SPARC64
1343
                rs1 = GET_FIELD(insn, 13, 17);
1344
                switch (rs1) {
1345
                case 0: // tpc
1346
                    gen_op_rdtpc();
1347
                    break;
1348
                case 1: // tnpc
1349
                    gen_op_rdtnpc();
1350
                    break;
1351
                case 2: // tstate
1352
                    gen_op_rdtstate();
1353
                    break;
1354
                case 3: // tt
1355
                    gen_op_rdtt();
1356
                    break;
1357
                case 4: // tick
1358
                    gen_op_rdtick();
1359
                    break;
1360
                case 5: // tba
1361
                    gen_op_movtl_T0_env(offsetof(CPUSPARCState, tbr));
1362
                    break;
1363
                case 6: // pstate
1364
                    gen_op_rdpstate();
1365
                    break;
1366
                case 7: // tl
1367
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, tl));
1368
                    break;
1369
                case 8: // pil
1370
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, psrpil));
1371
                    break;
1372
                case 9: // cwp
1373
                    gen_op_rdcwp();
1374
                    break;
1375
                case 10: // cansave
1376
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, cansave));
1377
                    break;
1378
                case 11: // canrestore
1379
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, canrestore));
1380
                    break;
1381
                case 12: // cleanwin
1382
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, cleanwin));
1383
                    break;
1384
                case 13: // otherwin
1385
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, otherwin));
1386
                    break;
1387
                case 14: // wstate
1388
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, wstate));
1389
                    break;
1390
                case 16: // UA2005 gl
1391
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, gl));
1392
                    break;
1393
                case 26: // UA2005 strand status
1394
                    if (!hypervisor(dc))
1395
                        goto priv_insn;
1396
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, ssr));
1397
                    break;
1398
                case 31: // ver
1399
                    gen_op_movtl_T0_env(offsetof(CPUSPARCState, version));
1400
                    break;
1401
                case 15: // fq
1402
                default:
1403
                    goto illegal_insn;
1404
                }
1405
#else
1406
                gen_op_movl_T0_env(offsetof(CPUSPARCState, wim));
1407
#endif
1408
                gen_movl_T0_reg(rd);
1409
                break;
1410
            } else if (xop == 0x2b) { /* rdtbr / V9 flushw */
1411
#ifdef TARGET_SPARC64
1412
                gen_op_flushw();
1413
#else
1414
                if (!supervisor(dc))
1415
                    goto priv_insn;
1416
                gen_op_movtl_T0_env(offsetof(CPUSPARCState, tbr));
1417
                gen_movl_T0_reg(rd);
1418
#endif
1419
                break;
1420
#endif
1421
            } else if (xop == 0x34) {   /* FPU Operations */
1422
                if (gen_trap_ifnofpu(dc))
1423
                    goto jmp_insn;
1424
                gen_op_clear_ieee_excp_and_FTT();
1425
                rs1 = GET_FIELD(insn, 13, 17);
1426
                rs2 = GET_FIELD(insn, 27, 31);
1427
                xop = GET_FIELD(insn, 18, 26);
1428
                switch (xop) {
1429
                    case 0x1: /* fmovs */
1430
                        gen_op_load_fpr_FT0(rs2);
1431
                        gen_op_store_FT0_fpr(rd);
1432
                        break;
1433
                    case 0x5: /* fnegs */
1434
                        gen_op_load_fpr_FT1(rs2);
1435
                        gen_op_fnegs();
1436
                        gen_op_store_FT0_fpr(rd);
1437
                        break;
1438
                    case 0x9: /* fabss */
1439
                        gen_op_load_fpr_FT1(rs2);
1440
                        gen_op_fabss();
1441
                        gen_op_store_FT0_fpr(rd);
1442
                        break;
1443
                    case 0x29: /* fsqrts */
1444
                        gen_op_load_fpr_FT1(rs2);
1445
                        gen_op_fsqrts();
1446
                        gen_op_store_FT0_fpr(rd);
1447
                        break;
1448
                    case 0x2a: /* fsqrtd */
1449
                        gen_op_load_fpr_DT1(DFPREG(rs2));
1450
                        gen_op_fsqrtd();
1451
                        gen_op_store_DT0_fpr(DFPREG(rd));
1452
                        break;
1453
                    case 0x2b: /* fsqrtq */
1454
                        goto nfpu_insn;
1455
                    case 0x41:
1456
                        gen_op_load_fpr_FT0(rs1);
1457
                        gen_op_load_fpr_FT1(rs2);
1458
                        gen_op_fadds();
1459
                        gen_op_store_FT0_fpr(rd);
1460
                        break;
1461
                    case 0x42:
1462
                        gen_op_load_fpr_DT0(DFPREG(rs1));
1463
                        gen_op_load_fpr_DT1(DFPREG(rs2));
1464
                        gen_op_faddd();
1465
                        gen_op_store_DT0_fpr(DFPREG(rd));
1466
                        break;
1467
                    case 0x43: /* faddq */
1468
                        goto nfpu_insn;
1469
                    case 0x45:
1470
                        gen_op_load_fpr_FT0(rs1);
1471
                        gen_op_load_fpr_FT1(rs2);
1472
                        gen_op_fsubs();
1473
                        gen_op_store_FT0_fpr(rd);
1474
                        break;
1475
                    case 0x46:
1476
                        gen_op_load_fpr_DT0(DFPREG(rs1));
1477
                        gen_op_load_fpr_DT1(DFPREG(rs2));
1478
                        gen_op_fsubd();
1479
                        gen_op_store_DT0_fpr(DFPREG(rd));
1480
                        break;
1481
                    case 0x47: /* fsubq */
1482
                        goto nfpu_insn;
1483
                    case 0x49:
1484
                        gen_op_load_fpr_FT0(rs1);
1485
                        gen_op_load_fpr_FT1(rs2);
1486
                        gen_op_fmuls();
1487
                        gen_op_store_FT0_fpr(rd);
1488
                        break;
1489
                    case 0x4a:
1490
                        gen_op_load_fpr_DT0(DFPREG(rs1));
1491
                        gen_op_load_fpr_DT1(DFPREG(rs2));
1492
                        gen_op_fmuld();
1493
                        gen_op_store_DT0_fpr(rd);
1494
                        break;
1495
                    case 0x4b: /* fmulq */
1496
                        goto nfpu_insn;
1497
                    case 0x4d:
1498
                        gen_op_load_fpr_FT0(rs1);
1499
                        gen_op_load_fpr_FT1(rs2);
1500
                        gen_op_fdivs();
1501
                        gen_op_store_FT0_fpr(rd);
1502
                        break;
1503
                    case 0x4e:
1504
                        gen_op_load_fpr_DT0(DFPREG(rs1));
1505
                        gen_op_load_fpr_DT1(DFPREG(rs2));
1506
                        gen_op_fdivd();
1507
                        gen_op_store_DT0_fpr(DFPREG(rd));
1508
                        break;
1509
                    case 0x4f: /* fdivq */
1510
                        goto nfpu_insn;
1511
                    case 0x69:
1512
                        gen_op_load_fpr_FT0(rs1);
1513
                        gen_op_load_fpr_FT1(rs2);
1514
                        gen_op_fsmuld();
1515
                        gen_op_store_DT0_fpr(DFPREG(rd));
1516
                        break;
1517
                    case 0x6e: /* fdmulq */
1518
                        goto nfpu_insn;
1519
                    case 0xc4:
1520
                        gen_op_load_fpr_FT1(rs2);
1521
                        gen_op_fitos();
1522
                        gen_op_store_FT0_fpr(rd);
1523
                        break;
1524
                    case 0xc6:
1525
                        gen_op_load_fpr_DT1(DFPREG(rs2));
1526
                        gen_op_fdtos();
1527
                        gen_op_store_FT0_fpr(rd);
1528
                        break;
1529
                    case 0xc7: /* fqtos */
1530
                        goto nfpu_insn;
1531
                    case 0xc8:
1532
                        gen_op_load_fpr_FT1(rs2);
1533
                        gen_op_fitod();
1534
                        gen_op_store_DT0_fpr(DFPREG(rd));
1535
                        break;
1536
                    case 0xc9:
1537
                        gen_op_load_fpr_FT1(rs2);
1538
                        gen_op_fstod();
1539
                        gen_op_store_DT0_fpr(DFPREG(rd));
1540
                        break;
1541
                    case 0xcb: /* fqtod */
1542
                        goto nfpu_insn;
1543
                    case 0xcc: /* fitoq */
1544
                        goto nfpu_insn;
1545
                    case 0xcd: /* fstoq */
1546
                        goto nfpu_insn;
1547
                    case 0xce: /* fdtoq */
1548
                        goto nfpu_insn;
1549
                    case 0xd1:
1550
                        gen_op_load_fpr_FT1(rs2);
1551
                        gen_op_fstoi();
1552
                        gen_op_store_FT0_fpr(rd);
1553
                        break;
1554
                    case 0xd2:
1555
                        gen_op_load_fpr_DT1(rs2);
1556
                        gen_op_fdtoi();
1557
                        gen_op_store_FT0_fpr(rd);
1558
                        break;
1559
                    case 0xd3: /* fqtoi */
1560
                        goto nfpu_insn;
1561
#ifdef TARGET_SPARC64
1562
                    case 0x2: /* V9 fmovd */
1563
                        gen_op_load_fpr_DT0(DFPREG(rs2));
1564
                        gen_op_store_DT0_fpr(DFPREG(rd));
1565
                        break;
1566
                    case 0x6: /* V9 fnegd */
1567
                        gen_op_load_fpr_DT1(DFPREG(rs2));
1568
                        gen_op_fnegd();
1569
                        gen_op_store_DT0_fpr(DFPREG(rd));
1570
                        break;
1571
                    case 0xa: /* V9 fabsd */
1572
                        gen_op_load_fpr_DT1(DFPREG(rs2));
1573
                        gen_op_fabsd();
1574
                        gen_op_store_DT0_fpr(DFPREG(rd));
1575
                        break;
1576
                    case 0x81: /* V9 fstox */
1577
                        gen_op_load_fpr_FT1(rs2);
1578
                        gen_op_fstox();
1579
                        gen_op_store_DT0_fpr(DFPREG(rd));
1580
                        break;
1581
                    case 0x82: /* V9 fdtox */
1582
                        gen_op_load_fpr_DT1(DFPREG(rs2));
1583
                        gen_op_fdtox();
1584
                        gen_op_store_DT0_fpr(DFPREG(rd));
1585
                        break;
1586
                    case 0x84: /* V9 fxtos */
1587
                        gen_op_load_fpr_DT1(DFPREG(rs2));
1588
                        gen_op_fxtos();
1589
                        gen_op_store_FT0_fpr(rd);
1590
                        break;
1591
                    case 0x88: /* V9 fxtod */
1592
                        gen_op_load_fpr_DT1(DFPREG(rs2));
1593
                        gen_op_fxtod();
1594
                        gen_op_store_DT0_fpr(DFPREG(rd));
1595
                        break;
1596
                    case 0x3: /* V9 fmovq */
1597
                    case 0x7: /* V9 fnegq */
1598
                    case 0xb: /* V9 fabsq */
1599
                    case 0x83: /* V9 fqtox */
1600
                    case 0x8c: /* V9 fxtoq */
1601
                        goto nfpu_insn;
1602
#endif
1603
                    default:
1604
                        goto illegal_insn;
1605
                }
1606
            } else if (xop == 0x35) {   /* FPU Operations */
1607
#ifdef TARGET_SPARC64
1608
                int cond;
1609
#endif
1610
                if (gen_trap_ifnofpu(dc))
1611
                    goto jmp_insn;
1612
                gen_op_clear_ieee_excp_and_FTT();
1613
                rs1 = GET_FIELD(insn, 13, 17);
1614
                rs2 = GET_FIELD(insn, 27, 31);
1615
                xop = GET_FIELD(insn, 18, 26);
1616
#ifdef TARGET_SPARC64
1617
                if ((xop & 0x11f) == 0x005) { // V9 fmovsr
1618
                    cond = GET_FIELD_SP(insn, 14, 17);
1619
                    gen_op_load_fpr_FT0(rd);
1620
                    gen_op_load_fpr_FT1(rs2);
1621
                    rs1 = GET_FIELD(insn, 13, 17);
1622
                    gen_movl_reg_T0(rs1);
1623
                    flush_T2(dc);
1624
                    gen_cond_reg(cond);
1625
                    gen_op_fmovs_cc();
1626
                    gen_op_store_FT0_fpr(rd);
1627
                    break;
1628
                } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr
1629
                    cond = GET_FIELD_SP(insn, 14, 17);
1630
                    gen_op_load_fpr_DT0(rd);
1631
                    gen_op_load_fpr_DT1(rs2);
1632
                    flush_T2(dc);
1633
                    rs1 = GET_FIELD(insn, 13, 17);
1634
                    gen_movl_reg_T0(rs1);
1635
                    gen_cond_reg(cond);
1636
                    gen_op_fmovs_cc();
1637
                    gen_op_store_DT0_fpr(rd);
1638
                    break;
1639
                } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr
1640
                    goto nfpu_insn;
1641
                }
1642
#endif
1643
                switch (xop) {
1644
#ifdef TARGET_SPARC64
1645
                    case 0x001: /* V9 fmovscc %fcc0 */
1646
                        cond = GET_FIELD_SP(insn, 14, 17);
1647
                        gen_op_load_fpr_FT0(rd);
1648
                        gen_op_load_fpr_FT1(rs2);
1649
                        flush_T2(dc);
1650
                        gen_fcond[0][cond]();
1651
                        gen_op_fmovs_cc();
1652
                        gen_op_store_FT0_fpr(rd);
1653
                        break;
1654
                    case 0x002: /* V9 fmovdcc %fcc0 */
1655
                        cond = GET_FIELD_SP(insn, 14, 17);
1656
                        gen_op_load_fpr_DT0(rd);
1657
                        gen_op_load_fpr_DT1(rs2);
1658
                        flush_T2(dc);
1659
                        gen_fcond[0][cond]();
1660
                        gen_op_fmovd_cc();
1661
                        gen_op_store_DT0_fpr(rd);
1662
                        break;
1663
                    case 0x003: /* V9 fmovqcc %fcc0 */
1664
                        goto nfpu_insn;
1665
                    case 0x041: /* V9 fmovscc %fcc1 */
1666
                        cond = GET_FIELD_SP(insn, 14, 17);
1667
                        gen_op_load_fpr_FT0(rd);
1668
                        gen_op_load_fpr_FT1(rs2);
1669
                        flush_T2(dc);
1670
                        gen_fcond[1][cond]();
1671
                        gen_op_fmovs_cc();
1672
                        gen_op_store_FT0_fpr(rd);
1673
                        break;
1674
                    case 0x042: /* V9 fmovdcc %fcc1 */
1675
                        cond = GET_FIELD_SP(insn, 14, 17);
1676
                        gen_op_load_fpr_DT0(rd);
1677
                        gen_op_load_fpr_DT1(rs2);
1678
                        flush_T2(dc);
1679
                        gen_fcond[1][cond]();
1680
                        gen_op_fmovd_cc();
1681
                        gen_op_store_DT0_fpr(rd);
1682
                        break;
1683
                    case 0x043: /* V9 fmovqcc %fcc1 */
1684
                        goto nfpu_insn;
1685
                    case 0x081: /* V9 fmovscc %fcc2 */
1686
                        cond = GET_FIELD_SP(insn, 14, 17);
1687
                        gen_op_load_fpr_FT0(rd);
1688
                        gen_op_load_fpr_FT1(rs2);
1689
                        flush_T2(dc);
1690
                        gen_fcond[2][cond]();
1691
                        gen_op_fmovs_cc();
1692
                        gen_op_store_FT0_fpr(rd);
1693
                        break;
1694
                    case 0x082: /* V9 fmovdcc %fcc2 */
1695
                        cond = GET_FIELD_SP(insn, 14, 17);
1696
                        gen_op_load_fpr_DT0(rd);
1697
                        gen_op_load_fpr_DT1(rs2);
1698
                        flush_T2(dc);
1699
                        gen_fcond[2][cond]();
1700
                        gen_op_fmovd_cc();
1701
                        gen_op_store_DT0_fpr(rd);
1702
                        break;
1703
                    case 0x083: /* V9 fmovqcc %fcc2 */
1704
                        goto nfpu_insn;
1705
                    case 0x0c1: /* V9 fmovscc %fcc3 */
1706
                        cond = GET_FIELD_SP(insn, 14, 17);
1707
                        gen_op_load_fpr_FT0(rd);
1708
                        gen_op_load_fpr_FT1(rs2);
1709
                        flush_T2(dc);
1710
                        gen_fcond[3][cond]();
1711
                        gen_op_fmovs_cc();
1712
                        gen_op_store_FT0_fpr(rd);
1713
                        break;
1714
                    case 0x0c2: /* V9 fmovdcc %fcc3 */
1715
                        cond = GET_FIELD_SP(insn, 14, 17);
1716
                        gen_op_load_fpr_DT0(rd);
1717
                        gen_op_load_fpr_DT1(rs2);
1718
                        flush_T2(dc);
1719
                        gen_fcond[3][cond]();
1720
                        gen_op_fmovd_cc();
1721
                        gen_op_store_DT0_fpr(rd);
1722
                        break;
1723
                    case 0x0c3: /* V9 fmovqcc %fcc3 */
1724
                        goto nfpu_insn;
1725
                    case 0x101: /* V9 fmovscc %icc */
1726
                        cond = GET_FIELD_SP(insn, 14, 17);
1727
                        gen_op_load_fpr_FT0(rd);
1728
                        gen_op_load_fpr_FT1(rs2);
1729
                        flush_T2(dc);
1730
                        gen_cond[0][cond]();
1731
                        gen_op_fmovs_cc();
1732
                        gen_op_store_FT0_fpr(rd);
1733
                        break;
1734
                    case 0x102: /* V9 fmovdcc %icc */
1735
                        cond = GET_FIELD_SP(insn, 14, 17);
1736
                        gen_op_load_fpr_DT0(rd);
1737
                        gen_op_load_fpr_DT1(rs2);
1738
                        flush_T2(dc);
1739
                        gen_cond[0][cond]();
1740
                        gen_op_fmovd_cc();
1741
                        gen_op_store_DT0_fpr(rd);
1742
                        break;
1743
                    case 0x103: /* V9 fmovqcc %icc */
1744
                        goto nfpu_insn;
1745
                    case 0x181: /* V9 fmovscc %xcc */
1746
                        cond = GET_FIELD_SP(insn, 14, 17);
1747
                        gen_op_load_fpr_FT0(rd);
1748
                        gen_op_load_fpr_FT1(rs2);
1749
                        flush_T2(dc);
1750
                        gen_cond[1][cond]();
1751
                        gen_op_fmovs_cc();
1752
                        gen_op_store_FT0_fpr(rd);
1753
                        break;
1754
                    case 0x182: /* V9 fmovdcc %xcc */
1755
                        cond = GET_FIELD_SP(insn, 14, 17);
1756
                        gen_op_load_fpr_DT0(rd);
1757
                        gen_op_load_fpr_DT1(rs2);
1758
                        flush_T2(dc);
1759
                        gen_cond[1][cond]();
1760
                        gen_op_fmovd_cc();
1761
                        gen_op_store_DT0_fpr(rd);
1762
                        break;
1763
                    case 0x183: /* V9 fmovqcc %xcc */
1764
                        goto nfpu_insn;
1765
#endif
1766
                    case 0x51: /* V9 %fcc */
1767
                        gen_op_load_fpr_FT0(rs1);
1768
                        gen_op_load_fpr_FT1(rs2);
1769
#ifdef TARGET_SPARC64
1770
                        gen_fcmps[rd & 3]();
1771
#else
1772
                        gen_op_fcmps();
1773
#endif
1774
                        break;
1775
                    case 0x52: /* V9 %fcc */
1776
                        gen_op_load_fpr_DT0(DFPREG(rs1));
1777
                        gen_op_load_fpr_DT1(DFPREG(rs2));
1778
#ifdef TARGET_SPARC64
1779
                        gen_fcmpd[rd & 3]();
1780
#else
1781
                        gen_op_fcmpd();
1782
#endif
1783
                        break;
1784
                    case 0x53: /* fcmpq */
1785
                        goto nfpu_insn;
1786
                    case 0x55: /* fcmpes, V9 %fcc */
1787
                        gen_op_load_fpr_FT0(rs1);
1788
                        gen_op_load_fpr_FT1(rs2);
1789
#ifdef TARGET_SPARC64
1790
                        gen_fcmpes[rd & 3]();
1791
#else
1792
                        gen_op_fcmpes();
1793
#endif
1794
                        break;
1795
                    case 0x56: /* fcmped, V9 %fcc */
1796
                        gen_op_load_fpr_DT0(DFPREG(rs1));
1797
                        gen_op_load_fpr_DT1(DFPREG(rs2));
1798
#ifdef TARGET_SPARC64
1799
                        gen_fcmped[rd & 3]();
1800
#else
1801
                        gen_op_fcmped();
1802
#endif
1803
                        break;
1804
                    case 0x57: /* fcmpeq */
1805
                        goto nfpu_insn;
1806
                    default:
1807
                        goto illegal_insn;
1808
                }
1809
#if defined(OPTIM)
1810
            } else if (xop == 0x2) {
1811
                // clr/mov shortcut
1812

    
1813
                rs1 = GET_FIELD(insn, 13, 17);
1814
                if (rs1 == 0) {
1815
                    // or %g0, x, y -> mov T1, x; mov y, T1
1816
                    if (IS_IMM) {       /* immediate */
1817
                        rs2 = GET_FIELDs(insn, 19, 31);
1818
                        gen_movl_simm_T1(rs2);
1819
                    } else {            /* register */
1820
                        rs2 = GET_FIELD(insn, 27, 31);
1821
                        gen_movl_reg_T1(rs2);
1822
                    }
1823
                    gen_movl_T1_reg(rd);
1824
                } else {
1825
                    gen_movl_reg_T0(rs1);
1826
                    if (IS_IMM) {       /* immediate */
1827
                        // or x, #0, y -> mov T1, x; mov y, T1
1828
                        rs2 = GET_FIELDs(insn, 19, 31);
1829
                        if (rs2 != 0) {
1830
                            gen_movl_simm_T1(rs2);
1831
                            gen_op_or_T1_T0();
1832
                        }
1833
                    } else {            /* register */
1834
                        // or x, %g0, y -> mov T1, x; mov y, T1
1835
                        rs2 = GET_FIELD(insn, 27, 31);
1836
                        if (rs2 != 0) {
1837
                            gen_movl_reg_T1(rs2);
1838
                            gen_op_or_T1_T0();
1839
                        }
1840
                    }
1841
                    gen_movl_T0_reg(rd);
1842
                }
1843
#endif
1844
#ifdef TARGET_SPARC64
1845
            } else if (xop == 0x25) { /* sll, V9 sllx */
1846
                rs1 = GET_FIELD(insn, 13, 17);
1847
                gen_movl_reg_T0(rs1);
1848
                if (IS_IMM) {   /* immediate */
1849
                    rs2 = GET_FIELDs(insn, 20, 31);
1850
                    gen_movl_simm_T1(rs2);
1851
                } else {                /* register */
1852
                    rs2 = GET_FIELD(insn, 27, 31);
1853
                    gen_movl_reg_T1(rs2);
1854
                }
1855
                if (insn & (1 << 12))
1856
                    gen_op_sllx();
1857
                else
1858
                    gen_op_sll();
1859
                gen_movl_T0_reg(rd);
1860
            } else if (xop == 0x26) { /* srl, V9 srlx */
1861
                rs1 = GET_FIELD(insn, 13, 17);
1862
                gen_movl_reg_T0(rs1);
1863
                if (IS_IMM) {   /* immediate */
1864
                    rs2 = GET_FIELDs(insn, 20, 31);
1865
                    gen_movl_simm_T1(rs2);
1866
                } else {                /* register */
1867
                    rs2 = GET_FIELD(insn, 27, 31);
1868
                    gen_movl_reg_T1(rs2);
1869
                }
1870
                if (insn & (1 << 12))
1871
                    gen_op_srlx();
1872
                else
1873
                    gen_op_srl();
1874
                gen_movl_T0_reg(rd);
1875
            } else if (xop == 0x27) { /* sra, V9 srax */
1876
                rs1 = GET_FIELD(insn, 13, 17);
1877
                gen_movl_reg_T0(rs1);
1878
                if (IS_IMM) {   /* immediate */
1879
                    rs2 = GET_FIELDs(insn, 20, 31);
1880
                    gen_movl_simm_T1(rs2);
1881
                } else {                /* register */
1882
                    rs2 = GET_FIELD(insn, 27, 31);
1883
                    gen_movl_reg_T1(rs2);
1884
                }
1885
                if (insn & (1 << 12))
1886
                    gen_op_srax();
1887
                else
1888
                    gen_op_sra();
1889
                gen_movl_T0_reg(rd);
1890
#endif
1891
            } else if (xop < 0x36) {
1892
                rs1 = GET_FIELD(insn, 13, 17);
1893
                gen_movl_reg_T0(rs1);
1894
                if (IS_IMM) {   /* immediate */
1895
                    rs2 = GET_FIELDs(insn, 19, 31);
1896
                    gen_movl_simm_T1(rs2);
1897
                } else {                /* register */
1898
                    rs2 = GET_FIELD(insn, 27, 31);
1899
                    gen_movl_reg_T1(rs2);
1900
                }
1901
                if (xop < 0x20) {
1902
                    switch (xop & ~0x10) {
1903
                    case 0x0:
1904
                        if (xop & 0x10)
1905
                            gen_op_add_T1_T0_cc();
1906
                        else
1907
                            gen_op_add_T1_T0();
1908
                        break;
1909
                    case 0x1:
1910
                        gen_op_and_T1_T0();
1911
                        if (xop & 0x10)
1912
                            gen_op_logic_T0_cc();
1913
                        break;
1914
                    case 0x2:
1915
                        gen_op_or_T1_T0();
1916
                        if (xop & 0x10)
1917
                            gen_op_logic_T0_cc();
1918
                        break;
1919
                    case 0x3:
1920
                        gen_op_xor_T1_T0();
1921
                        if (xop & 0x10)
1922
                            gen_op_logic_T0_cc();
1923
                        break;
1924
                    case 0x4:
1925
                        if (xop & 0x10)
1926
                            gen_op_sub_T1_T0_cc();
1927
                        else
1928
                            gen_op_sub_T1_T0();
1929
                        break;
1930
                    case 0x5:
1931
                        gen_op_andn_T1_T0();
1932
                        if (xop & 0x10)
1933
                            gen_op_logic_T0_cc();
1934
                        break;
1935
                    case 0x6:
1936
                        gen_op_orn_T1_T0();
1937
                        if (xop & 0x10)
1938
                            gen_op_logic_T0_cc();
1939
                        break;
1940
                    case 0x7:
1941
                        gen_op_xnor_T1_T0();
1942
                        if (xop & 0x10)
1943
                            gen_op_logic_T0_cc();
1944
                        break;
1945
                    case 0x8:
1946
                        if (xop & 0x10)
1947
                            gen_op_addx_T1_T0_cc();
1948
                        else
1949
                            gen_op_addx_T1_T0();
1950
                        break;
1951
#ifdef TARGET_SPARC64
1952
                    case 0x9: /* V9 mulx */
1953
                        gen_op_mulx_T1_T0();
1954
                        break;
1955
#endif
1956
                    case 0xa:
1957
                        gen_op_umul_T1_T0();
1958
                        if (xop & 0x10)
1959
                            gen_op_logic_T0_cc();
1960
                        break;
1961
                    case 0xb:
1962
                        gen_op_smul_T1_T0();
1963
                        if (xop & 0x10)
1964
                            gen_op_logic_T0_cc();
1965
                        break;
1966
                    case 0xc:
1967
                        if (xop & 0x10)
1968
                            gen_op_subx_T1_T0_cc();
1969
                        else
1970
                            gen_op_subx_T1_T0();
1971
                        break;
1972
#ifdef TARGET_SPARC64
1973
                    case 0xd: /* V9 udivx */
1974
                        gen_op_udivx_T1_T0();
1975
                        break;
1976
#endif
1977
                    case 0xe:
1978
                        gen_op_udiv_T1_T0();
1979
                        if (xop & 0x10)
1980
                            gen_op_div_cc();
1981
                        break;
1982
                    case 0xf:
1983
                        gen_op_sdiv_T1_T0();
1984
                        if (xop & 0x10)
1985
                            gen_op_div_cc();
1986
                        break;
1987
                    default:
1988
                        goto illegal_insn;
1989
                    }
1990
                    gen_movl_T0_reg(rd);
1991
                } else {
1992
                    switch (xop) {
1993
                    case 0x20: /* taddcc */
1994
                        gen_op_tadd_T1_T0_cc();
1995
                        gen_movl_T0_reg(rd);
1996
                        break;
1997
                    case 0x21: /* tsubcc */
1998
                        gen_op_tsub_T1_T0_cc();
1999
                        gen_movl_T0_reg(rd);
2000
                        break;
2001
                    case 0x22: /* taddcctv */
2002
                        gen_op_tadd_T1_T0_ccTV();
2003
                        gen_movl_T0_reg(rd);
2004
                        break;
2005
                    case 0x23: /* tsubcctv */
2006
                        gen_op_tsub_T1_T0_ccTV();
2007
                        gen_movl_T0_reg(rd);
2008
                        break;
2009
                    case 0x24: /* mulscc */
2010
                        gen_op_mulscc_T1_T0();
2011
                        gen_movl_T0_reg(rd);
2012
                        break;
2013
#ifndef TARGET_SPARC64
2014
                    case 0x25:  /* sll */
2015
                        gen_op_sll();
2016
                        gen_movl_T0_reg(rd);
2017
                        break;
2018
                    case 0x26:  /* srl */
2019
                        gen_op_srl();
2020
                        gen_movl_T0_reg(rd);
2021
                        break;
2022
                    case 0x27:  /* sra */
2023
                        gen_op_sra();
2024
                        gen_movl_T0_reg(rd);
2025
                        break;
2026
#endif
2027
                    case 0x30:
2028
                        {
2029
                            switch(rd) {
2030
                            case 0: /* wry */
2031
                                gen_op_xor_T1_T0();
2032
                                gen_op_movtl_env_T0(offsetof(CPUSPARCState, y));
2033
                                break;
2034
#ifndef TARGET_SPARC64
2035
                            case 0x01 ... 0x0f: /* undefined in the
2036
                                                   SPARCv8 manual, nop
2037
                                                   on the microSPARC
2038
                                                   II */
2039
                            case 0x10 ... 0x1f: /* implementation-dependent
2040
                                                   in the SPARCv8
2041
                                                   manual, nop on the
2042
                                                   microSPARC II */
2043
                                break;
2044
#else
2045
                            case 0x2: /* V9 wrccr */
2046
                                gen_op_xor_T1_T0();
2047
                                gen_op_wrccr();
2048
                                break;
2049
                            case 0x3: /* V9 wrasi */
2050
                                gen_op_xor_T1_T0();
2051
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, asi));
2052
                                break;
2053
                            case 0x6: /* V9 wrfprs */
2054
                                gen_op_xor_T1_T0();
2055
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, fprs));
2056
                                save_state(dc);
2057
                                gen_op_next_insn();
2058
                                gen_op_movl_T0_0();
2059
                                gen_op_exit_tb();
2060
                                dc->is_br = 1;
2061
                                break;
2062
                            case 0xf: /* V9 sir, nop if user */
2063
#if !defined(CONFIG_USER_ONLY)
2064
                                if (supervisor(dc))
2065
                                    gen_op_sir();
2066
#endif
2067
                                break;
2068
                            case 0x13: /* Graphics Status */
2069
                                if (gen_trap_ifnofpu(dc))
2070
                                    goto jmp_insn;
2071
                                gen_op_xor_T1_T0();
2072
                                gen_op_movtl_env_T0(offsetof(CPUSPARCState, gsr));
2073
                                break;
2074
                            case 0x17: /* Tick compare */
2075
#if !defined(CONFIG_USER_ONLY)
2076
                                if (!supervisor(dc))
2077
                                    goto illegal_insn;
2078
#endif
2079
                                gen_op_xor_T1_T0();
2080
                                gen_op_movtl_env_T0(offsetof(CPUSPARCState, tick_cmpr));
2081
                                gen_op_wrtick_cmpr();
2082
                                break;
2083
                            case 0x18: /* System tick */
2084
#if !defined(CONFIG_USER_ONLY)
2085
                                if (!supervisor(dc))
2086
                                    goto illegal_insn;
2087
#endif
2088
                                gen_op_xor_T1_T0();
2089
                                gen_op_wrstick();
2090
                                break;
2091
                            case 0x19: /* System tick compare */
2092
#if !defined(CONFIG_USER_ONLY)
2093
                                if (!supervisor(dc))
2094
                                    goto illegal_insn;
2095
#endif
2096
                                gen_op_xor_T1_T0();
2097
                                gen_op_movtl_env_T0(offsetof(CPUSPARCState, stick_cmpr));
2098
                                gen_op_wrstick_cmpr();
2099
                                break;
2100

    
2101
                            case 0x10: /* Performance Control */
2102
                            case 0x11: /* Performance Instrumentation Counter */
2103
                            case 0x12: /* Dispatch Control */
2104
                            case 0x14: /* Softint set */
2105
                            case 0x15: /* Softint clear */
2106
                            case 0x16: /* Softint write */
2107
#endif
2108
                            default:
2109
                                goto illegal_insn;
2110
                            }
2111
                        }
2112
                        break;
2113
#if !defined(CONFIG_USER_ONLY)
2114
                    case 0x31: /* wrpsr, V9 saved, restored */
2115
                        {
2116
                            if (!supervisor(dc))
2117
                                goto priv_insn;
2118
#ifdef TARGET_SPARC64
2119
                            switch (rd) {
2120
                            case 0:
2121
                                gen_op_saved();
2122
                                break;
2123
                            case 1:
2124
                                gen_op_restored();
2125
                                break;
2126
                            case 2: /* UA2005 allclean */
2127
                            case 3: /* UA2005 otherw */
2128
                            case 4: /* UA2005 normalw */
2129
                            case 5: /* UA2005 invalw */
2130
                                // XXX
2131
                            default:
2132
                                goto illegal_insn;
2133
                            }
2134
#else
2135
                            gen_op_xor_T1_T0();
2136
                            gen_op_wrpsr();
2137
                            save_state(dc);
2138
                            gen_op_next_insn();
2139
                            gen_op_movl_T0_0();
2140
                            gen_op_exit_tb();
2141
                            dc->is_br = 1;
2142
#endif
2143
                        }
2144
                        break;
2145
                    case 0x32: /* wrwim, V9 wrpr */
2146
                        {
2147
                            if (!supervisor(dc))
2148
                                goto priv_insn;
2149
                            gen_op_xor_T1_T0();
2150
#ifdef TARGET_SPARC64
2151
                            switch (rd) {
2152
                            case 0: // tpc
2153
                                gen_op_wrtpc();
2154
                                break;
2155
                            case 1: // tnpc
2156
                                gen_op_wrtnpc();
2157
                                break;
2158
                            case 2: // tstate
2159
                                gen_op_wrtstate();
2160
                                break;
2161
                            case 3: // tt
2162
                                gen_op_wrtt();
2163
                                break;
2164
                            case 4: // tick
2165
                                gen_op_wrtick();
2166
                                break;
2167
                            case 5: // tba
2168
                                gen_op_movtl_env_T0(offsetof(CPUSPARCState, tbr));
2169
                                break;
2170
                            case 6: // pstate
2171
                                gen_op_wrpstate();
2172
                                save_state(dc);
2173
                                gen_op_next_insn();
2174
                                gen_op_movl_T0_0();
2175
                                gen_op_exit_tb();
2176
                                dc->is_br = 1;
2177
                                break;
2178
                            case 7: // tl
2179
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, tl));
2180
                                break;
2181
                            case 8: // pil
2182
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, psrpil));
2183
                                break;
2184
                            case 9: // cwp
2185
                                gen_op_wrcwp();
2186
                                break;
2187
                            case 10: // cansave
2188
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, cansave));
2189
                                break;
2190
                            case 11: // canrestore
2191
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, canrestore));
2192
                                break;
2193
                            case 12: // cleanwin
2194
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, cleanwin));
2195
                                break;
2196
                            case 13: // otherwin
2197
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, otherwin));
2198
                                break;
2199
                            case 14: // wstate
2200
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, wstate));
2201
                                break;
2202
                            case 16: // UA2005 gl
2203
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, gl));
2204
                                break;
2205
                            case 26: // UA2005 strand status
2206
                                if (!hypervisor(dc))
2207
                                    goto priv_insn;
2208
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, ssr));
2209
                                break;
2210
                            default:
2211
                                goto illegal_insn;
2212
                            }
2213
#else
2214
                            gen_op_wrwim();
2215
#endif
2216
                        }
2217
                        break;
2218
                    case 0x33: /* wrtbr, UA2005 wrhpr */
2219
                        {
2220
#ifndef TARGET_SPARC64
2221
                            if (!supervisor(dc))
2222
                                goto priv_insn;
2223
                            gen_op_xor_T1_T0();
2224
                            gen_op_movtl_env_T0(offsetof(CPUSPARCState, tbr));
2225
#else
2226
                            if (!hypervisor(dc))
2227
                                goto priv_insn;
2228
                            gen_op_xor_T1_T0();
2229
                            switch (rd) {
2230
                            case 0: // hpstate
2231
                                // XXX gen_op_wrhpstate();
2232
                                save_state(dc);
2233
                                gen_op_next_insn();
2234
                                gen_op_movl_T0_0();
2235
                                gen_op_exit_tb();
2236
                                dc->is_br = 1;
2237
                                break;
2238
                            case 1: // htstate
2239
                                // XXX gen_op_wrhtstate();
2240
                                break;
2241
                            case 3: // hintp
2242
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, hintp));
2243
                                break;
2244
                            case 5: // htba
2245
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, htba));
2246
                                break;
2247
                            case 31: // hstick_cmpr
2248
                                gen_op_movtl_env_T0(offsetof(CPUSPARCState, hstick_cmpr));
2249
                                gen_op_wrhstick_cmpr();
2250
                                break;
2251
                            case 6: // hver readonly
2252
                            default:
2253
                                goto illegal_insn;
2254
                            }
2255
#endif
2256
                        }
2257
                        break;
2258
#endif
2259
#ifdef TARGET_SPARC64
2260
                    case 0x2c: /* V9 movcc */
2261
                        {
2262
                            int cc = GET_FIELD_SP(insn, 11, 12);
2263
                            int cond = GET_FIELD_SP(insn, 14, 17);
2264
                            if (IS_IMM) {       /* immediate */
2265
                                rs2 = GET_FIELD_SPs(insn, 0, 10);
2266
                                gen_movl_simm_T1(rs2);
2267
                            }
2268
                            else {
2269
                                rs2 = GET_FIELD_SP(insn, 0, 4);
2270
                                gen_movl_reg_T1(rs2);
2271
                            }
2272
                            gen_movl_reg_T0(rd);
2273
                            flush_T2(dc);
2274
                            if (insn & (1 << 18)) {
2275
                                if (cc == 0)
2276
                                    gen_cond[0][cond]();
2277
                                else if (cc == 2)
2278
                                    gen_cond[1][cond]();
2279
                                else
2280
                                    goto illegal_insn;
2281
                            } else {
2282
                                gen_fcond[cc][cond]();
2283
                            }
2284
                            gen_op_mov_cc();
2285
                            gen_movl_T0_reg(rd);
2286
                            break;
2287
                        }
2288
                    case 0x2d: /* V9 sdivx */
2289
                        gen_op_sdivx_T1_T0();
2290
                        gen_movl_T0_reg(rd);
2291
                        break;
2292
                    case 0x2e: /* V9 popc */
2293
                        {
2294
                            if (IS_IMM) {       /* immediate */
2295
                                rs2 = GET_FIELD_SPs(insn, 0, 12);
2296
                                gen_movl_simm_T1(rs2);
2297
                                // XXX optimize: popc(constant)
2298
                            }
2299
                            else {
2300
                                rs2 = GET_FIELD_SP(insn, 0, 4);
2301
                                gen_movl_reg_T1(rs2);
2302
                            }
2303
                            gen_op_popc();
2304
                            gen_movl_T0_reg(rd);
2305
                        }
2306
                    case 0x2f: /* V9 movr */
2307
                        {
2308
                            int cond = GET_FIELD_SP(insn, 10, 12);
2309
                            rs1 = GET_FIELD(insn, 13, 17);
2310
                            flush_T2(dc);
2311
                            gen_movl_reg_T0(rs1);
2312
                            gen_cond_reg(cond);
2313
                            if (IS_IMM) {       /* immediate */
2314
                                rs2 = GET_FIELD_SPs(insn, 0, 9);
2315
                                gen_movl_simm_T1(rs2);
2316
                            }
2317
                            else {
2318
                                rs2 = GET_FIELD_SP(insn, 0, 4);
2319
                                gen_movl_reg_T1(rs2);
2320
                            }
2321
                            gen_movl_reg_T0(rd);
2322
                            gen_op_mov_cc();
2323
                            gen_movl_T0_reg(rd);
2324
                            break;
2325
                        }
2326
#endif
2327
                    default:
2328
                        goto illegal_insn;
2329
                    }
2330
                }
2331
            } else if (xop == 0x36) { /* UltraSparc shutdown, VIS, V8 CPop1 */
2332
#ifdef TARGET_SPARC64
2333
                int opf = GET_FIELD_SP(insn, 5, 13);
2334
                rs1 = GET_FIELD(insn, 13, 17);
2335
                rs2 = GET_FIELD(insn, 27, 31);
2336
                if (gen_trap_ifnofpu(dc))
2337
                    goto jmp_insn;
2338

    
2339
                switch (opf) {
2340
                case 0x000: /* VIS I edge8cc */
2341
                case 0x001: /* VIS II edge8n */
2342
                case 0x002: /* VIS I edge8lcc */
2343
                case 0x003: /* VIS II edge8ln */
2344
                case 0x004: /* VIS I edge16cc */
2345
                case 0x005: /* VIS II edge16n */
2346
                case 0x006: /* VIS I edge16lcc */
2347
                case 0x007: /* VIS II edge16ln */
2348
                case 0x008: /* VIS I edge32cc */
2349
                case 0x009: /* VIS II edge32n */
2350
                case 0x00a: /* VIS I edge32lcc */
2351
                case 0x00b: /* VIS II edge32ln */
2352
                    // XXX
2353
                    goto illegal_insn;
2354
                case 0x010: /* VIS I array8 */
2355
                    gen_movl_reg_T0(rs1);
2356
                    gen_movl_reg_T1(rs2);
2357
                    gen_op_array8();
2358
                    gen_movl_T0_reg(rd);
2359
                    break;
2360
                case 0x012: /* VIS I array16 */
2361
                    gen_movl_reg_T0(rs1);
2362
                    gen_movl_reg_T1(rs2);
2363
                    gen_op_array16();
2364
                    gen_movl_T0_reg(rd);
2365
                    break;
2366
                case 0x014: /* VIS I array32 */
2367
                    gen_movl_reg_T0(rs1);
2368
                    gen_movl_reg_T1(rs2);
2369
                    gen_op_array32();
2370
                    gen_movl_T0_reg(rd);
2371
                    break;
2372
                case 0x018: /* VIS I alignaddr */
2373
                    gen_movl_reg_T0(rs1);
2374
                    gen_movl_reg_T1(rs2);
2375
                    gen_op_alignaddr();
2376
                    gen_movl_T0_reg(rd);
2377
                    break;
2378
                case 0x019: /* VIS II bmask */
2379
                case 0x01a: /* VIS I alignaddrl */
2380
                    // XXX
2381
                    goto illegal_insn;
2382
                case 0x020: /* VIS I fcmple16 */
2383
                    gen_op_load_fpr_DT0(rs1);
2384
                    gen_op_load_fpr_DT1(rs2);
2385
                    gen_op_fcmple16();
2386
                    gen_op_store_DT0_fpr(rd);
2387
                    break;
2388
                case 0x022: /* VIS I fcmpne16 */
2389
                    gen_op_load_fpr_DT0(rs1);
2390
                    gen_op_load_fpr_DT1(rs2);
2391
                    gen_op_fcmpne16();
2392
                    gen_op_store_DT0_fpr(rd);
2393
                    break;
2394
                case 0x024: /* VIS I fcmple32 */
2395
                    gen_op_load_fpr_DT0(rs1);
2396
                    gen_op_load_fpr_DT1(rs2);
2397
                    gen_op_fcmple32();
2398
                    gen_op_store_DT0_fpr(rd);
2399
                    break;
2400
                case 0x026: /* VIS I fcmpne32 */
2401
                    gen_op_load_fpr_DT0(rs1);
2402
                    gen_op_load_fpr_DT1(rs2);
2403
                    gen_op_fcmpne32();
2404
                    gen_op_store_DT0_fpr(rd);
2405
                    break;
2406
                case 0x028: /* VIS I fcmpgt16 */
2407
                    gen_op_load_fpr_DT0(rs1);
2408
                    gen_op_load_fpr_DT1(rs2);
2409
                    gen_op_fcmpgt16();
2410
                    gen_op_store_DT0_fpr(rd);
2411
                    break;
2412
                case 0x02a: /* VIS I fcmpeq16 */
2413
                    gen_op_load_fpr_DT0(rs1);
2414
                    gen_op_load_fpr_DT1(rs2);
2415
                    gen_op_fcmpeq16();
2416
                    gen_op_store_DT0_fpr(rd);
2417
                    break;
2418
                case 0x02c: /* VIS I fcmpgt32 */
2419
                    gen_op_load_fpr_DT0(rs1);
2420
                    gen_op_load_fpr_DT1(rs2);
2421
                    gen_op_fcmpgt32();
2422
                    gen_op_store_DT0_fpr(rd);
2423
                    break;
2424
                case 0x02e: /* VIS I fcmpeq32 */
2425
                    gen_op_load_fpr_DT0(rs1);
2426
                    gen_op_load_fpr_DT1(rs2);
2427
                    gen_op_fcmpeq32();
2428
                    gen_op_store_DT0_fpr(rd);
2429
                    break;
2430
                case 0x031: /* VIS I fmul8x16 */
2431
                    gen_op_load_fpr_DT0(rs1);
2432
                    gen_op_load_fpr_DT1(rs2);
2433
                    gen_op_fmul8x16();
2434
                    gen_op_store_DT0_fpr(rd);
2435
                    break;
2436
                case 0x033: /* VIS I fmul8x16au */
2437
                    gen_op_load_fpr_DT0(rs1);
2438
                    gen_op_load_fpr_DT1(rs2);
2439
                    gen_op_fmul8x16au();
2440
                    gen_op_store_DT0_fpr(rd);
2441
                    break;
2442
                case 0x035: /* VIS I fmul8x16al */
2443
                    gen_op_load_fpr_DT0(rs1);
2444
                    gen_op_load_fpr_DT1(rs2);
2445
                    gen_op_fmul8x16al();
2446
                    gen_op_store_DT0_fpr(rd);
2447
                    break;
2448
                case 0x036: /* VIS I fmul8sux16 */
2449
                    gen_op_load_fpr_DT0(rs1);
2450
                    gen_op_load_fpr_DT1(rs2);
2451
                    gen_op_fmul8sux16();
2452
                    gen_op_store_DT0_fpr(rd);
2453
                    break;
2454
                case 0x037: /* VIS I fmul8ulx16 */
2455
                    gen_op_load_fpr_DT0(rs1);
2456
                    gen_op_load_fpr_DT1(rs2);
2457
                    gen_op_fmul8ulx16();
2458
                    gen_op_store_DT0_fpr(rd);
2459
                    break;
2460
                case 0x038: /* VIS I fmuld8sux16 */
2461
                    gen_op_load_fpr_DT0(rs1);
2462
                    gen_op_load_fpr_DT1(rs2);
2463
                    gen_op_fmuld8sux16();
2464
                    gen_op_store_DT0_fpr(rd);
2465
                    break;
2466
                case 0x039: /* VIS I fmuld8ulx16 */
2467
                    gen_op_load_fpr_DT0(rs1);
2468
                    gen_op_load_fpr_DT1(rs2);
2469
                    gen_op_fmuld8ulx16();
2470
                    gen_op_store_DT0_fpr(rd);
2471
                    break;
2472
                case 0x03a: /* VIS I fpack32 */
2473
                case 0x03b: /* VIS I fpack16 */
2474
                case 0x03d: /* VIS I fpackfix */
2475
                case 0x03e: /* VIS I pdist */
2476
                    // XXX
2477
                    goto illegal_insn;
2478
                case 0x048: /* VIS I faligndata */
2479
                    gen_op_load_fpr_DT0(rs1);
2480
                    gen_op_load_fpr_DT1(rs2);
2481
                    gen_op_faligndata();
2482
                    gen_op_store_DT0_fpr(rd);
2483
                    break;
2484
                case 0x04b: /* VIS I fpmerge */
2485
                    gen_op_load_fpr_DT0(rs1);
2486
                    gen_op_load_fpr_DT1(rs2);
2487
                    gen_op_fpmerge();
2488
                    gen_op_store_DT0_fpr(rd);
2489
                    break;
2490
                case 0x04c: /* VIS II bshuffle */
2491
                    // XXX
2492
                    goto illegal_insn;
2493
                case 0x04d: /* VIS I fexpand */
2494
                    gen_op_load_fpr_DT0(rs1);
2495
                    gen_op_load_fpr_DT1(rs2);
2496
                    gen_op_fexpand();
2497
                    gen_op_store_DT0_fpr(rd);
2498
                    break;
2499
                case 0x050: /* VIS I fpadd16 */
2500
                    gen_op_load_fpr_DT0(rs1);
2501
                    gen_op_load_fpr_DT1(rs2);
2502
                    gen_op_fpadd16();
2503
                    gen_op_store_DT0_fpr(rd);
2504
                    break;
2505
                case 0x051: /* VIS I fpadd16s */
2506
                    gen_op_load_fpr_FT0(rs1);
2507
                    gen_op_load_fpr_FT1(rs2);
2508
                    gen_op_fpadd16s();
2509
                    gen_op_store_FT0_fpr(rd);
2510
                    break;
2511
                case 0x052: /* VIS I fpadd32 */
2512
                    gen_op_load_fpr_DT0(rs1);
2513
                    gen_op_load_fpr_DT1(rs2);
2514
                    gen_op_fpadd32();
2515
                    gen_op_store_DT0_fpr(rd);
2516
                    break;
2517
                case 0x053: /* VIS I fpadd32s */
2518
                    gen_op_load_fpr_FT0(rs1);
2519
                    gen_op_load_fpr_FT1(rs2);
2520
                    gen_op_fpadd32s();
2521
                    gen_op_store_FT0_fpr(rd);
2522
                    break;
2523
                case 0x054: /* VIS I fpsub16 */
2524
                    gen_op_load_fpr_DT0(rs1);
2525
                    gen_op_load_fpr_DT1(rs2);
2526
                    gen_op_fpsub16();
2527
                    gen_op_store_DT0_fpr(rd);
2528
                    break;
2529
                case 0x055: /* VIS I fpsub16s */
2530
                    gen_op_load_fpr_FT0(rs1);
2531
                    gen_op_load_fpr_FT1(rs2);
2532
                    gen_op_fpsub16s();
2533
                    gen_op_store_FT0_fpr(rd);
2534
                    break;
2535
                case 0x056: /* VIS I fpsub32 */
2536
                    gen_op_load_fpr_DT0(rs1);
2537
                    gen_op_load_fpr_DT1(rs2);
2538
                    gen_op_fpadd32();
2539
                    gen_op_store_DT0_fpr(rd);
2540
                    break;
2541
                case 0x057: /* VIS I fpsub32s */
2542
                    gen_op_load_fpr_FT0(rs1);
2543
                    gen_op_load_fpr_FT1(rs2);
2544
                    gen_op_fpsub32s();
2545
                    gen_op_store_FT0_fpr(rd);
2546
                    break;
2547
                case 0x060: /* VIS I fzero */
2548
                    gen_op_movl_DT0_0();
2549
                    gen_op_store_DT0_fpr(rd);
2550
                    break;
2551
                case 0x061: /* VIS I fzeros */
2552
                    gen_op_movl_FT0_0();
2553
                    gen_op_store_FT0_fpr(rd);
2554
                    break;
2555
                case 0x062: /* VIS I fnor */
2556
                    gen_op_load_fpr_DT0(rs1);
2557
                    gen_op_load_fpr_DT1(rs2);
2558
                    gen_op_fnor();
2559
                    gen_op_store_DT0_fpr(rd);
2560
                    break;
2561
                case 0x063: /* VIS I fnors */
2562
                    gen_op_load_fpr_FT0(rs1);
2563
                    gen_op_load_fpr_FT1(rs2);
2564
                    gen_op_fnors();
2565
                    gen_op_store_FT0_fpr(rd);
2566
                    break;
2567
                case 0x064: /* VIS I fandnot2 */
2568
                    gen_op_load_fpr_DT1(rs1);
2569
                    gen_op_load_fpr_DT0(rs2);
2570
                    gen_op_fandnot();
2571
                    gen_op_store_DT0_fpr(rd);
2572
                    break;
2573
                case 0x065: /* VIS I fandnot2s */
2574
                    gen_op_load_fpr_FT1(rs1);
2575
                    gen_op_load_fpr_FT0(rs2);
2576
                    gen_op_fandnots();
2577
                    gen_op_store_FT0_fpr(rd);
2578
                    break;
2579
                case 0x066: /* VIS I fnot2 */
2580
                    gen_op_load_fpr_DT1(rs2);
2581
                    gen_op_fnot();
2582
                    gen_op_store_DT0_fpr(rd);
2583
                    break;
2584
                case 0x067: /* VIS I fnot2s */
2585
                    gen_op_load_fpr_FT1(rs2);
2586
                    gen_op_fnot();
2587
                    gen_op_store_FT0_fpr(rd);
2588
                    break;
2589
                case 0x068: /* VIS I fandnot1 */
2590
                    gen_op_load_fpr_DT0(rs1);
2591
                    gen_op_load_fpr_DT1(rs2);
2592
                    gen_op_fandnot();
2593
                    gen_op_store_DT0_fpr(rd);
2594
                    break;
2595
                case 0x069: /* VIS I fandnot1s */
2596
                    gen_op_load_fpr_FT0(rs1);
2597
                    gen_op_load_fpr_FT1(rs2);
2598
                    gen_op_fandnots();
2599
                    gen_op_store_FT0_fpr(rd);
2600
                    break;
2601
                case 0x06a: /* VIS I fnot1 */
2602
                    gen_op_load_fpr_DT1(rs1);
2603
                    gen_op_fnot();
2604
                    gen_op_store_DT0_fpr(rd);
2605
                    break;
2606
                case 0x06b: /* VIS I fnot1s */
2607
                    gen_op_load_fpr_FT1(rs1);
2608
                    gen_op_fnot();
2609
                    gen_op_store_FT0_fpr(rd);
2610
                    break;
2611
                case 0x06c: /* VIS I fxor */
2612
                    gen_op_load_fpr_DT0(rs1);
2613
                    gen_op_load_fpr_DT1(rs2);
2614
                    gen_op_fxor();
2615
                    gen_op_store_DT0_fpr(rd);
2616
                    break;
2617
                case 0x06d: /* VIS I fxors */
2618
                    gen_op_load_fpr_FT0(rs1);
2619
                    gen_op_load_fpr_FT1(rs2);
2620
                    gen_op_fxors();
2621
                    gen_op_store_FT0_fpr(rd);
2622
                    break;
2623
                case 0x06e: /* VIS I fnand */
2624
                    gen_op_load_fpr_DT0(rs1);
2625
                    gen_op_load_fpr_DT1(rs2);
2626
                    gen_op_fnand();
2627
                    gen_op_store_DT0_fpr(rd);
2628
                    break;
2629
                case 0x06f: /* VIS I fnands */
2630
                    gen_op_load_fpr_FT0(rs1);
2631
                    gen_op_load_fpr_FT1(rs2);
2632
                    gen_op_fnands();
2633
                    gen_op_store_FT0_fpr(rd);
2634
                    break;
2635
                case 0x070: /* VIS I fand */
2636
                    gen_op_load_fpr_DT0(rs1);
2637
                    gen_op_load_fpr_DT1(rs2);
2638
                    gen_op_fand();
2639
                    gen_op_store_DT0_fpr(rd);
2640
                    break;
2641
                case 0x071: /* VIS I fands */
2642
                    gen_op_load_fpr_FT0(rs1);
2643
                    gen_op_load_fpr_FT1(rs2);
2644
                    gen_op_fands();
2645
                    gen_op_store_FT0_fpr(rd);
2646
                    break;
2647
                case 0x072: /* VIS I fxnor */
2648
                    gen_op_load_fpr_DT0(rs1);
2649
                    gen_op_load_fpr_DT1(rs2);
2650
                    gen_op_fxnor();
2651
                    gen_op_store_DT0_fpr(rd);
2652
                    break;
2653
                case 0x073: /* VIS I fxnors */
2654
                    gen_op_load_fpr_FT0(rs1);
2655
                    gen_op_load_fpr_FT1(rs2);
2656
                    gen_op_fxnors();
2657
                    gen_op_store_FT0_fpr(rd);
2658
                    break;
2659
                case 0x074: /* VIS I fsrc1 */
2660
                    gen_op_load_fpr_DT0(rs1);
2661
                    gen_op_store_DT0_fpr(rd);
2662
                    break;
2663
                case 0x075: /* VIS I fsrc1s */
2664
                    gen_op_load_fpr_FT0(rs1);
2665
                    gen_op_store_FT0_fpr(rd);
2666
                    break;
2667
                case 0x076: /* VIS I fornot2 */
2668
                    gen_op_load_fpr_DT1(rs1);
2669
                    gen_op_load_fpr_DT0(rs2);
2670
                    gen_op_fornot();
2671
                    gen_op_store_DT0_fpr(rd);
2672
                    break;
2673
                case 0x077: /* VIS I fornot2s */
2674
                    gen_op_load_fpr_FT1(rs1);
2675
                    gen_op_load_fpr_FT0(rs2);
2676
                    gen_op_fornots();
2677
                    gen_op_store_FT0_fpr(rd);
2678
                    break;
2679
                case 0x078: /* VIS I fsrc2 */
2680
                    gen_op_load_fpr_DT0(rs2);
2681
                    gen_op_store_DT0_fpr(rd);
2682
                    break;
2683
                case 0x079: /* VIS I fsrc2s */
2684
                    gen_op_load_fpr_FT0(rs2);
2685
                    gen_op_store_FT0_fpr(rd);
2686
                    break;
2687
                case 0x07a: /* VIS I fornot1 */
2688
                    gen_op_load_fpr_DT0(rs1);
2689
                    gen_op_load_fpr_DT1(rs2);
2690
                    gen_op_fornot();
2691
                    gen_op_store_DT0_fpr(rd);
2692
                    break;
2693
                case 0x07b: /* VIS I fornot1s */
2694
                    gen_op_load_fpr_FT0(rs1);
2695
                    gen_op_load_fpr_FT1(rs2);
2696
                    gen_op_fornots();
2697
                    gen_op_store_FT0_fpr(rd);
2698
                    break;
2699
                case 0x07c: /* VIS I for */
2700
                    gen_op_load_fpr_DT0(rs1);
2701
                    gen_op_load_fpr_DT1(rs2);
2702
                    gen_op_for();
2703
                    gen_op_store_DT0_fpr(rd);
2704
                    break;
2705
                case 0x07d: /* VIS I fors */
2706
                    gen_op_load_fpr_FT0(rs1);
2707
                    gen_op_load_fpr_FT1(rs2);
2708
                    gen_op_fors();
2709
                    gen_op_store_FT0_fpr(rd);
2710
                    break;
2711
                case 0x07e: /* VIS I fone */
2712
                    gen_op_movl_DT0_1();
2713
                    gen_op_store_DT0_fpr(rd);
2714
                    break;
2715
                case 0x07f: /* VIS I fones */
2716
                    gen_op_movl_FT0_1();
2717
                    gen_op_store_FT0_fpr(rd);
2718
                    break;
2719
                case 0x080: /* VIS I shutdown */
2720
                case 0x081: /* VIS II siam */
2721
                    // XXX
2722
                    goto illegal_insn;
2723
                default:
2724
                    goto illegal_insn;
2725
                }
2726
#else
2727
                goto ncp_insn;
2728
#endif
2729
            } else if (xop == 0x37) { /* V8 CPop2, V9 impdep2 */
2730
#ifdef TARGET_SPARC64
2731
                goto illegal_insn;
2732
#else
2733
                goto ncp_insn;
2734
#endif
2735
#ifdef TARGET_SPARC64
2736
            } else if (xop == 0x39) { /* V9 return */
2737
                rs1 = GET_FIELD(insn, 13, 17);
2738
                save_state(dc);
2739
                gen_movl_reg_T0(rs1);
2740
                if (IS_IMM) {   /* immediate */
2741
                    rs2 = GET_FIELDs(insn, 19, 31);
2742
#if defined(OPTIM)
2743
                    if (rs2) {
2744
#endif
2745
                        gen_movl_simm_T1(rs2);
2746
                        gen_op_add_T1_T0();
2747
#if defined(OPTIM)
2748
                    }
2749
#endif
2750
                } else {                /* register */
2751
                    rs2 = GET_FIELD(insn, 27, 31);
2752
#if defined(OPTIM)
2753
                    if (rs2) {
2754
#endif
2755
                        gen_movl_reg_T1(rs2);
2756
                        gen_op_add_T1_T0();
2757
#if defined(OPTIM)
2758
                    }
2759
#endif
2760
                }
2761
                gen_op_restore();
2762
                gen_mov_pc_npc(dc);
2763
                gen_op_check_align_T0_3();
2764
                gen_op_movl_npc_T0();
2765
                dc->npc = DYNAMIC_PC;
2766
                goto jmp_insn;
2767
#endif
2768
            } else {
2769
                rs1 = GET_FIELD(insn, 13, 17);
2770
                gen_movl_reg_T0(rs1);
2771
                if (IS_IMM) {   /* immediate */
2772
                    rs2 = GET_FIELDs(insn, 19, 31);
2773
#if defined(OPTIM)
2774
                    if (rs2) {
2775
#endif
2776
                        gen_movl_simm_T1(rs2);
2777
                        gen_op_add_T1_T0();
2778
#if defined(OPTIM)
2779
                    }
2780
#endif
2781
                } else {                /* register */
2782
                    rs2 = GET_FIELD(insn, 27, 31);
2783
#if defined(OPTIM)
2784
                    if (rs2) {
2785
#endif
2786
                        gen_movl_reg_T1(rs2);
2787
                        gen_op_add_T1_T0();
2788
#if defined(OPTIM)
2789
                    }
2790
#endif
2791
                }
2792
                switch (xop) {
2793
                case 0x38:      /* jmpl */
2794
                    {
2795
                        if (rd != 0) {
2796
#ifdef TARGET_SPARC64
2797
                            if (dc->pc == (uint32_t)dc->pc) {
2798
                                gen_op_movl_T1_im(dc->pc);
2799
                            } else {
2800
                                gen_op_movq_T1_im64(dc->pc >> 32, dc->pc);
2801
                            }
2802
#else
2803
                            gen_op_movl_T1_im(dc->pc);
2804
#endif
2805
                            gen_movl_T1_reg(rd);
2806
                        }
2807
                        gen_mov_pc_npc(dc);
2808
                        gen_op_check_align_T0_3();
2809
                        gen_op_movl_npc_T0();
2810
                        dc->npc = DYNAMIC_PC;
2811
                    }
2812
                    goto jmp_insn;
2813
#if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64)
2814
                case 0x39:      /* rett, V9 return */
2815
                    {
2816
                        if (!supervisor(dc))
2817
                            goto priv_insn;
2818
                        gen_mov_pc_npc(dc);
2819
                        gen_op_check_align_T0_3();
2820
                        gen_op_movl_npc_T0();
2821
                        dc->npc = DYNAMIC_PC;
2822
                        gen_op_rett();
2823
                    }
2824
                    goto jmp_insn;
2825
#endif
2826
                case 0x3b: /* flush */
2827
                    gen_op_flush_T0();
2828
                    break;
2829
                case 0x3c:      /* save */
2830
                    save_state(dc);
2831
                    gen_op_save();
2832
                    gen_movl_T0_reg(rd);
2833
                    break;
2834
                case 0x3d:      /* restore */
2835
                    save_state(dc);
2836
                    gen_op_restore();
2837
                    gen_movl_T0_reg(rd);
2838
                    break;
2839
#if !defined(CONFIG_USER_ONLY) && defined(TARGET_SPARC64)
2840
                case 0x3e:      /* V9 done/retry */
2841
                    {
2842
                        switch (rd) {
2843
                        case 0:
2844
                            if (!supervisor(dc))
2845
                                goto priv_insn;
2846
                            dc->npc = DYNAMIC_PC;
2847
                            dc->pc = DYNAMIC_PC;
2848
                            gen_op_done();
2849
                            goto jmp_insn;
2850
                        case 1:
2851
                            if (!supervisor(dc))
2852
                                goto priv_insn;
2853
                            dc->npc = DYNAMIC_PC;
2854
                            dc->pc = DYNAMIC_PC;
2855
                            gen_op_retry();
2856
                            goto jmp_insn;
2857
                        default:
2858
                            goto illegal_insn;
2859
                        }
2860
                    }
2861
                    break;
2862
#endif
2863
                default:
2864
                    goto illegal_insn;
2865
                }
2866
            }
2867
            break;
2868
        }
2869
        break;
2870
    case 3:                     /* load/store instructions */
2871
        {
2872
            unsigned int xop = GET_FIELD(insn, 7, 12);
2873
            rs1 = GET_FIELD(insn, 13, 17);
2874
            save_state(dc);
2875
            gen_movl_reg_T0(rs1);
2876
            if (xop == 0x3c || xop == 0x3e)
2877
            {
2878
                rs2 = GET_FIELD(insn, 27, 31);
2879
                gen_movl_reg_T1(rs2);
2880
            }
2881
            else if (IS_IMM) {       /* immediate */
2882
                rs2 = GET_FIELDs(insn, 19, 31);
2883
#if defined(OPTIM)
2884
                if (rs2 != 0) {
2885
#endif
2886
                    gen_movl_simm_T1(rs2);
2887
                    gen_op_add_T1_T0();
2888
#if defined(OPTIM)
2889
                }
2890
#endif
2891
            } else {            /* register */
2892
                rs2 = GET_FIELD(insn, 27, 31);
2893
#if defined(OPTIM)
2894
                if (rs2 != 0) {
2895
#endif
2896
                    gen_movl_reg_T1(rs2);
2897
                    gen_op_add_T1_T0();
2898
#if defined(OPTIM)
2899
                }
2900
#endif
2901
            }
2902
            if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) ||
2903
                (xop > 0x17 && xop <= 0x1d ) ||
2904
                (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) {
2905
                switch (xop) {
2906
                case 0x0:       /* load word */
2907
#ifdef CONFIG_USER_ONLY
2908
                    gen_op_check_align_T0_3();
2909
#endif
2910
#ifndef TARGET_SPARC64
2911
                    gen_op_ldst(ld);
2912
#else
2913
                    gen_op_ldst(lduw);
2914
#endif
2915
                    break;
2916
                case 0x1:       /* load unsigned byte */
2917
                    gen_op_ldst(ldub);
2918
                    break;
2919
                case 0x2:       /* load unsigned halfword */
2920
#ifdef CONFIG_USER_ONLY
2921
                    gen_op_check_align_T0_1();
2922
#endif
2923
                    gen_op_ldst(lduh);
2924
                    break;
2925
                case 0x3:       /* load double word */
2926
                    gen_op_check_align_T0_7();
2927
                    if (rd & 1)
2928
                        goto illegal_insn;
2929
                    gen_op_ldst(ldd);
2930
                    gen_movl_T0_reg(rd + 1);
2931
                    break;
2932
                case 0x9:       /* load signed byte */
2933
                    gen_op_ldst(ldsb);
2934
                    break;
2935
                case 0xa:       /* load signed halfword */
2936
#ifdef CONFIG_USER_ONLY
2937
                    gen_op_check_align_T0_1();
2938
#endif
2939
                    gen_op_ldst(ldsh);
2940
                    break;
2941
                case 0xd:       /* ldstub -- XXX: should be atomically */
2942
                    gen_op_ldst(ldstub);
2943
                    break;
2944
                case 0x0f:      /* swap register with memory. Also atomically */
2945
#ifdef CONFIG_USER_ONLY
2946
                    gen_op_check_align_T0_3();
2947
#endif
2948
                    gen_movl_reg_T1(rd);
2949
                    gen_op_ldst(swap);
2950
                    break;
2951
#if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
2952
                case 0x10:      /* load word alternate */
2953
#ifndef TARGET_SPARC64
2954
                    if (IS_IMM)
2955
                        goto illegal_insn;
2956
                    if (!supervisor(dc))
2957
                        goto priv_insn;
2958
#elif CONFIG_USER_ONLY
2959
                    gen_op_check_align_T0_3();
2960
#endif
2961
                    gen_ld_asi(insn, 4, 0);
2962
                    break;
2963
                case 0x11:      /* load unsigned byte alternate */
2964
#ifndef TARGET_SPARC64
2965
                    if (IS_IMM)
2966
                        goto illegal_insn;
2967
                    if (!supervisor(dc))
2968
                        goto priv_insn;
2969
#endif
2970
                    gen_ld_asi(insn, 1, 0);
2971
                    break;
2972
                case 0x12:      /* load unsigned halfword alternate */
2973
#ifndef TARGET_SPARC64
2974
                    if (IS_IMM)
2975
                        goto illegal_insn;
2976
                    if (!supervisor(dc))
2977
                        goto priv_insn;
2978
#elif CONFIG_USER_ONLY
2979
                    gen_op_check_align_T0_1();
2980
#endif
2981
                    gen_ld_asi(insn, 2, 0);
2982
                    break;
2983
                case 0x13:      /* load double word alternate */
2984
#ifndef TARGET_SPARC64
2985
                    if (IS_IMM)
2986
                        goto illegal_insn;
2987
                    if (!supervisor(dc))
2988
                        goto priv_insn;
2989
#endif
2990
                    if (rd & 1)
2991
                        goto illegal_insn;
2992
                    gen_op_check_align_T0_7();
2993
                    gen_ldda_asi(insn);
2994
                    gen_movl_T0_reg(rd + 1);
2995
                    break;
2996
                case 0x19:      /* load signed byte alternate */
2997
#ifndef TARGET_SPARC64
2998
                    if (IS_IMM)
2999
                        goto illegal_insn;
3000
                    if (!supervisor(dc))
3001
                        goto priv_insn;
3002
#endif
3003
                    gen_ld_asi(insn, 1, 1);
3004
                    break;
3005
                case 0x1a:      /* load signed halfword alternate */
3006
#ifndef TARGET_SPARC64
3007
                    if (IS_IMM)
3008
                        goto illegal_insn;
3009
                    if (!supervisor(dc))
3010
                        goto priv_insn;
3011
#elif CONFIG_USER_ONLY
3012
                    gen_op_check_align_T0_1();
3013
#endif
3014
                    gen_ld_asi(insn, 2, 1);
3015
                    break;
3016
                case 0x1d:      /* ldstuba -- XXX: should be atomically */
3017
#ifndef TARGET_SPARC64
3018
                    if (IS_IMM)
3019
                        goto illegal_insn;
3020
                    if (!supervisor(dc))
3021
                        goto priv_insn;
3022
#endif
3023
                    gen_ldstub_asi(insn);
3024
                    break;
3025
                case 0x1f:      /* swap reg with alt. memory. Also atomically */
3026
#ifndef TARGET_SPARC64
3027
                    if (IS_IMM)
3028
                        goto illegal_insn;
3029
                    if (!supervisor(dc))
3030
                        goto priv_insn;
3031
#elif CONFIG_USER_ONLY
3032
                    gen_op_check_align_T0_3();
3033
#endif
3034
                    gen_movl_reg_T1(rd);
3035
                    gen_swap_asi(insn);
3036
                    break;
3037

    
3038
#ifndef TARGET_SPARC64
3039
                case 0x30: /* ldc */
3040
                case 0x31: /* ldcsr */
3041
                case 0x33: /* lddc */
3042
                    goto ncp_insn;
3043
#endif
3044
#endif
3045
#ifdef TARGET_SPARC64
3046
                case 0x08: /* V9 ldsw */
3047
#ifdef CONFIG_USER_ONLY
3048
                    gen_op_check_align_T0_3();
3049
#endif
3050
                    gen_op_ldst(ldsw);
3051
                    break;
3052
                case 0x0b: /* V9 ldx */
3053
                    gen_op_check_align_T0_7();
3054
                    gen_op_ldst(ldx);
3055
                    break;
3056
                case 0x18: /* V9 ldswa */
3057
#ifdef CONFIG_USER_ONLY
3058
                    gen_op_check_align_T0_3();
3059
#endif
3060
                    gen_ld_asi(insn, 4, 1);
3061
                    break;
3062
                case 0x1b: /* V9 ldxa */
3063
                    gen_op_check_align_T0_7();
3064
                    gen_ld_asi(insn, 8, 0);
3065
                    break;
3066
                case 0x2d: /* V9 prefetch, no effect */
3067
                    goto skip_move;
3068
                case 0x30: /* V9 ldfa */
3069
#ifdef CONFIG_USER_ONLY
3070
                    gen_op_check_align_T0_3();
3071
#endif
3072
                    gen_ld_asi(insn, 8, 0); // XXX
3073
                    goto skip_move;
3074
                case 0x33: /* V9 lddfa */
3075
                    gen_op_check_align_T0_7();
3076
                    gen_ld_asi(insn, 8, 0); // XXX
3077
                    goto skip_move;
3078
                case 0x3d: /* V9 prefetcha, no effect */
3079
                    goto skip_move;
3080
                case 0x32: /* V9 ldqfa */
3081
                    goto nfpu_insn;
3082
#endif
3083
                default:
3084
                    goto illegal_insn;
3085
                }
3086
                gen_movl_T1_reg(rd);
3087
#ifdef TARGET_SPARC64
3088
            skip_move: ;
3089
#endif
3090
            } else if (xop >= 0x20 && xop < 0x24) {
3091
                if (gen_trap_ifnofpu(dc))
3092
                    goto jmp_insn;
3093
                switch (xop) {
3094
                case 0x20:      /* load fpreg */
3095
#ifdef CONFIG_USER_ONLY
3096
                    gen_op_check_align_T0_3();
3097
#endif
3098
                    gen_op_ldst(ldf);
3099
                    gen_op_store_FT0_fpr(rd);
3100
                    break;
3101
                case 0x21:      /* load fsr */
3102
#ifdef CONFIG_USER_ONLY
3103
                    gen_op_check_align_T0_3();
3104
#endif
3105
                    gen_op_ldst(ldf);
3106
                    gen_op_ldfsr();
3107
                    break;
3108
                case 0x22:      /* load quad fpreg */
3109
                    goto nfpu_insn;
3110
                case 0x23:      /* load double fpreg */
3111
                    gen_op_check_align_T0_7();
3112
                    gen_op_ldst(lddf);
3113
                    gen_op_store_DT0_fpr(DFPREG(rd));
3114
                    break;
3115
                default:
3116
                    goto illegal_insn;
3117
                }
3118
            } else if (xop < 8 || (xop >= 0x14 && xop < 0x18) || \
3119
                       xop == 0xe || xop == 0x1e) {
3120
                gen_movl_reg_T1(rd);
3121
                switch (xop) {
3122
                case 0x4:
3123
#ifdef CONFIG_USER_ONLY
3124
                    gen_op_check_align_T0_3();
3125
#endif
3126
                    gen_op_ldst(st);
3127
                    break;
3128
                case 0x5:
3129
                    gen_op_ldst(stb);
3130
                    break;
3131
                case 0x6:
3132
#ifdef CONFIG_USER_ONLY
3133
                    gen_op_check_align_T0_1();
3134
#endif
3135
                    gen_op_ldst(sth);
3136
                    break;
3137
                case 0x7:
3138
                    if (rd & 1)
3139
                        goto illegal_insn;
3140
                    gen_op_check_align_T0_7();
3141
                    flush_T2(dc);
3142
                    gen_movl_reg_T2(rd + 1);
3143
                    gen_op_ldst(std);
3144
                    break;
3145
#if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
3146
                case 0x14:
3147
#ifndef TARGET_SPARC64
3148
                    if (IS_IMM)
3149
                        goto illegal_insn;
3150
                    if (!supervisor(dc))
3151
                        goto priv_insn;
3152
#endif
3153
#ifdef CONFIG_USER_ONLY
3154
                    gen_op_check_align_T0_3();
3155
#endif
3156
                    gen_st_asi(insn, 4);
3157
                    break;
3158
                case 0x15:
3159
#ifndef TARGET_SPARC64
3160
                    if (IS_IMM)
3161
                        goto illegal_insn;
3162
                    if (!supervisor(dc))
3163
                        goto priv_insn;
3164
#endif
3165
                    gen_st_asi(insn, 1);
3166
                    break;
3167
                case 0x16:
3168
#ifndef TARGET_SPARC64
3169
                    if (IS_IMM)
3170
                        goto illegal_insn;
3171
                    if (!supervisor(dc))
3172
                        goto priv_insn;
3173
#endif
3174
#ifdef CONFIG_USER_ONLY
3175
                    gen_op_check_align_T0_1();
3176
#endif
3177
                    gen_st_asi(insn, 2);
3178
                    break;
3179
                case 0x17:
3180
#ifndef TARGET_SPARC64
3181
                    if (IS_IMM)
3182
                        goto illegal_insn;
3183
                    if (!supervisor(dc))
3184
                        goto priv_insn;
3185
#endif
3186
                    if (rd & 1)
3187
                        goto illegal_insn;
3188
                    gen_op_check_align_T0_7();
3189
                    flush_T2(dc);
3190
                    gen_movl_reg_T2(rd + 1);
3191
                    gen_stda_asi(insn);
3192
                    break;
3193
#endif
3194
#ifdef TARGET_SPARC64
3195
                case 0x0e: /* V9 stx */
3196
                    gen_op_check_align_T0_7();
3197
                    gen_op_ldst(stx);
3198
                    break;
3199
                case 0x1e: /* V9 stxa */
3200
                    gen_op_check_align_T0_7();
3201
                    gen_st_asi(insn, 8);
3202
                    break;
3203
#endif
3204
                default:
3205
                    goto illegal_insn;
3206
                }
3207
            } else if (xop > 0x23 && xop < 0x28) {
3208
                if (gen_trap_ifnofpu(dc))
3209
                    goto jmp_insn;
3210
                switch (xop) {
3211
                case 0x24:
3212
#ifdef CONFIG_USER_ONLY
3213
                    gen_op_check_align_T0_3();
3214
#endif
3215
                    gen_op_load_fpr_FT0(rd);
3216
                    gen_op_ldst(stf);
3217
                    break;
3218
                case 0x25: /* stfsr, V9 stxfsr */
3219
#ifdef CONFIG_USER_ONLY
3220
                    gen_op_check_align_T0_3();
3221
#endif
3222
                    gen_op_stfsr();
3223
                    gen_op_ldst(stf);
3224
                    break;
3225
#if !defined(CONFIG_USER_ONLY)
3226
                case 0x26: /* stdfq */
3227
                    if (!supervisor(dc))
3228
                        goto priv_insn;
3229
                    if (gen_trap_ifnofpu(dc))
3230
                        goto jmp_insn;
3231
                    goto nfq_insn;
3232
#endif
3233
                case 0x27:
3234
                    gen_op_check_align_T0_7();
3235
                    gen_op_load_fpr_DT0(DFPREG(rd));
3236
                    gen_op_ldst(stdf);
3237
                    break;
3238
                default:
3239
                    goto illegal_insn;
3240
                }
3241
            } else if (xop > 0x33 && xop < 0x3f) {
3242
                switch (xop) {
3243
#ifdef TARGET_SPARC64
3244
                case 0x34: /* V9 stfa */
3245
#ifdef CONFIG_USER_ONLY
3246
                    gen_op_check_align_T0_3();
3247
#endif
3248
                    gen_st_asi(insn, 0); // XXX
3249
                    break;
3250
                case 0x37: /* V9 stdfa */
3251
                    gen_op_check_align_T0_7();
3252
                    gen_st_asi(insn, 0); // XXX
3253
                    break;
3254
                case 0x3c: /* V9 casa */
3255
#ifdef CONFIG_USER_ONLY
3256
                    gen_op_check_align_T0_3();
3257
#endif
3258
                    flush_T2(dc);
3259
                    gen_movl_reg_T2(rd);
3260
                    gen_cas_asi(insn);
3261
                    gen_movl_T1_reg(rd);
3262
                    break;
3263
                case 0x3e: /* V9 casxa */
3264
                    gen_op_check_align_T0_7();
3265
                    flush_T2(dc);
3266
                    gen_movl_reg_T2(rd);
3267
                    gen_casx_asi(insn);
3268
                    gen_movl_T1_reg(rd);
3269
                    break;
3270
                case 0x36: /* V9 stqfa */
3271
                    goto nfpu_insn;
3272
#else
3273
                case 0x34: /* stc */
3274
                case 0x35: /* stcsr */
3275
                case 0x36: /* stdcq */
3276
                case 0x37: /* stdc */
3277
                    goto ncp_insn;
3278
#endif
3279
                default:
3280
                    goto illegal_insn;
3281
                }
3282
            }
3283
            else
3284
                goto illegal_insn;
3285
        }
3286
        break;
3287
    }
3288
    /* default case for non jump instructions */
3289
    if (dc->npc == DYNAMIC_PC) {
3290
        dc->pc = DYNAMIC_PC;
3291
        gen_op_next_insn();
3292
    } else if (dc->npc == JUMP_PC) {
3293
        /* we can do a static jump */
3294
        gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1]);
3295
        dc->is_br = 1;
3296
    } else {
3297
        dc->pc = dc->npc;
3298
        dc->npc = dc->npc + 4;
3299
    }
3300
 jmp_insn:
3301
    return;
3302
 illegal_insn:
3303
    save_state(dc);
3304
    gen_op_exception(TT_ILL_INSN);
3305
    dc->is_br = 1;
3306
    return;
3307
#if !defined(CONFIG_USER_ONLY)
3308
 priv_insn:
3309
    save_state(dc);
3310
    gen_op_exception(TT_PRIV_INSN);
3311
    dc->is_br = 1;
3312
    return;
3313
#endif
3314
 nfpu_insn:
3315
    save_state(dc);
3316
    gen_op_fpexception_im(FSR_FTT_UNIMPFPOP);
3317
    dc->is_br = 1;
3318
    return;
3319
#if !defined(CONFIG_USER_ONLY)
3320
 nfq_insn:
3321
    save_state(dc);
3322
    gen_op_fpexception_im(FSR_FTT_SEQ_ERROR);
3323
    dc->is_br = 1;
3324
    return;
3325
#endif
3326
#ifndef TARGET_SPARC64
3327
 ncp_insn:
3328
    save_state(dc);
3329
    gen_op_exception(TT_NCP_INSN);
3330
    dc->is_br = 1;
3331
    return;
3332
#endif
3333
}
3334

    
3335
static inline int gen_intermediate_code_internal(TranslationBlock * tb,
3336
                                                 int spc, CPUSPARCState *env)
3337
{
3338
    target_ulong pc_start, last_pc;
3339
    uint16_t *gen_opc_end;
3340
    DisasContext dc1, *dc = &dc1;
3341
    int j, lj = -1;
3342

    
3343
    memset(dc, 0, sizeof(DisasContext));
3344
    dc->tb = tb;
3345
    pc_start = tb->pc;
3346
    dc->pc = pc_start;
3347
    last_pc = dc->pc;
3348
    dc->npc = (target_ulong) tb->cs_base;
3349
#if defined(CONFIG_USER_ONLY)
3350
    dc->mem_idx = 0;
3351
    dc->fpu_enabled = 1;
3352
#else
3353
    dc->mem_idx = ((env->psrs) != 0);
3354
#ifdef TARGET_SPARC64
3355
    dc->fpu_enabled = (((env->pstate & PS_PEF) != 0) && ((env->fprs & FPRS_FEF) != 0));
3356
#else
3357
    dc->fpu_enabled = ((env->psref) != 0);
3358
#endif
3359
#endif
3360
    gen_opc_ptr = gen_opc_buf;
3361
    gen_opc_end = gen_opc_buf + OPC_MAX_SIZE;
3362
    gen_opparam_ptr = gen_opparam_buf;
3363
    nb_gen_labels = 0;
3364

    
3365
    do {
3366
        if (env->nb_breakpoints > 0) {
3367
            for(j = 0; j < env->nb_breakpoints; j++) {
3368
                if (env->breakpoints[j] == dc->pc) {
3369
                    if (dc->pc != pc_start)
3370
                        save_state(dc);
3371
                    gen_op_debug();
3372
                    gen_op_movl_T0_0();
3373
                    gen_op_exit_tb();
3374
                    dc->is_br = 1;
3375
                    goto exit_gen_loop;
3376
                }
3377
            }
3378
        }
3379
        if (spc) {
3380
            if (loglevel > 0)
3381
                fprintf(logfile, "Search PC...\n");
3382
            j = gen_opc_ptr - gen_opc_buf;
3383
            if (lj < j) {
3384
                lj++;
3385
                while (lj < j)
3386
                    gen_opc_instr_start[lj++] = 0;
3387
                gen_opc_pc[lj] = dc->pc;
3388
                gen_opc_npc[lj] = dc->npc;
3389
                gen_opc_instr_start[lj] = 1;
3390
            }
3391
        }
3392
        last_pc = dc->pc;
3393
        disas_sparc_insn(dc);
3394

    
3395
        if (dc->is_br)
3396
            break;
3397
        /* if the next PC is different, we abort now */
3398
        if (dc->pc != (last_pc + 4))
3399
            break;
3400
        /* if we reach a page boundary, we stop generation so that the
3401
           PC of a TT_TFAULT exception is always in the right page */
3402
        if ((dc->pc & (TARGET_PAGE_SIZE - 1)) == 0)
3403
            break;
3404
        /* if single step mode, we generate only one instruction and
3405
           generate an exception */
3406
        if (env->singlestep_enabled) {
3407
            gen_jmp_im(dc->pc);
3408
            gen_op_movl_T0_0();
3409
            gen_op_exit_tb();
3410
            break;
3411
        }
3412
    } while ((gen_opc_ptr < gen_opc_end) &&
3413
             (dc->pc - pc_start) < (TARGET_PAGE_SIZE - 32));
3414

    
3415
 exit_gen_loop:
3416
    if (!dc->is_br) {
3417
        if (dc->pc != DYNAMIC_PC &&
3418
            (dc->npc != DYNAMIC_PC && dc->npc != JUMP_PC)) {
3419
            /* static PC and NPC: we can use direct chaining */
3420
            gen_branch(dc, dc->pc, dc->npc);
3421
        } else {
3422
            if (dc->pc != DYNAMIC_PC)
3423
                gen_jmp_im(dc->pc);
3424
            save_npc(dc);
3425
            gen_op_movl_T0_0();
3426
            gen_op_exit_tb();
3427
        }
3428
    }
3429
    *gen_opc_ptr = INDEX_op_end;
3430
    if (spc) {
3431
        j = gen_opc_ptr - gen_opc_buf;
3432
        lj++;
3433
        while (lj <= j)
3434
            gen_opc_instr_start[lj++] = 0;
3435
#if 0
3436
        if (loglevel > 0) {
3437
            page_dump(logfile);
3438
        }
3439
#endif
3440
        gen_opc_jump_pc[0] = dc->jump_pc[0];
3441
        gen_opc_jump_pc[1] = dc->jump_pc[1];
3442
    } else {
3443
        tb->size = last_pc + 4 - pc_start;
3444
    }
3445
#ifdef DEBUG_DISAS
3446
    if (loglevel & CPU_LOG_TB_IN_ASM) {
3447
        fprintf(logfile, "--------------\n");
3448
        fprintf(logfile, "IN: %s\n", lookup_symbol(pc_start));
3449
        target_disas(logfile, pc_start, last_pc + 4 - pc_start, 0);
3450
        fprintf(logfile, "\n");
3451
        if (loglevel & CPU_LOG_TB_OP) {
3452
            fprintf(logfile, "OP:\n");
3453
            dump_ops(gen_opc_buf, gen_opparam_buf);
3454
            fprintf(logfile, "\n");
3455
        }
3456
    }
3457
#endif
3458
    return 0;
3459
}
3460

    
3461
int gen_intermediate_code(CPUSPARCState * env, TranslationBlock * tb)
3462
{
3463
    return gen_intermediate_code_internal(tb, 0, env);
3464
}
3465

    
3466
int gen_intermediate_code_pc(CPUSPARCState * env, TranslationBlock * tb)
3467
{
3468
    return gen_intermediate_code_internal(tb, 1, env);
3469
}
3470

    
3471
extern int ram_size;
3472

    
3473
void cpu_reset(CPUSPARCState *env)
3474
{
3475
    tlb_flush(env, 1);
3476
    env->cwp = 0;
3477
    env->wim = 1;
3478
    env->regwptr = env->regbase + (env->cwp * 16);
3479
#if defined(CONFIG_USER_ONLY)
3480
    env->user_mode_only = 1;
3481
#ifdef TARGET_SPARC64
3482
    env->cleanwin = NWINDOWS - 2;
3483
    env->cansave = NWINDOWS - 2;
3484
    env->pstate = PS_RMO | PS_PEF | PS_IE;
3485
    env->asi = 0x82; // Primary no-fault
3486
#endif
3487
#else
3488
    env->psret = 0;
3489
    env->psrs = 1;
3490
    env->psrps = 1;
3491
#ifdef TARGET_SPARC64
3492
    env->pstate = PS_PRIV;
3493
    env->pc = 0x1fff0000000ULL;
3494
#else
3495
    env->pc = 0;
3496
    env->mmuregs[0] &= ~(MMU_E | MMU_NF);
3497
    env->mmuregs[0] |= MMU_BM;
3498
#endif
3499
    env->npc = env->pc + 4;
3500
#endif
3501
}
3502

    
3503
CPUSPARCState *cpu_sparc_init(void)
3504
{
3505
    CPUSPARCState *env;
3506

    
3507
    env = qemu_mallocz(sizeof(CPUSPARCState));
3508
    if (!env)
3509
        return NULL;
3510
    cpu_exec_init(env);
3511
    cpu_reset(env);
3512
    return (env);
3513
}
3514

    
3515
static const sparc_def_t sparc_defs[] = {
3516
#ifdef TARGET_SPARC64
3517
    {
3518
        .name = "TI UltraSparc II",
3519
        .iu_version = ((0x17ULL << 48) | (0x11ULL << 32) | (0 << 24)
3520
                       | (MAXTL << 8) | (NWINDOWS - 1)),
3521
        .fpu_version = 0x00000000,
3522
        .mmu_version = 0,
3523
    },
3524
#else
3525
    {
3526
        .name = "Fujitsu MB86904",
3527
        .iu_version = 0x04 << 24, /* Impl 0, ver 4 */
3528
        .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */
3529
        .mmu_version = 0x04 << 24, /* Impl 0, ver 4 */
3530
    },
3531
    {
3532
        .name = "Fujitsu MB86907",
3533
        .iu_version = 0x05 << 24, /* Impl 0, ver 5 */
3534
        .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */
3535
        .mmu_version = 0x05 << 24, /* Impl 0, ver 5 */
3536
    },
3537
    {
3538
        .name = "TI MicroSparc I",
3539
        .iu_version = 0x41000000,
3540
        .fpu_version = 4 << 17,
3541
        .mmu_version = 0x41000000,
3542
    },
3543
    {
3544
        .name = "TI SuperSparc II",
3545
        .iu_version = 0x40000000,
3546
        .fpu_version = 0 << 17,
3547
        .mmu_version = 0x04000000,
3548
    },
3549
    {
3550
        .name = "Ross RT620",
3551
        .iu_version = 0x1e000000,
3552
        .fpu_version = 1 << 17,
3553
        .mmu_version = 0x17000000,
3554
    },
3555
#endif
3556
};
3557

    
3558
int sparc_find_by_name(const unsigned char *name, const sparc_def_t **def)
3559
{
3560
    int ret;
3561
    unsigned int i;
3562

    
3563
    ret = -1;
3564
    *def = NULL;
3565
    for (i = 0; i < sizeof(sparc_defs) / sizeof(sparc_def_t); i++) {
3566
        if (strcasecmp(name, sparc_defs[i].name) == 0) {
3567
            *def = &sparc_defs[i];
3568
            ret = 0;
3569
            break;
3570
        }
3571
    }
3572

    
3573
    return ret;
3574
}
3575

    
3576
void sparc_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
3577
{
3578
    unsigned int i;
3579

    
3580
    for (i = 0; i < sizeof(sparc_defs) / sizeof(sparc_def_t); i++) {
3581
        (*cpu_fprintf)(f, "Sparc %16s IU " TARGET_FMT_lx " FPU %08x MMU %08x\n",
3582
                       sparc_defs[i].name,
3583
                       sparc_defs[i].iu_version,
3584
                       sparc_defs[i].fpu_version,
3585
                       sparc_defs[i].mmu_version);
3586
    }
3587
}
3588

    
3589
int cpu_sparc_register (CPUSPARCState *env, const sparc_def_t *def)
3590
{
3591
    env->version = def->iu_version;
3592
    env->fsr = def->fpu_version;
3593
#if !defined(TARGET_SPARC64)
3594
    env->mmuregs[0] |= def->mmu_version;
3595
#endif
3596
    return 0;
3597
}
3598

    
3599
#define GET_FLAG(a,b) ((env->psr & a)?b:'-')
3600

    
3601
void cpu_dump_state(CPUState *env, FILE *f,
3602
                    int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
3603
                    int flags)
3604
{
3605
    int i, x;
3606

    
3607
    cpu_fprintf(f, "pc: " TARGET_FMT_lx "  npc: " TARGET_FMT_lx "\n", env->pc, env->npc);
3608
    cpu_fprintf(f, "General Registers:\n");
3609
    for (i = 0; i < 4; i++)
3610
        cpu_fprintf(f, "%%g%c: " TARGET_FMT_lx "\t", i + '0', env->gregs[i]);
3611
    cpu_fprintf(f, "\n");
3612
    for (; i < 8; i++)
3613
        cpu_fprintf(f, "%%g%c: " TARGET_FMT_lx "\t", i + '0', env->gregs[i]);
3614
    cpu_fprintf(f, "\nCurrent Register Window:\n");
3615
    for (x = 0; x < 3; x++) {
3616
        for (i = 0; i < 4; i++)
3617
            cpu_fprintf(f, "%%%c%d: " TARGET_FMT_lx "\t",
3618
                    (x == 0 ? 'o' : (x == 1 ? 'l' : 'i')), i,
3619
                    env->regwptr[i + x * 8]);
3620
        cpu_fprintf(f, "\n");
3621
        for (; i < 8; i++)
3622
            cpu_fprintf(f, "%%%c%d: " TARGET_FMT_lx "\t",
3623
                    (x == 0 ? 'o' : x == 1 ? 'l' : 'i'), i,
3624
                    env->regwptr[i + x * 8]);
3625
        cpu_fprintf(f, "\n");
3626
    }
3627
    cpu_fprintf(f, "\nFloating Point Registers:\n");
3628
    for (i = 0; i < 32; i++) {
3629
        if ((i & 3) == 0)
3630
            cpu_fprintf(f, "%%f%02d:", i);
3631
        cpu_fprintf(f, " %016lf", env->fpr[i]);
3632
        if ((i & 3) == 3)
3633
            cpu_fprintf(f, "\n");
3634
    }
3635
#ifdef TARGET_SPARC64
3636
    cpu_fprintf(f, "pstate: 0x%08x ccr: 0x%02x asi: 0x%02x tl: %d fprs: %d\n",
3637
                env->pstate, GET_CCR(env), env->asi, env->tl, env->fprs);
3638
    cpu_fprintf(f, "cansave: %d canrestore: %d otherwin: %d wstate %d cleanwin %d cwp %d\n",
3639
                env->cansave, env->canrestore, env->otherwin, env->wstate,
3640
                env->cleanwin, NWINDOWS - 1 - env->cwp);
3641
#else
3642
    cpu_fprintf(f, "psr: 0x%08x -> %c%c%c%c %c%c%c wim: 0x%08x\n", GET_PSR(env),
3643
            GET_FLAG(PSR_ZERO, 'Z'), GET_FLAG(PSR_OVF, 'V'),
3644
            GET_FLAG(PSR_NEG, 'N'), GET_FLAG(PSR_CARRY, 'C'),
3645
            env->psrs?'S':'-', env->psrps?'P':'-',
3646
            env->psret?'E':'-', env->wim);
3647
#endif
3648
    cpu_fprintf(f, "fsr: 0x%08x\n", GET_FSR32(env));
3649
}
3650

    
3651
#if defined(CONFIG_USER_ONLY)
3652
target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr)
3653
{
3654
    return addr;
3655
}
3656

    
3657
#else
3658
extern int get_physical_address (CPUState *env, target_phys_addr_t *physical, int *prot,
3659
                                 int *access_index, target_ulong address, int rw,
3660
                                 int is_user);
3661

    
3662
target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr)
3663
{
3664
    target_phys_addr_t phys_addr;
3665
    int prot, access_index;
3666

    
3667
    if (get_physical_address(env, &phys_addr, &prot, &access_index, addr, 2, 0) != 0)
3668
        if (get_physical_address(env, &phys_addr, &prot, &access_index, addr, 0, 0) != 0)
3669
            return -1;
3670
    if (cpu_get_physical_page_desc(phys_addr) == IO_MEM_UNASSIGNED)
3671
        return -1;
3672
    return phys_addr;
3673
}
3674
#endif
3675

    
3676
void helper_flush(target_ulong addr)
3677
{
3678
    addr &= ~7;
3679
    tb_invalidate_page_range(addr, addr + 8);
3680
}