Statistics
| Branch: | Revision:

root / target-i386 / helper.c @ f3f2d9be

History | View | Annotate | Download (67 kB)

1
/*
2
 *  i386 helpers
3
 * 
4
 *  Copyright (c) 2003 Fabrice Bellard
5
 *
6
 * This library is free software; you can redistribute it and/or
7
 * modify it under the terms of the GNU Lesser General Public
8
 * License as published by the Free Software Foundation; either
9
 * version 2 of the License, or (at your option) any later version.
10
 *
11
 * This library is distributed in the hope that it will be useful,
12
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14
 * Lesser General Public License for more details.
15
 *
16
 * You should have received a copy of the GNU Lesser General Public
17
 * License along with this library; if not, write to the Free Software
18
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19
 */
20
#include "exec.h"
21

    
22
//#define DEBUG_PCALL
23

    
24
const uint8_t parity_table[256] = {
25
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
26
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
27
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
28
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
29
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
30
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
31
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
32
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
33
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
34
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
35
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
36
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
37
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
38
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
39
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
40
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
41
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
42
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
43
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
44
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
45
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
46
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
47
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
48
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
49
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
50
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
51
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
52
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
53
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
54
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
55
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
56
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
57
};
58

    
59
/* modulo 17 table */
60
const uint8_t rclw_table[32] = {
61
    0, 1, 2, 3, 4, 5, 6, 7, 
62
    8, 9,10,11,12,13,14,15,
63
   16, 0, 1, 2, 3, 4, 5, 6,
64
    7, 8, 9,10,11,12,13,14,
65
};
66

    
67
/* modulo 9 table */
68
const uint8_t rclb_table[32] = {
69
    0, 1, 2, 3, 4, 5, 6, 7, 
70
    8, 0, 1, 2, 3, 4, 5, 6,
71
    7, 8, 0, 1, 2, 3, 4, 5, 
72
    6, 7, 8, 0, 1, 2, 3, 4,
73
};
74

    
75
const CPU86_LDouble f15rk[7] =
76
{
77
    0.00000000000000000000L,
78
    1.00000000000000000000L,
79
    3.14159265358979323851L,  /*pi*/
80
    0.30102999566398119523L,  /*lg2*/
81
    0.69314718055994530943L,  /*ln2*/
82
    1.44269504088896340739L,  /*l2e*/
83
    3.32192809488736234781L,  /*l2t*/
84
};
85
    
86
/* thread support */
87

    
88
spinlock_t global_cpu_lock = SPIN_LOCK_UNLOCKED;
89

    
90
void cpu_lock(void)
91
{
92
    spin_lock(&global_cpu_lock);
93
}
94

    
95
void cpu_unlock(void)
96
{
97
    spin_unlock(&global_cpu_lock);
98
}
99

    
100
void cpu_loop_exit(void)
101
{
102
    /* NOTE: the register at this point must be saved by hand because
103
       longjmp restore them */
104
#ifdef reg_EAX
105
    env->regs[R_EAX] = EAX;
106
#endif
107
#ifdef reg_ECX
108
    env->regs[R_ECX] = ECX;
109
#endif
110
#ifdef reg_EDX
111
    env->regs[R_EDX] = EDX;
112
#endif
113
#ifdef reg_EBX
114
    env->regs[R_EBX] = EBX;
115
#endif
116
#ifdef reg_ESP
117
    env->regs[R_ESP] = ESP;
118
#endif
119
#ifdef reg_EBP
120
    env->regs[R_EBP] = EBP;
121
#endif
122
#ifdef reg_ESI
123
    env->regs[R_ESI] = ESI;
124
#endif
125
#ifdef reg_EDI
126
    env->regs[R_EDI] = EDI;
127
#endif
128
    longjmp(env->jmp_env, 1);
129
}
130

    
131
/* return non zero if error */
132
static inline int load_segment(uint32_t *e1_ptr, uint32_t *e2_ptr,
133
                               int selector)
134
{
135
    SegmentCache *dt;
136
    int index;
137
    uint8_t *ptr;
138

    
139
    if (selector & 0x4)
140
        dt = &env->ldt;
141
    else
142
        dt = &env->gdt;
143
    index = selector & ~7;
144
    if ((index + 7) > dt->limit)
145
        return -1;
146
    ptr = dt->base + index;
147
    *e1_ptr = ldl_kernel(ptr);
148
    *e2_ptr = ldl_kernel(ptr + 4);
149
    return 0;
150
}
151
                                     
152
static inline unsigned int get_seg_limit(uint32_t e1, uint32_t e2)
153
{
154
    unsigned int limit;
155
    limit = (e1 & 0xffff) | (e2 & 0x000f0000);
156
    if (e2 & DESC_G_MASK)
157
        limit = (limit << 12) | 0xfff;
158
    return limit;
159
}
160

    
161
static inline uint8_t *get_seg_base(uint32_t e1, uint32_t e2)
162
{
163
    return (uint8_t *)((e1 >> 16) | ((e2 & 0xff) << 16) | (e2 & 0xff000000));
164
}
165

    
166
static inline void load_seg_cache_raw_dt(SegmentCache *sc, uint32_t e1, uint32_t e2)
167
{
168
    sc->base = get_seg_base(e1, e2);
169
    sc->limit = get_seg_limit(e1, e2);
170
    sc->flags = e2;
171
}
172

    
173
/* init the segment cache in vm86 mode. */
174
static inline void load_seg_vm(int seg, int selector)
175
{
176
    selector &= 0xffff;
177
    cpu_x86_load_seg_cache(env, seg, selector, 
178
                           (uint8_t *)(selector << 4), 0xffff, 0);
179
}
180

    
181
static inline void get_ss_esp_from_tss(uint32_t *ss_ptr, 
182
                                       uint32_t *esp_ptr, int dpl)
183
{
184
    int type, index, shift;
185
    
186
#if 0
187
    {
188
        int i;
189
        printf("TR: base=%p limit=%x\n", env->tr.base, env->tr.limit);
190
        for(i=0;i<env->tr.limit;i++) {
191
            printf("%02x ", env->tr.base[i]);
192
            if ((i & 7) == 7) printf("\n");
193
        }
194
        printf("\n");
195
    }
196
#endif
197

    
198
    if (!(env->tr.flags & DESC_P_MASK))
199
        cpu_abort(env, "invalid tss");
200
    type = (env->tr.flags >> DESC_TYPE_SHIFT) & 0xf;
201
    if ((type & 7) != 1)
202
        cpu_abort(env, "invalid tss type");
203
    shift = type >> 3;
204
    index = (dpl * 4 + 2) << shift;
205
    if (index + (4 << shift) - 1 > env->tr.limit)
206
        raise_exception_err(EXCP0A_TSS, env->tr.selector & 0xfffc);
207
    if (shift == 0) {
208
        *esp_ptr = lduw_kernel(env->tr.base + index);
209
        *ss_ptr = lduw_kernel(env->tr.base + index + 2);
210
    } else {
211
        *esp_ptr = ldl_kernel(env->tr.base + index);
212
        *ss_ptr = lduw_kernel(env->tr.base + index + 4);
213
    }
214
}
215

    
216
/* XXX: merge with load_seg() */
217
static void tss_load_seg(int seg_reg, int selector)
218
{
219
    uint32_t e1, e2;
220
    int rpl, dpl, cpl;
221

    
222
    if ((selector & 0xfffc) != 0) {
223
        if (load_segment(&e1, &e2, selector) != 0)
224
            raise_exception_err(EXCP0A_TSS, selector & 0xfffc);
225
        if (!(e2 & DESC_S_MASK))
226
            raise_exception_err(EXCP0A_TSS, selector & 0xfffc);
227
        rpl = selector & 3;
228
        dpl = (e2 >> DESC_DPL_SHIFT) & 3;
229
        cpl = env->hflags & HF_CPL_MASK;
230
        if (seg_reg == R_CS) {
231
            if (!(e2 & DESC_CS_MASK))
232
                raise_exception_err(EXCP0A_TSS, selector & 0xfffc);
233
            if (dpl != rpl)
234
                raise_exception_err(EXCP0A_TSS, selector & 0xfffc);
235
            if ((e2 & DESC_C_MASK) && dpl > rpl)
236
                raise_exception_err(EXCP0A_TSS, selector & 0xfffc);
237
                
238
        } else if (seg_reg == R_SS) {
239
            /* SS must be writable data */
240
            if ((e2 & DESC_CS_MASK) || !(e2 & DESC_W_MASK))
241
                raise_exception_err(EXCP0A_TSS, selector & 0xfffc);
242
            if (dpl != cpl || dpl != rpl)
243
                raise_exception_err(EXCP0A_TSS, selector & 0xfffc);
244
        } else {
245
            /* not readable code */
246
            if ((e2 & DESC_CS_MASK) && !(e2 & DESC_R_MASK))
247
                raise_exception_err(EXCP0A_TSS, selector & 0xfffc);
248
            /* if data or non conforming code, checks the rights */
249
            if (((e2 >> DESC_TYPE_SHIFT) & 0xf) < 12) {
250
                if (dpl < cpl || dpl < rpl)
251
                    raise_exception_err(EXCP0A_TSS, selector & 0xfffc);
252
            }
253
        }
254
        if (!(e2 & DESC_P_MASK))
255
            raise_exception_err(EXCP0B_NOSEG, selector & 0xfffc);
256
        cpu_x86_load_seg_cache(env, seg_reg, selector, 
257
                       get_seg_base(e1, e2),
258
                       get_seg_limit(e1, e2),
259
                       e2);
260
    } else {
261
        if (seg_reg == R_SS || seg_reg == R_CS) 
262
            raise_exception_err(EXCP0A_TSS, selector & 0xfffc);
263
    }
264
}
265

    
266
#define SWITCH_TSS_JMP  0
267
#define SWITCH_TSS_IRET 1
268
#define SWITCH_TSS_CALL 2
269

    
270
/* XXX: restore CPU state in registers (PowerPC case) */
271
static void switch_tss(int tss_selector, 
272
                       uint32_t e1, uint32_t e2, int source)
273
{
274
    int tss_limit, tss_limit_max, type, old_tss_limit_max, old_type, v1, v2, i;
275
    uint8_t *tss_base;
276
    uint32_t new_regs[8], new_segs[6];
277
    uint32_t new_eflags, new_eip, new_cr3, new_ldt, new_trap;
278
    uint32_t old_eflags, eflags_mask;
279
    SegmentCache *dt;
280
    int index;
281
    uint8_t *ptr;
282

    
283
    type = (e2 >> DESC_TYPE_SHIFT) & 0xf;
284

    
285
    /* if task gate, we read the TSS segment and we load it */
286
    if (type == 5) {
287
        if (!(e2 & DESC_P_MASK))
288
            raise_exception_err(EXCP0B_NOSEG, tss_selector & 0xfffc);
289
        tss_selector = e1 >> 16;
290
        if (tss_selector & 4)
291
            raise_exception_err(EXCP0A_TSS, tss_selector & 0xfffc);
292
        if (load_segment(&e1, &e2, tss_selector) != 0)
293
            raise_exception_err(EXCP0D_GPF, tss_selector & 0xfffc);
294
        if (e2 & DESC_S_MASK)
295
            raise_exception_err(EXCP0D_GPF, tss_selector & 0xfffc);
296
        type = (e2 >> DESC_TYPE_SHIFT) & 0xf;
297
        if ((type & 7) != 1)
298
            raise_exception_err(EXCP0D_GPF, tss_selector & 0xfffc);
299
    }
300

    
301
    if (!(e2 & DESC_P_MASK))
302
        raise_exception_err(EXCP0B_NOSEG, tss_selector & 0xfffc);
303

    
304
    if (type & 8)
305
        tss_limit_max = 103;
306
    else
307
        tss_limit_max = 43;
308
    tss_limit = get_seg_limit(e1, e2);
309
    tss_base = get_seg_base(e1, e2);
310
    if ((tss_selector & 4) != 0 || 
311
        tss_limit < tss_limit_max)
312
        raise_exception_err(EXCP0A_TSS, tss_selector & 0xfffc);
313
    old_type = (env->tr.flags >> DESC_TYPE_SHIFT) & 0xf;
314
    if (old_type & 8)
315
        old_tss_limit_max = 103;
316
    else
317
        old_tss_limit_max = 43;
318

    
319
    /* read all the registers from the new TSS */
320
    if (type & 8) {
321
        /* 32 bit */
322
        new_cr3 = ldl_kernel(tss_base + 0x1c);
323
        new_eip = ldl_kernel(tss_base + 0x20);
324
        new_eflags = ldl_kernel(tss_base + 0x24);
325
        for(i = 0; i < 8; i++)
326
            new_regs[i] = ldl_kernel(tss_base + (0x28 + i * 4));
327
        for(i = 0; i < 6; i++)
328
            new_segs[i] = lduw_kernel(tss_base + (0x48 + i * 4));
329
        new_ldt = lduw_kernel(tss_base + 0x60);
330
        new_trap = ldl_kernel(tss_base + 0x64);
331
    } else {
332
        /* 16 bit */
333
        new_cr3 = 0;
334
        new_eip = lduw_kernel(tss_base + 0x0e);
335
        new_eflags = lduw_kernel(tss_base + 0x10);
336
        for(i = 0; i < 8; i++)
337
            new_regs[i] = lduw_kernel(tss_base + (0x12 + i * 2)) | 0xffff0000;
338
        for(i = 0; i < 4; i++)
339
            new_segs[i] = lduw_kernel(tss_base + (0x22 + i * 4));
340
        new_ldt = lduw_kernel(tss_base + 0x2a);
341
        new_segs[R_FS] = 0;
342
        new_segs[R_GS] = 0;
343
        new_trap = 0;
344
    }
345
    
346
    /* NOTE: we must avoid memory exceptions during the task switch,
347
       so we make dummy accesses before */
348
    /* XXX: it can still fail in some cases, so a bigger hack is
349
       necessary to valid the TLB after having done the accesses */
350

    
351
    v1 = ldub_kernel(env->tr.base);
352
    v2 = ldub(env->tr.base + old_tss_limit_max);
353
    stb_kernel(env->tr.base, v1);
354
    stb_kernel(env->tr.base + old_tss_limit_max, v2);
355
    
356
    /* clear busy bit (it is restartable) */
357
    if (source == SWITCH_TSS_JMP || source == SWITCH_TSS_IRET) {
358
        uint8_t *ptr;
359
        uint32_t e2;
360
        ptr = env->gdt.base + (env->tr.selector << 3);
361
        e2 = ldl_kernel(ptr + 4);
362
        e2 &= ~DESC_TSS_BUSY_MASK;
363
        stl_kernel(ptr + 4, e2);
364
    }
365
    old_eflags = compute_eflags();
366
    if (source == SWITCH_TSS_IRET)
367
        old_eflags &= ~NT_MASK;
368
    
369
    /* save the current state in the old TSS */
370
    if (type & 8) {
371
        /* 32 bit */
372
        stl_kernel(env->tr.base + 0x20, env->eip);
373
        stl_kernel(env->tr.base + 0x24, old_eflags);
374
        for(i = 0; i < 8; i++)
375
            stl_kernel(env->tr.base + (0x28 + i * 4), env->regs[i]);
376
        for(i = 0; i < 6; i++)
377
            stw_kernel(env->tr.base + (0x48 + i * 4), env->segs[i].selector);
378
    } else {
379
        /* 16 bit */
380
        stw_kernel(env->tr.base + 0x0e, new_eip);
381
        stw_kernel(env->tr.base + 0x10, old_eflags);
382
        for(i = 0; i < 8; i++)
383
            stw_kernel(env->tr.base + (0x12 + i * 2), env->regs[i]);
384
        for(i = 0; i < 4; i++)
385
            stw_kernel(env->tr.base + (0x22 + i * 4), env->segs[i].selector);
386
    }
387
    
388
    /* now if an exception occurs, it will occurs in the next task
389
       context */
390

    
391
    if (source == SWITCH_TSS_CALL) {
392
        stw_kernel(tss_base, env->tr.selector);
393
        new_eflags |= NT_MASK;
394
    }
395

    
396
    /* set busy bit */
397
    if (source == SWITCH_TSS_JMP || source == SWITCH_TSS_CALL) {
398
        uint8_t *ptr;
399
        uint32_t e2;
400
        ptr = env->gdt.base + (tss_selector << 3);
401
        e2 = ldl_kernel(ptr + 4);
402
        e2 |= DESC_TSS_BUSY_MASK;
403
        stl_kernel(ptr + 4, e2);
404
    }
405

    
406
    /* set the new CPU state */
407
    /* from this point, any exception which occurs can give problems */
408
    env->cr[0] |= CR0_TS_MASK;
409
    env->tr.selector = tss_selector;
410
    env->tr.base = tss_base;
411
    env->tr.limit = tss_limit;
412
    env->tr.flags = e2 & ~DESC_TSS_BUSY_MASK;
413
    
414
    if ((type & 8) && (env->cr[0] & CR0_PG_MASK)) {
415
        env->cr[3] = new_cr3;
416
        cpu_x86_update_cr3(env);
417
    }
418
    
419
    /* load all registers without an exception, then reload them with
420
       possible exception */
421
    env->eip = new_eip;
422
    eflags_mask = FL_UPDATE_CPL0_MASK;
423
    if (!(type & 8))
424
        eflags_mask &= 0xffff;
425
    load_eflags(new_eflags, eflags_mask);
426
    for(i = 0; i < 8; i++)
427
        env->regs[i] = new_regs[i];
428
    if (new_eflags & VM_MASK) {
429
        for(i = 0; i < 6; i++) 
430
            load_seg_vm(i, new_segs[i]);
431
        /* in vm86, CPL is always 3 */
432
        cpu_x86_set_cpl(env, 3);
433
    } else {
434
        /* CPL is set the RPL of CS */
435
        cpu_x86_set_cpl(env, new_segs[R_CS] & 3);
436
        /* first just selectors as the rest may trigger exceptions */
437
        for(i = 0; i < 6; i++)
438
            cpu_x86_load_seg_cache(env, i, new_segs[i], NULL, 0, 0);
439
    }
440
    
441
    env->ldt.selector = new_ldt & ~4;
442
    env->ldt.base = NULL;
443
    env->ldt.limit = 0;
444
    env->ldt.flags = 0;
445

    
446
    /* load the LDT */
447
    if (new_ldt & 4)
448
        raise_exception_err(EXCP0A_TSS, new_ldt & 0xfffc);
449

    
450
    dt = &env->gdt;
451
    index = new_ldt & ~7;
452
    if ((index + 7) > dt->limit)
453
        raise_exception_err(EXCP0A_TSS, new_ldt & 0xfffc);
454
    ptr = dt->base + index;
455
    e1 = ldl_kernel(ptr);
456
    e2 = ldl_kernel(ptr + 4);
457
    if ((e2 & DESC_S_MASK) || ((e2 >> DESC_TYPE_SHIFT) & 0xf) != 2)
458
        raise_exception_err(EXCP0A_TSS, new_ldt & 0xfffc);
459
    if (!(e2 & DESC_P_MASK))
460
        raise_exception_err(EXCP0A_TSS, new_ldt & 0xfffc);
461
    load_seg_cache_raw_dt(&env->ldt, e1, e2);
462
    
463
    /* load the segments */
464
    if (!(new_eflags & VM_MASK)) {
465
        tss_load_seg(R_CS, new_segs[R_CS]);
466
        tss_load_seg(R_SS, new_segs[R_SS]);
467
        tss_load_seg(R_ES, new_segs[R_ES]);
468
        tss_load_seg(R_DS, new_segs[R_DS]);
469
        tss_load_seg(R_FS, new_segs[R_FS]);
470
        tss_load_seg(R_GS, new_segs[R_GS]);
471
    }
472
    
473
    /* check that EIP is in the CS segment limits */
474
    if (new_eip > env->segs[R_CS].limit) {
475
        raise_exception_err(EXCP0D_GPF, 0);
476
    }
477
}
478

    
479
/* check if Port I/O is allowed in TSS */
480
static inline void check_io(int addr, int size)
481
{
482
    int io_offset, val, mask;
483
    
484
    /* TSS must be a valid 32 bit one */
485
    if (!(env->tr.flags & DESC_P_MASK) ||
486
        ((env->tr.flags >> DESC_TYPE_SHIFT) & 0xf) != 9 ||
487
        env->tr.limit < 103)
488
        goto fail;
489
    io_offset = lduw_kernel(env->tr.base + 0x66);
490
    io_offset += (addr >> 3);
491
    /* Note: the check needs two bytes */
492
    if ((io_offset + 1) > env->tr.limit)
493
        goto fail;
494
    val = lduw_kernel(env->tr.base + io_offset);
495
    val >>= (addr & 7);
496
    mask = (1 << size) - 1;
497
    /* all bits must be zero to allow the I/O */
498
    if ((val & mask) != 0) {
499
    fail:
500
        raise_exception_err(EXCP0D_GPF, 0);
501
    }
502
}
503

    
504
void check_iob_T0(void)
505
{
506
    check_io(T0, 1);
507
}
508

    
509
void check_iow_T0(void)
510
{
511
    check_io(T0, 2);
512
}
513

    
514
void check_iol_T0(void)
515
{
516
    check_io(T0, 4);
517
}
518

    
519
void check_iob_DX(void)
520
{
521
    check_io(EDX & 0xffff, 1);
522
}
523

    
524
void check_iow_DX(void)
525
{
526
    check_io(EDX & 0xffff, 2);
527
}
528

    
529
void check_iol_DX(void)
530
{
531
    check_io(EDX & 0xffff, 4);
532
}
533

    
534
/* protected mode interrupt */
535
static void do_interrupt_protected(int intno, int is_int, int error_code,
536
                                   unsigned int next_eip, int is_hw)
537
{
538
    SegmentCache *dt;
539
    uint8_t *ptr, *ssp;
540
    int type, dpl, selector, ss_dpl, cpl;
541
    int has_error_code, new_stack, shift;
542
    uint32_t e1, e2, offset, ss, esp, ss_e1, ss_e2, push_size;
543
    uint32_t old_cs, old_ss, old_esp, old_eip;
544

    
545
#ifdef DEBUG_PCALL
546
    if (loglevel) {
547
        static int count;
548
        fprintf(logfile, "%d: interrupt: vector=%02x error_code=%04x int=%d CS:IP=%04x:%08x CPL=%d\n",
549
                count, intno, error_code, is_int, env->segs[R_CS].selector, env->eip, env->hflags & 3);
550
#if 0
551
        {
552
            int i;
553
            uint8_t *ptr;
554
            printf("       code=");
555
            ptr = env->segs[R_CS].base + env->eip;
556
            for(i = 0; i < 16; i++) {
557
                printf(" %02x", ldub(ptr + i));
558
            }
559
            printf("\n");
560
        }
561
#endif
562
        count++;
563
    }
564
#endif
565

    
566
    has_error_code = 0;
567
    if (!is_int && !is_hw) {
568
        switch(intno) {
569
        case 8:
570
        case 10:
571
        case 11:
572
        case 12:
573
        case 13:
574
        case 14:
575
        case 17:
576
            has_error_code = 1;
577
            break;
578
        }
579
    }
580

    
581
    dt = &env->idt;
582
    if (intno * 8 + 7 > dt->limit)
583
        raise_exception_err(EXCP0D_GPF, intno * 8 + 2);
584
    ptr = dt->base + intno * 8;
585
    e1 = ldl_kernel(ptr);
586
    e2 = ldl_kernel(ptr + 4);
587
    /* check gate type */
588
    type = (e2 >> DESC_TYPE_SHIFT) & 0x1f;
589
    switch(type) {
590
    case 5: /* task gate */
591
        /* must do that check here to return the correct error code */
592
        if (!(e2 & DESC_P_MASK))
593
            raise_exception_err(EXCP0B_NOSEG, intno * 8 + 2);
594
        switch_tss(intno * 8, e1, e2, SWITCH_TSS_CALL);
595
        if (has_error_code) {
596
            int mask;
597
            /* push the error code */
598
            shift = (env->segs[R_CS].flags >> DESC_B_SHIFT) & 1;
599
            if (env->segs[R_SS].flags & DESC_B_MASK)
600
                mask = 0xffffffff;
601
            else
602
                mask = 0xffff;
603
            esp = (env->regs[R_ESP] - (2 << shift)) & mask;
604
            ssp = env->segs[R_SS].base + esp;
605
            if (shift)
606
                stl_kernel(ssp, error_code);
607
            else
608
                stw_kernel(ssp, error_code);
609
            env->regs[R_ESP] = (esp & mask) | (env->regs[R_ESP] & ~mask);
610
        }
611
        return;
612
    case 6: /* 286 interrupt gate */
613
    case 7: /* 286 trap gate */
614
    case 14: /* 386 interrupt gate */
615
    case 15: /* 386 trap gate */
616
        break;
617
    default:
618
        raise_exception_err(EXCP0D_GPF, intno * 8 + 2);
619
        break;
620
    }
621
    dpl = (e2 >> DESC_DPL_SHIFT) & 3;
622
    cpl = env->hflags & HF_CPL_MASK;
623
    /* check privledge if software int */
624
    if (is_int && dpl < cpl)
625
        raise_exception_err(EXCP0D_GPF, intno * 8 + 2);
626
    /* check valid bit */
627
    if (!(e2 & DESC_P_MASK))
628
        raise_exception_err(EXCP0B_NOSEG, intno * 8 + 2);
629
    selector = e1 >> 16;
630
    offset = (e2 & 0xffff0000) | (e1 & 0x0000ffff);
631
    if ((selector & 0xfffc) == 0)
632
        raise_exception_err(EXCP0D_GPF, 0);
633

    
634
    if (load_segment(&e1, &e2, selector) != 0)
635
        raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
636
    if (!(e2 & DESC_S_MASK) || !(e2 & (DESC_CS_MASK)))
637
        raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
638
    dpl = (e2 >> DESC_DPL_SHIFT) & 3;
639
    if (dpl > cpl)
640
        raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
641
    if (!(e2 & DESC_P_MASK))
642
        raise_exception_err(EXCP0B_NOSEG, selector & 0xfffc);
643
    if (!(e2 & DESC_C_MASK) && dpl < cpl) {
644
        /* to inner priviledge */
645
        get_ss_esp_from_tss(&ss, &esp, dpl);
646
        if ((ss & 0xfffc) == 0)
647
            raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
648
        if ((ss & 3) != dpl)
649
            raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
650
        if (load_segment(&ss_e1, &ss_e2, ss) != 0)
651
            raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
652
        ss_dpl = (ss_e2 >> DESC_DPL_SHIFT) & 3;
653
        if (ss_dpl != dpl)
654
            raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
655
        if (!(ss_e2 & DESC_S_MASK) ||
656
            (ss_e2 & DESC_CS_MASK) ||
657
            !(ss_e2 & DESC_W_MASK))
658
            raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
659
        if (!(ss_e2 & DESC_P_MASK))
660
            raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
661
        new_stack = 1;
662
    } else if ((e2 & DESC_C_MASK) || dpl == cpl) {
663
        /* to same priviledge */
664
        new_stack = 0;
665
    } else {
666
        raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
667
        new_stack = 0; /* avoid warning */
668
    }
669

    
670
    shift = type >> 3;
671
    push_size = 6 + (new_stack << 2) + (has_error_code << 1);
672
    if (env->eflags & VM_MASK)
673
        push_size += 8;
674
    push_size <<= shift;
675

    
676
    /* XXX: check that enough room is available */
677
    if (new_stack) {
678
        old_esp = ESP;
679
        old_ss = env->segs[R_SS].selector;
680
        ss = (ss & ~3) | dpl;
681
        cpu_x86_load_seg_cache(env, R_SS, ss, 
682
                       get_seg_base(ss_e1, ss_e2),
683
                       get_seg_limit(ss_e1, ss_e2),
684
                       ss_e2);
685
    } else {
686
        old_esp = 0;
687
        old_ss = 0;
688
        esp = ESP;
689
    }
690
    if (is_int)
691
        old_eip = next_eip;
692
    else
693
        old_eip = env->eip;
694
    old_cs = env->segs[R_CS].selector;
695
    selector = (selector & ~3) | dpl;
696
    cpu_x86_load_seg_cache(env, R_CS, selector, 
697
                   get_seg_base(e1, e2),
698
                   get_seg_limit(e1, e2),
699
                   e2);
700
    cpu_x86_set_cpl(env, dpl);
701
    env->eip = offset;
702
    ESP = esp - push_size;
703
    ssp = env->segs[R_SS].base + esp;
704
    if (shift == 1) {
705
        int old_eflags;
706
        if (env->eflags & VM_MASK) {
707
            ssp -= 4;
708
            stl_kernel(ssp, env->segs[R_GS].selector);
709
            ssp -= 4;
710
            stl_kernel(ssp, env->segs[R_FS].selector);
711
            ssp -= 4;
712
            stl_kernel(ssp, env->segs[R_DS].selector);
713
            ssp -= 4;
714
            stl_kernel(ssp, env->segs[R_ES].selector);
715
        }
716
        if (new_stack) {
717
            ssp -= 4;
718
            stl_kernel(ssp, old_ss);
719
            ssp -= 4;
720
            stl_kernel(ssp, old_esp);
721
        }
722
        ssp -= 4;
723
        old_eflags = compute_eflags();
724
        stl_kernel(ssp, old_eflags);
725
        ssp -= 4;
726
        stl_kernel(ssp, old_cs);
727
        ssp -= 4;
728
        stl_kernel(ssp, old_eip);
729
        if (has_error_code) {
730
            ssp -= 4;
731
            stl_kernel(ssp, error_code);
732
        }
733
    } else {
734
        if (new_stack) {
735
            ssp -= 2;
736
            stw_kernel(ssp, old_ss);
737
            ssp -= 2;
738
            stw_kernel(ssp, old_esp);
739
        }
740
        ssp -= 2;
741
        stw_kernel(ssp, compute_eflags());
742
        ssp -= 2;
743
        stw_kernel(ssp, old_cs);
744
        ssp -= 2;
745
        stw_kernel(ssp, old_eip);
746
        if (has_error_code) {
747
            ssp -= 2;
748
            stw_kernel(ssp, error_code);
749
        }
750
    }
751
    
752
    /* interrupt gate clear IF mask */
753
    if ((type & 1) == 0) {
754
        env->eflags &= ~IF_MASK;
755
    }
756
    env->eflags &= ~(TF_MASK | VM_MASK | RF_MASK | NT_MASK);
757
}
758

    
759
/* real mode interrupt */
760
static void do_interrupt_real(int intno, int is_int, int error_code,
761
                                 unsigned int next_eip)
762
{
763
    SegmentCache *dt;
764
    uint8_t *ptr, *ssp;
765
    int selector;
766
    uint32_t offset, esp;
767
    uint32_t old_cs, old_eip;
768

    
769
    /* real mode (simpler !) */
770
    dt = &env->idt;
771
    if (intno * 4 + 3 > dt->limit)
772
        raise_exception_err(EXCP0D_GPF, intno * 8 + 2);
773
    ptr = dt->base + intno * 4;
774
    offset = lduw_kernel(ptr);
775
    selector = lduw_kernel(ptr + 2);
776
    esp = ESP;
777
    ssp = env->segs[R_SS].base;
778
    if (is_int)
779
        old_eip = next_eip;
780
    else
781
        old_eip = env->eip;
782
    old_cs = env->segs[R_CS].selector;
783
    esp -= 2;
784
    stw_kernel(ssp + (esp & 0xffff), compute_eflags());
785
    esp -= 2;
786
    stw_kernel(ssp + (esp & 0xffff), old_cs);
787
    esp -= 2;
788
    stw_kernel(ssp + (esp & 0xffff), old_eip);
789
    
790
    /* update processor state */
791
    ESP = (ESP & ~0xffff) | (esp & 0xffff);
792
    env->eip = offset;
793
    env->segs[R_CS].selector = selector;
794
    env->segs[R_CS].base = (uint8_t *)(selector << 4);
795
    env->eflags &= ~(IF_MASK | TF_MASK | AC_MASK | RF_MASK);
796
}
797

    
798
/* fake user mode interrupt */
799
void do_interrupt_user(int intno, int is_int, int error_code, 
800
                       unsigned int next_eip)
801
{
802
    SegmentCache *dt;
803
    uint8_t *ptr;
804
    int dpl, cpl;
805
    uint32_t e2;
806

    
807
    dt = &env->idt;
808
    ptr = dt->base + (intno * 8);
809
    e2 = ldl_kernel(ptr + 4);
810
    
811
    dpl = (e2 >> DESC_DPL_SHIFT) & 3;
812
    cpl = env->hflags & HF_CPL_MASK;
813
    /* check privledge if software int */
814
    if (is_int && dpl < cpl)
815
        raise_exception_err(EXCP0D_GPF, intno * 8 + 2);
816

    
817
    /* Since we emulate only user space, we cannot do more than
818
       exiting the emulation with the suitable exception and error
819
       code */
820
    if (is_int)
821
        EIP = next_eip;
822
}
823

    
824
/*
825
 * Begin excution of an interruption. is_int is TRUE if coming from
826
 * the int instruction. next_eip is the EIP value AFTER the interrupt
827
 * instruction. It is only relevant if is_int is TRUE.  
828
 */
829
void do_interrupt(int intno, int is_int, int error_code, 
830
                  unsigned int next_eip, int is_hw)
831
{
832
    if (env->cr[0] & CR0_PE_MASK) {
833
        do_interrupt_protected(intno, is_int, error_code, next_eip, is_hw);
834
    } else {
835
        do_interrupt_real(intno, is_int, error_code, next_eip);
836
    }
837
}
838

    
839
/*
840
 * Signal an interruption. It is executed in the main CPU loop.
841
 * is_int is TRUE if coming from the int instruction. next_eip is the
842
 * EIP value AFTER the interrupt instruction. It is only relevant if
843
 * is_int is TRUE.  
844
 */
845
void raise_interrupt(int intno, int is_int, int error_code, 
846
                     unsigned int next_eip)
847
{
848
    env->exception_index = intno;
849
    env->error_code = error_code;
850
    env->exception_is_int = is_int;
851
    env->exception_next_eip = next_eip;
852
    cpu_loop_exit();
853
}
854

    
855
/* shortcuts to generate exceptions */
856
void raise_exception_err(int exception_index, int error_code)
857
{
858
    raise_interrupt(exception_index, 0, error_code, 0);
859
}
860

    
861
void raise_exception(int exception_index)
862
{
863
    raise_interrupt(exception_index, 0, 0, 0);
864
}
865

    
866
#ifdef BUGGY_GCC_DIV64
867
/* gcc 2.95.4 on PowerPC does not seem to like using __udivdi3, so we
868
   call it from another function */
869
uint32_t div64(uint32_t *q_ptr, uint64_t num, uint32_t den)
870
{
871
    *q_ptr = num / den;
872
    return num % den;
873
}
874

    
875
int32_t idiv64(int32_t *q_ptr, int64_t num, int32_t den)
876
{
877
    *q_ptr = num / den;
878
    return num % den;
879
}
880
#endif
881

    
882
void helper_divl_EAX_T0(uint32_t eip)
883
{
884
    unsigned int den, q, r;
885
    uint64_t num;
886
    
887
    num = EAX | ((uint64_t)EDX << 32);
888
    den = T0;
889
    if (den == 0) {
890
        EIP = eip;
891
        raise_exception(EXCP00_DIVZ);
892
    }
893
#ifdef BUGGY_GCC_DIV64
894
    r = div64(&q, num, den);
895
#else
896
    q = (num / den);
897
    r = (num % den);
898
#endif
899
    EAX = q;
900
    EDX = r;
901
}
902

    
903
void helper_idivl_EAX_T0(uint32_t eip)
904
{
905
    int den, q, r;
906
    int64_t num;
907
    
908
    num = EAX | ((uint64_t)EDX << 32);
909
    den = T0;
910
    if (den == 0) {
911
        EIP = eip;
912
        raise_exception(EXCP00_DIVZ);
913
    }
914
#ifdef BUGGY_GCC_DIV64
915
    r = idiv64(&q, num, den);
916
#else
917
    q = (num / den);
918
    r = (num % den);
919
#endif
920
    EAX = q;
921
    EDX = r;
922
}
923

    
924
void helper_cmpxchg8b(void)
925
{
926
    uint64_t d;
927
    int eflags;
928

    
929
    eflags = cc_table[CC_OP].compute_all();
930
    d = ldq((uint8_t *)A0);
931
    if (d == (((uint64_t)EDX << 32) | EAX)) {
932
        stq((uint8_t *)A0, ((uint64_t)ECX << 32) | EBX);
933
        eflags |= CC_Z;
934
    } else {
935
        EDX = d >> 32;
936
        EAX = d;
937
        eflags &= ~CC_Z;
938
    }
939
    CC_SRC = eflags;
940
}
941

    
942
/* We simulate a pre-MMX pentium as in valgrind */
943
#define CPUID_FP87 (1 << 0)
944
#define CPUID_VME  (1 << 1)
945
#define CPUID_DE   (1 << 2)
946
#define CPUID_PSE  (1 << 3)
947
#define CPUID_TSC  (1 << 4)
948
#define CPUID_MSR  (1 << 5)
949
#define CPUID_PAE  (1 << 6)
950
#define CPUID_MCE  (1 << 7)
951
#define CPUID_CX8  (1 << 8)
952
#define CPUID_APIC (1 << 9)
953
#define CPUID_SEP  (1 << 11) /* sysenter/sysexit */
954
#define CPUID_MTRR (1 << 12)
955
#define CPUID_PGE  (1 << 13)
956
#define CPUID_MCA  (1 << 14)
957
#define CPUID_CMOV (1 << 15)
958
/* ... */
959
#define CPUID_MMX  (1 << 23)
960
#define CPUID_FXSR (1 << 24)
961
#define CPUID_SSE  (1 << 25)
962
#define CPUID_SSE2 (1 << 26)
963

    
964
void helper_cpuid(void)
965
{
966
    if (EAX == 0) {
967
        EAX = 1; /* max EAX index supported */
968
        EBX = 0x756e6547;
969
        ECX = 0x6c65746e;
970
        EDX = 0x49656e69;
971
    } else if (EAX == 1) {
972
        int family, model, stepping;
973
        /* EAX = 1 info */
974
#if 0
975
        /* pentium 75-200 */
976
        family = 5;
977
        model = 2;
978
        stepping = 11;
979
#else
980
        /* pentium pro */
981
        family = 6;
982
        model = 1;
983
        stepping = 3;
984
#endif
985
        EAX = (family << 8) | (model << 4) | stepping;
986
        EBX = 0;
987
        ECX = 0;
988
        EDX = CPUID_FP87 | CPUID_DE | CPUID_PSE |
989
            CPUID_TSC | CPUID_MSR | CPUID_MCE |
990
            CPUID_CX8 | CPUID_PGE | CPUID_CMOV;
991
    }
992
}
993

    
994
void helper_lldt_T0(void)
995
{
996
    int selector;
997
    SegmentCache *dt;
998
    uint32_t e1, e2;
999
    int index;
1000
    uint8_t *ptr;
1001
    
1002
    selector = T0 & 0xffff;
1003
    if ((selector & 0xfffc) == 0) {
1004
        /* XXX: NULL selector case: invalid LDT */
1005
        env->ldt.base = NULL;
1006
        env->ldt.limit = 0;
1007
    } else {
1008
        if (selector & 0x4)
1009
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
1010
        dt = &env->gdt;
1011
        index = selector & ~7;
1012
        if ((index + 7) > dt->limit)
1013
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
1014
        ptr = dt->base + index;
1015
        e1 = ldl_kernel(ptr);
1016
        e2 = ldl_kernel(ptr + 4);
1017
        if ((e2 & DESC_S_MASK) || ((e2 >> DESC_TYPE_SHIFT) & 0xf) != 2)
1018
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
1019
        if (!(e2 & DESC_P_MASK))
1020
            raise_exception_err(EXCP0B_NOSEG, selector & 0xfffc);
1021
        load_seg_cache_raw_dt(&env->ldt, e1, e2);
1022
    }
1023
    env->ldt.selector = selector;
1024
}
1025

    
1026
void helper_ltr_T0(void)
1027
{
1028
    int selector;
1029
    SegmentCache *dt;
1030
    uint32_t e1, e2;
1031
    int index, type;
1032
    uint8_t *ptr;
1033
    
1034
    selector = T0 & 0xffff;
1035
    if ((selector & 0xfffc) == 0) {
1036
        /* NULL selector case: invalid LDT */
1037
        env->tr.base = NULL;
1038
        env->tr.limit = 0;
1039
        env->tr.flags = 0;
1040
    } else {
1041
        if (selector & 0x4)
1042
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
1043
        dt = &env->gdt;
1044
        index = selector & ~7;
1045
        if ((index + 7) > dt->limit)
1046
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
1047
        ptr = dt->base + index;
1048
        e1 = ldl_kernel(ptr);
1049
        e2 = ldl_kernel(ptr + 4);
1050
        type = (e2 >> DESC_TYPE_SHIFT) & 0xf;
1051
        if ((e2 & DESC_S_MASK) || 
1052
            (type != 1 && type != 9))
1053
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
1054
        if (!(e2 & DESC_P_MASK))
1055
            raise_exception_err(EXCP0B_NOSEG, selector & 0xfffc);
1056
        load_seg_cache_raw_dt(&env->tr, e1, e2);
1057
        e2 |= 0x00000200; /* set the busy bit */
1058
        stl_kernel(ptr + 4, e2);
1059
    }
1060
    env->tr.selector = selector;
1061
}
1062

    
1063
/* only works if protected mode and not VM86. seg_reg must be != R_CS */
1064
void load_seg(int seg_reg, int selector, unsigned int cur_eip)
1065
{
1066
    uint32_t e1, e2;
1067
    int cpl, dpl, rpl;
1068
    SegmentCache *dt;
1069
    int index;
1070
    uint8_t *ptr;
1071

    
1072
    if ((selector & 0xfffc) == 0) {
1073
        /* null selector case */
1074
        if (seg_reg == R_SS) {
1075
            EIP = cur_eip;
1076
            raise_exception_err(EXCP0D_GPF, 0);
1077
        } else {
1078
            cpu_x86_load_seg_cache(env, seg_reg, selector, NULL, 0, 0);
1079
        }
1080
    } else {
1081
        
1082
        if (selector & 0x4)
1083
            dt = &env->ldt;
1084
        else
1085
            dt = &env->gdt;
1086
        index = selector & ~7;
1087
        if ((index + 7) > dt->limit) {
1088
            EIP = cur_eip;
1089
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
1090
        }
1091
        ptr = dt->base + index;
1092
        e1 = ldl_kernel(ptr);
1093
        e2 = ldl_kernel(ptr + 4);
1094

    
1095
        if (!(e2 & DESC_S_MASK)) {
1096
            EIP = cur_eip;
1097
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
1098
        }
1099
        rpl = selector & 3;
1100
        dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1101
        cpl = env->hflags & HF_CPL_MASK;
1102
        if (seg_reg == R_SS) {
1103
            /* must be writable segment */
1104
            if ((e2 & DESC_CS_MASK) || !(e2 & DESC_W_MASK)) {
1105
                EIP = cur_eip;
1106
                raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
1107
            }
1108
            if (rpl != cpl || dpl != cpl) {
1109
                EIP = cur_eip;
1110
                raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
1111
            }
1112
        } else {
1113
            /* must be readable segment */
1114
            if ((e2 & (DESC_CS_MASK | DESC_R_MASK)) == DESC_CS_MASK) {
1115
                EIP = cur_eip;
1116
                raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
1117
            }
1118
            
1119
            if (!(e2 & DESC_CS_MASK) || !(e2 & DESC_C_MASK)) {
1120
                /* if not conforming code, test rights */
1121
                if (dpl < cpl || dpl < rpl) {
1122
                    EIP = cur_eip;
1123
                    raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
1124
                }
1125
            }
1126
        }
1127

    
1128
        if (!(e2 & DESC_P_MASK)) {
1129
            EIP = cur_eip;
1130
            if (seg_reg == R_SS)
1131
                raise_exception_err(EXCP0C_STACK, selector & 0xfffc);
1132
            else
1133
                raise_exception_err(EXCP0B_NOSEG, selector & 0xfffc);
1134
        }
1135

    
1136
        /* set the access bit if not already set */
1137
        if (!(e2 & DESC_A_MASK)) {
1138
            e2 |= DESC_A_MASK;
1139
            stl_kernel(ptr + 4, e2);
1140
        }
1141

    
1142
        cpu_x86_load_seg_cache(env, seg_reg, selector, 
1143
                       get_seg_base(e1, e2),
1144
                       get_seg_limit(e1, e2),
1145
                       e2);
1146
#if 0
1147
        fprintf(logfile, "load_seg: sel=0x%04x base=0x%08lx limit=0x%08lx flags=%08x\n", 
1148
                selector, (unsigned long)sc->base, sc->limit, sc->flags);
1149
#endif
1150
    }
1151
}
1152

    
1153
/* protected mode jump */
1154
void helper_ljmp_protected_T0_T1(void)
1155
{
1156
    int new_cs, new_eip, gate_cs, type;
1157
    uint32_t e1, e2, cpl, dpl, rpl, limit;
1158

    
1159
    new_cs = T0;
1160
    new_eip = T1;
1161
    if ((new_cs & 0xfffc) == 0)
1162
        raise_exception_err(EXCP0D_GPF, 0);
1163
    if (load_segment(&e1, &e2, new_cs) != 0)
1164
        raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1165
    cpl = env->hflags & HF_CPL_MASK;
1166
    if (e2 & DESC_S_MASK) {
1167
        if (!(e2 & DESC_CS_MASK))
1168
            raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1169
        dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1170
        if (e2 & DESC_C_MASK) {
1171
            /* conforming code segment */
1172
            if (dpl > cpl)
1173
                raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1174
        } else {
1175
            /* non conforming code segment */
1176
            rpl = new_cs & 3;
1177
            if (rpl > cpl)
1178
                raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1179
            if (dpl != cpl)
1180
                raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1181
        }
1182
        if (!(e2 & DESC_P_MASK))
1183
            raise_exception_err(EXCP0B_NOSEG, new_cs & 0xfffc);
1184
        limit = get_seg_limit(e1, e2);
1185
        if (new_eip > limit)
1186
            raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1187
        cpu_x86_load_seg_cache(env, R_CS, (new_cs & 0xfffc) | cpl,
1188
                       get_seg_base(e1, e2), limit, e2);
1189
        EIP = new_eip;
1190
    } else {
1191
        /* jump to call or task gate */
1192
        dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1193
        rpl = new_cs & 3;
1194
        cpl = env->hflags & HF_CPL_MASK;
1195
        type = (e2 >> DESC_TYPE_SHIFT) & 0xf;
1196
        switch(type) {
1197
        case 1: /* 286 TSS */
1198
        case 9: /* 386 TSS */
1199
        case 5: /* task gate */
1200
            if (dpl < cpl || dpl < rpl)
1201
                raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1202
            switch_tss(new_cs, e1, e2, SWITCH_TSS_JMP);
1203
            break;
1204
        case 4: /* 286 call gate */
1205
        case 12: /* 386 call gate */
1206
            if ((dpl < cpl) || (dpl < rpl))
1207
                raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1208
            if (!(e2 & DESC_P_MASK))
1209
                raise_exception_err(EXCP0B_NOSEG, new_cs & 0xfffc);
1210
            gate_cs = e1 >> 16;
1211
            if (load_segment(&e1, &e2, gate_cs) != 0)
1212
                raise_exception_err(EXCP0D_GPF, gate_cs & 0xfffc);
1213
            dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1214
            /* must be code segment */
1215
            if (((e2 & (DESC_S_MASK | DESC_CS_MASK)) != 
1216
                 (DESC_S_MASK | DESC_CS_MASK)))
1217
                raise_exception_err(EXCP0D_GPF, gate_cs & 0xfffc);
1218
            if (((e2 & DESC_C_MASK) && (dpl > cpl)) ||
1219
                (!(e2 & DESC_C_MASK) && (dpl != cpl)))
1220
                raise_exception_err(EXCP0D_GPF, gate_cs & 0xfffc);
1221
            if (!(e2 & DESC_P_MASK))
1222
                raise_exception_err(EXCP0D_GPF, gate_cs & 0xfffc);
1223
            new_eip = (e1 & 0xffff);
1224
            if (type == 12)
1225
                new_eip |= (e2 & 0xffff0000);
1226
            limit = get_seg_limit(e1, e2);
1227
            if (new_eip > limit)
1228
                raise_exception_err(EXCP0D_GPF, 0);
1229
            cpu_x86_load_seg_cache(env, R_CS, (gate_cs & 0xfffc) | cpl,
1230
                                   get_seg_base(e1, e2), limit, e2);
1231
            EIP = new_eip;
1232
            break;
1233
        default:
1234
            raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1235
            break;
1236
        }
1237
    }
1238
}
1239

    
1240
/* real mode call */
1241
void helper_lcall_real_T0_T1(int shift, int next_eip)
1242
{
1243
    int new_cs, new_eip;
1244
    uint32_t esp, esp_mask;
1245
    uint8_t *ssp;
1246

    
1247
    new_cs = T0;
1248
    new_eip = T1;
1249
    esp = ESP;
1250
    esp_mask = 0xffffffff;
1251
    if (!(env->segs[R_SS].flags & DESC_B_MASK))
1252
        esp_mask = 0xffff;
1253
    ssp = env->segs[R_SS].base;
1254
    if (shift) {
1255
        esp -= 4;
1256
        stl_kernel(ssp + (esp & esp_mask), env->segs[R_CS].selector);
1257
        esp -= 4;
1258
        stl_kernel(ssp + (esp & esp_mask), next_eip);
1259
    } else {
1260
        esp -= 2;
1261
        stw_kernel(ssp + (esp & esp_mask), env->segs[R_CS].selector);
1262
        esp -= 2;
1263
        stw_kernel(ssp + (esp & esp_mask), next_eip);
1264
    }
1265

    
1266
    if (!(env->segs[R_SS].flags & DESC_B_MASK))
1267
        ESP = (ESP & ~0xffff) | (esp & 0xffff);
1268
    else
1269
        ESP = esp;
1270
    env->eip = new_eip;
1271
    env->segs[R_CS].selector = new_cs;
1272
    env->segs[R_CS].base = (uint8_t *)(new_cs << 4);
1273
}
1274

    
1275
/* protected mode call */
1276
void helper_lcall_protected_T0_T1(int shift, int next_eip)
1277
{
1278
    int new_cs, new_eip;
1279
    uint32_t e1, e2, cpl, dpl, rpl, selector, offset, param_count;
1280
    uint32_t ss, ss_e1, ss_e2, push_size, sp, type, ss_dpl;
1281
    uint32_t old_ss, old_esp, val, i, limit;
1282
    uint8_t *ssp, *old_ssp;
1283
    
1284
    new_cs = T0;
1285
    new_eip = T1;
1286
#ifdef DEBUG_PCALL
1287
    if (loglevel) {
1288
        fprintf(logfile, "lcall %04x:%08x\n",
1289
                new_cs, new_eip);
1290
    }
1291
#endif
1292
    if ((new_cs & 0xfffc) == 0)
1293
        raise_exception_err(EXCP0D_GPF, 0);
1294
    if (load_segment(&e1, &e2, new_cs) != 0)
1295
        raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1296
    cpl = env->hflags & HF_CPL_MASK;
1297
#ifdef DEBUG_PCALL
1298
    if (loglevel) {
1299
        fprintf(logfile, "desc=%08x:%08x\n", e1, e2);
1300
    }
1301
#endif
1302
    if (e2 & DESC_S_MASK) {
1303
        if (!(e2 & DESC_CS_MASK))
1304
            raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1305
        dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1306
        if (e2 & DESC_C_MASK) {
1307
            /* conforming code segment */
1308
            if (dpl > cpl)
1309
                raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1310
        } else {
1311
            /* non conforming code segment */
1312
            rpl = new_cs & 3;
1313
            if (rpl > cpl)
1314
                raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1315
            if (dpl != cpl)
1316
                raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1317
        }
1318
        if (!(e2 & DESC_P_MASK))
1319
            raise_exception_err(EXCP0B_NOSEG, new_cs & 0xfffc);
1320

    
1321
        sp = ESP;
1322
        if (!(env->segs[R_SS].flags & DESC_B_MASK))
1323
            sp &= 0xffff;
1324
        ssp = env->segs[R_SS].base + sp;
1325
        if (shift) {
1326
            ssp -= 4;
1327
            stl_kernel(ssp, env->segs[R_CS].selector);
1328
            ssp -= 4;
1329
            stl_kernel(ssp, next_eip);
1330
        } else {
1331
            ssp -= 2;
1332
            stw_kernel(ssp, env->segs[R_CS].selector);
1333
            ssp -= 2;
1334
            stw_kernel(ssp, next_eip);
1335
        }
1336
        sp -= (4 << shift);
1337
        
1338
        limit = get_seg_limit(e1, e2);
1339
        if (new_eip > limit)
1340
            raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1341
        /* from this point, not restartable */
1342
        if (!(env->segs[R_SS].flags & DESC_B_MASK))
1343
            ESP = (ESP & 0xffff0000) | (sp & 0xffff);
1344
        else
1345
            ESP = sp;
1346
        cpu_x86_load_seg_cache(env, R_CS, (new_cs & 0xfffc) | cpl,
1347
                       get_seg_base(e1, e2), limit, e2);
1348
        EIP = new_eip;
1349
    } else {
1350
        /* check gate type */
1351
        type = (e2 >> DESC_TYPE_SHIFT) & 0x1f;
1352
        dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1353
        rpl = new_cs & 3;
1354
        switch(type) {
1355
        case 1: /* available 286 TSS */
1356
        case 9: /* available 386 TSS */
1357
        case 5: /* task gate */
1358
            if (dpl < cpl || dpl < rpl)
1359
                raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1360
            switch_tss(new_cs, e1, e2, SWITCH_TSS_CALL);
1361
            break;
1362
        case 4: /* 286 call gate */
1363
        case 12: /* 386 call gate */
1364
            break;
1365
        default:
1366
            raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1367
            break;
1368
        }
1369
        shift = type >> 3;
1370

    
1371
        if (dpl < cpl || dpl < rpl)
1372
            raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1373
        /* check valid bit */
1374
        if (!(e2 & DESC_P_MASK))
1375
            raise_exception_err(EXCP0B_NOSEG,  new_cs & 0xfffc);
1376
        selector = e1 >> 16;
1377
        offset = (e2 & 0xffff0000) | (e1 & 0x0000ffff);
1378
        param_count = e2 & 0x1f;
1379
        if ((selector & 0xfffc) == 0)
1380
            raise_exception_err(EXCP0D_GPF, 0);
1381

    
1382
        if (load_segment(&e1, &e2, selector) != 0)
1383
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
1384
        if (!(e2 & DESC_S_MASK) || !(e2 & (DESC_CS_MASK)))
1385
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
1386
        dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1387
        if (dpl > cpl)
1388
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
1389
        if (!(e2 & DESC_P_MASK))
1390
            raise_exception_err(EXCP0B_NOSEG, selector & 0xfffc);
1391

    
1392
        if (!(e2 & DESC_C_MASK) && dpl < cpl) {
1393
            /* to inner priviledge */
1394
            get_ss_esp_from_tss(&ss, &sp, dpl);
1395
#ifdef DEBUG_PCALL
1396
            if (loglevel)
1397
                fprintf(logfile, "ss=%04x sp=%04x param_count=%d ESP=%x\n", 
1398
                        ss, sp, param_count, ESP);
1399
#endif
1400
            if ((ss & 0xfffc) == 0)
1401
                raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
1402
            if ((ss & 3) != dpl)
1403
                raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
1404
            if (load_segment(&ss_e1, &ss_e2, ss) != 0)
1405
                raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
1406
            ss_dpl = (ss_e2 >> DESC_DPL_SHIFT) & 3;
1407
            if (ss_dpl != dpl)
1408
                raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
1409
            if (!(ss_e2 & DESC_S_MASK) ||
1410
                (ss_e2 & DESC_CS_MASK) ||
1411
                !(ss_e2 & DESC_W_MASK))
1412
                raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
1413
            if (!(ss_e2 & DESC_P_MASK))
1414
                raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
1415
            
1416
            push_size = ((param_count * 2) + 8) << shift;
1417

    
1418
            old_esp = ESP;
1419
            old_ss = env->segs[R_SS].selector;
1420
            if (!(env->segs[R_SS].flags & DESC_B_MASK))
1421
                old_esp &= 0xffff;
1422
            old_ssp = env->segs[R_SS].base + old_esp;
1423
            
1424
            /* XXX: from this point not restartable */
1425
            ss = (ss & ~3) | dpl;
1426
            cpu_x86_load_seg_cache(env, R_SS, ss, 
1427
                           get_seg_base(ss_e1, ss_e2),
1428
                           get_seg_limit(ss_e1, ss_e2),
1429
                           ss_e2);
1430

    
1431
            if (!(ss_e2 & DESC_B_MASK))
1432
                sp &= 0xffff;
1433
            ssp = env->segs[R_SS].base + sp;
1434
            if (shift) {
1435
                ssp -= 4;
1436
                stl_kernel(ssp, old_ss);
1437
                ssp -= 4;
1438
                stl_kernel(ssp, old_esp);
1439
                ssp -= 4 * param_count;
1440
                for(i = 0; i < param_count; i++) {
1441
                    val = ldl_kernel(old_ssp + i * 4);
1442
                    stl_kernel(ssp + i * 4, val);
1443
                }
1444
            } else {
1445
                ssp -= 2;
1446
                stw_kernel(ssp, old_ss);
1447
                ssp -= 2;
1448
                stw_kernel(ssp, old_esp);
1449
                ssp -= 2 * param_count;
1450
                for(i = 0; i < param_count; i++) {
1451
                    val = lduw_kernel(old_ssp + i * 2);
1452
                    stw_kernel(ssp + i * 2, val);
1453
                }
1454
            }
1455
        } else {
1456
            /* to same priviledge */
1457
            if (!(env->segs[R_SS].flags & DESC_B_MASK))
1458
                sp &= 0xffff;
1459
            ssp = env->segs[R_SS].base + sp;
1460
            push_size = (4 << shift);
1461
        }
1462

    
1463
        if (shift) {
1464
            ssp -= 4;
1465
            stl_kernel(ssp, env->segs[R_CS].selector);
1466
            ssp -= 4;
1467
            stl_kernel(ssp, next_eip);
1468
        } else {
1469
            ssp -= 2;
1470
            stw_kernel(ssp, env->segs[R_CS].selector);
1471
            ssp -= 2;
1472
            stw_kernel(ssp, next_eip);
1473
        }
1474

    
1475
        sp -= push_size;
1476
        selector = (selector & ~3) | dpl;
1477
        cpu_x86_load_seg_cache(env, R_CS, selector, 
1478
                       get_seg_base(e1, e2),
1479
                       get_seg_limit(e1, e2),
1480
                       e2);
1481
        cpu_x86_set_cpl(env, dpl);
1482
        
1483
        if (!(env->segs[R_SS].flags & DESC_B_MASK))
1484
            ESP = (ESP & 0xffff0000) | (sp & 0xffff);
1485
        else
1486
            ESP = sp;
1487
        EIP = offset;
1488
    }
1489
}
1490

    
1491
/* real and vm86 mode iret */
1492
void helper_iret_real(int shift)
1493
{
1494
    uint32_t sp, new_cs, new_eip, new_eflags, new_esp;
1495
    uint8_t *ssp;
1496
    int eflags_mask;
1497

    
1498
    sp = ESP & 0xffff;
1499
    ssp = env->segs[R_SS].base + sp;
1500
    if (shift == 1) {
1501
        /* 32 bits */
1502
        new_eflags = ldl_kernel(ssp + 8);
1503
        new_cs = ldl_kernel(ssp + 4) & 0xffff;
1504
        new_eip = ldl_kernel(ssp) & 0xffff;
1505
    } else {
1506
        /* 16 bits */
1507
        new_eflags = lduw_kernel(ssp + 4);
1508
        new_cs = lduw_kernel(ssp + 2);
1509
        new_eip = lduw_kernel(ssp);
1510
    }
1511
    new_esp = sp + (6 << shift);
1512
    ESP = (ESP & 0xffff0000) | 
1513
        (new_esp & 0xffff);
1514
    load_seg_vm(R_CS, new_cs);
1515
    env->eip = new_eip;
1516
    if (env->eflags & VM_MASK)
1517
        eflags_mask = FL_UPDATE_MASK32 | IF_MASK | RF_MASK;
1518
    else
1519
        eflags_mask = FL_UPDATE_CPL0_MASK;
1520
    if (shift == 0)
1521
        eflags_mask &= 0xffff;
1522
    load_eflags(new_eflags, eflags_mask);
1523
}
1524

    
1525
/* protected mode iret */
1526
static inline void helper_ret_protected(int shift, int is_iret, int addend)
1527
{
1528
    uint32_t sp, new_cs, new_eip, new_eflags, new_esp, new_ss;
1529
    uint32_t new_es, new_ds, new_fs, new_gs;
1530
    uint32_t e1, e2, ss_e1, ss_e2;
1531
    int cpl, dpl, rpl, eflags_mask;
1532
    uint8_t *ssp;
1533
    
1534
    sp = ESP;
1535
    if (!(env->segs[R_SS].flags & DESC_B_MASK))
1536
        sp &= 0xffff;
1537
    ssp = env->segs[R_SS].base + sp;
1538
    if (shift == 1) {
1539
        /* 32 bits */
1540
        if (is_iret)
1541
            new_eflags = ldl_kernel(ssp + 8);
1542
        new_cs = ldl_kernel(ssp + 4) & 0xffff;
1543
        new_eip = ldl_kernel(ssp);
1544
        if (is_iret && (new_eflags & VM_MASK))
1545
            goto return_to_vm86;
1546
    } else {
1547
        /* 16 bits */
1548
        if (is_iret)
1549
            new_eflags = lduw_kernel(ssp + 4);
1550
        new_cs = lduw_kernel(ssp + 2);
1551
        new_eip = lduw_kernel(ssp);
1552
    }
1553
    if ((new_cs & 0xfffc) == 0)
1554
        raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1555
    if (load_segment(&e1, &e2, new_cs) != 0)
1556
        raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1557
    if (!(e2 & DESC_S_MASK) ||
1558
        !(e2 & DESC_CS_MASK))
1559
        raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1560
    cpl = env->hflags & HF_CPL_MASK;
1561
    rpl = new_cs & 3; 
1562
    if (rpl < cpl)
1563
        raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1564
    dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1565
    if (e2 & DESC_C_MASK) {
1566
        if (dpl > rpl)
1567
            raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1568
    } else {
1569
        if (dpl != rpl)
1570
            raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
1571
    }
1572
    if (!(e2 & DESC_P_MASK))
1573
        raise_exception_err(EXCP0B_NOSEG, new_cs & 0xfffc);
1574
    
1575
    if (rpl == cpl) {
1576
        /* return to same priledge level */
1577
        cpu_x86_load_seg_cache(env, R_CS, new_cs, 
1578
                       get_seg_base(e1, e2),
1579
                       get_seg_limit(e1, e2),
1580
                       e2);
1581
        new_esp = sp + (4 << shift) + ((2 * is_iret) << shift) + addend;
1582
    } else {
1583
        /* return to different priviledge level */
1584
        ssp += (4 << shift) + ((2 * is_iret) << shift) + addend;
1585
        if (shift == 1) {
1586
            /* 32 bits */
1587
            new_esp = ldl_kernel(ssp);
1588
            new_ss = ldl_kernel(ssp + 4) & 0xffff;
1589
        } else {
1590
            /* 16 bits */
1591
            new_esp = lduw_kernel(ssp);
1592
            new_ss = lduw_kernel(ssp + 2);
1593
        }
1594
        
1595
        if ((new_ss & 3) != rpl)
1596
            raise_exception_err(EXCP0D_GPF, new_ss & 0xfffc);
1597
        if (load_segment(&ss_e1, &ss_e2, new_ss) != 0)
1598
            raise_exception_err(EXCP0D_GPF, new_ss & 0xfffc);
1599
        if (!(ss_e2 & DESC_S_MASK) ||
1600
            (ss_e2 & DESC_CS_MASK) ||
1601
            !(ss_e2 & DESC_W_MASK))
1602
            raise_exception_err(EXCP0D_GPF, new_ss & 0xfffc);
1603
        dpl = (ss_e2 >> DESC_DPL_SHIFT) & 3;
1604
        if (dpl != rpl)
1605
            raise_exception_err(EXCP0D_GPF, new_ss & 0xfffc);
1606
        if (!(ss_e2 & DESC_P_MASK))
1607
            raise_exception_err(EXCP0B_NOSEG, new_ss & 0xfffc);
1608

    
1609
        cpu_x86_load_seg_cache(env, R_CS, new_cs, 
1610
                       get_seg_base(e1, e2),
1611
                       get_seg_limit(e1, e2),
1612
                       e2);
1613
        cpu_x86_load_seg_cache(env, R_SS, new_ss, 
1614
                       get_seg_base(ss_e1, ss_e2),
1615
                       get_seg_limit(ss_e1, ss_e2),
1616
                       ss_e2);
1617
        cpu_x86_set_cpl(env, rpl);
1618
    }
1619
    if (env->segs[R_SS].flags & DESC_B_MASK)
1620
        ESP = new_esp;
1621
    else
1622
        ESP = (ESP & 0xffff0000) | 
1623
            (new_esp & 0xffff);
1624
    env->eip = new_eip;
1625
    if (is_iret) {
1626
        /* NOTE: 'cpl' can be different from the current CPL */
1627
        if (cpl == 0)
1628
            eflags_mask = FL_UPDATE_CPL0_MASK;
1629
        else
1630
            eflags_mask = FL_UPDATE_MASK32;
1631
        if (shift == 0)
1632
            eflags_mask &= 0xffff;
1633
        load_eflags(new_eflags, eflags_mask);
1634
    }
1635
    return;
1636

    
1637
 return_to_vm86:
1638
    new_esp = ldl_kernel(ssp + 12);
1639
    new_ss = ldl_kernel(ssp + 16);
1640
    new_es = ldl_kernel(ssp + 20);
1641
    new_ds = ldl_kernel(ssp + 24);
1642
    new_fs = ldl_kernel(ssp + 28);
1643
    new_gs = ldl_kernel(ssp + 32);
1644
    
1645
    /* modify processor state */
1646
    load_eflags(new_eflags, FL_UPDATE_CPL0_MASK | VM_MASK | VIF_MASK | VIP_MASK);
1647
    load_seg_vm(R_CS, new_cs);
1648
    cpu_x86_set_cpl(env, 3);
1649
    load_seg_vm(R_SS, new_ss);
1650
    load_seg_vm(R_ES, new_es);
1651
    load_seg_vm(R_DS, new_ds);
1652
    load_seg_vm(R_FS, new_fs);
1653
    load_seg_vm(R_GS, new_gs);
1654

    
1655
    env->eip = new_eip;
1656
    ESP = new_esp;
1657
}
1658

    
1659
void helper_iret_protected(int shift)
1660
{
1661
    int tss_selector, type;
1662
    uint32_t e1, e2;
1663
    
1664
    /* specific case for TSS */
1665
    if (env->eflags & NT_MASK) {
1666
        tss_selector = lduw_kernel(env->tr.base + 0);
1667
        if (tss_selector & 4)
1668
            raise_exception_err(EXCP0A_TSS, tss_selector & 0xfffc);
1669
        if (load_segment(&e1, &e2, tss_selector) != 0)
1670
            raise_exception_err(EXCP0A_TSS, tss_selector & 0xfffc);
1671
        type = (e2 >> DESC_TYPE_SHIFT) & 0x17;
1672
        /* NOTE: we check both segment and busy TSS */
1673
        if (type != 3)
1674
            raise_exception_err(EXCP0A_TSS, tss_selector & 0xfffc);
1675
        switch_tss(tss_selector, e1, e2, SWITCH_TSS_IRET);
1676
    } else {
1677
        helper_ret_protected(shift, 1, 0);
1678
    }
1679
}
1680

    
1681
void helper_lret_protected(int shift, int addend)
1682
{
1683
    helper_ret_protected(shift, 0, addend);
1684
}
1685

    
1686
void helper_movl_crN_T0(int reg)
1687
{
1688
    env->cr[reg] = T0;
1689
    switch(reg) {
1690
    case 0:
1691
        cpu_x86_update_cr0(env);
1692
        break;
1693
    case 3:
1694
        cpu_x86_update_cr3(env);
1695
        break;
1696
    }
1697
}
1698

    
1699
/* XXX: do more */
1700
void helper_movl_drN_T0(int reg)
1701
{
1702
    env->dr[reg] = T0;
1703
}
1704

    
1705
void helper_invlpg(unsigned int addr)
1706
{
1707
    cpu_x86_flush_tlb(env, addr);
1708
}
1709

    
1710
/* rdtsc */
1711
#ifndef __i386__
1712
uint64_t emu_time;
1713
#endif
1714

    
1715
void helper_rdtsc(void)
1716
{
1717
    uint64_t val;
1718
#ifdef __i386__
1719
    asm("rdtsc" : "=A" (val));
1720
#else
1721
    /* better than nothing: the time increases */
1722
    val = emu_time++;
1723
#endif
1724
    EAX = val;
1725
    EDX = val >> 32;
1726
}
1727

    
1728
void helper_wrmsr(void)
1729
{
1730
    switch(ECX) {
1731
    case MSR_IA32_SYSENTER_CS:
1732
        env->sysenter_cs = EAX & 0xffff;
1733
        break;
1734
    case MSR_IA32_SYSENTER_ESP:
1735
        env->sysenter_esp = EAX;
1736
        break;
1737
    case MSR_IA32_SYSENTER_EIP:
1738
        env->sysenter_eip = EAX;
1739
        break;
1740
    default:
1741
        /* XXX: exception ? */
1742
        break; 
1743
    }
1744
}
1745

    
1746
void helper_rdmsr(void)
1747
{
1748
    switch(ECX) {
1749
    case MSR_IA32_SYSENTER_CS:
1750
        EAX = env->sysenter_cs;
1751
        EDX = 0;
1752
        break;
1753
    case MSR_IA32_SYSENTER_ESP:
1754
        EAX = env->sysenter_esp;
1755
        EDX = 0;
1756
        break;
1757
    case MSR_IA32_SYSENTER_EIP:
1758
        EAX = env->sysenter_eip;
1759
        EDX = 0;
1760
        break;
1761
    default:
1762
        /* XXX: exception ? */
1763
        break; 
1764
    }
1765
}
1766

    
1767
void helper_lsl(void)
1768
{
1769
    unsigned int selector, limit;
1770
    uint32_t e1, e2;
1771
    int rpl, dpl, cpl, type;
1772

    
1773
    CC_SRC = cc_table[CC_OP].compute_all() & ~CC_Z;
1774
    selector = T0 & 0xffff;
1775
    if (load_segment(&e1, &e2, selector) != 0)
1776
        return;
1777
    rpl = selector & 3;
1778
    dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1779
    cpl = env->hflags & HF_CPL_MASK;
1780
    if (e2 & DESC_S_MASK) {
1781
        if ((e2 & DESC_CS_MASK) && (e2 & DESC_C_MASK)) {
1782
            /* conforming */
1783
        } else {
1784
            if (dpl < cpl || dpl < rpl)
1785
                return;
1786
        }
1787
    } else {
1788
        type = (e2 >> DESC_TYPE_SHIFT) & 0xf;
1789
        switch(type) {
1790
        case 1:
1791
        case 2:
1792
        case 3:
1793
        case 9:
1794
        case 11:
1795
            break;
1796
        default:
1797
            return;
1798
        }
1799
        if (dpl < cpl || dpl < rpl)
1800
            return;
1801
    }
1802
    limit = get_seg_limit(e1, e2);
1803
    T1 = limit;
1804
    CC_SRC |= CC_Z;
1805
}
1806

    
1807
void helper_lar(void)
1808
{
1809
    unsigned int selector;
1810
    uint32_t e1, e2;
1811
    int rpl, dpl, cpl, type;
1812

    
1813
    CC_SRC = cc_table[CC_OP].compute_all() & ~CC_Z;
1814
    selector = T0 & 0xffff;
1815
    if ((selector & 0xfffc) == 0)
1816
        return;
1817
    if (load_segment(&e1, &e2, selector) != 0)
1818
        return;
1819
    rpl = selector & 3;
1820
    dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1821
    cpl = env->hflags & HF_CPL_MASK;
1822
    if (e2 & DESC_S_MASK) {
1823
        if ((e2 & DESC_CS_MASK) && (e2 & DESC_C_MASK)) {
1824
            /* conforming */
1825
        } else {
1826
            if (dpl < cpl || dpl < rpl)
1827
                return;
1828
        }
1829
    } else {
1830
        type = (e2 >> DESC_TYPE_SHIFT) & 0xf;
1831
        switch(type) {
1832
        case 1:
1833
        case 2:
1834
        case 3:
1835
        case 4:
1836
        case 5:
1837
        case 9:
1838
        case 11:
1839
        case 12:
1840
            break;
1841
        default:
1842
            return;
1843
        }
1844
        if (dpl < cpl || dpl < rpl)
1845
            return;
1846
    }
1847
    T1 = e2 & 0x00f0ff00;
1848
    CC_SRC |= CC_Z;
1849
}
1850

    
1851
void helper_verr(void)
1852
{
1853
    unsigned int selector;
1854
    uint32_t e1, e2;
1855
    int rpl, dpl, cpl;
1856

    
1857
    CC_SRC = cc_table[CC_OP].compute_all() & ~CC_Z;
1858
    selector = T0 & 0xffff;
1859
    if ((selector & 0xfffc) == 0)
1860
        return;
1861
    if (load_segment(&e1, &e2, selector) != 0)
1862
        return;
1863
    if (!(e2 & DESC_S_MASK))
1864
        return;
1865
    rpl = selector & 3;
1866
    dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1867
    cpl = env->hflags & HF_CPL_MASK;
1868
    if (e2 & DESC_CS_MASK) {
1869
        if (!(e2 & DESC_R_MASK))
1870
            return;
1871
        if (!(e2 & DESC_C_MASK)) {
1872
            if (dpl < cpl || dpl < rpl)
1873
                return;
1874
        }
1875
    } else {
1876
        if (dpl < cpl || dpl < rpl)
1877
            return;
1878
    }
1879
    CC_SRC |= CC_Z;
1880
}
1881

    
1882
void helper_verw(void)
1883
{
1884
    unsigned int selector;
1885
    uint32_t e1, e2;
1886
    int rpl, dpl, cpl;
1887

    
1888
    CC_SRC = cc_table[CC_OP].compute_all() & ~CC_Z;
1889
    selector = T0 & 0xffff;
1890
    if ((selector & 0xfffc) == 0)
1891
        return;
1892
    if (load_segment(&e1, &e2, selector) != 0)
1893
        return;
1894
    if (!(e2 & DESC_S_MASK))
1895
        return;
1896
    rpl = selector & 3;
1897
    dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1898
    cpl = env->hflags & HF_CPL_MASK;
1899
    if (e2 & DESC_CS_MASK) {
1900
        return;
1901
    } else {
1902
        if (dpl < cpl || dpl < rpl)
1903
            return;
1904
        if (!(e2 & DESC_W_MASK))
1905
            return;
1906
    }
1907
    CC_SRC |= CC_Z;
1908
}
1909

    
1910
/* FPU helpers */
1911

    
1912
void helper_fldt_ST0_A0(void)
1913
{
1914
    int new_fpstt;
1915
    new_fpstt = (env->fpstt - 1) & 7;
1916
    env->fpregs[new_fpstt] = helper_fldt((uint8_t *)A0);
1917
    env->fpstt = new_fpstt;
1918
    env->fptags[new_fpstt] = 0; /* validate stack entry */
1919
}
1920

    
1921
void helper_fstt_ST0_A0(void)
1922
{
1923
    helper_fstt(ST0, (uint8_t *)A0);
1924
}
1925

    
1926
/* BCD ops */
1927

    
1928
#define MUL10(iv) ( iv + iv + (iv << 3) )
1929

    
1930
void helper_fbld_ST0_A0(void)
1931
{
1932
    CPU86_LDouble tmp;
1933
    uint64_t val;
1934
    unsigned int v;
1935
    int i;
1936

    
1937
    val = 0;
1938
    for(i = 8; i >= 0; i--) {
1939
        v = ldub((uint8_t *)A0 + i);
1940
        val = (val * 100) + ((v >> 4) * 10) + (v & 0xf);
1941
    }
1942
    tmp = val;
1943
    if (ldub((uint8_t *)A0 + 9) & 0x80)
1944
        tmp = -tmp;
1945
    fpush();
1946
    ST0 = tmp;
1947
}
1948

    
1949
void helper_fbst_ST0_A0(void)
1950
{
1951
    CPU86_LDouble tmp;
1952
    int v;
1953
    uint8_t *mem_ref, *mem_end;
1954
    int64_t val;
1955

    
1956
    tmp = rint(ST0);
1957
    val = (int64_t)tmp;
1958
    mem_ref = (uint8_t *)A0;
1959
    mem_end = mem_ref + 9;
1960
    if (val < 0) {
1961
        stb(mem_end, 0x80);
1962
        val = -val;
1963
    } else {
1964
        stb(mem_end, 0x00);
1965
    }
1966
    while (mem_ref < mem_end) {
1967
        if (val == 0)
1968
            break;
1969
        v = val % 100;
1970
        val = val / 100;
1971
        v = ((v / 10) << 4) | (v % 10);
1972
        stb(mem_ref++, v);
1973
    }
1974
    while (mem_ref < mem_end) {
1975
        stb(mem_ref++, 0);
1976
    }
1977
}
1978

    
1979
void helper_f2xm1(void)
1980
{
1981
    ST0 = pow(2.0,ST0) - 1.0;
1982
}
1983

    
1984
void helper_fyl2x(void)
1985
{
1986
    CPU86_LDouble fptemp;
1987
    
1988
    fptemp = ST0;
1989
    if (fptemp>0.0){
1990
        fptemp = log(fptemp)/log(2.0);         /* log2(ST) */
1991
        ST1 *= fptemp;
1992
        fpop();
1993
    } else { 
1994
        env->fpus &= (~0x4700);
1995
        env->fpus |= 0x400;
1996
    }
1997
}
1998

    
1999
void helper_fptan(void)
2000
{
2001
    CPU86_LDouble fptemp;
2002

    
2003
    fptemp = ST0;
2004
    if((fptemp > MAXTAN)||(fptemp < -MAXTAN)) {
2005
        env->fpus |= 0x400;
2006
    } else {
2007
        ST0 = tan(fptemp);
2008
        fpush();
2009
        ST0 = 1.0;
2010
        env->fpus &= (~0x400);  /* C2 <-- 0 */
2011
        /* the above code is for  |arg| < 2**52 only */
2012
    }
2013
}
2014

    
2015
void helper_fpatan(void)
2016
{
2017
    CPU86_LDouble fptemp, fpsrcop;
2018

    
2019
    fpsrcop = ST1;
2020
    fptemp = ST0;
2021
    ST1 = atan2(fpsrcop,fptemp);
2022
    fpop();
2023
}
2024

    
2025
void helper_fxtract(void)
2026
{
2027
    CPU86_LDoubleU temp;
2028
    unsigned int expdif;
2029

    
2030
    temp.d = ST0;
2031
    expdif = EXPD(temp) - EXPBIAS;
2032
    /*DP exponent bias*/
2033
    ST0 = expdif;
2034
    fpush();
2035
    BIASEXPONENT(temp);
2036
    ST0 = temp.d;
2037
}
2038

    
2039
void helper_fprem1(void)
2040
{
2041
    CPU86_LDouble dblq, fpsrcop, fptemp;
2042
    CPU86_LDoubleU fpsrcop1, fptemp1;
2043
    int expdif;
2044
    int q;
2045

    
2046
    fpsrcop = ST0;
2047
    fptemp = ST1;
2048
    fpsrcop1.d = fpsrcop;
2049
    fptemp1.d = fptemp;
2050
    expdif = EXPD(fpsrcop1) - EXPD(fptemp1);
2051
    if (expdif < 53) {
2052
        dblq = fpsrcop / fptemp;
2053
        dblq = (dblq < 0.0)? ceil(dblq): floor(dblq);
2054
        ST0 = fpsrcop - fptemp*dblq;
2055
        q = (int)dblq; /* cutting off top bits is assumed here */
2056
        env->fpus &= (~0x4700); /* (C3,C2,C1,C0) <-- 0000 */
2057
                                /* (C0,C1,C3) <-- (q2,q1,q0) */
2058
        env->fpus |= (q&0x4) << 6; /* (C0) <-- q2 */
2059
        env->fpus |= (q&0x2) << 8; /* (C1) <-- q1 */
2060
        env->fpus |= (q&0x1) << 14; /* (C3) <-- q0 */
2061
    } else {
2062
        env->fpus |= 0x400;  /* C2 <-- 1 */
2063
        fptemp = pow(2.0, expdif-50);
2064
        fpsrcop = (ST0 / ST1) / fptemp;
2065
        /* fpsrcop = integer obtained by rounding to the nearest */
2066
        fpsrcop = (fpsrcop-floor(fpsrcop) < ceil(fpsrcop)-fpsrcop)?
2067
            floor(fpsrcop): ceil(fpsrcop);
2068
        ST0 -= (ST1 * fpsrcop * fptemp);
2069
    }
2070
}
2071

    
2072
void helper_fprem(void)
2073
{
2074
    CPU86_LDouble dblq, fpsrcop, fptemp;
2075
    CPU86_LDoubleU fpsrcop1, fptemp1;
2076
    int expdif;
2077
    int q;
2078
    
2079
    fpsrcop = ST0;
2080
    fptemp = ST1;
2081
    fpsrcop1.d = fpsrcop;
2082
    fptemp1.d = fptemp;
2083
    expdif = EXPD(fpsrcop1) - EXPD(fptemp1);
2084
    if ( expdif < 53 ) {
2085
        dblq = fpsrcop / fptemp;
2086
        dblq = (dblq < 0.0)? ceil(dblq): floor(dblq);
2087
        ST0 = fpsrcop - fptemp*dblq;
2088
        q = (int)dblq; /* cutting off top bits is assumed here */
2089
        env->fpus &= (~0x4700); /* (C3,C2,C1,C0) <-- 0000 */
2090
                                /* (C0,C1,C3) <-- (q2,q1,q0) */
2091
        env->fpus |= (q&0x4) << 6; /* (C0) <-- q2 */
2092
        env->fpus |= (q&0x2) << 8; /* (C1) <-- q1 */
2093
        env->fpus |= (q&0x1) << 14; /* (C3) <-- q0 */
2094
    } else {
2095
        env->fpus |= 0x400;  /* C2 <-- 1 */
2096
        fptemp = pow(2.0, expdif-50);
2097
        fpsrcop = (ST0 / ST1) / fptemp;
2098
        /* fpsrcop = integer obtained by chopping */
2099
        fpsrcop = (fpsrcop < 0.0)?
2100
            -(floor(fabs(fpsrcop))): floor(fpsrcop);
2101
        ST0 -= (ST1 * fpsrcop * fptemp);
2102
    }
2103
}
2104

    
2105
void helper_fyl2xp1(void)
2106
{
2107
    CPU86_LDouble fptemp;
2108

    
2109
    fptemp = ST0;
2110
    if ((fptemp+1.0)>0.0) {
2111
        fptemp = log(fptemp+1.0) / log(2.0); /* log2(ST+1.0) */
2112
        ST1 *= fptemp;
2113
        fpop();
2114
    } else { 
2115
        env->fpus &= (~0x4700);
2116
        env->fpus |= 0x400;
2117
    }
2118
}
2119

    
2120
void helper_fsqrt(void)
2121
{
2122
    CPU86_LDouble fptemp;
2123

    
2124
    fptemp = ST0;
2125
    if (fptemp<0.0) { 
2126
        env->fpus &= (~0x4700);  /* (C3,C2,C1,C0) <-- 0000 */
2127
        env->fpus |= 0x400;
2128
    }
2129
    ST0 = sqrt(fptemp);
2130
}
2131

    
2132
void helper_fsincos(void)
2133
{
2134
    CPU86_LDouble fptemp;
2135

    
2136
    fptemp = ST0;
2137
    if ((fptemp > MAXTAN)||(fptemp < -MAXTAN)) {
2138
        env->fpus |= 0x400;
2139
    } else {
2140
        ST0 = sin(fptemp);
2141
        fpush();
2142
        ST0 = cos(fptemp);
2143
        env->fpus &= (~0x400);  /* C2 <-- 0 */
2144
        /* the above code is for  |arg| < 2**63 only */
2145
    }
2146
}
2147

    
2148
void helper_frndint(void)
2149
{
2150
    CPU86_LDouble a;
2151

    
2152
    a = ST0;
2153
#ifdef __arm__
2154
    switch(env->fpuc & RC_MASK) {
2155
    default:
2156
    case RC_NEAR:
2157
        asm("rndd %0, %1" : "=f" (a) : "f"(a));
2158
        break;
2159
    case RC_DOWN:
2160
        asm("rnddm %0, %1" : "=f" (a) : "f"(a));
2161
        break;
2162
    case RC_UP:
2163
        asm("rnddp %0, %1" : "=f" (a) : "f"(a));
2164
        break;
2165
    case RC_CHOP:
2166
        asm("rnddz %0, %1" : "=f" (a) : "f"(a));
2167
        break;
2168
    }
2169
#else
2170
    a = rint(a);
2171
#endif
2172
    ST0 = a;
2173
}
2174

    
2175
void helper_fscale(void)
2176
{
2177
    CPU86_LDouble fpsrcop, fptemp;
2178

    
2179
    fpsrcop = 2.0;
2180
    fptemp = pow(fpsrcop,ST1);
2181
    ST0 *= fptemp;
2182
}
2183

    
2184
void helper_fsin(void)
2185
{
2186
    CPU86_LDouble fptemp;
2187

    
2188
    fptemp = ST0;
2189
    if ((fptemp > MAXTAN)||(fptemp < -MAXTAN)) {
2190
        env->fpus |= 0x400;
2191
    } else {
2192
        ST0 = sin(fptemp);
2193
        env->fpus &= (~0x400);  /* C2 <-- 0 */
2194
        /* the above code is for  |arg| < 2**53 only */
2195
    }
2196
}
2197

    
2198
void helper_fcos(void)
2199
{
2200
    CPU86_LDouble fptemp;
2201

    
2202
    fptemp = ST0;
2203
    if((fptemp > MAXTAN)||(fptemp < -MAXTAN)) {
2204
        env->fpus |= 0x400;
2205
    } else {
2206
        ST0 = cos(fptemp);
2207
        env->fpus &= (~0x400);  /* C2 <-- 0 */
2208
        /* the above code is for  |arg5 < 2**63 only */
2209
    }
2210
}
2211

    
2212
void helper_fxam_ST0(void)
2213
{
2214
    CPU86_LDoubleU temp;
2215
    int expdif;
2216

    
2217
    temp.d = ST0;
2218

    
2219
    env->fpus &= (~0x4700);  /* (C3,C2,C1,C0) <-- 0000 */
2220
    if (SIGND(temp))
2221
        env->fpus |= 0x200; /* C1 <-- 1 */
2222

    
2223
    expdif = EXPD(temp);
2224
    if (expdif == MAXEXPD) {
2225
        if (MANTD(temp) == 0)
2226
            env->fpus |=  0x500 /*Infinity*/;
2227
        else
2228
            env->fpus |=  0x100 /*NaN*/;
2229
    } else if (expdif == 0) {
2230
        if (MANTD(temp) == 0)
2231
            env->fpus |=  0x4000 /*Zero*/;
2232
        else
2233
            env->fpus |= 0x4400 /*Denormal*/;
2234
    } else {
2235
        env->fpus |= 0x400;
2236
    }
2237
}
2238

    
2239
void helper_fstenv(uint8_t *ptr, int data32)
2240
{
2241
    int fpus, fptag, exp, i;
2242
    uint64_t mant;
2243
    CPU86_LDoubleU tmp;
2244

    
2245
    fpus = (env->fpus & ~0x3800) | (env->fpstt & 0x7) << 11;
2246
    fptag = 0;
2247
    for (i=7; i>=0; i--) {
2248
        fptag <<= 2;
2249
        if (env->fptags[i]) {
2250
            fptag |= 3;
2251
        } else {
2252
            tmp.d = env->fpregs[i];
2253
            exp = EXPD(tmp);
2254
            mant = MANTD(tmp);
2255
            if (exp == 0 && mant == 0) {
2256
                /* zero */
2257
                fptag |= 1;
2258
            } else if (exp == 0 || exp == MAXEXPD
2259
#ifdef USE_X86LDOUBLE
2260
                       || (mant & (1LL << 63)) == 0
2261
#endif
2262
                       ) {
2263
                /* NaNs, infinity, denormal */
2264
                fptag |= 2;
2265
            }
2266
        }
2267
    }
2268
    if (data32) {
2269
        /* 32 bit */
2270
        stl(ptr, env->fpuc);
2271
        stl(ptr + 4, fpus);
2272
        stl(ptr + 8, fptag);
2273
        stl(ptr + 12, 0);
2274
        stl(ptr + 16, 0);
2275
        stl(ptr + 20, 0);
2276
        stl(ptr + 24, 0);
2277
    } else {
2278
        /* 16 bit */
2279
        stw(ptr, env->fpuc);
2280
        stw(ptr + 2, fpus);
2281
        stw(ptr + 4, fptag);
2282
        stw(ptr + 6, 0);
2283
        stw(ptr + 8, 0);
2284
        stw(ptr + 10, 0);
2285
        stw(ptr + 12, 0);
2286
    }
2287
}
2288

    
2289
void helper_fldenv(uint8_t *ptr, int data32)
2290
{
2291
    int i, fpus, fptag;
2292

    
2293
    if (data32) {
2294
        env->fpuc = lduw(ptr);
2295
        fpus = lduw(ptr + 4);
2296
        fptag = lduw(ptr + 8);
2297
    }
2298
    else {
2299
        env->fpuc = lduw(ptr);
2300
        fpus = lduw(ptr + 2);
2301
        fptag = lduw(ptr + 4);
2302
    }
2303
    env->fpstt = (fpus >> 11) & 7;
2304
    env->fpus = fpus & ~0x3800;
2305
    for(i = 0;i < 7; i++) {
2306
        env->fptags[i] = ((fptag & 3) == 3);
2307
        fptag >>= 2;
2308
    }
2309
}
2310

    
2311
void helper_fsave(uint8_t *ptr, int data32)
2312
{
2313
    CPU86_LDouble tmp;
2314
    int i;
2315

    
2316
    helper_fstenv(ptr, data32);
2317

    
2318
    ptr += (14 << data32);
2319
    for(i = 0;i < 8; i++) {
2320
        tmp = ST(i);
2321
        helper_fstt(tmp, ptr);
2322
        ptr += 10;
2323
    }
2324

    
2325
    /* fninit */
2326
    env->fpus = 0;
2327
    env->fpstt = 0;
2328
    env->fpuc = 0x37f;
2329
    env->fptags[0] = 1;
2330
    env->fptags[1] = 1;
2331
    env->fptags[2] = 1;
2332
    env->fptags[3] = 1;
2333
    env->fptags[4] = 1;
2334
    env->fptags[5] = 1;
2335
    env->fptags[6] = 1;
2336
    env->fptags[7] = 1;
2337
}
2338

    
2339
void helper_frstor(uint8_t *ptr, int data32)
2340
{
2341
    CPU86_LDouble tmp;
2342
    int i;
2343

    
2344
    helper_fldenv(ptr, data32);
2345
    ptr += (14 << data32);
2346

    
2347
    for(i = 0;i < 8; i++) {
2348
        tmp = helper_fldt(ptr);
2349
        ST(i) = tmp;
2350
        ptr += 10;
2351
    }
2352
}
2353

    
2354
#if !defined(CONFIG_USER_ONLY) 
2355

    
2356
#define MMUSUFFIX _mmu
2357
#define GETPC() (__builtin_return_address(0))
2358

    
2359
#define SHIFT 0
2360
#include "softmmu_template.h"
2361

    
2362
#define SHIFT 1
2363
#include "softmmu_template.h"
2364

    
2365
#define SHIFT 2
2366
#include "softmmu_template.h"
2367

    
2368
#define SHIFT 3
2369
#include "softmmu_template.h"
2370

    
2371
#endif
2372

    
2373
/* try to fill the TLB and return an exception if error. If retaddr is
2374
   NULL, it means that the function was called in C code (i.e. not
2375
   from generated code or from helper.c) */
2376
/* XXX: fix it to restore all registers */
2377
void tlb_fill(unsigned long addr, int is_write, int is_user, void *retaddr)
2378
{
2379
    TranslationBlock *tb;
2380
    int ret;
2381
    unsigned long pc;
2382
    CPUX86State *saved_env;
2383

    
2384
    /* XXX: hack to restore env in all cases, even if not called from
2385
       generated code */
2386
    saved_env = env;
2387
    env = cpu_single_env;
2388
    if (is_write && page_unprotect(addr)) {
2389
        /* nothing more to do: the page was write protected because
2390
           there was code in it. page_unprotect() flushed the code. */
2391
    }
2392

    
2393
    ret = cpu_x86_handle_mmu_fault(env, addr, is_write, is_user, 1);
2394
    if (ret) {
2395
        if (retaddr) {
2396
            /* now we have a real cpu fault */
2397
            pc = (unsigned long)retaddr;
2398
            tb = tb_find_pc(pc);
2399
            if (tb) {
2400
                /* the PC is inside the translated code. It means that we have
2401
                   a virtual CPU fault */
2402
                cpu_restore_state(tb, env, pc);
2403
            }
2404
        }
2405
        raise_exception_err(EXCP0E_PAGE, env->error_code);
2406
    }
2407
    env = saved_env;
2408
}