Statistics
| Branch: | Revision:

root / hw / lsi53c895a.c @ f3f5b867

History | View | Annotate | Download (62.5 kB)

1 5fafdf24 ths
/*
2 7d8406be pbrook
 * QEMU LSI53C895A SCSI Host Bus Adapter emulation
3 7d8406be pbrook
 *
4 7d8406be pbrook
 * Copyright (c) 2006 CodeSourcery.
5 7d8406be pbrook
 * Written by Paul Brook
6 7d8406be pbrook
 *
7 7d8406be pbrook
 * This code is licenced under the LGPL.
8 7d8406be pbrook
 */
9 7d8406be pbrook
10 7d8406be pbrook
/* ??? Need to check if the {read,write}[wl] routines work properly on
11 7d8406be pbrook
   big-endian targets.  */
12 7d8406be pbrook
13 a15fdf86 Laszlo Ast
#include <assert.h>
14 777aec7a Nolan
15 87ecb68b pbrook
#include "hw.h"
16 87ecb68b pbrook
#include "pci.h"
17 43b443b6 Gerd Hoffmann
#include "scsi.h"
18 b0a7b120 aliguori
#include "block_int.h"
19 7d8406be pbrook
20 7d8406be pbrook
//#define DEBUG_LSI
21 7d8406be pbrook
//#define DEBUG_LSI_REG
22 7d8406be pbrook
23 7d8406be pbrook
#ifdef DEBUG_LSI
24 001faf32 Blue Swirl
#define DPRINTF(fmt, ...) \
25 001faf32 Blue Swirl
do { printf("lsi_scsi: " fmt , ## __VA_ARGS__); } while (0)
26 001faf32 Blue Swirl
#define BADF(fmt, ...) \
27 001faf32 Blue Swirl
do { fprintf(stderr, "lsi_scsi: error: " fmt , ## __VA_ARGS__); exit(1);} while (0)
28 7d8406be pbrook
#else
29 001faf32 Blue Swirl
#define DPRINTF(fmt, ...) do {} while(0)
30 001faf32 Blue Swirl
#define BADF(fmt, ...) \
31 001faf32 Blue Swirl
do { fprintf(stderr, "lsi_scsi: error: " fmt , ## __VA_ARGS__);} while (0)
32 7d8406be pbrook
#endif
33 7d8406be pbrook
34 18e08a55 Michael S. Tsirkin
#define LSI_MAX_DEVS 7
35 18e08a55 Michael S. Tsirkin
36 7d8406be pbrook
#define LSI_SCNTL0_TRG    0x01
37 7d8406be pbrook
#define LSI_SCNTL0_AAP    0x02
38 7d8406be pbrook
#define LSI_SCNTL0_EPC    0x08
39 7d8406be pbrook
#define LSI_SCNTL0_WATN   0x10
40 7d8406be pbrook
#define LSI_SCNTL0_START  0x20
41 7d8406be pbrook
42 7d8406be pbrook
#define LSI_SCNTL1_SST    0x01
43 7d8406be pbrook
#define LSI_SCNTL1_IARB   0x02
44 7d8406be pbrook
#define LSI_SCNTL1_AESP   0x04
45 7d8406be pbrook
#define LSI_SCNTL1_RST    0x08
46 7d8406be pbrook
#define LSI_SCNTL1_CON    0x10
47 7d8406be pbrook
#define LSI_SCNTL1_DHP    0x20
48 7d8406be pbrook
#define LSI_SCNTL1_ADB    0x40
49 7d8406be pbrook
#define LSI_SCNTL1_EXC    0x80
50 7d8406be pbrook
51 7d8406be pbrook
#define LSI_SCNTL2_WSR    0x01
52 7d8406be pbrook
#define LSI_SCNTL2_VUE0   0x02
53 7d8406be pbrook
#define LSI_SCNTL2_VUE1   0x04
54 7d8406be pbrook
#define LSI_SCNTL2_WSS    0x08
55 7d8406be pbrook
#define LSI_SCNTL2_SLPHBEN 0x10
56 7d8406be pbrook
#define LSI_SCNTL2_SLPMD  0x20
57 7d8406be pbrook
#define LSI_SCNTL2_CHM    0x40
58 7d8406be pbrook
#define LSI_SCNTL2_SDU    0x80
59 7d8406be pbrook
60 7d8406be pbrook
#define LSI_ISTAT0_DIP    0x01
61 7d8406be pbrook
#define LSI_ISTAT0_SIP    0x02
62 7d8406be pbrook
#define LSI_ISTAT0_INTF   0x04
63 7d8406be pbrook
#define LSI_ISTAT0_CON    0x08
64 7d8406be pbrook
#define LSI_ISTAT0_SEM    0x10
65 7d8406be pbrook
#define LSI_ISTAT0_SIGP   0x20
66 7d8406be pbrook
#define LSI_ISTAT0_SRST   0x40
67 7d8406be pbrook
#define LSI_ISTAT0_ABRT   0x80
68 7d8406be pbrook
69 7d8406be pbrook
#define LSI_ISTAT1_SI     0x01
70 7d8406be pbrook
#define LSI_ISTAT1_SRUN   0x02
71 7d8406be pbrook
#define LSI_ISTAT1_FLSH   0x04
72 7d8406be pbrook
73 7d8406be pbrook
#define LSI_SSTAT0_SDP0   0x01
74 7d8406be pbrook
#define LSI_SSTAT0_RST    0x02
75 7d8406be pbrook
#define LSI_SSTAT0_WOA    0x04
76 7d8406be pbrook
#define LSI_SSTAT0_LOA    0x08
77 7d8406be pbrook
#define LSI_SSTAT0_AIP    0x10
78 7d8406be pbrook
#define LSI_SSTAT0_OLF    0x20
79 7d8406be pbrook
#define LSI_SSTAT0_ORF    0x40
80 7d8406be pbrook
#define LSI_SSTAT0_ILF    0x80
81 7d8406be pbrook
82 7d8406be pbrook
#define LSI_SIST0_PAR     0x01
83 7d8406be pbrook
#define LSI_SIST0_RST     0x02
84 7d8406be pbrook
#define LSI_SIST0_UDC     0x04
85 7d8406be pbrook
#define LSI_SIST0_SGE     0x08
86 7d8406be pbrook
#define LSI_SIST0_RSL     0x10
87 7d8406be pbrook
#define LSI_SIST0_SEL     0x20
88 7d8406be pbrook
#define LSI_SIST0_CMP     0x40
89 7d8406be pbrook
#define LSI_SIST0_MA      0x80
90 7d8406be pbrook
91 7d8406be pbrook
#define LSI_SIST1_HTH     0x01
92 7d8406be pbrook
#define LSI_SIST1_GEN     0x02
93 7d8406be pbrook
#define LSI_SIST1_STO     0x04
94 7d8406be pbrook
#define LSI_SIST1_SBMC    0x10
95 7d8406be pbrook
96 7d8406be pbrook
#define LSI_SOCL_IO       0x01
97 7d8406be pbrook
#define LSI_SOCL_CD       0x02
98 7d8406be pbrook
#define LSI_SOCL_MSG      0x04
99 7d8406be pbrook
#define LSI_SOCL_ATN      0x08
100 7d8406be pbrook
#define LSI_SOCL_SEL      0x10
101 7d8406be pbrook
#define LSI_SOCL_BSY      0x20
102 7d8406be pbrook
#define LSI_SOCL_ACK      0x40
103 7d8406be pbrook
#define LSI_SOCL_REQ      0x80
104 7d8406be pbrook
105 7d8406be pbrook
#define LSI_DSTAT_IID     0x01
106 7d8406be pbrook
#define LSI_DSTAT_SIR     0x04
107 7d8406be pbrook
#define LSI_DSTAT_SSI     0x08
108 7d8406be pbrook
#define LSI_DSTAT_ABRT    0x10
109 7d8406be pbrook
#define LSI_DSTAT_BF      0x20
110 7d8406be pbrook
#define LSI_DSTAT_MDPE    0x40
111 7d8406be pbrook
#define LSI_DSTAT_DFE     0x80
112 7d8406be pbrook
113 7d8406be pbrook
#define LSI_DCNTL_COM     0x01
114 7d8406be pbrook
#define LSI_DCNTL_IRQD    0x02
115 7d8406be pbrook
#define LSI_DCNTL_STD     0x04
116 7d8406be pbrook
#define LSI_DCNTL_IRQM    0x08
117 7d8406be pbrook
#define LSI_DCNTL_SSM     0x10
118 7d8406be pbrook
#define LSI_DCNTL_PFEN    0x20
119 7d8406be pbrook
#define LSI_DCNTL_PFF     0x40
120 7d8406be pbrook
#define LSI_DCNTL_CLSE    0x80
121 7d8406be pbrook
122 7d8406be pbrook
#define LSI_DMODE_MAN     0x01
123 7d8406be pbrook
#define LSI_DMODE_BOF     0x02
124 7d8406be pbrook
#define LSI_DMODE_ERMP    0x04
125 7d8406be pbrook
#define LSI_DMODE_ERL     0x08
126 7d8406be pbrook
#define LSI_DMODE_DIOM    0x10
127 7d8406be pbrook
#define LSI_DMODE_SIOM    0x20
128 7d8406be pbrook
129 7d8406be pbrook
#define LSI_CTEST2_DACK   0x01
130 7d8406be pbrook
#define LSI_CTEST2_DREQ   0x02
131 7d8406be pbrook
#define LSI_CTEST2_TEOP   0x04
132 7d8406be pbrook
#define LSI_CTEST2_PCICIE 0x08
133 7d8406be pbrook
#define LSI_CTEST2_CM     0x10
134 7d8406be pbrook
#define LSI_CTEST2_CIO    0x20
135 7d8406be pbrook
#define LSI_CTEST2_SIGP   0x40
136 7d8406be pbrook
#define LSI_CTEST2_DDIR   0x80
137 7d8406be pbrook
138 7d8406be pbrook
#define LSI_CTEST5_BL2    0x04
139 7d8406be pbrook
#define LSI_CTEST5_DDIR   0x08
140 7d8406be pbrook
#define LSI_CTEST5_MASR   0x10
141 7d8406be pbrook
#define LSI_CTEST5_DFSN   0x20
142 7d8406be pbrook
#define LSI_CTEST5_BBCK   0x40
143 7d8406be pbrook
#define LSI_CTEST5_ADCK   0x80
144 7d8406be pbrook
145 7d8406be pbrook
#define LSI_CCNTL0_DILS   0x01
146 7d8406be pbrook
#define LSI_CCNTL0_DISFC  0x10
147 7d8406be pbrook
#define LSI_CCNTL0_ENNDJ  0x20
148 7d8406be pbrook
#define LSI_CCNTL0_PMJCTL 0x40
149 7d8406be pbrook
#define LSI_CCNTL0_ENPMJ  0x80
150 7d8406be pbrook
151 b25cf589 aliguori
#define LSI_CCNTL1_EN64DBMV  0x01
152 b25cf589 aliguori
#define LSI_CCNTL1_EN64TIBMV 0x02
153 b25cf589 aliguori
#define LSI_CCNTL1_64TIMOD   0x04
154 b25cf589 aliguori
#define LSI_CCNTL1_DDAC      0x08
155 b25cf589 aliguori
#define LSI_CCNTL1_ZMOD      0x80
156 b25cf589 aliguori
157 e560125e Laszlo Ast
/* Enable Response to Reselection */
158 e560125e Laszlo Ast
#define LSI_SCID_RRE      0x60
159 e560125e Laszlo Ast
160 b25cf589 aliguori
#define LSI_CCNTL1_40BIT (LSI_CCNTL1_EN64TIBMV|LSI_CCNTL1_64TIMOD)
161 b25cf589 aliguori
162 7d8406be pbrook
#define PHASE_DO          0
163 7d8406be pbrook
#define PHASE_DI          1
164 7d8406be pbrook
#define PHASE_CMD         2
165 7d8406be pbrook
#define PHASE_ST          3
166 7d8406be pbrook
#define PHASE_MO          6
167 7d8406be pbrook
#define PHASE_MI          7
168 7d8406be pbrook
#define PHASE_MASK        7
169 7d8406be pbrook
170 a917d384 pbrook
/* Maximum length of MSG IN data.  */
171 a917d384 pbrook
#define LSI_MAX_MSGIN_LEN 8
172 a917d384 pbrook
173 a917d384 pbrook
/* Flag set if this is a tagged command.  */
174 a917d384 pbrook
#define LSI_TAG_VALID     (1 << 16)
175 a917d384 pbrook
176 042ec49d Gerd Hoffmann
typedef struct lsi_request {
177 a917d384 pbrook
    uint32_t tag;
178 b96a0da0 Gerd Hoffmann
    uint32_t dma_len;
179 b96a0da0 Gerd Hoffmann
    uint8_t *dma_buf;
180 a917d384 pbrook
    uint32_t pending;
181 a917d384 pbrook
    int out;
182 042ec49d Gerd Hoffmann
    QTAILQ_ENTRY(lsi_request) next;
183 042ec49d Gerd Hoffmann
} lsi_request;
184 4d611c9a pbrook
185 7d8406be pbrook
typedef struct {
186 f305261f Juan Quintela
    PCIDevice dev;
187 7d8406be pbrook
    int mmio_io_addr;
188 7d8406be pbrook
    int ram_io_addr;
189 7d8406be pbrook
    uint32_t script_ram_base;
190 7d8406be pbrook
191 7d8406be pbrook
    int carry; /* ??? Should this be an a visible register somewhere?  */
192 7d8406be pbrook
    int sense;
193 a917d384 pbrook
    /* Action to take at the end of a MSG IN phase.
194 a15fdf86 Laszlo Ast
       0 = COMMAND, 1 = disconnect, 2 = DATA OUT, 3 = DATA IN.  */
195 a917d384 pbrook
    int msg_action;
196 a917d384 pbrook
    int msg_len;
197 a917d384 pbrook
    uint8_t msg[LSI_MAX_MSGIN_LEN];
198 4d611c9a pbrook
    /* 0 if SCRIPTS are running or stopped.
199 4d611c9a pbrook
     * 1 if a Wait Reselect instruction has been issued.
200 a917d384 pbrook
     * 2 if processing DMA from lsi_execute_script.
201 a917d384 pbrook
     * 3 if a DMA operation is in progress.  */
202 7d8406be pbrook
    int waiting;
203 ca9c39fa Gerd Hoffmann
    SCSIBus bus;
204 7d8406be pbrook
    int current_lun;
205 a917d384 pbrook
    /* The tag is a combination of the device ID and the SCSI tag.  */
206 af12ac98 Gerd Hoffmann
    uint32_t select_tag;
207 8ccc2ace ths
    int command_complete;
208 042ec49d Gerd Hoffmann
    QTAILQ_HEAD(, lsi_request) queue;
209 af12ac98 Gerd Hoffmann
    lsi_request *current;
210 7d8406be pbrook
211 7d8406be pbrook
    uint32_t dsa;
212 7d8406be pbrook
    uint32_t temp;
213 7d8406be pbrook
    uint32_t dnad;
214 7d8406be pbrook
    uint32_t dbc;
215 7d8406be pbrook
    uint8_t istat0;
216 7d8406be pbrook
    uint8_t istat1;
217 7d8406be pbrook
    uint8_t dcmd;
218 7d8406be pbrook
    uint8_t dstat;
219 7d8406be pbrook
    uint8_t dien;
220 7d8406be pbrook
    uint8_t sist0;
221 7d8406be pbrook
    uint8_t sist1;
222 7d8406be pbrook
    uint8_t sien0;
223 7d8406be pbrook
    uint8_t sien1;
224 7d8406be pbrook
    uint8_t mbox0;
225 7d8406be pbrook
    uint8_t mbox1;
226 7d8406be pbrook
    uint8_t dfifo;
227 9167a69a balrog
    uint8_t ctest2;
228 7d8406be pbrook
    uint8_t ctest3;
229 7d8406be pbrook
    uint8_t ctest4;
230 7d8406be pbrook
    uint8_t ctest5;
231 7d8406be pbrook
    uint8_t ccntl0;
232 7d8406be pbrook
    uint8_t ccntl1;
233 7d8406be pbrook
    uint32_t dsp;
234 7d8406be pbrook
    uint32_t dsps;
235 7d8406be pbrook
    uint8_t dmode;
236 7d8406be pbrook
    uint8_t dcntl;
237 7d8406be pbrook
    uint8_t scntl0;
238 7d8406be pbrook
    uint8_t scntl1;
239 7d8406be pbrook
    uint8_t scntl2;
240 7d8406be pbrook
    uint8_t scntl3;
241 7d8406be pbrook
    uint8_t sstat0;
242 7d8406be pbrook
    uint8_t sstat1;
243 7d8406be pbrook
    uint8_t scid;
244 7d8406be pbrook
    uint8_t sxfer;
245 7d8406be pbrook
    uint8_t socl;
246 7d8406be pbrook
    uint8_t sdid;
247 a917d384 pbrook
    uint8_t ssid;
248 7d8406be pbrook
    uint8_t sfbr;
249 7d8406be pbrook
    uint8_t stest1;
250 7d8406be pbrook
    uint8_t stest2;
251 7d8406be pbrook
    uint8_t stest3;
252 a917d384 pbrook
    uint8_t sidl;
253 7d8406be pbrook
    uint8_t stime0;
254 7d8406be pbrook
    uint8_t respid0;
255 7d8406be pbrook
    uint8_t respid1;
256 7d8406be pbrook
    uint32_t mmrs;
257 7d8406be pbrook
    uint32_t mmws;
258 7d8406be pbrook
    uint32_t sfs;
259 7d8406be pbrook
    uint32_t drs;
260 7d8406be pbrook
    uint32_t sbms;
261 ab57d967 aliguori
    uint32_t dbms;
262 7d8406be pbrook
    uint32_t dnad64;
263 7d8406be pbrook
    uint32_t pmjad1;
264 7d8406be pbrook
    uint32_t pmjad2;
265 7d8406be pbrook
    uint32_t rbc;
266 7d8406be pbrook
    uint32_t ua;
267 7d8406be pbrook
    uint32_t ia;
268 7d8406be pbrook
    uint32_t sbc;
269 7d8406be pbrook
    uint32_t csbc;
270 dcfb9014 ths
    uint32_t scratch[18]; /* SCRATCHA-SCRATCHR */
271 bd8ee11a Sebastian Herbszt
    uint8_t sbr;
272 7d8406be pbrook
273 7d8406be pbrook
    /* Script ram is stored as 32-bit words in host byteorder.  */
274 7d8406be pbrook
    uint32_t script_ram[2048];
275 7d8406be pbrook
} LSIState;
276 7d8406be pbrook
277 e560125e Laszlo Ast
static inline int lsi_irq_on_rsl(LSIState *s)
278 e560125e Laszlo Ast
{
279 e560125e Laszlo Ast
    return (s->sien0 & LSI_SIST0_RSL) && (s->scid & LSI_SCID_RRE);
280 e560125e Laszlo Ast
}
281 e560125e Laszlo Ast
282 7d8406be pbrook
static void lsi_soft_reset(LSIState *s)
283 7d8406be pbrook
{
284 51336214 Jan Kiszka
    lsi_request *p;
285 51336214 Jan Kiszka
286 7d8406be pbrook
    DPRINTF("Reset\n");
287 7d8406be pbrook
    s->carry = 0;
288 7d8406be pbrook
289 d43ba0af Jan Kiszka
    s->msg_action = 0;
290 d43ba0af Jan Kiszka
    s->msg_len = 0;
291 7d8406be pbrook
    s->waiting = 0;
292 7d8406be pbrook
    s->dsa = 0;
293 7d8406be pbrook
    s->dnad = 0;
294 7d8406be pbrook
    s->dbc = 0;
295 7d8406be pbrook
    s->temp = 0;
296 7d8406be pbrook
    memset(s->scratch, 0, sizeof(s->scratch));
297 7d8406be pbrook
    s->istat0 = 0;
298 7d8406be pbrook
    s->istat1 = 0;
299 12aa6dd6 Jan Kiszka
    s->dcmd = 0x40;
300 12aa6dd6 Jan Kiszka
    s->dstat = LSI_DSTAT_DFE;
301 7d8406be pbrook
    s->dien = 0;
302 7d8406be pbrook
    s->sist0 = 0;
303 7d8406be pbrook
    s->sist1 = 0;
304 7d8406be pbrook
    s->sien0 = 0;
305 7d8406be pbrook
    s->sien1 = 0;
306 7d8406be pbrook
    s->mbox0 = 0;
307 7d8406be pbrook
    s->mbox1 = 0;
308 7d8406be pbrook
    s->dfifo = 0;
309 12aa6dd6 Jan Kiszka
    s->ctest2 = LSI_CTEST2_DACK;
310 7d8406be pbrook
    s->ctest3 = 0;
311 7d8406be pbrook
    s->ctest4 = 0;
312 7d8406be pbrook
    s->ctest5 = 0;
313 7d8406be pbrook
    s->ccntl0 = 0;
314 7d8406be pbrook
    s->ccntl1 = 0;
315 7d8406be pbrook
    s->dsp = 0;
316 7d8406be pbrook
    s->dsps = 0;
317 7d8406be pbrook
    s->dmode = 0;
318 7d8406be pbrook
    s->dcntl = 0;
319 7d8406be pbrook
    s->scntl0 = 0xc0;
320 7d8406be pbrook
    s->scntl1 = 0;
321 7d8406be pbrook
    s->scntl2 = 0;
322 7d8406be pbrook
    s->scntl3 = 0;
323 7d8406be pbrook
    s->sstat0 = 0;
324 7d8406be pbrook
    s->sstat1 = 0;
325 7d8406be pbrook
    s->scid = 7;
326 7d8406be pbrook
    s->sxfer = 0;
327 7d8406be pbrook
    s->socl = 0;
328 12aa6dd6 Jan Kiszka
    s->sdid = 0;
329 12aa6dd6 Jan Kiszka
    s->ssid = 0;
330 7d8406be pbrook
    s->stest1 = 0;
331 7d8406be pbrook
    s->stest2 = 0;
332 7d8406be pbrook
    s->stest3 = 0;
333 a917d384 pbrook
    s->sidl = 0;
334 7d8406be pbrook
    s->stime0 = 0;
335 7d8406be pbrook
    s->respid0 = 0x80;
336 7d8406be pbrook
    s->respid1 = 0;
337 7d8406be pbrook
    s->mmrs = 0;
338 7d8406be pbrook
    s->mmws = 0;
339 7d8406be pbrook
    s->sfs = 0;
340 7d8406be pbrook
    s->drs = 0;
341 7d8406be pbrook
    s->sbms = 0;
342 ab57d967 aliguori
    s->dbms = 0;
343 7d8406be pbrook
    s->dnad64 = 0;
344 7d8406be pbrook
    s->pmjad1 = 0;
345 7d8406be pbrook
    s->pmjad2 = 0;
346 7d8406be pbrook
    s->rbc = 0;
347 7d8406be pbrook
    s->ua = 0;
348 7d8406be pbrook
    s->ia = 0;
349 7d8406be pbrook
    s->sbc = 0;
350 7d8406be pbrook
    s->csbc = 0;
351 bd8ee11a Sebastian Herbszt
    s->sbr = 0;
352 51336214 Jan Kiszka
    while (!QTAILQ_EMPTY(&s->queue)) {
353 51336214 Jan Kiszka
        p = QTAILQ_FIRST(&s->queue);
354 51336214 Jan Kiszka
        QTAILQ_REMOVE(&s->queue, p, next);
355 51336214 Jan Kiszka
        qemu_free(p);
356 51336214 Jan Kiszka
    }
357 51336214 Jan Kiszka
    if (s->current) {
358 51336214 Jan Kiszka
        qemu_free(s->current);
359 51336214 Jan Kiszka
        s->current = NULL;
360 51336214 Jan Kiszka
    }
361 7d8406be pbrook
}
362 7d8406be pbrook
363 b25cf589 aliguori
static int lsi_dma_40bit(LSIState *s)
364 b25cf589 aliguori
{
365 b25cf589 aliguori
    if ((s->ccntl1 & LSI_CCNTL1_40BIT) == LSI_CCNTL1_40BIT)
366 b25cf589 aliguori
        return 1;
367 b25cf589 aliguori
    return 0;
368 b25cf589 aliguori
}
369 b25cf589 aliguori
370 dd8edf01 aliguori
static int lsi_dma_ti64bit(LSIState *s)
371 dd8edf01 aliguori
{
372 dd8edf01 aliguori
    if ((s->ccntl1 & LSI_CCNTL1_EN64TIBMV) == LSI_CCNTL1_EN64TIBMV)
373 dd8edf01 aliguori
        return 1;
374 dd8edf01 aliguori
    return 0;
375 dd8edf01 aliguori
}
376 dd8edf01 aliguori
377 dd8edf01 aliguori
static int lsi_dma_64bit(LSIState *s)
378 dd8edf01 aliguori
{
379 dd8edf01 aliguori
    if ((s->ccntl1 & LSI_CCNTL1_EN64DBMV) == LSI_CCNTL1_EN64DBMV)
380 dd8edf01 aliguori
        return 1;
381 dd8edf01 aliguori
    return 0;
382 dd8edf01 aliguori
}
383 dd8edf01 aliguori
384 7d8406be pbrook
static uint8_t lsi_reg_readb(LSIState *s, int offset);
385 7d8406be pbrook
static void lsi_reg_writeb(LSIState *s, int offset, uint8_t val);
386 4d611c9a pbrook
static void lsi_execute_script(LSIState *s);
387 aa4d32c4 Gerd Hoffmann
static void lsi_reselect(LSIState *s, lsi_request *p);
388 7d8406be pbrook
389 7d8406be pbrook
static inline uint32_t read_dword(LSIState *s, uint32_t addr)
390 7d8406be pbrook
{
391 7d8406be pbrook
    uint32_t buf;
392 7d8406be pbrook
393 7d8406be pbrook
    /* Optimize reading from SCRIPTS RAM.  */
394 7d8406be pbrook
    if ((addr & 0xffffe000) == s->script_ram_base) {
395 7d8406be pbrook
        return s->script_ram[(addr & 0x1fff) >> 2];
396 7d8406be pbrook
    }
397 7d8406be pbrook
    cpu_physical_memory_read(addr, (uint8_t *)&buf, 4);
398 7d8406be pbrook
    return cpu_to_le32(buf);
399 7d8406be pbrook
}
400 7d8406be pbrook
401 7d8406be pbrook
static void lsi_stop_script(LSIState *s)
402 7d8406be pbrook
{
403 7d8406be pbrook
    s->istat1 &= ~LSI_ISTAT1_SRUN;
404 7d8406be pbrook
}
405 7d8406be pbrook
406 7d8406be pbrook
static void lsi_update_irq(LSIState *s)
407 7d8406be pbrook
{
408 7d8406be pbrook
    int level;
409 7d8406be pbrook
    static int last_level;
410 042ec49d Gerd Hoffmann
    lsi_request *p;
411 7d8406be pbrook
412 7d8406be pbrook
    /* It's unclear whether the DIP/SIP bits should be cleared when the
413 7d8406be pbrook
       Interrupt Status Registers are cleared or when istat0 is read.
414 7d8406be pbrook
       We currently do the formwer, which seems to work.  */
415 7d8406be pbrook
    level = 0;
416 7d8406be pbrook
    if (s->dstat) {
417 7d8406be pbrook
        if (s->dstat & s->dien)
418 7d8406be pbrook
            level = 1;
419 7d8406be pbrook
        s->istat0 |= LSI_ISTAT0_DIP;
420 7d8406be pbrook
    } else {
421 7d8406be pbrook
        s->istat0 &= ~LSI_ISTAT0_DIP;
422 7d8406be pbrook
    }
423 7d8406be pbrook
424 7d8406be pbrook
    if (s->sist0 || s->sist1) {
425 7d8406be pbrook
        if ((s->sist0 & s->sien0) || (s->sist1 & s->sien1))
426 7d8406be pbrook
            level = 1;
427 7d8406be pbrook
        s->istat0 |= LSI_ISTAT0_SIP;
428 7d8406be pbrook
    } else {
429 7d8406be pbrook
        s->istat0 &= ~LSI_ISTAT0_SIP;
430 7d8406be pbrook
    }
431 7d8406be pbrook
    if (s->istat0 & LSI_ISTAT0_INTF)
432 7d8406be pbrook
        level = 1;
433 7d8406be pbrook
434 7d8406be pbrook
    if (level != last_level) {
435 7d8406be pbrook
        DPRINTF("Update IRQ level %d dstat %02x sist %02x%02x\n",
436 7d8406be pbrook
                level, s->dstat, s->sist1, s->sist0);
437 7d8406be pbrook
        last_level = level;
438 7d8406be pbrook
    }
439 f305261f Juan Quintela
    qemu_set_irq(s->dev.irq[0], level);
440 e560125e Laszlo Ast
441 e560125e Laszlo Ast
    if (!level && lsi_irq_on_rsl(s) && !(s->scntl1 & LSI_SCNTL1_CON)) {
442 e560125e Laszlo Ast
        DPRINTF("Handled IRQs & disconnected, looking for pending "
443 e560125e Laszlo Ast
                "processes\n");
444 042ec49d Gerd Hoffmann
        QTAILQ_FOREACH(p, &s->queue, next) {
445 042ec49d Gerd Hoffmann
            if (p->pending) {
446 aa4d32c4 Gerd Hoffmann
                lsi_reselect(s, p);
447 e560125e Laszlo Ast
                break;
448 e560125e Laszlo Ast
            }
449 e560125e Laszlo Ast
        }
450 e560125e Laszlo Ast
    }
451 7d8406be pbrook
}
452 7d8406be pbrook
453 7d8406be pbrook
/* Stop SCRIPTS execution and raise a SCSI interrupt.  */
454 7d8406be pbrook
static void lsi_script_scsi_interrupt(LSIState *s, int stat0, int stat1)
455 7d8406be pbrook
{
456 7d8406be pbrook
    uint32_t mask0;
457 7d8406be pbrook
    uint32_t mask1;
458 7d8406be pbrook
459 7d8406be pbrook
    DPRINTF("SCSI Interrupt 0x%02x%02x prev 0x%02x%02x\n",
460 7d8406be pbrook
            stat1, stat0, s->sist1, s->sist0);
461 7d8406be pbrook
    s->sist0 |= stat0;
462 7d8406be pbrook
    s->sist1 |= stat1;
463 7d8406be pbrook
    /* Stop processor on fatal or unmasked interrupt.  As a special hack
464 7d8406be pbrook
       we don't stop processing when raising STO.  Instead continue
465 7d8406be pbrook
       execution and stop at the next insn that accesses the SCSI bus.  */
466 7d8406be pbrook
    mask0 = s->sien0 | ~(LSI_SIST0_CMP | LSI_SIST0_SEL | LSI_SIST0_RSL);
467 7d8406be pbrook
    mask1 = s->sien1 | ~(LSI_SIST1_GEN | LSI_SIST1_HTH);
468 7d8406be pbrook
    mask1 &= ~LSI_SIST1_STO;
469 7d8406be pbrook
    if (s->sist0 & mask0 || s->sist1 & mask1) {
470 7d8406be pbrook
        lsi_stop_script(s);
471 7d8406be pbrook
    }
472 7d8406be pbrook
    lsi_update_irq(s);
473 7d8406be pbrook
}
474 7d8406be pbrook
475 7d8406be pbrook
/* Stop SCRIPTS execution and raise a DMA interrupt.  */
476 7d8406be pbrook
static void lsi_script_dma_interrupt(LSIState *s, int stat)
477 7d8406be pbrook
{
478 7d8406be pbrook
    DPRINTF("DMA Interrupt 0x%x prev 0x%x\n", stat, s->dstat);
479 7d8406be pbrook
    s->dstat |= stat;
480 7d8406be pbrook
    lsi_update_irq(s);
481 7d8406be pbrook
    lsi_stop_script(s);
482 7d8406be pbrook
}
483 7d8406be pbrook
484 7d8406be pbrook
static inline void lsi_set_phase(LSIState *s, int phase)
485 7d8406be pbrook
{
486 7d8406be pbrook
    s->sstat1 = (s->sstat1 & ~PHASE_MASK) | phase;
487 7d8406be pbrook
}
488 7d8406be pbrook
489 7d8406be pbrook
static void lsi_bad_phase(LSIState *s, int out, int new_phase)
490 7d8406be pbrook
{
491 7d8406be pbrook
    /* Trigger a phase mismatch.  */
492 7d8406be pbrook
    if (s->ccntl0 & LSI_CCNTL0_ENPMJ) {
493 d1d74664 Paolo Bonzini
        if ((s->ccntl0 & LSI_CCNTL0_PMJCTL)) {
494 d1d74664 Paolo Bonzini
            s->dsp = out ? s->pmjad1 : s->pmjad2;
495 7d8406be pbrook
        } else {
496 d1d74664 Paolo Bonzini
            s->dsp = (s->scntl2 & LSI_SCNTL2_WSR ? s->pmjad2 : s->pmjad1);
497 7d8406be pbrook
        }
498 7d8406be pbrook
        DPRINTF("Data phase mismatch jump to %08x\n", s->dsp);
499 7d8406be pbrook
    } else {
500 7d8406be pbrook
        DPRINTF("Phase mismatch interrupt\n");
501 7d8406be pbrook
        lsi_script_scsi_interrupt(s, LSI_SIST0_MA, 0);
502 7d8406be pbrook
        lsi_stop_script(s);
503 7d8406be pbrook
    }
504 7d8406be pbrook
    lsi_set_phase(s, new_phase);
505 7d8406be pbrook
}
506 7d8406be pbrook
507 a917d384 pbrook
508 a917d384 pbrook
/* Resume SCRIPTS execution after a DMA operation.  */
509 a917d384 pbrook
static void lsi_resume_script(LSIState *s)
510 a917d384 pbrook
{
511 a917d384 pbrook
    if (s->waiting != 2) {
512 a917d384 pbrook
        s->waiting = 0;
513 a917d384 pbrook
        lsi_execute_script(s);
514 a917d384 pbrook
    } else {
515 a917d384 pbrook
        s->waiting = 0;
516 a917d384 pbrook
    }
517 a917d384 pbrook
}
518 a917d384 pbrook
519 64d56409 Jan Kiszka
static void lsi_disconnect(LSIState *s)
520 64d56409 Jan Kiszka
{
521 64d56409 Jan Kiszka
    s->scntl1 &= ~LSI_SCNTL1_CON;
522 64d56409 Jan Kiszka
    s->sstat1 &= ~PHASE_MASK;
523 64d56409 Jan Kiszka
}
524 64d56409 Jan Kiszka
525 64d56409 Jan Kiszka
static void lsi_bad_selection(LSIState *s, uint32_t id)
526 64d56409 Jan Kiszka
{
527 64d56409 Jan Kiszka
    DPRINTF("Selected absent target %d\n", id);
528 64d56409 Jan Kiszka
    lsi_script_scsi_interrupt(s, 0, LSI_SIST1_STO);
529 64d56409 Jan Kiszka
    lsi_disconnect(s);
530 64d56409 Jan Kiszka
}
531 64d56409 Jan Kiszka
532 4d611c9a pbrook
/* Initiate a SCSI layer data transfer.  */
533 7d8406be pbrook
static void lsi_do_dma(LSIState *s, int out)
534 7d8406be pbrook
{
535 64d56409 Jan Kiszka
    uint32_t count, id;
536 c227f099 Anthony Liguori
    target_phys_addr_t addr;
537 64d56409 Jan Kiszka
    SCSIDevice *dev;
538 7d8406be pbrook
539 b96a0da0 Gerd Hoffmann
    assert(s->current);
540 b96a0da0 Gerd Hoffmann
    if (!s->current->dma_len) {
541 a917d384 pbrook
        /* Wait until data is available.  */
542 a917d384 pbrook
        DPRINTF("DMA no data available\n");
543 a917d384 pbrook
        return;
544 7d8406be pbrook
    }
545 7d8406be pbrook
546 259d5577 Jan Kiszka
    id = (s->current->tag >> 8) & 0xf;
547 64d56409 Jan Kiszka
    dev = s->bus.devs[id];
548 64d56409 Jan Kiszka
    if (!dev) {
549 64d56409 Jan Kiszka
        lsi_bad_selection(s, id);
550 64d56409 Jan Kiszka
        return;
551 64d56409 Jan Kiszka
    }
552 64d56409 Jan Kiszka
553 a917d384 pbrook
    count = s->dbc;
554 b96a0da0 Gerd Hoffmann
    if (count > s->current->dma_len)
555 b96a0da0 Gerd Hoffmann
        count = s->current->dma_len;
556 a917d384 pbrook
557 a917d384 pbrook
    addr = s->dnad;
558 dd8edf01 aliguori
    /* both 40 and Table Indirect 64-bit DMAs store upper bits in dnad64 */
559 dd8edf01 aliguori
    if (lsi_dma_40bit(s) || lsi_dma_ti64bit(s))
560 b25cf589 aliguori
        addr |= ((uint64_t)s->dnad64 << 32);
561 dd8edf01 aliguori
    else if (s->dbms)
562 dd8edf01 aliguori
        addr |= ((uint64_t)s->dbms << 32);
563 b25cf589 aliguori
    else if (s->sbms)
564 b25cf589 aliguori
        addr |= ((uint64_t)s->sbms << 32);
565 b25cf589 aliguori
566 3adae656 aliguori
    DPRINTF("DMA addr=0x" TARGET_FMT_plx " len=%d\n", addr, count);
567 7d8406be pbrook
    s->csbc += count;
568 a917d384 pbrook
    s->dnad += count;
569 a917d384 pbrook
    s->dbc -= count;
570 a917d384 pbrook
571 b96a0da0 Gerd Hoffmann
    if (s->current->dma_buf == NULL) {
572 64d56409 Jan Kiszka
        s->current->dma_buf = dev->info->get_buf(dev, s->current->tag);
573 a917d384 pbrook
    }
574 7d8406be pbrook
575 7d8406be pbrook
    /* ??? Set SFBR to first data byte.  */
576 a917d384 pbrook
    if (out) {
577 b96a0da0 Gerd Hoffmann
        cpu_physical_memory_read(addr, s->current->dma_buf, count);
578 a917d384 pbrook
    } else {
579 b96a0da0 Gerd Hoffmann
        cpu_physical_memory_write(addr, s->current->dma_buf, count);
580 a917d384 pbrook
    }
581 b96a0da0 Gerd Hoffmann
    s->current->dma_len -= count;
582 b96a0da0 Gerd Hoffmann
    if (s->current->dma_len == 0) {
583 b96a0da0 Gerd Hoffmann
        s->current->dma_buf = NULL;
584 a917d384 pbrook
        if (out) {
585 a917d384 pbrook
            /* Write the data.  */
586 64d56409 Jan Kiszka
            dev->info->write_data(dev, s->current->tag);
587 a917d384 pbrook
        } else {
588 a917d384 pbrook
            /* Request any remaining data.  */
589 64d56409 Jan Kiszka
            dev->info->read_data(dev, s->current->tag);
590 a917d384 pbrook
        }
591 a917d384 pbrook
    } else {
592 b96a0da0 Gerd Hoffmann
        s->current->dma_buf += count;
593 a917d384 pbrook
        lsi_resume_script(s);
594 a917d384 pbrook
    }
595 a917d384 pbrook
}
596 a917d384 pbrook
597 a917d384 pbrook
598 a917d384 pbrook
/* Add a command to the queue.  */
599 a917d384 pbrook
static void lsi_queue_command(LSIState *s)
600 a917d384 pbrook
{
601 af12ac98 Gerd Hoffmann
    lsi_request *p = s->current;
602 a917d384 pbrook
603 aa2b1e89 Bernhard Kohl
    DPRINTF("Queueing tag=0x%x\n", p->tag);
604 af12ac98 Gerd Hoffmann
    assert(s->current != NULL);
605 b96a0da0 Gerd Hoffmann
    assert(s->current->dma_len == 0);
606 af12ac98 Gerd Hoffmann
    QTAILQ_INSERT_TAIL(&s->queue, s->current, next);
607 af12ac98 Gerd Hoffmann
    s->current = NULL;
608 af12ac98 Gerd Hoffmann
609 a917d384 pbrook
    p->pending = 0;
610 a917d384 pbrook
    p->out = (s->sstat1 & PHASE_MASK) == PHASE_DO;
611 a917d384 pbrook
}
612 a917d384 pbrook
613 a917d384 pbrook
/* Queue a byte for a MSG IN phase.  */
614 a917d384 pbrook
static void lsi_add_msg_byte(LSIState *s, uint8_t data)
615 a917d384 pbrook
{
616 a917d384 pbrook
    if (s->msg_len >= LSI_MAX_MSGIN_LEN) {
617 a917d384 pbrook
        BADF("MSG IN data too long\n");
618 4d611c9a pbrook
    } else {
619 a917d384 pbrook
        DPRINTF("MSG IN 0x%02x\n", data);
620 a917d384 pbrook
        s->msg[s->msg_len++] = data;
621 7d8406be pbrook
    }
622 a917d384 pbrook
}
623 a917d384 pbrook
624 a917d384 pbrook
/* Perform reselection to continue a command.  */
625 aa4d32c4 Gerd Hoffmann
static void lsi_reselect(LSIState *s, lsi_request *p)
626 a917d384 pbrook
{
627 a917d384 pbrook
    int id;
628 a917d384 pbrook
629 af12ac98 Gerd Hoffmann
    assert(s->current == NULL);
630 af12ac98 Gerd Hoffmann
    QTAILQ_REMOVE(&s->queue, p, next);
631 af12ac98 Gerd Hoffmann
    s->current = p;
632 af12ac98 Gerd Hoffmann
633 aa4d32c4 Gerd Hoffmann
    id = (p->tag >> 8) & 0xf;
634 a917d384 pbrook
    s->ssid = id | 0x80;
635 cc9f28bc Laszlo Ast
    /* LSI53C700 Family Compatibility, see LSI53C895A 4-73 */
636 f6dc18df Blue Swirl
    if (!(s->dcntl & LSI_DCNTL_COM)) {
637 cc9f28bc Laszlo Ast
        s->sfbr = 1 << (id & 0x7);
638 cc9f28bc Laszlo Ast
    }
639 a917d384 pbrook
    DPRINTF("Reselected target %d\n", id);
640 a917d384 pbrook
    s->scntl1 |= LSI_SCNTL1_CON;
641 a917d384 pbrook
    lsi_set_phase(s, PHASE_MI);
642 a917d384 pbrook
    s->msg_action = p->out ? 2 : 3;
643 b96a0da0 Gerd Hoffmann
    s->current->dma_len = p->pending;
644 a917d384 pbrook
    lsi_add_msg_byte(s, 0x80);
645 af12ac98 Gerd Hoffmann
    if (s->current->tag & LSI_TAG_VALID) {
646 a917d384 pbrook
        lsi_add_msg_byte(s, 0x20);
647 aa4d32c4 Gerd Hoffmann
        lsi_add_msg_byte(s, p->tag & 0xff);
648 a917d384 pbrook
    }
649 a917d384 pbrook
650 e560125e Laszlo Ast
    if (lsi_irq_on_rsl(s)) {
651 e560125e Laszlo Ast
        lsi_script_scsi_interrupt(s, LSI_SIST0_RSL, 0);
652 e560125e Laszlo Ast
    }
653 a917d384 pbrook
}
654 a917d384 pbrook
655 a917d384 pbrook
/* Record that data is available for a queued command.  Returns zero if
656 a917d384 pbrook
   the device was reselected, nonzero if the IO is deferred.  */
657 a917d384 pbrook
static int lsi_queue_tag(LSIState *s, uint32_t tag, uint32_t arg)
658 a917d384 pbrook
{
659 042ec49d Gerd Hoffmann
    lsi_request *p;
660 042ec49d Gerd Hoffmann
661 042ec49d Gerd Hoffmann
    QTAILQ_FOREACH(p, &s->queue, next) {
662 a917d384 pbrook
        if (p->tag == tag) {
663 a917d384 pbrook
            if (p->pending) {
664 a917d384 pbrook
                BADF("Multiple IO pending for tag %d\n", tag);
665 a917d384 pbrook
            }
666 a917d384 pbrook
            p->pending = arg;
667 e560125e Laszlo Ast
            /* Reselect if waiting for it, or if reselection triggers an IRQ
668 e560125e Laszlo Ast
               and the bus is free.
669 e560125e Laszlo Ast
               Since no interrupt stacking is implemented in the emulation, it
670 e560125e Laszlo Ast
               is also required that there are no pending interrupts waiting
671 e560125e Laszlo Ast
               for service from the device driver. */
672 e560125e Laszlo Ast
            if (s->waiting == 1 ||
673 e560125e Laszlo Ast
                (lsi_irq_on_rsl(s) && !(s->scntl1 & LSI_SCNTL1_CON) &&
674 e560125e Laszlo Ast
                 !(s->istat0 & (LSI_ISTAT0_SIP | LSI_ISTAT0_DIP)))) {
675 a917d384 pbrook
                /* Reselect device.  */
676 aa4d32c4 Gerd Hoffmann
                lsi_reselect(s, p);
677 a917d384 pbrook
                return 0;
678 a917d384 pbrook
            } else {
679 042ec49d Gerd Hoffmann
                DPRINTF("Queueing IO tag=0x%x\n", tag);
680 a917d384 pbrook
                p->pending = arg;
681 a917d384 pbrook
                return 1;
682 a917d384 pbrook
            }
683 a917d384 pbrook
        }
684 a917d384 pbrook
    }
685 a917d384 pbrook
    BADF("IO with unknown tag %d\n", tag);
686 a917d384 pbrook
    return 1;
687 7d8406be pbrook
}
688 7d8406be pbrook
689 4d611c9a pbrook
/* Callback to indicate that the SCSI layer has completed a transfer.  */
690 d52affa7 Gerd Hoffmann
static void lsi_command_complete(SCSIBus *bus, int reason, uint32_t tag,
691 a917d384 pbrook
                                 uint32_t arg)
692 4d611c9a pbrook
{
693 d52affa7 Gerd Hoffmann
    LSIState *s = DO_UPCAST(LSIState, dev.qdev, bus->qbus.parent);
694 4d611c9a pbrook
    int out;
695 4d611c9a pbrook
696 a917d384 pbrook
    out = (s->sstat1 & PHASE_MASK) == PHASE_DO;
697 4d611c9a pbrook
    if (reason == SCSI_REASON_DONE) {
698 a917d384 pbrook
        DPRINTF("Command complete sense=%d\n", (int)arg);
699 a917d384 pbrook
        s->sense = arg;
700 8ccc2ace ths
        s->command_complete = 2;
701 a917d384 pbrook
        if (s->waiting && s->dbc != 0) {
702 a917d384 pbrook
            /* Raise phase mismatch for short transfers.  */
703 a917d384 pbrook
            lsi_bad_phase(s, out, PHASE_ST);
704 a917d384 pbrook
        } else {
705 a917d384 pbrook
            lsi_set_phase(s, PHASE_ST);
706 a917d384 pbrook
        }
707 af12ac98 Gerd Hoffmann
708 af12ac98 Gerd Hoffmann
        qemu_free(s->current);
709 af12ac98 Gerd Hoffmann
        s->current = NULL;
710 af12ac98 Gerd Hoffmann
711 a917d384 pbrook
        lsi_resume_script(s);
712 a917d384 pbrook
        return;
713 4d611c9a pbrook
    }
714 4d611c9a pbrook
715 6ac08101 Gerd Hoffmann
    if (s->waiting == 1 || !s->current || tag != s->current->tag ||
716 e560125e Laszlo Ast
        (lsi_irq_on_rsl(s) && !(s->scntl1 & LSI_SCNTL1_CON))) {
717 a917d384 pbrook
        if (lsi_queue_tag(s, tag, arg))
718 a917d384 pbrook
            return;
719 a917d384 pbrook
    }
720 e560125e Laszlo Ast
721 e560125e Laszlo Ast
    /* host adapter (re)connected */
722 a917d384 pbrook
    DPRINTF("Data ready tag=0x%x len=%d\n", tag, arg);
723 b96a0da0 Gerd Hoffmann
    s->current->dma_len = arg;
724 8ccc2ace ths
    s->command_complete = 1;
725 a917d384 pbrook
    if (!s->waiting)
726 a917d384 pbrook
        return;
727 a917d384 pbrook
    if (s->waiting == 1 || s->dbc == 0) {
728 a917d384 pbrook
        lsi_resume_script(s);
729 a917d384 pbrook
    } else {
730 4d611c9a pbrook
        lsi_do_dma(s, out);
731 4d611c9a pbrook
    }
732 4d611c9a pbrook
}
733 7d8406be pbrook
734 7d8406be pbrook
static void lsi_do_command(LSIState *s)
735 7d8406be pbrook
{
736 64d56409 Jan Kiszka
    SCSIDevice *dev;
737 7d8406be pbrook
    uint8_t buf[16];
738 64d56409 Jan Kiszka
    uint32_t id;
739 7d8406be pbrook
    int n;
740 7d8406be pbrook
741 7d8406be pbrook
    DPRINTF("Send command len=%d\n", s->dbc);
742 7d8406be pbrook
    if (s->dbc > 16)
743 7d8406be pbrook
        s->dbc = 16;
744 7d8406be pbrook
    cpu_physical_memory_read(s->dnad, buf, s->dbc);
745 7d8406be pbrook
    s->sfbr = buf[0];
746 8ccc2ace ths
    s->command_complete = 0;
747 af12ac98 Gerd Hoffmann
748 259d5577 Jan Kiszka
    id = (s->select_tag >> 8) & 0xf;
749 64d56409 Jan Kiszka
    dev = s->bus.devs[id];
750 64d56409 Jan Kiszka
    if (!dev) {
751 64d56409 Jan Kiszka
        lsi_bad_selection(s, id);
752 64d56409 Jan Kiszka
        return;
753 64d56409 Jan Kiszka
    }
754 64d56409 Jan Kiszka
755 af12ac98 Gerd Hoffmann
    assert(s->current == NULL);
756 af12ac98 Gerd Hoffmann
    s->current = qemu_mallocz(sizeof(lsi_request));
757 af12ac98 Gerd Hoffmann
    s->current->tag = s->select_tag;
758 af12ac98 Gerd Hoffmann
759 64d56409 Jan Kiszka
    n = dev->info->send_command(dev, s->current->tag, buf, s->current_lun);
760 7d8406be pbrook
    if (n > 0) {
761 7d8406be pbrook
        lsi_set_phase(s, PHASE_DI);
762 64d56409 Jan Kiszka
        dev->info->read_data(dev, s->current->tag);
763 7d8406be pbrook
    } else if (n < 0) {
764 7d8406be pbrook
        lsi_set_phase(s, PHASE_DO);
765 64d56409 Jan Kiszka
        dev->info->write_data(dev, s->current->tag);
766 a917d384 pbrook
    }
767 8ccc2ace ths
768 8ccc2ace ths
    if (!s->command_complete) {
769 8ccc2ace ths
        if (n) {
770 8ccc2ace ths
            /* Command did not complete immediately so disconnect.  */
771 8ccc2ace ths
            lsi_add_msg_byte(s, 2); /* SAVE DATA POINTER */
772 8ccc2ace ths
            lsi_add_msg_byte(s, 4); /* DISCONNECT */
773 8ccc2ace ths
            /* wait data */
774 8ccc2ace ths
            lsi_set_phase(s, PHASE_MI);
775 8ccc2ace ths
            s->msg_action = 1;
776 8ccc2ace ths
            lsi_queue_command(s);
777 8ccc2ace ths
        } else {
778 8ccc2ace ths
            /* wait command complete */
779 8ccc2ace ths
            lsi_set_phase(s, PHASE_DI);
780 8ccc2ace ths
        }
781 7d8406be pbrook
    }
782 7d8406be pbrook
}
783 7d8406be pbrook
784 7d8406be pbrook
static void lsi_do_status(LSIState *s)
785 7d8406be pbrook
{
786 a917d384 pbrook
    uint8_t sense;
787 7d8406be pbrook
    DPRINTF("Get status len=%d sense=%d\n", s->dbc, s->sense);
788 7d8406be pbrook
    if (s->dbc != 1)
789 7d8406be pbrook
        BADF("Bad Status move\n");
790 7d8406be pbrook
    s->dbc = 1;
791 a917d384 pbrook
    sense = s->sense;
792 a917d384 pbrook
    s->sfbr = sense;
793 a917d384 pbrook
    cpu_physical_memory_write(s->dnad, &sense, 1);
794 7d8406be pbrook
    lsi_set_phase(s, PHASE_MI);
795 a917d384 pbrook
    s->msg_action = 1;
796 a917d384 pbrook
    lsi_add_msg_byte(s, 0); /* COMMAND COMPLETE */
797 7d8406be pbrook
}
798 7d8406be pbrook
799 7d8406be pbrook
static void lsi_do_msgin(LSIState *s)
800 7d8406be pbrook
{
801 a917d384 pbrook
    int len;
802 a917d384 pbrook
    DPRINTF("Message in len=%d/%d\n", s->dbc, s->msg_len);
803 a917d384 pbrook
    s->sfbr = s->msg[0];
804 a917d384 pbrook
    len = s->msg_len;
805 a917d384 pbrook
    if (len > s->dbc)
806 a917d384 pbrook
        len = s->dbc;
807 a917d384 pbrook
    cpu_physical_memory_write(s->dnad, s->msg, len);
808 a917d384 pbrook
    /* Linux drivers rely on the last byte being in the SIDL.  */
809 a917d384 pbrook
    s->sidl = s->msg[len - 1];
810 a917d384 pbrook
    s->msg_len -= len;
811 a917d384 pbrook
    if (s->msg_len) {
812 a917d384 pbrook
        memmove(s->msg, s->msg + len, s->msg_len);
813 7d8406be pbrook
    } else {
814 7d8406be pbrook
        /* ??? Check if ATN (not yet implemented) is asserted and maybe
815 7d8406be pbrook
           switch to PHASE_MO.  */
816 a917d384 pbrook
        switch (s->msg_action) {
817 a917d384 pbrook
        case 0:
818 a917d384 pbrook
            lsi_set_phase(s, PHASE_CMD);
819 a917d384 pbrook
            break;
820 a917d384 pbrook
        case 1:
821 a917d384 pbrook
            lsi_disconnect(s);
822 a917d384 pbrook
            break;
823 a917d384 pbrook
        case 2:
824 a917d384 pbrook
            lsi_set_phase(s, PHASE_DO);
825 a917d384 pbrook
            break;
826 a917d384 pbrook
        case 3:
827 a917d384 pbrook
            lsi_set_phase(s, PHASE_DI);
828 a917d384 pbrook
            break;
829 a917d384 pbrook
        default:
830 a917d384 pbrook
            abort();
831 a917d384 pbrook
        }
832 7d8406be pbrook
    }
833 7d8406be pbrook
}
834 7d8406be pbrook
835 a917d384 pbrook
/* Read the next byte during a MSGOUT phase.  */
836 a917d384 pbrook
static uint8_t lsi_get_msgbyte(LSIState *s)
837 a917d384 pbrook
{
838 a917d384 pbrook
    uint8_t data;
839 a917d384 pbrook
    cpu_physical_memory_read(s->dnad, &data, 1);
840 a917d384 pbrook
    s->dnad++;
841 a917d384 pbrook
    s->dbc--;
842 a917d384 pbrook
    return data;
843 a917d384 pbrook
}
844 a917d384 pbrook
845 7d8406be pbrook
static void lsi_do_msgout(LSIState *s)
846 7d8406be pbrook
{
847 7d8406be pbrook
    uint8_t msg;
848 a917d384 pbrook
    int len;
849 7d8406be pbrook
850 7d8406be pbrook
    DPRINTF("MSG out len=%d\n", s->dbc);
851 a917d384 pbrook
    while (s->dbc) {
852 a917d384 pbrook
        msg = lsi_get_msgbyte(s);
853 a917d384 pbrook
        s->sfbr = msg;
854 a917d384 pbrook
855 a917d384 pbrook
        switch (msg) {
856 77203ea0 Laszlo Ast
        case 0x04:
857 a917d384 pbrook
            DPRINTF("MSG: Disconnect\n");
858 a917d384 pbrook
            lsi_disconnect(s);
859 a917d384 pbrook
            break;
860 a917d384 pbrook
        case 0x08:
861 a917d384 pbrook
            DPRINTF("MSG: No Operation\n");
862 a917d384 pbrook
            lsi_set_phase(s, PHASE_CMD);
863 a917d384 pbrook
            break;
864 a917d384 pbrook
        case 0x01:
865 a917d384 pbrook
            len = lsi_get_msgbyte(s);
866 a917d384 pbrook
            msg = lsi_get_msgbyte(s);
867 f3f5b867 Blue Swirl
            (void)len; /* avoid a warning about unused variable*/
868 a917d384 pbrook
            DPRINTF("Extended message 0x%x (len %d)\n", msg, len);
869 a917d384 pbrook
            switch (msg) {
870 a917d384 pbrook
            case 1:
871 a917d384 pbrook
                DPRINTF("SDTR (ignored)\n");
872 a917d384 pbrook
                s->dbc -= 2;
873 a917d384 pbrook
                break;
874 a917d384 pbrook
            case 3:
875 a917d384 pbrook
                DPRINTF("WDTR (ignored)\n");
876 a917d384 pbrook
                s->dbc -= 1;
877 a917d384 pbrook
                break;
878 a917d384 pbrook
            default:
879 a917d384 pbrook
                goto bad;
880 a917d384 pbrook
            }
881 a917d384 pbrook
            break;
882 a917d384 pbrook
        case 0x20: /* SIMPLE queue */
883 af12ac98 Gerd Hoffmann
            s->select_tag |= lsi_get_msgbyte(s) | LSI_TAG_VALID;
884 aa2b1e89 Bernhard Kohl
            DPRINTF("SIMPLE queue tag=0x%x\n", s->select_tag & 0xff);
885 a917d384 pbrook
            break;
886 a917d384 pbrook
        case 0x21: /* HEAD of queue */
887 a917d384 pbrook
            BADF("HEAD queue not implemented\n");
888 af12ac98 Gerd Hoffmann
            s->select_tag |= lsi_get_msgbyte(s) | LSI_TAG_VALID;
889 a917d384 pbrook
            break;
890 a917d384 pbrook
        case 0x22: /* ORDERED queue */
891 a917d384 pbrook
            BADF("ORDERED queue not implemented\n");
892 af12ac98 Gerd Hoffmann
            s->select_tag |= lsi_get_msgbyte(s) | LSI_TAG_VALID;
893 a917d384 pbrook
            break;
894 a917d384 pbrook
        default:
895 a917d384 pbrook
            if ((msg & 0x80) == 0) {
896 a917d384 pbrook
                goto bad;
897 a917d384 pbrook
            }
898 a917d384 pbrook
            s->current_lun = msg & 7;
899 a917d384 pbrook
            DPRINTF("Select LUN %d\n", s->current_lun);
900 a917d384 pbrook
            lsi_set_phase(s, PHASE_CMD);
901 a917d384 pbrook
            break;
902 a917d384 pbrook
        }
903 7d8406be pbrook
    }
904 a917d384 pbrook
    return;
905 a917d384 pbrook
bad:
906 a917d384 pbrook
    BADF("Unimplemented message 0x%02x\n", msg);
907 a917d384 pbrook
    lsi_set_phase(s, PHASE_MI);
908 a917d384 pbrook
    lsi_add_msg_byte(s, 7); /* MESSAGE REJECT */
909 a917d384 pbrook
    s->msg_action = 0;
910 7d8406be pbrook
}
911 7d8406be pbrook
912 7d8406be pbrook
/* Sign extend a 24-bit value.  */
913 7d8406be pbrook
static inline int32_t sxt24(int32_t n)
914 7d8406be pbrook
{
915 7d8406be pbrook
    return (n << 8) >> 8;
916 7d8406be pbrook
}
917 7d8406be pbrook
918 e20a8dff Blue Swirl
#define LSI_BUF_SIZE 4096
919 7d8406be pbrook
static void lsi_memcpy(LSIState *s, uint32_t dest, uint32_t src, int count)
920 7d8406be pbrook
{
921 7d8406be pbrook
    int n;
922 e20a8dff Blue Swirl
    uint8_t buf[LSI_BUF_SIZE];
923 7d8406be pbrook
924 7d8406be pbrook
    DPRINTF("memcpy dest 0x%08x src 0x%08x count %d\n", dest, src, count);
925 7d8406be pbrook
    while (count) {
926 e20a8dff Blue Swirl
        n = (count > LSI_BUF_SIZE) ? LSI_BUF_SIZE : count;
927 7d8406be pbrook
        cpu_physical_memory_read(src, buf, n);
928 7d8406be pbrook
        cpu_physical_memory_write(dest, buf, n);
929 7d8406be pbrook
        src += n;
930 7d8406be pbrook
        dest += n;
931 7d8406be pbrook
        count -= n;
932 7d8406be pbrook
    }
933 7d8406be pbrook
}
934 7d8406be pbrook
935 a917d384 pbrook
static void lsi_wait_reselect(LSIState *s)
936 a917d384 pbrook
{
937 042ec49d Gerd Hoffmann
    lsi_request *p;
938 042ec49d Gerd Hoffmann
939 a917d384 pbrook
    DPRINTF("Wait Reselect\n");
940 042ec49d Gerd Hoffmann
941 042ec49d Gerd Hoffmann
    QTAILQ_FOREACH(p, &s->queue, next) {
942 042ec49d Gerd Hoffmann
        if (p->pending) {
943 aa4d32c4 Gerd Hoffmann
            lsi_reselect(s, p);
944 a917d384 pbrook
            break;
945 a917d384 pbrook
        }
946 a917d384 pbrook
    }
947 b96a0da0 Gerd Hoffmann
    if (s->current == NULL) {
948 a917d384 pbrook
        s->waiting = 1;
949 a917d384 pbrook
    }
950 a917d384 pbrook
}
951 a917d384 pbrook
952 7d8406be pbrook
static void lsi_execute_script(LSIState *s)
953 7d8406be pbrook
{
954 7d8406be pbrook
    uint32_t insn;
955 b25cf589 aliguori
    uint32_t addr, addr_high;
956 7d8406be pbrook
    int opcode;
957 ee4d919f aliguori
    int insn_processed = 0;
958 7d8406be pbrook
959 7d8406be pbrook
    s->istat1 |= LSI_ISTAT1_SRUN;
960 7d8406be pbrook
again:
961 ee4d919f aliguori
    insn_processed++;
962 7d8406be pbrook
    insn = read_dword(s, s->dsp);
963 02b373ad balrog
    if (!insn) {
964 02b373ad balrog
        /* If we receive an empty opcode increment the DSP by 4 bytes
965 02b373ad balrog
           instead of 8 and execute the next opcode at that location */
966 02b373ad balrog
        s->dsp += 4;
967 02b373ad balrog
        goto again;
968 02b373ad balrog
    }
969 7d8406be pbrook
    addr = read_dword(s, s->dsp + 4);
970 b25cf589 aliguori
    addr_high = 0;
971 7d8406be pbrook
    DPRINTF("SCRIPTS dsp=%08x opcode %08x arg %08x\n", s->dsp, insn, addr);
972 7d8406be pbrook
    s->dsps = addr;
973 7d8406be pbrook
    s->dcmd = insn >> 24;
974 7d8406be pbrook
    s->dsp += 8;
975 7d8406be pbrook
    switch (insn >> 30) {
976 7d8406be pbrook
    case 0: /* Block move.  */
977 7d8406be pbrook
        if (s->sist1 & LSI_SIST1_STO) {
978 7d8406be pbrook
            DPRINTF("Delayed select timeout\n");
979 7d8406be pbrook
            lsi_stop_script(s);
980 7d8406be pbrook
            break;
981 7d8406be pbrook
        }
982 7d8406be pbrook
        s->dbc = insn & 0xffffff;
983 7d8406be pbrook
        s->rbc = s->dbc;
984 dd8edf01 aliguori
        /* ??? Set ESA.  */
985 dd8edf01 aliguori
        s->ia = s->dsp - 8;
986 7d8406be pbrook
        if (insn & (1 << 29)) {
987 7d8406be pbrook
            /* Indirect addressing.  */
988 7d8406be pbrook
            addr = read_dword(s, addr);
989 7d8406be pbrook
        } else if (insn & (1 << 28)) {
990 7d8406be pbrook
            uint32_t buf[2];
991 7d8406be pbrook
            int32_t offset;
992 7d8406be pbrook
            /* Table indirect addressing.  */
993 dd8edf01 aliguori
994 dd8edf01 aliguori
            /* 32-bit Table indirect */
995 7d8406be pbrook
            offset = sxt24(addr);
996 7d8406be pbrook
            cpu_physical_memory_read(s->dsa + offset, (uint8_t *)buf, 8);
997 b25cf589 aliguori
            /* byte count is stored in bits 0:23 only */
998 b25cf589 aliguori
            s->dbc = cpu_to_le32(buf[0]) & 0xffffff;
999 7faa239c ths
            s->rbc = s->dbc;
1000 7d8406be pbrook
            addr = cpu_to_le32(buf[1]);
1001 b25cf589 aliguori
1002 b25cf589 aliguori
            /* 40-bit DMA, upper addr bits [39:32] stored in first DWORD of
1003 b25cf589 aliguori
             * table, bits [31:24] */
1004 b25cf589 aliguori
            if (lsi_dma_40bit(s))
1005 b25cf589 aliguori
                addr_high = cpu_to_le32(buf[0]) >> 24;
1006 dd8edf01 aliguori
            else if (lsi_dma_ti64bit(s)) {
1007 dd8edf01 aliguori
                int selector = (cpu_to_le32(buf[0]) >> 24) & 0x1f;
1008 dd8edf01 aliguori
                switch (selector) {
1009 dd8edf01 aliguori
                case 0 ... 0x0f:
1010 dd8edf01 aliguori
                    /* offset index into scratch registers since
1011 dd8edf01 aliguori
                     * TI64 mode can use registers C to R */
1012 dd8edf01 aliguori
                    addr_high = s->scratch[2 + selector];
1013 dd8edf01 aliguori
                    break;
1014 dd8edf01 aliguori
                case 0x10:
1015 dd8edf01 aliguori
                    addr_high = s->mmrs;
1016 dd8edf01 aliguori
                    break;
1017 dd8edf01 aliguori
                case 0x11:
1018 dd8edf01 aliguori
                    addr_high = s->mmws;
1019 dd8edf01 aliguori
                    break;
1020 dd8edf01 aliguori
                case 0x12:
1021 dd8edf01 aliguori
                    addr_high = s->sfs;
1022 dd8edf01 aliguori
                    break;
1023 dd8edf01 aliguori
                case 0x13:
1024 dd8edf01 aliguori
                    addr_high = s->drs;
1025 dd8edf01 aliguori
                    break;
1026 dd8edf01 aliguori
                case 0x14:
1027 dd8edf01 aliguori
                    addr_high = s->sbms;
1028 dd8edf01 aliguori
                    break;
1029 dd8edf01 aliguori
                case 0x15:
1030 dd8edf01 aliguori
                    addr_high = s->dbms;
1031 dd8edf01 aliguori
                    break;
1032 dd8edf01 aliguori
                default:
1033 dd8edf01 aliguori
                    BADF("Illegal selector specified (0x%x > 0x15)"
1034 dd8edf01 aliguori
                         " for 64-bit DMA block move", selector);
1035 dd8edf01 aliguori
                    break;
1036 dd8edf01 aliguori
                }
1037 dd8edf01 aliguori
            }
1038 dd8edf01 aliguori
        } else if (lsi_dma_64bit(s)) {
1039 dd8edf01 aliguori
            /* fetch a 3rd dword if 64-bit direct move is enabled and
1040 dd8edf01 aliguori
               only if we're not doing table indirect or indirect addressing */
1041 dd8edf01 aliguori
            s->dbms = read_dword(s, s->dsp);
1042 dd8edf01 aliguori
            s->dsp += 4;
1043 dd8edf01 aliguori
            s->ia = s->dsp - 12;
1044 7d8406be pbrook
        }
1045 7d8406be pbrook
        if ((s->sstat1 & PHASE_MASK) != ((insn >> 24) & 7)) {
1046 7d8406be pbrook
            DPRINTF("Wrong phase got %d expected %d\n",
1047 7d8406be pbrook
                    s->sstat1 & PHASE_MASK, (insn >> 24) & 7);
1048 7d8406be pbrook
            lsi_script_scsi_interrupt(s, LSI_SIST0_MA, 0);
1049 7d8406be pbrook
            break;
1050 7d8406be pbrook
        }
1051 7d8406be pbrook
        s->dnad = addr;
1052 b25cf589 aliguori
        s->dnad64 = addr_high;
1053 7d8406be pbrook
        switch (s->sstat1 & 0x7) {
1054 7d8406be pbrook
        case PHASE_DO:
1055 a917d384 pbrook
            s->waiting = 2;
1056 7d8406be pbrook
            lsi_do_dma(s, 1);
1057 a917d384 pbrook
            if (s->waiting)
1058 a917d384 pbrook
                s->waiting = 3;
1059 7d8406be pbrook
            break;
1060 7d8406be pbrook
        case PHASE_DI:
1061 a917d384 pbrook
            s->waiting = 2;
1062 7d8406be pbrook
            lsi_do_dma(s, 0);
1063 a917d384 pbrook
            if (s->waiting)
1064 a917d384 pbrook
                s->waiting = 3;
1065 7d8406be pbrook
            break;
1066 7d8406be pbrook
        case PHASE_CMD:
1067 7d8406be pbrook
            lsi_do_command(s);
1068 7d8406be pbrook
            break;
1069 7d8406be pbrook
        case PHASE_ST:
1070 7d8406be pbrook
            lsi_do_status(s);
1071 7d8406be pbrook
            break;
1072 7d8406be pbrook
        case PHASE_MO:
1073 7d8406be pbrook
            lsi_do_msgout(s);
1074 7d8406be pbrook
            break;
1075 7d8406be pbrook
        case PHASE_MI:
1076 7d8406be pbrook
            lsi_do_msgin(s);
1077 7d8406be pbrook
            break;
1078 7d8406be pbrook
        default:
1079 7d8406be pbrook
            BADF("Unimplemented phase %d\n", s->sstat1 & PHASE_MASK);
1080 7d8406be pbrook
            exit(1);
1081 7d8406be pbrook
        }
1082 7d8406be pbrook
        s->dfifo = s->dbc & 0xff;
1083 7d8406be pbrook
        s->ctest5 = (s->ctest5 & 0xfc) | ((s->dbc >> 8) & 3);
1084 7d8406be pbrook
        s->sbc = s->dbc;
1085 7d8406be pbrook
        s->rbc -= s->dbc;
1086 7d8406be pbrook
        s->ua = addr + s->dbc;
1087 7d8406be pbrook
        break;
1088 7d8406be pbrook
1089 7d8406be pbrook
    case 1: /* IO or Read/Write instruction.  */
1090 7d8406be pbrook
        opcode = (insn >> 27) & 7;
1091 7d8406be pbrook
        if (opcode < 5) {
1092 7d8406be pbrook
            uint32_t id;
1093 7d8406be pbrook
1094 7d8406be pbrook
            if (insn & (1 << 25)) {
1095 7d8406be pbrook
                id = read_dword(s, s->dsa + sxt24(insn));
1096 7d8406be pbrook
            } else {
1097 07a1bea8 Laszlo Ast
                id = insn;
1098 7d8406be pbrook
            }
1099 7d8406be pbrook
            id = (id >> 16) & 0xf;
1100 7d8406be pbrook
            if (insn & (1 << 26)) {
1101 7d8406be pbrook
                addr = s->dsp + sxt24(addr);
1102 7d8406be pbrook
            }
1103 7d8406be pbrook
            s->dnad = addr;
1104 7d8406be pbrook
            switch (opcode) {
1105 7d8406be pbrook
            case 0: /* Select */
1106 a917d384 pbrook
                s->sdid = id;
1107 38f5b2b8 Laszlo Ast
                if (s->scntl1 & LSI_SCNTL1_CON) {
1108 38f5b2b8 Laszlo Ast
                    DPRINTF("Already reselected, jumping to alternative address\n");
1109 38f5b2b8 Laszlo Ast
                    s->dsp = s->dnad;
1110 a917d384 pbrook
                    break;
1111 a917d384 pbrook
                }
1112 7d8406be pbrook
                s->sstat0 |= LSI_SSTAT0_WOA;
1113 7d8406be pbrook
                s->scntl1 &= ~LSI_SCNTL1_IARB;
1114 ca9c39fa Gerd Hoffmann
                if (id >= LSI_MAX_DEVS || !s->bus.devs[id]) {
1115 64d56409 Jan Kiszka
                    lsi_bad_selection(s, id);
1116 7d8406be pbrook
                    break;
1117 7d8406be pbrook
                }
1118 7d8406be pbrook
                DPRINTF("Selected target %d%s\n",
1119 7d8406be pbrook
                        id, insn & (1 << 3) ? " ATN" : "");
1120 7d8406be pbrook
                /* ??? Linux drivers compain when this is set.  Maybe
1121 7d8406be pbrook
                   it only applies in low-level mode (unimplemented).
1122 7d8406be pbrook
                lsi_script_scsi_interrupt(s, LSI_SIST0_CMP, 0); */
1123 af12ac98 Gerd Hoffmann
                s->select_tag = id << 8;
1124 7d8406be pbrook
                s->scntl1 |= LSI_SCNTL1_CON;
1125 7d8406be pbrook
                if (insn & (1 << 3)) {
1126 7d8406be pbrook
                    s->socl |= LSI_SOCL_ATN;
1127 7d8406be pbrook
                }
1128 7d8406be pbrook
                lsi_set_phase(s, PHASE_MO);
1129 7d8406be pbrook
                break;
1130 7d8406be pbrook
            case 1: /* Disconnect */
1131 a15fdf86 Laszlo Ast
                DPRINTF("Wait Disconnect\n");
1132 7d8406be pbrook
                s->scntl1 &= ~LSI_SCNTL1_CON;
1133 7d8406be pbrook
                break;
1134 7d8406be pbrook
            case 2: /* Wait Reselect */
1135 e560125e Laszlo Ast
                if (!lsi_irq_on_rsl(s)) {
1136 e560125e Laszlo Ast
                    lsi_wait_reselect(s);
1137 e560125e Laszlo Ast
                }
1138 7d8406be pbrook
                break;
1139 7d8406be pbrook
            case 3: /* Set */
1140 7d8406be pbrook
                DPRINTF("Set%s%s%s%s\n",
1141 7d8406be pbrook
                        insn & (1 << 3) ? " ATN" : "",
1142 7d8406be pbrook
                        insn & (1 << 6) ? " ACK" : "",
1143 7d8406be pbrook
                        insn & (1 << 9) ? " TM" : "",
1144 7d8406be pbrook
                        insn & (1 << 10) ? " CC" : "");
1145 7d8406be pbrook
                if (insn & (1 << 3)) {
1146 7d8406be pbrook
                    s->socl |= LSI_SOCL_ATN;
1147 7d8406be pbrook
                    lsi_set_phase(s, PHASE_MO);
1148 7d8406be pbrook
                }
1149 7d8406be pbrook
                if (insn & (1 << 9)) {
1150 7d8406be pbrook
                    BADF("Target mode not implemented\n");
1151 7d8406be pbrook
                    exit(1);
1152 7d8406be pbrook
                }
1153 7d8406be pbrook
                if (insn & (1 << 10))
1154 7d8406be pbrook
                    s->carry = 1;
1155 7d8406be pbrook
                break;
1156 7d8406be pbrook
            case 4: /* Clear */
1157 7d8406be pbrook
                DPRINTF("Clear%s%s%s%s\n",
1158 7d8406be pbrook
                        insn & (1 << 3) ? " ATN" : "",
1159 7d8406be pbrook
                        insn & (1 << 6) ? " ACK" : "",
1160 7d8406be pbrook
                        insn & (1 << 9) ? " TM" : "",
1161 7d8406be pbrook
                        insn & (1 << 10) ? " CC" : "");
1162 7d8406be pbrook
                if (insn & (1 << 3)) {
1163 7d8406be pbrook
                    s->socl &= ~LSI_SOCL_ATN;
1164 7d8406be pbrook
                }
1165 7d8406be pbrook
                if (insn & (1 << 10))
1166 7d8406be pbrook
                    s->carry = 0;
1167 7d8406be pbrook
                break;
1168 7d8406be pbrook
            }
1169 7d8406be pbrook
        } else {
1170 7d8406be pbrook
            uint8_t op0;
1171 7d8406be pbrook
            uint8_t op1;
1172 7d8406be pbrook
            uint8_t data8;
1173 7d8406be pbrook
            int reg;
1174 7d8406be pbrook
            int operator;
1175 7d8406be pbrook
#ifdef DEBUG_LSI
1176 7d8406be pbrook
            static const char *opcode_names[3] =
1177 7d8406be pbrook
                {"Write", "Read", "Read-Modify-Write"};
1178 7d8406be pbrook
            static const char *operator_names[8] =
1179 7d8406be pbrook
                {"MOV", "SHL", "OR", "XOR", "AND", "SHR", "ADD", "ADC"};
1180 7d8406be pbrook
#endif
1181 7d8406be pbrook
1182 7d8406be pbrook
            reg = ((insn >> 16) & 0x7f) | (insn & 0x80);
1183 7d8406be pbrook
            data8 = (insn >> 8) & 0xff;
1184 7d8406be pbrook
            opcode = (insn >> 27) & 7;
1185 7d8406be pbrook
            operator = (insn >> 24) & 7;
1186 a917d384 pbrook
            DPRINTF("%s reg 0x%x %s data8=0x%02x sfbr=0x%02x%s\n",
1187 7d8406be pbrook
                    opcode_names[opcode - 5], reg,
1188 a917d384 pbrook
                    operator_names[operator], data8, s->sfbr,
1189 7d8406be pbrook
                    (insn & (1 << 23)) ? " SFBR" : "");
1190 7d8406be pbrook
            op0 = op1 = 0;
1191 7d8406be pbrook
            switch (opcode) {
1192 7d8406be pbrook
            case 5: /* From SFBR */
1193 7d8406be pbrook
                op0 = s->sfbr;
1194 7d8406be pbrook
                op1 = data8;
1195 7d8406be pbrook
                break;
1196 7d8406be pbrook
            case 6: /* To SFBR */
1197 7d8406be pbrook
                if (operator)
1198 7d8406be pbrook
                    op0 = lsi_reg_readb(s, reg);
1199 7d8406be pbrook
                op1 = data8;
1200 7d8406be pbrook
                break;
1201 7d8406be pbrook
            case 7: /* Read-modify-write */
1202 7d8406be pbrook
                if (operator)
1203 7d8406be pbrook
                    op0 = lsi_reg_readb(s, reg);
1204 7d8406be pbrook
                if (insn & (1 << 23)) {
1205 7d8406be pbrook
                    op1 = s->sfbr;
1206 7d8406be pbrook
                } else {
1207 7d8406be pbrook
                    op1 = data8;
1208 7d8406be pbrook
                }
1209 7d8406be pbrook
                break;
1210 7d8406be pbrook
            }
1211 7d8406be pbrook
1212 7d8406be pbrook
            switch (operator) {
1213 7d8406be pbrook
            case 0: /* move */
1214 7d8406be pbrook
                op0 = op1;
1215 7d8406be pbrook
                break;
1216 7d8406be pbrook
            case 1: /* Shift left */
1217 7d8406be pbrook
                op1 = op0 >> 7;
1218 7d8406be pbrook
                op0 = (op0 << 1) | s->carry;
1219 7d8406be pbrook
                s->carry = op1;
1220 7d8406be pbrook
                break;
1221 7d8406be pbrook
            case 2: /* OR */
1222 7d8406be pbrook
                op0 |= op1;
1223 7d8406be pbrook
                break;
1224 7d8406be pbrook
            case 3: /* XOR */
1225 dcfb9014 ths
                op0 ^= op1;
1226 7d8406be pbrook
                break;
1227 7d8406be pbrook
            case 4: /* AND */
1228 7d8406be pbrook
                op0 &= op1;
1229 7d8406be pbrook
                break;
1230 7d8406be pbrook
            case 5: /* SHR */
1231 7d8406be pbrook
                op1 = op0 & 1;
1232 7d8406be pbrook
                op0 = (op0 >> 1) | (s->carry << 7);
1233 687fa640 ths
                s->carry = op1;
1234 7d8406be pbrook
                break;
1235 7d8406be pbrook
            case 6: /* ADD */
1236 7d8406be pbrook
                op0 += op1;
1237 7d8406be pbrook
                s->carry = op0 < op1;
1238 7d8406be pbrook
                break;
1239 7d8406be pbrook
            case 7: /* ADC */
1240 7d8406be pbrook
                op0 += op1 + s->carry;
1241 7d8406be pbrook
                if (s->carry)
1242 7d8406be pbrook
                    s->carry = op0 <= op1;
1243 7d8406be pbrook
                else
1244 7d8406be pbrook
                    s->carry = op0 < op1;
1245 7d8406be pbrook
                break;
1246 7d8406be pbrook
            }
1247 7d8406be pbrook
1248 7d8406be pbrook
            switch (opcode) {
1249 7d8406be pbrook
            case 5: /* From SFBR */
1250 7d8406be pbrook
            case 7: /* Read-modify-write */
1251 7d8406be pbrook
                lsi_reg_writeb(s, reg, op0);
1252 7d8406be pbrook
                break;
1253 7d8406be pbrook
            case 6: /* To SFBR */
1254 7d8406be pbrook
                s->sfbr = op0;
1255 7d8406be pbrook
                break;
1256 7d8406be pbrook
            }
1257 7d8406be pbrook
        }
1258 7d8406be pbrook
        break;
1259 7d8406be pbrook
1260 7d8406be pbrook
    case 2: /* Transfer Control.  */
1261 7d8406be pbrook
        {
1262 7d8406be pbrook
            int cond;
1263 7d8406be pbrook
            int jmp;
1264 7d8406be pbrook
1265 7d8406be pbrook
            if ((insn & 0x002e0000) == 0) {
1266 7d8406be pbrook
                DPRINTF("NOP\n");
1267 7d8406be pbrook
                break;
1268 7d8406be pbrook
            }
1269 7d8406be pbrook
            if (s->sist1 & LSI_SIST1_STO) {
1270 7d8406be pbrook
                DPRINTF("Delayed select timeout\n");
1271 7d8406be pbrook
                lsi_stop_script(s);
1272 7d8406be pbrook
                break;
1273 7d8406be pbrook
            }
1274 7d8406be pbrook
            cond = jmp = (insn & (1 << 19)) != 0;
1275 7d8406be pbrook
            if (cond == jmp && (insn & (1 << 21))) {
1276 7d8406be pbrook
                DPRINTF("Compare carry %d\n", s->carry == jmp);
1277 7d8406be pbrook
                cond = s->carry != 0;
1278 7d8406be pbrook
            }
1279 7d8406be pbrook
            if (cond == jmp && (insn & (1 << 17))) {
1280 7d8406be pbrook
                DPRINTF("Compare phase %d %c= %d\n",
1281 7d8406be pbrook
                        (s->sstat1 & PHASE_MASK),
1282 7d8406be pbrook
                        jmp ? '=' : '!',
1283 7d8406be pbrook
                        ((insn >> 24) & 7));
1284 7d8406be pbrook
                cond = (s->sstat1 & PHASE_MASK) == ((insn >> 24) & 7);
1285 7d8406be pbrook
            }
1286 7d8406be pbrook
            if (cond == jmp && (insn & (1 << 18))) {
1287 7d8406be pbrook
                uint8_t mask;
1288 7d8406be pbrook
1289 7d8406be pbrook
                mask = (~insn >> 8) & 0xff;
1290 7d8406be pbrook
                DPRINTF("Compare data 0x%x & 0x%x %c= 0x%x\n",
1291 7d8406be pbrook
                        s->sfbr, mask, jmp ? '=' : '!', insn & mask);
1292 7d8406be pbrook
                cond = (s->sfbr & mask) == (insn & mask);
1293 7d8406be pbrook
            }
1294 7d8406be pbrook
            if (cond == jmp) {
1295 7d8406be pbrook
                if (insn & (1 << 23)) {
1296 7d8406be pbrook
                    /* Relative address.  */
1297 7d8406be pbrook
                    addr = s->dsp + sxt24(addr);
1298 7d8406be pbrook
                }
1299 7d8406be pbrook
                switch ((insn >> 27) & 7) {
1300 7d8406be pbrook
                case 0: /* Jump */
1301 7d8406be pbrook
                    DPRINTF("Jump to 0x%08x\n", addr);
1302 7d8406be pbrook
                    s->dsp = addr;
1303 7d8406be pbrook
                    break;
1304 7d8406be pbrook
                case 1: /* Call */
1305 7d8406be pbrook
                    DPRINTF("Call 0x%08x\n", addr);
1306 7d8406be pbrook
                    s->temp = s->dsp;
1307 7d8406be pbrook
                    s->dsp = addr;
1308 7d8406be pbrook
                    break;
1309 7d8406be pbrook
                case 2: /* Return */
1310 7d8406be pbrook
                    DPRINTF("Return to 0x%08x\n", s->temp);
1311 7d8406be pbrook
                    s->dsp = s->temp;
1312 7d8406be pbrook
                    break;
1313 7d8406be pbrook
                case 3: /* Interrupt */
1314 7d8406be pbrook
                    DPRINTF("Interrupt 0x%08x\n", s->dsps);
1315 7d8406be pbrook
                    if ((insn & (1 << 20)) != 0) {
1316 7d8406be pbrook
                        s->istat0 |= LSI_ISTAT0_INTF;
1317 7d8406be pbrook
                        lsi_update_irq(s);
1318 7d8406be pbrook
                    } else {
1319 7d8406be pbrook
                        lsi_script_dma_interrupt(s, LSI_DSTAT_SIR);
1320 7d8406be pbrook
                    }
1321 7d8406be pbrook
                    break;
1322 7d8406be pbrook
                default:
1323 7d8406be pbrook
                    DPRINTF("Illegal transfer control\n");
1324 7d8406be pbrook
                    lsi_script_dma_interrupt(s, LSI_DSTAT_IID);
1325 7d8406be pbrook
                    break;
1326 7d8406be pbrook
                }
1327 7d8406be pbrook
            } else {
1328 7d8406be pbrook
                DPRINTF("Control condition failed\n");
1329 7d8406be pbrook
            }
1330 7d8406be pbrook
        }
1331 7d8406be pbrook
        break;
1332 7d8406be pbrook
1333 7d8406be pbrook
    case 3:
1334 7d8406be pbrook
        if ((insn & (1 << 29)) == 0) {
1335 7d8406be pbrook
            /* Memory move.  */
1336 7d8406be pbrook
            uint32_t dest;
1337 7d8406be pbrook
            /* ??? The docs imply the destination address is loaded into
1338 7d8406be pbrook
               the TEMP register.  However the Linux drivers rely on
1339 7d8406be pbrook
               the value being presrved.  */
1340 7d8406be pbrook
            dest = read_dword(s, s->dsp);
1341 7d8406be pbrook
            s->dsp += 4;
1342 7d8406be pbrook
            lsi_memcpy(s, dest, addr, insn & 0xffffff);
1343 7d8406be pbrook
        } else {
1344 7d8406be pbrook
            uint8_t data[7];
1345 7d8406be pbrook
            int reg;
1346 7d8406be pbrook
            int n;
1347 7d8406be pbrook
            int i;
1348 7d8406be pbrook
1349 7d8406be pbrook
            if (insn & (1 << 28)) {
1350 7d8406be pbrook
                addr = s->dsa + sxt24(addr);
1351 7d8406be pbrook
            }
1352 7d8406be pbrook
            n = (insn & 7);
1353 7d8406be pbrook
            reg = (insn >> 16) & 0xff;
1354 7d8406be pbrook
            if (insn & (1 << 24)) {
1355 7d8406be pbrook
                cpu_physical_memory_read(addr, data, n);
1356 a917d384 pbrook
                DPRINTF("Load reg 0x%x size %d addr 0x%08x = %08x\n", reg, n,
1357 a917d384 pbrook
                        addr, *(int *)data);
1358 7d8406be pbrook
                for (i = 0; i < n; i++) {
1359 7d8406be pbrook
                    lsi_reg_writeb(s, reg + i, data[i]);
1360 7d8406be pbrook
                }
1361 7d8406be pbrook
            } else {
1362 7d8406be pbrook
                DPRINTF("Store reg 0x%x size %d addr 0x%08x\n", reg, n, addr);
1363 7d8406be pbrook
                for (i = 0; i < n; i++) {
1364 7d8406be pbrook
                    data[i] = lsi_reg_readb(s, reg + i);
1365 7d8406be pbrook
                }
1366 7d8406be pbrook
                cpu_physical_memory_write(addr, data, n);
1367 7d8406be pbrook
            }
1368 7d8406be pbrook
        }
1369 7d8406be pbrook
    }
1370 ee4d919f aliguori
    if (insn_processed > 10000 && !s->waiting) {
1371 64c68080 pbrook
        /* Some windows drivers make the device spin waiting for a memory
1372 64c68080 pbrook
           location to change.  If we have been executed a lot of code then
1373 64c68080 pbrook
           assume this is the case and force an unexpected device disconnect.
1374 64c68080 pbrook
           This is apparently sufficient to beat the drivers into submission.
1375 64c68080 pbrook
         */
1376 ee4d919f aliguori
        if (!(s->sien0 & LSI_SIST0_UDC))
1377 ee4d919f aliguori
            fprintf(stderr, "inf. loop with UDC masked\n");
1378 ee4d919f aliguori
        lsi_script_scsi_interrupt(s, LSI_SIST0_UDC, 0);
1379 ee4d919f aliguori
        lsi_disconnect(s);
1380 ee4d919f aliguori
    } else if (s->istat1 & LSI_ISTAT1_SRUN && !s->waiting) {
1381 7d8406be pbrook
        if (s->dcntl & LSI_DCNTL_SSM) {
1382 7d8406be pbrook
            lsi_script_dma_interrupt(s, LSI_DSTAT_SSI);
1383 7d8406be pbrook
        } else {
1384 7d8406be pbrook
            goto again;
1385 7d8406be pbrook
        }
1386 7d8406be pbrook
    }
1387 7d8406be pbrook
    DPRINTF("SCRIPTS execution stopped\n");
1388 7d8406be pbrook
}
1389 7d8406be pbrook
1390 7d8406be pbrook
static uint8_t lsi_reg_readb(LSIState *s, int offset)
1391 7d8406be pbrook
{
1392 7d8406be pbrook
    uint8_t tmp;
1393 75f76531 aurel32
#define CASE_GET_REG24(name, addr) \
1394 75f76531 aurel32
    case addr: return s->name & 0xff; \
1395 75f76531 aurel32
    case addr + 1: return (s->name >> 8) & 0xff; \
1396 75f76531 aurel32
    case addr + 2: return (s->name >> 16) & 0xff;
1397 75f76531 aurel32
1398 7d8406be pbrook
#define CASE_GET_REG32(name, addr) \
1399 7d8406be pbrook
    case addr: return s->name & 0xff; \
1400 7d8406be pbrook
    case addr + 1: return (s->name >> 8) & 0xff; \
1401 7d8406be pbrook
    case addr + 2: return (s->name >> 16) & 0xff; \
1402 7d8406be pbrook
    case addr + 3: return (s->name >> 24) & 0xff;
1403 7d8406be pbrook
1404 7d8406be pbrook
#ifdef DEBUG_LSI_REG
1405 7d8406be pbrook
    DPRINTF("Read reg %x\n", offset);
1406 7d8406be pbrook
#endif
1407 7d8406be pbrook
    switch (offset) {
1408 7d8406be pbrook
    case 0x00: /* SCNTL0 */
1409 7d8406be pbrook
        return s->scntl0;
1410 7d8406be pbrook
    case 0x01: /* SCNTL1 */
1411 7d8406be pbrook
        return s->scntl1;
1412 7d8406be pbrook
    case 0x02: /* SCNTL2 */
1413 7d8406be pbrook
        return s->scntl2;
1414 7d8406be pbrook
    case 0x03: /* SCNTL3 */
1415 7d8406be pbrook
        return s->scntl3;
1416 7d8406be pbrook
    case 0x04: /* SCID */
1417 7d8406be pbrook
        return s->scid;
1418 7d8406be pbrook
    case 0x05: /* SXFER */
1419 7d8406be pbrook
        return s->sxfer;
1420 7d8406be pbrook
    case 0x06: /* SDID */
1421 7d8406be pbrook
        return s->sdid;
1422 7d8406be pbrook
    case 0x07: /* GPREG0 */
1423 7d8406be pbrook
        return 0x7f;
1424 985a03b0 ths
    case 0x08: /* Revision ID */
1425 985a03b0 ths
        return 0x00;
1426 a917d384 pbrook
    case 0xa: /* SSID */
1427 a917d384 pbrook
        return s->ssid;
1428 7d8406be pbrook
    case 0xb: /* SBCL */
1429 7d8406be pbrook
        /* ??? This is not correct. However it's (hopefully) only
1430 7d8406be pbrook
           used for diagnostics, so should be ok.  */
1431 7d8406be pbrook
        return 0;
1432 7d8406be pbrook
    case 0xc: /* DSTAT */
1433 7d8406be pbrook
        tmp = s->dstat | 0x80;
1434 7d8406be pbrook
        if ((s->istat0 & LSI_ISTAT0_INTF) == 0)
1435 7d8406be pbrook
            s->dstat = 0;
1436 7d8406be pbrook
        lsi_update_irq(s);
1437 7d8406be pbrook
        return tmp;
1438 7d8406be pbrook
    case 0x0d: /* SSTAT0 */
1439 7d8406be pbrook
        return s->sstat0;
1440 7d8406be pbrook
    case 0x0e: /* SSTAT1 */
1441 7d8406be pbrook
        return s->sstat1;
1442 7d8406be pbrook
    case 0x0f: /* SSTAT2 */
1443 7d8406be pbrook
        return s->scntl1 & LSI_SCNTL1_CON ? 0 : 2;
1444 7d8406be pbrook
    CASE_GET_REG32(dsa, 0x10)
1445 7d8406be pbrook
    case 0x14: /* ISTAT0 */
1446 7d8406be pbrook
        return s->istat0;
1447 ecabe8cc aliguori
    case 0x15: /* ISTAT1 */
1448 ecabe8cc aliguori
        return s->istat1;
1449 7d8406be pbrook
    case 0x16: /* MBOX0 */
1450 7d8406be pbrook
        return s->mbox0;
1451 7d8406be pbrook
    case 0x17: /* MBOX1 */
1452 7d8406be pbrook
        return s->mbox1;
1453 7d8406be pbrook
    case 0x18: /* CTEST0 */
1454 7d8406be pbrook
        return 0xff;
1455 7d8406be pbrook
    case 0x19: /* CTEST1 */
1456 7d8406be pbrook
        return 0;
1457 7d8406be pbrook
    case 0x1a: /* CTEST2 */
1458 9167a69a balrog
        tmp = s->ctest2 | LSI_CTEST2_DACK | LSI_CTEST2_CM;
1459 7d8406be pbrook
        if (s->istat0 & LSI_ISTAT0_SIGP) {
1460 7d8406be pbrook
            s->istat0 &= ~LSI_ISTAT0_SIGP;
1461 7d8406be pbrook
            tmp |= LSI_CTEST2_SIGP;
1462 7d8406be pbrook
        }
1463 7d8406be pbrook
        return tmp;
1464 7d8406be pbrook
    case 0x1b: /* CTEST3 */
1465 7d8406be pbrook
        return s->ctest3;
1466 7d8406be pbrook
    CASE_GET_REG32(temp, 0x1c)
1467 7d8406be pbrook
    case 0x20: /* DFIFO */
1468 7d8406be pbrook
        return 0;
1469 7d8406be pbrook
    case 0x21: /* CTEST4 */
1470 7d8406be pbrook
        return s->ctest4;
1471 7d8406be pbrook
    case 0x22: /* CTEST5 */
1472 7d8406be pbrook
        return s->ctest5;
1473 985a03b0 ths
    case 0x23: /* CTEST6 */
1474 985a03b0 ths
         return 0;
1475 75f76531 aurel32
    CASE_GET_REG24(dbc, 0x24)
1476 7d8406be pbrook
    case 0x27: /* DCMD */
1477 7d8406be pbrook
        return s->dcmd;
1478 4b9a2d6d Sebastian Herbszt
    CASE_GET_REG32(dnad, 0x28)
1479 7d8406be pbrook
    CASE_GET_REG32(dsp, 0x2c)
1480 7d8406be pbrook
    CASE_GET_REG32(dsps, 0x30)
1481 7d8406be pbrook
    CASE_GET_REG32(scratch[0], 0x34)
1482 7d8406be pbrook
    case 0x38: /* DMODE */
1483 7d8406be pbrook
        return s->dmode;
1484 7d8406be pbrook
    case 0x39: /* DIEN */
1485 7d8406be pbrook
        return s->dien;
1486 bd8ee11a Sebastian Herbszt
    case 0x3a: /* SBR */
1487 bd8ee11a Sebastian Herbszt
        return s->sbr;
1488 7d8406be pbrook
    case 0x3b: /* DCNTL */
1489 7d8406be pbrook
        return s->dcntl;
1490 7d8406be pbrook
    case 0x40: /* SIEN0 */
1491 7d8406be pbrook
        return s->sien0;
1492 7d8406be pbrook
    case 0x41: /* SIEN1 */
1493 7d8406be pbrook
        return s->sien1;
1494 7d8406be pbrook
    case 0x42: /* SIST0 */
1495 7d8406be pbrook
        tmp = s->sist0;
1496 7d8406be pbrook
        s->sist0 = 0;
1497 7d8406be pbrook
        lsi_update_irq(s);
1498 7d8406be pbrook
        return tmp;
1499 7d8406be pbrook
    case 0x43: /* SIST1 */
1500 7d8406be pbrook
        tmp = s->sist1;
1501 7d8406be pbrook
        s->sist1 = 0;
1502 7d8406be pbrook
        lsi_update_irq(s);
1503 7d8406be pbrook
        return tmp;
1504 9167a69a balrog
    case 0x46: /* MACNTL */
1505 9167a69a balrog
        return 0x0f;
1506 7d8406be pbrook
    case 0x47: /* GPCNTL0 */
1507 7d8406be pbrook
        return 0x0f;
1508 7d8406be pbrook
    case 0x48: /* STIME0 */
1509 7d8406be pbrook
        return s->stime0;
1510 7d8406be pbrook
    case 0x4a: /* RESPID0 */
1511 7d8406be pbrook
        return s->respid0;
1512 7d8406be pbrook
    case 0x4b: /* RESPID1 */
1513 7d8406be pbrook
        return s->respid1;
1514 7d8406be pbrook
    case 0x4d: /* STEST1 */
1515 7d8406be pbrook
        return s->stest1;
1516 7d8406be pbrook
    case 0x4e: /* STEST2 */
1517 7d8406be pbrook
        return s->stest2;
1518 7d8406be pbrook
    case 0x4f: /* STEST3 */
1519 7d8406be pbrook
        return s->stest3;
1520 a917d384 pbrook
    case 0x50: /* SIDL */
1521 a917d384 pbrook
        /* This is needed by the linux drivers.  We currently only update it
1522 a917d384 pbrook
           during the MSG IN phase.  */
1523 a917d384 pbrook
        return s->sidl;
1524 7d8406be pbrook
    case 0x52: /* STEST4 */
1525 7d8406be pbrook
        return 0xe0;
1526 7d8406be pbrook
    case 0x56: /* CCNTL0 */
1527 7d8406be pbrook
        return s->ccntl0;
1528 7d8406be pbrook
    case 0x57: /* CCNTL1 */
1529 7d8406be pbrook
        return s->ccntl1;
1530 a917d384 pbrook
    case 0x58: /* SBDL */
1531 a917d384 pbrook
        /* Some drivers peek at the data bus during the MSG IN phase.  */
1532 a917d384 pbrook
        if ((s->sstat1 & PHASE_MASK) == PHASE_MI)
1533 a917d384 pbrook
            return s->msg[0];
1534 a917d384 pbrook
        return 0;
1535 a917d384 pbrook
    case 0x59: /* SBDL high */
1536 7d8406be pbrook
        return 0;
1537 7d8406be pbrook
    CASE_GET_REG32(mmrs, 0xa0)
1538 7d8406be pbrook
    CASE_GET_REG32(mmws, 0xa4)
1539 7d8406be pbrook
    CASE_GET_REG32(sfs, 0xa8)
1540 7d8406be pbrook
    CASE_GET_REG32(drs, 0xac)
1541 7d8406be pbrook
    CASE_GET_REG32(sbms, 0xb0)
1542 ab57d967 aliguori
    CASE_GET_REG32(dbms, 0xb4)
1543 7d8406be pbrook
    CASE_GET_REG32(dnad64, 0xb8)
1544 7d8406be pbrook
    CASE_GET_REG32(pmjad1, 0xc0)
1545 7d8406be pbrook
    CASE_GET_REG32(pmjad2, 0xc4)
1546 7d8406be pbrook
    CASE_GET_REG32(rbc, 0xc8)
1547 7d8406be pbrook
    CASE_GET_REG32(ua, 0xcc)
1548 7d8406be pbrook
    CASE_GET_REG32(ia, 0xd4)
1549 7d8406be pbrook
    CASE_GET_REG32(sbc, 0xd8)
1550 7d8406be pbrook
    CASE_GET_REG32(csbc, 0xdc)
1551 7d8406be pbrook
    }
1552 7d8406be pbrook
    if (offset >= 0x5c && offset < 0xa0) {
1553 7d8406be pbrook
        int n;
1554 7d8406be pbrook
        int shift;
1555 7d8406be pbrook
        n = (offset - 0x58) >> 2;
1556 7d8406be pbrook
        shift = (offset & 3) * 8;
1557 7d8406be pbrook
        return (s->scratch[n] >> shift) & 0xff;
1558 7d8406be pbrook
    }
1559 7d8406be pbrook
    BADF("readb 0x%x\n", offset);
1560 7d8406be pbrook
    exit(1);
1561 75f76531 aurel32
#undef CASE_GET_REG24
1562 7d8406be pbrook
#undef CASE_GET_REG32
1563 7d8406be pbrook
}
1564 7d8406be pbrook
1565 7d8406be pbrook
static void lsi_reg_writeb(LSIState *s, int offset, uint8_t val)
1566 7d8406be pbrook
{
1567 49c47daa Sebastian Herbszt
#define CASE_SET_REG24(name, addr) \
1568 49c47daa Sebastian Herbszt
    case addr    : s->name &= 0xffffff00; s->name |= val;       break; \
1569 49c47daa Sebastian Herbszt
    case addr + 1: s->name &= 0xffff00ff; s->name |= val << 8;  break; \
1570 49c47daa Sebastian Herbszt
    case addr + 2: s->name &= 0xff00ffff; s->name |= val << 16; break;
1571 49c47daa Sebastian Herbszt
1572 7d8406be pbrook
#define CASE_SET_REG32(name, addr) \
1573 7d8406be pbrook
    case addr    : s->name &= 0xffffff00; s->name |= val;       break; \
1574 7d8406be pbrook
    case addr + 1: s->name &= 0xffff00ff; s->name |= val << 8;  break; \
1575 7d8406be pbrook
    case addr + 2: s->name &= 0xff00ffff; s->name |= val << 16; break; \
1576 7d8406be pbrook
    case addr + 3: s->name &= 0x00ffffff; s->name |= val << 24; break;
1577 7d8406be pbrook
1578 7d8406be pbrook
#ifdef DEBUG_LSI_REG
1579 7d8406be pbrook
    DPRINTF("Write reg %x = %02x\n", offset, val);
1580 7d8406be pbrook
#endif
1581 7d8406be pbrook
    switch (offset) {
1582 7d8406be pbrook
    case 0x00: /* SCNTL0 */
1583 7d8406be pbrook
        s->scntl0 = val;
1584 7d8406be pbrook
        if (val & LSI_SCNTL0_START) {
1585 7d8406be pbrook
            BADF("Start sequence not implemented\n");
1586 7d8406be pbrook
        }
1587 7d8406be pbrook
        break;
1588 7d8406be pbrook
    case 0x01: /* SCNTL1 */
1589 7d8406be pbrook
        s->scntl1 = val & ~LSI_SCNTL1_SST;
1590 7d8406be pbrook
        if (val & LSI_SCNTL1_IARB) {
1591 7d8406be pbrook
            BADF("Immediate Arbritration not implemented\n");
1592 7d8406be pbrook
        }
1593 7d8406be pbrook
        if (val & LSI_SCNTL1_RST) {
1594 680a34ee Jan Kiszka
            if (!(s->sstat0 & LSI_SSTAT0_RST)) {
1595 680a34ee Jan Kiszka
                DeviceState *dev;
1596 680a34ee Jan Kiszka
                int id;
1597 680a34ee Jan Kiszka
1598 680a34ee Jan Kiszka
                for (id = 0; id < s->bus.ndev; id++) {
1599 680a34ee Jan Kiszka
                    if (s->bus.devs[id]) {
1600 680a34ee Jan Kiszka
                        dev = &s->bus.devs[id]->qdev;
1601 680a34ee Jan Kiszka
                        dev->info->reset(dev);
1602 680a34ee Jan Kiszka
                    }
1603 680a34ee Jan Kiszka
                }
1604 680a34ee Jan Kiszka
                s->sstat0 |= LSI_SSTAT0_RST;
1605 680a34ee Jan Kiszka
                lsi_script_scsi_interrupt(s, LSI_SIST0_RST, 0);
1606 680a34ee Jan Kiszka
            }
1607 7d8406be pbrook
        } else {
1608 7d8406be pbrook
            s->sstat0 &= ~LSI_SSTAT0_RST;
1609 7d8406be pbrook
        }
1610 7d8406be pbrook
        break;
1611 7d8406be pbrook
    case 0x02: /* SCNTL2 */
1612 7d8406be pbrook
        val &= ~(LSI_SCNTL2_WSR | LSI_SCNTL2_WSS);
1613 3d834c78 ths
        s->scntl2 = val;
1614 7d8406be pbrook
        break;
1615 7d8406be pbrook
    case 0x03: /* SCNTL3 */
1616 7d8406be pbrook
        s->scntl3 = val;
1617 7d8406be pbrook
        break;
1618 7d8406be pbrook
    case 0x04: /* SCID */
1619 7d8406be pbrook
        s->scid = val;
1620 7d8406be pbrook
        break;
1621 7d8406be pbrook
    case 0x05: /* SXFER */
1622 7d8406be pbrook
        s->sxfer = val;
1623 7d8406be pbrook
        break;
1624 a917d384 pbrook
    case 0x06: /* SDID */
1625 a917d384 pbrook
        if ((val & 0xf) != (s->ssid & 0xf))
1626 a917d384 pbrook
            BADF("Destination ID does not match SSID\n");
1627 a917d384 pbrook
        s->sdid = val & 0xf;
1628 a917d384 pbrook
        break;
1629 7d8406be pbrook
    case 0x07: /* GPREG0 */
1630 7d8406be pbrook
        break;
1631 a917d384 pbrook
    case 0x08: /* SFBR */
1632 a917d384 pbrook
        /* The CPU is not allowed to write to this register.  However the
1633 a917d384 pbrook
           SCRIPTS register move instructions are.  */
1634 a917d384 pbrook
        s->sfbr = val;
1635 a917d384 pbrook
        break;
1636 a15fdf86 Laszlo Ast
    case 0x0a: case 0x0b:
1637 9167a69a balrog
        /* Openserver writes to these readonly registers on startup */
1638 a15fdf86 Laszlo Ast
        return;
1639 7d8406be pbrook
    case 0x0c: case 0x0d: case 0x0e: case 0x0f:
1640 7d8406be pbrook
        /* Linux writes to these readonly registers on startup.  */
1641 7d8406be pbrook
        return;
1642 7d8406be pbrook
    CASE_SET_REG32(dsa, 0x10)
1643 7d8406be pbrook
    case 0x14: /* ISTAT0 */
1644 7d8406be pbrook
        s->istat0 = (s->istat0 & 0x0f) | (val & 0xf0);
1645 7d8406be pbrook
        if (val & LSI_ISTAT0_ABRT) {
1646 7d8406be pbrook
            lsi_script_dma_interrupt(s, LSI_DSTAT_ABRT);
1647 7d8406be pbrook
        }
1648 7d8406be pbrook
        if (val & LSI_ISTAT0_INTF) {
1649 7d8406be pbrook
            s->istat0 &= ~LSI_ISTAT0_INTF;
1650 7d8406be pbrook
            lsi_update_irq(s);
1651 7d8406be pbrook
        }
1652 4d611c9a pbrook
        if (s->waiting == 1 && val & LSI_ISTAT0_SIGP) {
1653 7d8406be pbrook
            DPRINTF("Woken by SIGP\n");
1654 7d8406be pbrook
            s->waiting = 0;
1655 7d8406be pbrook
            s->dsp = s->dnad;
1656 7d8406be pbrook
            lsi_execute_script(s);
1657 7d8406be pbrook
        }
1658 7d8406be pbrook
        if (val & LSI_ISTAT0_SRST) {
1659 7d8406be pbrook
            lsi_soft_reset(s);
1660 7d8406be pbrook
        }
1661 92d88ecb ths
        break;
1662 7d8406be pbrook
    case 0x16: /* MBOX0 */
1663 7d8406be pbrook
        s->mbox0 = val;
1664 92d88ecb ths
        break;
1665 7d8406be pbrook
    case 0x17: /* MBOX1 */
1666 7d8406be pbrook
        s->mbox1 = val;
1667 92d88ecb ths
        break;
1668 9167a69a balrog
    case 0x1a: /* CTEST2 */
1669 9167a69a balrog
        s->ctest2 = val & LSI_CTEST2_PCICIE;
1670 9167a69a balrog
        break;
1671 7d8406be pbrook
    case 0x1b: /* CTEST3 */
1672 7d8406be pbrook
        s->ctest3 = val & 0x0f;
1673 7d8406be pbrook
        break;
1674 7d8406be pbrook
    CASE_SET_REG32(temp, 0x1c)
1675 7d8406be pbrook
    case 0x21: /* CTEST4 */
1676 7d8406be pbrook
        if (val & 7) {
1677 7d8406be pbrook
           BADF("Unimplemented CTEST4-FBL 0x%x\n", val);
1678 7d8406be pbrook
        }
1679 7d8406be pbrook
        s->ctest4 = val;
1680 7d8406be pbrook
        break;
1681 7d8406be pbrook
    case 0x22: /* CTEST5 */
1682 7d8406be pbrook
        if (val & (LSI_CTEST5_ADCK | LSI_CTEST5_BBCK)) {
1683 7d8406be pbrook
            BADF("CTEST5 DMA increment not implemented\n");
1684 7d8406be pbrook
        }
1685 7d8406be pbrook
        s->ctest5 = val;
1686 7d8406be pbrook
        break;
1687 49c47daa Sebastian Herbszt
    CASE_SET_REG24(dbc, 0x24)
1688 4b9a2d6d Sebastian Herbszt
    CASE_SET_REG32(dnad, 0x28)
1689 3d834c78 ths
    case 0x2c: /* DSP[0:7] */
1690 7d8406be pbrook
        s->dsp &= 0xffffff00;
1691 7d8406be pbrook
        s->dsp |= val;
1692 7d8406be pbrook
        break;
1693 3d834c78 ths
    case 0x2d: /* DSP[8:15] */
1694 7d8406be pbrook
        s->dsp &= 0xffff00ff;
1695 7d8406be pbrook
        s->dsp |= val << 8;
1696 7d8406be pbrook
        break;
1697 3d834c78 ths
    case 0x2e: /* DSP[16:23] */
1698 7d8406be pbrook
        s->dsp &= 0xff00ffff;
1699 7d8406be pbrook
        s->dsp |= val << 16;
1700 7d8406be pbrook
        break;
1701 3d834c78 ths
    case 0x2f: /* DSP[24:31] */
1702 7d8406be pbrook
        s->dsp &= 0x00ffffff;
1703 7d8406be pbrook
        s->dsp |= val << 24;
1704 7d8406be pbrook
        if ((s->dmode & LSI_DMODE_MAN) == 0
1705 7d8406be pbrook
            && (s->istat1 & LSI_ISTAT1_SRUN) == 0)
1706 7d8406be pbrook
            lsi_execute_script(s);
1707 7d8406be pbrook
        break;
1708 7d8406be pbrook
    CASE_SET_REG32(dsps, 0x30)
1709 7d8406be pbrook
    CASE_SET_REG32(scratch[0], 0x34)
1710 7d8406be pbrook
    case 0x38: /* DMODE */
1711 7d8406be pbrook
        if (val & (LSI_DMODE_SIOM | LSI_DMODE_DIOM)) {
1712 7d8406be pbrook
            BADF("IO mappings not implemented\n");
1713 7d8406be pbrook
        }
1714 7d8406be pbrook
        s->dmode = val;
1715 7d8406be pbrook
        break;
1716 7d8406be pbrook
    case 0x39: /* DIEN */
1717 7d8406be pbrook
        s->dien = val;
1718 7d8406be pbrook
        lsi_update_irq(s);
1719 7d8406be pbrook
        break;
1720 bd8ee11a Sebastian Herbszt
    case 0x3a: /* SBR */
1721 bd8ee11a Sebastian Herbszt
        s->sbr = val;
1722 bd8ee11a Sebastian Herbszt
        break;
1723 7d8406be pbrook
    case 0x3b: /* DCNTL */
1724 7d8406be pbrook
        s->dcntl = val & ~(LSI_DCNTL_PFF | LSI_DCNTL_STD);
1725 7d8406be pbrook
        if ((val & LSI_DCNTL_STD) && (s->istat1 & LSI_ISTAT1_SRUN) == 0)
1726 7d8406be pbrook
            lsi_execute_script(s);
1727 7d8406be pbrook
        break;
1728 7d8406be pbrook
    case 0x40: /* SIEN0 */
1729 7d8406be pbrook
        s->sien0 = val;
1730 7d8406be pbrook
        lsi_update_irq(s);
1731 7d8406be pbrook
        break;
1732 7d8406be pbrook
    case 0x41: /* SIEN1 */
1733 7d8406be pbrook
        s->sien1 = val;
1734 7d8406be pbrook
        lsi_update_irq(s);
1735 7d8406be pbrook
        break;
1736 7d8406be pbrook
    case 0x47: /* GPCNTL0 */
1737 7d8406be pbrook
        break;
1738 7d8406be pbrook
    case 0x48: /* STIME0 */
1739 7d8406be pbrook
        s->stime0 = val;
1740 7d8406be pbrook
        break;
1741 7d8406be pbrook
    case 0x49: /* STIME1 */
1742 7d8406be pbrook
        if (val & 0xf) {
1743 7d8406be pbrook
            DPRINTF("General purpose timer not implemented\n");
1744 7d8406be pbrook
            /* ??? Raising the interrupt immediately seems to be sufficient
1745 7d8406be pbrook
               to keep the FreeBSD driver happy.  */
1746 7d8406be pbrook
            lsi_script_scsi_interrupt(s, 0, LSI_SIST1_GEN);
1747 7d8406be pbrook
        }
1748 7d8406be pbrook
        break;
1749 7d8406be pbrook
    case 0x4a: /* RESPID0 */
1750 7d8406be pbrook
        s->respid0 = val;
1751 7d8406be pbrook
        break;
1752 7d8406be pbrook
    case 0x4b: /* RESPID1 */
1753 7d8406be pbrook
        s->respid1 = val;
1754 7d8406be pbrook
        break;
1755 7d8406be pbrook
    case 0x4d: /* STEST1 */
1756 7d8406be pbrook
        s->stest1 = val;
1757 7d8406be pbrook
        break;
1758 7d8406be pbrook
    case 0x4e: /* STEST2 */
1759 7d8406be pbrook
        if (val & 1) {
1760 7d8406be pbrook
            BADF("Low level mode not implemented\n");
1761 7d8406be pbrook
        }
1762 7d8406be pbrook
        s->stest2 = val;
1763 7d8406be pbrook
        break;
1764 7d8406be pbrook
    case 0x4f: /* STEST3 */
1765 7d8406be pbrook
        if (val & 0x41) {
1766 7d8406be pbrook
            BADF("SCSI FIFO test mode not implemented\n");
1767 7d8406be pbrook
        }
1768 7d8406be pbrook
        s->stest3 = val;
1769 7d8406be pbrook
        break;
1770 7d8406be pbrook
    case 0x56: /* CCNTL0 */
1771 7d8406be pbrook
        s->ccntl0 = val;
1772 7d8406be pbrook
        break;
1773 7d8406be pbrook
    case 0x57: /* CCNTL1 */
1774 7d8406be pbrook
        s->ccntl1 = val;
1775 7d8406be pbrook
        break;
1776 7d8406be pbrook
    CASE_SET_REG32(mmrs, 0xa0)
1777 7d8406be pbrook
    CASE_SET_REG32(mmws, 0xa4)
1778 7d8406be pbrook
    CASE_SET_REG32(sfs, 0xa8)
1779 7d8406be pbrook
    CASE_SET_REG32(drs, 0xac)
1780 7d8406be pbrook
    CASE_SET_REG32(sbms, 0xb0)
1781 ab57d967 aliguori
    CASE_SET_REG32(dbms, 0xb4)
1782 7d8406be pbrook
    CASE_SET_REG32(dnad64, 0xb8)
1783 7d8406be pbrook
    CASE_SET_REG32(pmjad1, 0xc0)
1784 7d8406be pbrook
    CASE_SET_REG32(pmjad2, 0xc4)
1785 7d8406be pbrook
    CASE_SET_REG32(rbc, 0xc8)
1786 7d8406be pbrook
    CASE_SET_REG32(ua, 0xcc)
1787 7d8406be pbrook
    CASE_SET_REG32(ia, 0xd4)
1788 7d8406be pbrook
    CASE_SET_REG32(sbc, 0xd8)
1789 7d8406be pbrook
    CASE_SET_REG32(csbc, 0xdc)
1790 7d8406be pbrook
    default:
1791 7d8406be pbrook
        if (offset >= 0x5c && offset < 0xa0) {
1792 7d8406be pbrook
            int n;
1793 7d8406be pbrook
            int shift;
1794 7d8406be pbrook
            n = (offset - 0x58) >> 2;
1795 7d8406be pbrook
            shift = (offset & 3) * 8;
1796 7d8406be pbrook
            s->scratch[n] &= ~(0xff << shift);
1797 7d8406be pbrook
            s->scratch[n] |= (val & 0xff) << shift;
1798 7d8406be pbrook
        } else {
1799 7d8406be pbrook
            BADF("Unhandled writeb 0x%x = 0x%x\n", offset, val);
1800 7d8406be pbrook
        }
1801 7d8406be pbrook
    }
1802 49c47daa Sebastian Herbszt
#undef CASE_SET_REG24
1803 7d8406be pbrook
#undef CASE_SET_REG32
1804 7d8406be pbrook
}
1805 7d8406be pbrook
1806 c227f099 Anthony Liguori
static void lsi_mmio_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
1807 7d8406be pbrook
{
1808 eb40f984 Juan Quintela
    LSIState *s = opaque;
1809 7d8406be pbrook
1810 7d8406be pbrook
    lsi_reg_writeb(s, addr & 0xff, val);
1811 7d8406be pbrook
}
1812 7d8406be pbrook
1813 c227f099 Anthony Liguori
static void lsi_mmio_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
1814 7d8406be pbrook
{
1815 eb40f984 Juan Quintela
    LSIState *s = opaque;
1816 7d8406be pbrook
1817 7d8406be pbrook
    addr &= 0xff;
1818 7d8406be pbrook
    lsi_reg_writeb(s, addr, val & 0xff);
1819 7d8406be pbrook
    lsi_reg_writeb(s, addr + 1, (val >> 8) & 0xff);
1820 7d8406be pbrook
}
1821 7d8406be pbrook
1822 c227f099 Anthony Liguori
static void lsi_mmio_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
1823 7d8406be pbrook
{
1824 eb40f984 Juan Quintela
    LSIState *s = opaque;
1825 7d8406be pbrook
1826 7d8406be pbrook
    addr &= 0xff;
1827 7d8406be pbrook
    lsi_reg_writeb(s, addr, val & 0xff);
1828 7d8406be pbrook
    lsi_reg_writeb(s, addr + 1, (val >> 8) & 0xff);
1829 7d8406be pbrook
    lsi_reg_writeb(s, addr + 2, (val >> 16) & 0xff);
1830 7d8406be pbrook
    lsi_reg_writeb(s, addr + 3, (val >> 24) & 0xff);
1831 7d8406be pbrook
}
1832 7d8406be pbrook
1833 c227f099 Anthony Liguori
static uint32_t lsi_mmio_readb(void *opaque, target_phys_addr_t addr)
1834 7d8406be pbrook
{
1835 eb40f984 Juan Quintela
    LSIState *s = opaque;
1836 7d8406be pbrook
1837 7d8406be pbrook
    return lsi_reg_readb(s, addr & 0xff);
1838 7d8406be pbrook
}
1839 7d8406be pbrook
1840 c227f099 Anthony Liguori
static uint32_t lsi_mmio_readw(void *opaque, target_phys_addr_t addr)
1841 7d8406be pbrook
{
1842 eb40f984 Juan Quintela
    LSIState *s = opaque;
1843 7d8406be pbrook
    uint32_t val;
1844 7d8406be pbrook
1845 7d8406be pbrook
    addr &= 0xff;
1846 7d8406be pbrook
    val = lsi_reg_readb(s, addr);
1847 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 1) << 8;
1848 7d8406be pbrook
    return val;
1849 7d8406be pbrook
}
1850 7d8406be pbrook
1851 c227f099 Anthony Liguori
static uint32_t lsi_mmio_readl(void *opaque, target_phys_addr_t addr)
1852 7d8406be pbrook
{
1853 eb40f984 Juan Quintela
    LSIState *s = opaque;
1854 7d8406be pbrook
    uint32_t val;
1855 7d8406be pbrook
    addr &= 0xff;
1856 7d8406be pbrook
    val = lsi_reg_readb(s, addr);
1857 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 1) << 8;
1858 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 2) << 16;
1859 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 3) << 24;
1860 7d8406be pbrook
    return val;
1861 7d8406be pbrook
}
1862 7d8406be pbrook
1863 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const lsi_mmio_readfn[3] = {
1864 7d8406be pbrook
    lsi_mmio_readb,
1865 7d8406be pbrook
    lsi_mmio_readw,
1866 7d8406be pbrook
    lsi_mmio_readl,
1867 7d8406be pbrook
};
1868 7d8406be pbrook
1869 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const lsi_mmio_writefn[3] = {
1870 7d8406be pbrook
    lsi_mmio_writeb,
1871 7d8406be pbrook
    lsi_mmio_writew,
1872 7d8406be pbrook
    lsi_mmio_writel,
1873 7d8406be pbrook
};
1874 7d8406be pbrook
1875 c227f099 Anthony Liguori
static void lsi_ram_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
1876 7d8406be pbrook
{
1877 eb40f984 Juan Quintela
    LSIState *s = opaque;
1878 7d8406be pbrook
    uint32_t newval;
1879 7d8406be pbrook
    int shift;
1880 7d8406be pbrook
1881 7d8406be pbrook
    addr &= 0x1fff;
1882 7d8406be pbrook
    newval = s->script_ram[addr >> 2];
1883 7d8406be pbrook
    shift = (addr & 3) * 8;
1884 7d8406be pbrook
    newval &= ~(0xff << shift);
1885 7d8406be pbrook
    newval |= val << shift;
1886 7d8406be pbrook
    s->script_ram[addr >> 2] = newval;
1887 7d8406be pbrook
}
1888 7d8406be pbrook
1889 c227f099 Anthony Liguori
static void lsi_ram_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
1890 7d8406be pbrook
{
1891 eb40f984 Juan Quintela
    LSIState *s = opaque;
1892 7d8406be pbrook
    uint32_t newval;
1893 7d8406be pbrook
1894 7d8406be pbrook
    addr &= 0x1fff;
1895 7d8406be pbrook
    newval = s->script_ram[addr >> 2];
1896 7d8406be pbrook
    if (addr & 2) {
1897 7d8406be pbrook
        newval = (newval & 0xffff) | (val << 16);
1898 7d8406be pbrook
    } else {
1899 7d8406be pbrook
        newval = (newval & 0xffff0000) | val;
1900 7d8406be pbrook
    }
1901 7d8406be pbrook
    s->script_ram[addr >> 2] = newval;
1902 7d8406be pbrook
}
1903 7d8406be pbrook
1904 7d8406be pbrook
1905 c227f099 Anthony Liguori
static void lsi_ram_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
1906 7d8406be pbrook
{
1907 eb40f984 Juan Quintela
    LSIState *s = opaque;
1908 7d8406be pbrook
1909 7d8406be pbrook
    addr &= 0x1fff;
1910 7d8406be pbrook
    s->script_ram[addr >> 2] = val;
1911 7d8406be pbrook
}
1912 7d8406be pbrook
1913 c227f099 Anthony Liguori
static uint32_t lsi_ram_readb(void *opaque, target_phys_addr_t addr)
1914 7d8406be pbrook
{
1915 eb40f984 Juan Quintela
    LSIState *s = opaque;
1916 7d8406be pbrook
    uint32_t val;
1917 7d8406be pbrook
1918 7d8406be pbrook
    addr &= 0x1fff;
1919 7d8406be pbrook
    val = s->script_ram[addr >> 2];
1920 7d8406be pbrook
    val >>= (addr & 3) * 8;
1921 7d8406be pbrook
    return val & 0xff;
1922 7d8406be pbrook
}
1923 7d8406be pbrook
1924 c227f099 Anthony Liguori
static uint32_t lsi_ram_readw(void *opaque, target_phys_addr_t addr)
1925 7d8406be pbrook
{
1926 eb40f984 Juan Quintela
    LSIState *s = opaque;
1927 7d8406be pbrook
    uint32_t val;
1928 7d8406be pbrook
1929 7d8406be pbrook
    addr &= 0x1fff;
1930 7d8406be pbrook
    val = s->script_ram[addr >> 2];
1931 7d8406be pbrook
    if (addr & 2)
1932 7d8406be pbrook
        val >>= 16;
1933 7d8406be pbrook
    return le16_to_cpu(val);
1934 7d8406be pbrook
}
1935 7d8406be pbrook
1936 c227f099 Anthony Liguori
static uint32_t lsi_ram_readl(void *opaque, target_phys_addr_t addr)
1937 7d8406be pbrook
{
1938 eb40f984 Juan Quintela
    LSIState *s = opaque;
1939 7d8406be pbrook
1940 7d8406be pbrook
    addr &= 0x1fff;
1941 7d8406be pbrook
    return le32_to_cpu(s->script_ram[addr >> 2]);
1942 7d8406be pbrook
}
1943 7d8406be pbrook
1944 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const lsi_ram_readfn[3] = {
1945 7d8406be pbrook
    lsi_ram_readb,
1946 7d8406be pbrook
    lsi_ram_readw,
1947 7d8406be pbrook
    lsi_ram_readl,
1948 7d8406be pbrook
};
1949 7d8406be pbrook
1950 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const lsi_ram_writefn[3] = {
1951 7d8406be pbrook
    lsi_ram_writeb,
1952 7d8406be pbrook
    lsi_ram_writew,
1953 7d8406be pbrook
    lsi_ram_writel,
1954 7d8406be pbrook
};
1955 7d8406be pbrook
1956 7d8406be pbrook
static uint32_t lsi_io_readb(void *opaque, uint32_t addr)
1957 7d8406be pbrook
{
1958 eb40f984 Juan Quintela
    LSIState *s = opaque;
1959 7d8406be pbrook
    return lsi_reg_readb(s, addr & 0xff);
1960 7d8406be pbrook
}
1961 7d8406be pbrook
1962 7d8406be pbrook
static uint32_t lsi_io_readw(void *opaque, uint32_t addr)
1963 7d8406be pbrook
{
1964 eb40f984 Juan Quintela
    LSIState *s = opaque;
1965 7d8406be pbrook
    uint32_t val;
1966 7d8406be pbrook
    addr &= 0xff;
1967 7d8406be pbrook
    val = lsi_reg_readb(s, addr);
1968 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 1) << 8;
1969 7d8406be pbrook
    return val;
1970 7d8406be pbrook
}
1971 7d8406be pbrook
1972 7d8406be pbrook
static uint32_t lsi_io_readl(void *opaque, uint32_t addr)
1973 7d8406be pbrook
{
1974 eb40f984 Juan Quintela
    LSIState *s = opaque;
1975 7d8406be pbrook
    uint32_t val;
1976 7d8406be pbrook
    addr &= 0xff;
1977 7d8406be pbrook
    val = lsi_reg_readb(s, addr);
1978 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 1) << 8;
1979 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 2) << 16;
1980 7d8406be pbrook
    val |= lsi_reg_readb(s, addr + 3) << 24;
1981 7d8406be pbrook
    return val;
1982 7d8406be pbrook
}
1983 7d8406be pbrook
1984 7d8406be pbrook
static void lsi_io_writeb(void *opaque, uint32_t addr, uint32_t val)
1985 7d8406be pbrook
{
1986 eb40f984 Juan Quintela
    LSIState *s = opaque;
1987 7d8406be pbrook
    lsi_reg_writeb(s, addr & 0xff, val);
1988 7d8406be pbrook
}
1989 7d8406be pbrook
1990 7d8406be pbrook
static void lsi_io_writew(void *opaque, uint32_t addr, uint32_t val)
1991 7d8406be pbrook
{
1992 eb40f984 Juan Quintela
    LSIState *s = opaque;
1993 7d8406be pbrook
    addr &= 0xff;
1994 7d8406be pbrook
    lsi_reg_writeb(s, addr, val & 0xff);
1995 7d8406be pbrook
    lsi_reg_writeb(s, addr + 1, (val >> 8) & 0xff);
1996 7d8406be pbrook
}
1997 7d8406be pbrook
1998 7d8406be pbrook
static void lsi_io_writel(void *opaque, uint32_t addr, uint32_t val)
1999 7d8406be pbrook
{
2000 eb40f984 Juan Quintela
    LSIState *s = opaque;
2001 7d8406be pbrook
    addr &= 0xff;
2002 7d8406be pbrook
    lsi_reg_writeb(s, addr, val & 0xff);
2003 7d8406be pbrook
    lsi_reg_writeb(s, addr + 1, (val >> 8) & 0xff);
2004 7d8406be pbrook
    lsi_reg_writeb(s, addr + 2, (val >> 16) & 0xff);
2005 dcfb9014 ths
    lsi_reg_writeb(s, addr + 3, (val >> 24) & 0xff);
2006 7d8406be pbrook
}
2007 7d8406be pbrook
2008 5fafdf24 ths
static void lsi_io_mapfunc(PCIDevice *pci_dev, int region_num,
2009 6e355d90 Isaku Yamahata
                           pcibus_t addr, pcibus_t size, int type)
2010 7d8406be pbrook
{
2011 f305261f Juan Quintela
    LSIState *s = DO_UPCAST(LSIState, dev, pci_dev);
2012 7d8406be pbrook
2013 b4b2f054 Ryan Harper
    DPRINTF("Mapping IO at %08"FMT_PCIBUS"\n", addr);
2014 7d8406be pbrook
2015 7d8406be pbrook
    register_ioport_write(addr, 256, 1, lsi_io_writeb, s);
2016 7d8406be pbrook
    register_ioport_read(addr, 256, 1, lsi_io_readb, s);
2017 7d8406be pbrook
    register_ioport_write(addr, 256, 2, lsi_io_writew, s);
2018 7d8406be pbrook
    register_ioport_read(addr, 256, 2, lsi_io_readw, s);
2019 7d8406be pbrook
    register_ioport_write(addr, 256, 4, lsi_io_writel, s);
2020 7d8406be pbrook
    register_ioport_read(addr, 256, 4, lsi_io_readl, s);
2021 7d8406be pbrook
}
2022 7d8406be pbrook
2023 5fafdf24 ths
static void lsi_ram_mapfunc(PCIDevice *pci_dev, int region_num,
2024 6e355d90 Isaku Yamahata
                            pcibus_t addr, pcibus_t size, int type)
2025 7d8406be pbrook
{
2026 f305261f Juan Quintela
    LSIState *s = DO_UPCAST(LSIState, dev, pci_dev);
2027 7d8406be pbrook
2028 b4b2f054 Ryan Harper
    DPRINTF("Mapping ram at %08"FMT_PCIBUS"\n", addr);
2029 7d8406be pbrook
    s->script_ram_base = addr;
2030 7d8406be pbrook
    cpu_register_physical_memory(addr + 0, 0x2000, s->ram_io_addr);
2031 7d8406be pbrook
}
2032 7d8406be pbrook
2033 5fafdf24 ths
static void lsi_mmio_mapfunc(PCIDevice *pci_dev, int region_num,
2034 6e355d90 Isaku Yamahata
                             pcibus_t addr, pcibus_t size, int type)
2035 7d8406be pbrook
{
2036 f305261f Juan Quintela
    LSIState *s = DO_UPCAST(LSIState, dev, pci_dev);
2037 7d8406be pbrook
2038 b4b2f054 Ryan Harper
    DPRINTF("Mapping registers at %08"FMT_PCIBUS"\n", addr);
2039 7d8406be pbrook
    cpu_register_physical_memory(addr + 0, 0x400, s->mmio_io_addr);
2040 7d8406be pbrook
}
2041 7d8406be pbrook
2042 54eefd72 Jan Kiszka
static void lsi_scsi_reset(DeviceState *dev)
2043 54eefd72 Jan Kiszka
{
2044 54eefd72 Jan Kiszka
    LSIState *s = DO_UPCAST(LSIState, dev.qdev, dev);
2045 54eefd72 Jan Kiszka
2046 54eefd72 Jan Kiszka
    lsi_soft_reset(s);
2047 54eefd72 Jan Kiszka
}
2048 54eefd72 Jan Kiszka
2049 4a1b0f1c Juan Quintela
static void lsi_pre_save(void *opaque)
2050 777aec7a Nolan
{
2051 777aec7a Nolan
    LSIState *s = opaque;
2052 777aec7a Nolan
2053 b96a0da0 Gerd Hoffmann
    if (s->current) {
2054 b96a0da0 Gerd Hoffmann
        assert(s->current->dma_buf == NULL);
2055 b96a0da0 Gerd Hoffmann
        assert(s->current->dma_len == 0);
2056 b96a0da0 Gerd Hoffmann
    }
2057 042ec49d Gerd Hoffmann
    assert(QTAILQ_EMPTY(&s->queue));
2058 777aec7a Nolan
}
2059 777aec7a Nolan
2060 4a1b0f1c Juan Quintela
static const VMStateDescription vmstate_lsi_scsi = {
2061 4a1b0f1c Juan Quintela
    .name = "lsiscsi",
2062 4a1b0f1c Juan Quintela
    .version_id = 0,
2063 4a1b0f1c Juan Quintela
    .minimum_version_id = 0,
2064 4a1b0f1c Juan Quintela
    .minimum_version_id_old = 0,
2065 4a1b0f1c Juan Quintela
    .pre_save = lsi_pre_save,
2066 4a1b0f1c Juan Quintela
    .fields      = (VMStateField []) {
2067 4a1b0f1c Juan Quintela
        VMSTATE_PCI_DEVICE(dev, LSIState),
2068 4a1b0f1c Juan Quintela
2069 4a1b0f1c Juan Quintela
        VMSTATE_INT32(carry, LSIState),
2070 4a1b0f1c Juan Quintela
        VMSTATE_INT32(sense, LSIState),
2071 4a1b0f1c Juan Quintela
        VMSTATE_INT32(msg_action, LSIState),
2072 4a1b0f1c Juan Quintela
        VMSTATE_INT32(msg_len, LSIState),
2073 4a1b0f1c Juan Quintela
        VMSTATE_BUFFER(msg, LSIState),
2074 4a1b0f1c Juan Quintela
        VMSTATE_INT32(waiting, LSIState),
2075 4a1b0f1c Juan Quintela
2076 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dsa, LSIState),
2077 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(temp, LSIState),
2078 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dnad, LSIState),
2079 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dbc, LSIState),
2080 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(istat0, LSIState),
2081 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(istat1, LSIState),
2082 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dcmd, LSIState),
2083 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dstat, LSIState),
2084 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dien, LSIState),
2085 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sist0, LSIState),
2086 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sist1, LSIState),
2087 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sien0, LSIState),
2088 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sien1, LSIState),
2089 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(mbox0, LSIState),
2090 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(mbox1, LSIState),
2091 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dfifo, LSIState),
2092 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ctest2, LSIState),
2093 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ctest3, LSIState),
2094 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ctest4, LSIState),
2095 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ctest5, LSIState),
2096 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ccntl0, LSIState),
2097 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ccntl1, LSIState),
2098 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dsp, LSIState),
2099 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dsps, LSIState),
2100 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dmode, LSIState),
2101 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(dcntl, LSIState),
2102 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scntl0, LSIState),
2103 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scntl1, LSIState),
2104 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scntl2, LSIState),
2105 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scntl3, LSIState),
2106 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sstat0, LSIState),
2107 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sstat1, LSIState),
2108 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(scid, LSIState),
2109 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sxfer, LSIState),
2110 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(socl, LSIState),
2111 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sdid, LSIState),
2112 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(ssid, LSIState),
2113 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sfbr, LSIState),
2114 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(stest1, LSIState),
2115 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(stest2, LSIState),
2116 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(stest3, LSIState),
2117 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sidl, LSIState),
2118 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(stime0, LSIState),
2119 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(respid0, LSIState),
2120 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(respid1, LSIState),
2121 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(mmrs, LSIState),
2122 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(mmws, LSIState),
2123 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(sfs, LSIState),
2124 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(drs, LSIState),
2125 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(sbms, LSIState),
2126 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dbms, LSIState),
2127 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(dnad64, LSIState),
2128 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(pmjad1, LSIState),
2129 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(pmjad2, LSIState),
2130 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(rbc, LSIState),
2131 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(ua, LSIState),
2132 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(ia, LSIState),
2133 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(sbc, LSIState),
2134 4a1b0f1c Juan Quintela
        VMSTATE_UINT32(csbc, LSIState),
2135 4a1b0f1c Juan Quintela
        VMSTATE_BUFFER_UNSAFE(scratch, LSIState, 0, 18 * sizeof(uint32_t)),
2136 4a1b0f1c Juan Quintela
        VMSTATE_UINT8(sbr, LSIState),
2137 4a1b0f1c Juan Quintela
2138 4a1b0f1c Juan Quintela
        VMSTATE_BUFFER_UNSAFE(script_ram, LSIState, 0, 2048 * sizeof(uint32_t)),
2139 4a1b0f1c Juan Quintela
        VMSTATE_END_OF_LIST()
2140 777aec7a Nolan
    }
2141 4a1b0f1c Juan Quintela
};
2142 777aec7a Nolan
2143 4b09be85 aliguori
static int lsi_scsi_uninit(PCIDevice *d)
2144 4b09be85 aliguori
{
2145 f305261f Juan Quintela
    LSIState *s = DO_UPCAST(LSIState, dev, d);
2146 4b09be85 aliguori
2147 4b09be85 aliguori
    cpu_unregister_io_memory(s->mmio_io_addr);
2148 4b09be85 aliguori
    cpu_unregister_io_memory(s->ram_io_addr);
2149 4b09be85 aliguori
2150 4b09be85 aliguori
    return 0;
2151 4b09be85 aliguori
}
2152 4b09be85 aliguori
2153 81a322d4 Gerd Hoffmann
static int lsi_scsi_init(PCIDevice *dev)
2154 7d8406be pbrook
{
2155 f305261f Juan Quintela
    LSIState *s = DO_UPCAST(LSIState, dev, dev);
2156 deb54399 aliguori
    uint8_t *pci_conf;
2157 7d8406be pbrook
2158 f305261f Juan Quintela
    pci_conf = s->dev.config;
2159 deb54399 aliguori
2160 9167a69a balrog
    /* PCI Vendor ID (word) */
2161 deb54399 aliguori
    pci_config_set_vendor_id(pci_conf, PCI_VENDOR_ID_LSI_LOGIC);
2162 9167a69a balrog
    /* PCI device ID (word) */
2163 deb54399 aliguori
    pci_config_set_device_id(pci_conf, PCI_DEVICE_ID_LSI_53C895A);
2164 9167a69a balrog
    /* PCI base class code */
2165 173a543b blueswir1
    pci_config_set_class(pci_conf, PCI_CLASS_STORAGE_SCSI);
2166 9167a69a balrog
    /* PCI subsystem ID */
2167 5845f0e5 Michael S. Tsirkin
    pci_conf[PCI_SUBSYSTEM_ID] = 0x00;
2168 5845f0e5 Michael S. Tsirkin
    pci_conf[PCI_SUBSYSTEM_ID + 1] = 0x10;
2169 9167a69a balrog
    /* PCI latency timer = 255 */
2170 5845f0e5 Michael S. Tsirkin
    pci_conf[PCI_LATENCY_TIMER] = 0xff;
2171 5845f0e5 Michael S. Tsirkin
    /* TODO: RST# value should be 0 */
2172 9167a69a balrog
    /* Interrupt pin 1 */
2173 5845f0e5 Michael S. Tsirkin
    pci_conf[PCI_INTERRUPT_PIN] = 0x01;
2174 7d8406be pbrook
2175 1eed09cb Avi Kivity
    s->mmio_io_addr = cpu_register_io_memory(lsi_mmio_readfn,
2176 7d8406be pbrook
                                             lsi_mmio_writefn, s);
2177 1eed09cb Avi Kivity
    s->ram_io_addr = cpu_register_io_memory(lsi_ram_readfn,
2178 7d8406be pbrook
                                            lsi_ram_writefn, s);
2179 7d8406be pbrook
2180 5845f0e5 Michael S. Tsirkin
    /* TODO: use dev and get rid of cast below */
2181 28c2c264 Avi Kivity
    pci_register_bar((struct PCIDevice *)s, 0, 256,
2182 0392a017 Isaku Yamahata
                           PCI_BASE_ADDRESS_SPACE_IO, lsi_io_mapfunc);
2183 28c2c264 Avi Kivity
    pci_register_bar((struct PCIDevice *)s, 1, 0x400,
2184 0392a017 Isaku Yamahata
                           PCI_BASE_ADDRESS_SPACE_MEMORY, lsi_mmio_mapfunc);
2185 28c2c264 Avi Kivity
    pci_register_bar((struct PCIDevice *)s, 2, 0x2000,
2186 0392a017 Isaku Yamahata
                           PCI_BASE_ADDRESS_SPACE_MEMORY, lsi_ram_mapfunc);
2187 042ec49d Gerd Hoffmann
    QTAILQ_INIT(&s->queue);
2188 7d8406be pbrook
2189 ca9c39fa Gerd Hoffmann
    scsi_bus_new(&s->bus, &dev->qdev, 1, LSI_MAX_DEVS, lsi_command_complete);
2190 5b684b5a Gerd Hoffmann
    if (!dev->qdev.hotplugged) {
2191 fa66b909 Markus Armbruster
        return scsi_bus_legacy_handle_cmdline(&s->bus);
2192 5b684b5a Gerd Hoffmann
    }
2193 81a322d4 Gerd Hoffmann
    return 0;
2194 7d8406be pbrook
}
2195 9be5dafe Paul Brook
2196 0aab0d3a Gerd Hoffmann
static PCIDeviceInfo lsi_info = {
2197 d52affa7 Gerd Hoffmann
    .qdev.name  = "lsi53c895a",
2198 d52affa7 Gerd Hoffmann
    .qdev.alias = "lsi",
2199 d52affa7 Gerd Hoffmann
    .qdev.size  = sizeof(LSIState),
2200 54eefd72 Jan Kiszka
    .qdev.reset = lsi_scsi_reset,
2201 be73cfe2 Juan Quintela
    .qdev.vmsd  = &vmstate_lsi_scsi,
2202 d52affa7 Gerd Hoffmann
    .init       = lsi_scsi_init,
2203 e3936fa5 Gerd Hoffmann
    .exit       = lsi_scsi_uninit,
2204 0aab0d3a Gerd Hoffmann
};
2205 0aab0d3a Gerd Hoffmann
2206 9be5dafe Paul Brook
static void lsi53c895a_register_devices(void)
2207 9be5dafe Paul Brook
{
2208 0aab0d3a Gerd Hoffmann
    pci_qdev_register(&lsi_info);
2209 9be5dafe Paul Brook
}
2210 9be5dafe Paul Brook
2211 9be5dafe Paul Brook
device_init(lsi53c895a_register_devices);