Statistics
| Branch: | Revision:

root / target-i386 / cpu.h @ f5049756

History | View | Annotate | Download (22.6 kB)

1 2c0262af bellard
/*
2 2c0262af bellard
 * i386 virtual CPU header
3 5fafdf24 ths
 *
4 2c0262af bellard
 *  Copyright (c) 2003 Fabrice Bellard
5 2c0262af bellard
 *
6 2c0262af bellard
 * This library is free software; you can redistribute it and/or
7 2c0262af bellard
 * modify it under the terms of the GNU Lesser General Public
8 2c0262af bellard
 * License as published by the Free Software Foundation; either
9 2c0262af bellard
 * version 2 of the License, or (at your option) any later version.
10 2c0262af bellard
 *
11 2c0262af bellard
 * This library is distributed in the hope that it will be useful,
12 2c0262af bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 2c0262af bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 2c0262af bellard
 * Lesser General Public License for more details.
15 2c0262af bellard
 *
16 2c0262af bellard
 * You should have received a copy of the GNU Lesser General Public
17 2c0262af bellard
 * License along with this library; if not, write to the Free Software
18 2c0262af bellard
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19 2c0262af bellard
 */
20 2c0262af bellard
#ifndef CPU_I386_H
21 2c0262af bellard
#define CPU_I386_H
22 2c0262af bellard
23 14ce26e7 bellard
#include "config.h"
24 14ce26e7 bellard
25 14ce26e7 bellard
#ifdef TARGET_X86_64
26 14ce26e7 bellard
#define TARGET_LONG_BITS 64
27 14ce26e7 bellard
#else
28 3cf1e035 bellard
#define TARGET_LONG_BITS 32
29 14ce26e7 bellard
#endif
30 3cf1e035 bellard
31 d720b93d bellard
/* target supports implicit self modifying code */
32 d720b93d bellard
#define TARGET_HAS_SMC
33 d720b93d bellard
/* support for self modifying code even if the modified instruction is
34 d720b93d bellard
   close to the modifying instruction */
35 d720b93d bellard
#define TARGET_HAS_PRECISE_SMC
36 d720b93d bellard
37 1fddef4b bellard
#define TARGET_HAS_ICE 1
38 1fddef4b bellard
39 9042c0e2 ths
#ifdef TARGET_X86_64
40 9042c0e2 ths
#define ELF_MACHINE        EM_X86_64
41 9042c0e2 ths
#else
42 9042c0e2 ths
#define ELF_MACHINE        EM_386
43 9042c0e2 ths
#endif
44 9042c0e2 ths
45 2c0262af bellard
#include "cpu-defs.h"
46 2c0262af bellard
47 7a0e1f41 bellard
#include "softfloat.h"
48 7a0e1f41 bellard
49 2c0262af bellard
#define R_EAX 0
50 2c0262af bellard
#define R_ECX 1
51 2c0262af bellard
#define R_EDX 2
52 2c0262af bellard
#define R_EBX 3
53 2c0262af bellard
#define R_ESP 4
54 2c0262af bellard
#define R_EBP 5
55 2c0262af bellard
#define R_ESI 6
56 2c0262af bellard
#define R_EDI 7
57 2c0262af bellard
58 2c0262af bellard
#define R_AL 0
59 2c0262af bellard
#define R_CL 1
60 2c0262af bellard
#define R_DL 2
61 2c0262af bellard
#define R_BL 3
62 2c0262af bellard
#define R_AH 4
63 2c0262af bellard
#define R_CH 5
64 2c0262af bellard
#define R_DH 6
65 2c0262af bellard
#define R_BH 7
66 2c0262af bellard
67 2c0262af bellard
#define R_ES 0
68 2c0262af bellard
#define R_CS 1
69 2c0262af bellard
#define R_SS 2
70 2c0262af bellard
#define R_DS 3
71 2c0262af bellard
#define R_FS 4
72 2c0262af bellard
#define R_GS 5
73 2c0262af bellard
74 2c0262af bellard
/* segment descriptor fields */
75 2c0262af bellard
#define DESC_G_MASK     (1 << 23)
76 2c0262af bellard
#define DESC_B_SHIFT    22
77 2c0262af bellard
#define DESC_B_MASK     (1 << DESC_B_SHIFT)
78 14ce26e7 bellard
#define DESC_L_SHIFT    21 /* x86_64 only : 64 bit code segment */
79 14ce26e7 bellard
#define DESC_L_MASK     (1 << DESC_L_SHIFT)
80 2c0262af bellard
#define DESC_AVL_MASK   (1 << 20)
81 2c0262af bellard
#define DESC_P_MASK     (1 << 15)
82 2c0262af bellard
#define DESC_DPL_SHIFT  13
83 0573fbfc ths
#define DESC_DPL_MASK   (1 << DESC_DPL_SHIFT)
84 2c0262af bellard
#define DESC_S_MASK     (1 << 12)
85 2c0262af bellard
#define DESC_TYPE_SHIFT 8
86 2c0262af bellard
#define DESC_A_MASK     (1 << 8)
87 2c0262af bellard
88 e670b89e bellard
#define DESC_CS_MASK    (1 << 11) /* 1=code segment 0=data segment */
89 e670b89e bellard
#define DESC_C_MASK     (1 << 10) /* code: conforming */
90 e670b89e bellard
#define DESC_R_MASK     (1 << 9)  /* code: readable */
91 2c0262af bellard
92 e670b89e bellard
#define DESC_E_MASK     (1 << 10) /* data: expansion direction */
93 e670b89e bellard
#define DESC_W_MASK     (1 << 9)  /* data: writable */
94 e670b89e bellard
95 e670b89e bellard
#define DESC_TSS_BUSY_MASK (1 << 9)
96 2c0262af bellard
97 2c0262af bellard
/* eflags masks */
98 2c0262af bellard
#define CC_C           0x0001
99 2c0262af bellard
#define CC_P         0x0004
100 2c0262af bellard
#define CC_A        0x0010
101 2c0262af bellard
#define CC_Z        0x0040
102 2c0262af bellard
#define CC_S    0x0080
103 2c0262af bellard
#define CC_O    0x0800
104 2c0262af bellard
105 2c0262af bellard
#define TF_SHIFT   8
106 2c0262af bellard
#define IOPL_SHIFT 12
107 2c0262af bellard
#define VM_SHIFT   17
108 2c0262af bellard
109 2c0262af bellard
#define TF_MASK                 0x00000100
110 2c0262af bellard
#define IF_MASK                 0x00000200
111 2c0262af bellard
#define DF_MASK                 0x00000400
112 2c0262af bellard
#define IOPL_MASK                0x00003000
113 2c0262af bellard
#define NT_MASK                         0x00004000
114 2c0262af bellard
#define RF_MASK                        0x00010000
115 2c0262af bellard
#define VM_MASK                        0x00020000
116 5fafdf24 ths
#define AC_MASK                        0x00040000
117 2c0262af bellard
#define VIF_MASK                0x00080000
118 2c0262af bellard
#define VIP_MASK                0x00100000
119 2c0262af bellard
#define ID_MASK                 0x00200000
120 2c0262af bellard
121 aa1f17c1 ths
/* hidden flags - used internally by qemu to represent additional cpu
122 33c263df bellard
   states. Only the CPL, INHIBIT_IRQ, SMM and SVMI are not
123 33c263df bellard
   redundant. We avoid using the IOPL_MASK, TF_MASK and VM_MASK bit
124 33c263df bellard
   position to ease oring with eflags. */
125 2c0262af bellard
/* current cpl */
126 2c0262af bellard
#define HF_CPL_SHIFT         0
127 2c0262af bellard
/* true if soft mmu is being used */
128 2c0262af bellard
#define HF_SOFTMMU_SHIFT     2
129 2c0262af bellard
/* true if hardware interrupts must be disabled for next instruction */
130 2c0262af bellard
#define HF_INHIBIT_IRQ_SHIFT 3
131 2c0262af bellard
/* 16 or 32 segments */
132 2c0262af bellard
#define HF_CS32_SHIFT        4
133 2c0262af bellard
#define HF_SS32_SHIFT        5
134 dc196a57 bellard
/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
135 2c0262af bellard
#define HF_ADDSEG_SHIFT      6
136 65262d57 bellard
/* copy of CR0.PE (protected mode) */
137 65262d57 bellard
#define HF_PE_SHIFT          7
138 65262d57 bellard
#define HF_TF_SHIFT          8 /* must be same as eflags */
139 7eee2a50 bellard
#define HF_MP_SHIFT          9 /* the order must be MP, EM, TS */
140 7eee2a50 bellard
#define HF_EM_SHIFT         10
141 7eee2a50 bellard
#define HF_TS_SHIFT         11
142 65262d57 bellard
#define HF_IOPL_SHIFT       12 /* must be same as eflags */
143 14ce26e7 bellard
#define HF_LMA_SHIFT        14 /* only used on x86_64: long mode active */
144 14ce26e7 bellard
#define HF_CS64_SHIFT       15 /* only used on x86_64: 64 bit code segment  */
145 664e0f19 bellard
#define HF_OSFXSR_SHIFT     16 /* CR4.OSFXSR */
146 65262d57 bellard
#define HF_VM_SHIFT         17 /* must be same as eflags */
147 3b21e03e bellard
#define HF_SMM_SHIFT        19 /* CPU in SMM mode */
148 db620f46 bellard
#define HF_SVME_SHIFT       20 /* SVME enabled (copy of EFER.SVME) */
149 db620f46 bellard
#define HF_SVMI_SHIFT       21 /* SVM intercepts are active */
150 2c0262af bellard
151 2c0262af bellard
#define HF_CPL_MASK          (3 << HF_CPL_SHIFT)
152 2c0262af bellard
#define HF_SOFTMMU_MASK      (1 << HF_SOFTMMU_SHIFT)
153 2c0262af bellard
#define HF_INHIBIT_IRQ_MASK  (1 << HF_INHIBIT_IRQ_SHIFT)
154 2c0262af bellard
#define HF_CS32_MASK         (1 << HF_CS32_SHIFT)
155 2c0262af bellard
#define HF_SS32_MASK         (1 << HF_SS32_SHIFT)
156 2c0262af bellard
#define HF_ADDSEG_MASK       (1 << HF_ADDSEG_SHIFT)
157 65262d57 bellard
#define HF_PE_MASK           (1 << HF_PE_SHIFT)
158 58fe2f10 bellard
#define HF_TF_MASK           (1 << HF_TF_SHIFT)
159 7eee2a50 bellard
#define HF_MP_MASK           (1 << HF_MP_SHIFT)
160 7eee2a50 bellard
#define HF_EM_MASK           (1 << HF_EM_SHIFT)
161 7eee2a50 bellard
#define HF_TS_MASK           (1 << HF_TS_SHIFT)
162 14ce26e7 bellard
#define HF_LMA_MASK          (1 << HF_LMA_SHIFT)
163 14ce26e7 bellard
#define HF_CS64_MASK         (1 << HF_CS64_SHIFT)
164 664e0f19 bellard
#define HF_OSFXSR_MASK       (1 << HF_OSFXSR_SHIFT)
165 3b21e03e bellard
#define HF_SMM_MASK          (1 << HF_SMM_SHIFT)
166 872929aa bellard
#define HF_SVME_MASK         (1 << HF_SVME_SHIFT)
167 872929aa bellard
#define HF_SVMI_MASK         (1 << HF_SVMI_SHIFT)
168 2c0262af bellard
169 db620f46 bellard
/* hflags2 */
170 db620f46 bellard
171 db620f46 bellard
#define HF2_GIF_SHIFT        0 /* if set CPU takes interrupts */
172 db620f46 bellard
#define HF2_HIF_SHIFT        1 /* value of IF_MASK when entering SVM */
173 db620f46 bellard
#define HF2_NMI_SHIFT        2 /* CPU serving NMI */
174 db620f46 bellard
#define HF2_VINTR_SHIFT      3 /* value of V_INTR_MASKING bit */
175 db620f46 bellard
176 db620f46 bellard
#define HF2_GIF_MASK          (1 << HF2_GIF_SHIFT)
177 db620f46 bellard
#define HF2_HIF_MASK          (1 << HF2_HIF_SHIFT) 
178 db620f46 bellard
#define HF2_NMI_MASK          (1 << HF2_NMI_SHIFT)
179 db620f46 bellard
#define HF2_VINTR_MASK        (1 << HF2_VINTR_SHIFT)
180 db620f46 bellard
181 2c0262af bellard
#define CR0_PE_MASK  (1 << 0)
182 7eee2a50 bellard
#define CR0_MP_MASK  (1 << 1)
183 7eee2a50 bellard
#define CR0_EM_MASK  (1 << 2)
184 2c0262af bellard
#define CR0_TS_MASK  (1 << 3)
185 2ee73ac3 bellard
#define CR0_ET_MASK  (1 << 4)
186 7eee2a50 bellard
#define CR0_NE_MASK  (1 << 5)
187 2c0262af bellard
#define CR0_WP_MASK  (1 << 16)
188 2c0262af bellard
#define CR0_AM_MASK  (1 << 18)
189 2c0262af bellard
#define CR0_PG_MASK  (1 << 31)
190 2c0262af bellard
191 2c0262af bellard
#define CR4_VME_MASK  (1 << 0)
192 2c0262af bellard
#define CR4_PVI_MASK  (1 << 1)
193 2c0262af bellard
#define CR4_TSD_MASK  (1 << 2)
194 2c0262af bellard
#define CR4_DE_MASK   (1 << 3)
195 2c0262af bellard
#define CR4_PSE_MASK  (1 << 4)
196 64a595f2 bellard
#define CR4_PAE_MASK  (1 << 5)
197 64a595f2 bellard
#define CR4_PGE_MASK  (1 << 7)
198 14ce26e7 bellard
#define CR4_PCE_MASK  (1 << 8)
199 14ce26e7 bellard
#define CR4_OSFXSR_MASK (1 << 9)
200 14ce26e7 bellard
#define CR4_OSXMMEXCPT_MASK  (1 << 10)
201 2c0262af bellard
202 2c0262af bellard
#define PG_PRESENT_BIT        0
203 2c0262af bellard
#define PG_RW_BIT        1
204 2c0262af bellard
#define PG_USER_BIT        2
205 2c0262af bellard
#define PG_PWT_BIT        3
206 2c0262af bellard
#define PG_PCD_BIT        4
207 2c0262af bellard
#define PG_ACCESSED_BIT        5
208 2c0262af bellard
#define PG_DIRTY_BIT        6
209 2c0262af bellard
#define PG_PSE_BIT        7
210 2c0262af bellard
#define PG_GLOBAL_BIT        8
211 5cf38396 bellard
#define PG_NX_BIT        63
212 2c0262af bellard
213 2c0262af bellard
#define PG_PRESENT_MASK  (1 << PG_PRESENT_BIT)
214 2c0262af bellard
#define PG_RW_MASK         (1 << PG_RW_BIT)
215 2c0262af bellard
#define PG_USER_MASK         (1 << PG_USER_BIT)
216 2c0262af bellard
#define PG_PWT_MASK         (1 << PG_PWT_BIT)
217 2c0262af bellard
#define PG_PCD_MASK         (1 << PG_PCD_BIT)
218 2c0262af bellard
#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
219 2c0262af bellard
#define PG_DIRTY_MASK         (1 << PG_DIRTY_BIT)
220 2c0262af bellard
#define PG_PSE_MASK         (1 << PG_PSE_BIT)
221 2c0262af bellard
#define PG_GLOBAL_MASK         (1 << PG_GLOBAL_BIT)
222 5cf38396 bellard
#define PG_NX_MASK         (1LL << PG_NX_BIT)
223 2c0262af bellard
224 2c0262af bellard
#define PG_ERROR_W_BIT     1
225 2c0262af bellard
226 2c0262af bellard
#define PG_ERROR_P_MASK    0x01
227 2c0262af bellard
#define PG_ERROR_W_MASK    (1 << PG_ERROR_W_BIT)
228 2c0262af bellard
#define PG_ERROR_U_MASK    0x04
229 2c0262af bellard
#define PG_ERROR_RSVD_MASK 0x08
230 5cf38396 bellard
#define PG_ERROR_I_D_MASK  0x10
231 2c0262af bellard
232 2c0262af bellard
#define MSR_IA32_APICBASE               0x1b
233 2c0262af bellard
#define MSR_IA32_APICBASE_BSP           (1<<8)
234 2c0262af bellard
#define MSR_IA32_APICBASE_ENABLE        (1<<11)
235 2c0262af bellard
#define MSR_IA32_APICBASE_BASE          (0xfffff<<12)
236 2c0262af bellard
237 2c0262af bellard
#define MSR_IA32_SYSENTER_CS            0x174
238 2c0262af bellard
#define MSR_IA32_SYSENTER_ESP           0x175
239 2c0262af bellard
#define MSR_IA32_SYSENTER_EIP           0x176
240 2c0262af bellard
241 8f091a59 bellard
#define MSR_MCG_CAP                     0x179
242 8f091a59 bellard
#define MSR_MCG_STATUS                  0x17a
243 8f091a59 bellard
#define MSR_MCG_CTL                     0x17b
244 8f091a59 bellard
245 e737b32a balrog
#define MSR_IA32_PERF_STATUS            0x198
246 e737b32a balrog
247 8f091a59 bellard
#define MSR_PAT                         0x277
248 8f091a59 bellard
249 14ce26e7 bellard
#define MSR_EFER                        0xc0000080
250 14ce26e7 bellard
251 14ce26e7 bellard
#define MSR_EFER_SCE   (1 << 0)
252 14ce26e7 bellard
#define MSR_EFER_LME   (1 << 8)
253 14ce26e7 bellard
#define MSR_EFER_LMA   (1 << 10)
254 14ce26e7 bellard
#define MSR_EFER_NXE   (1 << 11)
255 872929aa bellard
#define MSR_EFER_SVME  (1 << 12)
256 14ce26e7 bellard
#define MSR_EFER_FFXSR (1 << 14)
257 14ce26e7 bellard
258 14ce26e7 bellard
#define MSR_STAR                        0xc0000081
259 14ce26e7 bellard
#define MSR_LSTAR                       0xc0000082
260 14ce26e7 bellard
#define MSR_CSTAR                       0xc0000083
261 14ce26e7 bellard
#define MSR_FMASK                       0xc0000084
262 14ce26e7 bellard
#define MSR_FSBASE                      0xc0000100
263 14ce26e7 bellard
#define MSR_GSBASE                      0xc0000101
264 14ce26e7 bellard
#define MSR_KERNELGSBASE                0xc0000102
265 14ce26e7 bellard
266 0573fbfc ths
#define MSR_VM_HSAVE_PA                 0xc0010117
267 0573fbfc ths
268 14ce26e7 bellard
/* cpuid_features bits */
269 14ce26e7 bellard
#define CPUID_FP87 (1 << 0)
270 14ce26e7 bellard
#define CPUID_VME  (1 << 1)
271 14ce26e7 bellard
#define CPUID_DE   (1 << 2)
272 14ce26e7 bellard
#define CPUID_PSE  (1 << 3)
273 14ce26e7 bellard
#define CPUID_TSC  (1 << 4)
274 14ce26e7 bellard
#define CPUID_MSR  (1 << 5)
275 14ce26e7 bellard
#define CPUID_PAE  (1 << 6)
276 14ce26e7 bellard
#define CPUID_MCE  (1 << 7)
277 14ce26e7 bellard
#define CPUID_CX8  (1 << 8)
278 14ce26e7 bellard
#define CPUID_APIC (1 << 9)
279 14ce26e7 bellard
#define CPUID_SEP  (1 << 11) /* sysenter/sysexit */
280 14ce26e7 bellard
#define CPUID_MTRR (1 << 12)
281 14ce26e7 bellard
#define CPUID_PGE  (1 << 13)
282 14ce26e7 bellard
#define CPUID_MCA  (1 << 14)
283 14ce26e7 bellard
#define CPUID_CMOV (1 << 15)
284 8f091a59 bellard
#define CPUID_PAT  (1 << 16)
285 8988ae89 bellard
#define CPUID_PSE36   (1 << 17)
286 a049de61 bellard
#define CPUID_PN   (1 << 18)
287 8f091a59 bellard
#define CPUID_CLFLUSH (1 << 19)
288 a049de61 bellard
#define CPUID_DTS (1 << 21)
289 a049de61 bellard
#define CPUID_ACPI (1 << 22)
290 14ce26e7 bellard
#define CPUID_MMX  (1 << 23)
291 14ce26e7 bellard
#define CPUID_FXSR (1 << 24)
292 14ce26e7 bellard
#define CPUID_SSE  (1 << 25)
293 14ce26e7 bellard
#define CPUID_SSE2 (1 << 26)
294 a049de61 bellard
#define CPUID_SS (1 << 27)
295 a049de61 bellard
#define CPUID_HT (1 << 28)
296 a049de61 bellard
#define CPUID_TM (1 << 29)
297 a049de61 bellard
#define CPUID_IA64 (1 << 30)
298 a049de61 bellard
#define CPUID_PBE (1 << 31)
299 14ce26e7 bellard
300 465e9838 bellard
#define CPUID_EXT_SSE3     (1 << 0)
301 558fa836 pbrook
#define CPUID_EXT_DTES64   (1 << 2)
302 9df217a3 bellard
#define CPUID_EXT_MONITOR  (1 << 3)
303 a049de61 bellard
#define CPUID_EXT_DSCPL    (1 << 4)
304 a049de61 bellard
#define CPUID_EXT_VMX      (1 << 5)
305 a049de61 bellard
#define CPUID_EXT_SMX      (1 << 6)
306 a049de61 bellard
#define CPUID_EXT_EST      (1 << 7)
307 a049de61 bellard
#define CPUID_EXT_TM2      (1 << 8)
308 a049de61 bellard
#define CPUID_EXT_SSSE3    (1 << 9)
309 a049de61 bellard
#define CPUID_EXT_CID      (1 << 10)
310 9df217a3 bellard
#define CPUID_EXT_CX16     (1 << 13)
311 a049de61 bellard
#define CPUID_EXT_XTPR     (1 << 14)
312 558fa836 pbrook
#define CPUID_EXT_PDCM     (1 << 15)
313 558fa836 pbrook
#define CPUID_EXT_DCA      (1 << 18)
314 558fa836 pbrook
#define CPUID_EXT_SSE41    (1 << 19)
315 558fa836 pbrook
#define CPUID_EXT_SSE42    (1 << 20)
316 558fa836 pbrook
#define CPUID_EXT_X2APIC   (1 << 21)
317 558fa836 pbrook
#define CPUID_EXT_MOVBE    (1 << 22)
318 558fa836 pbrook
#define CPUID_EXT_POPCNT   (1 << 23)
319 558fa836 pbrook
#define CPUID_EXT_XSAVE    (1 << 26)
320 558fa836 pbrook
#define CPUID_EXT_OSXSAVE  (1 << 27)
321 9df217a3 bellard
322 9df217a3 bellard
#define CPUID_EXT2_SYSCALL (1 << 11)
323 a049de61 bellard
#define CPUID_EXT2_MP      (1 << 19)
324 9df217a3 bellard
#define CPUID_EXT2_NX      (1 << 20)
325 a049de61 bellard
#define CPUID_EXT2_MMXEXT  (1 << 22)
326 8d9bfc2b bellard
#define CPUID_EXT2_FFXSR   (1 << 25)
327 a049de61 bellard
#define CPUID_EXT2_PDPE1GB (1 << 26)
328 a049de61 bellard
#define CPUID_EXT2_RDTSCP  (1 << 27)
329 9df217a3 bellard
#define CPUID_EXT2_LM      (1 << 29)
330 a049de61 bellard
#define CPUID_EXT2_3DNOWEXT (1 << 30)
331 a049de61 bellard
#define CPUID_EXT2_3DNOW   (1 << 31)
332 9df217a3 bellard
333 a049de61 bellard
#define CPUID_EXT3_LAHF_LM (1 << 0)
334 a049de61 bellard
#define CPUID_EXT3_CMP_LEG (1 << 1)
335 0573fbfc ths
#define CPUID_EXT3_SVM     (1 << 2)
336 a049de61 bellard
#define CPUID_EXT3_EXTAPIC (1 << 3)
337 a049de61 bellard
#define CPUID_EXT3_CR8LEG  (1 << 4)
338 a049de61 bellard
#define CPUID_EXT3_ABM     (1 << 5)
339 a049de61 bellard
#define CPUID_EXT3_SSE4A   (1 << 6)
340 a049de61 bellard
#define CPUID_EXT3_MISALIGNSSE (1 << 7)
341 a049de61 bellard
#define CPUID_EXT3_3DNOWPREFETCH (1 << 8)
342 a049de61 bellard
#define CPUID_EXT3_OSVW    (1 << 9)
343 a049de61 bellard
#define CPUID_EXT3_IBS     (1 << 10)
344 872929aa bellard
#define CPUID_EXT3_SKINIT  (1 << 12)
345 0573fbfc ths
346 c5096daf balrog
#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
347 c5096daf balrog
#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
348 c5096daf balrog
#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
349 c5096daf balrog
350 c5096daf balrog
#define CPUID_VENDOR_AMD_1   0x68747541 /* "Auth" */
351 c5096daf balrog
#define CPUID_VENDOR_AMD_2   0x69746e65 /* "enti" */ 
352 c5096daf balrog
#define CPUID_VENDOR_AMD_3   0x444d4163 /* "cAMD" */
353 c5096daf balrog
354 e737b32a balrog
#define CPUID_MWAIT_IBE     (1 << 1) /* Interrupts can exit capability */
355 a876e289 balrog
#define CPUID_MWAIT_EMX     (1 << 0) /* enumeration supported */
356 e737b32a balrog
357 2c0262af bellard
#define EXCP00_DIVZ        0
358 2c0262af bellard
#define EXCP01_SSTP        1
359 2c0262af bellard
#define EXCP02_NMI        2
360 2c0262af bellard
#define EXCP03_INT3        3
361 2c0262af bellard
#define EXCP04_INTO        4
362 2c0262af bellard
#define EXCP05_BOUND        5
363 2c0262af bellard
#define EXCP06_ILLOP        6
364 2c0262af bellard
#define EXCP07_PREX        7
365 2c0262af bellard
#define EXCP08_DBLE        8
366 2c0262af bellard
#define EXCP09_XERR        9
367 2c0262af bellard
#define EXCP0A_TSS        10
368 2c0262af bellard
#define EXCP0B_NOSEG        11
369 2c0262af bellard
#define EXCP0C_STACK        12
370 2c0262af bellard
#define EXCP0D_GPF        13
371 2c0262af bellard
#define EXCP0E_PAGE        14
372 2c0262af bellard
#define EXCP10_COPR        16
373 2c0262af bellard
#define EXCP11_ALGN        17
374 2c0262af bellard
#define EXCP12_MCHK        18
375 2c0262af bellard
376 d2fd1af7 bellard
#define EXCP_SYSCALL    0x100 /* only happens in user only emulation
377 d2fd1af7 bellard
                                 for syscall instruction */
378 d2fd1af7 bellard
379 2c0262af bellard
enum {
380 2c0262af bellard
    CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
381 1235fc06 ths
    CC_OP_EFLAGS,  /* all cc are explicitly computed, CC_SRC = flags */
382 d36cd60e bellard
383 d36cd60e bellard
    CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
384 d36cd60e bellard
    CC_OP_MULW,
385 d36cd60e bellard
    CC_OP_MULL,
386 14ce26e7 bellard
    CC_OP_MULQ,
387 2c0262af bellard
388 2c0262af bellard
    CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
389 2c0262af bellard
    CC_OP_ADDW,
390 2c0262af bellard
    CC_OP_ADDL,
391 14ce26e7 bellard
    CC_OP_ADDQ,
392 2c0262af bellard
393 2c0262af bellard
    CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
394 2c0262af bellard
    CC_OP_ADCW,
395 2c0262af bellard
    CC_OP_ADCL,
396 14ce26e7 bellard
    CC_OP_ADCQ,
397 2c0262af bellard
398 2c0262af bellard
    CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
399 2c0262af bellard
    CC_OP_SUBW,
400 2c0262af bellard
    CC_OP_SUBL,
401 14ce26e7 bellard
    CC_OP_SUBQ,
402 2c0262af bellard
403 2c0262af bellard
    CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
404 2c0262af bellard
    CC_OP_SBBW,
405 2c0262af bellard
    CC_OP_SBBL,
406 14ce26e7 bellard
    CC_OP_SBBQ,
407 2c0262af bellard
408 2c0262af bellard
    CC_OP_LOGICB, /* modify all flags, CC_DST = res */
409 2c0262af bellard
    CC_OP_LOGICW,
410 2c0262af bellard
    CC_OP_LOGICL,
411 14ce26e7 bellard
    CC_OP_LOGICQ,
412 2c0262af bellard
413 2c0262af bellard
    CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
414 2c0262af bellard
    CC_OP_INCW,
415 2c0262af bellard
    CC_OP_INCL,
416 14ce26e7 bellard
    CC_OP_INCQ,
417 2c0262af bellard
418 2c0262af bellard
    CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C  */
419 2c0262af bellard
    CC_OP_DECW,
420 2c0262af bellard
    CC_OP_DECL,
421 14ce26e7 bellard
    CC_OP_DECQ,
422 2c0262af bellard
423 6b652794 bellard
    CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
424 2c0262af bellard
    CC_OP_SHLW,
425 2c0262af bellard
    CC_OP_SHLL,
426 14ce26e7 bellard
    CC_OP_SHLQ,
427 2c0262af bellard
428 2c0262af bellard
    CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
429 2c0262af bellard
    CC_OP_SARW,
430 2c0262af bellard
    CC_OP_SARL,
431 14ce26e7 bellard
    CC_OP_SARQ,
432 2c0262af bellard
433 2c0262af bellard
    CC_OP_NB,
434 2c0262af bellard
};
435 2c0262af bellard
436 7a0e1f41 bellard
#ifdef FLOATX80
437 2c0262af bellard
#define USE_X86LDOUBLE
438 2c0262af bellard
#endif
439 2c0262af bellard
440 2c0262af bellard
#ifdef USE_X86LDOUBLE
441 7a0e1f41 bellard
typedef floatx80 CPU86_LDouble;
442 2c0262af bellard
#else
443 7a0e1f41 bellard
typedef float64 CPU86_LDouble;
444 2c0262af bellard
#endif
445 2c0262af bellard
446 2c0262af bellard
typedef struct SegmentCache {
447 2c0262af bellard
    uint32_t selector;
448 14ce26e7 bellard
    target_ulong base;
449 2c0262af bellard
    uint32_t limit;
450 2c0262af bellard
    uint32_t flags;
451 2c0262af bellard
} SegmentCache;
452 2c0262af bellard
453 826461bb bellard
typedef union {
454 664e0f19 bellard
    uint8_t _b[16];
455 664e0f19 bellard
    uint16_t _w[8];
456 664e0f19 bellard
    uint32_t _l[4];
457 664e0f19 bellard
    uint64_t _q[2];
458 7a0e1f41 bellard
    float32 _s[4];
459 7a0e1f41 bellard
    float64 _d[2];
460 14ce26e7 bellard
} XMMReg;
461 14ce26e7 bellard
462 826461bb bellard
typedef union {
463 826461bb bellard
    uint8_t _b[8];
464 a35f3ec7 aurel32
    uint16_t _w[4];
465 a35f3ec7 aurel32
    uint32_t _l[2];
466 a35f3ec7 aurel32
    float32 _s[2];
467 826461bb bellard
    uint64_t q;
468 826461bb bellard
} MMXReg;
469 826461bb bellard
470 826461bb bellard
#ifdef WORDS_BIGENDIAN
471 826461bb bellard
#define XMM_B(n) _b[15 - (n)]
472 826461bb bellard
#define XMM_W(n) _w[7 - (n)]
473 826461bb bellard
#define XMM_L(n) _l[3 - (n)]
474 664e0f19 bellard
#define XMM_S(n) _s[3 - (n)]
475 826461bb bellard
#define XMM_Q(n) _q[1 - (n)]
476 664e0f19 bellard
#define XMM_D(n) _d[1 - (n)]
477 826461bb bellard
478 826461bb bellard
#define MMX_B(n) _b[7 - (n)]
479 826461bb bellard
#define MMX_W(n) _w[3 - (n)]
480 826461bb bellard
#define MMX_L(n) _l[1 - (n)]
481 a35f3ec7 aurel32
#define MMX_S(n) _s[1 - (n)]
482 826461bb bellard
#else
483 826461bb bellard
#define XMM_B(n) _b[n]
484 826461bb bellard
#define XMM_W(n) _w[n]
485 826461bb bellard
#define XMM_L(n) _l[n]
486 664e0f19 bellard
#define XMM_S(n) _s[n]
487 826461bb bellard
#define XMM_Q(n) _q[n]
488 664e0f19 bellard
#define XMM_D(n) _d[n]
489 826461bb bellard
490 826461bb bellard
#define MMX_B(n) _b[n]
491 826461bb bellard
#define MMX_W(n) _w[n]
492 826461bb bellard
#define MMX_L(n) _l[n]
493 a35f3ec7 aurel32
#define MMX_S(n) _s[n]
494 826461bb bellard
#endif
495 664e0f19 bellard
#define MMX_Q(n) q
496 826461bb bellard
497 14ce26e7 bellard
#ifdef TARGET_X86_64
498 14ce26e7 bellard
#define CPU_NB_REGS 16
499 14ce26e7 bellard
#else
500 14ce26e7 bellard
#define CPU_NB_REGS 8
501 14ce26e7 bellard
#endif
502 14ce26e7 bellard
503 6ebbf390 j_mayer
#define NB_MMU_MODES 2
504 6ebbf390 j_mayer
505 2c0262af bellard
typedef struct CPUX86State {
506 2c0262af bellard
    /* standard registers */
507 14ce26e7 bellard
    target_ulong regs[CPU_NB_REGS];
508 14ce26e7 bellard
    target_ulong eip;
509 14ce26e7 bellard
    target_ulong eflags; /* eflags register. During CPU emulation, CC
510 2c0262af bellard
                        flags and DF are set to zero because they are
511 2c0262af bellard
                        stored elsewhere */
512 2c0262af bellard
513 2c0262af bellard
    /* emulator internal eflags handling */
514 14ce26e7 bellard
    target_ulong cc_src;
515 14ce26e7 bellard
    target_ulong cc_dst;
516 2c0262af bellard
    uint32_t cc_op;
517 2c0262af bellard
    int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
518 db620f46 bellard
    uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
519 db620f46 bellard
                        are known at translation time. */
520 db620f46 bellard
    uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
521 2c0262af bellard
522 9df217a3 bellard
    /* segments */
523 9df217a3 bellard
    SegmentCache segs[6]; /* selector values */
524 9df217a3 bellard
    SegmentCache ldt;
525 9df217a3 bellard
    SegmentCache tr;
526 9df217a3 bellard
    SegmentCache gdt; /* only base and limit are used */
527 9df217a3 bellard
    SegmentCache idt; /* only base and limit are used */
528 9df217a3 bellard
529 db620f46 bellard
    target_ulong cr[5]; /* NOTE: cr1 is unused */
530 0ba5f006 aurel32
    uint64_t a20_mask;
531 9df217a3 bellard
532 2c0262af bellard
    /* FPU state */
533 2c0262af bellard
    unsigned int fpstt; /* top of stack index */
534 2c0262af bellard
    unsigned int fpus;
535 2c0262af bellard
    unsigned int fpuc;
536 2c0262af bellard
    uint8_t fptags[8];   /* 0 = valid, 1 = empty */
537 664e0f19 bellard
    union {
538 664e0f19 bellard
#ifdef USE_X86LDOUBLE
539 664e0f19 bellard
        CPU86_LDouble d __attribute__((aligned(16)));
540 664e0f19 bellard
#else
541 664e0f19 bellard
        CPU86_LDouble d;
542 664e0f19 bellard
#endif
543 664e0f19 bellard
        MMXReg mmx;
544 664e0f19 bellard
    } fpregs[8];
545 2c0262af bellard
546 2c0262af bellard
    /* emulator internal variables */
547 7a0e1f41 bellard
    float_status fp_status;
548 2c0262af bellard
    CPU86_LDouble ft0;
549 3b46e624 ths
550 a35f3ec7 aurel32
    float_status mmx_status; /* for 3DNow! float ops */
551 7a0e1f41 bellard
    float_status sse_status;
552 664e0f19 bellard
    uint32_t mxcsr;
553 14ce26e7 bellard
    XMMReg xmm_regs[CPU_NB_REGS];
554 14ce26e7 bellard
    XMMReg xmm_t0;
555 664e0f19 bellard
    MMXReg mmx_t0;
556 1e4840bf bellard
    target_ulong cc_tmp; /* temporary for rcr/rcl */
557 14ce26e7 bellard
558 2c0262af bellard
    /* sysenter registers */
559 2c0262af bellard
    uint32_t sysenter_cs;
560 2436b61a balrog
    target_ulong sysenter_esp;
561 2436b61a balrog
    target_ulong sysenter_eip;
562 8d9bfc2b bellard
    uint64_t efer;
563 8d9bfc2b bellard
    uint64_t star;
564 0573fbfc ths
565 5cc1d1e6 bellard
    uint64_t vm_hsave;
566 5cc1d1e6 bellard
    uint64_t vm_vmcb;
567 33c263df bellard
    uint64_t tsc_offset;
568 0573fbfc ths
    uint64_t intercept;
569 0573fbfc ths
    uint16_t intercept_cr_read;
570 0573fbfc ths
    uint16_t intercept_cr_write;
571 0573fbfc ths
    uint16_t intercept_dr_read;
572 0573fbfc ths
    uint16_t intercept_dr_write;
573 0573fbfc ths
    uint32_t intercept_exceptions;
574 db620f46 bellard
    uint8_t v_tpr;
575 0573fbfc ths
576 14ce26e7 bellard
#ifdef TARGET_X86_64
577 14ce26e7 bellard
    target_ulong lstar;
578 14ce26e7 bellard
    target_ulong cstar;
579 14ce26e7 bellard
    target_ulong fmask;
580 14ce26e7 bellard
    target_ulong kernelgsbase;
581 14ce26e7 bellard
#endif
582 58fe2f10 bellard
583 8f091a59 bellard
    uint64_t pat;
584 8f091a59 bellard
585 2c0262af bellard
    /* exception/interrupt handling */
586 2c0262af bellard
    int error_code;
587 2c0262af bellard
    int exception_is_int;
588 826461bb bellard
    target_ulong exception_next_eip;
589 14ce26e7 bellard
    target_ulong dr[8]; /* debug registers */
590 3b21e03e bellard
    uint32_t smbase;
591 678dde13 ths
    int old_exception;  /* exception in flight */
592 2c0262af bellard
593 a316d335 bellard
    CPU_COMMON
594 2c0262af bellard
595 14ce26e7 bellard
    /* processor features (e.g. for CPUID insn) */
596 8d9bfc2b bellard
    uint32_t cpuid_level;
597 14ce26e7 bellard
    uint32_t cpuid_vendor1;
598 14ce26e7 bellard
    uint32_t cpuid_vendor2;
599 14ce26e7 bellard
    uint32_t cpuid_vendor3;
600 14ce26e7 bellard
    uint32_t cpuid_version;
601 14ce26e7 bellard
    uint32_t cpuid_features;
602 9df217a3 bellard
    uint32_t cpuid_ext_features;
603 8d9bfc2b bellard
    uint32_t cpuid_xlevel;
604 8d9bfc2b bellard
    uint32_t cpuid_model[12];
605 8d9bfc2b bellard
    uint32_t cpuid_ext2_features;
606 0573fbfc ths
    uint32_t cpuid_ext3_features;
607 eae7629b ths
    uint32_t cpuid_apic_id;
608 3b46e624 ths
609 9df217a3 bellard
#ifdef USE_KQEMU
610 9df217a3 bellard
    int kqemu_enabled;
611 f1c85677 bellard
    int last_io_time;
612 9df217a3 bellard
#endif
613 14ce26e7 bellard
    /* in order to simplify APIC support, we leave this pointer to the
614 14ce26e7 bellard
       user */
615 14ce26e7 bellard
    struct APICState *apic_state;
616 2c0262af bellard
} CPUX86State;
617 2c0262af bellard
618 aaed909a bellard
CPUX86State *cpu_x86_init(const char *cpu_model);
619 2c0262af bellard
int cpu_x86_exec(CPUX86State *s);
620 2c0262af bellard
void cpu_x86_close(CPUX86State *s);
621 a049de61 bellard
void x86_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt,
622 a049de61 bellard
                                                 ...));
623 d720b93d bellard
int cpu_get_pic_interrupt(CPUX86State *s);
624 2ee73ac3 bellard
/* MSDOS compatibility mode FPU exception support */
625 2ee73ac3 bellard
void cpu_set_ferr(CPUX86State *s);
626 2c0262af bellard
627 2c0262af bellard
/* this function must always be used to load data in the segment
628 2c0262af bellard
   cache: it synchronizes the hflags with the segment cache values */
629 5fafdf24 ths
static inline void cpu_x86_load_seg_cache(CPUX86State *env,
630 2c0262af bellard
                                          int seg_reg, unsigned int selector,
631 8988ae89 bellard
                                          target_ulong base,
632 5fafdf24 ths
                                          unsigned int limit,
633 2c0262af bellard
                                          unsigned int flags)
634 2c0262af bellard
{
635 2c0262af bellard
    SegmentCache *sc;
636 2c0262af bellard
    unsigned int new_hflags;
637 3b46e624 ths
638 2c0262af bellard
    sc = &env->segs[seg_reg];
639 2c0262af bellard
    sc->selector = selector;
640 2c0262af bellard
    sc->base = base;
641 2c0262af bellard
    sc->limit = limit;
642 2c0262af bellard
    sc->flags = flags;
643 2c0262af bellard
644 2c0262af bellard
    /* update the hidden flags */
645 14ce26e7 bellard
    {
646 14ce26e7 bellard
        if (seg_reg == R_CS) {
647 14ce26e7 bellard
#ifdef TARGET_X86_64
648 14ce26e7 bellard
            if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
649 14ce26e7 bellard
                /* long mode */
650 14ce26e7 bellard
                env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
651 14ce26e7 bellard
                env->hflags &= ~(HF_ADDSEG_MASK);
652 5fafdf24 ths
            } else
653 14ce26e7 bellard
#endif
654 14ce26e7 bellard
            {
655 14ce26e7 bellard
                /* legacy / compatibility case */
656 14ce26e7 bellard
                new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
657 14ce26e7 bellard
                    >> (DESC_B_SHIFT - HF_CS32_SHIFT);
658 14ce26e7 bellard
                env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
659 14ce26e7 bellard
                    new_hflags;
660 14ce26e7 bellard
            }
661 14ce26e7 bellard
        }
662 14ce26e7 bellard
        new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
663 14ce26e7 bellard
            >> (DESC_B_SHIFT - HF_SS32_SHIFT);
664 14ce26e7 bellard
        if (env->hflags & HF_CS64_MASK) {
665 14ce26e7 bellard
            /* zero base assumed for DS, ES and SS in long mode */
666 5fafdf24 ths
        } else if (!(env->cr[0] & CR0_PE_MASK) ||
667 735a8fd3 bellard
                   (env->eflags & VM_MASK) ||
668 735a8fd3 bellard
                   !(env->hflags & HF_CS32_MASK)) {
669 14ce26e7 bellard
            /* XXX: try to avoid this test. The problem comes from the
670 14ce26e7 bellard
               fact that is real mode or vm86 mode we only modify the
671 14ce26e7 bellard
               'base' and 'selector' fields of the segment cache to go
672 14ce26e7 bellard
               faster. A solution may be to force addseg to one in
673 14ce26e7 bellard
               translate-i386.c. */
674 14ce26e7 bellard
            new_hflags |= HF_ADDSEG_MASK;
675 14ce26e7 bellard
        } else {
676 5fafdf24 ths
            new_hflags |= ((env->segs[R_DS].base |
677 735a8fd3 bellard
                            env->segs[R_ES].base |
678 5fafdf24 ths
                            env->segs[R_SS].base) != 0) <<
679 14ce26e7 bellard
                HF_ADDSEG_SHIFT;
680 14ce26e7 bellard
        }
681 5fafdf24 ths
        env->hflags = (env->hflags &
682 14ce26e7 bellard
                       ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
683 2c0262af bellard
    }
684 2c0262af bellard
}
685 2c0262af bellard
686 2c0262af bellard
/* wrapper, just in case memory mappings must be changed */
687 2c0262af bellard
static inline void cpu_x86_set_cpl(CPUX86State *s, int cpl)
688 2c0262af bellard
{
689 2c0262af bellard
#if HF_CPL_MASK == 3
690 2c0262af bellard
    s->hflags = (s->hflags & ~HF_CPL_MASK) | cpl;
691 2c0262af bellard
#else
692 2c0262af bellard
#error HF_CPL_MASK is hardcoded
693 2c0262af bellard
#endif
694 2c0262af bellard
}
695 2c0262af bellard
696 1f1af9fd bellard
/* used for debug or cpu save/restore */
697 1f1af9fd bellard
void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, CPU86_LDouble f);
698 1f1af9fd bellard
CPU86_LDouble cpu_set_fp80(uint64_t mant, uint16_t upper);
699 1f1af9fd bellard
700 2c0262af bellard
/* the following helpers are only usable in user mode simulation as
701 2c0262af bellard
   they can trigger unexpected exceptions */
702 2c0262af bellard
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
703 6f12a2a6 bellard
void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
704 6f12a2a6 bellard
void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
705 2c0262af bellard
706 2c0262af bellard
/* you can call this signal handler from your SIGBUS and SIGSEGV
707 2c0262af bellard
   signal handlers to inform the virtual CPU of exceptions. non zero
708 2c0262af bellard
   is returned if the signal was handled by the virtual CPU.  */
709 5fafdf24 ths
int cpu_x86_signal_handler(int host_signum, void *pinfo,
710 2c0262af bellard
                           void *puc);
711 461c0471 bellard
void cpu_x86_set_a20(CPUX86State *env, int a20_state);
712 2c0262af bellard
713 28ab0e2e bellard
uint64_t cpu_get_tsc(CPUX86State *env);
714 28ab0e2e bellard
715 14ce26e7 bellard
void cpu_set_apic_base(CPUX86State *env, uint64_t val);
716 14ce26e7 bellard
uint64_t cpu_get_apic_base(CPUX86State *env);
717 9230e66e bellard
void cpu_set_apic_tpr(CPUX86State *env, uint8_t val);
718 9230e66e bellard
#ifndef NO_CPU_IO_DEFS
719 9230e66e bellard
uint8_t cpu_get_apic_tpr(CPUX86State *env);
720 9230e66e bellard
#endif
721 3b21e03e bellard
void cpu_smm_update(CPUX86State *env);
722 14ce26e7 bellard
723 64a595f2 bellard
/* will be suppressed */
724 64a595f2 bellard
void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
725 64a595f2 bellard
726 2c0262af bellard
/* used to debug */
727 2c0262af bellard
#define X86_DUMP_FPU  0x0001 /* dump FPU state too */
728 2c0262af bellard
#define X86_DUMP_CCOP 0x0002 /* dump qemu flag cache */
729 2c0262af bellard
730 f1c85677 bellard
#ifdef USE_KQEMU
731 f1c85677 bellard
static inline int cpu_get_time_fast(void)
732 f1c85677 bellard
{
733 f1c85677 bellard
    int low, high;
734 f1c85677 bellard
    asm volatile("rdtsc" : "=a" (low), "=d" (high));
735 f1c85677 bellard
    return low;
736 f1c85677 bellard
}
737 f1c85677 bellard
#endif
738 f1c85677 bellard
739 2c0262af bellard
#define TARGET_PAGE_BITS 12
740 9467d44c ths
741 9467d44c ths
#define CPUState CPUX86State
742 9467d44c ths
#define cpu_init cpu_x86_init
743 9467d44c ths
#define cpu_exec cpu_x86_exec
744 9467d44c ths
#define cpu_gen_code cpu_x86_gen_code
745 9467d44c ths
#define cpu_signal_handler cpu_x86_signal_handler
746 a049de61 bellard
#define cpu_list x86_cpu_list
747 9467d44c ths
748 2436b61a balrog
#define CPU_SAVE_VERSION 7
749 b3c7724c pbrook
750 6ebbf390 j_mayer
/* MMU modes definitions */
751 6ebbf390 j_mayer
#define MMU_MODE0_SUFFIX _kernel
752 6ebbf390 j_mayer
#define MMU_MODE1_SUFFIX _user
753 6ebbf390 j_mayer
#define MMU_USER_IDX 1
754 6ebbf390 j_mayer
static inline int cpu_mmu_index (CPUState *env)
755 6ebbf390 j_mayer
{
756 6ebbf390 j_mayer
    return (env->hflags & HF_CPL_MASK) == 3 ? 1 : 0;
757 6ebbf390 j_mayer
}
758 6ebbf390 j_mayer
759 26a5f13b bellard
void optimize_flags_init(void);
760 26a5f13b bellard
761 b6abf97d bellard
typedef struct CCTable {
762 b6abf97d bellard
    int (*compute_all)(void); /* return all the flags */
763 b6abf97d bellard
    int (*compute_c)(void);  /* return the C flag */
764 b6abf97d bellard
} CCTable;
765 b6abf97d bellard
766 b6abf97d bellard
extern CCTable cc_table[];
767 b6abf97d bellard
768 6e68e076 pbrook
#if defined(CONFIG_USER_ONLY)
769 6e68e076 pbrook
static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
770 6e68e076 pbrook
{
771 f8ed7070 pbrook
    if (newsp)
772 6e68e076 pbrook
        env->regs[R_ESP] = newsp;
773 6e68e076 pbrook
    env->regs[R_EAX] = 0;
774 6e68e076 pbrook
}
775 6e68e076 pbrook
#endif
776 6e68e076 pbrook
777 2e70f6ef pbrook
#define CPU_PC_FROM_TB(env, tb) env->eip = tb->pc - tb->cs_base
778 2e70f6ef pbrook
779 2c0262af bellard
#include "cpu-all.h"
780 2c0262af bellard
781 0573fbfc ths
#include "svm.h"
782 0573fbfc ths
783 2c0262af bellard
#endif /* CPU_I386_H */