Statistics
| Branch: | Revision:

root / cpu-all.h @ f54b3f92

History | View | Annotate | Download (25.6 kB)

1 5a9fdfec bellard
/*
2 5a9fdfec bellard
 * defines common to all virtual CPUs
3 5fafdf24 ths
 *
4 5a9fdfec bellard
 *  Copyright (c) 2003 Fabrice Bellard
5 5a9fdfec bellard
 *
6 5a9fdfec bellard
 * This library is free software; you can redistribute it and/or
7 5a9fdfec bellard
 * modify it under the terms of the GNU Lesser General Public
8 5a9fdfec bellard
 * License as published by the Free Software Foundation; either
9 5a9fdfec bellard
 * version 2 of the License, or (at your option) any later version.
10 5a9fdfec bellard
 *
11 5a9fdfec bellard
 * This library is distributed in the hope that it will be useful,
12 5a9fdfec bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 5a9fdfec bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 5a9fdfec bellard
 * Lesser General Public License for more details.
15 5a9fdfec bellard
 *
16 5a9fdfec bellard
 * You should have received a copy of the GNU Lesser General Public
17 5a9fdfec bellard
 * License along with this library; if not, write to the Free Software
18 5a9fdfec bellard
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19 5a9fdfec bellard
 */
20 5a9fdfec bellard
#ifndef CPU_ALL_H
21 5a9fdfec bellard
#define CPU_ALL_H
22 5a9fdfec bellard
23 f54b3f92 aurel32
#if defined(__arm__) || defined(__sparc__) || defined(__mips__) || defined(__hppa__)
24 0ac4bd56 bellard
#define WORDS_ALIGNED
25 0ac4bd56 bellard
#endif
26 0ac4bd56 bellard
27 5fafdf24 ths
/* some important defines:
28 5fafdf24 ths
 *
29 0ac4bd56 bellard
 * WORDS_ALIGNED : if defined, the host cpu can only make word aligned
30 0ac4bd56 bellard
 * memory accesses.
31 5fafdf24 ths
 *
32 0ac4bd56 bellard
 * WORDS_BIGENDIAN : if defined, the host cpu is big endian and
33 0ac4bd56 bellard
 * otherwise little endian.
34 5fafdf24 ths
 *
35 0ac4bd56 bellard
 * (TARGET_WORDS_ALIGNED : same for target cpu (not supported yet))
36 5fafdf24 ths
 *
37 0ac4bd56 bellard
 * TARGET_WORDS_BIGENDIAN : same for target cpu
38 0ac4bd56 bellard
 */
39 0ac4bd56 bellard
40 f193c797 bellard
#include "bswap.h"
41 f193c797 bellard
42 f193c797 bellard
#if defined(WORDS_BIGENDIAN) != defined(TARGET_WORDS_BIGENDIAN)
43 f193c797 bellard
#define BSWAP_NEEDED
44 f193c797 bellard
#endif
45 f193c797 bellard
46 f193c797 bellard
#ifdef BSWAP_NEEDED
47 f193c797 bellard
48 f193c797 bellard
static inline uint16_t tswap16(uint16_t s)
49 f193c797 bellard
{
50 f193c797 bellard
    return bswap16(s);
51 f193c797 bellard
}
52 f193c797 bellard
53 f193c797 bellard
static inline uint32_t tswap32(uint32_t s)
54 f193c797 bellard
{
55 f193c797 bellard
    return bswap32(s);
56 f193c797 bellard
}
57 f193c797 bellard
58 f193c797 bellard
static inline uint64_t tswap64(uint64_t s)
59 f193c797 bellard
{
60 f193c797 bellard
    return bswap64(s);
61 f193c797 bellard
}
62 f193c797 bellard
63 f193c797 bellard
static inline void tswap16s(uint16_t *s)
64 f193c797 bellard
{
65 f193c797 bellard
    *s = bswap16(*s);
66 f193c797 bellard
}
67 f193c797 bellard
68 f193c797 bellard
static inline void tswap32s(uint32_t *s)
69 f193c797 bellard
{
70 f193c797 bellard
    *s = bswap32(*s);
71 f193c797 bellard
}
72 f193c797 bellard
73 f193c797 bellard
static inline void tswap64s(uint64_t *s)
74 f193c797 bellard
{
75 f193c797 bellard
    *s = bswap64(*s);
76 f193c797 bellard
}
77 f193c797 bellard
78 f193c797 bellard
#else
79 f193c797 bellard
80 f193c797 bellard
static inline uint16_t tswap16(uint16_t s)
81 f193c797 bellard
{
82 f193c797 bellard
    return s;
83 f193c797 bellard
}
84 f193c797 bellard
85 f193c797 bellard
static inline uint32_t tswap32(uint32_t s)
86 f193c797 bellard
{
87 f193c797 bellard
    return s;
88 f193c797 bellard
}
89 f193c797 bellard
90 f193c797 bellard
static inline uint64_t tswap64(uint64_t s)
91 f193c797 bellard
{
92 f193c797 bellard
    return s;
93 f193c797 bellard
}
94 f193c797 bellard
95 f193c797 bellard
static inline void tswap16s(uint16_t *s)
96 f193c797 bellard
{
97 f193c797 bellard
}
98 f193c797 bellard
99 f193c797 bellard
static inline void tswap32s(uint32_t *s)
100 f193c797 bellard
{
101 f193c797 bellard
}
102 f193c797 bellard
103 f193c797 bellard
static inline void tswap64s(uint64_t *s)
104 f193c797 bellard
{
105 f193c797 bellard
}
106 f193c797 bellard
107 f193c797 bellard
#endif
108 f193c797 bellard
109 f193c797 bellard
#if TARGET_LONG_SIZE == 4
110 f193c797 bellard
#define tswapl(s) tswap32(s)
111 f193c797 bellard
#define tswapls(s) tswap32s((uint32_t *)(s))
112 0a962c02 bellard
#define bswaptls(s) bswap32s(s)
113 f193c797 bellard
#else
114 f193c797 bellard
#define tswapl(s) tswap64(s)
115 f193c797 bellard
#define tswapls(s) tswap64s((uint64_t *)(s))
116 0a962c02 bellard
#define bswaptls(s) bswap64s(s)
117 f193c797 bellard
#endif
118 f193c797 bellard
119 0ca9d380 aurel32
typedef union {
120 0ca9d380 aurel32
    float32 f;
121 0ca9d380 aurel32
    uint32_t l;
122 0ca9d380 aurel32
} CPU_FloatU;
123 0ca9d380 aurel32
124 832ed0fa bellard
/* NOTE: arm FPA is horrible as double 32 bit words are stored in big
125 832ed0fa bellard
   endian ! */
126 0ac4bd56 bellard
typedef union {
127 53cd6637 bellard
    float64 d;
128 9d60cac0 bellard
#if defined(WORDS_BIGENDIAN) \
129 9d60cac0 bellard
    || (defined(__arm__) && !defined(__VFP_FP__) && !defined(CONFIG_SOFTFLOAT))
130 0ac4bd56 bellard
    struct {
131 0ac4bd56 bellard
        uint32_t upper;
132 832ed0fa bellard
        uint32_t lower;
133 0ac4bd56 bellard
    } l;
134 0ac4bd56 bellard
#else
135 0ac4bd56 bellard
    struct {
136 0ac4bd56 bellard
        uint32_t lower;
137 832ed0fa bellard
        uint32_t upper;
138 0ac4bd56 bellard
    } l;
139 0ac4bd56 bellard
#endif
140 0ac4bd56 bellard
    uint64_t ll;
141 0ac4bd56 bellard
} CPU_DoubleU;
142 0ac4bd56 bellard
143 1f587329 blueswir1
#ifdef TARGET_SPARC
144 1f587329 blueswir1
typedef union {
145 1f587329 blueswir1
    float128 q;
146 1f587329 blueswir1
#if defined(WORDS_BIGENDIAN) \
147 1f587329 blueswir1
    || (defined(__arm__) && !defined(__VFP_FP__) && !defined(CONFIG_SOFTFLOAT))
148 1f587329 blueswir1
    struct {
149 1f587329 blueswir1
        uint32_t upmost;
150 1f587329 blueswir1
        uint32_t upper;
151 1f587329 blueswir1
        uint32_t lower;
152 1f587329 blueswir1
        uint32_t lowest;
153 1f587329 blueswir1
    } l;
154 1f587329 blueswir1
    struct {
155 1f587329 blueswir1
        uint64_t upper;
156 1f587329 blueswir1
        uint64_t lower;
157 1f587329 blueswir1
    } ll;
158 1f587329 blueswir1
#else
159 1f587329 blueswir1
    struct {
160 1f587329 blueswir1
        uint32_t lowest;
161 1f587329 blueswir1
        uint32_t lower;
162 1f587329 blueswir1
        uint32_t upper;
163 1f587329 blueswir1
        uint32_t upmost;
164 1f587329 blueswir1
    } l;
165 1f587329 blueswir1
    struct {
166 1f587329 blueswir1
        uint64_t lower;
167 1f587329 blueswir1
        uint64_t upper;
168 1f587329 blueswir1
    } ll;
169 1f587329 blueswir1
#endif
170 1f587329 blueswir1
} CPU_QuadU;
171 1f587329 blueswir1
#endif
172 1f587329 blueswir1
173 61382a50 bellard
/* CPU memory access without any memory or io remapping */
174 61382a50 bellard
175 83d73968 bellard
/*
176 83d73968 bellard
 * the generic syntax for the memory accesses is:
177 83d73968 bellard
 *
178 83d73968 bellard
 * load: ld{type}{sign}{size}{endian}_{access_type}(ptr)
179 83d73968 bellard
 *
180 83d73968 bellard
 * store: st{type}{size}{endian}_{access_type}(ptr, val)
181 83d73968 bellard
 *
182 83d73968 bellard
 * type is:
183 83d73968 bellard
 * (empty): integer access
184 83d73968 bellard
 *   f    : float access
185 5fafdf24 ths
 *
186 83d73968 bellard
 * sign is:
187 83d73968 bellard
 * (empty): for floats or 32 bit size
188 83d73968 bellard
 *   u    : unsigned
189 83d73968 bellard
 *   s    : signed
190 83d73968 bellard
 *
191 83d73968 bellard
 * size is:
192 83d73968 bellard
 *   b: 8 bits
193 83d73968 bellard
 *   w: 16 bits
194 83d73968 bellard
 *   l: 32 bits
195 83d73968 bellard
 *   q: 64 bits
196 5fafdf24 ths
 *
197 83d73968 bellard
 * endian is:
198 83d73968 bellard
 * (empty): target cpu endianness or 8 bit access
199 83d73968 bellard
 *   r    : reversed target cpu endianness (not implemented yet)
200 83d73968 bellard
 *   be   : big endian (not implemented yet)
201 83d73968 bellard
 *   le   : little endian (not implemented yet)
202 83d73968 bellard
 *
203 83d73968 bellard
 * access_type is:
204 83d73968 bellard
 *   raw    : host memory access
205 83d73968 bellard
 *   user   : user mode access using soft MMU
206 83d73968 bellard
 *   kernel : kernel mode access using soft MMU
207 83d73968 bellard
 */
208 c27004ec bellard
static inline int ldub_p(void *ptr)
209 5a9fdfec bellard
{
210 5a9fdfec bellard
    return *(uint8_t *)ptr;
211 5a9fdfec bellard
}
212 5a9fdfec bellard
213 c27004ec bellard
static inline int ldsb_p(void *ptr)
214 5a9fdfec bellard
{
215 5a9fdfec bellard
    return *(int8_t *)ptr;
216 5a9fdfec bellard
}
217 5a9fdfec bellard
218 c27004ec bellard
static inline void stb_p(void *ptr, int v)
219 5a9fdfec bellard
{
220 5a9fdfec bellard
    *(uint8_t *)ptr = v;
221 5a9fdfec bellard
}
222 5a9fdfec bellard
223 5a9fdfec bellard
/* NOTE: on arm, putting 2 in /proc/sys/debug/alignment so that the
224 5a9fdfec bellard
   kernel handles unaligned load/stores may give better results, but
225 5a9fdfec bellard
   it is a system wide setting : bad */
226 2df3b95d bellard
#if defined(WORDS_BIGENDIAN) || defined(WORDS_ALIGNED)
227 5a9fdfec bellard
228 5a9fdfec bellard
/* conservative code for little endian unaligned accesses */
229 2df3b95d bellard
static inline int lduw_le_p(void *ptr)
230 5a9fdfec bellard
{
231 5a9fdfec bellard
#ifdef __powerpc__
232 5a9fdfec bellard
    int val;
233 5a9fdfec bellard
    __asm__ __volatile__ ("lhbrx %0,0,%1" : "=r" (val) : "r" (ptr));
234 5a9fdfec bellard
    return val;
235 5a9fdfec bellard
#else
236 5a9fdfec bellard
    uint8_t *p = ptr;
237 5a9fdfec bellard
    return p[0] | (p[1] << 8);
238 5a9fdfec bellard
#endif
239 5a9fdfec bellard
}
240 5a9fdfec bellard
241 2df3b95d bellard
static inline int ldsw_le_p(void *ptr)
242 5a9fdfec bellard
{
243 5a9fdfec bellard
#ifdef __powerpc__
244 5a9fdfec bellard
    int val;
245 5a9fdfec bellard
    __asm__ __volatile__ ("lhbrx %0,0,%1" : "=r" (val) : "r" (ptr));
246 5a9fdfec bellard
    return (int16_t)val;
247 5a9fdfec bellard
#else
248 5a9fdfec bellard
    uint8_t *p = ptr;
249 5a9fdfec bellard
    return (int16_t)(p[0] | (p[1] << 8));
250 5a9fdfec bellard
#endif
251 5a9fdfec bellard
}
252 5a9fdfec bellard
253 2df3b95d bellard
static inline int ldl_le_p(void *ptr)
254 5a9fdfec bellard
{
255 5a9fdfec bellard
#ifdef __powerpc__
256 5a9fdfec bellard
    int val;
257 5a9fdfec bellard
    __asm__ __volatile__ ("lwbrx %0,0,%1" : "=r" (val) : "r" (ptr));
258 5a9fdfec bellard
    return val;
259 5a9fdfec bellard
#else
260 5a9fdfec bellard
    uint8_t *p = ptr;
261 5a9fdfec bellard
    return p[0] | (p[1] << 8) | (p[2] << 16) | (p[3] << 24);
262 5a9fdfec bellard
#endif
263 5a9fdfec bellard
}
264 5a9fdfec bellard
265 2df3b95d bellard
static inline uint64_t ldq_le_p(void *ptr)
266 5a9fdfec bellard
{
267 5a9fdfec bellard
    uint8_t *p = ptr;
268 5a9fdfec bellard
    uint32_t v1, v2;
269 f0aca822 bellard
    v1 = ldl_le_p(p);
270 f0aca822 bellard
    v2 = ldl_le_p(p + 4);
271 5a9fdfec bellard
    return v1 | ((uint64_t)v2 << 32);
272 5a9fdfec bellard
}
273 5a9fdfec bellard
274 2df3b95d bellard
static inline void stw_le_p(void *ptr, int v)
275 5a9fdfec bellard
{
276 5a9fdfec bellard
#ifdef __powerpc__
277 5a9fdfec bellard
    __asm__ __volatile__ ("sthbrx %1,0,%2" : "=m" (*(uint16_t *)ptr) : "r" (v), "r" (ptr));
278 5a9fdfec bellard
#else
279 5a9fdfec bellard
    uint8_t *p = ptr;
280 5a9fdfec bellard
    p[0] = v;
281 5a9fdfec bellard
    p[1] = v >> 8;
282 5a9fdfec bellard
#endif
283 5a9fdfec bellard
}
284 5a9fdfec bellard
285 2df3b95d bellard
static inline void stl_le_p(void *ptr, int v)
286 5a9fdfec bellard
{
287 5a9fdfec bellard
#ifdef __powerpc__
288 5a9fdfec bellard
    __asm__ __volatile__ ("stwbrx %1,0,%2" : "=m" (*(uint32_t *)ptr) : "r" (v), "r" (ptr));
289 5a9fdfec bellard
#else
290 5a9fdfec bellard
    uint8_t *p = ptr;
291 5a9fdfec bellard
    p[0] = v;
292 5a9fdfec bellard
    p[1] = v >> 8;
293 5a9fdfec bellard
    p[2] = v >> 16;
294 5a9fdfec bellard
    p[3] = v >> 24;
295 5a9fdfec bellard
#endif
296 5a9fdfec bellard
}
297 5a9fdfec bellard
298 2df3b95d bellard
static inline void stq_le_p(void *ptr, uint64_t v)
299 5a9fdfec bellard
{
300 5a9fdfec bellard
    uint8_t *p = ptr;
301 f0aca822 bellard
    stl_le_p(p, (uint32_t)v);
302 f0aca822 bellard
    stl_le_p(p + 4, v >> 32);
303 5a9fdfec bellard
}
304 5a9fdfec bellard
305 5a9fdfec bellard
/* float access */
306 5a9fdfec bellard
307 2df3b95d bellard
static inline float32 ldfl_le_p(void *ptr)
308 5a9fdfec bellard
{
309 5a9fdfec bellard
    union {
310 53cd6637 bellard
        float32 f;
311 5a9fdfec bellard
        uint32_t i;
312 5a9fdfec bellard
    } u;
313 2df3b95d bellard
    u.i = ldl_le_p(ptr);
314 5a9fdfec bellard
    return u.f;
315 5a9fdfec bellard
}
316 5a9fdfec bellard
317 2df3b95d bellard
static inline void stfl_le_p(void *ptr, float32 v)
318 5a9fdfec bellard
{
319 5a9fdfec bellard
    union {
320 53cd6637 bellard
        float32 f;
321 5a9fdfec bellard
        uint32_t i;
322 5a9fdfec bellard
    } u;
323 5a9fdfec bellard
    u.f = v;
324 2df3b95d bellard
    stl_le_p(ptr, u.i);
325 5a9fdfec bellard
}
326 5a9fdfec bellard
327 2df3b95d bellard
static inline float64 ldfq_le_p(void *ptr)
328 5a9fdfec bellard
{
329 0ac4bd56 bellard
    CPU_DoubleU u;
330 2df3b95d bellard
    u.l.lower = ldl_le_p(ptr);
331 2df3b95d bellard
    u.l.upper = ldl_le_p(ptr + 4);
332 5a9fdfec bellard
    return u.d;
333 5a9fdfec bellard
}
334 5a9fdfec bellard
335 2df3b95d bellard
static inline void stfq_le_p(void *ptr, float64 v)
336 5a9fdfec bellard
{
337 0ac4bd56 bellard
    CPU_DoubleU u;
338 5a9fdfec bellard
    u.d = v;
339 2df3b95d bellard
    stl_le_p(ptr, u.l.lower);
340 2df3b95d bellard
    stl_le_p(ptr + 4, u.l.upper);
341 5a9fdfec bellard
}
342 5a9fdfec bellard
343 2df3b95d bellard
#else
344 2df3b95d bellard
345 2df3b95d bellard
static inline int lduw_le_p(void *ptr)
346 2df3b95d bellard
{
347 2df3b95d bellard
    return *(uint16_t *)ptr;
348 2df3b95d bellard
}
349 2df3b95d bellard
350 2df3b95d bellard
static inline int ldsw_le_p(void *ptr)
351 2df3b95d bellard
{
352 2df3b95d bellard
    return *(int16_t *)ptr;
353 2df3b95d bellard
}
354 93ac68bc bellard
355 2df3b95d bellard
static inline int ldl_le_p(void *ptr)
356 2df3b95d bellard
{
357 2df3b95d bellard
    return *(uint32_t *)ptr;
358 2df3b95d bellard
}
359 2df3b95d bellard
360 2df3b95d bellard
static inline uint64_t ldq_le_p(void *ptr)
361 2df3b95d bellard
{
362 2df3b95d bellard
    return *(uint64_t *)ptr;
363 2df3b95d bellard
}
364 2df3b95d bellard
365 2df3b95d bellard
static inline void stw_le_p(void *ptr, int v)
366 2df3b95d bellard
{
367 2df3b95d bellard
    *(uint16_t *)ptr = v;
368 2df3b95d bellard
}
369 2df3b95d bellard
370 2df3b95d bellard
static inline void stl_le_p(void *ptr, int v)
371 2df3b95d bellard
{
372 2df3b95d bellard
    *(uint32_t *)ptr = v;
373 2df3b95d bellard
}
374 2df3b95d bellard
375 2df3b95d bellard
static inline void stq_le_p(void *ptr, uint64_t v)
376 2df3b95d bellard
{
377 2df3b95d bellard
    *(uint64_t *)ptr = v;
378 2df3b95d bellard
}
379 2df3b95d bellard
380 2df3b95d bellard
/* float access */
381 2df3b95d bellard
382 2df3b95d bellard
static inline float32 ldfl_le_p(void *ptr)
383 2df3b95d bellard
{
384 2df3b95d bellard
    return *(float32 *)ptr;
385 2df3b95d bellard
}
386 2df3b95d bellard
387 2df3b95d bellard
static inline float64 ldfq_le_p(void *ptr)
388 2df3b95d bellard
{
389 2df3b95d bellard
    return *(float64 *)ptr;
390 2df3b95d bellard
}
391 2df3b95d bellard
392 2df3b95d bellard
static inline void stfl_le_p(void *ptr, float32 v)
393 2df3b95d bellard
{
394 2df3b95d bellard
    *(float32 *)ptr = v;
395 2df3b95d bellard
}
396 2df3b95d bellard
397 2df3b95d bellard
static inline void stfq_le_p(void *ptr, float64 v)
398 2df3b95d bellard
{
399 2df3b95d bellard
    *(float64 *)ptr = v;
400 2df3b95d bellard
}
401 2df3b95d bellard
#endif
402 2df3b95d bellard
403 2df3b95d bellard
#if !defined(WORDS_BIGENDIAN) || defined(WORDS_ALIGNED)
404 2df3b95d bellard
405 2df3b95d bellard
static inline int lduw_be_p(void *ptr)
406 93ac68bc bellard
{
407 83d73968 bellard
#if defined(__i386__)
408 83d73968 bellard
    int val;
409 83d73968 bellard
    asm volatile ("movzwl %1, %0\n"
410 83d73968 bellard
                  "xchgb %b0, %h0\n"
411 83d73968 bellard
                  : "=q" (val)
412 83d73968 bellard
                  : "m" (*(uint16_t *)ptr));
413 83d73968 bellard
    return val;
414 83d73968 bellard
#else
415 93ac68bc bellard
    uint8_t *b = (uint8_t *) ptr;
416 83d73968 bellard
    return ((b[0] << 8) | b[1]);
417 83d73968 bellard
#endif
418 93ac68bc bellard
}
419 93ac68bc bellard
420 2df3b95d bellard
static inline int ldsw_be_p(void *ptr)
421 93ac68bc bellard
{
422 83d73968 bellard
#if defined(__i386__)
423 83d73968 bellard
    int val;
424 83d73968 bellard
    asm volatile ("movzwl %1, %0\n"
425 83d73968 bellard
                  "xchgb %b0, %h0\n"
426 83d73968 bellard
                  : "=q" (val)
427 83d73968 bellard
                  : "m" (*(uint16_t *)ptr));
428 83d73968 bellard
    return (int16_t)val;
429 83d73968 bellard
#else
430 83d73968 bellard
    uint8_t *b = (uint8_t *) ptr;
431 83d73968 bellard
    return (int16_t)((b[0] << 8) | b[1]);
432 83d73968 bellard
#endif
433 93ac68bc bellard
}
434 93ac68bc bellard
435 2df3b95d bellard
static inline int ldl_be_p(void *ptr)
436 93ac68bc bellard
{
437 4f2ac237 bellard
#if defined(__i386__) || defined(__x86_64__)
438 83d73968 bellard
    int val;
439 83d73968 bellard
    asm volatile ("movl %1, %0\n"
440 83d73968 bellard
                  "bswap %0\n"
441 83d73968 bellard
                  : "=r" (val)
442 83d73968 bellard
                  : "m" (*(uint32_t *)ptr));
443 83d73968 bellard
    return val;
444 83d73968 bellard
#else
445 93ac68bc bellard
    uint8_t *b = (uint8_t *) ptr;
446 83d73968 bellard
    return (b[0] << 24) | (b[1] << 16) | (b[2] << 8) | b[3];
447 83d73968 bellard
#endif
448 93ac68bc bellard
}
449 93ac68bc bellard
450 2df3b95d bellard
static inline uint64_t ldq_be_p(void *ptr)
451 93ac68bc bellard
{
452 93ac68bc bellard
    uint32_t a,b;
453 2df3b95d bellard
    a = ldl_be_p(ptr);
454 2df3b95d bellard
    b = ldl_be_p(ptr+4);
455 93ac68bc bellard
    return (((uint64_t)a<<32)|b);
456 93ac68bc bellard
}
457 93ac68bc bellard
458 2df3b95d bellard
static inline void stw_be_p(void *ptr, int v)
459 93ac68bc bellard
{
460 83d73968 bellard
#if defined(__i386__)
461 83d73968 bellard
    asm volatile ("xchgb %b0, %h0\n"
462 83d73968 bellard
                  "movw %w0, %1\n"
463 83d73968 bellard
                  : "=q" (v)
464 83d73968 bellard
                  : "m" (*(uint16_t *)ptr), "0" (v));
465 83d73968 bellard
#else
466 93ac68bc bellard
    uint8_t *d = (uint8_t *) ptr;
467 93ac68bc bellard
    d[0] = v >> 8;
468 93ac68bc bellard
    d[1] = v;
469 83d73968 bellard
#endif
470 93ac68bc bellard
}
471 93ac68bc bellard
472 2df3b95d bellard
static inline void stl_be_p(void *ptr, int v)
473 93ac68bc bellard
{
474 4f2ac237 bellard
#if defined(__i386__) || defined(__x86_64__)
475 83d73968 bellard
    asm volatile ("bswap %0\n"
476 83d73968 bellard
                  "movl %0, %1\n"
477 83d73968 bellard
                  : "=r" (v)
478 83d73968 bellard
                  : "m" (*(uint32_t *)ptr), "0" (v));
479 83d73968 bellard
#else
480 93ac68bc bellard
    uint8_t *d = (uint8_t *) ptr;
481 93ac68bc bellard
    d[0] = v >> 24;
482 93ac68bc bellard
    d[1] = v >> 16;
483 93ac68bc bellard
    d[2] = v >> 8;
484 93ac68bc bellard
    d[3] = v;
485 83d73968 bellard
#endif
486 93ac68bc bellard
}
487 93ac68bc bellard
488 2df3b95d bellard
static inline void stq_be_p(void *ptr, uint64_t v)
489 93ac68bc bellard
{
490 2df3b95d bellard
    stl_be_p(ptr, v >> 32);
491 2df3b95d bellard
    stl_be_p(ptr + 4, v);
492 0ac4bd56 bellard
}
493 0ac4bd56 bellard
494 0ac4bd56 bellard
/* float access */
495 0ac4bd56 bellard
496 2df3b95d bellard
static inline float32 ldfl_be_p(void *ptr)
497 0ac4bd56 bellard
{
498 0ac4bd56 bellard
    union {
499 53cd6637 bellard
        float32 f;
500 0ac4bd56 bellard
        uint32_t i;
501 0ac4bd56 bellard
    } u;
502 2df3b95d bellard
    u.i = ldl_be_p(ptr);
503 0ac4bd56 bellard
    return u.f;
504 0ac4bd56 bellard
}
505 0ac4bd56 bellard
506 2df3b95d bellard
static inline void stfl_be_p(void *ptr, float32 v)
507 0ac4bd56 bellard
{
508 0ac4bd56 bellard
    union {
509 53cd6637 bellard
        float32 f;
510 0ac4bd56 bellard
        uint32_t i;
511 0ac4bd56 bellard
    } u;
512 0ac4bd56 bellard
    u.f = v;
513 2df3b95d bellard
    stl_be_p(ptr, u.i);
514 0ac4bd56 bellard
}
515 0ac4bd56 bellard
516 2df3b95d bellard
static inline float64 ldfq_be_p(void *ptr)
517 0ac4bd56 bellard
{
518 0ac4bd56 bellard
    CPU_DoubleU u;
519 2df3b95d bellard
    u.l.upper = ldl_be_p(ptr);
520 2df3b95d bellard
    u.l.lower = ldl_be_p(ptr + 4);
521 0ac4bd56 bellard
    return u.d;
522 0ac4bd56 bellard
}
523 0ac4bd56 bellard
524 2df3b95d bellard
static inline void stfq_be_p(void *ptr, float64 v)
525 0ac4bd56 bellard
{
526 0ac4bd56 bellard
    CPU_DoubleU u;
527 0ac4bd56 bellard
    u.d = v;
528 2df3b95d bellard
    stl_be_p(ptr, u.l.upper);
529 2df3b95d bellard
    stl_be_p(ptr + 4, u.l.lower);
530 93ac68bc bellard
}
531 93ac68bc bellard
532 5a9fdfec bellard
#else
533 5a9fdfec bellard
534 2df3b95d bellard
static inline int lduw_be_p(void *ptr)
535 5a9fdfec bellard
{
536 5a9fdfec bellard
    return *(uint16_t *)ptr;
537 5a9fdfec bellard
}
538 5a9fdfec bellard
539 2df3b95d bellard
static inline int ldsw_be_p(void *ptr)
540 5a9fdfec bellard
{
541 5a9fdfec bellard
    return *(int16_t *)ptr;
542 5a9fdfec bellard
}
543 5a9fdfec bellard
544 2df3b95d bellard
static inline int ldl_be_p(void *ptr)
545 5a9fdfec bellard
{
546 5a9fdfec bellard
    return *(uint32_t *)ptr;
547 5a9fdfec bellard
}
548 5a9fdfec bellard
549 2df3b95d bellard
static inline uint64_t ldq_be_p(void *ptr)
550 5a9fdfec bellard
{
551 5a9fdfec bellard
    return *(uint64_t *)ptr;
552 5a9fdfec bellard
}
553 5a9fdfec bellard
554 2df3b95d bellard
static inline void stw_be_p(void *ptr, int v)
555 5a9fdfec bellard
{
556 5a9fdfec bellard
    *(uint16_t *)ptr = v;
557 5a9fdfec bellard
}
558 5a9fdfec bellard
559 2df3b95d bellard
static inline void stl_be_p(void *ptr, int v)
560 5a9fdfec bellard
{
561 5a9fdfec bellard
    *(uint32_t *)ptr = v;
562 5a9fdfec bellard
}
563 5a9fdfec bellard
564 2df3b95d bellard
static inline void stq_be_p(void *ptr, uint64_t v)
565 5a9fdfec bellard
{
566 5a9fdfec bellard
    *(uint64_t *)ptr = v;
567 5a9fdfec bellard
}
568 5a9fdfec bellard
569 5a9fdfec bellard
/* float access */
570 5a9fdfec bellard
571 2df3b95d bellard
static inline float32 ldfl_be_p(void *ptr)
572 5a9fdfec bellard
{
573 53cd6637 bellard
    return *(float32 *)ptr;
574 5a9fdfec bellard
}
575 5a9fdfec bellard
576 2df3b95d bellard
static inline float64 ldfq_be_p(void *ptr)
577 5a9fdfec bellard
{
578 53cd6637 bellard
    return *(float64 *)ptr;
579 5a9fdfec bellard
}
580 5a9fdfec bellard
581 2df3b95d bellard
static inline void stfl_be_p(void *ptr, float32 v)
582 5a9fdfec bellard
{
583 53cd6637 bellard
    *(float32 *)ptr = v;
584 5a9fdfec bellard
}
585 5a9fdfec bellard
586 2df3b95d bellard
static inline void stfq_be_p(void *ptr, float64 v)
587 5a9fdfec bellard
{
588 53cd6637 bellard
    *(float64 *)ptr = v;
589 5a9fdfec bellard
}
590 2df3b95d bellard
591 2df3b95d bellard
#endif
592 2df3b95d bellard
593 2df3b95d bellard
/* target CPU memory access functions */
594 2df3b95d bellard
#if defined(TARGET_WORDS_BIGENDIAN)
595 2df3b95d bellard
#define lduw_p(p) lduw_be_p(p)
596 2df3b95d bellard
#define ldsw_p(p) ldsw_be_p(p)
597 2df3b95d bellard
#define ldl_p(p) ldl_be_p(p)
598 2df3b95d bellard
#define ldq_p(p) ldq_be_p(p)
599 2df3b95d bellard
#define ldfl_p(p) ldfl_be_p(p)
600 2df3b95d bellard
#define ldfq_p(p) ldfq_be_p(p)
601 2df3b95d bellard
#define stw_p(p, v) stw_be_p(p, v)
602 2df3b95d bellard
#define stl_p(p, v) stl_be_p(p, v)
603 2df3b95d bellard
#define stq_p(p, v) stq_be_p(p, v)
604 2df3b95d bellard
#define stfl_p(p, v) stfl_be_p(p, v)
605 2df3b95d bellard
#define stfq_p(p, v) stfq_be_p(p, v)
606 2df3b95d bellard
#else
607 2df3b95d bellard
#define lduw_p(p) lduw_le_p(p)
608 2df3b95d bellard
#define ldsw_p(p) ldsw_le_p(p)
609 2df3b95d bellard
#define ldl_p(p) ldl_le_p(p)
610 2df3b95d bellard
#define ldq_p(p) ldq_le_p(p)
611 2df3b95d bellard
#define ldfl_p(p) ldfl_le_p(p)
612 2df3b95d bellard
#define ldfq_p(p) ldfq_le_p(p)
613 2df3b95d bellard
#define stw_p(p, v) stw_le_p(p, v)
614 2df3b95d bellard
#define stl_p(p, v) stl_le_p(p, v)
615 2df3b95d bellard
#define stq_p(p, v) stq_le_p(p, v)
616 2df3b95d bellard
#define stfl_p(p, v) stfl_le_p(p, v)
617 2df3b95d bellard
#define stfq_p(p, v) stfq_le_p(p, v)
618 5a9fdfec bellard
#endif
619 5a9fdfec bellard
620 61382a50 bellard
/* MMU memory access macros */
621 61382a50 bellard
622 53a5960a pbrook
#if defined(CONFIG_USER_ONLY)
623 53a5960a pbrook
/* On some host systems the guest address space is reserved on the host.
624 53a5960a pbrook
 * This allows the guest address space to be offset to a convenient location.
625 53a5960a pbrook
 */
626 53a5960a pbrook
//#define GUEST_BASE 0x20000000
627 53a5960a pbrook
#define GUEST_BASE 0
628 53a5960a pbrook
629 53a5960a pbrook
/* All direct uses of g2h and h2g need to go away for usermode softmmu.  */
630 53a5960a pbrook
#define g2h(x) ((void *)((unsigned long)(x) + GUEST_BASE))
631 53a5960a pbrook
#define h2g(x) ((target_ulong)(x - GUEST_BASE))
632 53a5960a pbrook
633 53a5960a pbrook
#define saddr(x) g2h(x)
634 53a5960a pbrook
#define laddr(x) g2h(x)
635 53a5960a pbrook
636 53a5960a pbrook
#else /* !CONFIG_USER_ONLY */
637 c27004ec bellard
/* NOTE: we use double casts if pointers and target_ulong have
638 c27004ec bellard
   different sizes */
639 53a5960a pbrook
#define saddr(x) (uint8_t *)(long)(x)
640 53a5960a pbrook
#define laddr(x) (uint8_t *)(long)(x)
641 53a5960a pbrook
#endif
642 53a5960a pbrook
643 53a5960a pbrook
#define ldub_raw(p) ldub_p(laddr((p)))
644 53a5960a pbrook
#define ldsb_raw(p) ldsb_p(laddr((p)))
645 53a5960a pbrook
#define lduw_raw(p) lduw_p(laddr((p)))
646 53a5960a pbrook
#define ldsw_raw(p) ldsw_p(laddr((p)))
647 53a5960a pbrook
#define ldl_raw(p) ldl_p(laddr((p)))
648 53a5960a pbrook
#define ldq_raw(p) ldq_p(laddr((p)))
649 53a5960a pbrook
#define ldfl_raw(p) ldfl_p(laddr((p)))
650 53a5960a pbrook
#define ldfq_raw(p) ldfq_p(laddr((p)))
651 53a5960a pbrook
#define stb_raw(p, v) stb_p(saddr((p)), v)
652 53a5960a pbrook
#define stw_raw(p, v) stw_p(saddr((p)), v)
653 53a5960a pbrook
#define stl_raw(p, v) stl_p(saddr((p)), v)
654 53a5960a pbrook
#define stq_raw(p, v) stq_p(saddr((p)), v)
655 53a5960a pbrook
#define stfl_raw(p, v) stfl_p(saddr((p)), v)
656 53a5960a pbrook
#define stfq_raw(p, v) stfq_p(saddr((p)), v)
657 c27004ec bellard
658 c27004ec bellard
659 5fafdf24 ths
#if defined(CONFIG_USER_ONLY)
660 61382a50 bellard
661 61382a50 bellard
/* if user mode, no other memory access functions */
662 61382a50 bellard
#define ldub(p) ldub_raw(p)
663 61382a50 bellard
#define ldsb(p) ldsb_raw(p)
664 61382a50 bellard
#define lduw(p) lduw_raw(p)
665 61382a50 bellard
#define ldsw(p) ldsw_raw(p)
666 61382a50 bellard
#define ldl(p) ldl_raw(p)
667 61382a50 bellard
#define ldq(p) ldq_raw(p)
668 61382a50 bellard
#define ldfl(p) ldfl_raw(p)
669 61382a50 bellard
#define ldfq(p) ldfq_raw(p)
670 61382a50 bellard
#define stb(p, v) stb_raw(p, v)
671 61382a50 bellard
#define stw(p, v) stw_raw(p, v)
672 61382a50 bellard
#define stl(p, v) stl_raw(p, v)
673 61382a50 bellard
#define stq(p, v) stq_raw(p, v)
674 61382a50 bellard
#define stfl(p, v) stfl_raw(p, v)
675 61382a50 bellard
#define stfq(p, v) stfq_raw(p, v)
676 61382a50 bellard
677 61382a50 bellard
#define ldub_code(p) ldub_raw(p)
678 61382a50 bellard
#define ldsb_code(p) ldsb_raw(p)
679 61382a50 bellard
#define lduw_code(p) lduw_raw(p)
680 61382a50 bellard
#define ldsw_code(p) ldsw_raw(p)
681 61382a50 bellard
#define ldl_code(p) ldl_raw(p)
682 bc98a7ef j_mayer
#define ldq_code(p) ldq_raw(p)
683 61382a50 bellard
684 61382a50 bellard
#define ldub_kernel(p) ldub_raw(p)
685 61382a50 bellard
#define ldsb_kernel(p) ldsb_raw(p)
686 61382a50 bellard
#define lduw_kernel(p) lduw_raw(p)
687 61382a50 bellard
#define ldsw_kernel(p) ldsw_raw(p)
688 61382a50 bellard
#define ldl_kernel(p) ldl_raw(p)
689 bc98a7ef j_mayer
#define ldq_kernel(p) ldq_raw(p)
690 0ac4bd56 bellard
#define ldfl_kernel(p) ldfl_raw(p)
691 0ac4bd56 bellard
#define ldfq_kernel(p) ldfq_raw(p)
692 61382a50 bellard
#define stb_kernel(p, v) stb_raw(p, v)
693 61382a50 bellard
#define stw_kernel(p, v) stw_raw(p, v)
694 61382a50 bellard
#define stl_kernel(p, v) stl_raw(p, v)
695 61382a50 bellard
#define stq_kernel(p, v) stq_raw(p, v)
696 0ac4bd56 bellard
#define stfl_kernel(p, v) stfl_raw(p, v)
697 0ac4bd56 bellard
#define stfq_kernel(p, vt) stfq_raw(p, v)
698 61382a50 bellard
699 61382a50 bellard
#endif /* defined(CONFIG_USER_ONLY) */
700 61382a50 bellard
701 5a9fdfec bellard
/* page related stuff */
702 5a9fdfec bellard
703 5a9fdfec bellard
#define TARGET_PAGE_SIZE (1 << TARGET_PAGE_BITS)
704 5a9fdfec bellard
#define TARGET_PAGE_MASK ~(TARGET_PAGE_SIZE - 1)
705 5a9fdfec bellard
#define TARGET_PAGE_ALIGN(addr) (((addr) + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK)
706 5a9fdfec bellard
707 53a5960a pbrook
/* ??? These should be the larger of unsigned long and target_ulong.  */
708 83fb7adf bellard
extern unsigned long qemu_real_host_page_size;
709 83fb7adf bellard
extern unsigned long qemu_host_page_bits;
710 83fb7adf bellard
extern unsigned long qemu_host_page_size;
711 83fb7adf bellard
extern unsigned long qemu_host_page_mask;
712 5a9fdfec bellard
713 83fb7adf bellard
#define HOST_PAGE_ALIGN(addr) (((addr) + qemu_host_page_size - 1) & qemu_host_page_mask)
714 5a9fdfec bellard
715 5a9fdfec bellard
/* same as PROT_xxx */
716 5a9fdfec bellard
#define PAGE_READ      0x0001
717 5a9fdfec bellard
#define PAGE_WRITE     0x0002
718 5a9fdfec bellard
#define PAGE_EXEC      0x0004
719 5a9fdfec bellard
#define PAGE_BITS      (PAGE_READ | PAGE_WRITE | PAGE_EXEC)
720 5a9fdfec bellard
#define PAGE_VALID     0x0008
721 5a9fdfec bellard
/* original state of the write flag (used when tracking self-modifying
722 5a9fdfec bellard
   code */
723 5fafdf24 ths
#define PAGE_WRITE_ORG 0x0010
724 50a9569b balrog
#define PAGE_RESERVED  0x0020
725 5a9fdfec bellard
726 5a9fdfec bellard
void page_dump(FILE *f);
727 53a5960a pbrook
int page_get_flags(target_ulong address);
728 53a5960a pbrook
void page_set_flags(target_ulong start, target_ulong end, int flags);
729 3d97b40b ths
int page_check_range(target_ulong start, target_ulong len, int flags);
730 5a9fdfec bellard
731 c5be9f08 ths
CPUState *cpu_copy(CPUState *env);
732 c5be9f08 ths
733 5fafdf24 ths
void cpu_dump_state(CPUState *env, FILE *f,
734 7fe48483 bellard
                    int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
735 7fe48483 bellard
                    int flags);
736 76a66253 j_mayer
void cpu_dump_statistics (CPUState *env, FILE *f,
737 76a66253 j_mayer
                          int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
738 76a66253 j_mayer
                          int flags);
739 7fe48483 bellard
740 a90b7318 balrog
void cpu_abort(CPUState *env, const char *fmt, ...)
741 c3d2689d balrog
    __attribute__ ((__format__ (__printf__, 2, 3)))
742 c3d2689d balrog
    __attribute__ ((__noreturn__));
743 f0aca822 bellard
extern CPUState *first_cpu;
744 e2f22898 bellard
extern CPUState *cpu_single_env;
745 9acbed06 bellard
extern int code_copy_enabled;
746 5a9fdfec bellard
747 9acbed06 bellard
#define CPU_INTERRUPT_EXIT   0x01 /* wants exit from main loop */
748 9acbed06 bellard
#define CPU_INTERRUPT_HARD   0x02 /* hardware interrupt pending */
749 9acbed06 bellard
#define CPU_INTERRUPT_EXITTB 0x04 /* exit the current TB (use for x86 a20 case) */
750 ef792f9d bellard
#define CPU_INTERRUPT_TIMER  0x08 /* internal timer exception pending */
751 98699967 bellard
#define CPU_INTERRUPT_FIQ    0x10 /* Fast interrupt pending.  */
752 ba3c64fb bellard
#define CPU_INTERRUPT_HALT   0x20 /* CPU halt wanted */
753 3b21e03e bellard
#define CPU_INTERRUPT_SMI    0x40 /* (x86 only) SMI interrupt pending */
754 6658ffb8 pbrook
#define CPU_INTERRUPT_DEBUG  0x80 /* Debug event occured.  */
755 0573fbfc ths
#define CPU_INTERRUPT_VIRQ   0x100 /* virtual interrupt pending.  */
756 98699967 bellard
757 4690764b bellard
void cpu_interrupt(CPUState *s, int mask);
758 b54ad049 bellard
void cpu_reset_interrupt(CPUState *env, int mask);
759 68a79315 bellard
760 6658ffb8 pbrook
int cpu_watchpoint_insert(CPUState *env, target_ulong addr);
761 6658ffb8 pbrook
int cpu_watchpoint_remove(CPUState *env, target_ulong addr);
762 2e12669a bellard
int cpu_breakpoint_insert(CPUState *env, target_ulong pc);
763 2e12669a bellard
int cpu_breakpoint_remove(CPUState *env, target_ulong pc);
764 c33a346e bellard
void cpu_single_step(CPUState *env, int enabled);
765 d95dc32d bellard
void cpu_reset(CPUState *s);
766 4c3a88a2 bellard
767 13eb76e0 bellard
/* Return the physical page corresponding to a virtual one. Use it
768 13eb76e0 bellard
   only for debugging because no protection checks are done. Return -1
769 13eb76e0 bellard
   if no page found. */
770 9b3c35e0 j_mayer
target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr);
771 13eb76e0 bellard
772 5fafdf24 ths
#define CPU_LOG_TB_OUT_ASM (1 << 0)
773 9fddaa0c bellard
#define CPU_LOG_TB_IN_ASM  (1 << 1)
774 f193c797 bellard
#define CPU_LOG_TB_OP      (1 << 2)
775 f193c797 bellard
#define CPU_LOG_TB_OP_OPT  (1 << 3)
776 f193c797 bellard
#define CPU_LOG_INT        (1 << 4)
777 f193c797 bellard
#define CPU_LOG_EXEC       (1 << 5)
778 f193c797 bellard
#define CPU_LOG_PCALL      (1 << 6)
779 fd872598 bellard
#define CPU_LOG_IOPORT     (1 << 7)
780 9fddaa0c bellard
#define CPU_LOG_TB_CPU     (1 << 8)
781 f193c797 bellard
782 f193c797 bellard
/* define log items */
783 f193c797 bellard
typedef struct CPULogItem {
784 f193c797 bellard
    int mask;
785 f193c797 bellard
    const char *name;
786 f193c797 bellard
    const char *help;
787 f193c797 bellard
} CPULogItem;
788 f193c797 bellard
789 f193c797 bellard
extern CPULogItem cpu_log_items[];
790 f193c797 bellard
791 34865134 bellard
void cpu_set_log(int log_flags);
792 34865134 bellard
void cpu_set_log_filename(const char *filename);
793 f193c797 bellard
int cpu_str_to_log_mask(const char *str);
794 34865134 bellard
795 09683d35 bellard
/* IO ports API */
796 09683d35 bellard
797 09683d35 bellard
/* NOTE: as these functions may be even used when there is an isa
798 09683d35 bellard
   brige on non x86 targets, we always defined them */
799 09683d35 bellard
#ifndef NO_CPU_IO_DEFS
800 09683d35 bellard
void cpu_outb(CPUState *env, int addr, int val);
801 09683d35 bellard
void cpu_outw(CPUState *env, int addr, int val);
802 09683d35 bellard
void cpu_outl(CPUState *env, int addr, int val);
803 09683d35 bellard
int cpu_inb(CPUState *env, int addr);
804 09683d35 bellard
int cpu_inw(CPUState *env, int addr);
805 09683d35 bellard
int cpu_inl(CPUState *env, int addr);
806 09683d35 bellard
#endif
807 09683d35 bellard
808 33417e70 bellard
/* memory API */
809 33417e70 bellard
810 edf75d59 bellard
extern int phys_ram_size;
811 edf75d59 bellard
extern int phys_ram_fd;
812 edf75d59 bellard
extern uint8_t *phys_ram_base;
813 1ccde1cb bellard
extern uint8_t *phys_ram_dirty;
814 edf75d59 bellard
815 edf75d59 bellard
/* physical memory access */
816 edf75d59 bellard
#define TLB_INVALID_MASK   (1 << 3)
817 edf75d59 bellard
#define IO_MEM_SHIFT       4
818 98699967 bellard
#define IO_MEM_NB_ENTRIES  (1 << (TARGET_PAGE_BITS  - IO_MEM_SHIFT))
819 edf75d59 bellard
820 edf75d59 bellard
#define IO_MEM_RAM         (0 << IO_MEM_SHIFT) /* hardcoded offset */
821 edf75d59 bellard
#define IO_MEM_ROM         (1 << IO_MEM_SHIFT) /* hardcoded offset */
822 edf75d59 bellard
#define IO_MEM_UNASSIGNED  (2 << IO_MEM_SHIFT)
823 1ccde1cb bellard
#define IO_MEM_NOTDIRTY    (4 << IO_MEM_SHIFT) /* used internally, never use directly */
824 2a4188a3 bellard
/* acts like a ROM when read and like a device when written. As an
825 2a4188a3 bellard
   exception, the write memory callback gets the ram offset instead of
826 2a4188a3 bellard
   the physical address */
827 2a4188a3 bellard
#define IO_MEM_ROMD        (1)
828 db7b5426 blueswir1
#define IO_MEM_SUBPAGE     (2)
829 4254fab8 blueswir1
#define IO_MEM_SUBWIDTH    (4)
830 edf75d59 bellard
831 7727994d bellard
typedef void CPUWriteMemoryFunc(void *opaque, target_phys_addr_t addr, uint32_t value);
832 7727994d bellard
typedef uint32_t CPUReadMemoryFunc(void *opaque, target_phys_addr_t addr);
833 33417e70 bellard
834 5fafdf24 ths
void cpu_register_physical_memory(target_phys_addr_t start_addr,
835 2e12669a bellard
                                  unsigned long size,
836 2e12669a bellard
                                  unsigned long phys_offset);
837 3b21e03e bellard
uint32_t cpu_get_physical_page_desc(target_phys_addr_t addr);
838 e9a1ab19 bellard
ram_addr_t qemu_ram_alloc(unsigned int size);
839 e9a1ab19 bellard
void qemu_ram_free(ram_addr_t addr);
840 33417e70 bellard
int cpu_register_io_memory(int io_index,
841 33417e70 bellard
                           CPUReadMemoryFunc **mem_read,
842 7727994d bellard
                           CPUWriteMemoryFunc **mem_write,
843 7727994d bellard
                           void *opaque);
844 8926b517 bellard
CPUWriteMemoryFunc **cpu_get_io_memory_write(int io_index);
845 8926b517 bellard
CPUReadMemoryFunc **cpu_get_io_memory_read(int io_index);
846 33417e70 bellard
847 2e12669a bellard
void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
848 13eb76e0 bellard
                            int len, int is_write);
849 5fafdf24 ths
static inline void cpu_physical_memory_read(target_phys_addr_t addr,
850 2e12669a bellard
                                            uint8_t *buf, int len)
851 8b1f24b0 bellard
{
852 8b1f24b0 bellard
    cpu_physical_memory_rw(addr, buf, len, 0);
853 8b1f24b0 bellard
}
854 5fafdf24 ths
static inline void cpu_physical_memory_write(target_phys_addr_t addr,
855 2e12669a bellard
                                             const uint8_t *buf, int len)
856 8b1f24b0 bellard
{
857 8b1f24b0 bellard
    cpu_physical_memory_rw(addr, (uint8_t *)buf, len, 1);
858 8b1f24b0 bellard
}
859 aab33094 bellard
uint32_t ldub_phys(target_phys_addr_t addr);
860 aab33094 bellard
uint32_t lduw_phys(target_phys_addr_t addr);
861 8df1cd07 bellard
uint32_t ldl_phys(target_phys_addr_t addr);
862 aab33094 bellard
uint64_t ldq_phys(target_phys_addr_t addr);
863 8df1cd07 bellard
void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val);
864 bc98a7ef j_mayer
void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val);
865 aab33094 bellard
void stb_phys(target_phys_addr_t addr, uint32_t val);
866 aab33094 bellard
void stw_phys(target_phys_addr_t addr, uint32_t val);
867 8df1cd07 bellard
void stl_phys(target_phys_addr_t addr, uint32_t val);
868 aab33094 bellard
void stq_phys(target_phys_addr_t addr, uint64_t val);
869 8b1f24b0 bellard
870 5fafdf24 ths
void cpu_physical_memory_write_rom(target_phys_addr_t addr,
871 d0ecd2aa bellard
                                   const uint8_t *buf, int len);
872 5fafdf24 ths
int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
873 8b1f24b0 bellard
                        uint8_t *buf, int len, int is_write);
874 13eb76e0 bellard
875 04c504cc bellard
#define VGA_DIRTY_FLAG  0x01
876 04c504cc bellard
#define CODE_DIRTY_FLAG 0x02
877 0a962c02 bellard
878 1ccde1cb bellard
/* read dirty bit (return 0 or 1) */
879 04c504cc bellard
static inline int cpu_physical_memory_is_dirty(ram_addr_t addr)
880 1ccde1cb bellard
{
881 0a962c02 bellard
    return phys_ram_dirty[addr >> TARGET_PAGE_BITS] == 0xff;
882 0a962c02 bellard
}
883 0a962c02 bellard
884 5fafdf24 ths
static inline int cpu_physical_memory_get_dirty(ram_addr_t addr,
885 0a962c02 bellard
                                                int dirty_flags)
886 0a962c02 bellard
{
887 0a962c02 bellard
    return phys_ram_dirty[addr >> TARGET_PAGE_BITS] & dirty_flags;
888 1ccde1cb bellard
}
889 1ccde1cb bellard
890 04c504cc bellard
static inline void cpu_physical_memory_set_dirty(ram_addr_t addr)
891 1ccde1cb bellard
{
892 0a962c02 bellard
    phys_ram_dirty[addr >> TARGET_PAGE_BITS] = 0xff;
893 1ccde1cb bellard
}
894 1ccde1cb bellard
895 04c504cc bellard
void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
896 0a962c02 bellard
                                     int dirty_flags);
897 04c504cc bellard
void cpu_tlb_update_dirty(CPUState *env);
898 1ccde1cb bellard
899 e3db7226 bellard
void dump_exec_info(FILE *f,
900 e3db7226 bellard
                    int (*cpu_fprintf)(FILE *f, const char *fmt, ...));
901 e3db7226 bellard
902 effedbc9 bellard
/*******************************************/
903 effedbc9 bellard
/* host CPU ticks (if available) */
904 effedbc9 bellard
905 effedbc9 bellard
#if defined(__powerpc__)
906 effedbc9 bellard
907 5fafdf24 ths
static inline uint32_t get_tbl(void)
908 effedbc9 bellard
{
909 effedbc9 bellard
    uint32_t tbl;
910 effedbc9 bellard
    asm volatile("mftb %0" : "=r" (tbl));
911 effedbc9 bellard
    return tbl;
912 effedbc9 bellard
}
913 effedbc9 bellard
914 5fafdf24 ths
static inline uint32_t get_tbu(void)
915 effedbc9 bellard
{
916 effedbc9 bellard
        uint32_t tbl;
917 effedbc9 bellard
        asm volatile("mftbu %0" : "=r" (tbl));
918 effedbc9 bellard
        return tbl;
919 effedbc9 bellard
}
920 effedbc9 bellard
921 effedbc9 bellard
static inline int64_t cpu_get_real_ticks(void)
922 effedbc9 bellard
{
923 effedbc9 bellard
    uint32_t l, h, h1;
924 effedbc9 bellard
    /* NOTE: we test if wrapping has occurred */
925 effedbc9 bellard
    do {
926 effedbc9 bellard
        h = get_tbu();
927 effedbc9 bellard
        l = get_tbl();
928 effedbc9 bellard
        h1 = get_tbu();
929 effedbc9 bellard
    } while (h != h1);
930 effedbc9 bellard
    return ((int64_t)h << 32) | l;
931 effedbc9 bellard
}
932 effedbc9 bellard
933 effedbc9 bellard
#elif defined(__i386__)
934 effedbc9 bellard
935 effedbc9 bellard
static inline int64_t cpu_get_real_ticks(void)
936 5f1ce948 bellard
{
937 5f1ce948 bellard
    int64_t val;
938 5f1ce948 bellard
    asm volatile ("rdtsc" : "=A" (val));
939 5f1ce948 bellard
    return val;
940 5f1ce948 bellard
}
941 5f1ce948 bellard
942 effedbc9 bellard
#elif defined(__x86_64__)
943 effedbc9 bellard
944 effedbc9 bellard
static inline int64_t cpu_get_real_ticks(void)
945 effedbc9 bellard
{
946 effedbc9 bellard
    uint32_t low,high;
947 effedbc9 bellard
    int64_t val;
948 effedbc9 bellard
    asm volatile("rdtsc" : "=a" (low), "=d" (high));
949 effedbc9 bellard
    val = high;
950 effedbc9 bellard
    val <<= 32;
951 effedbc9 bellard
    val |= low;
952 effedbc9 bellard
    return val;
953 effedbc9 bellard
}
954 effedbc9 bellard
955 f54b3f92 aurel32
#elif defined(__hppa__)
956 f54b3f92 aurel32
957 f54b3f92 aurel32
static inline int64_t cpu_get_real_ticks(void)
958 f54b3f92 aurel32
{
959 f54b3f92 aurel32
    int val;
960 f54b3f92 aurel32
    asm volatile ("mfctl %%cr16, %0" : "=r"(val));
961 f54b3f92 aurel32
    return val;
962 f54b3f92 aurel32
}
963 f54b3f92 aurel32
964 effedbc9 bellard
#elif defined(__ia64)
965 effedbc9 bellard
966 effedbc9 bellard
static inline int64_t cpu_get_real_ticks(void)
967 effedbc9 bellard
{
968 effedbc9 bellard
        int64_t val;
969 effedbc9 bellard
        asm volatile ("mov %0 = ar.itc" : "=r"(val) :: "memory");
970 effedbc9 bellard
        return val;
971 effedbc9 bellard
}
972 effedbc9 bellard
973 effedbc9 bellard
#elif defined(__s390__)
974 effedbc9 bellard
975 effedbc9 bellard
static inline int64_t cpu_get_real_ticks(void)
976 effedbc9 bellard
{
977 effedbc9 bellard
    int64_t val;
978 effedbc9 bellard
    asm volatile("stck 0(%1)" : "=m" (val) : "a" (&val) : "cc");
979 effedbc9 bellard
    return val;
980 effedbc9 bellard
}
981 effedbc9 bellard
982 3142255c blueswir1
#elif defined(__sparc_v8plus__) || defined(__sparc_v8plusa__) || defined(__sparc_v9__)
983 effedbc9 bellard
984 effedbc9 bellard
static inline int64_t cpu_get_real_ticks (void)
985 effedbc9 bellard
{
986 effedbc9 bellard
#if     defined(_LP64)
987 effedbc9 bellard
        uint64_t        rval;
988 effedbc9 bellard
        asm volatile("rd %%tick,%0" : "=r"(rval));
989 effedbc9 bellard
        return rval;
990 effedbc9 bellard
#else
991 effedbc9 bellard
        union {
992 effedbc9 bellard
                uint64_t i64;
993 effedbc9 bellard
                struct {
994 effedbc9 bellard
                        uint32_t high;
995 effedbc9 bellard
                        uint32_t low;
996 effedbc9 bellard
                }       i32;
997 effedbc9 bellard
        } rval;
998 effedbc9 bellard
        asm volatile("rd %%tick,%1; srlx %1,32,%0"
999 effedbc9 bellard
                : "=r"(rval.i32.high), "=r"(rval.i32.low));
1000 effedbc9 bellard
        return rval.i64;
1001 effedbc9 bellard
#endif
1002 effedbc9 bellard
}
1003 c4b89d18 ths
1004 c4b89d18 ths
#elif defined(__mips__)
1005 c4b89d18 ths
1006 c4b89d18 ths
static inline int64_t cpu_get_real_ticks(void)
1007 c4b89d18 ths
{
1008 c4b89d18 ths
#if __mips_isa_rev >= 2
1009 c4b89d18 ths
    uint32_t count;
1010 c4b89d18 ths
    static uint32_t cyc_per_count = 0;
1011 c4b89d18 ths
1012 c4b89d18 ths
    if (!cyc_per_count)
1013 c4b89d18 ths
        __asm__ __volatile__("rdhwr %0, $3" : "=r" (cyc_per_count));
1014 c4b89d18 ths
1015 c4b89d18 ths
    __asm__ __volatile__("rdhwr %1, $2" : "=r" (count));
1016 c4b89d18 ths
    return (int64_t)(count * cyc_per_count);
1017 c4b89d18 ths
#else
1018 c4b89d18 ths
    /* FIXME */
1019 c4b89d18 ths
    static int64_t ticks = 0;
1020 c4b89d18 ths
    return ticks++;
1021 c4b89d18 ths
#endif
1022 c4b89d18 ths
}
1023 c4b89d18 ths
1024 46152182 pbrook
#else
1025 46152182 pbrook
/* The host CPU doesn't have an easily accessible cycle counter.
1026 85028e4d ths
   Just return a monotonically increasing value.  This will be
1027 85028e4d ths
   totally wrong, but hopefully better than nothing.  */
1028 46152182 pbrook
static inline int64_t cpu_get_real_ticks (void)
1029 46152182 pbrook
{
1030 46152182 pbrook
    static int64_t ticks = 0;
1031 46152182 pbrook
    return ticks++;
1032 46152182 pbrook
}
1033 effedbc9 bellard
#endif
1034 effedbc9 bellard
1035 effedbc9 bellard
/* profiling */
1036 effedbc9 bellard
#ifdef CONFIG_PROFILER
1037 effedbc9 bellard
static inline int64_t profile_getclock(void)
1038 effedbc9 bellard
{
1039 effedbc9 bellard
    return cpu_get_real_ticks();
1040 effedbc9 bellard
}
1041 effedbc9 bellard
1042 5f1ce948 bellard
extern int64_t kqemu_time, kqemu_time_start;
1043 5f1ce948 bellard
extern int64_t qemu_time, qemu_time_start;
1044 5f1ce948 bellard
extern int64_t tlb_flush_time;
1045 5f1ce948 bellard
extern int64_t kqemu_exec_count;
1046 5f1ce948 bellard
extern int64_t dev_time;
1047 5f1ce948 bellard
extern int64_t kqemu_ret_int_count;
1048 5f1ce948 bellard
extern int64_t kqemu_ret_excp_count;
1049 5f1ce948 bellard
extern int64_t kqemu_ret_intr_count;
1050 5f1ce948 bellard
1051 57fec1fe bellard
extern int64_t dyngen_tb_count1;
1052 57fec1fe bellard
extern int64_t dyngen_tb_count;
1053 57fec1fe bellard
extern int64_t dyngen_op_count;
1054 57fec1fe bellard
extern int64_t dyngen_old_op_count;
1055 57fec1fe bellard
extern int64_t dyngen_tcg_del_op_count;
1056 57fec1fe bellard
extern int dyngen_op_count_max;
1057 57fec1fe bellard
extern int64_t dyngen_code_in_len;
1058 57fec1fe bellard
extern int64_t dyngen_code_out_len;
1059 57fec1fe bellard
extern int64_t dyngen_interm_time;
1060 57fec1fe bellard
extern int64_t dyngen_code_time;
1061 57fec1fe bellard
extern int64_t dyngen_restore_count;
1062 57fec1fe bellard
extern int64_t dyngen_restore_time;
1063 5f1ce948 bellard
#endif
1064 5f1ce948 bellard
1065 5a9fdfec bellard
#endif /* CPU_ALL_H */