Statistics
| Branch: | Revision:

root / hw / mips_jazz.c @ f80f9ec9

History | View | Annotate | Download (8.5 kB)

1
/*
2
 * QEMU MIPS Jazz support
3
 *
4
 * Copyright (c) 2007-2008 Hervé Poussineau
5
 *
6
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7
 * of this software and associated documentation files (the "Software"), to deal
8
 * in the Software without restriction, including without limitation the rights
9
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10
 * copies of the Software, and to permit persons to whom the Software is
11
 * furnished to do so, subject to the following conditions:
12
 *
13
 * The above copyright notice and this permission notice shall be included in
14
 * all copies or substantial portions of the Software.
15
 *
16
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22
 * THE SOFTWARE.
23
 */
24

    
25
#include "hw.h"
26
#include "mips.h"
27
#include "pc.h"
28
#include "isa.h"
29
#include "fdc.h"
30
#include "sysemu.h"
31
#include "audio/audio.h"
32
#include "boards.h"
33
#include "net.h"
34
#include "scsi.h"
35
#include "mips-bios.h"
36

    
37
enum jazz_model_e
38
{
39
    JAZZ_MAGNUM,
40
    JAZZ_PICA61,
41
};
42

    
43
static void main_cpu_reset(void *opaque)
44
{
45
    CPUState *env = opaque;
46
    cpu_reset(env);
47
}
48

    
49
static uint32_t rtc_readb(void *opaque, target_phys_addr_t addr)
50
{
51
    CPUState *env = opaque;
52
    return cpu_inw(env, 0x71);
53
}
54

    
55
static void rtc_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
56
{
57
    CPUState *env = opaque;
58
    cpu_outw(env, 0x71, val & 0xff);
59
}
60

    
61
static CPUReadMemoryFunc *rtc_read[3] = {
62
    rtc_readb,
63
    rtc_readb,
64
    rtc_readb,
65
};
66

    
67
static CPUWriteMemoryFunc *rtc_write[3] = {
68
    rtc_writeb,
69
    rtc_writeb,
70
    rtc_writeb,
71
};
72

    
73
static void dma_dummy_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
74
{
75
    /* Nothing to do. That is only to ensure that
76
     * the current DMA acknowledge cycle is completed. */
77
}
78

    
79
static CPUReadMemoryFunc *dma_dummy_read[3] = {
80
    NULL,
81
    NULL,
82
    NULL,
83
};
84

    
85
static CPUWriteMemoryFunc *dma_dummy_write[3] = {
86
    dma_dummy_writeb,
87
    dma_dummy_writeb,
88
    dma_dummy_writeb,
89
};
90

    
91
#ifdef HAS_AUDIO
92
static void audio_init(qemu_irq *pic)
93
{
94
    struct soundhw *c;
95
    int audio_enabled = 0;
96

    
97
    for (c = soundhw; !audio_enabled && c->name; ++c) {
98
        audio_enabled = c->enabled;
99
    }
100

    
101
    if (audio_enabled) {
102
        for (c = soundhw; c->name; ++c) {
103
            if (c->enabled) {
104
                if (c->isa) {
105
                    c->init.init_isa(pic);
106
                }
107
            }
108
        }
109
    }
110
}
111
#endif
112

    
113
#define MAGNUM_BIOS_SIZE_MAX 0x7e000
114
#define MAGNUM_BIOS_SIZE (BIOS_SIZE < MAGNUM_BIOS_SIZE_MAX ? BIOS_SIZE : MAGNUM_BIOS_SIZE_MAX)
115

    
116
static
117
void mips_jazz_init (ram_addr_t ram_size,
118
                     const char *cpu_model,
119
                     enum jazz_model_e jazz_model)
120
{
121
    char buf[1024];
122
    int bios_size, n;
123
    CPUState *env;
124
    qemu_irq *rc4030, *i8259;
125
    rc4030_dma *dmas;
126
    void* rc4030_opaque;
127
    int s_rtc, s_dma_dummy;
128
    NICInfo *nd;
129
    PITState *pit;
130
    BlockDriverState *fds[MAX_FD];
131
    qemu_irq esp_reset;
132
    ram_addr_t ram_offset;
133
    ram_addr_t bios_offset;
134

    
135
    /* init CPUs */
136
    if (cpu_model == NULL) {
137
#ifdef TARGET_MIPS64
138
        cpu_model = "R4000";
139
#else
140
        /* FIXME: All wrong, this maybe should be R3000 for the older JAZZs. */
141
        cpu_model = "24Kf";
142
#endif
143
    }
144
    env = cpu_init(cpu_model);
145
    if (!env) {
146
        fprintf(stderr, "Unable to find CPU definition\n");
147
        exit(1);
148
    }
149
    qemu_register_reset(main_cpu_reset, env);
150

    
151
    /* allocate RAM */
152
    ram_offset = qemu_ram_alloc(ram_size);
153
    cpu_register_physical_memory(0, ram_size, ram_offset | IO_MEM_RAM);
154

    
155
    bios_offset = qemu_ram_alloc(MAGNUM_BIOS_SIZE);
156
    cpu_register_physical_memory(0x1fc00000LL,
157
                                 MAGNUM_BIOS_SIZE, bios_offset | IO_MEM_ROM);
158
    cpu_register_physical_memory(0xfff00000LL,
159
                                 MAGNUM_BIOS_SIZE, bios_offset | IO_MEM_ROM);
160

    
161
    /* load the BIOS image. */
162
    if (bios_name == NULL)
163
        bios_name = BIOS_FILENAME;
164
    snprintf(buf, sizeof(buf), "%s/%s", bios_dir, bios_name);
165
    bios_size = load_image_targphys(buf, 0xfff00000LL, MAGNUM_BIOS_SIZE);
166
    if (bios_size < 0 || bios_size > MAGNUM_BIOS_SIZE) {
167
        fprintf(stderr, "qemu: Could not load MIPS bios '%s'\n",
168
                buf);
169
        exit(1);
170
    }
171

    
172
    /* Init CPU internal devices */
173
    cpu_mips_irq_init_cpu(env);
174
    cpu_mips_clock_init(env);
175

    
176
    /* Chipset */
177
    rc4030_opaque = rc4030_init(env->irq[6], env->irq[3], &rc4030, &dmas);
178
    s_dma_dummy = cpu_register_io_memory(0, dma_dummy_read, dma_dummy_write, NULL);
179
    cpu_register_physical_memory(0x8000d000, 0x00001000, s_dma_dummy);
180

    
181
    /* ISA devices */
182
    i8259 = i8259_init(env->irq[4]);
183
    DMA_init(0);
184
    pit = pit_init(0x40, i8259[0]);
185
    pcspk_init(pit);
186

    
187
    /* ISA IO space at 0x90000000 */
188
    isa_mmio_init(0x90000000, 0x01000000);
189
    isa_mem_base = 0x11000000;
190

    
191
    /* Video card */
192
    switch (jazz_model) {
193
    case JAZZ_MAGNUM:
194
        g364fb_mm_init(0x40000000, 0x60000000, 0, rc4030[3]);
195
        break;
196
    case JAZZ_PICA61:
197
        isa_vga_mm_init(0x40000000, 0x60000000, 0);
198
        break;
199
    default:
200
        break;
201
    }
202

    
203
    /* Network controller */
204
    for (n = 0; n < nb_nics; n++) {
205
        nd = &nd_table[n];
206
        if (!nd->model)
207
            nd->model = "dp83932";
208
        if (strcmp(nd->model, "dp83932") == 0) {
209
            dp83932_init(nd, 0x80001000, 2, rc4030[4],
210
                         rc4030_opaque, rc4030_dma_memory_rw);
211
            break;
212
        } else if (strcmp(nd->model, "?") == 0) {
213
            fprintf(stderr, "qemu: Supported NICs: dp83932\n");
214
            exit(1);
215
        } else {
216
            fprintf(stderr, "qemu: Unsupported NIC: %s\n", nd->model);
217
            exit(1);
218
        }
219
    }
220

    
221
    /* SCSI adapter */
222
    esp_init(0x80002000, 0,
223
             rc4030_dma_read, rc4030_dma_write, dmas[0],
224
             rc4030[5], &esp_reset);
225

    
226
    /* Floppy */
227
    if (drive_get_max_bus(IF_FLOPPY) >= MAX_FD) {
228
        fprintf(stderr, "qemu: too many floppy drives\n");
229
        exit(1);
230
    }
231
    for (n = 0; n < MAX_FD; n++) {
232
        int fd = drive_get_index(IF_FLOPPY, 0, n);
233
        if (fd != -1)
234
            fds[n] = drives_table[fd].bdrv;
235
        else
236
            fds[n] = NULL;
237
    }
238
    fdctrl_init(rc4030[1], 0, 1, 0x80003000, fds);
239

    
240
    /* Real time clock */
241
    rtc_init(0x70, i8259[8], 1980);
242
    s_rtc = cpu_register_io_memory(0, rtc_read, rtc_write, env);
243
    cpu_register_physical_memory(0x80004000, 0x00001000, s_rtc);
244

    
245
    /* Keyboard (i8042) */
246
    i8042_mm_init(rc4030[6], rc4030[7], 0x80005000, 0x1000, 0x1);
247

    
248
    /* Serial ports */
249
    if (serial_hds[0])
250
        serial_mm_init(0x80006000, 0, rc4030[8], 8000000/16, serial_hds[0], 1);
251
    if (serial_hds[1])
252
        serial_mm_init(0x80007000, 0, rc4030[9], 8000000/16, serial_hds[1], 1);
253

    
254
    /* Parallel port */
255
    if (parallel_hds[0])
256
        parallel_mm_init(0x80008000, 0, rc4030[0], parallel_hds[0]);
257

    
258
    /* Sound card */
259
    /* FIXME: missing Jazz sound at 0x8000c000, rc4030[2] */
260
#ifdef HAS_AUDIO
261
    audio_init(i8259);
262
#endif
263

    
264
    /* NVRAM: Unprotected at 0x9000, Protected at 0xa000, Read only at 0xb000 */
265
    ds1225y_init(0x80009000, "nvram");
266

    
267
    /* LED indicator */
268
    jazz_led_init(0x8000f000);
269
}
270

    
271
static
272
void mips_magnum_init (ram_addr_t ram_size,
273
                       const char *boot_device,
274
                       const char *kernel_filename, const char *kernel_cmdline,
275
                       const char *initrd_filename, const char *cpu_model)
276
{
277
    mips_jazz_init(ram_size, cpu_model, JAZZ_MAGNUM);
278
}
279

    
280
static
281
void mips_pica61_init (ram_addr_t ram_size,
282
                       const char *boot_device,
283
                       const char *kernel_filename, const char *kernel_cmdline,
284
                       const char *initrd_filename, const char *cpu_model)
285
{
286
    mips_jazz_init(ram_size, cpu_model, JAZZ_PICA61);
287
}
288

    
289
static QEMUMachine mips_magnum_machine = {
290
    .name = "magnum",
291
    .desc = "MIPS Magnum",
292
    .init = mips_magnum_init,
293
    .use_scsi = 1,
294
};
295

    
296
static QEMUMachine mips_pica61_machine = {
297
    .name = "pica61",
298
    .desc = "Acer Pica 61",
299
    .init = mips_pica61_init,
300
    .use_scsi = 1,
301
};
302

    
303
static void mips_jazz_machine_init(void)
304
{
305
    qemu_register_machine(&mips_magnum_machine);
306
    qemu_register_machine(&mips_pica61_machine);
307
}
308

    
309
machine_init(mips_jazz_machine_init);