Statistics
| Branch: | Revision:

root / hw / pxa2xx.c @ fa58c156

History | View | Annotate | Download (64.4 kB)

1 c1713132 balrog
/*
2 c1713132 balrog
 * Intel XScale PXA255/270 processor support.
3 c1713132 balrog
 *
4 c1713132 balrog
 * Copyright (c) 2006 Openedhand Ltd.
5 c1713132 balrog
 * Written by Andrzej Zaborowski <balrog@zabor.org>
6 c1713132 balrog
 *
7 c1713132 balrog
 * This code is licenced under the GPL.
8 c1713132 balrog
 */
9 c1713132 balrog
10 c1713132 balrog
# include "vl.h"
11 c1713132 balrog
12 c1713132 balrog
static struct {
13 c1713132 balrog
    target_phys_addr_t io_base;
14 c1713132 balrog
    int irqn;
15 c1713132 balrog
} pxa255_serial[] = {
16 c1713132 balrog
    { 0x40100000, PXA2XX_PIC_FFUART },
17 c1713132 balrog
    { 0x40200000, PXA2XX_PIC_BTUART },
18 c1713132 balrog
    { 0x40700000, PXA2XX_PIC_STUART },
19 c1713132 balrog
    { 0x41600000, PXA25X_PIC_HWUART },
20 c1713132 balrog
    { 0, 0 }
21 c1713132 balrog
}, pxa270_serial[] = {
22 c1713132 balrog
    { 0x40100000, PXA2XX_PIC_FFUART },
23 c1713132 balrog
    { 0x40200000, PXA2XX_PIC_BTUART },
24 c1713132 balrog
    { 0x40700000, PXA2XX_PIC_STUART },
25 c1713132 balrog
    { 0, 0 }
26 c1713132 balrog
};
27 c1713132 balrog
28 fa58c156 bellard
typedef struct PXASSPDef {
29 c1713132 balrog
    target_phys_addr_t io_base;
30 c1713132 balrog
    int irqn;
31 fa58c156 bellard
} PXASSPDef;
32 fa58c156 bellard
33 fa58c156 bellard
#if 0
34 fa58c156 bellard
static PXASSPDef pxa250_ssp[] = {
35 c1713132 balrog
    { 0x41000000, PXA2XX_PIC_SSP },
36 c1713132 balrog
    { 0, 0 }
37 fa58c156 bellard
};
38 fa58c156 bellard
#endif
39 fa58c156 bellard
40 fa58c156 bellard
static PXASSPDef pxa255_ssp[] = {
41 c1713132 balrog
    { 0x41000000, PXA2XX_PIC_SSP },
42 c1713132 balrog
    { 0x41400000, PXA25X_PIC_NSSP },
43 c1713132 balrog
    { 0, 0 }
44 fa58c156 bellard
};
45 fa58c156 bellard
46 fa58c156 bellard
#if 0
47 fa58c156 bellard
static PXASSPDef pxa26x_ssp[] = {
48 c1713132 balrog
    { 0x41000000, PXA2XX_PIC_SSP },
49 c1713132 balrog
    { 0x41400000, PXA25X_PIC_NSSP },
50 c1713132 balrog
    { 0x41500000, PXA26X_PIC_ASSP },
51 c1713132 balrog
    { 0, 0 }
52 fa58c156 bellard
};
53 fa58c156 bellard
#endif
54 fa58c156 bellard
55 fa58c156 bellard
static PXASSPDef pxa27x_ssp[] = {
56 c1713132 balrog
    { 0x41000000, PXA2XX_PIC_SSP },
57 c1713132 balrog
    { 0x41700000, PXA27X_PIC_SSP2 },
58 c1713132 balrog
    { 0x41900000, PXA2XX_PIC_SSP3 },
59 c1713132 balrog
    { 0, 0 }
60 c1713132 balrog
};
61 c1713132 balrog
62 c1713132 balrog
#define PMCR        0x00        /* Power Manager Control register */
63 c1713132 balrog
#define PSSR        0x04        /* Power Manager Sleep Status register */
64 c1713132 balrog
#define PSPR        0x08        /* Power Manager Scratch-Pad register */
65 c1713132 balrog
#define PWER        0x0c        /* Power Manager Wake-Up Enable register */
66 c1713132 balrog
#define PRER        0x10        /* Power Manager Rising-Edge Detect Enable register */
67 c1713132 balrog
#define PFER        0x14        /* Power Manager Falling-Edge Detect Enable register */
68 c1713132 balrog
#define PEDR        0x18        /* Power Manager Edge-Detect Status register */
69 c1713132 balrog
#define PCFR        0x1c        /* Power Manager General Configuration register */
70 c1713132 balrog
#define PGSR0        0x20        /* Power Manager GPIO Sleep-State register 0 */
71 c1713132 balrog
#define PGSR1        0x24        /* Power Manager GPIO Sleep-State register 1 */
72 c1713132 balrog
#define PGSR2        0x28        /* Power Manager GPIO Sleep-State register 2 */
73 c1713132 balrog
#define PGSR3        0x2c        /* Power Manager GPIO Sleep-State register 3 */
74 c1713132 balrog
#define RCSR        0x30        /* Reset Controller Status register */
75 c1713132 balrog
#define PSLR        0x34        /* Power Manager Sleep Configuration register */
76 c1713132 balrog
#define PTSR        0x38        /* Power Manager Standby Configuration register */
77 c1713132 balrog
#define PVCR        0x40        /* Power Manager Voltage Change Control register */
78 c1713132 balrog
#define PUCR        0x4c        /* Power Manager USIM Card Control/Status register */
79 c1713132 balrog
#define PKWR        0x50        /* Power Manager Keyboard Wake-Up Enable register */
80 c1713132 balrog
#define PKSR        0x54        /* Power Manager Keyboard Level-Detect Status */
81 c1713132 balrog
#define PCMD0        0x80        /* Power Manager I2C Command register File 0 */
82 c1713132 balrog
#define PCMD31        0xfc        /* Power Manager I2C Command register File 31 */
83 c1713132 balrog
84 c1713132 balrog
static uint32_t pxa2xx_pm_read(void *opaque, target_phys_addr_t addr)
85 c1713132 balrog
{
86 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
87 c1713132 balrog
    addr -= s->pm_base;
88 c1713132 balrog
89 c1713132 balrog
    switch (addr) {
90 c1713132 balrog
    case PMCR ... PCMD31:
91 c1713132 balrog
        if (addr & 3)
92 c1713132 balrog
            goto fail;
93 c1713132 balrog
94 c1713132 balrog
        return s->pm_regs[addr >> 2];
95 c1713132 balrog
    default:
96 c1713132 balrog
    fail:
97 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
98 c1713132 balrog
        break;
99 c1713132 balrog
    }
100 c1713132 balrog
    return 0;
101 c1713132 balrog
}
102 c1713132 balrog
103 c1713132 balrog
static void pxa2xx_pm_write(void *opaque, target_phys_addr_t addr,
104 c1713132 balrog
                uint32_t value)
105 c1713132 balrog
{
106 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
107 c1713132 balrog
    addr -= s->pm_base;
108 c1713132 balrog
109 c1713132 balrog
    switch (addr) {
110 c1713132 balrog
    case PMCR:
111 c1713132 balrog
        s->pm_regs[addr >> 2] &= 0x15 & ~(value & 0x2a);
112 c1713132 balrog
        s->pm_regs[addr >> 2] |= value & 0x15;
113 c1713132 balrog
        break;
114 c1713132 balrog
115 c1713132 balrog
    case PSSR:        /* Read-clean registers */
116 c1713132 balrog
    case RCSR:
117 c1713132 balrog
    case PKSR:
118 c1713132 balrog
        s->pm_regs[addr >> 2] &= ~value;
119 c1713132 balrog
        break;
120 c1713132 balrog
121 c1713132 balrog
    default:        /* Read-write registers */
122 c1713132 balrog
        if (addr >= PMCR && addr <= PCMD31 && !(addr & 3)) {
123 c1713132 balrog
            s->pm_regs[addr >> 2] = value;
124 c1713132 balrog
            break;
125 c1713132 balrog
        }
126 c1713132 balrog
127 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
128 c1713132 balrog
        break;
129 c1713132 balrog
    }
130 c1713132 balrog
}
131 c1713132 balrog
132 c1713132 balrog
static CPUReadMemoryFunc *pxa2xx_pm_readfn[] = {
133 c1713132 balrog
    pxa2xx_pm_read,
134 c1713132 balrog
    pxa2xx_pm_read,
135 c1713132 balrog
    pxa2xx_pm_read,
136 c1713132 balrog
};
137 c1713132 balrog
138 c1713132 balrog
static CPUWriteMemoryFunc *pxa2xx_pm_writefn[] = {
139 c1713132 balrog
    pxa2xx_pm_write,
140 c1713132 balrog
    pxa2xx_pm_write,
141 c1713132 balrog
    pxa2xx_pm_write,
142 c1713132 balrog
};
143 c1713132 balrog
144 aa941b94 balrog
static void pxa2xx_pm_save(QEMUFile *f, void *opaque)
145 aa941b94 balrog
{
146 aa941b94 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
147 aa941b94 balrog
    int i;
148 aa941b94 balrog
149 aa941b94 balrog
    for (i = 0; i < 0x40; i ++)
150 aa941b94 balrog
        qemu_put_be32s(f, &s->pm_regs[i]);
151 aa941b94 balrog
}
152 aa941b94 balrog
153 aa941b94 balrog
static int pxa2xx_pm_load(QEMUFile *f, void *opaque, int version_id)
154 aa941b94 balrog
{
155 aa941b94 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
156 aa941b94 balrog
    int i;
157 aa941b94 balrog
158 aa941b94 balrog
    for (i = 0; i < 0x40; i ++)
159 aa941b94 balrog
        qemu_get_be32s(f, &s->pm_regs[i]);
160 aa941b94 balrog
161 aa941b94 balrog
    return 0;
162 aa941b94 balrog
}
163 aa941b94 balrog
164 c1713132 balrog
#define CCCR        0x00        /* Core Clock Configuration register */
165 c1713132 balrog
#define CKEN        0x04        /* Clock Enable register */
166 c1713132 balrog
#define OSCC        0x08        /* Oscillator Configuration register */
167 c1713132 balrog
#define CCSR        0x0c        /* Core Clock Status register */
168 c1713132 balrog
169 c1713132 balrog
static uint32_t pxa2xx_cm_read(void *opaque, target_phys_addr_t addr)
170 c1713132 balrog
{
171 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
172 c1713132 balrog
    addr -= s->cm_base;
173 c1713132 balrog
174 c1713132 balrog
    switch (addr) {
175 c1713132 balrog
    case CCCR:
176 c1713132 balrog
    case CKEN:
177 c1713132 balrog
    case OSCC:
178 c1713132 balrog
        return s->cm_regs[addr >> 2];
179 c1713132 balrog
180 c1713132 balrog
    case CCSR:
181 c1713132 balrog
        return s->cm_regs[CCCR >> 2] | (3 << 28);
182 c1713132 balrog
183 c1713132 balrog
    default:
184 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
185 c1713132 balrog
        break;
186 c1713132 balrog
    }
187 c1713132 balrog
    return 0;
188 c1713132 balrog
}
189 c1713132 balrog
190 c1713132 balrog
static void pxa2xx_cm_write(void *opaque, target_phys_addr_t addr,
191 c1713132 balrog
                uint32_t value)
192 c1713132 balrog
{
193 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
194 c1713132 balrog
    addr -= s->cm_base;
195 c1713132 balrog
196 c1713132 balrog
    switch (addr) {
197 c1713132 balrog
    case CCCR:
198 c1713132 balrog
    case CKEN:
199 c1713132 balrog
        s->cm_regs[addr >> 2] = value;
200 c1713132 balrog
        break;
201 c1713132 balrog
202 c1713132 balrog
    case OSCC:
203 565d2895 balrog
        s->cm_regs[addr >> 2] &= ~0x6c;
204 c1713132 balrog
        s->cm_regs[addr >> 2] |= value & 0x6e;
205 565d2895 balrog
        if ((value >> 1) & 1)                        /* OON */
206 565d2895 balrog
            s->cm_regs[addr >> 2] |= 1 << 0;        /* Oscillator is now stable */
207 c1713132 balrog
        break;
208 c1713132 balrog
209 c1713132 balrog
    default:
210 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
211 c1713132 balrog
        break;
212 c1713132 balrog
    }
213 c1713132 balrog
}
214 c1713132 balrog
215 c1713132 balrog
static CPUReadMemoryFunc *pxa2xx_cm_readfn[] = {
216 c1713132 balrog
    pxa2xx_cm_read,
217 c1713132 balrog
    pxa2xx_cm_read,
218 c1713132 balrog
    pxa2xx_cm_read,
219 c1713132 balrog
};
220 c1713132 balrog
221 c1713132 balrog
static CPUWriteMemoryFunc *pxa2xx_cm_writefn[] = {
222 c1713132 balrog
    pxa2xx_cm_write,
223 c1713132 balrog
    pxa2xx_cm_write,
224 c1713132 balrog
    pxa2xx_cm_write,
225 c1713132 balrog
};
226 c1713132 balrog
227 aa941b94 balrog
static void pxa2xx_cm_save(QEMUFile *f, void *opaque)
228 aa941b94 balrog
{
229 aa941b94 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
230 aa941b94 balrog
    int i;
231 aa941b94 balrog
232 aa941b94 balrog
    for (i = 0; i < 4; i ++)
233 aa941b94 balrog
        qemu_put_be32s(f, &s->cm_regs[i]);
234 aa941b94 balrog
    qemu_put_be32s(f, &s->clkcfg);
235 aa941b94 balrog
    qemu_put_be32s(f, &s->pmnc);
236 aa941b94 balrog
}
237 aa941b94 balrog
238 aa941b94 balrog
static int pxa2xx_cm_load(QEMUFile *f, void *opaque, int version_id)
239 aa941b94 balrog
{
240 aa941b94 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
241 aa941b94 balrog
    int i;
242 aa941b94 balrog
243 aa941b94 balrog
    for (i = 0; i < 4; i ++)
244 aa941b94 balrog
        qemu_get_be32s(f, &s->cm_regs[i]);
245 aa941b94 balrog
    qemu_get_be32s(f, &s->clkcfg);
246 aa941b94 balrog
    qemu_get_be32s(f, &s->pmnc);
247 aa941b94 balrog
248 aa941b94 balrog
    return 0;
249 aa941b94 balrog
}
250 aa941b94 balrog
251 c1713132 balrog
static uint32_t pxa2xx_clkpwr_read(void *opaque, int op2, int reg, int crm)
252 c1713132 balrog
{
253 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
254 c1713132 balrog
255 c1713132 balrog
    switch (reg) {
256 c1713132 balrog
    case 6:        /* Clock Configuration register */
257 c1713132 balrog
        return s->clkcfg;
258 c1713132 balrog
259 c1713132 balrog
    case 7:        /* Power Mode register */
260 c1713132 balrog
        return 0;
261 c1713132 balrog
262 c1713132 balrog
    default:
263 c1713132 balrog
        printf("%s: Bad register 0x%x\n", __FUNCTION__, reg);
264 c1713132 balrog
        break;
265 c1713132 balrog
    }
266 c1713132 balrog
    return 0;
267 c1713132 balrog
}
268 c1713132 balrog
269 c1713132 balrog
static void pxa2xx_clkpwr_write(void *opaque, int op2, int reg, int crm,
270 c1713132 balrog
                uint32_t value)
271 c1713132 balrog
{
272 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
273 c1713132 balrog
    static const char *pwrmode[8] = {
274 c1713132 balrog
        "Normal", "Idle", "Deep-idle", "Standby",
275 c1713132 balrog
        "Sleep", "reserved (!)", "reserved (!)", "Deep-sleep",
276 c1713132 balrog
    };
277 c1713132 balrog
278 c1713132 balrog
    switch (reg) {
279 c1713132 balrog
    case 6:        /* Clock Configuration register */
280 c1713132 balrog
        s->clkcfg = value & 0xf;
281 c1713132 balrog
        if (value & 2)
282 c1713132 balrog
            printf("%s: CPU frequency change attempt\n", __FUNCTION__);
283 c1713132 balrog
        break;
284 c1713132 balrog
285 c1713132 balrog
    case 7:        /* Power Mode register */
286 c1713132 balrog
        if (value & 8)
287 c1713132 balrog
            printf("%s: CPU voltage change attempt\n", __FUNCTION__);
288 c1713132 balrog
        switch (value & 7) {
289 c1713132 balrog
        case 0:
290 c1713132 balrog
            /* Do nothing */
291 c1713132 balrog
            break;
292 c1713132 balrog
293 c1713132 balrog
        case 1:
294 c1713132 balrog
            /* Idle */
295 82d17978 balrog
            if (!(s->cm_regs[CCCR >> 2] & (1 << 31))) {        /* CPDIS */
296 c1713132 balrog
                cpu_interrupt(s->env, CPU_INTERRUPT_HALT);
297 c1713132 balrog
                break;
298 c1713132 balrog
            }
299 c1713132 balrog
            /* Fall through.  */
300 c1713132 balrog
301 c1713132 balrog
        case 2:
302 c1713132 balrog
            /* Deep-Idle */
303 c1713132 balrog
            cpu_interrupt(s->env, CPU_INTERRUPT_HALT);
304 c1713132 balrog
            s->pm_regs[RCSR >> 2] |= 0x8;        /* Set GPR */
305 c1713132 balrog
            goto message;
306 c1713132 balrog
307 c1713132 balrog
        case 3:
308 a90b7318 balrog
            s->env->uncached_cpsr =
309 a90b7318 balrog
                    ARM_CPU_MODE_SVC | CPSR_A | CPSR_F | CPSR_I;
310 c1713132 balrog
            s->env->cp15.c1_sys = 0;
311 c1713132 balrog
            s->env->cp15.c1_coproc = 0;
312 9ee6e8bb pbrook
            s->env->cp15.c2_base0 = 0;
313 c1713132 balrog
            s->env->cp15.c3 = 0;
314 c1713132 balrog
            s->pm_regs[PSSR >> 2] |= 0x8;        /* Set STS */
315 c1713132 balrog
            s->pm_regs[RCSR >> 2] |= 0x8;        /* Set GPR */
316 c1713132 balrog
317 c1713132 balrog
            /*
318 c1713132 balrog
             * The scratch-pad register is almost universally used
319 c1713132 balrog
             * for storing the return address on suspend.  For the
320 c1713132 balrog
             * lack of a resuming bootloader, perform a jump
321 c1713132 balrog
             * directly to that address.
322 c1713132 balrog
             */
323 c1713132 balrog
            memset(s->env->regs, 0, 4 * 15);
324 c1713132 balrog
            s->env->regs[15] = s->pm_regs[PSPR >> 2];
325 c1713132 balrog
326 c1713132 balrog
#if 0
327 c1713132 balrog
            buffer = 0xe59ff000;        /* ldr     pc, [pc, #0] */
328 c1713132 balrog
            cpu_physical_memory_write(0, &buffer, 4);
329 c1713132 balrog
            buffer = s->pm_regs[PSPR >> 2];
330 c1713132 balrog
            cpu_physical_memory_write(8, &buffer, 4);
331 c1713132 balrog
#endif
332 c1713132 balrog
333 c1713132 balrog
            /* Suspend */
334 c1713132 balrog
            cpu_interrupt(cpu_single_env, CPU_INTERRUPT_HALT);
335 c1713132 balrog
336 c1713132 balrog
            goto message;
337 c1713132 balrog
338 c1713132 balrog
        default:
339 c1713132 balrog
        message:
340 c1713132 balrog
            printf("%s: machine entered %s mode\n", __FUNCTION__,
341 c1713132 balrog
                            pwrmode[value & 7]);
342 c1713132 balrog
        }
343 c1713132 balrog
        break;
344 c1713132 balrog
345 c1713132 balrog
    default:
346 c1713132 balrog
        printf("%s: Bad register 0x%x\n", __FUNCTION__, reg);
347 c1713132 balrog
        break;
348 c1713132 balrog
    }
349 c1713132 balrog
}
350 c1713132 balrog
351 c1713132 balrog
/* Performace Monitoring Registers */
352 c1713132 balrog
#define CPPMNC                0        /* Performance Monitor Control register */
353 c1713132 balrog
#define CPCCNT                1        /* Clock Counter register */
354 c1713132 balrog
#define CPINTEN                4        /* Interrupt Enable register */
355 c1713132 balrog
#define CPFLAG                5        /* Overflow Flag register */
356 c1713132 balrog
#define CPEVTSEL        8        /* Event Selection register */
357 c1713132 balrog
358 c1713132 balrog
#define CPPMN0                0        /* Performance Count register 0 */
359 c1713132 balrog
#define CPPMN1                1        /* Performance Count register 1 */
360 c1713132 balrog
#define CPPMN2                2        /* Performance Count register 2 */
361 c1713132 balrog
#define CPPMN3                3        /* Performance Count register 3 */
362 c1713132 balrog
363 c1713132 balrog
static uint32_t pxa2xx_perf_read(void *opaque, int op2, int reg, int crm)
364 c1713132 balrog
{
365 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
366 c1713132 balrog
367 c1713132 balrog
    switch (reg) {
368 c1713132 balrog
    case CPPMNC:
369 c1713132 balrog
        return s->pmnc;
370 c1713132 balrog
    case CPCCNT:
371 c1713132 balrog
        if (s->pmnc & 1)
372 c1713132 balrog
            return qemu_get_clock(vm_clock);
373 c1713132 balrog
        else
374 c1713132 balrog
            return 0;
375 c1713132 balrog
    case CPINTEN:
376 c1713132 balrog
    case CPFLAG:
377 c1713132 balrog
    case CPEVTSEL:
378 c1713132 balrog
        return 0;
379 c1713132 balrog
380 c1713132 balrog
    default:
381 c1713132 balrog
        printf("%s: Bad register 0x%x\n", __FUNCTION__, reg);
382 c1713132 balrog
        break;
383 c1713132 balrog
    }
384 c1713132 balrog
    return 0;
385 c1713132 balrog
}
386 c1713132 balrog
387 c1713132 balrog
static void pxa2xx_perf_write(void *opaque, int op2, int reg, int crm,
388 c1713132 balrog
                uint32_t value)
389 c1713132 balrog
{
390 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
391 c1713132 balrog
392 c1713132 balrog
    switch (reg) {
393 c1713132 balrog
    case CPPMNC:
394 c1713132 balrog
        s->pmnc = value;
395 c1713132 balrog
        break;
396 c1713132 balrog
397 c1713132 balrog
    case CPCCNT:
398 c1713132 balrog
    case CPINTEN:
399 c1713132 balrog
    case CPFLAG:
400 c1713132 balrog
    case CPEVTSEL:
401 c1713132 balrog
        break;
402 c1713132 balrog
403 c1713132 balrog
    default:
404 c1713132 balrog
        printf("%s: Bad register 0x%x\n", __FUNCTION__, reg);
405 c1713132 balrog
        break;
406 c1713132 balrog
    }
407 c1713132 balrog
}
408 c1713132 balrog
409 c1713132 balrog
static uint32_t pxa2xx_cp14_read(void *opaque, int op2, int reg, int crm)
410 c1713132 balrog
{
411 c1713132 balrog
    switch (crm) {
412 c1713132 balrog
    case 0:
413 c1713132 balrog
        return pxa2xx_clkpwr_read(opaque, op2, reg, crm);
414 c1713132 balrog
    case 1:
415 c1713132 balrog
        return pxa2xx_perf_read(opaque, op2, reg, crm);
416 c1713132 balrog
    case 2:
417 c1713132 balrog
        switch (reg) {
418 c1713132 balrog
        case CPPMN0:
419 c1713132 balrog
        case CPPMN1:
420 c1713132 balrog
        case CPPMN2:
421 c1713132 balrog
        case CPPMN3:
422 c1713132 balrog
            return 0;
423 c1713132 balrog
        }
424 c1713132 balrog
        /* Fall through */
425 c1713132 balrog
    default:
426 c1713132 balrog
        printf("%s: Bad register 0x%x\n", __FUNCTION__, reg);
427 c1713132 balrog
        break;
428 c1713132 balrog
    }
429 c1713132 balrog
    return 0;
430 c1713132 balrog
}
431 c1713132 balrog
432 c1713132 balrog
static void pxa2xx_cp14_write(void *opaque, int op2, int reg, int crm,
433 c1713132 balrog
                uint32_t value)
434 c1713132 balrog
{
435 c1713132 balrog
    switch (crm) {
436 c1713132 balrog
    case 0:
437 c1713132 balrog
        pxa2xx_clkpwr_write(opaque, op2, reg, crm, value);
438 c1713132 balrog
        break;
439 c1713132 balrog
    case 1:
440 c1713132 balrog
        pxa2xx_perf_write(opaque, op2, reg, crm, value);
441 c1713132 balrog
        break;
442 c1713132 balrog
    case 2:
443 c1713132 balrog
        switch (reg) {
444 c1713132 balrog
        case CPPMN0:
445 c1713132 balrog
        case CPPMN1:
446 c1713132 balrog
        case CPPMN2:
447 c1713132 balrog
        case CPPMN3:
448 c1713132 balrog
            return;
449 c1713132 balrog
        }
450 c1713132 balrog
        /* Fall through */
451 c1713132 balrog
    default:
452 c1713132 balrog
        printf("%s: Bad register 0x%x\n", __FUNCTION__, reg);
453 c1713132 balrog
        break;
454 c1713132 balrog
    }
455 c1713132 balrog
}
456 c1713132 balrog
457 c1713132 balrog
#define MDCNFG                0x00        /* SDRAM Configuration register */
458 c1713132 balrog
#define MDREFR                0x04        /* SDRAM Refresh Control register */
459 c1713132 balrog
#define MSC0                0x08        /* Static Memory Control register 0 */
460 c1713132 balrog
#define MSC1                0x0c        /* Static Memory Control register 1 */
461 c1713132 balrog
#define MSC2                0x10        /* Static Memory Control register 2 */
462 c1713132 balrog
#define MECR                0x14        /* Expansion Memory Bus Config register */
463 c1713132 balrog
#define SXCNFG                0x1c        /* Synchronous Static Memory Config register */
464 c1713132 balrog
#define MCMEM0                0x28        /* PC Card Memory Socket 0 Timing register */
465 c1713132 balrog
#define MCMEM1                0x2c        /* PC Card Memory Socket 1 Timing register */
466 c1713132 balrog
#define MCATT0                0x30        /* PC Card Attribute Socket 0 register */
467 c1713132 balrog
#define MCATT1                0x34        /* PC Card Attribute Socket 1 register */
468 c1713132 balrog
#define MCIO0                0x38        /* PC Card I/O Socket 0 Timing register */
469 c1713132 balrog
#define MCIO1                0x3c        /* PC Card I/O Socket 1 Timing register */
470 c1713132 balrog
#define MDMRS                0x40        /* SDRAM Mode Register Set Config register */
471 c1713132 balrog
#define BOOT_DEF        0x44        /* Boot-time Default Configuration register */
472 c1713132 balrog
#define ARB_CNTL        0x48        /* Arbiter Control register */
473 c1713132 balrog
#define BSCNTR0                0x4c        /* Memory Buffer Strength Control register 0 */
474 c1713132 balrog
#define BSCNTR1                0x50        /* Memory Buffer Strength Control register 1 */
475 c1713132 balrog
#define LCDBSCNTR        0x54        /* LCD Buffer Strength Control register */
476 c1713132 balrog
#define MDMRSLP                0x58        /* Low Power SDRAM Mode Set Config register */
477 c1713132 balrog
#define BSCNTR2                0x5c        /* Memory Buffer Strength Control register 2 */
478 c1713132 balrog
#define BSCNTR3                0x60        /* Memory Buffer Strength Control register 3 */
479 c1713132 balrog
#define SA1110                0x64        /* SA-1110 Memory Compatibility register */
480 c1713132 balrog
481 c1713132 balrog
static uint32_t pxa2xx_mm_read(void *opaque, target_phys_addr_t addr)
482 c1713132 balrog
{
483 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
484 c1713132 balrog
    addr -= s->mm_base;
485 c1713132 balrog
486 c1713132 balrog
    switch (addr) {
487 c1713132 balrog
    case MDCNFG ... SA1110:
488 c1713132 balrog
        if ((addr & 3) == 0)
489 c1713132 balrog
            return s->mm_regs[addr >> 2];
490 c1713132 balrog
491 c1713132 balrog
    default:
492 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
493 c1713132 balrog
        break;
494 c1713132 balrog
    }
495 c1713132 balrog
    return 0;
496 c1713132 balrog
}
497 c1713132 balrog
498 c1713132 balrog
static void pxa2xx_mm_write(void *opaque, target_phys_addr_t addr,
499 c1713132 balrog
                uint32_t value)
500 c1713132 balrog
{
501 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
502 c1713132 balrog
    addr -= s->mm_base;
503 c1713132 balrog
504 c1713132 balrog
    switch (addr) {
505 c1713132 balrog
    case MDCNFG ... SA1110:
506 c1713132 balrog
        if ((addr & 3) == 0) {
507 c1713132 balrog
            s->mm_regs[addr >> 2] = value;
508 c1713132 balrog
            break;
509 c1713132 balrog
        }
510 c1713132 balrog
511 c1713132 balrog
    default:
512 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
513 c1713132 balrog
        break;
514 c1713132 balrog
    }
515 c1713132 balrog
}
516 c1713132 balrog
517 c1713132 balrog
static CPUReadMemoryFunc *pxa2xx_mm_readfn[] = {
518 c1713132 balrog
    pxa2xx_mm_read,
519 c1713132 balrog
    pxa2xx_mm_read,
520 c1713132 balrog
    pxa2xx_mm_read,
521 c1713132 balrog
};
522 c1713132 balrog
523 c1713132 balrog
static CPUWriteMemoryFunc *pxa2xx_mm_writefn[] = {
524 c1713132 balrog
    pxa2xx_mm_write,
525 c1713132 balrog
    pxa2xx_mm_write,
526 c1713132 balrog
    pxa2xx_mm_write,
527 c1713132 balrog
};
528 c1713132 balrog
529 aa941b94 balrog
static void pxa2xx_mm_save(QEMUFile *f, void *opaque)
530 aa941b94 balrog
{
531 aa941b94 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
532 aa941b94 balrog
    int i;
533 aa941b94 balrog
534 aa941b94 balrog
    for (i = 0; i < 0x1a; i ++)
535 aa941b94 balrog
        qemu_put_be32s(f, &s->mm_regs[i]);
536 aa941b94 balrog
}
537 aa941b94 balrog
538 aa941b94 balrog
static int pxa2xx_mm_load(QEMUFile *f, void *opaque, int version_id)
539 aa941b94 balrog
{
540 aa941b94 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
541 aa941b94 balrog
    int i;
542 aa941b94 balrog
543 aa941b94 balrog
    for (i = 0; i < 0x1a; i ++)
544 aa941b94 balrog
        qemu_get_be32s(f, &s->mm_regs[i]);
545 aa941b94 balrog
546 aa941b94 balrog
    return 0;
547 aa941b94 balrog
}
548 aa941b94 balrog
549 c1713132 balrog
/* Synchronous Serial Ports */
550 c1713132 balrog
struct pxa2xx_ssp_s {
551 c1713132 balrog
    target_phys_addr_t base;
552 c1713132 balrog
    qemu_irq irq;
553 c1713132 balrog
    int enable;
554 c1713132 balrog
555 c1713132 balrog
    uint32_t sscr[2];
556 c1713132 balrog
    uint32_t sspsp;
557 c1713132 balrog
    uint32_t ssto;
558 c1713132 balrog
    uint32_t ssitr;
559 c1713132 balrog
    uint32_t sssr;
560 c1713132 balrog
    uint8_t sstsa;
561 c1713132 balrog
    uint8_t ssrsa;
562 c1713132 balrog
    uint8_t ssacd;
563 c1713132 balrog
564 c1713132 balrog
    uint32_t rx_fifo[16];
565 c1713132 balrog
    int rx_level;
566 c1713132 balrog
    int rx_start;
567 c1713132 balrog
568 c1713132 balrog
    uint32_t (*readfn)(void *opaque);
569 c1713132 balrog
    void (*writefn)(void *opaque, uint32_t value);
570 c1713132 balrog
    void *opaque;
571 c1713132 balrog
};
572 c1713132 balrog
573 c1713132 balrog
#define SSCR0        0x00        /* SSP Control register 0 */
574 c1713132 balrog
#define SSCR1        0x04        /* SSP Control register 1 */
575 c1713132 balrog
#define SSSR        0x08        /* SSP Status register */
576 c1713132 balrog
#define SSITR        0x0c        /* SSP Interrupt Test register */
577 c1713132 balrog
#define SSDR        0x10        /* SSP Data register */
578 c1713132 balrog
#define SSTO        0x28        /* SSP Time-Out register */
579 c1713132 balrog
#define SSPSP        0x2c        /* SSP Programmable Serial Protocol register */
580 c1713132 balrog
#define SSTSA        0x30        /* SSP TX Time Slot Active register */
581 c1713132 balrog
#define SSRSA        0x34        /* SSP RX Time Slot Active register */
582 c1713132 balrog
#define SSTSS        0x38        /* SSP Time Slot Status register */
583 c1713132 balrog
#define SSACD        0x3c        /* SSP Audio Clock Divider register */
584 c1713132 balrog
585 c1713132 balrog
/* Bitfields for above registers */
586 c1713132 balrog
#define SSCR0_SPI(x)        (((x) & 0x30) == 0x00)
587 c1713132 balrog
#define SSCR0_SSP(x)        (((x) & 0x30) == 0x10)
588 c1713132 balrog
#define SSCR0_UWIRE(x)        (((x) & 0x30) == 0x20)
589 c1713132 balrog
#define SSCR0_PSP(x)        (((x) & 0x30) == 0x30)
590 c1713132 balrog
#define SSCR0_SSE        (1 << 7)
591 c1713132 balrog
#define SSCR0_RIM        (1 << 22)
592 c1713132 balrog
#define SSCR0_TIM        (1 << 23)
593 c1713132 balrog
#define SSCR0_MOD        (1 << 31)
594 c1713132 balrog
#define SSCR0_DSS(x)        (((((x) >> 16) & 0x10) | ((x) & 0xf)) + 1)
595 c1713132 balrog
#define SSCR1_RIE        (1 << 0)
596 c1713132 balrog
#define SSCR1_TIE        (1 << 1)
597 c1713132 balrog
#define SSCR1_LBM        (1 << 2)
598 c1713132 balrog
#define SSCR1_MWDS        (1 << 5)
599 c1713132 balrog
#define SSCR1_TFT(x)        ((((x) >> 6) & 0xf) + 1)
600 c1713132 balrog
#define SSCR1_RFT(x)        ((((x) >> 10) & 0xf) + 1)
601 c1713132 balrog
#define SSCR1_EFWR        (1 << 14)
602 c1713132 balrog
#define SSCR1_PINTE        (1 << 18)
603 c1713132 balrog
#define SSCR1_TINTE        (1 << 19)
604 c1713132 balrog
#define SSCR1_RSRE        (1 << 20)
605 c1713132 balrog
#define SSCR1_TSRE        (1 << 21)
606 c1713132 balrog
#define SSCR1_EBCEI        (1 << 29)
607 c1713132 balrog
#define SSITR_INT        (7 << 5)
608 c1713132 balrog
#define SSSR_TNF        (1 << 2)
609 c1713132 balrog
#define SSSR_RNE        (1 << 3)
610 c1713132 balrog
#define SSSR_TFS        (1 << 5)
611 c1713132 balrog
#define SSSR_RFS        (1 << 6)
612 c1713132 balrog
#define SSSR_ROR        (1 << 7)
613 c1713132 balrog
#define SSSR_PINT        (1 << 18)
614 c1713132 balrog
#define SSSR_TINT        (1 << 19)
615 c1713132 balrog
#define SSSR_EOC        (1 << 20)
616 c1713132 balrog
#define SSSR_TUR        (1 << 21)
617 c1713132 balrog
#define SSSR_BCE        (1 << 23)
618 c1713132 balrog
#define SSSR_RW                0x00bc0080
619 c1713132 balrog
620 c1713132 balrog
static void pxa2xx_ssp_int_update(struct pxa2xx_ssp_s *s)
621 c1713132 balrog
{
622 c1713132 balrog
    int level = 0;
623 c1713132 balrog
624 c1713132 balrog
    level |= s->ssitr & SSITR_INT;
625 c1713132 balrog
    level |= (s->sssr & SSSR_BCE)  &&  (s->sscr[1] & SSCR1_EBCEI);
626 c1713132 balrog
    level |= (s->sssr & SSSR_TUR)  && !(s->sscr[0] & SSCR0_TIM);
627 c1713132 balrog
    level |= (s->sssr & SSSR_EOC)  &&  (s->sssr & (SSSR_TINT | SSSR_PINT));
628 c1713132 balrog
    level |= (s->sssr & SSSR_TINT) &&  (s->sscr[1] & SSCR1_TINTE);
629 c1713132 balrog
    level |= (s->sssr & SSSR_PINT) &&  (s->sscr[1] & SSCR1_PINTE);
630 c1713132 balrog
    level |= (s->sssr & SSSR_ROR)  && !(s->sscr[0] & SSCR0_RIM);
631 c1713132 balrog
    level |= (s->sssr & SSSR_RFS)  &&  (s->sscr[1] & SSCR1_RIE);
632 c1713132 balrog
    level |= (s->sssr & SSSR_TFS)  &&  (s->sscr[1] & SSCR1_TIE);
633 c1713132 balrog
    qemu_set_irq(s->irq, !!level);
634 c1713132 balrog
}
635 c1713132 balrog
636 c1713132 balrog
static void pxa2xx_ssp_fifo_update(struct pxa2xx_ssp_s *s)
637 c1713132 balrog
{
638 c1713132 balrog
    s->sssr &= ~(0xf << 12);        /* Clear RFL */
639 c1713132 balrog
    s->sssr &= ~(0xf << 8);        /* Clear TFL */
640 c1713132 balrog
    s->sssr &= ~SSSR_TNF;
641 c1713132 balrog
    if (s->enable) {
642 c1713132 balrog
        s->sssr |= ((s->rx_level - 1) & 0xf) << 12;
643 c1713132 balrog
        if (s->rx_level >= SSCR1_RFT(s->sscr[1]))
644 c1713132 balrog
            s->sssr |= SSSR_RFS;
645 c1713132 balrog
        else
646 c1713132 balrog
            s->sssr &= ~SSSR_RFS;
647 c1713132 balrog
        if (0 <= SSCR1_TFT(s->sscr[1]))
648 c1713132 balrog
            s->sssr |= SSSR_TFS;
649 c1713132 balrog
        else
650 c1713132 balrog
            s->sssr &= ~SSSR_TFS;
651 c1713132 balrog
        if (s->rx_level)
652 c1713132 balrog
            s->sssr |= SSSR_RNE;
653 c1713132 balrog
        else
654 c1713132 balrog
            s->sssr &= ~SSSR_RNE;
655 c1713132 balrog
        s->sssr |= SSSR_TNF;
656 c1713132 balrog
    }
657 c1713132 balrog
658 c1713132 balrog
    pxa2xx_ssp_int_update(s);
659 c1713132 balrog
}
660 c1713132 balrog
661 c1713132 balrog
static uint32_t pxa2xx_ssp_read(void *opaque, target_phys_addr_t addr)
662 c1713132 balrog
{
663 c1713132 balrog
    struct pxa2xx_ssp_s *s = (struct pxa2xx_ssp_s *) opaque;
664 c1713132 balrog
    uint32_t retval;
665 c1713132 balrog
    addr -= s->base;
666 c1713132 balrog
667 c1713132 balrog
    switch (addr) {
668 c1713132 balrog
    case SSCR0:
669 c1713132 balrog
        return s->sscr[0];
670 c1713132 balrog
    case SSCR1:
671 c1713132 balrog
        return s->sscr[1];
672 c1713132 balrog
    case SSPSP:
673 c1713132 balrog
        return s->sspsp;
674 c1713132 balrog
    case SSTO:
675 c1713132 balrog
        return s->ssto;
676 c1713132 balrog
    case SSITR:
677 c1713132 balrog
        return s->ssitr;
678 c1713132 balrog
    case SSSR:
679 c1713132 balrog
        return s->sssr | s->ssitr;
680 c1713132 balrog
    case SSDR:
681 c1713132 balrog
        if (!s->enable)
682 c1713132 balrog
            return 0xffffffff;
683 c1713132 balrog
        if (s->rx_level < 1) {
684 c1713132 balrog
            printf("%s: SSP Rx Underrun\n", __FUNCTION__);
685 c1713132 balrog
            return 0xffffffff;
686 c1713132 balrog
        }
687 c1713132 balrog
        s->rx_level --;
688 c1713132 balrog
        retval = s->rx_fifo[s->rx_start ++];
689 c1713132 balrog
        s->rx_start &= 0xf;
690 c1713132 balrog
        pxa2xx_ssp_fifo_update(s);
691 c1713132 balrog
        return retval;
692 c1713132 balrog
    case SSTSA:
693 c1713132 balrog
        return s->sstsa;
694 c1713132 balrog
    case SSRSA:
695 c1713132 balrog
        return s->ssrsa;
696 c1713132 balrog
    case SSTSS:
697 c1713132 balrog
        return 0;
698 c1713132 balrog
    case SSACD:
699 c1713132 balrog
        return s->ssacd;
700 c1713132 balrog
    default:
701 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
702 c1713132 balrog
        break;
703 c1713132 balrog
    }
704 c1713132 balrog
    return 0;
705 c1713132 balrog
}
706 c1713132 balrog
707 c1713132 balrog
static void pxa2xx_ssp_write(void *opaque, target_phys_addr_t addr,
708 c1713132 balrog
                uint32_t value)
709 c1713132 balrog
{
710 c1713132 balrog
    struct pxa2xx_ssp_s *s = (struct pxa2xx_ssp_s *) opaque;
711 c1713132 balrog
    addr -= s->base;
712 c1713132 balrog
713 c1713132 balrog
    switch (addr) {
714 c1713132 balrog
    case SSCR0:
715 c1713132 balrog
        s->sscr[0] = value & 0xc7ffffff;
716 c1713132 balrog
        s->enable = value & SSCR0_SSE;
717 c1713132 balrog
        if (value & SSCR0_MOD)
718 c1713132 balrog
            printf("%s: Attempt to use network mode\n", __FUNCTION__);
719 c1713132 balrog
        if (s->enable && SSCR0_DSS(value) < 4)
720 c1713132 balrog
            printf("%s: Wrong data size: %i bits\n", __FUNCTION__,
721 c1713132 balrog
                            SSCR0_DSS(value));
722 c1713132 balrog
        if (!(value & SSCR0_SSE)) {
723 c1713132 balrog
            s->sssr = 0;
724 c1713132 balrog
            s->ssitr = 0;
725 c1713132 balrog
            s->rx_level = 0;
726 c1713132 balrog
        }
727 c1713132 balrog
        pxa2xx_ssp_fifo_update(s);
728 c1713132 balrog
        break;
729 c1713132 balrog
730 c1713132 balrog
    case SSCR1:
731 c1713132 balrog
        s->sscr[1] = value;
732 c1713132 balrog
        if (value & (SSCR1_LBM | SSCR1_EFWR))
733 c1713132 balrog
            printf("%s: Attempt to use SSP test mode\n", __FUNCTION__);
734 c1713132 balrog
        pxa2xx_ssp_fifo_update(s);
735 c1713132 balrog
        break;
736 c1713132 balrog
737 c1713132 balrog
    case SSPSP:
738 c1713132 balrog
        s->sspsp = value;
739 c1713132 balrog
        break;
740 c1713132 balrog
741 c1713132 balrog
    case SSTO:
742 c1713132 balrog
        s->ssto = value;
743 c1713132 balrog
        break;
744 c1713132 balrog
745 c1713132 balrog
    case SSITR:
746 c1713132 balrog
        s->ssitr = value & SSITR_INT;
747 c1713132 balrog
        pxa2xx_ssp_int_update(s);
748 c1713132 balrog
        break;
749 c1713132 balrog
750 c1713132 balrog
    case SSSR:
751 c1713132 balrog
        s->sssr &= ~(value & SSSR_RW);
752 c1713132 balrog
        pxa2xx_ssp_int_update(s);
753 c1713132 balrog
        break;
754 c1713132 balrog
755 c1713132 balrog
    case SSDR:
756 c1713132 balrog
        if (SSCR0_UWIRE(s->sscr[0])) {
757 c1713132 balrog
            if (s->sscr[1] & SSCR1_MWDS)
758 c1713132 balrog
                value &= 0xffff;
759 c1713132 balrog
            else
760 c1713132 balrog
                value &= 0xff;
761 c1713132 balrog
        } else
762 c1713132 balrog
            /* Note how 32bits overflow does no harm here */
763 c1713132 balrog
            value &= (1 << SSCR0_DSS(s->sscr[0])) - 1;
764 c1713132 balrog
765 c1713132 balrog
        /* Data goes from here to the Tx FIFO and is shifted out from
766 c1713132 balrog
         * there directly to the slave, no need to buffer it.
767 c1713132 balrog
         */
768 c1713132 balrog
        if (s->enable) {
769 c1713132 balrog
            if (s->writefn)
770 c1713132 balrog
                s->writefn(s->opaque, value);
771 c1713132 balrog
772 c1713132 balrog
            if (s->rx_level < 0x10) {
773 c1713132 balrog
                if (s->readfn)
774 c1713132 balrog
                    s->rx_fifo[(s->rx_start + s->rx_level ++) & 0xf] =
775 c1713132 balrog
                            s->readfn(s->opaque);
776 c1713132 balrog
                else
777 c1713132 balrog
                    s->rx_fifo[(s->rx_start + s->rx_level ++) & 0xf] = 0x0;
778 c1713132 balrog
            } else
779 c1713132 balrog
                s->sssr |= SSSR_ROR;
780 c1713132 balrog
        }
781 c1713132 balrog
        pxa2xx_ssp_fifo_update(s);
782 c1713132 balrog
        break;
783 c1713132 balrog
784 c1713132 balrog
    case SSTSA:
785 c1713132 balrog
        s->sstsa = value;
786 c1713132 balrog
        break;
787 c1713132 balrog
788 c1713132 balrog
    case SSRSA:
789 c1713132 balrog
        s->ssrsa = value;
790 c1713132 balrog
        break;
791 c1713132 balrog
792 c1713132 balrog
    case SSACD:
793 c1713132 balrog
        s->ssacd = value;
794 c1713132 balrog
        break;
795 c1713132 balrog
796 c1713132 balrog
    default:
797 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
798 c1713132 balrog
        break;
799 c1713132 balrog
    }
800 c1713132 balrog
}
801 c1713132 balrog
802 c1713132 balrog
void pxa2xx_ssp_attach(struct pxa2xx_ssp_s *port,
803 c1713132 balrog
                uint32_t (*readfn)(void *opaque),
804 c1713132 balrog
                void (*writefn)(void *opaque, uint32_t value), void *opaque)
805 c1713132 balrog
{
806 c1713132 balrog
    if (!port) {
807 c1713132 balrog
        printf("%s: no such SSP\n", __FUNCTION__);
808 c1713132 balrog
        exit(-1);
809 c1713132 balrog
    }
810 c1713132 balrog
811 c1713132 balrog
    port->opaque = opaque;
812 c1713132 balrog
    port->readfn = readfn;
813 c1713132 balrog
    port->writefn = writefn;
814 c1713132 balrog
}
815 c1713132 balrog
816 c1713132 balrog
static CPUReadMemoryFunc *pxa2xx_ssp_readfn[] = {
817 c1713132 balrog
    pxa2xx_ssp_read,
818 c1713132 balrog
    pxa2xx_ssp_read,
819 c1713132 balrog
    pxa2xx_ssp_read,
820 c1713132 balrog
};
821 c1713132 balrog
822 c1713132 balrog
static CPUWriteMemoryFunc *pxa2xx_ssp_writefn[] = {
823 c1713132 balrog
    pxa2xx_ssp_write,
824 c1713132 balrog
    pxa2xx_ssp_write,
825 c1713132 balrog
    pxa2xx_ssp_write,
826 c1713132 balrog
};
827 c1713132 balrog
828 aa941b94 balrog
static void pxa2xx_ssp_save(QEMUFile *f, void *opaque)
829 aa941b94 balrog
{
830 aa941b94 balrog
    struct pxa2xx_ssp_s *s = (struct pxa2xx_ssp_s *) opaque;
831 aa941b94 balrog
    int i;
832 aa941b94 balrog
833 aa941b94 balrog
    qemu_put_be32(f, s->enable);
834 aa941b94 balrog
835 aa941b94 balrog
    qemu_put_be32s(f, &s->sscr[0]);
836 aa941b94 balrog
    qemu_put_be32s(f, &s->sscr[1]);
837 aa941b94 balrog
    qemu_put_be32s(f, &s->sspsp);
838 aa941b94 balrog
    qemu_put_be32s(f, &s->ssto);
839 aa941b94 balrog
    qemu_put_be32s(f, &s->ssitr);
840 aa941b94 balrog
    qemu_put_be32s(f, &s->sssr);
841 aa941b94 balrog
    qemu_put_8s(f, &s->sstsa);
842 aa941b94 balrog
    qemu_put_8s(f, &s->ssrsa);
843 aa941b94 balrog
    qemu_put_8s(f, &s->ssacd);
844 aa941b94 balrog
845 aa941b94 balrog
    qemu_put_byte(f, s->rx_level);
846 aa941b94 balrog
    for (i = 0; i < s->rx_level; i ++)
847 aa941b94 balrog
        qemu_put_byte(f, s->rx_fifo[(s->rx_start + i) & 0xf]);
848 aa941b94 balrog
}
849 aa941b94 balrog
850 aa941b94 balrog
static int pxa2xx_ssp_load(QEMUFile *f, void *opaque, int version_id)
851 aa941b94 balrog
{
852 aa941b94 balrog
    struct pxa2xx_ssp_s *s = (struct pxa2xx_ssp_s *) opaque;
853 aa941b94 balrog
    int i;
854 aa941b94 balrog
855 aa941b94 balrog
    s->enable = qemu_get_be32(f);
856 aa941b94 balrog
857 aa941b94 balrog
    qemu_get_be32s(f, &s->sscr[0]);
858 aa941b94 balrog
    qemu_get_be32s(f, &s->sscr[1]);
859 aa941b94 balrog
    qemu_get_be32s(f, &s->sspsp);
860 aa941b94 balrog
    qemu_get_be32s(f, &s->ssto);
861 aa941b94 balrog
    qemu_get_be32s(f, &s->ssitr);
862 aa941b94 balrog
    qemu_get_be32s(f, &s->sssr);
863 aa941b94 balrog
    qemu_get_8s(f, &s->sstsa);
864 aa941b94 balrog
    qemu_get_8s(f, &s->ssrsa);
865 aa941b94 balrog
    qemu_get_8s(f, &s->ssacd);
866 aa941b94 balrog
867 aa941b94 balrog
    s->rx_level = qemu_get_byte(f);
868 aa941b94 balrog
    s->rx_start = 0;
869 aa941b94 balrog
    for (i = 0; i < s->rx_level; i ++)
870 aa941b94 balrog
        s->rx_fifo[i] = qemu_get_byte(f);
871 aa941b94 balrog
872 aa941b94 balrog
    return 0;
873 aa941b94 balrog
}
874 aa941b94 balrog
875 c1713132 balrog
/* Real-Time Clock */
876 c1713132 balrog
#define RCNR                0x00        /* RTC Counter register */
877 c1713132 balrog
#define RTAR                0x04        /* RTC Alarm register */
878 c1713132 balrog
#define RTSR                0x08        /* RTC Status register */
879 c1713132 balrog
#define RTTR                0x0c        /* RTC Timer Trim register */
880 c1713132 balrog
#define RDCR                0x10        /* RTC Day Counter register */
881 c1713132 balrog
#define RYCR                0x14        /* RTC Year Counter register */
882 c1713132 balrog
#define RDAR1                0x18        /* RTC Wristwatch Day Alarm register 1 */
883 c1713132 balrog
#define RYAR1                0x1c        /* RTC Wristwatch Year Alarm register 1 */
884 c1713132 balrog
#define RDAR2                0x20        /* RTC Wristwatch Day Alarm register 2 */
885 c1713132 balrog
#define RYAR2                0x24        /* RTC Wristwatch Year Alarm register 2 */
886 c1713132 balrog
#define SWCR                0x28        /* RTC Stopwatch Counter register */
887 c1713132 balrog
#define SWAR1                0x2c        /* RTC Stopwatch Alarm register 1 */
888 c1713132 balrog
#define SWAR2                0x30        /* RTC Stopwatch Alarm register 2 */
889 c1713132 balrog
#define RTCPICR                0x34        /* RTC Periodic Interrupt Counter register */
890 c1713132 balrog
#define PIAR                0x38        /* RTC Periodic Interrupt Alarm register */
891 c1713132 balrog
892 c1713132 balrog
static inline void pxa2xx_rtc_int_update(struct pxa2xx_state_s *s)
893 c1713132 balrog
{
894 c1713132 balrog
    qemu_set_irq(s->pic[PXA2XX_PIC_RTCALARM], !!(s->rtsr & 0x2553));
895 c1713132 balrog
}
896 c1713132 balrog
897 c1713132 balrog
static void pxa2xx_rtc_hzupdate(struct pxa2xx_state_s *s)
898 c1713132 balrog
{
899 c1713132 balrog
    int64_t rt = qemu_get_clock(rt_clock);
900 c1713132 balrog
    s->last_rcnr += ((rt - s->last_hz) << 15) /
901 c1713132 balrog
            (1000 * ((s->rttr & 0xffff) + 1));
902 c1713132 balrog
    s->last_rdcr += ((rt - s->last_hz) << 15) /
903 c1713132 balrog
            (1000 * ((s->rttr & 0xffff) + 1));
904 c1713132 balrog
    s->last_hz = rt;
905 c1713132 balrog
}
906 c1713132 balrog
907 c1713132 balrog
static void pxa2xx_rtc_swupdate(struct pxa2xx_state_s *s)
908 c1713132 balrog
{
909 c1713132 balrog
    int64_t rt = qemu_get_clock(rt_clock);
910 c1713132 balrog
    if (s->rtsr & (1 << 12))
911 c1713132 balrog
        s->last_swcr += (rt - s->last_sw) / 10;
912 c1713132 balrog
    s->last_sw = rt;
913 c1713132 balrog
}
914 c1713132 balrog
915 c1713132 balrog
static void pxa2xx_rtc_piupdate(struct pxa2xx_state_s *s)
916 c1713132 balrog
{
917 c1713132 balrog
    int64_t rt = qemu_get_clock(rt_clock);
918 c1713132 balrog
    if (s->rtsr & (1 << 15))
919 c1713132 balrog
        s->last_swcr += rt - s->last_pi;
920 c1713132 balrog
    s->last_pi = rt;
921 c1713132 balrog
}
922 c1713132 balrog
923 c1713132 balrog
static inline void pxa2xx_rtc_alarm_update(struct pxa2xx_state_s *s,
924 c1713132 balrog
                uint32_t rtsr)
925 c1713132 balrog
{
926 c1713132 balrog
    if ((rtsr & (1 << 2)) && !(rtsr & (1 << 0)))
927 c1713132 balrog
        qemu_mod_timer(s->rtc_hz, s->last_hz +
928 c1713132 balrog
                (((s->rtar - s->last_rcnr) * 1000 *
929 c1713132 balrog
                  ((s->rttr & 0xffff) + 1)) >> 15));
930 c1713132 balrog
    else
931 c1713132 balrog
        qemu_del_timer(s->rtc_hz);
932 c1713132 balrog
933 c1713132 balrog
    if ((rtsr & (1 << 5)) && !(rtsr & (1 << 4)))
934 c1713132 balrog
        qemu_mod_timer(s->rtc_rdal1, s->last_hz +
935 c1713132 balrog
                (((s->rdar1 - s->last_rdcr) * 1000 *
936 c1713132 balrog
                  ((s->rttr & 0xffff) + 1)) >> 15)); /* TODO: fixup */
937 c1713132 balrog
    else
938 c1713132 balrog
        qemu_del_timer(s->rtc_rdal1);
939 c1713132 balrog
940 c1713132 balrog
    if ((rtsr & (1 << 7)) && !(rtsr & (1 << 6)))
941 c1713132 balrog
        qemu_mod_timer(s->rtc_rdal2, s->last_hz +
942 c1713132 balrog
                (((s->rdar2 - s->last_rdcr) * 1000 *
943 c1713132 balrog
                  ((s->rttr & 0xffff) + 1)) >> 15)); /* TODO: fixup */
944 c1713132 balrog
    else
945 c1713132 balrog
        qemu_del_timer(s->rtc_rdal2);
946 c1713132 balrog
947 c1713132 balrog
    if ((rtsr & 0x1200) == 0x1200 && !(rtsr & (1 << 8)))
948 c1713132 balrog
        qemu_mod_timer(s->rtc_swal1, s->last_sw +
949 c1713132 balrog
                        (s->swar1 - s->last_swcr) * 10); /* TODO: fixup */
950 c1713132 balrog
    else
951 c1713132 balrog
        qemu_del_timer(s->rtc_swal1);
952 c1713132 balrog
953 c1713132 balrog
    if ((rtsr & 0x1800) == 0x1800 && !(rtsr & (1 << 10)))
954 c1713132 balrog
        qemu_mod_timer(s->rtc_swal2, s->last_sw +
955 c1713132 balrog
                        (s->swar2 - s->last_swcr) * 10); /* TODO: fixup */
956 c1713132 balrog
    else
957 c1713132 balrog
        qemu_del_timer(s->rtc_swal2);
958 c1713132 balrog
959 c1713132 balrog
    if ((rtsr & 0xc000) == 0xc000 && !(rtsr & (1 << 13)))
960 c1713132 balrog
        qemu_mod_timer(s->rtc_pi, s->last_pi +
961 c1713132 balrog
                        (s->piar & 0xffff) - s->last_rtcpicr);
962 c1713132 balrog
    else
963 c1713132 balrog
        qemu_del_timer(s->rtc_pi);
964 c1713132 balrog
}
965 c1713132 balrog
966 c1713132 balrog
static inline void pxa2xx_rtc_hz_tick(void *opaque)
967 c1713132 balrog
{
968 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
969 c1713132 balrog
    s->rtsr |= (1 << 0);
970 c1713132 balrog
    pxa2xx_rtc_alarm_update(s, s->rtsr);
971 c1713132 balrog
    pxa2xx_rtc_int_update(s);
972 c1713132 balrog
}
973 c1713132 balrog
974 c1713132 balrog
static inline void pxa2xx_rtc_rdal1_tick(void *opaque)
975 c1713132 balrog
{
976 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
977 c1713132 balrog
    s->rtsr |= (1 << 4);
978 c1713132 balrog
    pxa2xx_rtc_alarm_update(s, s->rtsr);
979 c1713132 balrog
    pxa2xx_rtc_int_update(s);
980 c1713132 balrog
}
981 c1713132 balrog
982 c1713132 balrog
static inline void pxa2xx_rtc_rdal2_tick(void *opaque)
983 c1713132 balrog
{
984 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
985 c1713132 balrog
    s->rtsr |= (1 << 6);
986 c1713132 balrog
    pxa2xx_rtc_alarm_update(s, s->rtsr);
987 c1713132 balrog
    pxa2xx_rtc_int_update(s);
988 c1713132 balrog
}
989 c1713132 balrog
990 c1713132 balrog
static inline void pxa2xx_rtc_swal1_tick(void *opaque)
991 c1713132 balrog
{
992 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
993 c1713132 balrog
    s->rtsr |= (1 << 8);
994 c1713132 balrog
    pxa2xx_rtc_alarm_update(s, s->rtsr);
995 c1713132 balrog
    pxa2xx_rtc_int_update(s);
996 c1713132 balrog
}
997 c1713132 balrog
998 c1713132 balrog
static inline void pxa2xx_rtc_swal2_tick(void *opaque)
999 c1713132 balrog
{
1000 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
1001 c1713132 balrog
    s->rtsr |= (1 << 10);
1002 c1713132 balrog
    pxa2xx_rtc_alarm_update(s, s->rtsr);
1003 c1713132 balrog
    pxa2xx_rtc_int_update(s);
1004 c1713132 balrog
}
1005 c1713132 balrog
1006 c1713132 balrog
static inline void pxa2xx_rtc_pi_tick(void *opaque)
1007 c1713132 balrog
{
1008 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
1009 c1713132 balrog
    s->rtsr |= (1 << 13);
1010 c1713132 balrog
    pxa2xx_rtc_piupdate(s);
1011 c1713132 balrog
    s->last_rtcpicr = 0;
1012 c1713132 balrog
    pxa2xx_rtc_alarm_update(s, s->rtsr);
1013 c1713132 balrog
    pxa2xx_rtc_int_update(s);
1014 c1713132 balrog
}
1015 c1713132 balrog
1016 c1713132 balrog
static uint32_t pxa2xx_rtc_read(void *opaque, target_phys_addr_t addr)
1017 c1713132 balrog
{
1018 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
1019 c1713132 balrog
    addr -= s->rtc_base;
1020 c1713132 balrog
1021 c1713132 balrog
    switch (addr) {
1022 c1713132 balrog
    case RTTR:
1023 c1713132 balrog
        return s->rttr;
1024 c1713132 balrog
    case RTSR:
1025 c1713132 balrog
        return s->rtsr;
1026 c1713132 balrog
    case RTAR:
1027 c1713132 balrog
        return s->rtar;
1028 c1713132 balrog
    case RDAR1:
1029 c1713132 balrog
        return s->rdar1;
1030 c1713132 balrog
    case RDAR2:
1031 c1713132 balrog
        return s->rdar2;
1032 c1713132 balrog
    case RYAR1:
1033 c1713132 balrog
        return s->ryar1;
1034 c1713132 balrog
    case RYAR2:
1035 c1713132 balrog
        return s->ryar2;
1036 c1713132 balrog
    case SWAR1:
1037 c1713132 balrog
        return s->swar1;
1038 c1713132 balrog
    case SWAR2:
1039 c1713132 balrog
        return s->swar2;
1040 c1713132 balrog
    case PIAR:
1041 c1713132 balrog
        return s->piar;
1042 c1713132 balrog
    case RCNR:
1043 c1713132 balrog
        return s->last_rcnr + ((qemu_get_clock(rt_clock) - s->last_hz) << 15) /
1044 c1713132 balrog
                (1000 * ((s->rttr & 0xffff) + 1));
1045 c1713132 balrog
    case RDCR:
1046 c1713132 balrog
        return s->last_rdcr + ((qemu_get_clock(rt_clock) - s->last_hz) << 15) /
1047 c1713132 balrog
                (1000 * ((s->rttr & 0xffff) + 1));
1048 c1713132 balrog
    case RYCR:
1049 c1713132 balrog
        return s->last_rycr;
1050 c1713132 balrog
    case SWCR:
1051 c1713132 balrog
        if (s->rtsr & (1 << 12))
1052 c1713132 balrog
            return s->last_swcr + (qemu_get_clock(rt_clock) - s->last_sw) / 10;
1053 c1713132 balrog
        else
1054 c1713132 balrog
            return s->last_swcr;
1055 c1713132 balrog
    default:
1056 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1057 c1713132 balrog
        break;
1058 c1713132 balrog
    }
1059 c1713132 balrog
    return 0;
1060 c1713132 balrog
}
1061 c1713132 balrog
1062 c1713132 balrog
static void pxa2xx_rtc_write(void *opaque, target_phys_addr_t addr,
1063 c1713132 balrog
                uint32_t value)
1064 c1713132 balrog
{
1065 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
1066 c1713132 balrog
    addr -= s->rtc_base;
1067 c1713132 balrog
1068 c1713132 balrog
    switch (addr) {
1069 c1713132 balrog
    case RTTR:
1070 c1713132 balrog
        if (!(s->rttr & (1 << 31))) {
1071 c1713132 balrog
            pxa2xx_rtc_hzupdate(s);
1072 c1713132 balrog
            s->rttr = value;
1073 c1713132 balrog
            pxa2xx_rtc_alarm_update(s, s->rtsr);
1074 c1713132 balrog
        }
1075 c1713132 balrog
        break;
1076 c1713132 balrog
1077 c1713132 balrog
    case RTSR:
1078 c1713132 balrog
        if ((s->rtsr ^ value) & (1 << 15))
1079 c1713132 balrog
            pxa2xx_rtc_piupdate(s);
1080 c1713132 balrog
1081 c1713132 balrog
        if ((s->rtsr ^ value) & (1 << 12))
1082 c1713132 balrog
            pxa2xx_rtc_swupdate(s);
1083 c1713132 balrog
1084 c1713132 balrog
        if (((s->rtsr ^ value) & 0x4aac) | (value & ~0xdaac))
1085 c1713132 balrog
            pxa2xx_rtc_alarm_update(s, value);
1086 c1713132 balrog
1087 c1713132 balrog
        s->rtsr = (value & 0xdaac) | (s->rtsr & ~(value & ~0xdaac));
1088 c1713132 balrog
        pxa2xx_rtc_int_update(s);
1089 c1713132 balrog
        break;
1090 c1713132 balrog
1091 c1713132 balrog
    case RTAR:
1092 c1713132 balrog
        s->rtar = value;
1093 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1094 c1713132 balrog
        break;
1095 c1713132 balrog
1096 c1713132 balrog
    case RDAR1:
1097 c1713132 balrog
        s->rdar1 = value;
1098 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1099 c1713132 balrog
        break;
1100 c1713132 balrog
1101 c1713132 balrog
    case RDAR2:
1102 c1713132 balrog
        s->rdar2 = value;
1103 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1104 c1713132 balrog
        break;
1105 c1713132 balrog
1106 c1713132 balrog
    case RYAR1:
1107 c1713132 balrog
        s->ryar1 = value;
1108 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1109 c1713132 balrog
        break;
1110 c1713132 balrog
1111 c1713132 balrog
    case RYAR2:
1112 c1713132 balrog
        s->ryar2 = value;
1113 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1114 c1713132 balrog
        break;
1115 c1713132 balrog
1116 c1713132 balrog
    case SWAR1:
1117 c1713132 balrog
        pxa2xx_rtc_swupdate(s);
1118 c1713132 balrog
        s->swar1 = value;
1119 c1713132 balrog
        s->last_swcr = 0;
1120 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1121 c1713132 balrog
        break;
1122 c1713132 balrog
1123 c1713132 balrog
    case SWAR2:
1124 c1713132 balrog
        s->swar2 = value;
1125 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1126 c1713132 balrog
        break;
1127 c1713132 balrog
1128 c1713132 balrog
    case PIAR:
1129 c1713132 balrog
        s->piar = value;
1130 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1131 c1713132 balrog
        break;
1132 c1713132 balrog
1133 c1713132 balrog
    case RCNR:
1134 c1713132 balrog
        pxa2xx_rtc_hzupdate(s);
1135 c1713132 balrog
        s->last_rcnr = value;
1136 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1137 c1713132 balrog
        break;
1138 c1713132 balrog
1139 c1713132 balrog
    case RDCR:
1140 c1713132 balrog
        pxa2xx_rtc_hzupdate(s);
1141 c1713132 balrog
        s->last_rdcr = value;
1142 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1143 c1713132 balrog
        break;
1144 c1713132 balrog
1145 c1713132 balrog
    case RYCR:
1146 c1713132 balrog
        s->last_rycr = value;
1147 c1713132 balrog
        break;
1148 c1713132 balrog
1149 c1713132 balrog
    case SWCR:
1150 c1713132 balrog
        pxa2xx_rtc_swupdate(s);
1151 c1713132 balrog
        s->last_swcr = value;
1152 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1153 c1713132 balrog
        break;
1154 c1713132 balrog
1155 c1713132 balrog
    case RTCPICR:
1156 c1713132 balrog
        pxa2xx_rtc_piupdate(s);
1157 c1713132 balrog
        s->last_rtcpicr = value & 0xffff;
1158 c1713132 balrog
        pxa2xx_rtc_alarm_update(s, s->rtsr);
1159 c1713132 balrog
        break;
1160 c1713132 balrog
1161 c1713132 balrog
    default:
1162 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1163 c1713132 balrog
    }
1164 c1713132 balrog
}
1165 c1713132 balrog
1166 aa941b94 balrog
static CPUReadMemoryFunc *pxa2xx_rtc_readfn[] = {
1167 aa941b94 balrog
    pxa2xx_rtc_read,
1168 aa941b94 balrog
    pxa2xx_rtc_read,
1169 aa941b94 balrog
    pxa2xx_rtc_read,
1170 aa941b94 balrog
};
1171 aa941b94 balrog
1172 aa941b94 balrog
static CPUWriteMemoryFunc *pxa2xx_rtc_writefn[] = {
1173 aa941b94 balrog
    pxa2xx_rtc_write,
1174 aa941b94 balrog
    pxa2xx_rtc_write,
1175 aa941b94 balrog
    pxa2xx_rtc_write,
1176 aa941b94 balrog
};
1177 aa941b94 balrog
1178 aa941b94 balrog
static void pxa2xx_rtc_init(struct pxa2xx_state_s *s)
1179 c1713132 balrog
{
1180 c1713132 balrog
    struct tm *tm;
1181 c1713132 balrog
    time_t ti;
1182 c1713132 balrog
    int wom;
1183 c1713132 balrog
1184 c1713132 balrog
    s->rttr = 0x7fff;
1185 c1713132 balrog
    s->rtsr = 0;
1186 c1713132 balrog
1187 c1713132 balrog
    time(&ti);
1188 c1713132 balrog
    if (rtc_utc)
1189 c1713132 balrog
        tm = gmtime(&ti);
1190 c1713132 balrog
    else
1191 c1713132 balrog
        tm = localtime(&ti);
1192 c1713132 balrog
    wom = ((tm->tm_mday - 1) / 7) + 1;
1193 c1713132 balrog
1194 c1713132 balrog
    s->last_rcnr = (uint32_t) ti;
1195 c1713132 balrog
    s->last_rdcr = (wom << 20) | ((tm->tm_wday + 1) << 17) |
1196 c1713132 balrog
            (tm->tm_hour << 12) | (tm->tm_min << 6) | tm->tm_sec;
1197 c1713132 balrog
    s->last_rycr = ((tm->tm_year + 1900) << 9) |
1198 c1713132 balrog
            ((tm->tm_mon + 1) << 5) | tm->tm_mday;
1199 c1713132 balrog
    s->last_swcr = (tm->tm_hour << 19) |
1200 c1713132 balrog
            (tm->tm_min << 13) | (tm->tm_sec << 7);
1201 c1713132 balrog
    s->last_rtcpicr = 0;
1202 c1713132 balrog
    s->last_hz = s->last_sw = s->last_pi = qemu_get_clock(rt_clock);
1203 c1713132 balrog
1204 c1713132 balrog
    s->rtc_hz    = qemu_new_timer(rt_clock, pxa2xx_rtc_hz_tick,    s);
1205 c1713132 balrog
    s->rtc_rdal1 = qemu_new_timer(rt_clock, pxa2xx_rtc_rdal1_tick, s);
1206 c1713132 balrog
    s->rtc_rdal2 = qemu_new_timer(rt_clock, pxa2xx_rtc_rdal2_tick, s);
1207 c1713132 balrog
    s->rtc_swal1 = qemu_new_timer(rt_clock, pxa2xx_rtc_swal1_tick, s);
1208 c1713132 balrog
    s->rtc_swal2 = qemu_new_timer(rt_clock, pxa2xx_rtc_swal2_tick, s);
1209 c1713132 balrog
    s->rtc_pi    = qemu_new_timer(rt_clock, pxa2xx_rtc_pi_tick,    s);
1210 c1713132 balrog
}
1211 c1713132 balrog
1212 aa941b94 balrog
static void pxa2xx_rtc_save(QEMUFile *f, void *opaque)
1213 aa941b94 balrog
{
1214 aa941b94 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
1215 c1713132 balrog
1216 aa941b94 balrog
    pxa2xx_rtc_hzupdate(s);
1217 aa941b94 balrog
    pxa2xx_rtc_piupdate(s);
1218 aa941b94 balrog
    pxa2xx_rtc_swupdate(s);
1219 aa941b94 balrog
1220 aa941b94 balrog
    qemu_put_be32s(f, &s->rttr);
1221 aa941b94 balrog
    qemu_put_be32s(f, &s->rtsr);
1222 aa941b94 balrog
    qemu_put_be32s(f, &s->rtar);
1223 aa941b94 balrog
    qemu_put_be32s(f, &s->rdar1);
1224 aa941b94 balrog
    qemu_put_be32s(f, &s->rdar2);
1225 aa941b94 balrog
    qemu_put_be32s(f, &s->ryar1);
1226 aa941b94 balrog
    qemu_put_be32s(f, &s->ryar2);
1227 aa941b94 balrog
    qemu_put_be32s(f, &s->swar1);
1228 aa941b94 balrog
    qemu_put_be32s(f, &s->swar2);
1229 aa941b94 balrog
    qemu_put_be32s(f, &s->piar);
1230 aa941b94 balrog
    qemu_put_be32s(f, &s->last_rcnr);
1231 aa941b94 balrog
    qemu_put_be32s(f, &s->last_rdcr);
1232 aa941b94 balrog
    qemu_put_be32s(f, &s->last_rycr);
1233 aa941b94 balrog
    qemu_put_be32s(f, &s->last_swcr);
1234 aa941b94 balrog
    qemu_put_be32s(f, &s->last_rtcpicr);
1235 aa941b94 balrog
    qemu_put_be64s(f, &s->last_hz);
1236 aa941b94 balrog
    qemu_put_be64s(f, &s->last_sw);
1237 aa941b94 balrog
    qemu_put_be64s(f, &s->last_pi);
1238 aa941b94 balrog
}
1239 aa941b94 balrog
1240 aa941b94 balrog
static int pxa2xx_rtc_load(QEMUFile *f, void *opaque, int version_id)
1241 aa941b94 balrog
{
1242 aa941b94 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
1243 aa941b94 balrog
1244 aa941b94 balrog
    qemu_get_be32s(f, &s->rttr);
1245 aa941b94 balrog
    qemu_get_be32s(f, &s->rtsr);
1246 aa941b94 balrog
    qemu_get_be32s(f, &s->rtar);
1247 aa941b94 balrog
    qemu_get_be32s(f, &s->rdar1);
1248 aa941b94 balrog
    qemu_get_be32s(f, &s->rdar2);
1249 aa941b94 balrog
    qemu_get_be32s(f, &s->ryar1);
1250 aa941b94 balrog
    qemu_get_be32s(f, &s->ryar2);
1251 aa941b94 balrog
    qemu_get_be32s(f, &s->swar1);
1252 aa941b94 balrog
    qemu_get_be32s(f, &s->swar2);
1253 aa941b94 balrog
    qemu_get_be32s(f, &s->piar);
1254 aa941b94 balrog
    qemu_get_be32s(f, &s->last_rcnr);
1255 aa941b94 balrog
    qemu_get_be32s(f, &s->last_rdcr);
1256 aa941b94 balrog
    qemu_get_be32s(f, &s->last_rycr);
1257 aa941b94 balrog
    qemu_get_be32s(f, &s->last_swcr);
1258 aa941b94 balrog
    qemu_get_be32s(f, &s->last_rtcpicr);
1259 aa941b94 balrog
    qemu_get_be64s(f, &s->last_hz);
1260 aa941b94 balrog
    qemu_get_be64s(f, &s->last_sw);
1261 aa941b94 balrog
    qemu_get_be64s(f, &s->last_pi);
1262 aa941b94 balrog
1263 aa941b94 balrog
    pxa2xx_rtc_alarm_update(s, s->rtsr);
1264 aa941b94 balrog
1265 aa941b94 balrog
    return 0;
1266 aa941b94 balrog
}
1267 c1713132 balrog
1268 3f582262 balrog
/* I2C Interface */
1269 3f582262 balrog
struct pxa2xx_i2c_s {
1270 3f582262 balrog
    i2c_slave slave;
1271 3f582262 balrog
    i2c_bus *bus;
1272 3f582262 balrog
    target_phys_addr_t base;
1273 3f582262 balrog
    qemu_irq irq;
1274 3f582262 balrog
1275 3f582262 balrog
    uint16_t control;
1276 3f582262 balrog
    uint16_t status;
1277 3f582262 balrog
    uint8_t ibmr;
1278 3f582262 balrog
    uint8_t data;
1279 3f582262 balrog
};
1280 3f582262 balrog
1281 3f582262 balrog
#define IBMR        0x80        /* I2C Bus Monitor register */
1282 3f582262 balrog
#define IDBR        0x88        /* I2C Data Buffer register */
1283 3f582262 balrog
#define ICR        0x90        /* I2C Control register */
1284 3f582262 balrog
#define ISR        0x98        /* I2C Status register */
1285 3f582262 balrog
#define ISAR        0xa0        /* I2C Slave Address register */
1286 3f582262 balrog
1287 3f582262 balrog
static void pxa2xx_i2c_update(struct pxa2xx_i2c_s *s)
1288 3f582262 balrog
{
1289 3f582262 balrog
    uint16_t level = 0;
1290 3f582262 balrog
    level |= s->status & s->control & (1 << 10);                /* BED */
1291 3f582262 balrog
    level |= (s->status & (1 << 7)) && (s->control & (1 << 9));        /* IRF */
1292 3f582262 balrog
    level |= (s->status & (1 << 6)) && (s->control & (1 << 8));        /* ITE */
1293 3f582262 balrog
    level |= s->status & (1 << 9);                                /* SAD */
1294 3f582262 balrog
    qemu_set_irq(s->irq, !!level);
1295 3f582262 balrog
}
1296 3f582262 balrog
1297 3f582262 balrog
/* These are only stubs now.  */
1298 3f582262 balrog
static void pxa2xx_i2c_event(i2c_slave *i2c, enum i2c_event event)
1299 3f582262 balrog
{
1300 3f582262 balrog
    struct pxa2xx_i2c_s *s = (struct pxa2xx_i2c_s *) i2c;
1301 3f582262 balrog
1302 3f582262 balrog
    switch (event) {
1303 3f582262 balrog
    case I2C_START_SEND:
1304 3f582262 balrog
        s->status |= (1 << 9);                                /* set SAD */
1305 3f582262 balrog
        s->status &= ~(1 << 0);                                /* clear RWM */
1306 3f582262 balrog
        break;
1307 3f582262 balrog
    case I2C_START_RECV:
1308 3f582262 balrog
        s->status |= (1 << 9);                                /* set SAD */
1309 3f582262 balrog
        s->status |= 1 << 0;                                /* set RWM */
1310 3f582262 balrog
        break;
1311 3f582262 balrog
    case I2C_FINISH:
1312 3f582262 balrog
        s->status |= (1 << 4);                                /* set SSD */
1313 3f582262 balrog
        break;
1314 3f582262 balrog
    case I2C_NACK:
1315 3f582262 balrog
        s->status |= 1 << 1;                                /* set ACKNAK */
1316 3f582262 balrog
        break;
1317 3f582262 balrog
    }
1318 3f582262 balrog
    pxa2xx_i2c_update(s);
1319 3f582262 balrog
}
1320 3f582262 balrog
1321 3f582262 balrog
static int pxa2xx_i2c_rx(i2c_slave *i2c)
1322 3f582262 balrog
{
1323 3f582262 balrog
    struct pxa2xx_i2c_s *s = (struct pxa2xx_i2c_s *) i2c;
1324 3f582262 balrog
    if ((s->control & (1 << 14)) || !(s->control & (1 << 6)))
1325 3f582262 balrog
        return 0;
1326 3f582262 balrog
1327 3f582262 balrog
    if (s->status & (1 << 0)) {                        /* RWM */
1328 3f582262 balrog
        s->status |= 1 << 6;                        /* set ITE */
1329 3f582262 balrog
    }
1330 3f582262 balrog
    pxa2xx_i2c_update(s);
1331 3f582262 balrog
1332 3f582262 balrog
    return s->data;
1333 3f582262 balrog
}
1334 3f582262 balrog
1335 3f582262 balrog
static int pxa2xx_i2c_tx(i2c_slave *i2c, uint8_t data)
1336 3f582262 balrog
{
1337 3f582262 balrog
    struct pxa2xx_i2c_s *s = (struct pxa2xx_i2c_s *) i2c;
1338 3f582262 balrog
    if ((s->control & (1 << 14)) || !(s->control & (1 << 6)))
1339 3f582262 balrog
        return 1;
1340 3f582262 balrog
1341 3f582262 balrog
    if (!(s->status & (1 << 0))) {                /* RWM */
1342 3f582262 balrog
        s->status |= 1 << 7;                        /* set IRF */
1343 3f582262 balrog
        s->data = data;
1344 3f582262 balrog
    }
1345 3f582262 balrog
    pxa2xx_i2c_update(s);
1346 3f582262 balrog
1347 3f582262 balrog
    return 1;
1348 3f582262 balrog
}
1349 3f582262 balrog
1350 3f582262 balrog
static uint32_t pxa2xx_i2c_read(void *opaque, target_phys_addr_t addr)
1351 3f582262 balrog
{
1352 3f582262 balrog
    struct pxa2xx_i2c_s *s = (struct pxa2xx_i2c_s *) opaque;
1353 3f582262 balrog
    addr -= s->base;
1354 3f582262 balrog
1355 3f582262 balrog
    switch (addr) {
1356 3f582262 balrog
    case ICR:
1357 3f582262 balrog
        return s->control;
1358 3f582262 balrog
    case ISR:
1359 3f582262 balrog
        return s->status | (i2c_bus_busy(s->bus) << 2);
1360 3f582262 balrog
    case ISAR:
1361 3f582262 balrog
        return s->slave.address;
1362 3f582262 balrog
    case IDBR:
1363 3f582262 balrog
        return s->data;
1364 3f582262 balrog
    case IBMR:
1365 3f582262 balrog
        if (s->status & (1 << 2))
1366 3f582262 balrog
            s->ibmr ^= 3;        /* Fake SCL and SDA pin changes */
1367 3f582262 balrog
        else
1368 3f582262 balrog
            s->ibmr = 0;
1369 3f582262 balrog
        return s->ibmr;
1370 3f582262 balrog
    default:
1371 3f582262 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1372 3f582262 balrog
        break;
1373 3f582262 balrog
    }
1374 3f582262 balrog
    return 0;
1375 3f582262 balrog
}
1376 3f582262 balrog
1377 3f582262 balrog
static void pxa2xx_i2c_write(void *opaque, target_phys_addr_t addr,
1378 3f582262 balrog
                uint32_t value)
1379 3f582262 balrog
{
1380 3f582262 balrog
    struct pxa2xx_i2c_s *s = (struct pxa2xx_i2c_s *) opaque;
1381 3f582262 balrog
    int ack;
1382 3f582262 balrog
    addr -= s->base;
1383 3f582262 balrog
1384 3f582262 balrog
    switch (addr) {
1385 3f582262 balrog
    case ICR:
1386 3f582262 balrog
        s->control = value & 0xfff7;
1387 3f582262 balrog
        if ((value & (1 << 3)) && (value & (1 << 6))) {        /* TB and IUE */
1388 3f582262 balrog
            /* TODO: slave mode */
1389 3f582262 balrog
            if (value & (1 << 0)) {                        /* START condition */
1390 3f582262 balrog
                if (s->data & 1)
1391 3f582262 balrog
                    s->status |= 1 << 0;                /* set RWM */
1392 3f582262 balrog
                else
1393 3f582262 balrog
                    s->status &= ~(1 << 0);                /* clear RWM */
1394 3f582262 balrog
                ack = !i2c_start_transfer(s->bus, s->data >> 1, s->data & 1);
1395 3f582262 balrog
            } else {
1396 3f582262 balrog
                if (s->status & (1 << 0)) {                /* RWM */
1397 3f582262 balrog
                    s->data = i2c_recv(s->bus);
1398 3f582262 balrog
                    if (value & (1 << 2))                /* ACKNAK */
1399 3f582262 balrog
                        i2c_nack(s->bus);
1400 3f582262 balrog
                    ack = 1;
1401 3f582262 balrog
                } else
1402 3f582262 balrog
                    ack = !i2c_send(s->bus, s->data);
1403 3f582262 balrog
            }
1404 3f582262 balrog
1405 3f582262 balrog
            if (value & (1 << 1))                        /* STOP condition */
1406 3f582262 balrog
                i2c_end_transfer(s->bus);
1407 3f582262 balrog
1408 3f582262 balrog
            if (ack) {
1409 3f582262 balrog
                if (value & (1 << 0))                        /* START condition */
1410 3f582262 balrog
                    s->status |= 1 << 6;                /* set ITE */
1411 3f582262 balrog
                else
1412 3f582262 balrog
                    if (s->status & (1 << 0))                /* RWM */
1413 3f582262 balrog
                        s->status |= 1 << 7;                /* set IRF */
1414 3f582262 balrog
                    else
1415 3f582262 balrog
                        s->status |= 1 << 6;                /* set ITE */
1416 3f582262 balrog
                s->status &= ~(1 << 1);                        /* clear ACKNAK */
1417 3f582262 balrog
            } else {
1418 3f582262 balrog
                s->status |= 1 << 6;                        /* set ITE */
1419 3f582262 balrog
                s->status |= 1 << 10;                        /* set BED */
1420 3f582262 balrog
                s->status |= 1 << 1;                        /* set ACKNAK */
1421 3f582262 balrog
            }
1422 3f582262 balrog
        }
1423 3f582262 balrog
        if (!(value & (1 << 3)) && (value & (1 << 6)))        /* !TB and IUE */
1424 3f582262 balrog
            if (value & (1 << 4))                        /* MA */
1425 3f582262 balrog
                i2c_end_transfer(s->bus);
1426 3f582262 balrog
        pxa2xx_i2c_update(s);
1427 3f582262 balrog
        break;
1428 3f582262 balrog
1429 3f582262 balrog
    case ISR:
1430 3f582262 balrog
        s->status &= ~(value & 0x07f0);
1431 3f582262 balrog
        pxa2xx_i2c_update(s);
1432 3f582262 balrog
        break;
1433 3f582262 balrog
1434 3f582262 balrog
    case ISAR:
1435 3f582262 balrog
        i2c_set_slave_address(&s->slave, value & 0x7f);
1436 3f582262 balrog
        break;
1437 3f582262 balrog
1438 3f582262 balrog
    case IDBR:
1439 3f582262 balrog
        s->data = value & 0xff;
1440 3f582262 balrog
        break;
1441 3f582262 balrog
1442 3f582262 balrog
    default:
1443 3f582262 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1444 3f582262 balrog
    }
1445 3f582262 balrog
}
1446 3f582262 balrog
1447 3f582262 balrog
static CPUReadMemoryFunc *pxa2xx_i2c_readfn[] = {
1448 3f582262 balrog
    pxa2xx_i2c_read,
1449 3f582262 balrog
    pxa2xx_i2c_read,
1450 3f582262 balrog
    pxa2xx_i2c_read,
1451 3f582262 balrog
};
1452 3f582262 balrog
1453 3f582262 balrog
static CPUWriteMemoryFunc *pxa2xx_i2c_writefn[] = {
1454 3f582262 balrog
    pxa2xx_i2c_write,
1455 3f582262 balrog
    pxa2xx_i2c_write,
1456 3f582262 balrog
    pxa2xx_i2c_write,
1457 3f582262 balrog
};
1458 3f582262 balrog
1459 aa941b94 balrog
static void pxa2xx_i2c_save(QEMUFile *f, void *opaque)
1460 aa941b94 balrog
{
1461 aa941b94 balrog
    struct pxa2xx_i2c_s *s = (struct pxa2xx_i2c_s *) opaque;
1462 aa941b94 balrog
1463 aa941b94 balrog
    qemu_put_be16s(f, &s->control);
1464 aa941b94 balrog
    qemu_put_be16s(f, &s->status);
1465 aa941b94 balrog
    qemu_put_8s(f, &s->ibmr);
1466 aa941b94 balrog
    qemu_put_8s(f, &s->data);
1467 aa941b94 balrog
1468 aa941b94 balrog
    i2c_bus_save(f, s->bus);
1469 aa941b94 balrog
    i2c_slave_save(f, &s->slave);
1470 aa941b94 balrog
}
1471 aa941b94 balrog
1472 aa941b94 balrog
static int pxa2xx_i2c_load(QEMUFile *f, void *opaque, int version_id)
1473 aa941b94 balrog
{
1474 aa941b94 balrog
    struct pxa2xx_i2c_s *s = (struct pxa2xx_i2c_s *) opaque;
1475 aa941b94 balrog
1476 aa941b94 balrog
    qemu_get_be16s(f, &s->control);
1477 aa941b94 balrog
    qemu_get_be16s(f, &s->status);
1478 aa941b94 balrog
    qemu_get_8s(f, &s->ibmr);
1479 aa941b94 balrog
    qemu_get_8s(f, &s->data);
1480 aa941b94 balrog
1481 aa941b94 balrog
    i2c_bus_load(f, s->bus);
1482 aa941b94 balrog
    i2c_slave_load(f, &s->slave);
1483 aa941b94 balrog
    return 0;
1484 aa941b94 balrog
}
1485 aa941b94 balrog
1486 3f582262 balrog
struct pxa2xx_i2c_s *pxa2xx_i2c_init(target_phys_addr_t base,
1487 2a163929 balrog
                qemu_irq irq, uint32_t page_size)
1488 3f582262 balrog
{
1489 3f582262 balrog
    int iomemtype;
1490 3f582262 balrog
    struct pxa2xx_i2c_s *s = (struct pxa2xx_i2c_s *)
1491 3f6c925f balrog
            i2c_slave_init(i2c_init_bus(), 0, sizeof(struct pxa2xx_i2c_s));
1492 3f582262 balrog
1493 3f582262 balrog
    s->base = base;
1494 3f582262 balrog
    s->irq = irq;
1495 3f582262 balrog
    s->slave.event = pxa2xx_i2c_event;
1496 3f582262 balrog
    s->slave.recv = pxa2xx_i2c_rx;
1497 3f582262 balrog
    s->slave.send = pxa2xx_i2c_tx;
1498 3f582262 balrog
    s->bus = i2c_init_bus();
1499 3f582262 balrog
1500 2a163929 balrog
    iomemtype = cpu_register_io_memory(0, pxa2xx_i2c_readfn,
1501 2a163929 balrog
                    pxa2xx_i2c_writefn, s);
1502 2a163929 balrog
    cpu_register_physical_memory(s->base & ~page_size, page_size, iomemtype);
1503 3f582262 balrog
1504 aa941b94 balrog
    register_savevm("pxa2xx_i2c", base, 0,
1505 aa941b94 balrog
                    pxa2xx_i2c_save, pxa2xx_i2c_load, s);
1506 aa941b94 balrog
1507 3f582262 balrog
    return s;
1508 3f582262 balrog
}
1509 3f582262 balrog
1510 3f582262 balrog
i2c_bus *pxa2xx_i2c_bus(struct pxa2xx_i2c_s *s)
1511 3f582262 balrog
{
1512 3f582262 balrog
    return s->bus;
1513 3f582262 balrog
}
1514 3f582262 balrog
1515 c1713132 balrog
/* PXA Inter-IC Sound Controller */
1516 c1713132 balrog
static void pxa2xx_i2s_reset(struct pxa2xx_i2s_s *i2s)
1517 c1713132 balrog
{
1518 c1713132 balrog
    i2s->rx_len = 0;
1519 c1713132 balrog
    i2s->tx_len = 0;
1520 c1713132 balrog
    i2s->fifo_len = 0;
1521 c1713132 balrog
    i2s->clk = 0x1a;
1522 c1713132 balrog
    i2s->control[0] = 0x00;
1523 c1713132 balrog
    i2s->control[1] = 0x00;
1524 c1713132 balrog
    i2s->status = 0x00;
1525 c1713132 balrog
    i2s->mask = 0x00;
1526 c1713132 balrog
}
1527 c1713132 balrog
1528 c1713132 balrog
#define SACR_TFTH(val)        ((val >> 8) & 0xf)
1529 c1713132 balrog
#define SACR_RFTH(val)        ((val >> 12) & 0xf)
1530 c1713132 balrog
#define SACR_DREC(val)        (val & (1 << 3))
1531 c1713132 balrog
#define SACR_DPRL(val)        (val & (1 << 4))
1532 c1713132 balrog
1533 c1713132 balrog
static inline void pxa2xx_i2s_update(struct pxa2xx_i2s_s *i2s)
1534 c1713132 balrog
{
1535 c1713132 balrog
    int rfs, tfs;
1536 c1713132 balrog
    rfs = SACR_RFTH(i2s->control[0]) < i2s->rx_len &&
1537 c1713132 balrog
            !SACR_DREC(i2s->control[1]);
1538 c1713132 balrog
    tfs = (i2s->tx_len || i2s->fifo_len < SACR_TFTH(i2s->control[0])) &&
1539 c1713132 balrog
            i2s->enable && !SACR_DPRL(i2s->control[1]);
1540 c1713132 balrog
1541 c1713132 balrog
    pxa2xx_dma_request(i2s->dma, PXA2XX_RX_RQ_I2S, rfs);
1542 c1713132 balrog
    pxa2xx_dma_request(i2s->dma, PXA2XX_TX_RQ_I2S, tfs);
1543 c1713132 balrog
1544 c1713132 balrog
    i2s->status &= 0xe0;
1545 59c0149b balrog
    if (i2s->fifo_len < 16 || !i2s->enable)
1546 59c0149b balrog
        i2s->status |= 1 << 0;                        /* TNF */
1547 c1713132 balrog
    if (i2s->rx_len)
1548 c1713132 balrog
        i2s->status |= 1 << 1;                        /* RNE */
1549 c1713132 balrog
    if (i2s->enable)
1550 c1713132 balrog
        i2s->status |= 1 << 2;                        /* BSY */
1551 c1713132 balrog
    if (tfs)
1552 c1713132 balrog
        i2s->status |= 1 << 3;                        /* TFS */
1553 c1713132 balrog
    if (rfs)
1554 c1713132 balrog
        i2s->status |= 1 << 4;                        /* RFS */
1555 c1713132 balrog
    if (!(i2s->tx_len && i2s->enable))
1556 c1713132 balrog
        i2s->status |= i2s->fifo_len << 8;        /* TFL */
1557 c1713132 balrog
    i2s->status |= MAX(i2s->rx_len, 0xf) << 12;        /* RFL */
1558 c1713132 balrog
1559 c1713132 balrog
    qemu_set_irq(i2s->irq, i2s->status & i2s->mask);
1560 c1713132 balrog
}
1561 c1713132 balrog
1562 c1713132 balrog
#define SACR0        0x00        /* Serial Audio Global Control register */
1563 c1713132 balrog
#define SACR1        0x04        /* Serial Audio I2S/MSB-Justified Control register */
1564 c1713132 balrog
#define SASR0        0x0c        /* Serial Audio Interface and FIFO Status register */
1565 c1713132 balrog
#define SAIMR        0x14        /* Serial Audio Interrupt Mask register */
1566 c1713132 balrog
#define SAICR        0x18        /* Serial Audio Interrupt Clear register */
1567 c1713132 balrog
#define SADIV        0x60        /* Serial Audio Clock Divider register */
1568 c1713132 balrog
#define SADR        0x80        /* Serial Audio Data register */
1569 c1713132 balrog
1570 c1713132 balrog
static uint32_t pxa2xx_i2s_read(void *opaque, target_phys_addr_t addr)
1571 c1713132 balrog
{
1572 c1713132 balrog
    struct pxa2xx_i2s_s *s = (struct pxa2xx_i2s_s *) opaque;
1573 c1713132 balrog
    addr -= s->base;
1574 c1713132 balrog
1575 c1713132 balrog
    switch (addr) {
1576 c1713132 balrog
    case SACR0:
1577 c1713132 balrog
        return s->control[0];
1578 c1713132 balrog
    case SACR1:
1579 c1713132 balrog
        return s->control[1];
1580 c1713132 balrog
    case SASR0:
1581 c1713132 balrog
        return s->status;
1582 c1713132 balrog
    case SAIMR:
1583 c1713132 balrog
        return s->mask;
1584 c1713132 balrog
    case SAICR:
1585 c1713132 balrog
        return 0;
1586 c1713132 balrog
    case SADIV:
1587 c1713132 balrog
        return s->clk;
1588 c1713132 balrog
    case SADR:
1589 c1713132 balrog
        if (s->rx_len > 0) {
1590 c1713132 balrog
            s->rx_len --;
1591 c1713132 balrog
            pxa2xx_i2s_update(s);
1592 c1713132 balrog
            return s->codec_in(s->opaque);
1593 c1713132 balrog
        }
1594 c1713132 balrog
        return 0;
1595 c1713132 balrog
    default:
1596 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1597 c1713132 balrog
        break;
1598 c1713132 balrog
    }
1599 c1713132 balrog
    return 0;
1600 c1713132 balrog
}
1601 c1713132 balrog
1602 c1713132 balrog
static void pxa2xx_i2s_write(void *opaque, target_phys_addr_t addr,
1603 c1713132 balrog
                uint32_t value)
1604 c1713132 balrog
{
1605 c1713132 balrog
    struct pxa2xx_i2s_s *s = (struct pxa2xx_i2s_s *) opaque;
1606 c1713132 balrog
    uint32_t *sample;
1607 c1713132 balrog
    addr -= s->base;
1608 c1713132 balrog
1609 c1713132 balrog
    switch (addr) {
1610 c1713132 balrog
    case SACR0:
1611 c1713132 balrog
        if (value & (1 << 3))                                /* RST */
1612 c1713132 balrog
            pxa2xx_i2s_reset(s);
1613 c1713132 balrog
        s->control[0] = value & 0xff3d;
1614 c1713132 balrog
        if (!s->enable && (value & 1) && s->tx_len) {        /* ENB */
1615 c1713132 balrog
            for (sample = s->fifo; s->fifo_len > 0; s->fifo_len --, sample ++)
1616 c1713132 balrog
                s->codec_out(s->opaque, *sample);
1617 c1713132 balrog
            s->status &= ~(1 << 7);                        /* I2SOFF */
1618 c1713132 balrog
        }
1619 c1713132 balrog
        if (value & (1 << 4))                                /* EFWR */
1620 c1713132 balrog
            printf("%s: Attempt to use special function\n", __FUNCTION__);
1621 c1713132 balrog
        s->enable = ((value ^ 4) & 5) == 5;                /* ENB && !RST*/
1622 c1713132 balrog
        pxa2xx_i2s_update(s);
1623 c1713132 balrog
        break;
1624 c1713132 balrog
    case SACR1:
1625 c1713132 balrog
        s->control[1] = value & 0x0039;
1626 c1713132 balrog
        if (value & (1 << 5))                                /* ENLBF */
1627 c1713132 balrog
            printf("%s: Attempt to use loopback function\n", __FUNCTION__);
1628 c1713132 balrog
        if (value & (1 << 4))                                /* DPRL */
1629 c1713132 balrog
            s->fifo_len = 0;
1630 c1713132 balrog
        pxa2xx_i2s_update(s);
1631 c1713132 balrog
        break;
1632 c1713132 balrog
    case SAIMR:
1633 c1713132 balrog
        s->mask = value & 0x0078;
1634 c1713132 balrog
        pxa2xx_i2s_update(s);
1635 c1713132 balrog
        break;
1636 c1713132 balrog
    case SAICR:
1637 c1713132 balrog
        s->status &= ~(value & (3 << 5));
1638 c1713132 balrog
        pxa2xx_i2s_update(s);
1639 c1713132 balrog
        break;
1640 c1713132 balrog
    case SADIV:
1641 c1713132 balrog
        s->clk = value & 0x007f;
1642 c1713132 balrog
        break;
1643 c1713132 balrog
    case SADR:
1644 c1713132 balrog
        if (s->tx_len && s->enable) {
1645 c1713132 balrog
            s->tx_len --;
1646 c1713132 balrog
            pxa2xx_i2s_update(s);
1647 c1713132 balrog
            s->codec_out(s->opaque, value);
1648 c1713132 balrog
        } else if (s->fifo_len < 16) {
1649 c1713132 balrog
            s->fifo[s->fifo_len ++] = value;
1650 c1713132 balrog
            pxa2xx_i2s_update(s);
1651 c1713132 balrog
        }
1652 c1713132 balrog
        break;
1653 c1713132 balrog
    default:
1654 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1655 c1713132 balrog
    }
1656 c1713132 balrog
}
1657 c1713132 balrog
1658 c1713132 balrog
static CPUReadMemoryFunc *pxa2xx_i2s_readfn[] = {
1659 c1713132 balrog
    pxa2xx_i2s_read,
1660 c1713132 balrog
    pxa2xx_i2s_read,
1661 c1713132 balrog
    pxa2xx_i2s_read,
1662 c1713132 balrog
};
1663 c1713132 balrog
1664 c1713132 balrog
static CPUWriteMemoryFunc *pxa2xx_i2s_writefn[] = {
1665 c1713132 balrog
    pxa2xx_i2s_write,
1666 c1713132 balrog
    pxa2xx_i2s_write,
1667 c1713132 balrog
    pxa2xx_i2s_write,
1668 c1713132 balrog
};
1669 c1713132 balrog
1670 aa941b94 balrog
static void pxa2xx_i2s_save(QEMUFile *f, void *opaque)
1671 aa941b94 balrog
{
1672 aa941b94 balrog
    struct pxa2xx_i2s_s *s = (struct pxa2xx_i2s_s *) opaque;
1673 aa941b94 balrog
1674 aa941b94 balrog
    qemu_put_be32s(f, &s->control[0]);
1675 aa941b94 balrog
    qemu_put_be32s(f, &s->control[1]);
1676 aa941b94 balrog
    qemu_put_be32s(f, &s->status);
1677 aa941b94 balrog
    qemu_put_be32s(f, &s->mask);
1678 aa941b94 balrog
    qemu_put_be32s(f, &s->clk);
1679 aa941b94 balrog
1680 aa941b94 balrog
    qemu_put_be32(f, s->enable);
1681 aa941b94 balrog
    qemu_put_be32(f, s->rx_len);
1682 aa941b94 balrog
    qemu_put_be32(f, s->tx_len);
1683 aa941b94 balrog
    qemu_put_be32(f, s->fifo_len);
1684 aa941b94 balrog
}
1685 aa941b94 balrog
1686 aa941b94 balrog
static int pxa2xx_i2s_load(QEMUFile *f, void *opaque, int version_id)
1687 aa941b94 balrog
{
1688 aa941b94 balrog
    struct pxa2xx_i2s_s *s = (struct pxa2xx_i2s_s *) opaque;
1689 aa941b94 balrog
1690 aa941b94 balrog
    qemu_get_be32s(f, &s->control[0]);
1691 aa941b94 balrog
    qemu_get_be32s(f, &s->control[1]);
1692 aa941b94 balrog
    qemu_get_be32s(f, &s->status);
1693 aa941b94 balrog
    qemu_get_be32s(f, &s->mask);
1694 aa941b94 balrog
    qemu_get_be32s(f, &s->clk);
1695 aa941b94 balrog
1696 aa941b94 balrog
    s->enable = qemu_get_be32(f);
1697 aa941b94 balrog
    s->rx_len = qemu_get_be32(f);
1698 aa941b94 balrog
    s->tx_len = qemu_get_be32(f);
1699 aa941b94 balrog
    s->fifo_len = qemu_get_be32(f);
1700 aa941b94 balrog
1701 aa941b94 balrog
    return 0;
1702 aa941b94 balrog
}
1703 aa941b94 balrog
1704 c1713132 balrog
static void pxa2xx_i2s_data_req(void *opaque, int tx, int rx)
1705 c1713132 balrog
{
1706 c1713132 balrog
    struct pxa2xx_i2s_s *s = (struct pxa2xx_i2s_s *) opaque;
1707 c1713132 balrog
    uint32_t *sample;
1708 c1713132 balrog
1709 c1713132 balrog
    /* Signal FIFO errors */
1710 c1713132 balrog
    if (s->enable && s->tx_len)
1711 c1713132 balrog
        s->status |= 1 << 5;                /* TUR */
1712 c1713132 balrog
    if (s->enable && s->rx_len)
1713 c1713132 balrog
        s->status |= 1 << 6;                /* ROR */
1714 c1713132 balrog
1715 c1713132 balrog
    /* Should be tx - MIN(tx, s->fifo_len) but we don't really need to
1716 c1713132 balrog
     * handle the cases where it makes a difference.  */
1717 c1713132 balrog
    s->tx_len = tx - s->fifo_len;
1718 c1713132 balrog
    s->rx_len = rx;
1719 c1713132 balrog
    /* Note that is s->codec_out wasn't set, we wouldn't get called.  */
1720 c1713132 balrog
    if (s->enable)
1721 c1713132 balrog
        for (sample = s->fifo; s->fifo_len; s->fifo_len --, sample ++)
1722 c1713132 balrog
            s->codec_out(s->opaque, *sample);
1723 c1713132 balrog
    pxa2xx_i2s_update(s);
1724 c1713132 balrog
}
1725 c1713132 balrog
1726 c1713132 balrog
static struct pxa2xx_i2s_s *pxa2xx_i2s_init(target_phys_addr_t base,
1727 c1713132 balrog
                qemu_irq irq, struct pxa2xx_dma_state_s *dma)
1728 c1713132 balrog
{
1729 c1713132 balrog
    int iomemtype;
1730 c1713132 balrog
    struct pxa2xx_i2s_s *s = (struct pxa2xx_i2s_s *)
1731 c1713132 balrog
            qemu_mallocz(sizeof(struct pxa2xx_i2s_s));
1732 c1713132 balrog
1733 c1713132 balrog
    s->base = base;
1734 c1713132 balrog
    s->irq = irq;
1735 c1713132 balrog
    s->dma = dma;
1736 c1713132 balrog
    s->data_req = pxa2xx_i2s_data_req;
1737 c1713132 balrog
1738 c1713132 balrog
    pxa2xx_i2s_reset(s);
1739 c1713132 balrog
1740 c1713132 balrog
    iomemtype = cpu_register_io_memory(0, pxa2xx_i2s_readfn,
1741 c1713132 balrog
                    pxa2xx_i2s_writefn, s);
1742 187337f8 pbrook
    cpu_register_physical_memory(s->base & 0xfff00000, 0x100000, iomemtype);
1743 c1713132 balrog
1744 aa941b94 balrog
    register_savevm("pxa2xx_i2s", base, 0,
1745 aa941b94 balrog
                    pxa2xx_i2s_save, pxa2xx_i2s_load, s);
1746 aa941b94 balrog
1747 c1713132 balrog
    return s;
1748 c1713132 balrog
}
1749 c1713132 balrog
1750 c1713132 balrog
/* PXA Fast Infra-red Communications Port */
1751 c1713132 balrog
struct pxa2xx_fir_s {
1752 c1713132 balrog
    target_phys_addr_t base;
1753 c1713132 balrog
    qemu_irq irq;
1754 c1713132 balrog
    struct pxa2xx_dma_state_s *dma;
1755 c1713132 balrog
    int enable;
1756 c1713132 balrog
    CharDriverState *chr;
1757 c1713132 balrog
1758 c1713132 balrog
    uint8_t control[3];
1759 c1713132 balrog
    uint8_t status[2];
1760 c1713132 balrog
1761 c1713132 balrog
    int rx_len;
1762 c1713132 balrog
    int rx_start;
1763 c1713132 balrog
    uint8_t rx_fifo[64];
1764 c1713132 balrog
};
1765 c1713132 balrog
1766 c1713132 balrog
static void pxa2xx_fir_reset(struct pxa2xx_fir_s *s)
1767 c1713132 balrog
{
1768 c1713132 balrog
    s->control[0] = 0x00;
1769 c1713132 balrog
    s->control[1] = 0x00;
1770 c1713132 balrog
    s->control[2] = 0x00;
1771 c1713132 balrog
    s->status[0] = 0x00;
1772 c1713132 balrog
    s->status[1] = 0x00;
1773 c1713132 balrog
    s->enable = 0;
1774 c1713132 balrog
}
1775 c1713132 balrog
1776 c1713132 balrog
static inline void pxa2xx_fir_update(struct pxa2xx_fir_s *s)
1777 c1713132 balrog
{
1778 c1713132 balrog
    static const int tresh[4] = { 8, 16, 32, 0 };
1779 c1713132 balrog
    int intr = 0;
1780 c1713132 balrog
    if ((s->control[0] & (1 << 4)) &&                        /* RXE */
1781 c1713132 balrog
                    s->rx_len >= tresh[s->control[2] & 3])        /* TRIG */
1782 c1713132 balrog
        s->status[0] |= 1 << 4;                                /* RFS */
1783 c1713132 balrog
    else
1784 c1713132 balrog
        s->status[0] &= ~(1 << 4);                        /* RFS */
1785 c1713132 balrog
    if (s->control[0] & (1 << 3))                        /* TXE */
1786 c1713132 balrog
        s->status[0] |= 1 << 3;                                /* TFS */
1787 c1713132 balrog
    else
1788 c1713132 balrog
        s->status[0] &= ~(1 << 3);                        /* TFS */
1789 c1713132 balrog
    if (s->rx_len)
1790 c1713132 balrog
        s->status[1] |= 1 << 2;                                /* RNE */
1791 c1713132 balrog
    else
1792 c1713132 balrog
        s->status[1] &= ~(1 << 2);                        /* RNE */
1793 c1713132 balrog
    if (s->control[0] & (1 << 4))                        /* RXE */
1794 c1713132 balrog
        s->status[1] |= 1 << 0;                                /* RSY */
1795 c1713132 balrog
    else
1796 c1713132 balrog
        s->status[1] &= ~(1 << 0);                        /* RSY */
1797 c1713132 balrog
1798 c1713132 balrog
    intr |= (s->control[0] & (1 << 5)) &&                /* RIE */
1799 c1713132 balrog
            (s->status[0] & (1 << 4));                        /* RFS */
1800 c1713132 balrog
    intr |= (s->control[0] & (1 << 6)) &&                /* TIE */
1801 c1713132 balrog
            (s->status[0] & (1 << 3));                        /* TFS */
1802 c1713132 balrog
    intr |= (s->control[2] & (1 << 4)) &&                /* TRAIL */
1803 c1713132 balrog
            (s->status[0] & (1 << 6));                        /* EOC */
1804 c1713132 balrog
    intr |= (s->control[0] & (1 << 2)) &&                /* TUS */
1805 c1713132 balrog
            (s->status[0] & (1 << 1));                        /* TUR */
1806 c1713132 balrog
    intr |= s->status[0] & 0x25;                        /* FRE, RAB, EIF */
1807 c1713132 balrog
1808 c1713132 balrog
    pxa2xx_dma_request(s->dma, PXA2XX_RX_RQ_ICP, (s->status[0] >> 4) & 1);
1809 c1713132 balrog
    pxa2xx_dma_request(s->dma, PXA2XX_TX_RQ_ICP, (s->status[0] >> 3) & 1);
1810 c1713132 balrog
1811 c1713132 balrog
    qemu_set_irq(s->irq, intr && s->enable);
1812 c1713132 balrog
}
1813 c1713132 balrog
1814 c1713132 balrog
#define ICCR0        0x00        /* FICP Control register 0 */
1815 c1713132 balrog
#define ICCR1        0x04        /* FICP Control register 1 */
1816 c1713132 balrog
#define ICCR2        0x08        /* FICP Control register 2 */
1817 c1713132 balrog
#define ICDR        0x0c        /* FICP Data register */
1818 c1713132 balrog
#define ICSR0        0x14        /* FICP Status register 0 */
1819 c1713132 balrog
#define ICSR1        0x18        /* FICP Status register 1 */
1820 c1713132 balrog
#define ICFOR        0x1c        /* FICP FIFO Occupancy Status register */
1821 c1713132 balrog
1822 c1713132 balrog
static uint32_t pxa2xx_fir_read(void *opaque, target_phys_addr_t addr)
1823 c1713132 balrog
{
1824 c1713132 balrog
    struct pxa2xx_fir_s *s = (struct pxa2xx_fir_s *) opaque;
1825 c1713132 balrog
    uint8_t ret;
1826 c1713132 balrog
    addr -= s->base;
1827 c1713132 balrog
1828 c1713132 balrog
    switch (addr) {
1829 c1713132 balrog
    case ICCR0:
1830 c1713132 balrog
        return s->control[0];
1831 c1713132 balrog
    case ICCR1:
1832 c1713132 balrog
        return s->control[1];
1833 c1713132 balrog
    case ICCR2:
1834 c1713132 balrog
        return s->control[2];
1835 c1713132 balrog
    case ICDR:
1836 c1713132 balrog
        s->status[0] &= ~0x01;
1837 c1713132 balrog
        s->status[1] &= ~0x72;
1838 c1713132 balrog
        if (s->rx_len) {
1839 c1713132 balrog
            s->rx_len --;
1840 c1713132 balrog
            ret = s->rx_fifo[s->rx_start ++];
1841 c1713132 balrog
            s->rx_start &= 63;
1842 c1713132 balrog
            pxa2xx_fir_update(s);
1843 c1713132 balrog
            return ret;
1844 c1713132 balrog
        }
1845 c1713132 balrog
        printf("%s: Rx FIFO underrun.\n", __FUNCTION__);
1846 c1713132 balrog
        break;
1847 c1713132 balrog
    case ICSR0:
1848 c1713132 balrog
        return s->status[0];
1849 c1713132 balrog
    case ICSR1:
1850 c1713132 balrog
        return s->status[1] | (1 << 3);                        /* TNF */
1851 c1713132 balrog
    case ICFOR:
1852 c1713132 balrog
        return s->rx_len;
1853 c1713132 balrog
    default:
1854 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1855 c1713132 balrog
        break;
1856 c1713132 balrog
    }
1857 c1713132 balrog
    return 0;
1858 c1713132 balrog
}
1859 c1713132 balrog
1860 c1713132 balrog
static void pxa2xx_fir_write(void *opaque, target_phys_addr_t addr,
1861 c1713132 balrog
                uint32_t value)
1862 c1713132 balrog
{
1863 c1713132 balrog
    struct pxa2xx_fir_s *s = (struct pxa2xx_fir_s *) opaque;
1864 c1713132 balrog
    uint8_t ch;
1865 c1713132 balrog
    addr -= s->base;
1866 c1713132 balrog
1867 c1713132 balrog
    switch (addr) {
1868 c1713132 balrog
    case ICCR0:
1869 c1713132 balrog
        s->control[0] = value;
1870 c1713132 balrog
        if (!(value & (1 << 4)))                        /* RXE */
1871 c1713132 balrog
            s->rx_len = s->rx_start = 0;
1872 c1713132 balrog
        if (!(value & (1 << 3)))                        /* TXE */
1873 c1713132 balrog
            /* Nop */;
1874 c1713132 balrog
        s->enable = value & 1;                                /* ITR */
1875 c1713132 balrog
        if (!s->enable)
1876 c1713132 balrog
            s->status[0] = 0;
1877 c1713132 balrog
        pxa2xx_fir_update(s);
1878 c1713132 balrog
        break;
1879 c1713132 balrog
    case ICCR1:
1880 c1713132 balrog
        s->control[1] = value;
1881 c1713132 balrog
        break;
1882 c1713132 balrog
    case ICCR2:
1883 c1713132 balrog
        s->control[2] = value & 0x3f;
1884 c1713132 balrog
        pxa2xx_fir_update(s);
1885 c1713132 balrog
        break;
1886 c1713132 balrog
    case ICDR:
1887 c1713132 balrog
        if (s->control[2] & (1 << 2))                        /* TXP */
1888 c1713132 balrog
            ch = value;
1889 c1713132 balrog
        else
1890 c1713132 balrog
            ch = ~value;
1891 c1713132 balrog
        if (s->chr && s->enable && (s->control[0] & (1 << 3)))        /* TXE */
1892 c1713132 balrog
            qemu_chr_write(s->chr, &ch, 1);
1893 c1713132 balrog
        break;
1894 c1713132 balrog
    case ICSR0:
1895 c1713132 balrog
        s->status[0] &= ~(value & 0x66);
1896 c1713132 balrog
        pxa2xx_fir_update(s);
1897 c1713132 balrog
        break;
1898 c1713132 balrog
    case ICFOR:
1899 c1713132 balrog
        break;
1900 c1713132 balrog
    default:
1901 c1713132 balrog
        printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1902 c1713132 balrog
    }
1903 c1713132 balrog
}
1904 c1713132 balrog
1905 c1713132 balrog
static CPUReadMemoryFunc *pxa2xx_fir_readfn[] = {
1906 c1713132 balrog
    pxa2xx_fir_read,
1907 c1713132 balrog
    pxa2xx_fir_read,
1908 c1713132 balrog
    pxa2xx_fir_read,
1909 c1713132 balrog
};
1910 c1713132 balrog
1911 c1713132 balrog
static CPUWriteMemoryFunc *pxa2xx_fir_writefn[] = {
1912 c1713132 balrog
    pxa2xx_fir_write,
1913 c1713132 balrog
    pxa2xx_fir_write,
1914 c1713132 balrog
    pxa2xx_fir_write,
1915 c1713132 balrog
};
1916 c1713132 balrog
1917 c1713132 balrog
static int pxa2xx_fir_is_empty(void *opaque)
1918 c1713132 balrog
{
1919 c1713132 balrog
    struct pxa2xx_fir_s *s = (struct pxa2xx_fir_s *) opaque;
1920 c1713132 balrog
    return (s->rx_len < 64);
1921 c1713132 balrog
}
1922 c1713132 balrog
1923 c1713132 balrog
static void pxa2xx_fir_rx(void *opaque, const uint8_t *buf, int size)
1924 c1713132 balrog
{
1925 c1713132 balrog
    struct pxa2xx_fir_s *s = (struct pxa2xx_fir_s *) opaque;
1926 c1713132 balrog
    if (!(s->control[0] & (1 << 4)))                        /* RXE */
1927 c1713132 balrog
        return;
1928 c1713132 balrog
1929 c1713132 balrog
    while (size --) {
1930 c1713132 balrog
        s->status[1] |= 1 << 4;                                /* EOF */
1931 c1713132 balrog
        if (s->rx_len >= 64) {
1932 c1713132 balrog
            s->status[1] |= 1 << 6;                        /* ROR */
1933 c1713132 balrog
            break;
1934 c1713132 balrog
        }
1935 c1713132 balrog
1936 c1713132 balrog
        if (s->control[2] & (1 << 3))                        /* RXP */
1937 c1713132 balrog
            s->rx_fifo[(s->rx_start + s->rx_len ++) & 63] = *(buf ++);
1938 c1713132 balrog
        else
1939 c1713132 balrog
            s->rx_fifo[(s->rx_start + s->rx_len ++) & 63] = ~*(buf ++);
1940 c1713132 balrog
    }
1941 c1713132 balrog
1942 c1713132 balrog
    pxa2xx_fir_update(s);
1943 c1713132 balrog
}
1944 c1713132 balrog
1945 c1713132 balrog
static void pxa2xx_fir_event(void *opaque, int event)
1946 c1713132 balrog
{
1947 c1713132 balrog
}
1948 c1713132 balrog
1949 aa941b94 balrog
static void pxa2xx_fir_save(QEMUFile *f, void *opaque)
1950 aa941b94 balrog
{
1951 aa941b94 balrog
    struct pxa2xx_fir_s *s = (struct pxa2xx_fir_s *) opaque;
1952 aa941b94 balrog
    int i;
1953 aa941b94 balrog
1954 aa941b94 balrog
    qemu_put_be32(f, s->enable);
1955 aa941b94 balrog
1956 aa941b94 balrog
    qemu_put_8s(f, &s->control[0]);
1957 aa941b94 balrog
    qemu_put_8s(f, &s->control[1]);
1958 aa941b94 balrog
    qemu_put_8s(f, &s->control[2]);
1959 aa941b94 balrog
    qemu_put_8s(f, &s->status[0]);
1960 aa941b94 balrog
    qemu_put_8s(f, &s->status[1]);
1961 aa941b94 balrog
1962 aa941b94 balrog
    qemu_put_byte(f, s->rx_len);
1963 aa941b94 balrog
    for (i = 0; i < s->rx_len; i ++)
1964 aa941b94 balrog
        qemu_put_byte(f, s->rx_fifo[(s->rx_start + i) & 63]);
1965 aa941b94 balrog
}
1966 aa941b94 balrog
1967 aa941b94 balrog
static int pxa2xx_fir_load(QEMUFile *f, void *opaque, int version_id)
1968 aa941b94 balrog
{
1969 aa941b94 balrog
    struct pxa2xx_fir_s *s = (struct pxa2xx_fir_s *) opaque;
1970 aa941b94 balrog
    int i;
1971 aa941b94 balrog
1972 aa941b94 balrog
    s->enable = qemu_get_be32(f);
1973 aa941b94 balrog
1974 aa941b94 balrog
    qemu_get_8s(f, &s->control[0]);
1975 aa941b94 balrog
    qemu_get_8s(f, &s->control[1]);
1976 aa941b94 balrog
    qemu_get_8s(f, &s->control[2]);
1977 aa941b94 balrog
    qemu_get_8s(f, &s->status[0]);
1978 aa941b94 balrog
    qemu_get_8s(f, &s->status[1]);
1979 aa941b94 balrog
1980 aa941b94 balrog
    s->rx_len = qemu_get_byte(f);
1981 aa941b94 balrog
    s->rx_start = 0;
1982 aa941b94 balrog
    for (i = 0; i < s->rx_len; i ++)
1983 aa941b94 balrog
        s->rx_fifo[i] = qemu_get_byte(f);
1984 aa941b94 balrog
1985 aa941b94 balrog
    return 0;
1986 aa941b94 balrog
}
1987 aa941b94 balrog
1988 c1713132 balrog
static struct pxa2xx_fir_s *pxa2xx_fir_init(target_phys_addr_t base,
1989 c1713132 balrog
                qemu_irq irq, struct pxa2xx_dma_state_s *dma,
1990 c1713132 balrog
                CharDriverState *chr)
1991 c1713132 balrog
{
1992 c1713132 balrog
    int iomemtype;
1993 c1713132 balrog
    struct pxa2xx_fir_s *s = (struct pxa2xx_fir_s *)
1994 c1713132 balrog
            qemu_mallocz(sizeof(struct pxa2xx_fir_s));
1995 c1713132 balrog
1996 c1713132 balrog
    s->base = base;
1997 c1713132 balrog
    s->irq = irq;
1998 c1713132 balrog
    s->dma = dma;
1999 c1713132 balrog
    s->chr = chr;
2000 c1713132 balrog
2001 c1713132 balrog
    pxa2xx_fir_reset(s);
2002 c1713132 balrog
2003 c1713132 balrog
    iomemtype = cpu_register_io_memory(0, pxa2xx_fir_readfn,
2004 c1713132 balrog
                    pxa2xx_fir_writefn, s);
2005 187337f8 pbrook
    cpu_register_physical_memory(s->base, 0x1000, iomemtype);
2006 c1713132 balrog
2007 c1713132 balrog
    if (chr)
2008 c1713132 balrog
        qemu_chr_add_handlers(chr, pxa2xx_fir_is_empty,
2009 c1713132 balrog
                        pxa2xx_fir_rx, pxa2xx_fir_event, s);
2010 c1713132 balrog
2011 aa941b94 balrog
    register_savevm("pxa2xx_fir", 0, 0, pxa2xx_fir_save, pxa2xx_fir_load, s);
2012 aa941b94 balrog
2013 c1713132 balrog
    return s;
2014 c1713132 balrog
}
2015 c1713132 balrog
2016 c1713132 balrog
void pxa2xx_reset(int line, int level, void *opaque)
2017 c1713132 balrog
{
2018 c1713132 balrog
    struct pxa2xx_state_s *s = (struct pxa2xx_state_s *) opaque;
2019 c1713132 balrog
    if (level && (s->pm_regs[PCFR >> 2] & 0x10)) {        /* GPR_EN */
2020 c1713132 balrog
        cpu_reset(s->env);
2021 c1713132 balrog
        /* TODO: reset peripherals */
2022 c1713132 balrog
    }
2023 c1713132 balrog
}
2024 c1713132 balrog
2025 c1713132 balrog
/* Initialise a PXA270 integrated chip (ARM based core).  */
2026 d95b2f8d balrog
struct pxa2xx_state_s *pxa270_init(unsigned int sdram_size,
2027 d95b2f8d balrog
                DisplayState *ds, const char *revision)
2028 c1713132 balrog
{
2029 c1713132 balrog
    struct pxa2xx_state_s *s;
2030 c1713132 balrog
    struct pxa2xx_ssp_s *ssp;
2031 c1713132 balrog
    int iomemtype, i;
2032 c1713132 balrog
    s = (struct pxa2xx_state_s *) qemu_mallocz(sizeof(struct pxa2xx_state_s));
2033 c1713132 balrog
2034 4207117c balrog
    if (revision && strncmp(revision, "pxa27", 5)) {
2035 4207117c balrog
        fprintf(stderr, "Machine requires a PXA27x processor.\n");
2036 4207117c balrog
        exit(1);
2037 4207117c balrog
    }
2038 aaed909a bellard
    if (!revision)
2039 aaed909a bellard
        revision = "pxa270";
2040 aaed909a bellard
    
2041 aaed909a bellard
    s->env = cpu_init(revision);
2042 aaed909a bellard
    if (!s->env) {
2043 aaed909a bellard
        fprintf(stderr, "Unable to find CPU definition\n");
2044 aaed909a bellard
        exit(1);
2045 aaed909a bellard
    }
2046 9ee6e8bb pbrook
    register_savevm("cpu", 0, ARM_CPU_SAVE_VERSION, cpu_save, cpu_load,
2047 9ee6e8bb pbrook
                    s->env);
2048 c1713132 balrog
2049 d95b2f8d balrog
    /* SDRAM & Internal Memory Storage */
2050 d95b2f8d balrog
    cpu_register_physical_memory(PXA2XX_SDRAM_BASE,
2051 d95b2f8d balrog
                    sdram_size, qemu_ram_alloc(sdram_size) | IO_MEM_RAM);
2052 d95b2f8d balrog
    cpu_register_physical_memory(PXA2XX_INTERNAL_BASE,
2053 d95b2f8d balrog
                    0x40000, qemu_ram_alloc(0x40000) | IO_MEM_RAM);
2054 d95b2f8d balrog
2055 c1713132 balrog
    s->pic = pxa2xx_pic_init(0x40d00000, s->env);
2056 c1713132 balrog
2057 c1713132 balrog
    s->dma = pxa27x_dma_init(0x40000000, s->pic[PXA2XX_PIC_DMA]);
2058 c1713132 balrog
2059 a171fe39 balrog
    pxa27x_timer_init(0x40a00000, &s->pic[PXA2XX_PIC_OST_0],
2060 3f582262 balrog
                    s->pic[PXA27X_PIC_OST_4_11]);
2061 a171fe39 balrog
2062 c1713132 balrog
    s->gpio = pxa2xx_gpio_init(0x40e00000, s->env, s->pic, 121);
2063 c1713132 balrog
2064 a171fe39 balrog
    s->mmc = pxa2xx_mmci_init(0x41100000, s->pic[PXA2XX_PIC_MMC], s->dma);
2065 a171fe39 balrog
2066 c1713132 balrog
    for (i = 0; pxa270_serial[i].io_base; i ++)
2067 c1713132 balrog
        if (serial_hds[i])
2068 c1713132 balrog
            serial_mm_init(pxa270_serial[i].io_base, 2,
2069 c1713132 balrog
                            s->pic[pxa270_serial[i].irqn], serial_hds[i], 1);
2070 c1713132 balrog
        else
2071 c1713132 balrog
            break;
2072 c1713132 balrog
    if (serial_hds[i])
2073 c1713132 balrog
        s->fir = pxa2xx_fir_init(0x40800000, s->pic[PXA2XX_PIC_ICP],
2074 c1713132 balrog
                        s->dma, serial_hds[i]);
2075 c1713132 balrog
2076 a171fe39 balrog
    if (ds)
2077 a171fe39 balrog
        s->lcd = pxa2xx_lcdc_init(0x44000000, s->pic[PXA2XX_PIC_LCD], ds);
2078 a171fe39 balrog
2079 c1713132 balrog
    s->cm_base = 0x41300000;
2080 82d17978 balrog
    s->cm_regs[CCCR >> 2] = 0x02000210;        /* 416.0 MHz */
2081 c1713132 balrog
    s->clkcfg = 0x00000009;                /* Turbo mode active */
2082 c1713132 balrog
    iomemtype = cpu_register_io_memory(0, pxa2xx_cm_readfn,
2083 c1713132 balrog
                    pxa2xx_cm_writefn, s);
2084 187337f8 pbrook
    cpu_register_physical_memory(s->cm_base, 0x1000, iomemtype);
2085 aa941b94 balrog
    register_savevm("pxa2xx_cm", 0, 0, pxa2xx_cm_save, pxa2xx_cm_load, s);
2086 c1713132 balrog
2087 c1713132 balrog
    cpu_arm_set_cp_io(s->env, 14, pxa2xx_cp14_read, pxa2xx_cp14_write, s);
2088 c1713132 balrog
2089 c1713132 balrog
    s->mm_base = 0x48000000;
2090 c1713132 balrog
    s->mm_regs[MDMRS >> 2] = 0x00020002;
2091 c1713132 balrog
    s->mm_regs[MDREFR >> 2] = 0x03ca4000;
2092 c1713132 balrog
    s->mm_regs[MECR >> 2] = 0x00000001;        /* Two PC Card sockets */
2093 c1713132 balrog
    iomemtype = cpu_register_io_memory(0, pxa2xx_mm_readfn,
2094 c1713132 balrog
                    pxa2xx_mm_writefn, s);
2095 187337f8 pbrook
    cpu_register_physical_memory(s->mm_base, 0x1000, iomemtype);
2096 aa941b94 balrog
    register_savevm("pxa2xx_mm", 0, 0, pxa2xx_mm_save, pxa2xx_mm_load, s);
2097 c1713132 balrog
2098 2a163929 balrog
    s->pm_base = 0x40f00000;
2099 2a163929 balrog
    iomemtype = cpu_register_io_memory(0, pxa2xx_pm_readfn,
2100 2a163929 balrog
                    pxa2xx_pm_writefn, s);
2101 187337f8 pbrook
    cpu_register_physical_memory(s->pm_base, 0x100, iomemtype);
2102 2a163929 balrog
    register_savevm("pxa2xx_pm", 0, 0, pxa2xx_pm_save, pxa2xx_pm_load, s);
2103 2a163929 balrog
2104 c1713132 balrog
    for (i = 0; pxa27x_ssp[i].io_base; i ++);
2105 c1713132 balrog
    s->ssp = (struct pxa2xx_ssp_s **)
2106 c1713132 balrog
            qemu_mallocz(sizeof(struct pxa2xx_ssp_s *) * i);
2107 c1713132 balrog
    ssp = (struct pxa2xx_ssp_s *)
2108 c1713132 balrog
            qemu_mallocz(sizeof(struct pxa2xx_ssp_s) * i);
2109 c1713132 balrog
    for (i = 0; pxa27x_ssp[i].io_base; i ++) {
2110 c1713132 balrog
        s->ssp[i] = &ssp[i];
2111 c1713132 balrog
        ssp[i].base = pxa27x_ssp[i].io_base;
2112 c1713132 balrog
        ssp[i].irq = s->pic[pxa27x_ssp[i].irqn];
2113 c1713132 balrog
2114 c1713132 balrog
        iomemtype = cpu_register_io_memory(0, pxa2xx_ssp_readfn,
2115 c1713132 balrog
                        pxa2xx_ssp_writefn, &ssp[i]);
2116 187337f8 pbrook
        cpu_register_physical_memory(ssp[i].base, 0x1000, iomemtype);
2117 aa941b94 balrog
        register_savevm("pxa2xx_ssp", i, 0,
2118 aa941b94 balrog
                        pxa2xx_ssp_save, pxa2xx_ssp_load, s);
2119 c1713132 balrog
    }
2120 c1713132 balrog
2121 a171fe39 balrog
    if (usb_enabled) {
2122 a171fe39 balrog
        usb_ohci_init_pxa(0x4c000000, 3, -1, s->pic[PXA2XX_PIC_USBH1]);
2123 a171fe39 balrog
    }
2124 a171fe39 balrog
2125 a171fe39 balrog
    s->pcmcia[0] = pxa2xx_pcmcia_init(0x20000000);
2126 a171fe39 balrog
    s->pcmcia[1] = pxa2xx_pcmcia_init(0x30000000);
2127 a171fe39 balrog
2128 c1713132 balrog
    s->rtc_base = 0x40900000;
2129 c1713132 balrog
    iomemtype = cpu_register_io_memory(0, pxa2xx_rtc_readfn,
2130 c1713132 balrog
                    pxa2xx_rtc_writefn, s);
2131 187337f8 pbrook
    cpu_register_physical_memory(s->rtc_base, 0x1000, iomemtype);
2132 aa941b94 balrog
    pxa2xx_rtc_init(s);
2133 aa941b94 balrog
    register_savevm("pxa2xx_rtc", 0, 0, pxa2xx_rtc_save, pxa2xx_rtc_load, s);
2134 c1713132 balrog
2135 2a163929 balrog
    s->i2c[0] = pxa2xx_i2c_init(0x40301600, s->pic[PXA2XX_PIC_I2C], 0xffff);
2136 2a163929 balrog
    s->i2c[1] = pxa2xx_i2c_init(0x40f00100, s->pic[PXA2XX_PIC_PWRI2C], 0xff);
2137 c1713132 balrog
2138 c1713132 balrog
    s->i2s = pxa2xx_i2s_init(0x40400000, s->pic[PXA2XX_PIC_I2S], s->dma);
2139 c1713132 balrog
2140 c1713132 balrog
    /* GPIO1 resets the processor */
2141 fe8f096b ths
    /* The handler can be overridden by board-specific code */
2142 c1713132 balrog
    pxa2xx_gpio_handler_set(s->gpio, 1, pxa2xx_reset, s);
2143 c1713132 balrog
    return s;
2144 c1713132 balrog
}
2145 c1713132 balrog
2146 c1713132 balrog
/* Initialise a PXA255 integrated chip (ARM based core).  */
2147 d95b2f8d balrog
struct pxa2xx_state_s *pxa255_init(unsigned int sdram_size,
2148 d95b2f8d balrog
                DisplayState *ds)
2149 c1713132 balrog
{
2150 c1713132 balrog
    struct pxa2xx_state_s *s;
2151 c1713132 balrog
    struct pxa2xx_ssp_s *ssp;
2152 c1713132 balrog
    int iomemtype, i;
2153 aaed909a bellard
2154 c1713132 balrog
    s = (struct pxa2xx_state_s *) qemu_mallocz(sizeof(struct pxa2xx_state_s));
2155 c1713132 balrog
2156 aaed909a bellard
    s->env = cpu_init("pxa255");
2157 aaed909a bellard
    if (!s->env) {
2158 aaed909a bellard
        fprintf(stderr, "Unable to find CPU definition\n");
2159 aaed909a bellard
        exit(1);
2160 aaed909a bellard
    }
2161 9ee6e8bb pbrook
    register_savevm("cpu", 0, ARM_CPU_SAVE_VERSION, cpu_save, cpu_load,
2162 9ee6e8bb pbrook
                    s->env);
2163 c1713132 balrog
2164 d95b2f8d balrog
    /* SDRAM & Internal Memory Storage */
2165 a07dec22 balrog
    cpu_register_physical_memory(PXA2XX_SDRAM_BASE, sdram_size,
2166 a07dec22 balrog
                    qemu_ram_alloc(sdram_size) | IO_MEM_RAM);
2167 a07dec22 balrog
    cpu_register_physical_memory(PXA2XX_INTERNAL_BASE, PXA2XX_INTERNAL_SIZE,
2168 a07dec22 balrog
                    qemu_ram_alloc(PXA2XX_INTERNAL_SIZE) | IO_MEM_RAM);
2169 d95b2f8d balrog
2170 c1713132 balrog
    s->pic = pxa2xx_pic_init(0x40d00000, s->env);
2171 c1713132 balrog
2172 c1713132 balrog
    s->dma = pxa255_dma_init(0x40000000, s->pic[PXA2XX_PIC_DMA]);
2173 c1713132 balrog
2174 3f582262 balrog
    pxa25x_timer_init(0x40a00000, &s->pic[PXA2XX_PIC_OST_0]);
2175 a171fe39 balrog
2176 3bdd58a4 balrog
    s->gpio = pxa2xx_gpio_init(0x40e00000, s->env, s->pic, 85);
2177 c1713132 balrog
2178 a171fe39 balrog
    s->mmc = pxa2xx_mmci_init(0x41100000, s->pic[PXA2XX_PIC_MMC], s->dma);
2179 a171fe39 balrog
2180 c1713132 balrog
    for (i = 0; pxa255_serial[i].io_base; i ++)
2181 c1713132 balrog
        if (serial_hds[i])
2182 c1713132 balrog
            serial_mm_init(pxa255_serial[i].io_base, 2,
2183 c1713132 balrog
                            s->pic[pxa255_serial[i].irqn], serial_hds[i], 1);
2184 c1713132 balrog
        else
2185 c1713132 balrog
            break;
2186 c1713132 balrog
    if (serial_hds[i])
2187 c1713132 balrog
        s->fir = pxa2xx_fir_init(0x40800000, s->pic[PXA2XX_PIC_ICP],
2188 c1713132 balrog
                        s->dma, serial_hds[i]);
2189 c1713132 balrog
2190 a171fe39 balrog
    if (ds)
2191 a171fe39 balrog
        s->lcd = pxa2xx_lcdc_init(0x44000000, s->pic[PXA2XX_PIC_LCD], ds);
2192 a171fe39 balrog
2193 c1713132 balrog
    s->cm_base = 0x41300000;
2194 82d17978 balrog
    s->cm_regs[CCCR >> 2] = 0x02000210;        /* 416.0 MHz */
2195 c1713132 balrog
    s->clkcfg = 0x00000009;                /* Turbo mode active */
2196 c1713132 balrog
    iomemtype = cpu_register_io_memory(0, pxa2xx_cm_readfn,
2197 c1713132 balrog
                    pxa2xx_cm_writefn, s);
2198 187337f8 pbrook
    cpu_register_physical_memory(s->cm_base, 0x1000, iomemtype);
2199 aa941b94 balrog
    register_savevm("pxa2xx_cm", 0, 0, pxa2xx_cm_save, pxa2xx_cm_load, s);
2200 c1713132 balrog
2201 c1713132 balrog
    cpu_arm_set_cp_io(s->env, 14, pxa2xx_cp14_read, pxa2xx_cp14_write, s);
2202 c1713132 balrog
2203 c1713132 balrog
    s->mm_base = 0x48000000;
2204 c1713132 balrog
    s->mm_regs[MDMRS >> 2] = 0x00020002;
2205 c1713132 balrog
    s->mm_regs[MDREFR >> 2] = 0x03ca4000;
2206 c1713132 balrog
    s->mm_regs[MECR >> 2] = 0x00000001;        /* Two PC Card sockets */
2207 c1713132 balrog
    iomemtype = cpu_register_io_memory(0, pxa2xx_mm_readfn,
2208 c1713132 balrog
                    pxa2xx_mm_writefn, s);
2209 187337f8 pbrook
    cpu_register_physical_memory(s->mm_base, 0x1000, iomemtype);
2210 aa941b94 balrog
    register_savevm("pxa2xx_mm", 0, 0, pxa2xx_mm_save, pxa2xx_mm_load, s);
2211 c1713132 balrog
2212 2a163929 balrog
    s->pm_base = 0x40f00000;
2213 2a163929 balrog
    iomemtype = cpu_register_io_memory(0, pxa2xx_pm_readfn,
2214 2a163929 balrog
                    pxa2xx_pm_writefn, s);
2215 187337f8 pbrook
    cpu_register_physical_memory(s->pm_base, 0x100, iomemtype);
2216 2a163929 balrog
    register_savevm("pxa2xx_pm", 0, 0, pxa2xx_pm_save, pxa2xx_pm_load, s);
2217 2a163929 balrog
2218 c1713132 balrog
    for (i = 0; pxa255_ssp[i].io_base; i ++);
2219 c1713132 balrog
    s->ssp = (struct pxa2xx_ssp_s **)
2220 c1713132 balrog
            qemu_mallocz(sizeof(struct pxa2xx_ssp_s *) * i);
2221 c1713132 balrog
    ssp = (struct pxa2xx_ssp_s *)
2222 c1713132 balrog
            qemu_mallocz(sizeof(struct pxa2xx_ssp_s) * i);
2223 c1713132 balrog
    for (i = 0; pxa255_ssp[i].io_base; i ++) {
2224 c1713132 balrog
        s->ssp[i] = &ssp[i];
2225 c1713132 balrog
        ssp[i].base = pxa255_ssp[i].io_base;
2226 c1713132 balrog
        ssp[i].irq = s->pic[pxa255_ssp[i].irqn];
2227 c1713132 balrog
2228 c1713132 balrog
        iomemtype = cpu_register_io_memory(0, pxa2xx_ssp_readfn,
2229 c1713132 balrog
                        pxa2xx_ssp_writefn, &ssp[i]);
2230 187337f8 pbrook
        cpu_register_physical_memory(ssp[i].base, 0x1000, iomemtype);
2231 aa941b94 balrog
        register_savevm("pxa2xx_ssp", i, 0,
2232 aa941b94 balrog
                        pxa2xx_ssp_save, pxa2xx_ssp_load, s);
2233 c1713132 balrog
    }
2234 c1713132 balrog
2235 a171fe39 balrog
    if (usb_enabled) {
2236 a171fe39 balrog
        usb_ohci_init_pxa(0x4c000000, 3, -1, s->pic[PXA2XX_PIC_USBH1]);
2237 a171fe39 balrog
    }
2238 a171fe39 balrog
2239 a171fe39 balrog
    s->pcmcia[0] = pxa2xx_pcmcia_init(0x20000000);
2240 a171fe39 balrog
    s->pcmcia[1] = pxa2xx_pcmcia_init(0x30000000);
2241 a171fe39 balrog
2242 c1713132 balrog
    s->rtc_base = 0x40900000;
2243 c1713132 balrog
    iomemtype = cpu_register_io_memory(0, pxa2xx_rtc_readfn,
2244 c1713132 balrog
                    pxa2xx_rtc_writefn, s);
2245 187337f8 pbrook
    cpu_register_physical_memory(s->rtc_base, 0x1000, iomemtype);
2246 aa941b94 balrog
    pxa2xx_rtc_init(s);
2247 aa941b94 balrog
    register_savevm("pxa2xx_rtc", 0, 0, pxa2xx_rtc_save, pxa2xx_rtc_load, s);
2248 c1713132 balrog
2249 2a163929 balrog
    s->i2c[0] = pxa2xx_i2c_init(0x40301600, s->pic[PXA2XX_PIC_I2C], 0xffff);
2250 2a163929 balrog
    s->i2c[1] = pxa2xx_i2c_init(0x40f00100, s->pic[PXA2XX_PIC_PWRI2C], 0xff);
2251 c1713132 balrog
2252 c1713132 balrog
    s->i2s = pxa2xx_i2s_init(0x40400000, s->pic[PXA2XX_PIC_I2S], s->dma);
2253 c1713132 balrog
2254 c1713132 balrog
    /* GPIO1 resets the processor */
2255 fe8f096b ths
    /* The handler can be overridden by board-specific code */
2256 c1713132 balrog
    pxa2xx_gpio_handler_set(s->gpio, 1, pxa2xx_reset, s);
2257 c1713132 balrog
    return s;
2258 c1713132 balrog
}