root / hw / usb-musb.c @ 0157644c
History | View | Annotate | Download (43.8 kB)
1 | 942ac052 | balrog | /*
|
---|---|---|---|
2 | 942ac052 | balrog | * "Inventra" High-speed Dual-Role Controller (MUSB-HDRC), Mentor Graphics,
|
3 | 942ac052 | balrog | * USB2.0 OTG compliant core used in various chips.
|
4 | 942ac052 | balrog | *
|
5 | 942ac052 | balrog | * Copyright (C) 2008 Nokia Corporation
|
6 | 942ac052 | balrog | * Written by Andrzej Zaborowski <andrew@openedhand.com>
|
7 | 942ac052 | balrog | *
|
8 | 942ac052 | balrog | * This program is free software; you can redistribute it and/or
|
9 | 942ac052 | balrog | * modify it under the terms of the GNU General Public License as
|
10 | 942ac052 | balrog | * published by the Free Software Foundation; either version 2 or
|
11 | 942ac052 | balrog | * (at your option) version 3 of the License.
|
12 | 942ac052 | balrog | *
|
13 | 942ac052 | balrog | * This program is distributed in the hope that it will be useful,
|
14 | 942ac052 | balrog | * but WITHOUT ANY WARRANTY; without even the implied warranty of
|
15 | 942ac052 | balrog | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
16 | 942ac052 | balrog | * GNU General Public License for more details.
|
17 | 942ac052 | balrog | *
|
18 | fad6cb1a | aurel32 | * You should have received a copy of the GNU General Public License along
|
19 | 8167ee88 | Blue Swirl | * with this program; if not, see <http://www.gnu.org/licenses/>.
|
20 | 942ac052 | balrog | *
|
21 | 942ac052 | balrog | * Only host-mode and non-DMA accesses are currently supported.
|
22 | 942ac052 | balrog | */
|
23 | 942ac052 | balrog | #include "qemu-common.h" |
24 | 942ac052 | balrog | #include "qemu-timer.h" |
25 | 942ac052 | balrog | #include "usb.h" |
26 | 942ac052 | balrog | #include "irq.h" |
27 | 384dce1e | Riku Voipio | #include "hw.h" |
28 | 942ac052 | balrog | |
29 | 942ac052 | balrog | /* Common USB registers */
|
30 | 942ac052 | balrog | #define MUSB_HDRC_FADDR 0x00 /* 8-bit */ |
31 | 942ac052 | balrog | #define MUSB_HDRC_POWER 0x01 /* 8-bit */ |
32 | 942ac052 | balrog | |
33 | 942ac052 | balrog | #define MUSB_HDRC_INTRTX 0x02 /* 16-bit */ |
34 | 942ac052 | balrog | #define MUSB_HDRC_INTRRX 0x04 |
35 | 942ac052 | balrog | #define MUSB_HDRC_INTRTXE 0x06 |
36 | 942ac052 | balrog | #define MUSB_HDRC_INTRRXE 0x08 |
37 | 942ac052 | balrog | #define MUSB_HDRC_INTRUSB 0x0a /* 8 bit */ |
38 | 942ac052 | balrog | #define MUSB_HDRC_INTRUSBE 0x0b /* 8 bit */ |
39 | 942ac052 | balrog | #define MUSB_HDRC_FRAME 0x0c /* 16-bit */ |
40 | 942ac052 | balrog | #define MUSB_HDRC_INDEX 0x0e /* 8 bit */ |
41 | 942ac052 | balrog | #define MUSB_HDRC_TESTMODE 0x0f /* 8 bit */ |
42 | 942ac052 | balrog | |
43 | 942ac052 | balrog | /* Per-EP registers in indexed mode */
|
44 | 942ac052 | balrog | #define MUSB_HDRC_EP_IDX 0x10 /* 8-bit */ |
45 | 942ac052 | balrog | |
46 | 942ac052 | balrog | /* EP FIFOs */
|
47 | 942ac052 | balrog | #define MUSB_HDRC_FIFO 0x20 |
48 | 942ac052 | balrog | |
49 | 942ac052 | balrog | /* Additional Control Registers */
|
50 | 942ac052 | balrog | #define MUSB_HDRC_DEVCTL 0x60 /* 8 bit */ |
51 | 942ac052 | balrog | |
52 | 942ac052 | balrog | /* These are indexed */
|
53 | 942ac052 | balrog | #define MUSB_HDRC_TXFIFOSZ 0x62 /* 8 bit (see masks) */ |
54 | 942ac052 | balrog | #define MUSB_HDRC_RXFIFOSZ 0x63 /* 8 bit (see masks) */ |
55 | 942ac052 | balrog | #define MUSB_HDRC_TXFIFOADDR 0x64 /* 16 bit offset shifted right 3 */ |
56 | 942ac052 | balrog | #define MUSB_HDRC_RXFIFOADDR 0x66 /* 16 bit offset shifted right 3 */ |
57 | 942ac052 | balrog | |
58 | 942ac052 | balrog | /* Some more registers */
|
59 | 942ac052 | balrog | #define MUSB_HDRC_VCTRL 0x68 /* 8 bit */ |
60 | 942ac052 | balrog | #define MUSB_HDRC_HWVERS 0x6c /* 8 bit */ |
61 | 942ac052 | balrog | |
62 | 942ac052 | balrog | /* Added in HDRC 1.9(?) & MHDRC 1.4 */
|
63 | 942ac052 | balrog | /* ULPI pass-through */
|
64 | 942ac052 | balrog | #define MUSB_HDRC_ULPI_VBUSCTL 0x70 |
65 | 942ac052 | balrog | #define MUSB_HDRC_ULPI_REGDATA 0x74 |
66 | 942ac052 | balrog | #define MUSB_HDRC_ULPI_REGADDR 0x75 |
67 | 942ac052 | balrog | #define MUSB_HDRC_ULPI_REGCTL 0x76 |
68 | 942ac052 | balrog | |
69 | 942ac052 | balrog | /* Extended config & PHY control */
|
70 | 942ac052 | balrog | #define MUSB_HDRC_ENDCOUNT 0x78 /* 8 bit */ |
71 | 942ac052 | balrog | #define MUSB_HDRC_DMARAMCFG 0x79 /* 8 bit */ |
72 | 942ac052 | balrog | #define MUSB_HDRC_PHYWAIT 0x7a /* 8 bit */ |
73 | 942ac052 | balrog | #define MUSB_HDRC_PHYVPLEN 0x7b /* 8 bit */ |
74 | 942ac052 | balrog | #define MUSB_HDRC_HS_EOF1 0x7c /* 8 bit, units of 546.1 us */ |
75 | 942ac052 | balrog | #define MUSB_HDRC_FS_EOF1 0x7d /* 8 bit, units of 533.3 ns */ |
76 | 942ac052 | balrog | #define MUSB_HDRC_LS_EOF1 0x7e /* 8 bit, units of 1.067 us */ |
77 | 942ac052 | balrog | |
78 | 942ac052 | balrog | /* Per-EP BUSCTL registers */
|
79 | 942ac052 | balrog | #define MUSB_HDRC_BUSCTL 0x80 |
80 | 942ac052 | balrog | |
81 | 942ac052 | balrog | /* Per-EP registers in flat mode */
|
82 | 942ac052 | balrog | #define MUSB_HDRC_EP 0x100 |
83 | 942ac052 | balrog | |
84 | 942ac052 | balrog | /* offsets to registers in flat model */
|
85 | 942ac052 | balrog | #define MUSB_HDRC_TXMAXP 0x00 /* 16 bit apparently */ |
86 | 942ac052 | balrog | #define MUSB_HDRC_TXCSR 0x02 /* 16 bit apparently */ |
87 | 942ac052 | balrog | #define MUSB_HDRC_CSR0 MUSB_HDRC_TXCSR /* re-used for EP0 */ |
88 | 942ac052 | balrog | #define MUSB_HDRC_RXMAXP 0x04 /* 16 bit apparently */ |
89 | 942ac052 | balrog | #define MUSB_HDRC_RXCSR 0x06 /* 16 bit apparently */ |
90 | 942ac052 | balrog | #define MUSB_HDRC_RXCOUNT 0x08 /* 16 bit apparently */ |
91 | 942ac052 | balrog | #define MUSB_HDRC_COUNT0 MUSB_HDRC_RXCOUNT /* re-used for EP0 */ |
92 | 942ac052 | balrog | #define MUSB_HDRC_TXTYPE 0x0a /* 8 bit apparently */ |
93 | 942ac052 | balrog | #define MUSB_HDRC_TYPE0 MUSB_HDRC_TXTYPE /* re-used for EP0 */ |
94 | 942ac052 | balrog | #define MUSB_HDRC_TXINTERVAL 0x0b /* 8 bit apparently */ |
95 | 942ac052 | balrog | #define MUSB_HDRC_NAKLIMIT0 MUSB_HDRC_TXINTERVAL /* re-used for EP0 */ |
96 | 942ac052 | balrog | #define MUSB_HDRC_RXTYPE 0x0c /* 8 bit apparently */ |
97 | 942ac052 | balrog | #define MUSB_HDRC_RXINTERVAL 0x0d /* 8 bit apparently */ |
98 | 942ac052 | balrog | #define MUSB_HDRC_FIFOSIZE 0x0f /* 8 bit apparently */ |
99 | 942ac052 | balrog | #define MUSB_HDRC_CONFIGDATA MGC_O_HDRC_FIFOSIZE /* re-used for EP0 */ |
100 | 942ac052 | balrog | |
101 | 942ac052 | balrog | /* "Bus control" registers */
|
102 | 942ac052 | balrog | #define MUSB_HDRC_TXFUNCADDR 0x00 |
103 | 942ac052 | balrog | #define MUSB_HDRC_TXHUBADDR 0x02 |
104 | 942ac052 | balrog | #define MUSB_HDRC_TXHUBPORT 0x03 |
105 | 942ac052 | balrog | |
106 | 942ac052 | balrog | #define MUSB_HDRC_RXFUNCADDR 0x04 |
107 | 942ac052 | balrog | #define MUSB_HDRC_RXHUBADDR 0x06 |
108 | 942ac052 | balrog | #define MUSB_HDRC_RXHUBPORT 0x07 |
109 | 942ac052 | balrog | |
110 | 942ac052 | balrog | /*
|
111 | 942ac052 | balrog | * MUSBHDRC Register bit masks
|
112 | 942ac052 | balrog | */
|
113 | 942ac052 | balrog | |
114 | 942ac052 | balrog | /* POWER */
|
115 | 942ac052 | balrog | #define MGC_M_POWER_ISOUPDATE 0x80 |
116 | 942ac052 | balrog | #define MGC_M_POWER_SOFTCONN 0x40 |
117 | 942ac052 | balrog | #define MGC_M_POWER_HSENAB 0x20 |
118 | 942ac052 | balrog | #define MGC_M_POWER_HSMODE 0x10 |
119 | 942ac052 | balrog | #define MGC_M_POWER_RESET 0x08 |
120 | 942ac052 | balrog | #define MGC_M_POWER_RESUME 0x04 |
121 | 942ac052 | balrog | #define MGC_M_POWER_SUSPENDM 0x02 |
122 | 942ac052 | balrog | #define MGC_M_POWER_ENSUSPEND 0x01 |
123 | 942ac052 | balrog | |
124 | 942ac052 | balrog | /* INTRUSB */
|
125 | 942ac052 | balrog | #define MGC_M_INTR_SUSPEND 0x01 |
126 | 942ac052 | balrog | #define MGC_M_INTR_RESUME 0x02 |
127 | 942ac052 | balrog | #define MGC_M_INTR_RESET 0x04 |
128 | 942ac052 | balrog | #define MGC_M_INTR_BABBLE 0x04 |
129 | 942ac052 | balrog | #define MGC_M_INTR_SOF 0x08 |
130 | 942ac052 | balrog | #define MGC_M_INTR_CONNECT 0x10 |
131 | 942ac052 | balrog | #define MGC_M_INTR_DISCONNECT 0x20 |
132 | 942ac052 | balrog | #define MGC_M_INTR_SESSREQ 0x40 |
133 | 942ac052 | balrog | #define MGC_M_INTR_VBUSERROR 0x80 /* FOR SESSION END */ |
134 | 942ac052 | balrog | #define MGC_M_INTR_EP0 0x01 /* FOR EP0 INTERRUPT */ |
135 | 942ac052 | balrog | |
136 | 942ac052 | balrog | /* DEVCTL */
|
137 | 942ac052 | balrog | #define MGC_M_DEVCTL_BDEVICE 0x80 |
138 | 942ac052 | balrog | #define MGC_M_DEVCTL_FSDEV 0x40 |
139 | 942ac052 | balrog | #define MGC_M_DEVCTL_LSDEV 0x20 |
140 | 942ac052 | balrog | #define MGC_M_DEVCTL_VBUS 0x18 |
141 | 942ac052 | balrog | #define MGC_S_DEVCTL_VBUS 3 |
142 | 942ac052 | balrog | #define MGC_M_DEVCTL_HM 0x04 |
143 | 942ac052 | balrog | #define MGC_M_DEVCTL_HR 0x02 |
144 | 942ac052 | balrog | #define MGC_M_DEVCTL_SESSION 0x01 |
145 | 942ac052 | balrog | |
146 | 942ac052 | balrog | /* TESTMODE */
|
147 | 942ac052 | balrog | #define MGC_M_TEST_FORCE_HOST 0x80 |
148 | 942ac052 | balrog | #define MGC_M_TEST_FIFO_ACCESS 0x40 |
149 | 942ac052 | balrog | #define MGC_M_TEST_FORCE_FS 0x20 |
150 | 942ac052 | balrog | #define MGC_M_TEST_FORCE_HS 0x10 |
151 | 942ac052 | balrog | #define MGC_M_TEST_PACKET 0x08 |
152 | 942ac052 | balrog | #define MGC_M_TEST_K 0x04 |
153 | 942ac052 | balrog | #define MGC_M_TEST_J 0x02 |
154 | 942ac052 | balrog | #define MGC_M_TEST_SE0_NAK 0x01 |
155 | 942ac052 | balrog | |
156 | 942ac052 | balrog | /* CSR0 */
|
157 | 942ac052 | balrog | #define MGC_M_CSR0_FLUSHFIFO 0x0100 |
158 | 942ac052 | balrog | #define MGC_M_CSR0_TXPKTRDY 0x0002 |
159 | 942ac052 | balrog | #define MGC_M_CSR0_RXPKTRDY 0x0001 |
160 | 942ac052 | balrog | |
161 | 942ac052 | balrog | /* CSR0 in Peripheral mode */
|
162 | 942ac052 | balrog | #define MGC_M_CSR0_P_SVDSETUPEND 0x0080 |
163 | 942ac052 | balrog | #define MGC_M_CSR0_P_SVDRXPKTRDY 0x0040 |
164 | 942ac052 | balrog | #define MGC_M_CSR0_P_SENDSTALL 0x0020 |
165 | 942ac052 | balrog | #define MGC_M_CSR0_P_SETUPEND 0x0010 |
166 | 942ac052 | balrog | #define MGC_M_CSR0_P_DATAEND 0x0008 |
167 | 942ac052 | balrog | #define MGC_M_CSR0_P_SENTSTALL 0x0004 |
168 | 942ac052 | balrog | |
169 | 942ac052 | balrog | /* CSR0 in Host mode */
|
170 | 942ac052 | balrog | #define MGC_M_CSR0_H_NO_PING 0x0800 |
171 | 942ac052 | balrog | #define MGC_M_CSR0_H_WR_DATATOGGLE 0x0400 /* set to allow setting: */ |
172 | 942ac052 | balrog | #define MGC_M_CSR0_H_DATATOGGLE 0x0200 /* data toggle control */ |
173 | 942ac052 | balrog | #define MGC_M_CSR0_H_NAKTIMEOUT 0x0080 |
174 | 942ac052 | balrog | #define MGC_M_CSR0_H_STATUSPKT 0x0040 |
175 | 942ac052 | balrog | #define MGC_M_CSR0_H_REQPKT 0x0020 |
176 | 942ac052 | balrog | #define MGC_M_CSR0_H_ERROR 0x0010 |
177 | 942ac052 | balrog | #define MGC_M_CSR0_H_SETUPPKT 0x0008 |
178 | 942ac052 | balrog | #define MGC_M_CSR0_H_RXSTALL 0x0004 |
179 | 942ac052 | balrog | |
180 | 942ac052 | balrog | /* CONFIGDATA */
|
181 | 942ac052 | balrog | #define MGC_M_CONFIGDATA_MPRXE 0x80 /* auto bulk pkt combining */ |
182 | 942ac052 | balrog | #define MGC_M_CONFIGDATA_MPTXE 0x40 /* auto bulk pkt splitting */ |
183 | 942ac052 | balrog | #define MGC_M_CONFIGDATA_BIGENDIAN 0x20 |
184 | 942ac052 | balrog | #define MGC_M_CONFIGDATA_HBRXE 0x10 /* HB-ISO for RX */ |
185 | 942ac052 | balrog | #define MGC_M_CONFIGDATA_HBTXE 0x08 /* HB-ISO for TX */ |
186 | 942ac052 | balrog | #define MGC_M_CONFIGDATA_DYNFIFO 0x04 /* dynamic FIFO sizing */ |
187 | 942ac052 | balrog | #define MGC_M_CONFIGDATA_SOFTCONE 0x02 /* SoftConnect */ |
188 | 942ac052 | balrog | #define MGC_M_CONFIGDATA_UTMIDW 0x01 /* Width, 0 => 8b, 1 => 16b */ |
189 | 942ac052 | balrog | |
190 | 942ac052 | balrog | /* TXCSR in Peripheral and Host mode */
|
191 | 942ac052 | balrog | #define MGC_M_TXCSR_AUTOSET 0x8000 |
192 | 942ac052 | balrog | #define MGC_M_TXCSR_ISO 0x4000 |
193 | 942ac052 | balrog | #define MGC_M_TXCSR_MODE 0x2000 |
194 | 942ac052 | balrog | #define MGC_M_TXCSR_DMAENAB 0x1000 |
195 | 942ac052 | balrog | #define MGC_M_TXCSR_FRCDATATOG 0x0800 |
196 | 942ac052 | balrog | #define MGC_M_TXCSR_DMAMODE 0x0400 |
197 | 942ac052 | balrog | #define MGC_M_TXCSR_CLRDATATOG 0x0040 |
198 | 942ac052 | balrog | #define MGC_M_TXCSR_FLUSHFIFO 0x0008 |
199 | 942ac052 | balrog | #define MGC_M_TXCSR_FIFONOTEMPTY 0x0002 |
200 | 942ac052 | balrog | #define MGC_M_TXCSR_TXPKTRDY 0x0001 |
201 | 942ac052 | balrog | |
202 | 942ac052 | balrog | /* TXCSR in Peripheral mode */
|
203 | 942ac052 | balrog | #define MGC_M_TXCSR_P_INCOMPTX 0x0080 |
204 | 942ac052 | balrog | #define MGC_M_TXCSR_P_SENTSTALL 0x0020 |
205 | 942ac052 | balrog | #define MGC_M_TXCSR_P_SENDSTALL 0x0010 |
206 | 942ac052 | balrog | #define MGC_M_TXCSR_P_UNDERRUN 0x0004 |
207 | 942ac052 | balrog | |
208 | 942ac052 | balrog | /* TXCSR in Host mode */
|
209 | 942ac052 | balrog | #define MGC_M_TXCSR_H_WR_DATATOGGLE 0x0200 |
210 | 942ac052 | balrog | #define MGC_M_TXCSR_H_DATATOGGLE 0x0100 |
211 | 942ac052 | balrog | #define MGC_M_TXCSR_H_NAKTIMEOUT 0x0080 |
212 | 942ac052 | balrog | #define MGC_M_TXCSR_H_RXSTALL 0x0020 |
213 | 942ac052 | balrog | #define MGC_M_TXCSR_H_ERROR 0x0004 |
214 | 942ac052 | balrog | |
215 | 942ac052 | balrog | /* RXCSR in Peripheral and Host mode */
|
216 | 942ac052 | balrog | #define MGC_M_RXCSR_AUTOCLEAR 0x8000 |
217 | 942ac052 | balrog | #define MGC_M_RXCSR_DMAENAB 0x2000 |
218 | 942ac052 | balrog | #define MGC_M_RXCSR_DISNYET 0x1000 |
219 | 942ac052 | balrog | #define MGC_M_RXCSR_DMAMODE 0x0800 |
220 | 942ac052 | balrog | #define MGC_M_RXCSR_INCOMPRX 0x0100 |
221 | 942ac052 | balrog | #define MGC_M_RXCSR_CLRDATATOG 0x0080 |
222 | 942ac052 | balrog | #define MGC_M_RXCSR_FLUSHFIFO 0x0010 |
223 | 942ac052 | balrog | #define MGC_M_RXCSR_DATAERROR 0x0008 |
224 | 942ac052 | balrog | #define MGC_M_RXCSR_FIFOFULL 0x0002 |
225 | 942ac052 | balrog | #define MGC_M_RXCSR_RXPKTRDY 0x0001 |
226 | 942ac052 | balrog | |
227 | 942ac052 | balrog | /* RXCSR in Peripheral mode */
|
228 | 942ac052 | balrog | #define MGC_M_RXCSR_P_ISO 0x4000 |
229 | 942ac052 | balrog | #define MGC_M_RXCSR_P_SENTSTALL 0x0040 |
230 | 942ac052 | balrog | #define MGC_M_RXCSR_P_SENDSTALL 0x0020 |
231 | 942ac052 | balrog | #define MGC_M_RXCSR_P_OVERRUN 0x0004 |
232 | 942ac052 | balrog | |
233 | 942ac052 | balrog | /* RXCSR in Host mode */
|
234 | 942ac052 | balrog | #define MGC_M_RXCSR_H_AUTOREQ 0x4000 |
235 | 942ac052 | balrog | #define MGC_M_RXCSR_H_WR_DATATOGGLE 0x0400 |
236 | 942ac052 | balrog | #define MGC_M_RXCSR_H_DATATOGGLE 0x0200 |
237 | 942ac052 | balrog | #define MGC_M_RXCSR_H_RXSTALL 0x0040 |
238 | 942ac052 | balrog | #define MGC_M_RXCSR_H_REQPKT 0x0020 |
239 | 942ac052 | balrog | #define MGC_M_RXCSR_H_ERROR 0x0004 |
240 | 942ac052 | balrog | |
241 | 942ac052 | balrog | /* HUBADDR */
|
242 | 942ac052 | balrog | #define MGC_M_HUBADDR_MULTI_TT 0x80 |
243 | 942ac052 | balrog | |
244 | 942ac052 | balrog | /* ULPI: Added in HDRC 1.9(?) & MHDRC 1.4 */
|
245 | 942ac052 | balrog | #define MGC_M_ULPI_VBCTL_USEEXTVBUSIND 0x02 |
246 | 942ac052 | balrog | #define MGC_M_ULPI_VBCTL_USEEXTVBUS 0x01 |
247 | 942ac052 | balrog | #define MGC_M_ULPI_REGCTL_INT_ENABLE 0x08 |
248 | 942ac052 | balrog | #define MGC_M_ULPI_REGCTL_READNOTWRITE 0x04 |
249 | 942ac052 | balrog | #define MGC_M_ULPI_REGCTL_COMPLETE 0x02 |
250 | 942ac052 | balrog | #define MGC_M_ULPI_REGCTL_REG 0x01 |
251 | 942ac052 | balrog | |
252 | 384dce1e | Riku Voipio | /* #define MUSB_DEBUG */
|
253 | 384dce1e | Riku Voipio | |
254 | 384dce1e | Riku Voipio | #ifdef MUSB_DEBUG
|
255 | 384dce1e | Riku Voipio | #define TRACE(fmt,...) fprintf(stderr, "%s@%d: " fmt "\n", __FUNCTION__, \ |
256 | 384dce1e | Riku Voipio | __LINE__, ##__VA_ARGS__) |
257 | 384dce1e | Riku Voipio | #else
|
258 | 384dce1e | Riku Voipio | #define TRACE(...)
|
259 | 384dce1e | Riku Voipio | #endif
|
260 | 384dce1e | Riku Voipio | |
261 | 384dce1e | Riku Voipio | |
262 | 618c169b | Gerd Hoffmann | static void musb_attach(USBPort *port); |
263 | 618c169b | Gerd Hoffmann | static void musb_detach(USBPort *port); |
264 | 4706ab6c | Hans de Goede | static void musb_child_detach(USBPort *port, USBDevice *child); |
265 | d47e59b8 | Hans de Goede | static void musb_schedule_cb(USBPort *port, USBPacket *p); |
266 | 4706ab6c | Hans de Goede | static void musb_async_cancel_device(MUSBState *s, USBDevice *dev); |
267 | 942ac052 | balrog | |
268 | 0d86d2be | Gerd Hoffmann | static USBPortOps musb_port_ops = {
|
269 | 0d86d2be | Gerd Hoffmann | .attach = musb_attach, |
270 | 618c169b | Gerd Hoffmann | .detach = musb_detach, |
271 | 4706ab6c | Hans de Goede | .child_detach = musb_child_detach, |
272 | 13a9a0d3 | Gerd Hoffmann | .complete = musb_schedule_cb, |
273 | 0d86d2be | Gerd Hoffmann | }; |
274 | 0d86d2be | Gerd Hoffmann | |
275 | 07771f6f | Gerd Hoffmann | static USBBusOps musb_bus_ops = {
|
276 | 07771f6f | Gerd Hoffmann | }; |
277 | 07771f6f | Gerd Hoffmann | |
278 | 5dc1672b | Gerd Hoffmann | typedef struct MUSBPacket MUSBPacket; |
279 | 5dc1672b | Gerd Hoffmann | typedef struct MUSBEndPoint MUSBEndPoint; |
280 | 5dc1672b | Gerd Hoffmann | |
281 | 5dc1672b | Gerd Hoffmann | struct MUSBPacket {
|
282 | 5dc1672b | Gerd Hoffmann | USBPacket p; |
283 | 5dc1672b | Gerd Hoffmann | MUSBEndPoint *ep; |
284 | 5dc1672b | Gerd Hoffmann | int dir;
|
285 | 5dc1672b | Gerd Hoffmann | }; |
286 | 5dc1672b | Gerd Hoffmann | |
287 | 5dc1672b | Gerd Hoffmann | struct MUSBEndPoint {
|
288 | bc24a225 | Paul Brook | uint16_t faddr[2];
|
289 | bc24a225 | Paul Brook | uint8_t haddr[2];
|
290 | bc24a225 | Paul Brook | uint8_t hport[2];
|
291 | bc24a225 | Paul Brook | uint16_t csr[2];
|
292 | bc24a225 | Paul Brook | uint16_t maxp[2];
|
293 | bc24a225 | Paul Brook | uint16_t rxcount; |
294 | bc24a225 | Paul Brook | uint8_t type[2];
|
295 | bc24a225 | Paul Brook | uint8_t interval[2];
|
296 | bc24a225 | Paul Brook | uint8_t config; |
297 | bc24a225 | Paul Brook | uint8_t fifosize; |
298 | bc24a225 | Paul Brook | int timeout[2]; /* Always in microframes */ |
299 | bc24a225 | Paul Brook | |
300 | 384dce1e | Riku Voipio | uint8_t *buf[2];
|
301 | bc24a225 | Paul Brook | int fifolen[2]; |
302 | bc24a225 | Paul Brook | int fifostart[2]; |
303 | bc24a225 | Paul Brook | int fifoaddr[2]; |
304 | 5dc1672b | Gerd Hoffmann | MUSBPacket packey[2];
|
305 | bc24a225 | Paul Brook | int status[2]; |
306 | bc24a225 | Paul Brook | int ext_size[2]; |
307 | bc24a225 | Paul Brook | |
308 | bc24a225 | Paul Brook | /* For callbacks' use */
|
309 | bc24a225 | Paul Brook | int epnum;
|
310 | bc24a225 | Paul Brook | int interrupt[2]; |
311 | bc24a225 | Paul Brook | MUSBState *musb; |
312 | bc24a225 | Paul Brook | USBCallback *delayed_cb[2];
|
313 | bc24a225 | Paul Brook | QEMUTimer *intv_timer[2];
|
314 | 5dc1672b | Gerd Hoffmann | }; |
315 | bc24a225 | Paul Brook | |
316 | bc24a225 | Paul Brook | struct MUSBState {
|
317 | 406c2075 | Peter Maydell | qemu_irq irqs[musb_irq_max]; |
318 | b2317837 | Gerd Hoffmann | USBBus bus; |
319 | 942ac052 | balrog | USBPort port; |
320 | 942ac052 | balrog | |
321 | 942ac052 | balrog | int idx;
|
322 | 942ac052 | balrog | uint8_t devctl; |
323 | 942ac052 | balrog | uint8_t power; |
324 | 942ac052 | balrog | uint8_t faddr; |
325 | 942ac052 | balrog | |
326 | 942ac052 | balrog | uint8_t intr; |
327 | 942ac052 | balrog | uint8_t mask; |
328 | 942ac052 | balrog | uint16_t tx_intr; |
329 | 942ac052 | balrog | uint16_t tx_mask; |
330 | 942ac052 | balrog | uint16_t rx_intr; |
331 | 942ac052 | balrog | uint16_t rx_mask; |
332 | 942ac052 | balrog | |
333 | 942ac052 | balrog | int setup_len;
|
334 | 942ac052 | balrog | int session;
|
335 | 942ac052 | balrog | |
336 | 384dce1e | Riku Voipio | uint8_t buf[0x8000];
|
337 | 942ac052 | balrog | |
338 | 942ac052 | balrog | /* Duplicating the world since 2008!... probably we should have 32
|
339 | 942ac052 | balrog | * logical, single endpoints instead. */
|
340 | bc24a225 | Paul Brook | MUSBEndPoint ep[16];
|
341 | 5dc1672b | Gerd Hoffmann | }; |
342 | 5dc1672b | Gerd Hoffmann | |
343 | 5b1cdb4e | Juha Riihimรคki | void musb_reset(MUSBState *s)
|
344 | 942ac052 | balrog | { |
345 | 942ac052 | balrog | int i;
|
346 | 942ac052 | balrog | |
347 | 942ac052 | balrog | s->faddr = 0x00;
|
348 | 5b1cdb4e | Juha Riihimรคki | s->devctl = 0;
|
349 | 942ac052 | balrog | s->power = MGC_M_POWER_HSENAB; |
350 | 942ac052 | balrog | s->tx_intr = 0x0000;
|
351 | 942ac052 | balrog | s->rx_intr = 0x0000;
|
352 | 942ac052 | balrog | s->tx_mask = 0xffff;
|
353 | 942ac052 | balrog | s->rx_mask = 0xffff;
|
354 | 942ac052 | balrog | s->intr = 0x00;
|
355 | 942ac052 | balrog | s->mask = 0x06;
|
356 | 942ac052 | balrog | s->idx = 0;
|
357 | 942ac052 | balrog | |
358 | 5b1cdb4e | Juha Riihimรคki | s->setup_len = 0;
|
359 | 5b1cdb4e | Juha Riihimรคki | s->session = 0;
|
360 | 5b1cdb4e | Juha Riihimรคki | memset(s->buf, 0, sizeof(s->buf)); |
361 | 5b1cdb4e | Juha Riihimรคki | |
362 | 942ac052 | balrog | /* TODO: _DW */
|
363 | 942ac052 | balrog | s->ep[0].config = MGC_M_CONFIGDATA_SOFTCONE | MGC_M_CONFIGDATA_DYNFIFO;
|
364 | 942ac052 | balrog | for (i = 0; i < 16; i ++) { |
365 | 942ac052 | balrog | s->ep[i].fifosize = 64;
|
366 | 942ac052 | balrog | s->ep[i].maxp[0] = 0x40; |
367 | 942ac052 | balrog | s->ep[i].maxp[1] = 0x40; |
368 | 942ac052 | balrog | s->ep[i].musb = s; |
369 | 942ac052 | balrog | s->ep[i].epnum = i; |
370 | 4f4321c1 | Gerd Hoffmann | usb_packet_init(&s->ep[i].packey[0].p);
|
371 | 4f4321c1 | Gerd Hoffmann | usb_packet_init(&s->ep[i].packey[1].p);
|
372 | 942ac052 | balrog | } |
373 | 5b1cdb4e | Juha Riihimรคki | } |
374 | 5b1cdb4e | Juha Riihimรคki | |
375 | 5b1cdb4e | Juha Riihimรคki | struct MUSBState *musb_init(DeviceState *parent_device, int gpio_base) |
376 | 5b1cdb4e | Juha Riihimรคki | { |
377 | 5b1cdb4e | Juha Riihimรคki | MUSBState *s = g_malloc0(sizeof(*s));
|
378 | 5b1cdb4e | Juha Riihimรคki | int i;
|
379 | 5b1cdb4e | Juha Riihimรคki | |
380 | 5b1cdb4e | Juha Riihimรคki | for (i = 0; i < musb_irq_max; i++) { |
381 | 5b1cdb4e | Juha Riihimรคki | s->irqs[i] = qdev_get_gpio_in(parent_device, gpio_base + i); |
382 | 5b1cdb4e | Juha Riihimรคki | } |
383 | 5b1cdb4e | Juha Riihimรคki | |
384 | 5b1cdb4e | Juha Riihimรคki | musb_reset(s); |
385 | 942ac052 | balrog | |
386 | 406c2075 | Peter Maydell | usb_bus_new(&s->bus, &musb_bus_ops, parent_device); |
387 | ace1318b | Gerd Hoffmann | usb_register_port(&s->bus, &s->port, s, 0, &musb_port_ops,
|
388 | 843d4e0c | Gerd Hoffmann | USB_SPEED_MASK_LOW | USB_SPEED_MASK_FULL); |
389 | 942ac052 | balrog | |
390 | 942ac052 | balrog | return s;
|
391 | 942ac052 | balrog | } |
392 | 942ac052 | balrog | |
393 | bc24a225 | Paul Brook | static void musb_vbus_set(MUSBState *s, int level) |
394 | 942ac052 | balrog | { |
395 | 942ac052 | balrog | if (level)
|
396 | 942ac052 | balrog | s->devctl |= 3 << MGC_S_DEVCTL_VBUS;
|
397 | 942ac052 | balrog | else
|
398 | 942ac052 | balrog | s->devctl &= ~MGC_M_DEVCTL_VBUS; |
399 | 942ac052 | balrog | |
400 | 942ac052 | balrog | qemu_set_irq(s->irqs[musb_set_vbus], level); |
401 | 942ac052 | balrog | } |
402 | 942ac052 | balrog | |
403 | bc24a225 | Paul Brook | static void musb_intr_set(MUSBState *s, int line, int level) |
404 | 942ac052 | balrog | { |
405 | 942ac052 | balrog | if (!level) {
|
406 | 942ac052 | balrog | s->intr &= ~(1 << line);
|
407 | 942ac052 | balrog | qemu_irq_lower(s->irqs[line]); |
408 | 942ac052 | balrog | } else if (s->mask & (1 << line)) { |
409 | 942ac052 | balrog | s->intr |= 1 << line;
|
410 | 942ac052 | balrog | qemu_irq_raise(s->irqs[line]); |
411 | 942ac052 | balrog | } |
412 | 942ac052 | balrog | } |
413 | 942ac052 | balrog | |
414 | bc24a225 | Paul Brook | static void musb_tx_intr_set(MUSBState *s, int line, int level) |
415 | 942ac052 | balrog | { |
416 | 942ac052 | balrog | if (!level) {
|
417 | 942ac052 | balrog | s->tx_intr &= ~(1 << line);
|
418 | 942ac052 | balrog | if (!s->tx_intr)
|
419 | 942ac052 | balrog | qemu_irq_lower(s->irqs[musb_irq_tx]); |
420 | 942ac052 | balrog | } else if (s->tx_mask & (1 << line)) { |
421 | 942ac052 | balrog | s->tx_intr |= 1 << line;
|
422 | 942ac052 | balrog | qemu_irq_raise(s->irqs[musb_irq_tx]); |
423 | 942ac052 | balrog | } |
424 | 942ac052 | balrog | } |
425 | 942ac052 | balrog | |
426 | bc24a225 | Paul Brook | static void musb_rx_intr_set(MUSBState *s, int line, int level) |
427 | 942ac052 | balrog | { |
428 | 942ac052 | balrog | if (line) {
|
429 | 942ac052 | balrog | if (!level) {
|
430 | 942ac052 | balrog | s->rx_intr &= ~(1 << line);
|
431 | 942ac052 | balrog | if (!s->rx_intr)
|
432 | 942ac052 | balrog | qemu_irq_lower(s->irqs[musb_irq_rx]); |
433 | 942ac052 | balrog | } else if (s->rx_mask & (1 << line)) { |
434 | 942ac052 | balrog | s->rx_intr |= 1 << line;
|
435 | 942ac052 | balrog | qemu_irq_raise(s->irqs[musb_irq_rx]); |
436 | 942ac052 | balrog | } |
437 | 942ac052 | balrog | } else
|
438 | 942ac052 | balrog | musb_tx_intr_set(s, line, level); |
439 | 942ac052 | balrog | } |
440 | 942ac052 | balrog | |
441 | bc24a225 | Paul Brook | uint32_t musb_core_intr_get(MUSBState *s) |
442 | 942ac052 | balrog | { |
443 | 942ac052 | balrog | return (s->rx_intr << 15) | s->tx_intr; |
444 | 942ac052 | balrog | } |
445 | 942ac052 | balrog | |
446 | bc24a225 | Paul Brook | void musb_core_intr_clear(MUSBState *s, uint32_t mask)
|
447 | 942ac052 | balrog | { |
448 | 942ac052 | balrog | if (s->rx_intr) {
|
449 | 942ac052 | balrog | s->rx_intr &= mask >> 15;
|
450 | 942ac052 | balrog | if (!s->rx_intr)
|
451 | 942ac052 | balrog | qemu_irq_lower(s->irqs[musb_irq_rx]); |
452 | 942ac052 | balrog | } |
453 | 942ac052 | balrog | |
454 | 942ac052 | balrog | if (s->tx_intr) {
|
455 | 942ac052 | balrog | s->tx_intr &= mask & 0xffff;
|
456 | 942ac052 | balrog | if (!s->tx_intr)
|
457 | 942ac052 | balrog | qemu_irq_lower(s->irqs[musb_irq_tx]); |
458 | 942ac052 | balrog | } |
459 | 942ac052 | balrog | } |
460 | 942ac052 | balrog | |
461 | bc24a225 | Paul Brook | void musb_set_size(MUSBState *s, int epnum, int size, int is_tx) |
462 | 942ac052 | balrog | { |
463 | 942ac052 | balrog | s->ep[epnum].ext_size[!is_tx] = size; |
464 | 942ac052 | balrog | s->ep[epnum].fifostart[0] = 0; |
465 | 942ac052 | balrog | s->ep[epnum].fifostart[1] = 0; |
466 | 942ac052 | balrog | s->ep[epnum].fifolen[0] = 0; |
467 | 942ac052 | balrog | s->ep[epnum].fifolen[1] = 0; |
468 | 942ac052 | balrog | } |
469 | 942ac052 | balrog | |
470 | bc24a225 | Paul Brook | static void musb_session_update(MUSBState *s, int prev_dev, int prev_sess) |
471 | 942ac052 | balrog | { |
472 | 942ac052 | balrog | int detect_prev = prev_dev && prev_sess;
|
473 | 942ac052 | balrog | int detect = !!s->port.dev && s->session;
|
474 | 942ac052 | balrog | |
475 | 942ac052 | balrog | if (detect && !detect_prev) {
|
476 | 942ac052 | balrog | /* Let's skip the ID pin sense and VBUS sense formalities and
|
477 | 942ac052 | balrog | * and signal a successful SRP directly. This should work at least
|
478 | 942ac052 | balrog | * for the Linux driver stack. */
|
479 | 942ac052 | balrog | musb_intr_set(s, musb_irq_connect, 1);
|
480 | 942ac052 | balrog | |
481 | 942ac052 | balrog | if (s->port.dev->speed == USB_SPEED_LOW) {
|
482 | 942ac052 | balrog | s->devctl &= ~MGC_M_DEVCTL_FSDEV; |
483 | 942ac052 | balrog | s->devctl |= MGC_M_DEVCTL_LSDEV; |
484 | 942ac052 | balrog | } else {
|
485 | 942ac052 | balrog | s->devctl |= MGC_M_DEVCTL_FSDEV; |
486 | 942ac052 | balrog | s->devctl &= ~MGC_M_DEVCTL_LSDEV; |
487 | 942ac052 | balrog | } |
488 | 942ac052 | balrog | |
489 | 942ac052 | balrog | /* A-mode? */
|
490 | 942ac052 | balrog | s->devctl &= ~MGC_M_DEVCTL_BDEVICE; |
491 | 942ac052 | balrog | |
492 | 942ac052 | balrog | /* Host-mode bit? */
|
493 | 942ac052 | balrog | s->devctl |= MGC_M_DEVCTL_HM; |
494 | 942ac052 | balrog | #if 1 |
495 | 942ac052 | balrog | musb_vbus_set(s, 1);
|
496 | 942ac052 | balrog | #endif
|
497 | 942ac052 | balrog | } else if (!detect && detect_prev) { |
498 | 942ac052 | balrog | #if 1 |
499 | 942ac052 | balrog | musb_vbus_set(s, 0);
|
500 | 942ac052 | balrog | #endif
|
501 | 942ac052 | balrog | } |
502 | 942ac052 | balrog | } |
503 | 942ac052 | balrog | |
504 | 942ac052 | balrog | /* Attach or detach a device on our only port. */
|
505 | 618c169b | Gerd Hoffmann | static void musb_attach(USBPort *port) |
506 | 942ac052 | balrog | { |
507 | bc24a225 | Paul Brook | MUSBState *s = (MUSBState *) port->opaque; |
508 | 942ac052 | balrog | |
509 | 618c169b | Gerd Hoffmann | musb_intr_set(s, musb_irq_vbus_request, 1);
|
510 | 618c169b | Gerd Hoffmann | musb_session_update(s, 0, s->session);
|
511 | 618c169b | Gerd Hoffmann | } |
512 | 942ac052 | balrog | |
513 | 618c169b | Gerd Hoffmann | static void musb_detach(USBPort *port) |
514 | 618c169b | Gerd Hoffmann | { |
515 | 618c169b | Gerd Hoffmann | MUSBState *s = (MUSBState *) port->opaque; |
516 | 942ac052 | balrog | |
517 | 4706ab6c | Hans de Goede | musb_async_cancel_device(s, port->dev); |
518 | 4706ab6c | Hans de Goede | |
519 | 618c169b | Gerd Hoffmann | musb_intr_set(s, musb_irq_disconnect, 1);
|
520 | 618c169b | Gerd Hoffmann | musb_session_update(s, 1, s->session);
|
521 | 942ac052 | balrog | } |
522 | 942ac052 | balrog | |
523 | 4706ab6c | Hans de Goede | static void musb_child_detach(USBPort *port, USBDevice *child) |
524 | 4706ab6c | Hans de Goede | { |
525 | 4706ab6c | Hans de Goede | MUSBState *s = (MUSBState *) port->opaque; |
526 | 4706ab6c | Hans de Goede | |
527 | 4706ab6c | Hans de Goede | musb_async_cancel_device(s, child); |
528 | 4706ab6c | Hans de Goede | } |
529 | 4706ab6c | Hans de Goede | |
530 | b3e5759e | Gerd Hoffmann | static void musb_cb_tick0(void *opaque) |
531 | 942ac052 | balrog | { |
532 | bc24a225 | Paul Brook | MUSBEndPoint *ep = (MUSBEndPoint *) opaque; |
533 | 942ac052 | balrog | |
534 | 5dc1672b | Gerd Hoffmann | ep->delayed_cb[0](&ep->packey[0].p, opaque); |
535 | 942ac052 | balrog | } |
536 | 942ac052 | balrog | |
537 | b3e5759e | Gerd Hoffmann | static void musb_cb_tick1(void *opaque) |
538 | 942ac052 | balrog | { |
539 | bc24a225 | Paul Brook | MUSBEndPoint *ep = (MUSBEndPoint *) opaque; |
540 | 942ac052 | balrog | |
541 | 5dc1672b | Gerd Hoffmann | ep->delayed_cb[1](&ep->packey[1].p, opaque); |
542 | 942ac052 | balrog | } |
543 | 942ac052 | balrog | |
544 | 942ac052 | balrog | #define musb_cb_tick (dir ? musb_cb_tick1 : musb_cb_tick0)
|
545 | 942ac052 | balrog | |
546 | d47e59b8 | Hans de Goede | static void musb_schedule_cb(USBPort *port, USBPacket *packey) |
547 | 942ac052 | balrog | { |
548 | 13a9a0d3 | Gerd Hoffmann | MUSBPacket *p = container_of(packey, MUSBPacket, p); |
549 | 13a9a0d3 | Gerd Hoffmann | MUSBEndPoint *ep = p->ep; |
550 | 13a9a0d3 | Gerd Hoffmann | int dir = p->dir;
|
551 | 942ac052 | balrog | int timeout = 0; |
552 | 942ac052 | balrog | |
553 | 942ac052 | balrog | if (ep->status[dir] == USB_RET_NAK)
|
554 | 942ac052 | balrog | timeout = ep->timeout[dir]; |
555 | 942ac052 | balrog | else if (ep->interrupt[dir]) |
556 | 942ac052 | balrog | timeout = 8;
|
557 | 942ac052 | balrog | else
|
558 | 13a9a0d3 | Gerd Hoffmann | return musb_cb_tick(ep);
|
559 | 942ac052 | balrog | |
560 | 942ac052 | balrog | if (!ep->intv_timer[dir])
|
561 | 13a9a0d3 | Gerd Hoffmann | ep->intv_timer[dir] = qemu_new_timer_ns(vm_clock, musb_cb_tick, ep); |
562 | 942ac052 | balrog | |
563 | 74475455 | Paolo Bonzini | qemu_mod_timer(ep->intv_timer[dir], qemu_get_clock_ns(vm_clock) + |
564 | 6ee093c9 | Juan Quintela | muldiv64(timeout, get_ticks_per_sec(), 8000));
|
565 | 942ac052 | balrog | } |
566 | 942ac052 | balrog | |
567 | 942ac052 | balrog | static int musb_timeout(int ttype, int speed, int val) |
568 | 942ac052 | balrog | { |
569 | 942ac052 | balrog | #if 1 |
570 | 942ac052 | balrog | return val << 3; |
571 | 942ac052 | balrog | #endif
|
572 | 942ac052 | balrog | |
573 | 942ac052 | balrog | switch (ttype) {
|
574 | 942ac052 | balrog | case USB_ENDPOINT_XFER_CONTROL:
|
575 | 942ac052 | balrog | if (val < 2) |
576 | 942ac052 | balrog | return 0; |
577 | 942ac052 | balrog | else if (speed == USB_SPEED_HIGH) |
578 | 942ac052 | balrog | return 1 << (val - 1); |
579 | 942ac052 | balrog | else
|
580 | 942ac052 | balrog | return 8 << (val - 1); |
581 | 942ac052 | balrog | |
582 | 942ac052 | balrog | case USB_ENDPOINT_XFER_INT:
|
583 | 942ac052 | balrog | if (speed == USB_SPEED_HIGH)
|
584 | 942ac052 | balrog | if (val < 2) |
585 | 942ac052 | balrog | return 0; |
586 | 942ac052 | balrog | else
|
587 | 942ac052 | balrog | return 1 << (val - 1); |
588 | 942ac052 | balrog | else
|
589 | 942ac052 | balrog | return val << 3; |
590 | 942ac052 | balrog | |
591 | 942ac052 | balrog | case USB_ENDPOINT_XFER_BULK:
|
592 | 942ac052 | balrog | case USB_ENDPOINT_XFER_ISOC:
|
593 | 942ac052 | balrog | if (val < 2) |
594 | 942ac052 | balrog | return 0; |
595 | 942ac052 | balrog | else if (speed == USB_SPEED_HIGH) |
596 | 942ac052 | balrog | return 1 << (val - 1); |
597 | 942ac052 | balrog | else
|
598 | 942ac052 | balrog | return 8 << (val - 1); |
599 | 942ac052 | balrog | /* TODO: what with low-speed Bulk and Isochronous? */
|
600 | 942ac052 | balrog | } |
601 | 942ac052 | balrog | |
602 | 2ac71179 | Paul Brook | hw_error("bad interval\n");
|
603 | 942ac052 | balrog | } |
604 | 942ac052 | balrog | |
605 | b3e5759e | Gerd Hoffmann | static void musb_packet(MUSBState *s, MUSBEndPoint *ep, |
606 | 942ac052 | balrog | int epnum, int pid, int len, USBCallback cb, int dir) |
607 | 942ac052 | balrog | { |
608 | 942ac052 | balrog | int ret;
|
609 | 942ac052 | balrog | int idx = epnum && dir;
|
610 | 942ac052 | balrog | int ttype;
|
611 | 942ac052 | balrog | |
612 | 942ac052 | balrog | /* ep->type[0,1] contains:
|
613 | 942ac052 | balrog | * in bits 7:6 the speed (0 - invalid, 1 - high, 2 - full, 3 - slow)
|
614 | 942ac052 | balrog | * in bits 5:4 the transfer type (BULK / INT)
|
615 | 942ac052 | balrog | * in bits 3:0 the EP num
|
616 | 942ac052 | balrog | */
|
617 | 942ac052 | balrog | ttype = epnum ? (ep->type[idx] >> 4) & 3 : 0; |
618 | 942ac052 | balrog | |
619 | 942ac052 | balrog | ep->timeout[dir] = musb_timeout(ttype, |
620 | 942ac052 | balrog | ep->type[idx] >> 6, ep->interval[idx]);
|
621 | 942ac052 | balrog | ep->interrupt[dir] = ttype == USB_ENDPOINT_XFER_INT; |
622 | 942ac052 | balrog | ep->delayed_cb[dir] = cb; |
623 | 942ac052 | balrog | |
624 | 942ac052 | balrog | /* A wild guess on the FADDR semantics... */
|
625 | 4f4321c1 | Gerd Hoffmann | usb_packet_setup(&ep->packey[dir].p, pid, ep->faddr[idx], |
626 | 4f4321c1 | Gerd Hoffmann | ep->type[idx] & 0xf);
|
627 | 4f4321c1 | Gerd Hoffmann | usb_packet_addbuf(&ep->packey[dir].p, ep->buf[idx], len); |
628 | 5dc1672b | Gerd Hoffmann | ep->packey[dir].ep = ep; |
629 | 5dc1672b | Gerd Hoffmann | ep->packey[dir].dir = dir; |
630 | 942ac052 | balrog | |
631 | 942ac052 | balrog | if (s->port.dev)
|
632 | 53aa8c0e | Gerd Hoffmann | ret = usb_handle_packet(s->port.dev, &ep->packey[dir].p); |
633 | 942ac052 | balrog | else
|
634 | 942ac052 | balrog | ret = USB_RET_NODEV; |
635 | 942ac052 | balrog | |
636 | 942ac052 | balrog | if (ret == USB_RET_ASYNC) {
|
637 | 942ac052 | balrog | ep->status[dir] = len; |
638 | 942ac052 | balrog | return;
|
639 | 942ac052 | balrog | } |
640 | 942ac052 | balrog | |
641 | 942ac052 | balrog | ep->status[dir] = ret; |
642 | d47e59b8 | Hans de Goede | musb_schedule_cb(&s->port, &ep->packey[dir].p); |
643 | 942ac052 | balrog | } |
644 | 942ac052 | balrog | |
645 | 942ac052 | balrog | static void musb_tx_packet_complete(USBPacket *packey, void *opaque) |
646 | 942ac052 | balrog | { |
647 | 942ac052 | balrog | /* Unfortunately we can't use packey->devep because that's the remote
|
648 | 942ac052 | balrog | * endpoint number and may be different than our local. */
|
649 | bc24a225 | Paul Brook | MUSBEndPoint *ep = (MUSBEndPoint *) opaque; |
650 | 942ac052 | balrog | int epnum = ep->epnum;
|
651 | bc24a225 | Paul Brook | MUSBState *s = ep->musb; |
652 | 942ac052 | balrog | |
653 | 942ac052 | balrog | ep->fifostart[0] = 0; |
654 | 942ac052 | balrog | ep->fifolen[0] = 0; |
655 | 942ac052 | balrog | #ifdef CLEAR_NAK
|
656 | 942ac052 | balrog | if (ep->status[0] != USB_RET_NAK) { |
657 | 942ac052 | balrog | #endif
|
658 | 942ac052 | balrog | if (epnum)
|
659 | 942ac052 | balrog | ep->csr[0] &= ~(MGC_M_TXCSR_FIFONOTEMPTY | MGC_M_TXCSR_TXPKTRDY);
|
660 | 942ac052 | balrog | else
|
661 | 942ac052 | balrog | ep->csr[0] &= ~MGC_M_CSR0_TXPKTRDY;
|
662 | 942ac052 | balrog | #ifdef CLEAR_NAK
|
663 | 942ac052 | balrog | } |
664 | 942ac052 | balrog | #endif
|
665 | 942ac052 | balrog | |
666 | 942ac052 | balrog | /* Clear all of the error bits first */
|
667 | 942ac052 | balrog | if (epnum)
|
668 | 942ac052 | balrog | ep->csr[0] &= ~(MGC_M_TXCSR_H_ERROR | MGC_M_TXCSR_H_RXSTALL |
|
669 | 942ac052 | balrog | MGC_M_TXCSR_H_NAKTIMEOUT); |
670 | 942ac052 | balrog | else
|
671 | 942ac052 | balrog | ep->csr[0] &= ~(MGC_M_CSR0_H_ERROR | MGC_M_CSR0_H_RXSTALL |
|
672 | 942ac052 | balrog | MGC_M_CSR0_H_NAKTIMEOUT | MGC_M_CSR0_H_NO_PING); |
673 | 942ac052 | balrog | |
674 | 942ac052 | balrog | if (ep->status[0] == USB_RET_STALL) { |
675 | 942ac052 | balrog | /* Command not supported by target! */
|
676 | 942ac052 | balrog | ep->status[0] = 0; |
677 | 942ac052 | balrog | |
678 | 942ac052 | balrog | if (epnum)
|
679 | 942ac052 | balrog | ep->csr[0] |= MGC_M_TXCSR_H_RXSTALL;
|
680 | 942ac052 | balrog | else
|
681 | 942ac052 | balrog | ep->csr[0] |= MGC_M_CSR0_H_RXSTALL;
|
682 | 942ac052 | balrog | } |
683 | 942ac052 | balrog | |
684 | 942ac052 | balrog | if (ep->status[0] == USB_RET_NAK) { |
685 | 942ac052 | balrog | ep->status[0] = 0; |
686 | 942ac052 | balrog | |
687 | 942ac052 | balrog | /* NAK timeouts are only generated in Bulk transfers and
|
688 | 942ac052 | balrog | * Data-errors in Isochronous. */
|
689 | 942ac052 | balrog | if (ep->interrupt[0]) { |
690 | 942ac052 | balrog | return;
|
691 | 942ac052 | balrog | } |
692 | 942ac052 | balrog | |
693 | 942ac052 | balrog | if (epnum)
|
694 | 942ac052 | balrog | ep->csr[0] |= MGC_M_TXCSR_H_NAKTIMEOUT;
|
695 | 942ac052 | balrog | else
|
696 | 942ac052 | balrog | ep->csr[0] |= MGC_M_CSR0_H_NAKTIMEOUT;
|
697 | 942ac052 | balrog | } |
698 | 942ac052 | balrog | |
699 | 942ac052 | balrog | if (ep->status[0] < 0) { |
700 | 942ac052 | balrog | if (ep->status[0] == USB_RET_BABBLE) |
701 | 942ac052 | balrog | musb_intr_set(s, musb_irq_rst_babble, 1);
|
702 | 942ac052 | balrog | |
703 | 942ac052 | balrog | /* Pretend we've tried three times already and failed (in
|
704 | 942ac052 | balrog | * case of USB_TOKEN_SETUP). */
|
705 | 942ac052 | balrog | if (epnum)
|
706 | 942ac052 | balrog | ep->csr[0] |= MGC_M_TXCSR_H_ERROR;
|
707 | 942ac052 | balrog | else
|
708 | 942ac052 | balrog | ep->csr[0] |= MGC_M_CSR0_H_ERROR;
|
709 | 942ac052 | balrog | |
710 | 942ac052 | balrog | musb_tx_intr_set(s, epnum, 1);
|
711 | 942ac052 | balrog | return;
|
712 | 942ac052 | balrog | } |
713 | 942ac052 | balrog | /* TODO: check len for over/underruns of an OUT packet? */
|
714 | 942ac052 | balrog | |
715 | 942ac052 | balrog | #ifdef SETUPLEN_HACK
|
716 | 942ac052 | balrog | if (!epnum && ep->packey[0].pid == USB_TOKEN_SETUP) |
717 | 942ac052 | balrog | s->setup_len = ep->packey[0].data[6]; |
718 | 942ac052 | balrog | #endif
|
719 | 942ac052 | balrog | |
720 | 942ac052 | balrog | /* In DMA mode: if no error, assert DMA request for this EP,
|
721 | 942ac052 | balrog | * and skip the interrupt. */
|
722 | 942ac052 | balrog | musb_tx_intr_set(s, epnum, 1);
|
723 | 942ac052 | balrog | } |
724 | 942ac052 | balrog | |
725 | 942ac052 | balrog | static void musb_rx_packet_complete(USBPacket *packey, void *opaque) |
726 | 942ac052 | balrog | { |
727 | 942ac052 | balrog | /* Unfortunately we can't use packey->devep because that's the remote
|
728 | 942ac052 | balrog | * endpoint number and may be different than our local. */
|
729 | bc24a225 | Paul Brook | MUSBEndPoint *ep = (MUSBEndPoint *) opaque; |
730 | 942ac052 | balrog | int epnum = ep->epnum;
|
731 | bc24a225 | Paul Brook | MUSBState *s = ep->musb; |
732 | 942ac052 | balrog | |
733 | 942ac052 | balrog | ep->fifostart[1] = 0; |
734 | 942ac052 | balrog | ep->fifolen[1] = 0; |
735 | 942ac052 | balrog | |
736 | 942ac052 | balrog | #ifdef CLEAR_NAK
|
737 | 942ac052 | balrog | if (ep->status[1] != USB_RET_NAK) { |
738 | 942ac052 | balrog | #endif
|
739 | 942ac052 | balrog | ep->csr[1] &= ~MGC_M_RXCSR_H_REQPKT;
|
740 | 942ac052 | balrog | if (!epnum)
|
741 | 942ac052 | balrog | ep->csr[0] &= ~MGC_M_CSR0_H_REQPKT;
|
742 | 942ac052 | balrog | #ifdef CLEAR_NAK
|
743 | 942ac052 | balrog | } |
744 | 942ac052 | balrog | #endif
|
745 | 942ac052 | balrog | |
746 | 942ac052 | balrog | /* Clear all of the imaginable error bits first */
|
747 | 942ac052 | balrog | ep->csr[1] &= ~(MGC_M_RXCSR_H_ERROR | MGC_M_RXCSR_H_RXSTALL |
|
748 | 942ac052 | balrog | MGC_M_RXCSR_DATAERROR); |
749 | 942ac052 | balrog | if (!epnum)
|
750 | 942ac052 | balrog | ep->csr[0] &= ~(MGC_M_CSR0_H_ERROR | MGC_M_CSR0_H_RXSTALL |
|
751 | 942ac052 | balrog | MGC_M_CSR0_H_NAKTIMEOUT | MGC_M_CSR0_H_NO_PING); |
752 | 942ac052 | balrog | |
753 | 942ac052 | balrog | if (ep->status[1] == USB_RET_STALL) { |
754 | 942ac052 | balrog | ep->status[1] = 0; |
755 | 4f4321c1 | Gerd Hoffmann | packey->result = 0;
|
756 | 942ac052 | balrog | |
757 | 942ac052 | balrog | ep->csr[1] |= MGC_M_RXCSR_H_RXSTALL;
|
758 | 942ac052 | balrog | if (!epnum)
|
759 | 942ac052 | balrog | ep->csr[0] |= MGC_M_CSR0_H_RXSTALL;
|
760 | 942ac052 | balrog | } |
761 | 942ac052 | balrog | |
762 | 942ac052 | balrog | if (ep->status[1] == USB_RET_NAK) { |
763 | 942ac052 | balrog | ep->status[1] = 0; |
764 | 942ac052 | balrog | |
765 | 942ac052 | balrog | /* NAK timeouts are only generated in Bulk transfers and
|
766 | 942ac052 | balrog | * Data-errors in Isochronous. */
|
767 | 942ac052 | balrog | if (ep->interrupt[1]) |
768 | 942ac052 | balrog | return musb_packet(s, ep, epnum, USB_TOKEN_IN,
|
769 | 4f4321c1 | Gerd Hoffmann | packey->iov.size, musb_rx_packet_complete, 1);
|
770 | 942ac052 | balrog | |
771 | 942ac052 | balrog | ep->csr[1] |= MGC_M_RXCSR_DATAERROR;
|
772 | 942ac052 | balrog | if (!epnum)
|
773 | 942ac052 | balrog | ep->csr[0] |= MGC_M_CSR0_H_NAKTIMEOUT;
|
774 | 942ac052 | balrog | } |
775 | 942ac052 | balrog | |
776 | 942ac052 | balrog | if (ep->status[1] < 0) { |
777 | 942ac052 | balrog | if (ep->status[1] == USB_RET_BABBLE) { |
778 | 942ac052 | balrog | musb_intr_set(s, musb_irq_rst_babble, 1);
|
779 | 942ac052 | balrog | return;
|
780 | 942ac052 | balrog | } |
781 | 942ac052 | balrog | |
782 | 942ac052 | balrog | /* Pretend we've tried three times already and failed (in
|
783 | 942ac052 | balrog | * case of a control transfer). */
|
784 | 942ac052 | balrog | ep->csr[1] |= MGC_M_RXCSR_H_ERROR;
|
785 | 942ac052 | balrog | if (!epnum)
|
786 | 942ac052 | balrog | ep->csr[0] |= MGC_M_CSR0_H_ERROR;
|
787 | 942ac052 | balrog | |
788 | 942ac052 | balrog | musb_rx_intr_set(s, epnum, 1);
|
789 | 942ac052 | balrog | return;
|
790 | 942ac052 | balrog | } |
791 | 942ac052 | balrog | /* TODO: check len for over/underruns of an OUT packet? */
|
792 | 942ac052 | balrog | /* TODO: perhaps make use of e->ext_size[1] here. */
|
793 | 942ac052 | balrog | |
794 | 4f4321c1 | Gerd Hoffmann | packey->result = ep->status[1];
|
795 | 942ac052 | balrog | |
796 | 942ac052 | balrog | if (!(ep->csr[1] & (MGC_M_RXCSR_H_RXSTALL | MGC_M_RXCSR_DATAERROR))) { |
797 | 942ac052 | balrog | ep->csr[1] |= MGC_M_RXCSR_FIFOFULL | MGC_M_RXCSR_RXPKTRDY;
|
798 | 942ac052 | balrog | if (!epnum)
|
799 | 942ac052 | balrog | ep->csr[0] |= MGC_M_CSR0_RXPKTRDY;
|
800 | 942ac052 | balrog | |
801 | 4f4321c1 | Gerd Hoffmann | ep->rxcount = packey->result; /* XXX: MIN(packey->len, ep->maxp[1]); */
|
802 | 942ac052 | balrog | /* In DMA mode: assert DMA request for this EP */
|
803 | 942ac052 | balrog | } |
804 | 942ac052 | balrog | |
805 | 942ac052 | balrog | /* Only if DMA has not been asserted */
|
806 | 942ac052 | balrog | musb_rx_intr_set(s, epnum, 1);
|
807 | 942ac052 | balrog | } |
808 | 942ac052 | balrog | |
809 | 4706ab6c | Hans de Goede | static void musb_async_cancel_device(MUSBState *s, USBDevice *dev) |
810 | 07771f6f | Gerd Hoffmann | { |
811 | 07771f6f | Gerd Hoffmann | int ep, dir;
|
812 | 07771f6f | Gerd Hoffmann | |
813 | 07771f6f | Gerd Hoffmann | for (ep = 0; ep < 16; ep++) { |
814 | 07771f6f | Gerd Hoffmann | for (dir = 0; dir < 2; dir++) { |
815 | 07771f6f | Gerd Hoffmann | if (s->ep[ep].packey[dir].p.owner != dev) {
|
816 | 07771f6f | Gerd Hoffmann | continue;
|
817 | 07771f6f | Gerd Hoffmann | } |
818 | 07771f6f | Gerd Hoffmann | usb_cancel_packet(&s->ep[ep].packey[dir].p); |
819 | 07771f6f | Gerd Hoffmann | /* status updates needed here? */
|
820 | 07771f6f | Gerd Hoffmann | } |
821 | 07771f6f | Gerd Hoffmann | } |
822 | 07771f6f | Gerd Hoffmann | } |
823 | 07771f6f | Gerd Hoffmann | |
824 | bc24a225 | Paul Brook | static void musb_tx_rdy(MUSBState *s, int epnum) |
825 | 942ac052 | balrog | { |
826 | bc24a225 | Paul Brook | MUSBEndPoint *ep = s->ep + epnum; |
827 | 942ac052 | balrog | int pid;
|
828 | 942ac052 | balrog | int total, valid = 0; |
829 | 384dce1e | Riku Voipio | TRACE("start %d, len %d", ep->fifostart[0], ep->fifolen[0] ); |
830 | 942ac052 | balrog | ep->fifostart[0] += ep->fifolen[0]; |
831 | 942ac052 | balrog | ep->fifolen[0] = 0; |
832 | 942ac052 | balrog | |
833 | 942ac052 | balrog | /* XXX: how's the total size of the packet retrieved exactly in
|
834 | 942ac052 | balrog | * the generic case? */
|
835 | 942ac052 | balrog | total = ep->maxp[0] & 0x3ff; |
836 | 942ac052 | balrog | |
837 | 942ac052 | balrog | if (ep->ext_size[0]) { |
838 | 942ac052 | balrog | total = ep->ext_size[0];
|
839 | 942ac052 | balrog | ep->ext_size[0] = 0; |
840 | 942ac052 | balrog | valid = 1;
|
841 | 942ac052 | balrog | } |
842 | 942ac052 | balrog | |
843 | 942ac052 | balrog | /* If the packet is not fully ready yet, wait for a next segment. */
|
844 | 384dce1e | Riku Voipio | if (epnum && (ep->fifostart[0]) < total) |
845 | 942ac052 | balrog | return;
|
846 | 942ac052 | balrog | |
847 | 942ac052 | balrog | if (!valid)
|
848 | 384dce1e | Riku Voipio | total = ep->fifostart[0];
|
849 | 942ac052 | balrog | |
850 | 942ac052 | balrog | pid = USB_TOKEN_OUT; |
851 | 942ac052 | balrog | if (!epnum && (ep->csr[0] & MGC_M_CSR0_H_SETUPPKT)) { |
852 | 942ac052 | balrog | pid = USB_TOKEN_SETUP; |
853 | 384dce1e | Riku Voipio | if (total != 8) { |
854 | 384dce1e | Riku Voipio | TRACE("illegal SETUPPKT length of %i bytes", total);
|
855 | 384dce1e | Riku Voipio | } |
856 | 942ac052 | balrog | /* Controller should retry SETUP packets three times on errors
|
857 | 942ac052 | balrog | * but it doesn't make sense for us to do that. */
|
858 | 942ac052 | balrog | } |
859 | 942ac052 | balrog | |
860 | 942ac052 | balrog | return musb_packet(s, ep, epnum, pid,
|
861 | 942ac052 | balrog | total, musb_tx_packet_complete, 0);
|
862 | 942ac052 | balrog | } |
863 | 942ac052 | balrog | |
864 | bc24a225 | Paul Brook | static void musb_rx_req(MUSBState *s, int epnum) |
865 | 942ac052 | balrog | { |
866 | bc24a225 | Paul Brook | MUSBEndPoint *ep = s->ep + epnum; |
867 | 942ac052 | balrog | int total;
|
868 | 942ac052 | balrog | |
869 | 942ac052 | balrog | /* If we already have a packet, which didn't fit into the
|
870 | 942ac052 | balrog | * 64 bytes of the FIFO, only move the FIFO start and return. (Obsolete) */
|
871 | 5dc1672b | Gerd Hoffmann | if (ep->packey[1].p.pid == USB_TOKEN_IN && ep->status[1] >= 0 && |
872 | 384dce1e | Riku Voipio | (ep->fifostart[1]) + ep->rxcount <
|
873 | 4f4321c1 | Gerd Hoffmann | ep->packey[1].p.iov.size) {
|
874 | 384dce1e | Riku Voipio | TRACE("0x%08x, %d", ep->fifostart[1], ep->rxcount ); |
875 | 384dce1e | Riku Voipio | ep->fifostart[1] += ep->rxcount;
|
876 | 942ac052 | balrog | ep->fifolen[1] = 0; |
877 | 942ac052 | balrog | |
878 | 4f4321c1 | Gerd Hoffmann | ep->rxcount = MIN(ep->packey[0].p.iov.size - (ep->fifostart[1]), |
879 | 942ac052 | balrog | ep->maxp[1]);
|
880 | 942ac052 | balrog | |
881 | 942ac052 | balrog | ep->csr[1] &= ~MGC_M_RXCSR_H_REQPKT;
|
882 | 942ac052 | balrog | if (!epnum)
|
883 | 942ac052 | balrog | ep->csr[0] &= ~MGC_M_CSR0_H_REQPKT;
|
884 | 942ac052 | balrog | |
885 | 942ac052 | balrog | /* Clear all of the error bits first */
|
886 | 942ac052 | balrog | ep->csr[1] &= ~(MGC_M_RXCSR_H_ERROR | MGC_M_RXCSR_H_RXSTALL |
|
887 | 942ac052 | balrog | MGC_M_RXCSR_DATAERROR); |
888 | 942ac052 | balrog | if (!epnum)
|
889 | 942ac052 | balrog | ep->csr[0] &= ~(MGC_M_CSR0_H_ERROR | MGC_M_CSR0_H_RXSTALL |
|
890 | 942ac052 | balrog | MGC_M_CSR0_H_NAKTIMEOUT | MGC_M_CSR0_H_NO_PING); |
891 | 942ac052 | balrog | |
892 | 942ac052 | balrog | ep->csr[1] |= MGC_M_RXCSR_FIFOFULL | MGC_M_RXCSR_RXPKTRDY;
|
893 | 942ac052 | balrog | if (!epnum)
|
894 | 942ac052 | balrog | ep->csr[0] |= MGC_M_CSR0_RXPKTRDY;
|
895 | 942ac052 | balrog | musb_rx_intr_set(s, epnum, 1);
|
896 | 942ac052 | balrog | return;
|
897 | 942ac052 | balrog | } |
898 | 942ac052 | balrog | |
899 | 942ac052 | balrog | /* The driver sets maxp[1] to 64 or less because it knows the hardware
|
900 | 942ac052 | balrog | * FIFO is this deep. Bigger packets get split in
|
901 | 942ac052 | balrog | * usb_generic_handle_packet but we can also do the splitting locally
|
902 | 942ac052 | balrog | * for performance. It turns out we can also have a bigger FIFO and
|
903 | 942ac052 | balrog | * ignore the limit set in ep->maxp[1]. The Linux MUSB driver deals
|
904 | 942ac052 | balrog | * OK with single packets of even 32KB and we avoid splitting, however
|
905 | 942ac052 | balrog | * usb_msd.c sometimes sends a packet bigger than what Linux expects
|
906 | 942ac052 | balrog | * (e.g. 8192 bytes instead of 4096) and we get an OVERRUN. Splitting
|
907 | 942ac052 | balrog | * hides this overrun from Linux. Up to 4096 everything is fine
|
908 | 942ac052 | balrog | * though. Currently this is disabled.
|
909 | 942ac052 | balrog | *
|
910 | 942ac052 | balrog | * XXX: mind ep->fifosize. */
|
911 | 942ac052 | balrog | total = MIN(ep->maxp[1] & 0x3ff, sizeof(s->buf)); |
912 | 942ac052 | balrog | |
913 | 942ac052 | balrog | #ifdef SETUPLEN_HACK
|
914 | 942ac052 | balrog | /* Why should *we* do that instead of Linux? */
|
915 | 942ac052 | balrog | if (!epnum) {
|
916 | 5dc1672b | Gerd Hoffmann | if (ep->packey[0].p.devaddr == 2) { |
917 | 942ac052 | balrog | total = MIN(s->setup_len, 8);
|
918 | 5dc1672b | Gerd Hoffmann | } else {
|
919 | 942ac052 | balrog | total = MIN(s->setup_len, 64);
|
920 | 5dc1672b | Gerd Hoffmann | } |
921 | 942ac052 | balrog | s->setup_len -= total; |
922 | 942ac052 | balrog | } |
923 | 942ac052 | balrog | #endif
|
924 | 942ac052 | balrog | |
925 | 942ac052 | balrog | return musb_packet(s, ep, epnum, USB_TOKEN_IN,
|
926 | 942ac052 | balrog | total, musb_rx_packet_complete, 1);
|
927 | 942ac052 | balrog | } |
928 | 942ac052 | balrog | |
929 | 384dce1e | Riku Voipio | static uint8_t musb_read_fifo(MUSBEndPoint *ep)
|
930 | 384dce1e | Riku Voipio | { |
931 | 384dce1e | Riku Voipio | uint8_t value; |
932 | 384dce1e | Riku Voipio | if (ep->fifolen[1] >= 64) { |
933 | 384dce1e | Riku Voipio | /* We have a FIFO underrun */
|
934 | 384dce1e | Riku Voipio | TRACE("EP%d FIFO is now empty, stop reading", ep->epnum);
|
935 | 384dce1e | Riku Voipio | return 0x00000000; |
936 | 384dce1e | Riku Voipio | } |
937 | 384dce1e | Riku Voipio | /* In DMA mode clear RXPKTRDY and set REQPKT automatically
|
938 | 384dce1e | Riku Voipio | * (if AUTOREQ is set) */
|
939 | 384dce1e | Riku Voipio | |
940 | 384dce1e | Riku Voipio | ep->csr[1] &= ~MGC_M_RXCSR_FIFOFULL;
|
941 | 384dce1e | Riku Voipio | value=ep->buf[1][ep->fifostart[1] + ep->fifolen[1] ++]; |
942 | 384dce1e | Riku Voipio | TRACE("EP%d 0x%02x, %d", ep->epnum, value, ep->fifolen[1] ); |
943 | 384dce1e | Riku Voipio | return value;
|
944 | 384dce1e | Riku Voipio | } |
945 | 384dce1e | Riku Voipio | |
946 | 384dce1e | Riku Voipio | static void musb_write_fifo(MUSBEndPoint *ep, uint8_t value) |
947 | 384dce1e | Riku Voipio | { |
948 | 384dce1e | Riku Voipio | TRACE("EP%d = %02x", ep->epnum, value);
|
949 | 384dce1e | Riku Voipio | if (ep->fifolen[0] >= 64) { |
950 | 384dce1e | Riku Voipio | /* We have a FIFO overrun */
|
951 | 384dce1e | Riku Voipio | TRACE("EP%d FIFO exceeded 64 bytes, stop feeding data", ep->epnum);
|
952 | 384dce1e | Riku Voipio | return;
|
953 | 384dce1e | Riku Voipio | } |
954 | 384dce1e | Riku Voipio | |
955 | 384dce1e | Riku Voipio | ep->buf[0][ep->fifostart[0] + ep->fifolen[0] ++] = value; |
956 | 384dce1e | Riku Voipio | ep->csr[0] |= MGC_M_TXCSR_FIFONOTEMPTY;
|
957 | 384dce1e | Riku Voipio | } |
958 | 384dce1e | Riku Voipio | |
959 | bc24a225 | Paul Brook | static void musb_ep_frame_cancel(MUSBEndPoint *ep, int dir) |
960 | 942ac052 | balrog | { |
961 | 942ac052 | balrog | if (ep->intv_timer[dir])
|
962 | 942ac052 | balrog | qemu_del_timer(ep->intv_timer[dir]); |
963 | 942ac052 | balrog | } |
964 | 942ac052 | balrog | |
965 | 942ac052 | balrog | /* Bus control */
|
966 | 942ac052 | balrog | static uint8_t musb_busctl_readb(void *opaque, int ep, int addr) |
967 | 942ac052 | balrog | { |
968 | bc24a225 | Paul Brook | MUSBState *s = (MUSBState *) opaque; |
969 | 942ac052 | balrog | |
970 | 942ac052 | balrog | switch (addr) {
|
971 | 942ac052 | balrog | /* For USB2.0 HS hubs only */
|
972 | 942ac052 | balrog | case MUSB_HDRC_TXHUBADDR:
|
973 | 942ac052 | balrog | return s->ep[ep].haddr[0]; |
974 | 942ac052 | balrog | case MUSB_HDRC_TXHUBPORT:
|
975 | 942ac052 | balrog | return s->ep[ep].hport[0]; |
976 | 942ac052 | balrog | case MUSB_HDRC_RXHUBADDR:
|
977 | 942ac052 | balrog | return s->ep[ep].haddr[1]; |
978 | 942ac052 | balrog | case MUSB_HDRC_RXHUBPORT:
|
979 | 942ac052 | balrog | return s->ep[ep].hport[1]; |
980 | 942ac052 | balrog | |
981 | 942ac052 | balrog | default:
|
982 | 384dce1e | Riku Voipio | TRACE("unknown register 0x%02x", addr);
|
983 | 942ac052 | balrog | return 0x00; |
984 | 942ac052 | balrog | }; |
985 | 942ac052 | balrog | } |
986 | 942ac052 | balrog | |
987 | 942ac052 | balrog | static void musb_busctl_writeb(void *opaque, int ep, int addr, uint8_t value) |
988 | 942ac052 | balrog | { |
989 | bc24a225 | Paul Brook | MUSBState *s = (MUSBState *) opaque; |
990 | 942ac052 | balrog | |
991 | 942ac052 | balrog | switch (addr) {
|
992 | 384dce1e | Riku Voipio | case MUSB_HDRC_TXFUNCADDR:
|
993 | 384dce1e | Riku Voipio | s->ep[ep].faddr[0] = value;
|
994 | 384dce1e | Riku Voipio | break;
|
995 | 384dce1e | Riku Voipio | case MUSB_HDRC_RXFUNCADDR:
|
996 | 384dce1e | Riku Voipio | s->ep[ep].faddr[1] = value;
|
997 | 384dce1e | Riku Voipio | break;
|
998 | 942ac052 | balrog | case MUSB_HDRC_TXHUBADDR:
|
999 | 942ac052 | balrog | s->ep[ep].haddr[0] = value;
|
1000 | 942ac052 | balrog | break;
|
1001 | 942ac052 | balrog | case MUSB_HDRC_TXHUBPORT:
|
1002 | 942ac052 | balrog | s->ep[ep].hport[0] = value;
|
1003 | 942ac052 | balrog | break;
|
1004 | 942ac052 | balrog | case MUSB_HDRC_RXHUBADDR:
|
1005 | 942ac052 | balrog | s->ep[ep].haddr[1] = value;
|
1006 | 942ac052 | balrog | break;
|
1007 | 942ac052 | balrog | case MUSB_HDRC_RXHUBPORT:
|
1008 | 942ac052 | balrog | s->ep[ep].hport[1] = value;
|
1009 | 942ac052 | balrog | break;
|
1010 | 942ac052 | balrog | |
1011 | 942ac052 | balrog | default:
|
1012 | 384dce1e | Riku Voipio | TRACE("unknown register 0x%02x", addr);
|
1013 | 384dce1e | Riku Voipio | break;
|
1014 | 942ac052 | balrog | }; |
1015 | 942ac052 | balrog | } |
1016 | 942ac052 | balrog | |
1017 | 942ac052 | balrog | static uint16_t musb_busctl_readh(void *opaque, int ep, int addr) |
1018 | 942ac052 | balrog | { |
1019 | bc24a225 | Paul Brook | MUSBState *s = (MUSBState *) opaque; |
1020 | 942ac052 | balrog | |
1021 | 942ac052 | balrog | switch (addr) {
|
1022 | 942ac052 | balrog | case MUSB_HDRC_TXFUNCADDR:
|
1023 | 942ac052 | balrog | return s->ep[ep].faddr[0]; |
1024 | 942ac052 | balrog | case MUSB_HDRC_RXFUNCADDR:
|
1025 | 942ac052 | balrog | return s->ep[ep].faddr[1]; |
1026 | 942ac052 | balrog | |
1027 | 942ac052 | balrog | default:
|
1028 | 942ac052 | balrog | return musb_busctl_readb(s, ep, addr) |
|
1029 | 942ac052 | balrog | (musb_busctl_readb(s, ep, addr | 1) << 8); |
1030 | 942ac052 | balrog | }; |
1031 | 942ac052 | balrog | } |
1032 | 942ac052 | balrog | |
1033 | 942ac052 | balrog | static void musb_busctl_writeh(void *opaque, int ep, int addr, uint16_t value) |
1034 | 942ac052 | balrog | { |
1035 | bc24a225 | Paul Brook | MUSBState *s = (MUSBState *) opaque; |
1036 | 942ac052 | balrog | |
1037 | 942ac052 | balrog | switch (addr) {
|
1038 | 942ac052 | balrog | case MUSB_HDRC_TXFUNCADDR:
|
1039 | 942ac052 | balrog | s->ep[ep].faddr[0] = value;
|
1040 | 942ac052 | balrog | break;
|
1041 | 942ac052 | balrog | case MUSB_HDRC_RXFUNCADDR:
|
1042 | 942ac052 | balrog | s->ep[ep].faddr[1] = value;
|
1043 | 942ac052 | balrog | break;
|
1044 | 942ac052 | balrog | |
1045 | 942ac052 | balrog | default:
|
1046 | 942ac052 | balrog | musb_busctl_writeb(s, ep, addr, value & 0xff);
|
1047 | 942ac052 | balrog | musb_busctl_writeb(s, ep, addr | 1, value >> 8); |
1048 | 942ac052 | balrog | }; |
1049 | 942ac052 | balrog | } |
1050 | 942ac052 | balrog | |
1051 | 942ac052 | balrog | /* Endpoint control */
|
1052 | 942ac052 | balrog | static uint8_t musb_ep_readb(void *opaque, int ep, int addr) |
1053 | 942ac052 | balrog | { |
1054 | bc24a225 | Paul Brook | MUSBState *s = (MUSBState *) opaque; |
1055 | 942ac052 | balrog | |
1056 | 942ac052 | balrog | switch (addr) {
|
1057 | 942ac052 | balrog | case MUSB_HDRC_TXTYPE:
|
1058 | 942ac052 | balrog | return s->ep[ep].type[0]; |
1059 | 942ac052 | balrog | case MUSB_HDRC_TXINTERVAL:
|
1060 | 942ac052 | balrog | return s->ep[ep].interval[0]; |
1061 | 942ac052 | balrog | case MUSB_HDRC_RXTYPE:
|
1062 | 942ac052 | balrog | return s->ep[ep].type[1]; |
1063 | 942ac052 | balrog | case MUSB_HDRC_RXINTERVAL:
|
1064 | 942ac052 | balrog | return s->ep[ep].interval[1]; |
1065 | 942ac052 | balrog | case (MUSB_HDRC_FIFOSIZE & ~1): |
1066 | 942ac052 | balrog | return 0x00; |
1067 | 942ac052 | balrog | case MUSB_HDRC_FIFOSIZE:
|
1068 | 942ac052 | balrog | return ep ? s->ep[ep].fifosize : s->ep[ep].config;
|
1069 | 384dce1e | Riku Voipio | case MUSB_HDRC_RXCOUNT:
|
1070 | 384dce1e | Riku Voipio | return s->ep[ep].rxcount;
|
1071 | 942ac052 | balrog | |
1072 | 942ac052 | balrog | default:
|
1073 | 384dce1e | Riku Voipio | TRACE("unknown register 0x%02x", addr);
|
1074 | 942ac052 | balrog | return 0x00; |
1075 | 942ac052 | balrog | }; |
1076 | 942ac052 | balrog | } |
1077 | 942ac052 | balrog | |
1078 | 942ac052 | balrog | static void musb_ep_writeb(void *opaque, int ep, int addr, uint8_t value) |
1079 | 942ac052 | balrog | { |
1080 | bc24a225 | Paul Brook | MUSBState *s = (MUSBState *) opaque; |
1081 | 942ac052 | balrog | |
1082 | 942ac052 | balrog | switch (addr) {
|
1083 | 942ac052 | balrog | case MUSB_HDRC_TXTYPE:
|
1084 | 942ac052 | balrog | s->ep[ep].type[0] = value;
|
1085 | 942ac052 | balrog | break;
|
1086 | 942ac052 | balrog | case MUSB_HDRC_TXINTERVAL:
|
1087 | 942ac052 | balrog | s->ep[ep].interval[0] = value;
|
1088 | 942ac052 | balrog | musb_ep_frame_cancel(&s->ep[ep], 0);
|
1089 | 942ac052 | balrog | break;
|
1090 | 942ac052 | balrog | case MUSB_HDRC_RXTYPE:
|
1091 | 942ac052 | balrog | s->ep[ep].type[1] = value;
|
1092 | 942ac052 | balrog | break;
|
1093 | 942ac052 | balrog | case MUSB_HDRC_RXINTERVAL:
|
1094 | 942ac052 | balrog | s->ep[ep].interval[1] = value;
|
1095 | 942ac052 | balrog | musb_ep_frame_cancel(&s->ep[ep], 1);
|
1096 | 942ac052 | balrog | break;
|
1097 | 942ac052 | balrog | case (MUSB_HDRC_FIFOSIZE & ~1): |
1098 | 942ac052 | balrog | break;
|
1099 | 942ac052 | balrog | case MUSB_HDRC_FIFOSIZE:
|
1100 | 384dce1e | Riku Voipio | TRACE("somebody messes with fifosize (now %i bytes)", value);
|
1101 | 942ac052 | balrog | s->ep[ep].fifosize = value; |
1102 | 942ac052 | balrog | break;
|
1103 | 942ac052 | balrog | default:
|
1104 | 384dce1e | Riku Voipio | TRACE("unknown register 0x%02x", addr);
|
1105 | 384dce1e | Riku Voipio | break;
|
1106 | 942ac052 | balrog | }; |
1107 | 942ac052 | balrog | } |
1108 | 942ac052 | balrog | |
1109 | 942ac052 | balrog | static uint16_t musb_ep_readh(void *opaque, int ep, int addr) |
1110 | 942ac052 | balrog | { |
1111 | bc24a225 | Paul Brook | MUSBState *s = (MUSBState *) opaque; |
1112 | 942ac052 | balrog | uint16_t ret; |
1113 | 942ac052 | balrog | |
1114 | 942ac052 | balrog | switch (addr) {
|
1115 | 942ac052 | balrog | case MUSB_HDRC_TXMAXP:
|
1116 | 942ac052 | balrog | return s->ep[ep].maxp[0]; |
1117 | 942ac052 | balrog | case MUSB_HDRC_TXCSR:
|
1118 | 942ac052 | balrog | return s->ep[ep].csr[0]; |
1119 | 942ac052 | balrog | case MUSB_HDRC_RXMAXP:
|
1120 | 942ac052 | balrog | return s->ep[ep].maxp[1]; |
1121 | 942ac052 | balrog | case MUSB_HDRC_RXCSR:
|
1122 | 942ac052 | balrog | ret = s->ep[ep].csr[1];
|
1123 | 942ac052 | balrog | |
1124 | 942ac052 | balrog | /* TODO: This and other bits probably depend on
|
1125 | 942ac052 | balrog | * ep->csr[1] & MGC_M_RXCSR_AUTOCLEAR. */
|
1126 | 942ac052 | balrog | if (s->ep[ep].csr[1] & MGC_M_RXCSR_AUTOCLEAR) |
1127 | 942ac052 | balrog | s->ep[ep].csr[1] &= ~MGC_M_RXCSR_RXPKTRDY;
|
1128 | 942ac052 | balrog | |
1129 | 942ac052 | balrog | return ret;
|
1130 | 942ac052 | balrog | case MUSB_HDRC_RXCOUNT:
|
1131 | 942ac052 | balrog | return s->ep[ep].rxcount;
|
1132 | 942ac052 | balrog | |
1133 | 942ac052 | balrog | default:
|
1134 | 942ac052 | balrog | return musb_ep_readb(s, ep, addr) |
|
1135 | 942ac052 | balrog | (musb_ep_readb(s, ep, addr | 1) << 8); |
1136 | 942ac052 | balrog | }; |
1137 | 942ac052 | balrog | } |
1138 | 942ac052 | balrog | |
1139 | 942ac052 | balrog | static void musb_ep_writeh(void *opaque, int ep, int addr, uint16_t value) |
1140 | 942ac052 | balrog | { |
1141 | bc24a225 | Paul Brook | MUSBState *s = (MUSBState *) opaque; |
1142 | 942ac052 | balrog | |
1143 | 942ac052 | balrog | switch (addr) {
|
1144 | 942ac052 | balrog | case MUSB_HDRC_TXMAXP:
|
1145 | 942ac052 | balrog | s->ep[ep].maxp[0] = value;
|
1146 | 942ac052 | balrog | break;
|
1147 | 942ac052 | balrog | case MUSB_HDRC_TXCSR:
|
1148 | 942ac052 | balrog | if (ep) {
|
1149 | 942ac052 | balrog | s->ep[ep].csr[0] &= value & 0xa6; |
1150 | 942ac052 | balrog | s->ep[ep].csr[0] |= value & 0xff59; |
1151 | 942ac052 | balrog | } else {
|
1152 | 942ac052 | balrog | s->ep[ep].csr[0] &= value & 0x85; |
1153 | 942ac052 | balrog | s->ep[ep].csr[0] |= value & 0xf7a; |
1154 | 942ac052 | balrog | } |
1155 | 942ac052 | balrog | |
1156 | 942ac052 | balrog | musb_ep_frame_cancel(&s->ep[ep], 0);
|
1157 | 942ac052 | balrog | |
1158 | 942ac052 | balrog | if ((ep && (value & MGC_M_TXCSR_FLUSHFIFO)) ||
|
1159 | 942ac052 | balrog | (!ep && (value & MGC_M_CSR0_FLUSHFIFO))) { |
1160 | 942ac052 | balrog | s->ep[ep].fifolen[0] = 0; |
1161 | 942ac052 | balrog | s->ep[ep].fifostart[0] = 0; |
1162 | 942ac052 | balrog | if (ep)
|
1163 | 942ac052 | balrog | s->ep[ep].csr[0] &=
|
1164 | 942ac052 | balrog | ~(MGC_M_TXCSR_FIFONOTEMPTY | MGC_M_TXCSR_TXPKTRDY); |
1165 | 942ac052 | balrog | else
|
1166 | 942ac052 | balrog | s->ep[ep].csr[0] &=
|
1167 | 942ac052 | balrog | ~(MGC_M_CSR0_TXPKTRDY | MGC_M_CSR0_RXPKTRDY); |
1168 | 942ac052 | balrog | } |
1169 | 942ac052 | balrog | if (
|
1170 | 942ac052 | balrog | (ep && |
1171 | 942ac052 | balrog | #ifdef CLEAR_NAK
|
1172 | 942ac052 | balrog | (value & MGC_M_TXCSR_TXPKTRDY) && |
1173 | 942ac052 | balrog | !(value & MGC_M_TXCSR_H_NAKTIMEOUT)) || |
1174 | 942ac052 | balrog | #else
|
1175 | 942ac052 | balrog | (value & MGC_M_TXCSR_TXPKTRDY)) || |
1176 | 942ac052 | balrog | #endif
|
1177 | 942ac052 | balrog | (!ep && |
1178 | 942ac052 | balrog | #ifdef CLEAR_NAK
|
1179 | 942ac052 | balrog | (value & MGC_M_CSR0_TXPKTRDY) && |
1180 | 942ac052 | balrog | !(value & MGC_M_CSR0_H_NAKTIMEOUT))) |
1181 | 942ac052 | balrog | #else
|
1182 | 942ac052 | balrog | (value & MGC_M_CSR0_TXPKTRDY))) |
1183 | 942ac052 | balrog | #endif
|
1184 | 942ac052 | balrog | musb_tx_rdy(s, ep); |
1185 | 942ac052 | balrog | if (!ep &&
|
1186 | 942ac052 | balrog | (value & MGC_M_CSR0_H_REQPKT) && |
1187 | 942ac052 | balrog | #ifdef CLEAR_NAK
|
1188 | 942ac052 | balrog | !(value & (MGC_M_CSR0_H_NAKTIMEOUT | |
1189 | 942ac052 | balrog | MGC_M_CSR0_RXPKTRDY))) |
1190 | 942ac052 | balrog | #else
|
1191 | 942ac052 | balrog | !(value & MGC_M_CSR0_RXPKTRDY)) |
1192 | 942ac052 | balrog | #endif
|
1193 | 942ac052 | balrog | musb_rx_req(s, ep); |
1194 | 942ac052 | balrog | break;
|
1195 | 942ac052 | balrog | |
1196 | 942ac052 | balrog | case MUSB_HDRC_RXMAXP:
|
1197 | 942ac052 | balrog | s->ep[ep].maxp[1] = value;
|
1198 | 942ac052 | balrog | break;
|
1199 | 942ac052 | balrog | case MUSB_HDRC_RXCSR:
|
1200 | 942ac052 | balrog | /* (DMA mode only) */
|
1201 | 942ac052 | balrog | if (
|
1202 | 942ac052 | balrog | (value & MGC_M_RXCSR_H_AUTOREQ) && |
1203 | 942ac052 | balrog | !(value & MGC_M_RXCSR_RXPKTRDY) && |
1204 | 942ac052 | balrog | (s->ep[ep].csr[1] & MGC_M_RXCSR_RXPKTRDY))
|
1205 | 942ac052 | balrog | value |= MGC_M_RXCSR_H_REQPKT; |
1206 | 942ac052 | balrog | |
1207 | 942ac052 | balrog | s->ep[ep].csr[1] &= 0x102 | (value & 0x4d); |
1208 | 942ac052 | balrog | s->ep[ep].csr[1] |= value & 0xfeb0; |
1209 | 942ac052 | balrog | |
1210 | 942ac052 | balrog | musb_ep_frame_cancel(&s->ep[ep], 1);
|
1211 | 942ac052 | balrog | |
1212 | 942ac052 | balrog | if (value & MGC_M_RXCSR_FLUSHFIFO) {
|
1213 | 942ac052 | balrog | s->ep[ep].fifolen[1] = 0; |
1214 | 942ac052 | balrog | s->ep[ep].fifostart[1] = 0; |
1215 | 942ac052 | balrog | s->ep[ep].csr[1] &= ~(MGC_M_RXCSR_FIFOFULL | MGC_M_RXCSR_RXPKTRDY);
|
1216 | 942ac052 | balrog | /* If double buffering and we have two packets ready, flush
|
1217 | 942ac052 | balrog | * only the first one and set up the fifo at the second packet. */
|
1218 | 942ac052 | balrog | } |
1219 | 942ac052 | balrog | #ifdef CLEAR_NAK
|
1220 | 942ac052 | balrog | if ((value & MGC_M_RXCSR_H_REQPKT) && !(value & MGC_M_RXCSR_DATAERROR))
|
1221 | 942ac052 | balrog | #else
|
1222 | 942ac052 | balrog | if (value & MGC_M_RXCSR_H_REQPKT)
|
1223 | 942ac052 | balrog | #endif
|
1224 | 942ac052 | balrog | musb_rx_req(s, ep); |
1225 | 942ac052 | balrog | break;
|
1226 | 942ac052 | balrog | case MUSB_HDRC_RXCOUNT:
|
1227 | 942ac052 | balrog | s->ep[ep].rxcount = value; |
1228 | 942ac052 | balrog | break;
|
1229 | 942ac052 | balrog | |
1230 | 942ac052 | balrog | default:
|
1231 | 942ac052 | balrog | musb_ep_writeb(s, ep, addr, value & 0xff);
|
1232 | 942ac052 | balrog | musb_ep_writeb(s, ep, addr | 1, value >> 8); |
1233 | 942ac052 | balrog | }; |
1234 | 942ac052 | balrog | } |
1235 | 942ac052 | balrog | |
1236 | 942ac052 | balrog | /* Generic control */
|
1237 | c227f099 | Anthony Liguori | static uint32_t musb_readb(void *opaque, target_phys_addr_t addr) |
1238 | 942ac052 | balrog | { |
1239 | bc24a225 | Paul Brook | MUSBState *s = (MUSBState *) opaque; |
1240 | 942ac052 | balrog | int ep, i;
|
1241 | 942ac052 | balrog | uint8_t ret; |
1242 | 942ac052 | balrog | |
1243 | 942ac052 | balrog | switch (addr) {
|
1244 | 942ac052 | balrog | case MUSB_HDRC_FADDR:
|
1245 | 942ac052 | balrog | return s->faddr;
|
1246 | 942ac052 | balrog | case MUSB_HDRC_POWER:
|
1247 | 942ac052 | balrog | return s->power;
|
1248 | 942ac052 | balrog | case MUSB_HDRC_INTRUSB:
|
1249 | 942ac052 | balrog | ret = s->intr; |
1250 | 942ac052 | balrog | for (i = 0; i < sizeof(ret) * 8; i ++) |
1251 | 942ac052 | balrog | if (ret & (1 << i)) |
1252 | 942ac052 | balrog | musb_intr_set(s, i, 0);
|
1253 | 942ac052 | balrog | return ret;
|
1254 | 942ac052 | balrog | case MUSB_HDRC_INTRUSBE:
|
1255 | 942ac052 | balrog | return s->mask;
|
1256 | 942ac052 | balrog | case MUSB_HDRC_INDEX:
|
1257 | 942ac052 | balrog | return s->idx;
|
1258 | 942ac052 | balrog | case MUSB_HDRC_TESTMODE:
|
1259 | 942ac052 | balrog | return 0x00; |
1260 | 942ac052 | balrog | |
1261 | 942ac052 | balrog | case MUSB_HDRC_EP_IDX ... (MUSB_HDRC_EP_IDX + 0xf): |
1262 | 942ac052 | balrog | return musb_ep_readb(s, s->idx, addr & 0xf); |
1263 | 942ac052 | balrog | |
1264 | 942ac052 | balrog | case MUSB_HDRC_DEVCTL:
|
1265 | 942ac052 | balrog | return s->devctl;
|
1266 | 942ac052 | balrog | |
1267 | 942ac052 | balrog | case MUSB_HDRC_TXFIFOSZ:
|
1268 | 942ac052 | balrog | case MUSB_HDRC_RXFIFOSZ:
|
1269 | 942ac052 | balrog | case MUSB_HDRC_VCTRL:
|
1270 | 942ac052 | balrog | /* TODO */
|
1271 | 942ac052 | balrog | return 0x00; |
1272 | 942ac052 | balrog | |
1273 | 942ac052 | balrog | case MUSB_HDRC_HWVERS:
|
1274 | 942ac052 | balrog | return (1 << 10) | 400; |
1275 | 942ac052 | balrog | |
1276 | 942ac052 | balrog | case (MUSB_HDRC_VCTRL | 1): |
1277 | 942ac052 | balrog | case (MUSB_HDRC_HWVERS | 1): |
1278 | 942ac052 | balrog | case (MUSB_HDRC_DEVCTL | 1): |
1279 | 942ac052 | balrog | return 0x00; |
1280 | 942ac052 | balrog | |
1281 | 942ac052 | balrog | case MUSB_HDRC_BUSCTL ... (MUSB_HDRC_BUSCTL + 0x7f): |
1282 | 942ac052 | balrog | ep = (addr >> 3) & 0xf; |
1283 | 942ac052 | balrog | return musb_busctl_readb(s, ep, addr & 0x7); |
1284 | 942ac052 | balrog | |
1285 | 942ac052 | balrog | case MUSB_HDRC_EP ... (MUSB_HDRC_EP + 0xff): |
1286 | 942ac052 | balrog | ep = (addr >> 4) & 0xf; |
1287 | 942ac052 | balrog | return musb_ep_readb(s, ep, addr & 0xf); |
1288 | 942ac052 | balrog | |
1289 | 384dce1e | Riku Voipio | case MUSB_HDRC_FIFO ... (MUSB_HDRC_FIFO + 0x3f): |
1290 | 384dce1e | Riku Voipio | ep = ((addr - MUSB_HDRC_FIFO) >> 2) & 0xf; |
1291 | 384dce1e | Riku Voipio | return musb_read_fifo(s->ep + ep);
|
1292 | 384dce1e | Riku Voipio | |
1293 | 942ac052 | balrog | default:
|
1294 | 384dce1e | Riku Voipio | TRACE("unknown register 0x%02x", (int) addr); |
1295 | 942ac052 | balrog | return 0x00; |
1296 | 942ac052 | balrog | }; |
1297 | 942ac052 | balrog | } |
1298 | 942ac052 | balrog | |
1299 | c227f099 | Anthony Liguori | static void musb_writeb(void *opaque, target_phys_addr_t addr, uint32_t value) |
1300 | 942ac052 | balrog | { |
1301 | bc24a225 | Paul Brook | MUSBState *s = (MUSBState *) opaque; |
1302 | 942ac052 | balrog | int ep;
|
1303 | 942ac052 | balrog | |
1304 | 942ac052 | balrog | switch (addr) {
|
1305 | 942ac052 | balrog | case MUSB_HDRC_FADDR:
|
1306 | 942ac052 | balrog | s->faddr = value & 0x7f;
|
1307 | 942ac052 | balrog | break;
|
1308 | 942ac052 | balrog | case MUSB_HDRC_POWER:
|
1309 | 942ac052 | balrog | s->power = (value & 0xef) | (s->power & 0x10); |
1310 | 942ac052 | balrog | /* MGC_M_POWER_RESET is also read-only in Peripheral Mode */
|
1311 | 942ac052 | balrog | if ((value & MGC_M_POWER_RESET) && s->port.dev) {
|
1312 | 942ac052 | balrog | usb_send_msg(s->port.dev, USB_MSG_RESET); |
1313 | 942ac052 | balrog | /* Negotiate high-speed operation if MGC_M_POWER_HSENAB is set. */
|
1314 | 942ac052 | balrog | if ((value & MGC_M_POWER_HSENAB) &&
|
1315 | 942ac052 | balrog | s->port.dev->speed == USB_SPEED_HIGH) |
1316 | 942ac052 | balrog | s->power |= MGC_M_POWER_HSMODE; /* Success */
|
1317 | 942ac052 | balrog | /* Restart frame counting. */
|
1318 | 942ac052 | balrog | } |
1319 | 942ac052 | balrog | if (value & MGC_M_POWER_SUSPENDM) {
|
1320 | 942ac052 | balrog | /* When all transfers finish, suspend and if MGC_M_POWER_ENSUSPEND
|
1321 | 942ac052 | balrog | * is set, also go into low power mode. Frame counting stops. */
|
1322 | 942ac052 | balrog | /* XXX: Cleared when the interrupt register is read */
|
1323 | 942ac052 | balrog | } |
1324 | 942ac052 | balrog | if (value & MGC_M_POWER_RESUME) {
|
1325 | 942ac052 | balrog | /* Wait 20ms and signal resuming on the bus. Frame counting
|
1326 | 942ac052 | balrog | * restarts. */
|
1327 | 942ac052 | balrog | } |
1328 | 942ac052 | balrog | break;
|
1329 | 942ac052 | balrog | case MUSB_HDRC_INTRUSB:
|
1330 | 942ac052 | balrog | break;
|
1331 | 942ac052 | balrog | case MUSB_HDRC_INTRUSBE:
|
1332 | 942ac052 | balrog | s->mask = value & 0xff;
|
1333 | 942ac052 | balrog | break;
|
1334 | 942ac052 | balrog | case MUSB_HDRC_INDEX:
|
1335 | 942ac052 | balrog | s->idx = value & 0xf;
|
1336 | 942ac052 | balrog | break;
|
1337 | 942ac052 | balrog | case MUSB_HDRC_TESTMODE:
|
1338 | 942ac052 | balrog | break;
|
1339 | 942ac052 | balrog | |
1340 | 942ac052 | balrog | case MUSB_HDRC_EP_IDX ... (MUSB_HDRC_EP_IDX + 0xf): |
1341 | 942ac052 | balrog | musb_ep_writeb(s, s->idx, addr & 0xf, value);
|
1342 | 942ac052 | balrog | break;
|
1343 | 942ac052 | balrog | |
1344 | 942ac052 | balrog | case MUSB_HDRC_DEVCTL:
|
1345 | 942ac052 | balrog | s->session = !!(value & MGC_M_DEVCTL_SESSION); |
1346 | 942ac052 | balrog | musb_session_update(s, |
1347 | 942ac052 | balrog | !!s->port.dev, |
1348 | 942ac052 | balrog | !!(s->devctl & MGC_M_DEVCTL_SESSION)); |
1349 | 942ac052 | balrog | |
1350 | 942ac052 | balrog | /* It seems this is the only R/W bit in this register? */
|
1351 | 942ac052 | balrog | s->devctl &= ~MGC_M_DEVCTL_SESSION; |
1352 | 942ac052 | balrog | s->devctl |= value & MGC_M_DEVCTL_SESSION; |
1353 | 942ac052 | balrog | break;
|
1354 | 942ac052 | balrog | |
1355 | 942ac052 | balrog | case MUSB_HDRC_TXFIFOSZ:
|
1356 | 942ac052 | balrog | case MUSB_HDRC_RXFIFOSZ:
|
1357 | 942ac052 | balrog | case MUSB_HDRC_VCTRL:
|
1358 | 942ac052 | balrog | /* TODO */
|
1359 | 942ac052 | balrog | break;
|
1360 | 942ac052 | balrog | |
1361 | 942ac052 | balrog | case (MUSB_HDRC_VCTRL | 1): |
1362 | 942ac052 | balrog | case (MUSB_HDRC_DEVCTL | 1): |
1363 | 942ac052 | balrog | break;
|
1364 | 942ac052 | balrog | |
1365 | 942ac052 | balrog | case MUSB_HDRC_BUSCTL ... (MUSB_HDRC_BUSCTL + 0x7f): |
1366 | 942ac052 | balrog | ep = (addr >> 3) & 0xf; |
1367 | 942ac052 | balrog | musb_busctl_writeb(s, ep, addr & 0x7, value);
|
1368 | 942ac052 | balrog | break;
|
1369 | 942ac052 | balrog | |
1370 | 942ac052 | balrog | case MUSB_HDRC_EP ... (MUSB_HDRC_EP + 0xff): |
1371 | 942ac052 | balrog | ep = (addr >> 4) & 0xf; |
1372 | 942ac052 | balrog | musb_ep_writeb(s, ep, addr & 0xf, value);
|
1373 | 942ac052 | balrog | break;
|
1374 | 942ac052 | balrog | |
1375 | 384dce1e | Riku Voipio | case MUSB_HDRC_FIFO ... (MUSB_HDRC_FIFO + 0x3f): |
1376 | 384dce1e | Riku Voipio | ep = ((addr - MUSB_HDRC_FIFO) >> 2) & 0xf; |
1377 | 384dce1e | Riku Voipio | musb_write_fifo(s->ep + ep, value & 0xff);
|
1378 | 384dce1e | Riku Voipio | break;
|
1379 | 384dce1e | Riku Voipio | |
1380 | 942ac052 | balrog | default:
|
1381 | 384dce1e | Riku Voipio | TRACE("unknown register 0x%02x", (int) addr); |
1382 | 384dce1e | Riku Voipio | break;
|
1383 | 942ac052 | balrog | }; |
1384 | 942ac052 | balrog | } |
1385 | 942ac052 | balrog | |
1386 | c227f099 | Anthony Liguori | static uint32_t musb_readh(void *opaque, target_phys_addr_t addr) |
1387 | 942ac052 | balrog | { |
1388 | bc24a225 | Paul Brook | MUSBState *s = (MUSBState *) opaque; |
1389 | 942ac052 | balrog | int ep, i;
|
1390 | 942ac052 | balrog | uint16_t ret; |
1391 | 942ac052 | balrog | |
1392 | 942ac052 | balrog | switch (addr) {
|
1393 | 942ac052 | balrog | case MUSB_HDRC_INTRTX:
|
1394 | 942ac052 | balrog | ret = s->tx_intr; |
1395 | 942ac052 | balrog | /* Auto clear */
|
1396 | 942ac052 | balrog | for (i = 0; i < sizeof(ret) * 8; i ++) |
1397 | 942ac052 | balrog | if (ret & (1 << i)) |
1398 | 942ac052 | balrog | musb_tx_intr_set(s, i, 0);
|
1399 | 942ac052 | balrog | return ret;
|
1400 | 942ac052 | balrog | case MUSB_HDRC_INTRRX:
|
1401 | 942ac052 | balrog | ret = s->rx_intr; |
1402 | 942ac052 | balrog | /* Auto clear */
|
1403 | 942ac052 | balrog | for (i = 0; i < sizeof(ret) * 8; i ++) |
1404 | 942ac052 | balrog | if (ret & (1 << i)) |
1405 | 942ac052 | balrog | musb_rx_intr_set(s, i, 0);
|
1406 | 942ac052 | balrog | return ret;
|
1407 | 942ac052 | balrog | case MUSB_HDRC_INTRTXE:
|
1408 | 942ac052 | balrog | return s->tx_mask;
|
1409 | 942ac052 | balrog | case MUSB_HDRC_INTRRXE:
|
1410 | 942ac052 | balrog | return s->rx_mask;
|
1411 | 942ac052 | balrog | |
1412 | 942ac052 | balrog | case MUSB_HDRC_FRAME:
|
1413 | 942ac052 | balrog | /* TODO */
|
1414 | 942ac052 | balrog | return 0x0000; |
1415 | 942ac052 | balrog | case MUSB_HDRC_TXFIFOADDR:
|
1416 | 942ac052 | balrog | return s->ep[s->idx].fifoaddr[0]; |
1417 | 942ac052 | balrog | case MUSB_HDRC_RXFIFOADDR:
|
1418 | 942ac052 | balrog | return s->ep[s->idx].fifoaddr[1]; |
1419 | 942ac052 | balrog | |
1420 | 942ac052 | balrog | case MUSB_HDRC_EP_IDX ... (MUSB_HDRC_EP_IDX + 0xf): |
1421 | 942ac052 | balrog | return musb_ep_readh(s, s->idx, addr & 0xf); |
1422 | 942ac052 | balrog | |
1423 | 942ac052 | balrog | case MUSB_HDRC_BUSCTL ... (MUSB_HDRC_BUSCTL + 0x7f): |
1424 | 942ac052 | balrog | ep = (addr >> 3) & 0xf; |
1425 | 942ac052 | balrog | return musb_busctl_readh(s, ep, addr & 0x7); |
1426 | 942ac052 | balrog | |
1427 | 942ac052 | balrog | case MUSB_HDRC_EP ... (MUSB_HDRC_EP + 0xff): |
1428 | 942ac052 | balrog | ep = (addr >> 4) & 0xf; |
1429 | 942ac052 | balrog | return musb_ep_readh(s, ep, addr & 0xf); |
1430 | 942ac052 | balrog | |
1431 | 384dce1e | Riku Voipio | case MUSB_HDRC_FIFO ... (MUSB_HDRC_FIFO + 0x3f): |
1432 | 384dce1e | Riku Voipio | ep = ((addr - MUSB_HDRC_FIFO) >> 2) & 0xf; |
1433 | 384dce1e | Riku Voipio | return (musb_read_fifo(s->ep + ep) | musb_read_fifo(s->ep + ep) << 8); |
1434 | 384dce1e | Riku Voipio | |
1435 | 942ac052 | balrog | default:
|
1436 | 942ac052 | balrog | return musb_readb(s, addr) | (musb_readb(s, addr | 1) << 8); |
1437 | 942ac052 | balrog | }; |
1438 | 942ac052 | balrog | } |
1439 | 942ac052 | balrog | |
1440 | c227f099 | Anthony Liguori | static void musb_writeh(void *opaque, target_phys_addr_t addr, uint32_t value) |
1441 | 942ac052 | balrog | { |
1442 | bc24a225 | Paul Brook | MUSBState *s = (MUSBState *) opaque; |
1443 | 942ac052 | balrog | int ep;
|
1444 | 942ac052 | balrog | |
1445 | 942ac052 | balrog | switch (addr) {
|
1446 | 942ac052 | balrog | case MUSB_HDRC_INTRTXE:
|
1447 | 942ac052 | balrog | s->tx_mask = value; |
1448 | 942ac052 | balrog | /* XXX: the masks seem to apply on the raising edge like with
|
1449 | 942ac052 | balrog | * edge-triggered interrupts, thus no need to update. I may be
|
1450 | 942ac052 | balrog | * wrong though. */
|
1451 | 942ac052 | balrog | break;
|
1452 | 942ac052 | balrog | case MUSB_HDRC_INTRRXE:
|
1453 | 942ac052 | balrog | s->rx_mask = value; |
1454 | 942ac052 | balrog | break;
|
1455 | 942ac052 | balrog | |
1456 | 942ac052 | balrog | case MUSB_HDRC_FRAME:
|
1457 | 942ac052 | balrog | /* TODO */
|
1458 | 942ac052 | balrog | break;
|
1459 | 942ac052 | balrog | case MUSB_HDRC_TXFIFOADDR:
|
1460 | 942ac052 | balrog | s->ep[s->idx].fifoaddr[0] = value;
|
1461 | 942ac052 | balrog | s->ep[s->idx].buf[0] =
|
1462 | 384dce1e | Riku Voipio | s->buf + ((value << 3) & 0x7ff ); |
1463 | 942ac052 | balrog | break;
|
1464 | 942ac052 | balrog | case MUSB_HDRC_RXFIFOADDR:
|
1465 | 942ac052 | balrog | s->ep[s->idx].fifoaddr[1] = value;
|
1466 | 942ac052 | balrog | s->ep[s->idx].buf[1] =
|
1467 | 384dce1e | Riku Voipio | s->buf + ((value << 3) & 0x7ff); |
1468 | 942ac052 | balrog | break;
|
1469 | 942ac052 | balrog | |
1470 | 942ac052 | balrog | case MUSB_HDRC_EP_IDX ... (MUSB_HDRC_EP_IDX + 0xf): |
1471 | 942ac052 | balrog | musb_ep_writeh(s, s->idx, addr & 0xf, value);
|
1472 | 942ac052 | balrog | break;
|
1473 | 942ac052 | balrog | |
1474 | 942ac052 | balrog | case MUSB_HDRC_BUSCTL ... (MUSB_HDRC_BUSCTL + 0x7f): |
1475 | 942ac052 | balrog | ep = (addr >> 3) & 0xf; |
1476 | 942ac052 | balrog | musb_busctl_writeh(s, ep, addr & 0x7, value);
|
1477 | 942ac052 | balrog | break;
|
1478 | 942ac052 | balrog | |
1479 | 942ac052 | balrog | case MUSB_HDRC_EP ... (MUSB_HDRC_EP + 0xff): |
1480 | 942ac052 | balrog | ep = (addr >> 4) & 0xf; |
1481 | 942ac052 | balrog | musb_ep_writeh(s, ep, addr & 0xf, value);
|
1482 | 942ac052 | balrog | break;
|
1483 | 942ac052 | balrog | |
1484 | 384dce1e | Riku Voipio | case MUSB_HDRC_FIFO ... (MUSB_HDRC_FIFO + 0x3f): |
1485 | 384dce1e | Riku Voipio | ep = ((addr - MUSB_HDRC_FIFO) >> 2) & 0xf; |
1486 | 384dce1e | Riku Voipio | musb_write_fifo(s->ep + ep, value & 0xff);
|
1487 | 384dce1e | Riku Voipio | musb_write_fifo(s->ep + ep, (value >> 8) & 0xff); |
1488 | 384dce1e | Riku Voipio | break;
|
1489 | 384dce1e | Riku Voipio | |
1490 | 942ac052 | balrog | default:
|
1491 | 942ac052 | balrog | musb_writeb(s, addr, value & 0xff);
|
1492 | 942ac052 | balrog | musb_writeb(s, addr | 1, value >> 8); |
1493 | 942ac052 | balrog | }; |
1494 | 942ac052 | balrog | } |
1495 | 942ac052 | balrog | |
1496 | c227f099 | Anthony Liguori | static uint32_t musb_readw(void *opaque, target_phys_addr_t addr) |
1497 | 942ac052 | balrog | { |
1498 | bc24a225 | Paul Brook | MUSBState *s = (MUSBState *) opaque; |
1499 | 384dce1e | Riku Voipio | int ep;
|
1500 | 942ac052 | balrog | |
1501 | 942ac052 | balrog | switch (addr) {
|
1502 | 942ac052 | balrog | case MUSB_HDRC_FIFO ... (MUSB_HDRC_FIFO + 0x3f): |
1503 | 384dce1e | Riku Voipio | ep = ((addr - MUSB_HDRC_FIFO) >> 2) & 0xf; |
1504 | 384dce1e | Riku Voipio | return ( musb_read_fifo(s->ep + ep) |
|
1505 | 384dce1e | Riku Voipio | musb_read_fifo(s->ep + ep) << 8 |
|
1506 | 384dce1e | Riku Voipio | musb_read_fifo(s->ep + ep) << 16 |
|
1507 | 384dce1e | Riku Voipio | musb_read_fifo(s->ep + ep) << 24 );
|
1508 | 942ac052 | balrog | default:
|
1509 | 384dce1e | Riku Voipio | TRACE("unknown register 0x%02x", (int) addr); |
1510 | 942ac052 | balrog | return 0x00000000; |
1511 | 942ac052 | balrog | }; |
1512 | 942ac052 | balrog | } |
1513 | 942ac052 | balrog | |
1514 | c227f099 | Anthony Liguori | static void musb_writew(void *opaque, target_phys_addr_t addr, uint32_t value) |
1515 | 942ac052 | balrog | { |
1516 | bc24a225 | Paul Brook | MUSBState *s = (MUSBState *) opaque; |
1517 | 384dce1e | Riku Voipio | int ep;
|
1518 | 942ac052 | balrog | |
1519 | 942ac052 | balrog | switch (addr) {
|
1520 | 942ac052 | balrog | case MUSB_HDRC_FIFO ... (MUSB_HDRC_FIFO + 0x3f): |
1521 | 384dce1e | Riku Voipio | ep = ((addr - MUSB_HDRC_FIFO) >> 2) & 0xf; |
1522 | 384dce1e | Riku Voipio | musb_write_fifo(s->ep + ep, value & 0xff);
|
1523 | 384dce1e | Riku Voipio | musb_write_fifo(s->ep + ep, (value >> 8 ) & 0xff); |
1524 | 384dce1e | Riku Voipio | musb_write_fifo(s->ep + ep, (value >> 16) & 0xff); |
1525 | 384dce1e | Riku Voipio | musb_write_fifo(s->ep + ep, (value >> 24) & 0xff); |
1526 | 942ac052 | balrog | break;
|
1527 | 942ac052 | balrog | default:
|
1528 | 384dce1e | Riku Voipio | TRACE("unknown register 0x%02x", (int) addr); |
1529 | 384dce1e | Riku Voipio | break;
|
1530 | 942ac052 | balrog | }; |
1531 | 942ac052 | balrog | } |
1532 | 942ac052 | balrog | |
1533 | d60efc6b | Blue Swirl | CPUReadMemoryFunc * const musb_read[] = {
|
1534 | 942ac052 | balrog | musb_readb, |
1535 | 942ac052 | balrog | musb_readh, |
1536 | 942ac052 | balrog | musb_readw, |
1537 | 942ac052 | balrog | }; |
1538 | 942ac052 | balrog | |
1539 | d60efc6b | Blue Swirl | CPUWriteMemoryFunc * const musb_write[] = {
|
1540 | 942ac052 | balrog | musb_writeb, |
1541 | 942ac052 | balrog | musb_writeh, |
1542 | 942ac052 | balrog | musb_writew, |
1543 | 942ac052 | balrog | }; |