Statistics
| Branch: | Revision:

root / target-ppc / translate_init.c @ 035feb88

History | View | Annotate | Download (234.9 kB)

1
/*
2
 *  PowerPC CPU initialization for qemu.
3
 *
4
 *  Copyright (c) 2003-2007 Jocelyn Mayer
5
 *
6
 * This library is free software; you can redistribute it and/or
7
 * modify it under the terms of the GNU Lesser General Public
8
 * License as published by the Free Software Foundation; either
9
 * version 2 of the License, or (at your option) any later version.
10
 *
11
 * This library is distributed in the hope that it will be useful,
12
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14
 * Lesser General Public License for more details.
15
 *
16
 * You should have received a copy of the GNU Lesser General Public
17
 * License along with this library; if not, write to the Free Software
18
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19
 */
20

    
21
/* A lot of PowerPC definition have been included here.
22
 * Most of them are not usable for now but have been kept
23
 * inside "#if defined(TODO) ... #endif" statements to make tests easier.
24
 */
25

    
26
#include "dis-asm.h"
27

    
28
//#define PPC_DUMP_CPU
29
//#define PPC_DEBUG_SPR
30
//#define PPC_DEBUG_IRQ
31

    
32
struct ppc_def_t {
33
    const unsigned char *name;
34
    uint32_t pvr;
35
    uint32_t pvr_mask;
36
    uint64_t insns_flags;
37
    uint64_t msr_mask;
38
    uint8_t mmu_model;
39
    uint8_t excp_model;
40
    uint8_t bus_model;
41
    uint8_t pad;
42
    int bfd_mach;
43
    void (*init_proc)(CPUPPCState *env);
44
};
45

    
46
/* For user-mode emulation, we don't emulate any IRQ controller */
47
#if defined(CONFIG_USER_ONLY)
48
#define PPC_IRQ_INIT_FN(name)                                                 \
49
static inline void glue(glue(ppc, name),_irq_init) (CPUPPCState *env)         \
50
{                                                                             \
51
}
52
#else
53
#define PPC_IRQ_INIT_FN(name)                                                 \
54
void glue(glue(ppc, name),_irq_init) (CPUPPCState *env);
55
#endif
56

    
57
PPC_IRQ_INIT_FN(40x);
58
PPC_IRQ_INIT_FN(6xx);
59
PPC_IRQ_INIT_FN(970);
60

    
61
/* Generic callbacks:
62
 * do nothing but store/retrieve spr value
63
 */
64
#ifdef PPC_DUMP_SPR_ACCESSES
65
static void spr_read_generic (void *opaque, int sprn)
66
{
67
    gen_op_load_dump_spr(sprn);
68
}
69

    
70
static void spr_write_generic (void *opaque, int sprn)
71
{
72
    gen_op_store_dump_spr(sprn);
73
}
74
#else
75
static void spr_read_generic (void *opaque, int sprn)
76
{
77
    gen_op_load_spr(sprn);
78
}
79

    
80
static void spr_write_generic (void *opaque, int sprn)
81
{
82
    gen_op_store_spr(sprn);
83
}
84
#endif
85

    
86
#if !defined(CONFIG_USER_ONLY)
87
static void spr_write_clear (void *opaque, int sprn)
88
{
89
    gen_op_mask_spr(sprn);
90
}
91
#endif
92

    
93
/* SPR common to all PowerPC */
94
/* XER */
95
static void spr_read_xer (void *opaque, int sprn)
96
{
97
    gen_op_load_xer();
98
}
99

    
100
static void spr_write_xer (void *opaque, int sprn)
101
{
102
    gen_op_store_xer();
103
}
104

    
105
/* LR */
106
static void spr_read_lr (void *opaque, int sprn)
107
{
108
    gen_op_load_lr();
109
}
110

    
111
static void spr_write_lr (void *opaque, int sprn)
112
{
113
    gen_op_store_lr();
114
}
115

    
116
/* CTR */
117
static void spr_read_ctr (void *opaque, int sprn)
118
{
119
    gen_op_load_ctr();
120
}
121

    
122
static void spr_write_ctr (void *opaque, int sprn)
123
{
124
    gen_op_store_ctr();
125
}
126

    
127
/* User read access to SPR */
128
/* USPRx */
129
/* UMMCRx */
130
/* UPMCx */
131
/* USIA */
132
/* UDECR */
133
static void spr_read_ureg (void *opaque, int sprn)
134
{
135
    gen_op_load_spr(sprn + 0x10);
136
}
137

    
138
/* SPR common to all non-embedded PowerPC */
139
/* DECR */
140
#if !defined(CONFIG_USER_ONLY)
141
static void spr_read_decr (void *opaque, int sprn)
142
{
143
    gen_op_load_decr();
144
}
145

    
146
static void spr_write_decr (void *opaque, int sprn)
147
{
148
    gen_op_store_decr();
149
}
150
#endif
151

    
152
/* SPR common to all non-embedded PowerPC, except 601 */
153
/* Time base */
154
static void spr_read_tbl (void *opaque, int sprn)
155
{
156
    gen_op_load_tbl();
157
}
158

    
159
static void spr_read_tbu (void *opaque, int sprn)
160
{
161
    gen_op_load_tbu();
162
}
163

    
164
__attribute__ (( unused ))
165
static void spr_read_atbl (void *opaque, int sprn)
166
{
167
    gen_op_load_atbl();
168
}
169

    
170
__attribute__ (( unused ))
171
static void spr_read_atbu (void *opaque, int sprn)
172
{
173
    gen_op_load_atbu();
174
}
175

    
176
#if !defined(CONFIG_USER_ONLY)
177
static void spr_write_tbl (void *opaque, int sprn)
178
{
179
    gen_op_store_tbl();
180
}
181

    
182
static void spr_write_tbu (void *opaque, int sprn)
183
{
184
    gen_op_store_tbu();
185
}
186

    
187
__attribute__ (( unused ))
188
static void spr_write_atbl (void *opaque, int sprn)
189
{
190
    gen_op_store_atbl();
191
}
192

    
193
__attribute__ (( unused ))
194
static void spr_write_atbu (void *opaque, int sprn)
195
{
196
    gen_op_store_atbu();
197
}
198
#endif
199

    
200
#if !defined(CONFIG_USER_ONLY)
201
/* IBAT0U...IBAT0U */
202
/* IBAT0L...IBAT7L */
203
static void spr_read_ibat (void *opaque, int sprn)
204
{
205
    gen_op_load_ibat(sprn & 1, (sprn - SPR_IBAT0U) / 2);
206
}
207

    
208
static void spr_read_ibat_h (void *opaque, int sprn)
209
{
210
    gen_op_load_ibat(sprn & 1, (sprn - SPR_IBAT4U) / 2);
211
}
212

    
213
static void spr_write_ibatu (void *opaque, int sprn)
214
{
215
    gen_op_store_ibatu((sprn - SPR_IBAT0U) / 2);
216
}
217

    
218
static void spr_write_ibatu_h (void *opaque, int sprn)
219
{
220
    gen_op_store_ibatu((sprn - SPR_IBAT4U) / 2);
221
}
222

    
223
static void spr_write_ibatl (void *opaque, int sprn)
224
{
225
    gen_op_store_ibatl((sprn - SPR_IBAT0L) / 2);
226
}
227

    
228
static void spr_write_ibatl_h (void *opaque, int sprn)
229
{
230
    gen_op_store_ibatl((sprn - SPR_IBAT4L) / 2);
231
}
232

    
233
/* DBAT0U...DBAT7U */
234
/* DBAT0L...DBAT7L */
235
static void spr_read_dbat (void *opaque, int sprn)
236
{
237
    gen_op_load_dbat(sprn & 1, (sprn - SPR_DBAT0U) / 2);
238
}
239

    
240
static void spr_read_dbat_h (void *opaque, int sprn)
241
{
242
    gen_op_load_dbat(sprn & 1, (sprn - SPR_DBAT4U) / 2);
243
}
244

    
245
static void spr_write_dbatu (void *opaque, int sprn)
246
{
247
    gen_op_store_dbatu((sprn - SPR_DBAT0U) / 2);
248
}
249

    
250
static void spr_write_dbatu_h (void *opaque, int sprn)
251
{
252
    gen_op_store_dbatu((sprn - SPR_DBAT4U) / 2);
253
}
254

    
255
static void spr_write_dbatl (void *opaque, int sprn)
256
{
257
    gen_op_store_dbatl((sprn - SPR_DBAT0L) / 2);
258
}
259

    
260
static void spr_write_dbatl_h (void *opaque, int sprn)
261
{
262
    gen_op_store_dbatl((sprn - SPR_DBAT4L) / 2);
263
}
264

    
265
/* SDR1 */
266
static void spr_read_sdr1 (void *opaque, int sprn)
267
{
268
    gen_op_load_sdr1();
269
}
270

    
271
static void spr_write_sdr1 (void *opaque, int sprn)
272
{
273
    gen_op_store_sdr1();
274
}
275

    
276
/* 64 bits PowerPC specific SPRs */
277
/* ASR */
278
/* Currently unused */
279
#if 0 && defined(TARGET_PPC64)
280
static void spr_read_asr (void *opaque, int sprn)
281
{
282
    gen_op_load_asr();
283
}
284

285
static void spr_write_asr (void *opaque, int sprn)
286
{
287
    DisasContext *ctx = opaque;
288

289
    gen_op_store_asr();
290
}
291
#endif
292
#endif
293

    
294
/* PowerPC 601 specific registers */
295
/* RTC */
296
static void spr_read_601_rtcl (void *opaque, int sprn)
297
{
298
    gen_op_load_601_rtcl();
299
}
300

    
301
static void spr_read_601_rtcu (void *opaque, int sprn)
302
{
303
    gen_op_load_601_rtcu();
304
}
305

    
306
#if !defined(CONFIG_USER_ONLY)
307
static void spr_write_601_rtcu (void *opaque, int sprn)
308
{
309
    gen_op_store_601_rtcu();
310
}
311

    
312
static void spr_write_601_rtcl (void *opaque, int sprn)
313
{
314
    gen_op_store_601_rtcl();
315
}
316
#endif
317

    
318
/* Unified bats */
319
#if !defined(CONFIG_USER_ONLY)
320
static void spr_read_601_ubat (void *opaque, int sprn)
321
{
322
    gen_op_load_601_bat(sprn & 1, (sprn - SPR_IBAT0U) / 2);
323
}
324

    
325
static void spr_write_601_ubatu (void *opaque, int sprn)
326
{
327
    gen_op_store_601_batu((sprn - SPR_IBAT0U) / 2);
328
}
329

    
330
static void spr_write_601_ubatl (void *opaque, int sprn)
331
{
332
    gen_op_store_601_batl((sprn - SPR_IBAT0L) / 2);
333
}
334
#endif
335

    
336
/* PowerPC 40x specific registers */
337
#if !defined(CONFIG_USER_ONLY)
338
static void spr_read_40x_pit (void *opaque, int sprn)
339
{
340
    gen_op_load_40x_pit();
341
}
342

    
343
static void spr_write_40x_pit (void *opaque, int sprn)
344
{
345
    gen_op_store_40x_pit();
346
}
347

    
348
static void spr_write_40x_dbcr0 (void *opaque, int sprn)
349
{
350
    DisasContext *ctx = opaque;
351

    
352
    gen_op_store_40x_dbcr0();
353
    /* We must stop translation as we may have rebooted */
354
    GEN_STOP(ctx);
355
}
356

    
357
static void spr_write_40x_sler (void *opaque, int sprn)
358
{
359
    gen_op_store_40x_sler();
360
}
361

    
362
static void spr_write_booke_tcr (void *opaque, int sprn)
363
{
364
    gen_op_store_booke_tcr();
365
}
366

    
367
static void spr_write_booke_tsr (void *opaque, int sprn)
368
{
369
    gen_op_store_booke_tsr();
370
}
371
#endif
372

    
373
/* PowerPC 403 specific registers */
374
/* PBL1 / PBU1 / PBL2 / PBU2 */
375
#if !defined(CONFIG_USER_ONLY)
376
static void spr_read_403_pbr (void *opaque, int sprn)
377
{
378
    gen_op_load_403_pb(sprn - SPR_403_PBL1);
379
}
380

    
381
static void spr_write_403_pbr (void *opaque, int sprn)
382
{
383
    gen_op_store_403_pb(sprn - SPR_403_PBL1);
384
}
385

    
386
static void spr_write_pir (void *opaque, int sprn)
387
{
388
    gen_op_store_pir();
389
}
390
#endif
391

    
392
#if !defined(CONFIG_USER_ONLY)
393
/* Callback used to write the exception vector base */
394
static void spr_write_excp_prefix (void *opaque, int sprn)
395
{
396
    gen_op_store_excp_prefix();
397
    gen_op_store_spr(sprn);
398
}
399

    
400
static void spr_write_excp_vector (void *opaque, int sprn)
401
{
402
    DisasContext *ctx = opaque;
403

    
404
    if (sprn >= SPR_BOOKE_IVOR0 && sprn <= SPR_BOOKE_IVOR15) {
405
        gen_op_store_excp_vector(sprn - SPR_BOOKE_IVOR0);
406
        gen_op_store_spr(sprn);
407
    } else if (sprn >= SPR_BOOKE_IVOR32 && sprn <= SPR_BOOKE_IVOR37) {
408
        gen_op_store_excp_vector(sprn - SPR_BOOKE_IVOR32 + 32);
409
        gen_op_store_spr(sprn);
410
    } else {
411
        printf("Trying to write an unknown exception vector %d %03x\n",
412
               sprn, sprn);
413
        GEN_EXCP_PRIVREG(ctx);
414
    }
415
}
416
#endif
417

    
418
#if defined(CONFIG_USER_ONLY)
419
#define spr_register(env, num, name, uea_read, uea_write,                     \
420
                     oea_read, oea_write, initial_value)                      \
421
do {                                                                          \
422
     _spr_register(env, num, name, uea_read, uea_write, initial_value);       \
423
} while (0)
424
static inline void _spr_register (CPUPPCState *env, int num,
425
                                  const unsigned char *name,
426
                                  void (*uea_read)(void *opaque, int sprn),
427
                                  void (*uea_write)(void *opaque, int sprn),
428
                                  target_ulong initial_value)
429
#else
430
static inline void spr_register (CPUPPCState *env, int num,
431
                                 const unsigned char *name,
432
                                 void (*uea_read)(void *opaque, int sprn),
433
                                 void (*uea_write)(void *opaque, int sprn),
434
                                 void (*oea_read)(void *opaque, int sprn),
435
                                 void (*oea_write)(void *opaque, int sprn),
436
                                 target_ulong initial_value)
437
#endif
438
{
439
    ppc_spr_t *spr;
440

    
441
    spr = &env->spr_cb[num];
442
    if (spr->name != NULL ||env-> spr[num] != 0x00000000 ||
443
#if !defined(CONFIG_USER_ONLY)
444
        spr->oea_read != NULL || spr->oea_write != NULL ||
445
#endif
446
        spr->uea_read != NULL || spr->uea_write != NULL) {
447
        printf("Error: Trying to register SPR %d (%03x) twice !\n", num, num);
448
        exit(1);
449
    }
450
#if defined(PPC_DEBUG_SPR)
451
    printf("*** register spr %d (%03x) %s val " ADDRX "\n", num, num, name,
452
           initial_value);
453
#endif
454
    spr->name = name;
455
    spr->uea_read = uea_read;
456
    spr->uea_write = uea_write;
457
#if !defined(CONFIG_USER_ONLY)
458
    spr->oea_read = oea_read;
459
    spr->oea_write = oea_write;
460
#endif
461
    env->spr[num] = initial_value;
462
}
463

    
464
/* Generic PowerPC SPRs */
465
static void gen_spr_generic (CPUPPCState *env)
466
{
467
    /* Integer processing */
468
    spr_register(env, SPR_XER, "XER",
469
                 &spr_read_xer, &spr_write_xer,
470
                 &spr_read_xer, &spr_write_xer,
471
                 0x00000000);
472
    /* Branch contol */
473
    spr_register(env, SPR_LR, "LR",
474
                 &spr_read_lr, &spr_write_lr,
475
                 &spr_read_lr, &spr_write_lr,
476
                 0x00000000);
477
    spr_register(env, SPR_CTR, "CTR",
478
                 &spr_read_ctr, &spr_write_ctr,
479
                 &spr_read_ctr, &spr_write_ctr,
480
                 0x00000000);
481
    /* Interrupt processing */
482
    spr_register(env, SPR_SRR0, "SRR0",
483
                 SPR_NOACCESS, SPR_NOACCESS,
484
                 &spr_read_generic, &spr_write_generic,
485
                 0x00000000);
486
    spr_register(env, SPR_SRR1, "SRR1",
487
                 SPR_NOACCESS, SPR_NOACCESS,
488
                 &spr_read_generic, &spr_write_generic,
489
                 0x00000000);
490
    /* Processor control */
491
    spr_register(env, SPR_SPRG0, "SPRG0",
492
                 SPR_NOACCESS, SPR_NOACCESS,
493
                 &spr_read_generic, &spr_write_generic,
494
                 0x00000000);
495
    spr_register(env, SPR_SPRG1, "SPRG1",
496
                 SPR_NOACCESS, SPR_NOACCESS,
497
                 &spr_read_generic, &spr_write_generic,
498
                 0x00000000);
499
    spr_register(env, SPR_SPRG2, "SPRG2",
500
                 SPR_NOACCESS, SPR_NOACCESS,
501
                 &spr_read_generic, &spr_write_generic,
502
                 0x00000000);
503
    spr_register(env, SPR_SPRG3, "SPRG3",
504
                 SPR_NOACCESS, SPR_NOACCESS,
505
                 &spr_read_generic, &spr_write_generic,
506
                 0x00000000);
507
}
508

    
509
/* SPR common to all non-embedded PowerPC, including 601 */
510
static void gen_spr_ne_601 (CPUPPCState *env)
511
{
512
    /* Exception processing */
513
    spr_register(env, SPR_DSISR, "DSISR",
514
                 SPR_NOACCESS, SPR_NOACCESS,
515
                 &spr_read_generic, &spr_write_generic,
516
                 0x00000000);
517
    spr_register(env, SPR_DAR, "DAR",
518
                 SPR_NOACCESS, SPR_NOACCESS,
519
                 &spr_read_generic, &spr_write_generic,
520
                 0x00000000);
521
    /* Timer */
522
    spr_register(env, SPR_DECR, "DECR",
523
                 SPR_NOACCESS, SPR_NOACCESS,
524
                 &spr_read_decr, &spr_write_decr,
525
                 0x00000000);
526
    /* Memory management */
527
    spr_register(env, SPR_SDR1, "SDR1",
528
                 SPR_NOACCESS, SPR_NOACCESS,
529
                 &spr_read_sdr1, &spr_write_sdr1,
530
                 0x00000000);
531
}
532

    
533
/* BATs 0-3 */
534
static void gen_low_BATs (CPUPPCState *env)
535
{
536
    spr_register(env, SPR_IBAT0U, "IBAT0U",
537
                 SPR_NOACCESS, SPR_NOACCESS,
538
                 &spr_read_ibat, &spr_write_ibatu,
539
                 0x00000000);
540
    spr_register(env, SPR_IBAT0L, "IBAT0L",
541
                 SPR_NOACCESS, SPR_NOACCESS,
542
                 &spr_read_ibat, &spr_write_ibatl,
543
                 0x00000000);
544
    spr_register(env, SPR_IBAT1U, "IBAT1U",
545
                 SPR_NOACCESS, SPR_NOACCESS,
546
                 &spr_read_ibat, &spr_write_ibatu,
547
                 0x00000000);
548
    spr_register(env, SPR_IBAT1L, "IBAT1L",
549
                 SPR_NOACCESS, SPR_NOACCESS,
550
                 &spr_read_ibat, &spr_write_ibatl,
551
                 0x00000000);
552
    spr_register(env, SPR_IBAT2U, "IBAT2U",
553
                 SPR_NOACCESS, SPR_NOACCESS,
554
                 &spr_read_ibat, &spr_write_ibatu,
555
                 0x00000000);
556
    spr_register(env, SPR_IBAT2L, "IBAT2L",
557
                 SPR_NOACCESS, SPR_NOACCESS,
558
                 &spr_read_ibat, &spr_write_ibatl,
559
                 0x00000000);
560
    spr_register(env, SPR_IBAT3U, "IBAT3U",
561
                 SPR_NOACCESS, SPR_NOACCESS,
562
                 &spr_read_ibat, &spr_write_ibatu,
563
                 0x00000000);
564
    spr_register(env, SPR_IBAT3L, "IBAT3L",
565
                 SPR_NOACCESS, SPR_NOACCESS,
566
                 &spr_read_ibat, &spr_write_ibatl,
567
                 0x00000000);
568
    spr_register(env, SPR_DBAT0U, "DBAT0U",
569
                 SPR_NOACCESS, SPR_NOACCESS,
570
                 &spr_read_dbat, &spr_write_dbatu,
571
                 0x00000000);
572
    spr_register(env, SPR_DBAT0L, "DBAT0L",
573
                 SPR_NOACCESS, SPR_NOACCESS,
574
                 &spr_read_dbat, &spr_write_dbatl,
575
                 0x00000000);
576
    spr_register(env, SPR_DBAT1U, "DBAT1U",
577
                 SPR_NOACCESS, SPR_NOACCESS,
578
                 &spr_read_dbat, &spr_write_dbatu,
579
                 0x00000000);
580
    spr_register(env, SPR_DBAT1L, "DBAT1L",
581
                 SPR_NOACCESS, SPR_NOACCESS,
582
                 &spr_read_dbat, &spr_write_dbatl,
583
                 0x00000000);
584
    spr_register(env, SPR_DBAT2U, "DBAT2U",
585
                 SPR_NOACCESS, SPR_NOACCESS,
586
                 &spr_read_dbat, &spr_write_dbatu,
587
                 0x00000000);
588
    spr_register(env, SPR_DBAT2L, "DBAT2L",
589
                 SPR_NOACCESS, SPR_NOACCESS,
590
                 &spr_read_dbat, &spr_write_dbatl,
591
                 0x00000000);
592
    spr_register(env, SPR_DBAT3U, "DBAT3U",
593
                 SPR_NOACCESS, SPR_NOACCESS,
594
                 &spr_read_dbat, &spr_write_dbatu,
595
                 0x00000000);
596
    spr_register(env, SPR_DBAT3L, "DBAT3L",
597
                 SPR_NOACCESS, SPR_NOACCESS,
598
                 &spr_read_dbat, &spr_write_dbatl,
599
                 0x00000000);
600
    env->nb_BATs += 4;
601
}
602

    
603
/* BATs 4-7 */
604
static void gen_high_BATs (CPUPPCState *env)
605
{
606
    spr_register(env, SPR_IBAT4U, "IBAT4U",
607
                 SPR_NOACCESS, SPR_NOACCESS,
608
                 &spr_read_ibat_h, &spr_write_ibatu_h,
609
                 0x00000000);
610
    spr_register(env, SPR_IBAT4L, "IBAT4L",
611
                 SPR_NOACCESS, SPR_NOACCESS,
612
                 &spr_read_ibat_h, &spr_write_ibatl_h,
613
                 0x00000000);
614
    spr_register(env, SPR_IBAT5U, "IBAT5U",
615
                 SPR_NOACCESS, SPR_NOACCESS,
616
                 &spr_read_ibat_h, &spr_write_ibatu_h,
617
                 0x00000000);
618
    spr_register(env, SPR_IBAT5L, "IBAT5L",
619
                 SPR_NOACCESS, SPR_NOACCESS,
620
                 &spr_read_ibat_h, &spr_write_ibatl_h,
621
                 0x00000000);
622
    spr_register(env, SPR_IBAT6U, "IBAT6U",
623
                 SPR_NOACCESS, SPR_NOACCESS,
624
                 &spr_read_ibat_h, &spr_write_ibatu_h,
625
                 0x00000000);
626
    spr_register(env, SPR_IBAT6L, "IBAT6L",
627
                 SPR_NOACCESS, SPR_NOACCESS,
628
                 &spr_read_ibat_h, &spr_write_ibatl_h,
629
                 0x00000000);
630
    spr_register(env, SPR_IBAT7U, "IBAT7U",
631
                 SPR_NOACCESS, SPR_NOACCESS,
632
                 &spr_read_ibat_h, &spr_write_ibatu_h,
633
                 0x00000000);
634
    spr_register(env, SPR_IBAT7L, "IBAT7L",
635
                 SPR_NOACCESS, SPR_NOACCESS,
636
                 &spr_read_ibat_h, &spr_write_ibatl_h,
637
                 0x00000000);
638
    spr_register(env, SPR_DBAT4U, "DBAT4U",
639
                 SPR_NOACCESS, SPR_NOACCESS,
640
                 &spr_read_dbat_h, &spr_write_dbatu_h,
641
                 0x00000000);
642
    spr_register(env, SPR_DBAT4L, "DBAT4L",
643
                 SPR_NOACCESS, SPR_NOACCESS,
644
                 &spr_read_dbat_h, &spr_write_dbatl_h,
645
                 0x00000000);
646
    spr_register(env, SPR_DBAT5U, "DBAT5U",
647
                 SPR_NOACCESS, SPR_NOACCESS,
648
                 &spr_read_dbat_h, &spr_write_dbatu_h,
649
                 0x00000000);
650
    spr_register(env, SPR_DBAT5L, "DBAT5L",
651
                 SPR_NOACCESS, SPR_NOACCESS,
652
                 &spr_read_dbat_h, &spr_write_dbatl_h,
653
                 0x00000000);
654
    spr_register(env, SPR_DBAT6U, "DBAT6U",
655
                 SPR_NOACCESS, SPR_NOACCESS,
656
                 &spr_read_dbat_h, &spr_write_dbatu_h,
657
                 0x00000000);
658
    spr_register(env, SPR_DBAT6L, "DBAT6L",
659
                 SPR_NOACCESS, SPR_NOACCESS,
660
                 &spr_read_dbat_h, &spr_write_dbatl_h,
661
                 0x00000000);
662
    spr_register(env, SPR_DBAT7U, "DBAT7U",
663
                 SPR_NOACCESS, SPR_NOACCESS,
664
                 &spr_read_dbat_h, &spr_write_dbatu_h,
665
                 0x00000000);
666
    spr_register(env, SPR_DBAT7L, "DBAT7L",
667
                 SPR_NOACCESS, SPR_NOACCESS,
668
                 &spr_read_dbat_h, &spr_write_dbatl_h,
669
                 0x00000000);
670
    env->nb_BATs += 4;
671
}
672

    
673
/* Generic PowerPC time base */
674
static void gen_tbl (CPUPPCState *env)
675
{
676
    spr_register(env, SPR_VTBL,  "TBL",
677
                 &spr_read_tbl, SPR_NOACCESS,
678
                 &spr_read_tbl, SPR_NOACCESS,
679
                 0x00000000);
680
    spr_register(env, SPR_TBL,   "TBL",
681
                 SPR_NOACCESS, SPR_NOACCESS,
682
                 SPR_NOACCESS, &spr_write_tbl,
683
                 0x00000000);
684
    spr_register(env, SPR_VTBU,  "TBU",
685
                 &spr_read_tbu, SPR_NOACCESS,
686
                 &spr_read_tbu, SPR_NOACCESS,
687
                 0x00000000);
688
    spr_register(env, SPR_TBU,   "TBU",
689
                 SPR_NOACCESS, SPR_NOACCESS,
690
                 SPR_NOACCESS, &spr_write_tbu,
691
                 0x00000000);
692
}
693

    
694
/* Softare table search registers */
695
static void gen_6xx_7xx_soft_tlb (CPUPPCState *env, int nb_tlbs, int nb_ways)
696
{
697
    env->nb_tlb = nb_tlbs;
698
    env->nb_ways = nb_ways;
699
    env->id_tlbs = 1;
700
    spr_register(env, SPR_DMISS, "DMISS",
701
                 SPR_NOACCESS, SPR_NOACCESS,
702
                 &spr_read_generic, SPR_NOACCESS,
703
                 0x00000000);
704
    spr_register(env, SPR_DCMP, "DCMP",
705
                 SPR_NOACCESS, SPR_NOACCESS,
706
                 &spr_read_generic, SPR_NOACCESS,
707
                 0x00000000);
708
    spr_register(env, SPR_HASH1, "HASH1",
709
                 SPR_NOACCESS, SPR_NOACCESS,
710
                 &spr_read_generic, SPR_NOACCESS,
711
                 0x00000000);
712
    spr_register(env, SPR_HASH2, "HASH2",
713
                 SPR_NOACCESS, SPR_NOACCESS,
714
                 &spr_read_generic, SPR_NOACCESS,
715
                 0x00000000);
716
    spr_register(env, SPR_IMISS, "IMISS",
717
                 SPR_NOACCESS, SPR_NOACCESS,
718
                 &spr_read_generic, SPR_NOACCESS,
719
                 0x00000000);
720
    spr_register(env, SPR_ICMP, "ICMP",
721
                 SPR_NOACCESS, SPR_NOACCESS,
722
                 &spr_read_generic, SPR_NOACCESS,
723
                 0x00000000);
724
    spr_register(env, SPR_RPA, "RPA",
725
                 SPR_NOACCESS, SPR_NOACCESS,
726
                 &spr_read_generic, &spr_write_generic,
727
                 0x00000000);
728
}
729

    
730
/* SPR common to MPC755 and G2 */
731
static void gen_spr_G2_755 (CPUPPCState *env)
732
{
733
    /* SGPRs */
734
    spr_register(env, SPR_SPRG4, "SPRG4",
735
                 SPR_NOACCESS, SPR_NOACCESS,
736
                 &spr_read_generic, &spr_write_generic,
737
                 0x00000000);
738
    spr_register(env, SPR_SPRG5, "SPRG5",
739
                 SPR_NOACCESS, SPR_NOACCESS,
740
                 &spr_read_generic, &spr_write_generic,
741
                 0x00000000);
742
    spr_register(env, SPR_SPRG6, "SPRG6",
743
                 SPR_NOACCESS, SPR_NOACCESS,
744
                 &spr_read_generic, &spr_write_generic,
745
                 0x00000000);
746
    spr_register(env, SPR_SPRG7, "SPRG7",
747
                 SPR_NOACCESS, SPR_NOACCESS,
748
                 &spr_read_generic, &spr_write_generic,
749
                 0x00000000);
750
    /* External access control */
751
    /* XXX : not implemented */
752
    spr_register(env, SPR_EAR, "EAR",
753
                 SPR_NOACCESS, SPR_NOACCESS,
754
                 &spr_read_generic, &spr_write_generic,
755
                 0x00000000);
756
}
757

    
758
/* SPR common to all 7xx PowerPC implementations */
759
static void gen_spr_7xx (CPUPPCState *env)
760
{
761
    /* Breakpoints */
762
    /* XXX : not implemented */
763
    spr_register(env, SPR_DABR, "DABR",
764
                 SPR_NOACCESS, SPR_NOACCESS,
765
                 &spr_read_generic, &spr_write_generic,
766
                 0x00000000);
767
    /* XXX : not implemented */
768
    spr_register(env, SPR_IABR, "IABR",
769
                 SPR_NOACCESS, SPR_NOACCESS,
770
                 &spr_read_generic, &spr_write_generic,
771
                 0x00000000);
772
    /* Cache management */
773
    /* XXX : not implemented */
774
    spr_register(env, SPR_ICTC, "ICTC",
775
                 SPR_NOACCESS, SPR_NOACCESS,
776
                 &spr_read_generic, &spr_write_generic,
777
                 0x00000000);
778
    /* XXX : not implemented */
779
    spr_register(env, SPR_L2CR, "L2CR",
780
                 SPR_NOACCESS, SPR_NOACCESS,
781
                 &spr_read_generic, &spr_write_generic,
782
                 0x00000000);
783
    /* Performance monitors */
784
    /* XXX : not implemented */
785
    spr_register(env, SPR_MMCR0, "MMCR0",
786
                 SPR_NOACCESS, SPR_NOACCESS,
787
                 &spr_read_generic, &spr_write_generic,
788
                 0x00000000);
789
    /* XXX : not implemented */
790
    spr_register(env, SPR_MMCR1, "MMCR1",
791
                 SPR_NOACCESS, SPR_NOACCESS,
792
                 &spr_read_generic, &spr_write_generic,
793
                 0x00000000);
794
    /* XXX : not implemented */
795
    spr_register(env, SPR_PMC1, "PMC1",
796
                 SPR_NOACCESS, SPR_NOACCESS,
797
                 &spr_read_generic, &spr_write_generic,
798
                 0x00000000);
799
    /* XXX : not implemented */
800
    spr_register(env, SPR_PMC2, "PMC2",
801
                 SPR_NOACCESS, SPR_NOACCESS,
802
                 &spr_read_generic, &spr_write_generic,
803
                 0x00000000);
804
    /* XXX : not implemented */
805
    spr_register(env, SPR_PMC3, "PMC3",
806
                 SPR_NOACCESS, SPR_NOACCESS,
807
                 &spr_read_generic, &spr_write_generic,
808
                 0x00000000);
809
    /* XXX : not implemented */
810
    spr_register(env, SPR_PMC4, "PMC4",
811
                 SPR_NOACCESS, SPR_NOACCESS,
812
                 &spr_read_generic, &spr_write_generic,
813
                 0x00000000);
814
    /* XXX : not implemented */
815
    spr_register(env, SPR_SIAR, "SIAR",
816
                 SPR_NOACCESS, SPR_NOACCESS,
817
                 &spr_read_generic, SPR_NOACCESS,
818
                 0x00000000);
819
    spr_register(env, SPR_UMMCR0, "UMMCR0",
820
                 &spr_read_ureg, SPR_NOACCESS,
821
                 &spr_read_ureg, SPR_NOACCESS,
822
                 0x00000000);
823
    spr_register(env, SPR_UMMCR1, "UMMCR1",
824
                 &spr_read_ureg, SPR_NOACCESS,
825
                 &spr_read_ureg, SPR_NOACCESS,
826
                 0x00000000);
827
    spr_register(env, SPR_UPMC1, "UPMC1",
828
                 &spr_read_ureg, SPR_NOACCESS,
829
                 &spr_read_ureg, SPR_NOACCESS,
830
                 0x00000000);
831
    spr_register(env, SPR_UPMC2, "UPMC2",
832
                 &spr_read_ureg, SPR_NOACCESS,
833
                 &spr_read_ureg, SPR_NOACCESS,
834
                 0x00000000);
835
    spr_register(env, SPR_UPMC3, "UPMC3",
836
                 &spr_read_ureg, SPR_NOACCESS,
837
                 &spr_read_ureg, SPR_NOACCESS,
838
                 0x00000000);
839
    spr_register(env, SPR_UPMC4, "UPMC4",
840
                 &spr_read_ureg, SPR_NOACCESS,
841
                 &spr_read_ureg, SPR_NOACCESS,
842
                 0x00000000);
843
    spr_register(env, SPR_USIAR, "USIAR",
844
                 &spr_read_ureg, SPR_NOACCESS,
845
                 &spr_read_ureg, SPR_NOACCESS,
846
                 0x00000000);
847
    /* External access control */
848
    /* XXX : not implemented */
849
    spr_register(env, SPR_EAR, "EAR",
850
                 SPR_NOACCESS, SPR_NOACCESS,
851
                 &spr_read_generic, &spr_write_generic,
852
                 0x00000000);
853
}
854

    
855
static void gen_spr_thrm (CPUPPCState *env)
856
{
857
    /* Thermal management */
858
    /* XXX : not implemented */
859
    spr_register(env, SPR_THRM1, "THRM1",
860
                 SPR_NOACCESS, SPR_NOACCESS,
861
                 &spr_read_generic, &spr_write_generic,
862
                 0x00000000);
863
    /* XXX : not implemented */
864
    spr_register(env, SPR_THRM2, "THRM2",
865
                 SPR_NOACCESS, SPR_NOACCESS,
866
                 &spr_read_generic, &spr_write_generic,
867
                 0x00000000);
868
    /* XXX : not implemented */
869
    spr_register(env, SPR_THRM3, "THRM3",
870
                 SPR_NOACCESS, SPR_NOACCESS,
871
                 &spr_read_generic, &spr_write_generic,
872
                 0x00000000);
873
}
874

    
875
/* SPR specific to PowerPC 604 implementation */
876
static void gen_spr_604 (CPUPPCState *env)
877
{
878
    /* Processor identification */
879
    spr_register(env, SPR_PIR, "PIR",
880
                 SPR_NOACCESS, SPR_NOACCESS,
881
                 &spr_read_generic, &spr_write_pir,
882
                 0x00000000);
883
    /* Breakpoints */
884
    /* XXX : not implemented */
885
    spr_register(env, SPR_IABR, "IABR",
886
                 SPR_NOACCESS, SPR_NOACCESS,
887
                 &spr_read_generic, &spr_write_generic,
888
                 0x00000000);
889
    /* XXX : not implemented */
890
    spr_register(env, SPR_DABR, "DABR",
891
                 SPR_NOACCESS, SPR_NOACCESS,
892
                 &spr_read_generic, &spr_write_generic,
893
                 0x00000000);
894
    /* Performance counters */
895
    /* XXX : not implemented */
896
    spr_register(env, SPR_MMCR0, "MMCR0",
897
                 SPR_NOACCESS, SPR_NOACCESS,
898
                 &spr_read_generic, &spr_write_generic,
899
                 0x00000000);
900
    /* XXX : not implemented */
901
    spr_register(env, SPR_MMCR1, "MMCR1",
902
                 SPR_NOACCESS, SPR_NOACCESS,
903
                 &spr_read_generic, &spr_write_generic,
904
                 0x00000000);
905
    /* XXX : not implemented */
906
    spr_register(env, SPR_PMC1, "PMC1",
907
                 SPR_NOACCESS, SPR_NOACCESS,
908
                 &spr_read_generic, &spr_write_generic,
909
                 0x00000000);
910
    /* XXX : not implemented */
911
    spr_register(env, SPR_PMC2, "PMC2",
912
                 SPR_NOACCESS, SPR_NOACCESS,
913
                 &spr_read_generic, &spr_write_generic,
914
                 0x00000000);
915
    /* XXX : not implemented */
916
    spr_register(env, SPR_PMC3, "PMC3",
917
                 SPR_NOACCESS, SPR_NOACCESS,
918
                 &spr_read_generic, &spr_write_generic,
919
                 0x00000000);
920
    /* XXX : not implemented */
921
    spr_register(env, SPR_PMC4, "PMC4",
922
                 SPR_NOACCESS, SPR_NOACCESS,
923
                 &spr_read_generic, &spr_write_generic,
924
                 0x00000000);
925
    /* XXX : not implemented */
926
    spr_register(env, SPR_SIAR, "SIAR",
927
                 SPR_NOACCESS, SPR_NOACCESS,
928
                 &spr_read_generic, SPR_NOACCESS,
929
                 0x00000000);
930
    /* XXX : not implemented */
931
    spr_register(env, SPR_SDA, "SDA",
932
                 SPR_NOACCESS, SPR_NOACCESS,
933
                 &spr_read_generic, SPR_NOACCESS,
934
                 0x00000000);
935
    /* External access control */
936
    /* XXX : not implemented */
937
    spr_register(env, SPR_EAR, "EAR",
938
                 SPR_NOACCESS, SPR_NOACCESS,
939
                 &spr_read_generic, &spr_write_generic,
940
                 0x00000000);
941
}
942

    
943
/* SPR specific to PowerPC 603 implementation */
944
static void gen_spr_603 (CPUPPCState *env)
945
{
946
    /* External access control */
947
    /* XXX : not implemented */
948
    spr_register(env, SPR_EAR, "EAR",
949
                 SPR_NOACCESS, SPR_NOACCESS,
950
                 &spr_read_generic, &spr_write_generic,
951
                 0x00000000);
952
}
953

    
954
/* SPR specific to PowerPC G2 implementation */
955
static void gen_spr_G2 (CPUPPCState *env)
956
{
957
    /* Memory base address */
958
    /* MBAR */
959
    spr_register(env, SPR_MBAR, "MBAR",
960
                 SPR_NOACCESS, SPR_NOACCESS,
961
                 &spr_read_generic, &spr_write_generic,
962
                 0x00000000);
963
    /* System version register */
964
    /* SVR */
965
    spr_register(env, SPR_SVR, "SVR",
966
                 SPR_NOACCESS, SPR_NOACCESS,
967
                 &spr_read_generic, SPR_NOACCESS,
968
                 0x00000000);
969
    /* Exception processing */
970
    spr_register(env, SPR_BOOKE_CSRR0, "CSRR0",
971
                 SPR_NOACCESS, SPR_NOACCESS,
972
                 &spr_read_generic, &spr_write_generic,
973
                 0x00000000);
974
    spr_register(env, SPR_BOOKE_CSRR1, "CSRR1",
975
                 SPR_NOACCESS, SPR_NOACCESS,
976
                 &spr_read_generic, &spr_write_generic,
977
                 0x00000000);
978
    /* Breakpoints */
979
    /* XXX : not implemented */
980
    spr_register(env, SPR_DABR, "DABR",
981
                 SPR_NOACCESS, SPR_NOACCESS,
982
                 &spr_read_generic, &spr_write_generic,
983
                 0x00000000);
984
    /* XXX : not implemented */
985
    spr_register(env, SPR_DABR2, "DABR2",
986
                 SPR_NOACCESS, SPR_NOACCESS,
987
                 &spr_read_generic, &spr_write_generic,
988
                 0x00000000);
989
    /* XXX : not implemented */
990
    spr_register(env, SPR_IABR, "IABR",
991
                 SPR_NOACCESS, SPR_NOACCESS,
992
                 &spr_read_generic, &spr_write_generic,
993
                 0x00000000);
994
    /* XXX : not implemented */
995
    spr_register(env, SPR_IABR2, "IABR2",
996
                 SPR_NOACCESS, SPR_NOACCESS,
997
                 &spr_read_generic, &spr_write_generic,
998
                 0x00000000);
999
    /* XXX : not implemented */
1000
    spr_register(env, SPR_IBCR, "IBCR",
1001
                 SPR_NOACCESS, SPR_NOACCESS,
1002
                 &spr_read_generic, &spr_write_generic,
1003
                 0x00000000);
1004
    /* XXX : not implemented */
1005
    spr_register(env, SPR_DBCR, "DBCR",
1006
                 SPR_NOACCESS, SPR_NOACCESS,
1007
                 &spr_read_generic, &spr_write_generic,
1008
                 0x00000000);
1009
}
1010

    
1011
/* SPR specific to PowerPC 602 implementation */
1012
static void gen_spr_602 (CPUPPCState *env)
1013
{
1014
    /* ESA registers */
1015
    /* XXX : not implemented */
1016
    spr_register(env, SPR_SER, "SER",
1017
                 SPR_NOACCESS, SPR_NOACCESS,
1018
                 &spr_read_generic, &spr_write_generic,
1019
                 0x00000000);
1020
    /* XXX : not implemented */
1021
    spr_register(env, SPR_SEBR, "SEBR",
1022
                 SPR_NOACCESS, SPR_NOACCESS,
1023
                 &spr_read_generic, &spr_write_generic,
1024
                 0x00000000);
1025
    /* XXX : not implemented */
1026
    spr_register(env, SPR_ESASRR, "ESASRR",
1027
                 SPR_NOACCESS, SPR_NOACCESS,
1028
                 &spr_read_generic, &spr_write_generic,
1029
                 0x00000000);
1030
    /* Floating point status */
1031
    /* XXX : not implemented */
1032
    spr_register(env, SPR_SP, "SP",
1033
                 SPR_NOACCESS, SPR_NOACCESS,
1034
                 &spr_read_generic, &spr_write_generic,
1035
                 0x00000000);
1036
    /* XXX : not implemented */
1037
    spr_register(env, SPR_LT, "LT",
1038
                 SPR_NOACCESS, SPR_NOACCESS,
1039
                 &spr_read_generic, &spr_write_generic,
1040
                 0x00000000);
1041
    /* Watchdog timer */
1042
    /* XXX : not implemented */
1043
    spr_register(env, SPR_TCR, "TCR",
1044
                 SPR_NOACCESS, SPR_NOACCESS,
1045
                 &spr_read_generic, &spr_write_generic,
1046
                 0x00000000);
1047
    /* Interrupt base */
1048
    spr_register(env, SPR_IBR, "IBR",
1049
                 SPR_NOACCESS, SPR_NOACCESS,
1050
                 &spr_read_generic, &spr_write_generic,
1051
                 0x00000000);
1052
    /* XXX : not implemented */
1053
    spr_register(env, SPR_IABR, "IABR",
1054
                 SPR_NOACCESS, SPR_NOACCESS,
1055
                 &spr_read_generic, &spr_write_generic,
1056
                 0x00000000);
1057
}
1058

    
1059
/* SPR specific to PowerPC 601 implementation */
1060
static void gen_spr_601 (CPUPPCState *env)
1061
{
1062
    /* Multiplication/division register */
1063
    /* MQ */
1064
    spr_register(env, SPR_MQ, "MQ",
1065
                 &spr_read_generic, &spr_write_generic,
1066
                 &spr_read_generic, &spr_write_generic,
1067
                 0x00000000);
1068
    /* RTC registers */
1069
    spr_register(env, SPR_601_RTCU, "RTCU",
1070
                 SPR_NOACCESS, SPR_NOACCESS,
1071
                 SPR_NOACCESS, &spr_write_601_rtcu,
1072
                 0x00000000);
1073
    spr_register(env, SPR_601_VRTCU, "RTCU",
1074
                 &spr_read_601_rtcu, SPR_NOACCESS,
1075
                 &spr_read_601_rtcu, SPR_NOACCESS,
1076
                 0x00000000);
1077
    spr_register(env, SPR_601_RTCL, "RTCL",
1078
                 SPR_NOACCESS, SPR_NOACCESS,
1079
                 SPR_NOACCESS, &spr_write_601_rtcl,
1080
                 0x00000000);
1081
    spr_register(env, SPR_601_VRTCL, "RTCL",
1082
                 &spr_read_601_rtcl, SPR_NOACCESS,
1083
                 &spr_read_601_rtcl, SPR_NOACCESS,
1084
                 0x00000000);
1085
    /* Timer */
1086
#if 0 /* ? */
1087
    spr_register(env, SPR_601_UDECR, "UDECR",
1088
                 &spr_read_decr, SPR_NOACCESS,
1089
                 &spr_read_decr, SPR_NOACCESS,
1090
                 0x00000000);
1091
#endif
1092
    /* External access control */
1093
    /* XXX : not implemented */
1094
    spr_register(env, SPR_EAR, "EAR",
1095
                 SPR_NOACCESS, SPR_NOACCESS,
1096
                 &spr_read_generic, &spr_write_generic,
1097
                 0x00000000);
1098
    /* Memory management */
1099
    spr_register(env, SPR_IBAT0U, "IBAT0U",
1100
                 SPR_NOACCESS, SPR_NOACCESS,
1101
                 &spr_read_601_ubat, &spr_write_601_ubatu,
1102
                 0x00000000);
1103
    spr_register(env, SPR_IBAT0L, "IBAT0L",
1104
                 SPR_NOACCESS, SPR_NOACCESS,
1105
                 &spr_read_601_ubat, &spr_write_601_ubatl,
1106
                 0x00000000);
1107
    spr_register(env, SPR_IBAT1U, "IBAT1U",
1108
                 SPR_NOACCESS, SPR_NOACCESS,
1109
                 &spr_read_601_ubat, &spr_write_601_ubatu,
1110
                 0x00000000);
1111
    spr_register(env, SPR_IBAT1L, "IBAT1L",
1112
                 SPR_NOACCESS, SPR_NOACCESS,
1113
                 &spr_read_601_ubat, &spr_write_601_ubatl,
1114
                 0x00000000);
1115
    spr_register(env, SPR_IBAT2U, "IBAT2U",
1116
                 SPR_NOACCESS, SPR_NOACCESS,
1117
                 &spr_read_601_ubat, &spr_write_601_ubatu,
1118
                 0x00000000);
1119
    spr_register(env, SPR_IBAT2L, "IBAT2L",
1120
                 SPR_NOACCESS, SPR_NOACCESS,
1121
                 &spr_read_601_ubat, &spr_write_601_ubatl,
1122
                 0x00000000);
1123
    spr_register(env, SPR_IBAT3U, "IBAT3U",
1124
                 SPR_NOACCESS, SPR_NOACCESS,
1125
                 &spr_read_601_ubat, &spr_write_601_ubatu,
1126
                 0x00000000);
1127
    spr_register(env, SPR_IBAT3L, "IBAT3L",
1128
                 SPR_NOACCESS, SPR_NOACCESS,
1129
                 &spr_read_601_ubat, &spr_write_601_ubatl,
1130
                 0x00000000);
1131
    env->nb_BATs = 4;
1132
}
1133

    
1134
static void gen_spr_74xx (CPUPPCState *env)
1135
{
1136
    /* Processor identification */
1137
    spr_register(env, SPR_PIR, "PIR",
1138
                 SPR_NOACCESS, SPR_NOACCESS,
1139
                 &spr_read_generic, &spr_write_pir,
1140
                 0x00000000);
1141
    /* XXX : not implemented */
1142
    spr_register(env, SPR_MMCR2, "MMCR2",
1143
                 SPR_NOACCESS, SPR_NOACCESS,
1144
                 &spr_read_generic, &spr_write_generic,
1145
                 0x00000000);
1146
    spr_register(env, SPR_UMMCR2, "UMMCR2",
1147
                 &spr_read_ureg, SPR_NOACCESS,
1148
                 &spr_read_ureg, SPR_NOACCESS,
1149
                 0x00000000);
1150
    /* XXX: not implemented */
1151
    spr_register(env, SPR_BAMR, "BAMR",
1152
                 SPR_NOACCESS, SPR_NOACCESS,
1153
                 &spr_read_generic, &spr_write_generic,
1154
                 0x00000000);
1155
    spr_register(env, SPR_UBAMR, "UBAMR",
1156
                 &spr_read_ureg, SPR_NOACCESS,
1157
                 &spr_read_ureg, SPR_NOACCESS,
1158
                 0x00000000);
1159
    spr_register(env, SPR_MSSCR0, "MSSCR0",
1160
                 SPR_NOACCESS, SPR_NOACCESS,
1161
                 &spr_read_generic, &spr_write_generic,
1162
                 0x00000000);
1163
    /* Hardware implementation registers */
1164
    /* XXX : not implemented */
1165
    spr_register(env, SPR_HID0, "HID0",
1166
                 SPR_NOACCESS, SPR_NOACCESS,
1167
                 &spr_read_generic, &spr_write_generic,
1168
                 0x00000000);
1169
    /* XXX : not implemented */
1170
    spr_register(env, SPR_HID1, "HID1",
1171
                 SPR_NOACCESS, SPR_NOACCESS,
1172
                 &spr_read_generic, &spr_write_generic,
1173
                 0x00000000);
1174
    /* Altivec */
1175
    spr_register(env, SPR_VRSAVE, "VRSAVE",
1176
                 &spr_read_generic, &spr_write_generic,
1177
                 &spr_read_generic, &spr_write_generic,
1178
                 0x00000000);
1179
}
1180

    
1181
#if defined (TODO)
1182
static void gen_l3_ctrl (CPUPPCState *env)
1183
{
1184
    /* L3CR */
1185
    /* XXX : not implemented */
1186
    spr_register(env, SPR_L3CR, "L3CR",
1187
                 SPR_NOACCESS, SPR_NOACCESS,
1188
                 &spr_read_generic, &spr_write_generic,
1189
                 0x00000000);
1190
    /* L3ITCR0 */
1191
    spr_register(env, SPR_L3ITCR0, "L3ITCR0",
1192
                 SPR_NOACCESS, SPR_NOACCESS,
1193
                 &spr_read_generic, &spr_write_generic,
1194
                 0x00000000);
1195
    /* L3ITCR1 */
1196
    spr_register(env, SPR_L3ITCR1, "L3ITCR1",
1197
                 SPR_NOACCESS, SPR_NOACCESS,
1198
                 &spr_read_generic, &spr_write_generic,
1199
                 0x00000000);
1200
    /* L3ITCR2 */
1201
    spr_register(env, SPR_L3ITCR2, "L3ITCR2",
1202
                 SPR_NOACCESS, SPR_NOACCESS,
1203
                 &spr_read_generic, &spr_write_generic,
1204
                 0x00000000);
1205
    /* L3ITCR3 */
1206
    spr_register(env, SPR_L3ITCR3, "L3ITCR3",
1207
                 SPR_NOACCESS, SPR_NOACCESS,
1208
                 &spr_read_generic, &spr_write_generic,
1209
                 0x00000000);
1210
    /* L3OHCR */
1211
    spr_register(env, SPR_L3OHCR, "L3OHCR",
1212
                 SPR_NOACCESS, SPR_NOACCESS,
1213
                 &spr_read_generic, &spr_write_generic,
1214
                 0x00000000);
1215
    /* L3PM */
1216
    spr_register(env, SPR_L3PM, "L3PM",
1217
                 SPR_NOACCESS, SPR_NOACCESS,
1218
                 &spr_read_generic, &spr_write_generic,
1219
                 0x00000000);
1220
}
1221
#endif /* TODO */
1222

    
1223
#if defined (TODO)
1224
static void gen_74xx_soft_tlb (CPUPPCState *env)
1225
{
1226
    /* XXX: TODO */
1227
    spr_register(env, SPR_PTEHI, "PTEHI",
1228
                 SPR_NOACCESS, SPR_NOACCESS,
1229
                 &spr_read_generic, &spr_write_generic,
1230
                 0x00000000);
1231
    spr_register(env, SPR_PTELO, "PTELO",
1232
                 SPR_NOACCESS, SPR_NOACCESS,
1233
                 &spr_read_generic, &spr_write_generic,
1234
                 0x00000000);
1235
    spr_register(env, SPR_TLBMISS, "TLBMISS",
1236
                 SPR_NOACCESS, SPR_NOACCESS,
1237
                 &spr_read_generic, &spr_write_generic,
1238
                 0x00000000);
1239
}
1240
#endif /* TODO */
1241

    
1242
/* PowerPC BookE SPR */
1243
static void gen_spr_BookE (CPUPPCState *env)
1244
{
1245
    /* Processor identification */
1246
    spr_register(env, SPR_BOOKE_PIR, "PIR",
1247
                 SPR_NOACCESS, SPR_NOACCESS,
1248
                 &spr_read_generic, &spr_write_pir,
1249
                 0x00000000);
1250
    /* Interrupt processing */
1251
    spr_register(env, SPR_BOOKE_CSRR0, "CSRR0",
1252
                 SPR_NOACCESS, SPR_NOACCESS,
1253
                 &spr_read_generic, &spr_write_generic,
1254
                 0x00000000);
1255
    spr_register(env, SPR_BOOKE_CSRR1, "CSRR1",
1256
                 SPR_NOACCESS, SPR_NOACCESS,
1257
                 &spr_read_generic, &spr_write_generic,
1258
                 0x00000000);
1259
#if 0
1260
    spr_register(env, SPR_BOOKE_DSRR0, "DSRR0",
1261
                 SPR_NOACCESS, SPR_NOACCESS,
1262
                 &spr_read_generic, &spr_write_generic,
1263
                 0x00000000);
1264
    spr_register(env, SPR_BOOKE_DSRR1, "DSRR1",
1265
                 SPR_NOACCESS, SPR_NOACCESS,
1266
                 &spr_read_generic, &spr_write_generic,
1267
                 0x00000000);
1268
#endif
1269
    /* Debug */
1270
    /* XXX : not implemented */
1271
    spr_register(env, SPR_BOOKE_IAC1, "IAC1",
1272
                 SPR_NOACCESS, SPR_NOACCESS,
1273
                 &spr_read_generic, &spr_write_generic,
1274
                 0x00000000);
1275
    /* XXX : not implemented */
1276
    spr_register(env, SPR_BOOKE_IAC2, "IAC2",
1277
                 SPR_NOACCESS, SPR_NOACCESS,
1278
                 &spr_read_generic, &spr_write_generic,
1279
                 0x00000000);
1280
    /* XXX : not implemented */
1281
    spr_register(env, SPR_BOOKE_IAC3, "IAC3",
1282
                 SPR_NOACCESS, SPR_NOACCESS,
1283
                 &spr_read_generic, &spr_write_generic,
1284
                 0x00000000);
1285
    /* XXX : not implemented */
1286
    spr_register(env, SPR_BOOKE_IAC4, "IAC4",
1287
                 SPR_NOACCESS, SPR_NOACCESS,
1288
                 &spr_read_generic, &spr_write_generic,
1289
                 0x00000000);
1290
    /* XXX : not implemented */
1291
    spr_register(env, SPR_BOOKE_DAC1, "DAC1",
1292
                 SPR_NOACCESS, SPR_NOACCESS,
1293
                 &spr_read_generic, &spr_write_generic,
1294
                 0x00000000);
1295
    /* XXX : not implemented */
1296
    spr_register(env, SPR_BOOKE_DAC2, "DAC2",
1297
                 SPR_NOACCESS, SPR_NOACCESS,
1298
                 &spr_read_generic, &spr_write_generic,
1299
                 0x00000000);
1300
    /* XXX : not implemented */
1301
    spr_register(env, SPR_BOOKE_DVC1, "DVC1",
1302
                 SPR_NOACCESS, SPR_NOACCESS,
1303
                 &spr_read_generic, &spr_write_generic,
1304
                 0x00000000);
1305
    /* XXX : not implemented */
1306
    spr_register(env, SPR_BOOKE_DVC2, "DVC2",
1307
                 SPR_NOACCESS, SPR_NOACCESS,
1308
                 &spr_read_generic, &spr_write_generic,
1309
                 0x00000000);
1310
    /* XXX : not implemented */
1311
    spr_register(env, SPR_BOOKE_DBCR0, "DBCR0",
1312
                 SPR_NOACCESS, SPR_NOACCESS,
1313
                 &spr_read_generic, &spr_write_generic,
1314
                 0x00000000);
1315
    /* XXX : not implemented */
1316
    spr_register(env, SPR_BOOKE_DBCR1, "DBCR1",
1317
                 SPR_NOACCESS, SPR_NOACCESS,
1318
                 &spr_read_generic, &spr_write_generic,
1319
                 0x00000000);
1320
    /* XXX : not implemented */
1321
    spr_register(env, SPR_BOOKE_DBCR2, "DBCR2",
1322
                 SPR_NOACCESS, SPR_NOACCESS,
1323
                 &spr_read_generic, &spr_write_generic,
1324
                 0x00000000);
1325
    /* XXX : not implemented */
1326
    spr_register(env, SPR_BOOKE_DBSR, "DBSR",
1327
                 SPR_NOACCESS, SPR_NOACCESS,
1328
                 &spr_read_generic, &spr_write_clear,
1329
                 0x00000000);
1330
    spr_register(env, SPR_BOOKE_DEAR, "DEAR",
1331
                 SPR_NOACCESS, SPR_NOACCESS,
1332
                 &spr_read_generic, &spr_write_generic,
1333
                 0x00000000);
1334
    spr_register(env, SPR_BOOKE_ESR, "ESR",
1335
                 SPR_NOACCESS, SPR_NOACCESS,
1336
                 &spr_read_generic, &spr_write_generic,
1337
                 0x00000000);
1338
    spr_register(env, SPR_BOOKE_IVPR, "IVPR",
1339
                 SPR_NOACCESS, SPR_NOACCESS,
1340
                 &spr_read_generic, &spr_write_excp_prefix,
1341
                 0x00000000);
1342
    /* Exception vectors */
1343
    spr_register(env, SPR_BOOKE_IVOR0, "IVOR0",
1344
                 SPR_NOACCESS, SPR_NOACCESS,
1345
                 &spr_read_generic, &spr_write_excp_vector,
1346
                 0x00000000);
1347
    spr_register(env, SPR_BOOKE_IVOR1, "IVOR1",
1348
                 SPR_NOACCESS, SPR_NOACCESS,
1349
                 &spr_read_generic, &spr_write_excp_vector,
1350
                 0x00000000);
1351
    spr_register(env, SPR_BOOKE_IVOR2, "IVOR2",
1352
                 SPR_NOACCESS, SPR_NOACCESS,
1353
                 &spr_read_generic, &spr_write_excp_vector,
1354
                 0x00000000);
1355
    spr_register(env, SPR_BOOKE_IVOR3, "IVOR3",
1356
                 SPR_NOACCESS, SPR_NOACCESS,
1357
                 &spr_read_generic, &spr_write_excp_vector,
1358
                 0x00000000);
1359
    spr_register(env, SPR_BOOKE_IVOR4, "IVOR4",
1360
                 SPR_NOACCESS, SPR_NOACCESS,
1361
                 &spr_read_generic, &spr_write_excp_vector,
1362
                 0x00000000);
1363
    spr_register(env, SPR_BOOKE_IVOR5, "IVOR5",
1364
                 SPR_NOACCESS, SPR_NOACCESS,
1365
                 &spr_read_generic, &spr_write_excp_vector,
1366
                 0x00000000);
1367
    spr_register(env, SPR_BOOKE_IVOR6, "IVOR6",
1368
                 SPR_NOACCESS, SPR_NOACCESS,
1369
                 &spr_read_generic, &spr_write_excp_vector,
1370
                 0x00000000);
1371
    spr_register(env, SPR_BOOKE_IVOR7, "IVOR7",
1372
                 SPR_NOACCESS, SPR_NOACCESS,
1373
                 &spr_read_generic, &spr_write_excp_vector,
1374
                 0x00000000);
1375
    spr_register(env, SPR_BOOKE_IVOR8, "IVOR8",
1376
                 SPR_NOACCESS, SPR_NOACCESS,
1377
                 &spr_read_generic, &spr_write_excp_vector,
1378
                 0x00000000);
1379
    spr_register(env, SPR_BOOKE_IVOR9, "IVOR9",
1380
                 SPR_NOACCESS, SPR_NOACCESS,
1381
                 &spr_read_generic, &spr_write_excp_vector,
1382
                 0x00000000);
1383
    spr_register(env, SPR_BOOKE_IVOR10, "IVOR10",
1384
                 SPR_NOACCESS, SPR_NOACCESS,
1385
                 &spr_read_generic, &spr_write_excp_vector,
1386
                 0x00000000);
1387
    spr_register(env, SPR_BOOKE_IVOR11, "IVOR11",
1388
                 SPR_NOACCESS, SPR_NOACCESS,
1389
                 &spr_read_generic, &spr_write_excp_vector,
1390
                 0x00000000);
1391
    spr_register(env, SPR_BOOKE_IVOR12, "IVOR12",
1392
                 SPR_NOACCESS, SPR_NOACCESS,
1393
                 &spr_read_generic, &spr_write_excp_vector,
1394
                 0x00000000);
1395
    spr_register(env, SPR_BOOKE_IVOR13, "IVOR13",
1396
                 SPR_NOACCESS, SPR_NOACCESS,
1397
                 &spr_read_generic, &spr_write_excp_vector,
1398
                 0x00000000);
1399
    spr_register(env, SPR_BOOKE_IVOR14, "IVOR14",
1400
                 SPR_NOACCESS, SPR_NOACCESS,
1401
                 &spr_read_generic, &spr_write_excp_vector,
1402
                 0x00000000);
1403
    spr_register(env, SPR_BOOKE_IVOR15, "IVOR15",
1404
                 SPR_NOACCESS, SPR_NOACCESS,
1405
                 &spr_read_generic, &spr_write_excp_vector,
1406
                 0x00000000);
1407
#if 0
1408
    spr_register(env, SPR_BOOKE_IVOR32, "IVOR32",
1409
                 SPR_NOACCESS, SPR_NOACCESS,
1410
                 &spr_read_generic, &spr_write_excp_vector,
1411
                 0x00000000);
1412
    spr_register(env, SPR_BOOKE_IVOR33, "IVOR33",
1413
                 SPR_NOACCESS, SPR_NOACCESS,
1414
                 &spr_read_generic, &spr_write_excp_vector,
1415
                 0x00000000);
1416
    spr_register(env, SPR_BOOKE_IVOR34, "IVOR34",
1417
                 SPR_NOACCESS, SPR_NOACCESS,
1418
                 &spr_read_generic, &spr_write_excp_vector,
1419
                 0x00000000);
1420
    spr_register(env, SPR_BOOKE_IVOR35, "IVOR35",
1421
                 SPR_NOACCESS, SPR_NOACCESS,
1422
                 &spr_read_generic, &spr_write_excp_vector,
1423
                 0x00000000);
1424
    spr_register(env, SPR_BOOKE_IVOR36, "IVOR36",
1425
                 SPR_NOACCESS, SPR_NOACCESS,
1426
                 &spr_read_generic, &spr_write_excp_vector,
1427
                 0x00000000);
1428
    spr_register(env, SPR_BOOKE_IVOR37, "IVOR37",
1429
                 SPR_NOACCESS, SPR_NOACCESS,
1430
                 &spr_read_generic, &spr_write_excp_vector,
1431
                 0x00000000);
1432
#endif
1433
    spr_register(env, SPR_BOOKE_PID, "PID",
1434
                 SPR_NOACCESS, SPR_NOACCESS,
1435
                 &spr_read_generic, &spr_write_generic,
1436
                 0x00000000);
1437
    spr_register(env, SPR_BOOKE_TCR, "TCR",
1438
                 SPR_NOACCESS, SPR_NOACCESS,
1439
                 &spr_read_generic, &spr_write_booke_tcr,
1440
                 0x00000000);
1441
    spr_register(env, SPR_BOOKE_TSR, "TSR",
1442
                 SPR_NOACCESS, SPR_NOACCESS,
1443
                 &spr_read_generic, &spr_write_booke_tsr,
1444
                 0x00000000);
1445
    /* Timer */
1446
    spr_register(env, SPR_DECR, "DECR",
1447
                 SPR_NOACCESS, SPR_NOACCESS,
1448
                 &spr_read_decr, &spr_write_decr,
1449
                 0x00000000);
1450
    spr_register(env, SPR_BOOKE_DECAR, "DECAR",
1451
                 SPR_NOACCESS, SPR_NOACCESS,
1452
                 SPR_NOACCESS, &spr_write_generic,
1453
                 0x00000000);
1454
    /* SPRGs */
1455
    spr_register(env, SPR_USPRG0, "USPRG0",
1456
                 &spr_read_generic, &spr_write_generic,
1457
                 &spr_read_generic, &spr_write_generic,
1458
                 0x00000000);
1459
    spr_register(env, SPR_SPRG4, "SPRG4",
1460
                 SPR_NOACCESS, SPR_NOACCESS,
1461
                 &spr_read_generic, &spr_write_generic,
1462
                 0x00000000);
1463
    spr_register(env, SPR_USPRG4, "USPRG4",
1464
                 &spr_read_ureg, SPR_NOACCESS,
1465
                 &spr_read_ureg, SPR_NOACCESS,
1466
                 0x00000000);
1467
    spr_register(env, SPR_SPRG5, "SPRG5",
1468
                 SPR_NOACCESS, SPR_NOACCESS,
1469
                 &spr_read_generic, &spr_write_generic,
1470
                 0x00000000);
1471
    spr_register(env, SPR_USPRG5, "USPRG5",
1472
                 &spr_read_ureg, SPR_NOACCESS,
1473
                 &spr_read_ureg, SPR_NOACCESS,
1474
                 0x00000000);
1475
    spr_register(env, SPR_SPRG6, "SPRG6",
1476
                 SPR_NOACCESS, SPR_NOACCESS,
1477
                 &spr_read_generic, &spr_write_generic,
1478
                 0x00000000);
1479
    spr_register(env, SPR_USPRG6, "USPRG6",
1480
                 &spr_read_ureg, SPR_NOACCESS,
1481
                 &spr_read_ureg, SPR_NOACCESS,
1482
                 0x00000000);
1483
    spr_register(env, SPR_SPRG7, "SPRG7",
1484
                 SPR_NOACCESS, SPR_NOACCESS,
1485
                 &spr_read_generic, &spr_write_generic,
1486
                 0x00000000);
1487
    spr_register(env, SPR_USPRG7, "USPRG7",
1488
                 &spr_read_ureg, SPR_NOACCESS,
1489
                 &spr_read_ureg, SPR_NOACCESS,
1490
                 0x00000000);
1491
}
1492

    
1493
/* FSL storage control registers */
1494
#if defined(TODO)
1495
static void gen_spr_BookE_FSL (CPUPPCState *env)
1496
{
1497
    /* TLB assist registers */
1498
    spr_register(env, SPR_BOOKE_MAS0, "MAS0",
1499
                 SPR_NOACCESS, SPR_NOACCESS,
1500
                 &spr_read_generic, &spr_write_generic,
1501
                 0x00000000);
1502
    spr_register(env, SPR_BOOKE_MAS1, "MAS2",
1503
                 SPR_NOACCESS, SPR_NOACCESS,
1504
                 &spr_read_generic, &spr_write_generic,
1505
                 0x00000000);
1506
    spr_register(env, SPR_BOOKE_MAS2, "MAS3",
1507
                 SPR_NOACCESS, SPR_NOACCESS,
1508
                 &spr_read_generic, &spr_write_generic,
1509
                 0x00000000);
1510
    spr_register(env, SPR_BOOKE_MAS3, "MAS4",
1511
                 SPR_NOACCESS, SPR_NOACCESS,
1512
                 &spr_read_generic, &spr_write_generic,
1513
                 0x00000000);
1514
    spr_register(env, SPR_BOOKE_MAS4, "MAS5",
1515
                 SPR_NOACCESS, SPR_NOACCESS,
1516
                 &spr_read_generic, &spr_write_generic,
1517
                 0x00000000);
1518
    spr_register(env, SPR_BOOKE_MAS6, "MAS6",
1519
                 SPR_NOACCESS, SPR_NOACCESS,
1520
                 &spr_read_generic, &spr_write_generic,
1521
                 0x00000000);
1522
    spr_register(env, SPR_BOOKE_MAS7, "MAS7",
1523
                 SPR_NOACCESS, SPR_NOACCESS,
1524
                 &spr_read_generic, &spr_write_generic,
1525
                 0x00000000);
1526
    if (env->nb_pids > 1) {
1527
        spr_register(env, SPR_BOOKE_PID1, "PID1",
1528
                     SPR_NOACCESS, SPR_NOACCESS,
1529
                     &spr_read_generic, &spr_write_generic,
1530
                     0x00000000);
1531
    }
1532
    if (env->nb_pids > 2) {
1533
        spr_register(env, SPR_BOOKE_PID2, "PID2",
1534
                     SPR_NOACCESS, SPR_NOACCESS,
1535
                     &spr_read_generic, &spr_write_generic,
1536
                     0x00000000);
1537
    }
1538
    spr_register(env, SPR_BOOKE_MMUCFG, "MMUCFG",
1539
                 SPR_NOACCESS, SPR_NOACCESS,
1540
                 &spr_read_generic, SPR_NOACCESS,
1541
                 0x00000000); /* TOFIX */
1542
    spr_register(env, SPR_BOOKE_MMUCSR0, "MMUCSR0",
1543
                 SPR_NOACCESS, SPR_NOACCESS,
1544
                 &spr_read_generic, &spr_write_generic,
1545
                 0x00000000); /* TOFIX */
1546
    switch (env->nb_ways) {
1547
    case 4:
1548
        spr_register(env, SPR_BOOKE_TLB3CFG, "TLB3CFG",
1549
                     SPR_NOACCESS, SPR_NOACCESS,
1550
                     &spr_read_generic, SPR_NOACCESS,
1551
                     0x00000000); /* TOFIX */
1552
        /* Fallthru */
1553
    case 3:
1554
        spr_register(env, SPR_BOOKE_TLB2CFG, "TLB2CFG",
1555
                     SPR_NOACCESS, SPR_NOACCESS,
1556
                     &spr_read_generic, SPR_NOACCESS,
1557
                     0x00000000); /* TOFIX */
1558
        /* Fallthru */
1559
    case 2:
1560
        spr_register(env, SPR_BOOKE_TLB1CFG, "TLB1CFG",
1561
                     SPR_NOACCESS, SPR_NOACCESS,
1562
                     &spr_read_generic, SPR_NOACCESS,
1563
                     0x00000000); /* TOFIX */
1564
        /* Fallthru */
1565
    case 1:
1566
        spr_register(env, SPR_BOOKE_TLB0CFG, "TLB0CFG",
1567
                     SPR_NOACCESS, SPR_NOACCESS,
1568
                     &spr_read_generic, SPR_NOACCESS,
1569
                     0x00000000); /* TOFIX */
1570
        /* Fallthru */
1571
    case 0:
1572
    default:
1573
        break;
1574
    }
1575
}
1576
#endif
1577

    
1578
/* SPR specific to PowerPC 440 implementation */
1579
static void gen_spr_440 (CPUPPCState *env)
1580
{
1581
    /* Cache control */
1582
    /* XXX : not implemented */
1583
    spr_register(env, SPR_440_DNV0, "DNV0",
1584
                 SPR_NOACCESS, SPR_NOACCESS,
1585
                 &spr_read_generic, &spr_write_generic,
1586
                 0x00000000);
1587
    /* XXX : not implemented */
1588
    spr_register(env, SPR_440_DNV1, "DNV1",
1589
                 SPR_NOACCESS, SPR_NOACCESS,
1590
                 &spr_read_generic, &spr_write_generic,
1591
                 0x00000000);
1592
    /* XXX : not implemented */
1593
    spr_register(env, SPR_440_DNV2, "DNV2",
1594
                 SPR_NOACCESS, SPR_NOACCESS,
1595
                 &spr_read_generic, &spr_write_generic,
1596
                 0x00000000);
1597
    /* XXX : not implemented */
1598
    spr_register(env, SPR_440_DNV3, "DNV3",
1599
                 SPR_NOACCESS, SPR_NOACCESS,
1600
                 &spr_read_generic, &spr_write_generic,
1601
                 0x00000000);
1602
    /* XXX : not implemented */
1603
    spr_register(env, SPR_440_DTV0, "DTV0",
1604
                 SPR_NOACCESS, SPR_NOACCESS,
1605
                 &spr_read_generic, &spr_write_generic,
1606
                 0x00000000);
1607
    /* XXX : not implemented */
1608
    spr_register(env, SPR_440_DTV1, "DTV1",
1609
                 SPR_NOACCESS, SPR_NOACCESS,
1610
                 &spr_read_generic, &spr_write_generic,
1611
                 0x00000000);
1612
    /* XXX : not implemented */
1613
    spr_register(env, SPR_440_DTV2, "DTV2",
1614
                 SPR_NOACCESS, SPR_NOACCESS,
1615
                 &spr_read_generic, &spr_write_generic,
1616
                 0x00000000);
1617
    /* XXX : not implemented */
1618
    spr_register(env, SPR_440_DTV3, "DTV3",
1619
                 SPR_NOACCESS, SPR_NOACCESS,
1620
                 &spr_read_generic, &spr_write_generic,
1621
                 0x00000000);
1622
    /* XXX : not implemented */
1623
    spr_register(env, SPR_440_DVLIM, "DVLIM",
1624
                 SPR_NOACCESS, SPR_NOACCESS,
1625
                 &spr_read_generic, &spr_write_generic,
1626
                 0x00000000);
1627
    /* XXX : not implemented */
1628
    spr_register(env, SPR_440_INV0, "INV0",
1629
                 SPR_NOACCESS, SPR_NOACCESS,
1630
                 &spr_read_generic, &spr_write_generic,
1631
                 0x00000000);
1632
    /* XXX : not implemented */
1633
    spr_register(env, SPR_440_INV1, "INV1",
1634
                 SPR_NOACCESS, SPR_NOACCESS,
1635
                 &spr_read_generic, &spr_write_generic,
1636
                 0x00000000);
1637
    /* XXX : not implemented */
1638
    spr_register(env, SPR_440_INV2, "INV2",
1639
                 SPR_NOACCESS, SPR_NOACCESS,
1640
                 &spr_read_generic, &spr_write_generic,
1641
                 0x00000000);
1642
    /* XXX : not implemented */
1643
    spr_register(env, SPR_440_INV3, "INV3",
1644
                 SPR_NOACCESS, SPR_NOACCESS,
1645
                 &spr_read_generic, &spr_write_generic,
1646
                 0x00000000);
1647
    /* XXX : not implemented */
1648
    spr_register(env, SPR_440_ITV0, "ITV0",
1649
                 SPR_NOACCESS, SPR_NOACCESS,
1650
                 &spr_read_generic, &spr_write_generic,
1651
                 0x00000000);
1652
    /* XXX : not implemented */
1653
    spr_register(env, SPR_440_ITV1, "ITV1",
1654
                 SPR_NOACCESS, SPR_NOACCESS,
1655
                 &spr_read_generic, &spr_write_generic,
1656
                 0x00000000);
1657
    /* XXX : not implemented */
1658
    spr_register(env, SPR_440_ITV2, "ITV2",
1659
                 SPR_NOACCESS, SPR_NOACCESS,
1660
                 &spr_read_generic, &spr_write_generic,
1661
                 0x00000000);
1662
    /* XXX : not implemented */
1663
    spr_register(env, SPR_440_ITV3, "ITV3",
1664
                 SPR_NOACCESS, SPR_NOACCESS,
1665
                 &spr_read_generic, &spr_write_generic,
1666
                 0x00000000);
1667
    /* XXX : not implemented */
1668
    spr_register(env, SPR_440_IVLIM, "IVLIM",
1669
                 SPR_NOACCESS, SPR_NOACCESS,
1670
                 &spr_read_generic, &spr_write_generic,
1671
                 0x00000000);
1672
    /* Cache debug */
1673
    /* XXX : not implemented */
1674
    spr_register(env, SPR_BOOKE_DCDBTRH, "DCDBTRH",
1675
                 SPR_NOACCESS, SPR_NOACCESS,
1676
                 &spr_read_generic, SPR_NOACCESS,
1677
                 0x00000000);
1678
    /* XXX : not implemented */
1679
    spr_register(env, SPR_BOOKE_DCDBTRL, "DCDBTRL",
1680
                 SPR_NOACCESS, SPR_NOACCESS,
1681
                 &spr_read_generic, SPR_NOACCESS,
1682
                 0x00000000);
1683
    /* XXX : not implemented */
1684
    spr_register(env, SPR_BOOKE_ICDBDR, "ICDBDR",
1685
                 SPR_NOACCESS, SPR_NOACCESS,
1686
                 &spr_read_generic, SPR_NOACCESS,
1687
                 0x00000000);
1688
    /* XXX : not implemented */
1689
    spr_register(env, SPR_BOOKE_ICDBTRH, "ICDBTRH",
1690
                 SPR_NOACCESS, SPR_NOACCESS,
1691
                 &spr_read_generic, SPR_NOACCESS,
1692
                 0x00000000);
1693
    /* XXX : not implemented */
1694
    spr_register(env, SPR_BOOKE_ICDBTRL, "ICDBTRL",
1695
                 SPR_NOACCESS, SPR_NOACCESS,
1696
                 &spr_read_generic, SPR_NOACCESS,
1697
                 0x00000000);
1698
    /* XXX : not implemented */
1699
    spr_register(env, SPR_440_DBDR, "DBDR",
1700
                 SPR_NOACCESS, SPR_NOACCESS,
1701
                 &spr_read_generic, &spr_write_generic,
1702
                 0x00000000);
1703
    /* Processor control */
1704
    spr_register(env, SPR_4xx_CCR0, "CCR0",
1705
                 SPR_NOACCESS, SPR_NOACCESS,
1706
                 &spr_read_generic, &spr_write_generic,
1707
                 0x00000000);
1708
    spr_register(env, SPR_440_RSTCFG, "RSTCFG",
1709
                 SPR_NOACCESS, SPR_NOACCESS,
1710
                 &spr_read_generic, SPR_NOACCESS,
1711
                 0x00000000);
1712
    /* Storage control */
1713
    spr_register(env, SPR_440_MMUCR, "MMUCR",
1714
                 SPR_NOACCESS, SPR_NOACCESS,
1715
                 &spr_read_generic, &spr_write_generic,
1716
                 0x00000000);
1717
}
1718

    
1719
/* SPR shared between PowerPC 40x implementations */
1720
static void gen_spr_40x (CPUPPCState *env)
1721
{
1722
    /* Cache */
1723
    /* not emulated, as Qemu do not emulate caches */
1724
    spr_register(env, SPR_40x_DCCR, "DCCR",
1725
                 SPR_NOACCESS, SPR_NOACCESS,
1726
                 &spr_read_generic, &spr_write_generic,
1727
                 0x00000000);
1728
    /* not emulated, as Qemu do not emulate caches */
1729
    spr_register(env, SPR_40x_ICCR, "ICCR",
1730
                 SPR_NOACCESS, SPR_NOACCESS,
1731
                 &spr_read_generic, &spr_write_generic,
1732
                 0x00000000);
1733
    /* XXX : not implemented */
1734
    spr_register(env, SPR_BOOKE_ICDBDR, "ICDBDR",
1735
                 SPR_NOACCESS, SPR_NOACCESS,
1736
                 &spr_read_generic, SPR_NOACCESS,
1737
                 0x00000000);
1738
    /* Exception */
1739
    spr_register(env, SPR_40x_DEAR, "DEAR",
1740
                 SPR_NOACCESS, SPR_NOACCESS,
1741
                 &spr_read_generic, &spr_write_generic,
1742
                 0x00000000);
1743
    spr_register(env, SPR_40x_ESR, "ESR",
1744
                 SPR_NOACCESS, SPR_NOACCESS,
1745
                 &spr_read_generic, &spr_write_generic,
1746
                 0x00000000);
1747
    spr_register(env, SPR_40x_EVPR, "EVPR",
1748
                 SPR_NOACCESS, SPR_NOACCESS,
1749
                 &spr_read_generic, &spr_write_excp_prefix,
1750
                 0x00000000);
1751
    spr_register(env, SPR_40x_SRR2, "SRR2",
1752
                 &spr_read_generic, &spr_write_generic,
1753
                 &spr_read_generic, &spr_write_generic,
1754
                 0x00000000);
1755
    spr_register(env, SPR_40x_SRR3, "SRR3",
1756
                 &spr_read_generic, &spr_write_generic,
1757
                 &spr_read_generic, &spr_write_generic,
1758
                 0x00000000);
1759
    /* Timers */
1760
    spr_register(env, SPR_40x_PIT, "PIT",
1761
                 SPR_NOACCESS, SPR_NOACCESS,
1762
                 &spr_read_40x_pit, &spr_write_40x_pit,
1763
                 0x00000000);
1764
    spr_register(env, SPR_40x_TCR, "TCR",
1765
                 SPR_NOACCESS, SPR_NOACCESS,
1766
                 &spr_read_generic, &spr_write_booke_tcr,
1767
                 0x00000000);
1768
    spr_register(env, SPR_40x_TSR, "TSR",
1769
                 SPR_NOACCESS, SPR_NOACCESS,
1770
                 &spr_read_generic, &spr_write_booke_tsr,
1771
                 0x00000000);
1772
}
1773

    
1774
/* SPR specific to PowerPC 405 implementation */
1775
static void gen_spr_405 (CPUPPCState *env)
1776
{
1777
    /* MMU */
1778
    spr_register(env, SPR_40x_PID, "PID",
1779
                 SPR_NOACCESS, SPR_NOACCESS,
1780
                 &spr_read_generic, &spr_write_generic,
1781
                 0x00000000);
1782
    spr_register(env, SPR_4xx_CCR0, "CCR0",
1783
                 SPR_NOACCESS, SPR_NOACCESS,
1784
                 &spr_read_generic, &spr_write_generic,
1785
                 0x00700000);
1786
    /* Debug interface */
1787
    /* XXX : not implemented */
1788
    spr_register(env, SPR_40x_DBCR0, "DBCR0",
1789
                 SPR_NOACCESS, SPR_NOACCESS,
1790
                 &spr_read_generic, &spr_write_40x_dbcr0,
1791
                 0x00000000);
1792
    /* XXX : not implemented */
1793
    spr_register(env, SPR_405_DBCR1, "DBCR1",
1794
                 SPR_NOACCESS, SPR_NOACCESS,
1795
                 &spr_read_generic, &spr_write_generic,
1796
                 0x00000000);
1797
    /* XXX : not implemented */
1798
    spr_register(env, SPR_40x_DBSR, "DBSR",
1799
                 SPR_NOACCESS, SPR_NOACCESS,
1800
                 &spr_read_generic, &spr_write_clear,
1801
                 /* Last reset was system reset */
1802
                 0x00000300);
1803
    /* XXX : not implemented */
1804
    spr_register(env, SPR_40x_DAC1, "DAC1",
1805
                 SPR_NOACCESS, SPR_NOACCESS,
1806
                 &spr_read_generic, &spr_write_generic,
1807
                 0x00000000);
1808
    spr_register(env, SPR_40x_DAC2, "DAC2",
1809
                 SPR_NOACCESS, SPR_NOACCESS,
1810
                 &spr_read_generic, &spr_write_generic,
1811
                 0x00000000);
1812
    /* XXX : not implemented */
1813
    spr_register(env, SPR_405_DVC1, "DVC1",
1814
                 SPR_NOACCESS, SPR_NOACCESS,
1815
                 &spr_read_generic, &spr_write_generic,
1816
                 0x00000000);
1817
    /* XXX : not implemented */
1818
    spr_register(env, SPR_405_DVC2, "DVC2",
1819
                 SPR_NOACCESS, SPR_NOACCESS,
1820
                 &spr_read_generic, &spr_write_generic,
1821
                 0x00000000);
1822
    /* XXX : not implemented */
1823
    spr_register(env, SPR_40x_IAC1, "IAC1",
1824
                 SPR_NOACCESS, SPR_NOACCESS,
1825
                 &spr_read_generic, &spr_write_generic,
1826
                 0x00000000);
1827
    spr_register(env, SPR_40x_IAC2, "IAC2",
1828
                 SPR_NOACCESS, SPR_NOACCESS,
1829
                 &spr_read_generic, &spr_write_generic,
1830
                 0x00000000);
1831
    /* XXX : not implemented */
1832
    spr_register(env, SPR_405_IAC3, "IAC3",
1833
                 SPR_NOACCESS, SPR_NOACCESS,
1834
                 &spr_read_generic, &spr_write_generic,
1835
                 0x00000000);
1836
    /* XXX : not implemented */
1837
    spr_register(env, SPR_405_IAC4, "IAC4",
1838
                 SPR_NOACCESS, SPR_NOACCESS,
1839
                 &spr_read_generic, &spr_write_generic,
1840
                 0x00000000);
1841
    /* Storage control */
1842
    /* XXX: TODO: not implemented */
1843
    spr_register(env, SPR_405_SLER, "SLER",
1844
                 SPR_NOACCESS, SPR_NOACCESS,
1845
                 &spr_read_generic, &spr_write_40x_sler,
1846
                 0x00000000);
1847
    spr_register(env, SPR_40x_ZPR, "ZPR",
1848
                 SPR_NOACCESS, SPR_NOACCESS,
1849
                 &spr_read_generic, &spr_write_generic,
1850
                 0x00000000);
1851
    /* XXX : not implemented */
1852
    spr_register(env, SPR_405_SU0R, "SU0R",
1853
                 SPR_NOACCESS, SPR_NOACCESS,
1854
                 &spr_read_generic, &spr_write_generic,
1855
                 0x00000000);
1856
    /* SPRG */
1857
    spr_register(env, SPR_USPRG0, "USPRG0",
1858
                 &spr_read_ureg, SPR_NOACCESS,
1859
                 &spr_read_ureg, SPR_NOACCESS,
1860
                 0x00000000);
1861
    spr_register(env, SPR_SPRG4, "SPRG4",
1862
                 SPR_NOACCESS, SPR_NOACCESS,
1863
                 &spr_read_generic, &spr_write_generic,
1864
                 0x00000000);
1865
    spr_register(env, SPR_USPRG4, "USPRG4",
1866
                 &spr_read_ureg, SPR_NOACCESS,
1867
                 &spr_read_ureg, SPR_NOACCESS,
1868
                 0x00000000);
1869
    spr_register(env, SPR_SPRG5, "SPRG5",
1870
                 SPR_NOACCESS, SPR_NOACCESS,
1871
                 spr_read_generic, &spr_write_generic,
1872
                 0x00000000);
1873
    spr_register(env, SPR_USPRG5, "USPRG5",
1874
                 &spr_read_ureg, SPR_NOACCESS,
1875
                 &spr_read_ureg, SPR_NOACCESS,
1876
                 0x00000000);
1877
    spr_register(env, SPR_SPRG6, "SPRG6",
1878
                 SPR_NOACCESS, SPR_NOACCESS,
1879
                 spr_read_generic, &spr_write_generic,
1880
                 0x00000000);
1881
    spr_register(env, SPR_USPRG6, "USPRG6",
1882
                 &spr_read_ureg, SPR_NOACCESS,
1883
                 &spr_read_ureg, SPR_NOACCESS,
1884
                 0x00000000);
1885
    spr_register(env, SPR_SPRG7, "SPRG7",
1886
                 SPR_NOACCESS, SPR_NOACCESS,
1887
                 spr_read_generic, &spr_write_generic,
1888
                 0x00000000);
1889
    spr_register(env, SPR_USPRG7, "USPRG7",
1890
                 &spr_read_ureg, SPR_NOACCESS,
1891
                 &spr_read_ureg, SPR_NOACCESS,
1892
                 0x00000000);
1893
}
1894

    
1895
/* SPR shared between PowerPC 401 & 403 implementations */
1896
static void gen_spr_401_403 (CPUPPCState *env)
1897
{
1898
    /* Time base */
1899
    spr_register(env, SPR_403_VTBL,  "TBL",
1900
                 &spr_read_tbl, SPR_NOACCESS,
1901
                 &spr_read_tbl, SPR_NOACCESS,
1902
                 0x00000000);
1903
    spr_register(env, SPR_403_TBL,   "TBL",
1904
                 SPR_NOACCESS, SPR_NOACCESS,
1905
                 SPR_NOACCESS, &spr_write_tbl,
1906
                 0x00000000);
1907
    spr_register(env, SPR_403_VTBU,  "TBU",
1908
                 &spr_read_tbu, SPR_NOACCESS,
1909
                 &spr_read_tbu, SPR_NOACCESS,
1910
                 0x00000000);
1911
    spr_register(env, SPR_403_TBU,   "TBU",
1912
                 SPR_NOACCESS, SPR_NOACCESS,
1913
                 SPR_NOACCESS, &spr_write_tbu,
1914
                 0x00000000);
1915
    /* Debug */
1916
    /* XXX: not implemented */
1917
    spr_register(env, SPR_403_CDBCR, "CDBCR",
1918
                 SPR_NOACCESS, SPR_NOACCESS,
1919
                 &spr_read_generic, &spr_write_generic,
1920
                 0x00000000);
1921
}
1922

    
1923
/* SPR specific to PowerPC 401 implementation */
1924
static void gen_spr_401 (CPUPPCState *env)
1925
{
1926
    /* Debug interface */
1927
    /* XXX : not implemented */
1928
    spr_register(env, SPR_40x_DBCR0, "DBCR",
1929
                 SPR_NOACCESS, SPR_NOACCESS,
1930
                 &spr_read_generic, &spr_write_40x_dbcr0,
1931
                 0x00000000);
1932
    /* XXX : not implemented */
1933
    spr_register(env, SPR_40x_DBSR, "DBSR",
1934
                 SPR_NOACCESS, SPR_NOACCESS,
1935
                 &spr_read_generic, &spr_write_clear,
1936
                 /* Last reset was system reset */
1937
                 0x00000300);
1938
    /* XXX : not implemented */
1939
    spr_register(env, SPR_40x_DAC1, "DAC",
1940
                 SPR_NOACCESS, SPR_NOACCESS,
1941
                 &spr_read_generic, &spr_write_generic,
1942
                 0x00000000);
1943
    /* XXX : not implemented */
1944
    spr_register(env, SPR_40x_IAC1, "IAC",
1945
                 SPR_NOACCESS, SPR_NOACCESS,
1946
                 &spr_read_generic, &spr_write_generic,
1947
                 0x00000000);
1948
    /* Storage control */
1949
    /* XXX: TODO: not implemented */
1950
    spr_register(env, SPR_405_SLER, "SLER",
1951
                 SPR_NOACCESS, SPR_NOACCESS,
1952
                 &spr_read_generic, &spr_write_40x_sler,
1953
                 0x00000000);
1954
    /* not emulated, as Qemu never does speculative access */
1955
    spr_register(env, SPR_40x_SGR, "SGR",
1956
                 SPR_NOACCESS, SPR_NOACCESS,
1957
                 &spr_read_generic, &spr_write_generic,
1958
                 0xFFFFFFFF);
1959
    /* not emulated, as Qemu do not emulate caches */
1960
    spr_register(env, SPR_40x_DCWR, "DCWR",
1961
                 SPR_NOACCESS, SPR_NOACCESS,
1962
                 &spr_read_generic, &spr_write_generic,
1963
                 0x00000000);
1964
}
1965

    
1966
static void gen_spr_401x2 (CPUPPCState *env)
1967
{
1968
    gen_spr_401(env);
1969
    spr_register(env, SPR_40x_PID, "PID",
1970
                 SPR_NOACCESS, SPR_NOACCESS,
1971
                 &spr_read_generic, &spr_write_generic,
1972
                 0x00000000);
1973
    spr_register(env, SPR_40x_ZPR, "ZPR",
1974
                 SPR_NOACCESS, SPR_NOACCESS,
1975
                 &spr_read_generic, &spr_write_generic,
1976
                 0x00000000);
1977
}
1978

    
1979
/* SPR specific to PowerPC 403 implementation */
1980
static void gen_spr_403 (CPUPPCState *env)
1981
{
1982
    /* Debug interface */
1983
    /* XXX : not implemented */
1984
    spr_register(env, SPR_40x_DBCR0, "DBCR0",
1985
                 SPR_NOACCESS, SPR_NOACCESS,
1986
                 &spr_read_generic, &spr_write_40x_dbcr0,
1987
                 0x00000000);
1988
    /* XXX : not implemented */
1989
    spr_register(env, SPR_40x_DBSR, "DBSR",
1990
                 SPR_NOACCESS, SPR_NOACCESS,
1991
                 &spr_read_generic, &spr_write_clear,
1992
                 /* Last reset was system reset */
1993
                 0x00000300);
1994
    /* XXX : not implemented */
1995
    spr_register(env, SPR_40x_DAC1, "DAC1",
1996
                 SPR_NOACCESS, SPR_NOACCESS,
1997
                 &spr_read_generic, &spr_write_generic,
1998
                 0x00000000);
1999
    spr_register(env, SPR_40x_DAC2, "DAC2",
2000
                 SPR_NOACCESS, SPR_NOACCESS,
2001
                 &spr_read_generic, &spr_write_generic,
2002
                 0x00000000);
2003
    /* XXX : not implemented */
2004
    spr_register(env, SPR_40x_IAC1, "IAC1",
2005
                 SPR_NOACCESS, SPR_NOACCESS,
2006
                 &spr_read_generic, &spr_write_generic,
2007
                 0x00000000);
2008
    spr_register(env, SPR_40x_IAC2, "IAC2",
2009
                 SPR_NOACCESS, SPR_NOACCESS,
2010
                 &spr_read_generic, &spr_write_generic,
2011
                 0x00000000);
2012
}
2013

    
2014
static void gen_spr_403_real (CPUPPCState *env)
2015
{
2016
    spr_register(env, SPR_403_PBL1,  "PBL1",
2017
                 SPR_NOACCESS, SPR_NOACCESS,
2018
                 &spr_read_403_pbr, &spr_write_403_pbr,
2019
                 0x00000000);
2020
    spr_register(env, SPR_403_PBU1,  "PBU1",
2021
                 SPR_NOACCESS, SPR_NOACCESS,
2022
                 &spr_read_403_pbr, &spr_write_403_pbr,
2023
                 0x00000000);
2024
    spr_register(env, SPR_403_PBL2,  "PBL2",
2025
                 SPR_NOACCESS, SPR_NOACCESS,
2026
                 &spr_read_403_pbr, &spr_write_403_pbr,
2027
                 0x00000000);
2028
    spr_register(env, SPR_403_PBU2,  "PBU2",
2029
                 SPR_NOACCESS, SPR_NOACCESS,
2030
                 &spr_read_403_pbr, &spr_write_403_pbr,
2031
                 0x00000000);
2032
}
2033

    
2034
static void gen_spr_403_mmu (CPUPPCState *env)
2035
{
2036
    /* MMU */
2037
    spr_register(env, SPR_40x_PID, "PID",
2038
                 SPR_NOACCESS, SPR_NOACCESS,
2039
                 &spr_read_generic, &spr_write_generic,
2040
                 0x00000000);
2041
    spr_register(env, SPR_40x_ZPR, "ZPR",
2042
                 SPR_NOACCESS, SPR_NOACCESS,
2043
                 &spr_read_generic, &spr_write_generic,
2044
                 0x00000000);
2045
}
2046

    
2047
/* SPR specific to PowerPC compression coprocessor extension */
2048
static void gen_spr_compress (CPUPPCState *env)
2049
{
2050
    spr_register(env, SPR_401_SKR, "SKR",
2051
                 SPR_NOACCESS, SPR_NOACCESS,
2052
                 &spr_read_generic, &spr_write_generic,
2053
                 0x00000000);
2054
}
2055

    
2056
#if defined (TARGET_PPC64)
2057
#if defined (TODO)
2058
/* SPR specific to PowerPC 620 */
2059
static void gen_spr_620 (CPUPPCState *env)
2060
{
2061
    spr_register(env, SPR_620_PMR0, "PMR0",
2062
                 SPR_NOACCESS, SPR_NOACCESS,
2063
                 &spr_read_generic, &spr_write_generic,
2064
                 0x00000000);
2065
    spr_register(env, SPR_620_PMR1, "PMR1",
2066
                 SPR_NOACCESS, SPR_NOACCESS,
2067
                 &spr_read_generic, &spr_write_generic,
2068
                 0x00000000);
2069
    spr_register(env, SPR_620_PMR2, "PMR2",
2070
                 SPR_NOACCESS, SPR_NOACCESS,
2071
                 &spr_read_generic, &spr_write_generic,
2072
                 0x00000000);
2073
    spr_register(env, SPR_620_PMR3, "PMR3",
2074
                 SPR_NOACCESS, SPR_NOACCESS,
2075
                 &spr_read_generic, &spr_write_generic,
2076
                 0x00000000);
2077
    spr_register(env, SPR_620_PMR4, "PMR4",
2078
                 SPR_NOACCESS, SPR_NOACCESS,
2079
                 &spr_read_generic, &spr_write_generic,
2080
                 0x00000000);
2081
    spr_register(env, SPR_620_PMR5, "PMR5",
2082
                 SPR_NOACCESS, SPR_NOACCESS,
2083
                 &spr_read_generic, &spr_write_generic,
2084
                 0x00000000);
2085
    spr_register(env, SPR_620_PMR6, "PMR6",
2086
                 SPR_NOACCESS, SPR_NOACCESS,
2087
                 &spr_read_generic, &spr_write_generic,
2088
                 0x00000000);
2089
    spr_register(env, SPR_620_PMR7, "PMR7",
2090
                 SPR_NOACCESS, SPR_NOACCESS,
2091
                 &spr_read_generic, &spr_write_generic,
2092
                 0x00000000);
2093
    spr_register(env, SPR_620_PMR8, "PMR8",
2094
                 SPR_NOACCESS, SPR_NOACCESS,
2095
                 &spr_read_generic, &spr_write_generic,
2096
                 0x00000000);
2097
    spr_register(env, SPR_620_PMR9, "PMR9",
2098
                 SPR_NOACCESS, SPR_NOACCESS,
2099
                 &spr_read_generic, &spr_write_generic,
2100
                 0x00000000);
2101
    spr_register(env, SPR_620_PMRA, "PMR10",
2102
                 SPR_NOACCESS, SPR_NOACCESS,
2103
                 &spr_read_generic, &spr_write_generic,
2104
                 0x00000000);
2105
    spr_register(env, SPR_620_PMRB, "PMR11",
2106
                 SPR_NOACCESS, SPR_NOACCESS,
2107
                 &spr_read_generic, &spr_write_generic,
2108
                 0x00000000);
2109
    spr_register(env, SPR_620_PMRC, "PMR12",
2110
                 SPR_NOACCESS, SPR_NOACCESS,
2111
                 &spr_read_generic, &spr_write_generic,
2112
                 0x00000000);
2113
    spr_register(env, SPR_620_PMRD, "PMR13",
2114
                 SPR_NOACCESS, SPR_NOACCESS,
2115
                 &spr_read_generic, &spr_write_generic,
2116
                 0x00000000);
2117
    spr_register(env, SPR_620_PMRE, "PMR14",
2118
                 SPR_NOACCESS, SPR_NOACCESS,
2119
                 &spr_read_generic, &spr_write_generic,
2120
                 0x00000000);
2121
    spr_register(env, SPR_620_PMRF, "PMR15",
2122
                 SPR_NOACCESS, SPR_NOACCESS,
2123
                 &spr_read_generic, &spr_write_generic,
2124
                 0x00000000);
2125
    spr_register(env, SPR_620_HID8, "HID8",
2126
                 SPR_NOACCESS, SPR_NOACCESS,
2127
                 &spr_read_generic, &spr_write_generic,
2128
                 0x00000000);
2129
    spr_register(env, SPR_620_HID9, "HID9",
2130
                 SPR_NOACCESS, SPR_NOACCESS,
2131
                 &spr_read_generic, &spr_write_generic,
2132
                 0x00000000);
2133
}
2134
#endif
2135
#endif /* defined (TARGET_PPC64) */
2136

    
2137
// XXX: TODO
2138
/*
2139
 * AMR     => SPR 29 (Power 2.04)
2140
 * CTRL    => SPR 136 (Power 2.04)
2141
 * CTRL    => SPR 152 (Power 2.04)
2142
 * SCOMC   => SPR 276 (64 bits ?)
2143
 * SCOMD   => SPR 277 (64 bits ?)
2144
 * ASR     => SPR 280 (64 bits)
2145
 * TBU40   => SPR 286 (Power 2.04 hypv)
2146
 * HSPRG0  => SPR 304 (Power 2.04 hypv)
2147
 * HSPRG1  => SPR 305 (Power 2.04 hypv)
2148
 * HDSISR  => SPR 306 (Power 2.04 hypv)
2149
 * HDAR    => SPR 307 (Power 2.04 hypv)
2150
 * PURR    => SPR 309 (Power 2.04 hypv)
2151
 * HDEC    => SPR 310 (Power 2.04 hypv)
2152
 * HIOR    => SPR 311 (hypv)
2153
 * RMOR    => SPR 312 (970)
2154
 * HRMOR   => SPR 313 (Power 2.04 hypv)
2155
 * HSRR0   => SPR 314 (Power 2.04 hypv)
2156
 * HSRR1   => SPR 315 (Power 2.04 hypv)
2157
 * LPCR    => SPR 316 (970)
2158
 * LPIDR   => SPR 317 (970)
2159
 * SPEFSCR => SPR 512 (Power 2.04 emb)
2160
 * ATBL    => SPR 526 (Power 2.04 emb)
2161
 * ATBU    => SPR 527 (Power 2.04 emb)
2162
 * EPR     => SPR 702 (Power 2.04 emb)
2163
 * perf    => 768-783 (Power 2.04)
2164
 * perf    => 784-799 (Power 2.04)
2165
 * PPR     => SPR 896 (Power 2.04)
2166
 * EPLC    => SPR 947 (Power 2.04 emb)
2167
 * EPSC    => SPR 948 (Power 2.04 emb)
2168
 * DABRX   => 1015    (Power 2.04 hypv)
2169
 * FPECR   => SPR 1022 (?)
2170
 * ... and more (thermal management, performance counters, ...)
2171
 */
2172

    
2173
/*****************************************************************************/
2174
/* Exception vectors models                                                  */
2175
static void init_excp_4xx_real (CPUPPCState *env)
2176
{
2177
#if !defined(CONFIG_USER_ONLY)
2178
    env->excp_vectors[POWERPC_EXCP_CRITICAL] = 0x00000100;
2179
    env->excp_vectors[POWERPC_EXCP_MCHECK]   = 0x00000200;
2180
    env->excp_vectors[POWERPC_EXCP_EXTERNAL] = 0x00000500;
2181
    env->excp_vectors[POWERPC_EXCP_ALIGN]    = 0x00000600;
2182
    env->excp_vectors[POWERPC_EXCP_PROGRAM]  = 0x00000700;
2183
    env->excp_vectors[POWERPC_EXCP_SYSCALL]  = 0x00000C00;
2184
    env->excp_vectors[POWERPC_EXCP_PIT]      = 0x00001000;
2185
    env->excp_vectors[POWERPC_EXCP_FIT]      = 0x00001010;
2186
    env->excp_vectors[POWERPC_EXCP_WDT]      = 0x00001020;
2187
    env->excp_vectors[POWERPC_EXCP_DEBUG]    = 0x00002000;
2188
    env->excp_prefix = 0x00000000;
2189
    env->ivor_mask = 0x0000FFF0;
2190
    env->ivpr_mask = 0xFFFF0000;
2191
#endif
2192
}
2193

    
2194
static void init_excp_4xx_softmmu (CPUPPCState *env)
2195
{
2196
#if !defined(CONFIG_USER_ONLY)
2197
    env->excp_vectors[POWERPC_EXCP_CRITICAL] = 0x00000100;
2198
    env->excp_vectors[POWERPC_EXCP_MCHECK]   = 0x00000200;
2199
    env->excp_vectors[POWERPC_EXCP_DSI]      = 0x00000300;
2200
    env->excp_vectors[POWERPC_EXCP_ISI]      = 0x00000400;
2201
    env->excp_vectors[POWERPC_EXCP_EXTERNAL] = 0x00000500;
2202
    env->excp_vectors[POWERPC_EXCP_ALIGN]    = 0x00000600;
2203
    env->excp_vectors[POWERPC_EXCP_PROGRAM]  = 0x00000700;
2204
    env->excp_vectors[POWERPC_EXCP_SYSCALL]  = 0x00000C00;
2205
    env->excp_vectors[POWERPC_EXCP_PIT]      = 0x00001000;
2206
    env->excp_vectors[POWERPC_EXCP_FIT]      = 0x00001010;
2207
    env->excp_vectors[POWERPC_EXCP_WDT]      = 0x00001020;
2208
    env->excp_vectors[POWERPC_EXCP_DTLB]     = 0x00001100;
2209
    env->excp_vectors[POWERPC_EXCP_ITLB]     = 0x00001200;
2210
    env->excp_vectors[POWERPC_EXCP_DEBUG]    = 0x00002000;
2211
    env->excp_prefix = 0x00000000;
2212
    env->ivor_mask = 0x0000FFF0;
2213
    env->ivpr_mask = 0xFFFF0000;
2214
#endif
2215
}
2216

    
2217
static void init_excp_BookE (CPUPPCState *env)
2218
{
2219
#if !defined(CONFIG_USER_ONLY)
2220
    env->excp_vectors[POWERPC_EXCP_CRITICAL] = 0x00000000;
2221
    env->excp_vectors[POWERPC_EXCP_MCHECK]   = 0x00000000;
2222
    env->excp_vectors[POWERPC_EXCP_DSI]      = 0x00000000;
2223
    env->excp_vectors[POWERPC_EXCP_ISI]      = 0x00000000;
2224
    env->excp_vectors[POWERPC_EXCP_EXTERNAL] = 0x00000000;
2225
    env->excp_vectors[POWERPC_EXCP_ALIGN]    = 0x00000000;
2226
    env->excp_vectors[POWERPC_EXCP_PROGRAM]  = 0x00000000;
2227
    env->excp_vectors[POWERPC_EXCP_FPU]      = 0x00000000;
2228
    env->excp_vectors[POWERPC_EXCP_SYSCALL]  = 0x00000000;
2229
    env->excp_vectors[POWERPC_EXCP_APU]      = 0x00000000;
2230
    env->excp_vectors[POWERPC_EXCP_DECR]     = 0x00000000;
2231
    env->excp_vectors[POWERPC_EXCP_FIT]      = 0x00000000;
2232
    env->excp_vectors[POWERPC_EXCP_WDT]      = 0x00000000;
2233
    env->excp_vectors[POWERPC_EXCP_DTLB]     = 0x00000000;
2234
    env->excp_vectors[POWERPC_EXCP_ITLB]     = 0x00000000;
2235
    env->excp_vectors[POWERPC_EXCP_DEBUG]    = 0x00000000;
2236
    env->excp_prefix = 0x00000000;
2237
    env->ivor_mask = 0x0000FFE0;
2238
    env->ivpr_mask = 0xFFFF0000;
2239
#endif
2240
}
2241

    
2242
static void init_excp_601 (CPUPPCState *env)
2243
{
2244
#if !defined(CONFIG_USER_ONLY)
2245
    env->excp_vectors[POWERPC_EXCP_RESET]    = 0x00000100;
2246
    env->excp_vectors[POWERPC_EXCP_MCHECK]   = 0x00000200;
2247
    env->excp_vectors[POWERPC_EXCP_DSI]      = 0x00000300;
2248
    env->excp_vectors[POWERPC_EXCP_ISI]      = 0x00000400;
2249
    env->excp_vectors[POWERPC_EXCP_EXTERNAL] = 0x00000500;
2250
    env->excp_vectors[POWERPC_EXCP_ALIGN]    = 0x00000600;
2251
    env->excp_vectors[POWERPC_EXCP_PROGRAM]  = 0x00000700;
2252
    env->excp_vectors[POWERPC_EXCP_FPU]      = 0x00000800;
2253
    env->excp_vectors[POWERPC_EXCP_DECR]     = 0x00000900;
2254
    env->excp_vectors[POWERPC_EXCP_IO]       = 0x00000A00;
2255
    env->excp_vectors[POWERPC_EXCP_SYSCALL]  = 0x00000C00;
2256
    env->excp_vectors[POWERPC_EXCP_RUNM]     = 0x00002000;
2257
    env->excp_prefix = 0xFFF00000;
2258
#endif
2259
}
2260

    
2261
static void init_excp_602 (CPUPPCState *env)
2262
{
2263
#if !defined(CONFIG_USER_ONLY)
2264
    env->excp_vectors[POWERPC_EXCP_RESET]    = 0x00000100;
2265
    env->excp_vectors[POWERPC_EXCP_MCHECK]   = 0x00000200;
2266
    env->excp_vectors[POWERPC_EXCP_DSI]      = 0x00000300;
2267
    env->excp_vectors[POWERPC_EXCP_ISI]      = 0x00000400;
2268
    env->excp_vectors[POWERPC_EXCP_EXTERNAL] = 0x00000500;
2269
    env->excp_vectors[POWERPC_EXCP_ALIGN]    = 0x00000600;
2270
    env->excp_vectors[POWERPC_EXCP_PROGRAM]  = 0x00000700;
2271
    env->excp_vectors[POWERPC_EXCP_FPU]      = 0x00000800;
2272
    env->excp_vectors[POWERPC_EXCP_DECR]     = 0x00000900;
2273
    env->excp_vectors[POWERPC_EXCP_SYSCALL]  = 0x00000C00;
2274
    env->excp_vectors[POWERPC_EXCP_TRACE]    = 0x00000D00;
2275
    env->excp_vectors[POWERPC_EXCP_FPA]      = 0x00000E00;
2276
    env->excp_vectors[POWERPC_EXCP_IFTLB]    = 0x00001000;
2277
    env->excp_vectors[POWERPC_EXCP_DLTLB]    = 0x00001100;
2278
    env->excp_vectors[POWERPC_EXCP_DSTLB]    = 0x00001200;
2279
    env->excp_vectors[POWERPC_EXCP_IABR]     = 0x00001300;
2280
    env->excp_vectors[POWERPC_EXCP_SMI]      = 0x00001400;
2281
    env->excp_vectors[POWERPC_EXCP_WDT]      = 0x00001500;
2282
    env->excp_vectors[POWERPC_EXCP_EMUL]     = 0x00001600;
2283
    env->excp_prefix = 0xFFF00000;
2284
#endif
2285
}
2286

    
2287
static void init_excp_603 (CPUPPCState *env)
2288
{
2289
#if !defined(CONFIG_USER_ONLY)
2290
    env->excp_vectors[POWERPC_EXCP_RESET]    = 0x00000100;
2291
    env->excp_vectors[POWERPC_EXCP_MCHECK]   = 0x00000200;
2292
    env->excp_vectors[POWERPC_EXCP_DSI]      = 0x00000300;
2293
    env->excp_vectors[POWERPC_EXCP_ISI]      = 0x00000400;
2294
    env->excp_vectors[POWERPC_EXCP_EXTERNAL] = 0x00000500;
2295
    env->excp_vectors[POWERPC_EXCP_ALIGN]    = 0x00000600;
2296
    env->excp_vectors[POWERPC_EXCP_PROGRAM]  = 0x00000700;
2297
    env->excp_vectors[POWERPC_EXCP_FPU]      = 0x00000800;
2298
    env->excp_vectors[POWERPC_EXCP_DECR]     = 0x00000900;
2299
    env->excp_vectors[POWERPC_EXCP_SYSCALL]  = 0x00000C00;
2300
    env->excp_vectors[POWERPC_EXCP_TRACE]    = 0x00000D00;
2301
    env->excp_vectors[POWERPC_EXCP_IFTLB]    = 0x00001000;
2302
    env->excp_vectors[POWERPC_EXCP_DLTLB]    = 0x00001100;
2303
    env->excp_vectors[POWERPC_EXCP_DSTLB]    = 0x00001200;
2304
    env->excp_vectors[POWERPC_EXCP_IABR]     = 0x00001300;
2305
    env->excp_vectors[POWERPC_EXCP_SMI]      = 0x00001400;
2306
#endif
2307
}
2308

    
2309
static void init_excp_G2 (CPUPPCState *env)
2310
{
2311
#if !defined(CONFIG_USER_ONLY)
2312
    env->excp_vectors[POWERPC_EXCP_RESET]    = 0x00000100;
2313
    env->excp_vectors[POWERPC_EXCP_MCHECK]   = 0x00000200;
2314
    env->excp_vectors[POWERPC_EXCP_DSI]      = 0x00000300;
2315
    env->excp_vectors[POWERPC_EXCP_ISI]      = 0x00000400;
2316
    env->excp_vectors[POWERPC_EXCP_EXTERNAL] = 0x00000500;
2317
    env->excp_vectors[POWERPC_EXCP_ALIGN]    = 0x00000600;
2318
    env->excp_vectors[POWERPC_EXCP_PROGRAM]  = 0x00000700;
2319
    env->excp_vectors[POWERPC_EXCP_FPU]      = 0x00000800;
2320
    env->excp_vectors[POWERPC_EXCP_DECR]     = 0x00000900;
2321
    env->excp_vectors[POWERPC_EXCP_CRITICAL] = 0x00000A00;
2322
    env->excp_vectors[POWERPC_EXCP_SYSCALL]  = 0x00000C00;
2323
    env->excp_vectors[POWERPC_EXCP_TRACE]    = 0x00000D00;
2324
    env->excp_vectors[POWERPC_EXCP_IFTLB]    = 0x00001000;
2325
    env->excp_vectors[POWERPC_EXCP_DLTLB]    = 0x00001100;
2326
    env->excp_vectors[POWERPC_EXCP_DSTLB]    = 0x00001200;
2327
    env->excp_vectors[POWERPC_EXCP_IABR]     = 0x00001300;
2328
    env->excp_vectors[POWERPC_EXCP_SMI]      = 0x00001400;
2329
#endif
2330
}
2331

    
2332
static void init_excp_604 (CPUPPCState *env)
2333
{
2334
#if !defined(CONFIG_USER_ONLY)
2335
    env->excp_vectors[POWERPC_EXCP_RESET]    = 0x00000100;
2336
    env->excp_vectors[POWERPC_EXCP_MCHECK]   = 0x00000200;
2337
    env->excp_vectors[POWERPC_EXCP_DSI]      = 0x00000300;
2338
    env->excp_vectors[POWERPC_EXCP_ISI]      = 0x00000400;
2339
    env->excp_vectors[POWERPC_EXCP_EXTERNAL] = 0x00000500;
2340
    env->excp_vectors[POWERPC_EXCP_ALIGN]    = 0x00000600;
2341
    env->excp_vectors[POWERPC_EXCP_PROGRAM]  = 0x00000700;
2342
    env->excp_vectors[POWERPC_EXCP_FPU]      = 0x00000800;
2343
    env->excp_vectors[POWERPC_EXCP_DECR]     = 0x00000900;
2344
    env->excp_vectors[POWERPC_EXCP_SYSCALL]  = 0x00000C00;
2345
    env->excp_vectors[POWERPC_EXCP_TRACE]    = 0x00000D00;
2346
    env->excp_vectors[POWERPC_EXCP_PERFM]    = 0x00000F00;
2347
    env->excp_vectors[POWERPC_EXCP_IABR]     = 0x00001300;
2348
    env->excp_vectors[POWERPC_EXCP_SMI]      = 0x00001400;
2349
#endif
2350
}
2351

    
2352
#if defined (TODO)
2353
static void init_excp_620 (CPUPPCState *env)
2354
{
2355
#if !defined(CONFIG_USER_ONLY)
2356
    env->excp_vectors[POWERPC_EXCP_RESET]    = 0x00000100;
2357
    env->excp_vectors[POWERPC_EXCP_MCHECK]   = 0x00000200;
2358
    env->excp_vectors[POWERPC_EXCP_DSI]      = 0x00000300;
2359
    env->excp_vectors[POWERPC_EXCP_ISI]      = 0x00000400;
2360
    env->excp_vectors[POWERPC_EXCP_EXTERNAL] = 0x00000500;
2361
    env->excp_vectors[POWERPC_EXCP_ALIGN]    = 0x00000600;
2362
    env->excp_vectors[POWERPC_EXCP_PROGRAM]  = 0x00000700;
2363
    env->excp_vectors[POWERPC_EXCP_FPU]      = 0x00000800;
2364
    env->excp_vectors[POWERPC_EXCP_DECR]     = 0x00000900;
2365
    env->excp_vectors[POWERPC_EXCP_SYSCALL]  = 0x00000C00;
2366
    env->excp_vectors[POWERPC_EXCP_TRACE]    = 0x00000D00;
2367
    env->excp_vectors[POWERPC_EXCP_FPA]      = 0x00000E00;
2368
    env->excp_vectors[POWERPC_EXCP_PERFM]    = 0x00000F00;
2369
    env->excp_vectors[POWERPC_EXCP_IABR]     = 0x00001300;
2370
    env->excp_vectors[POWERPC_EXCP_SMI]      = 0x00001400;
2371
#endif
2372
}
2373
#endif /* defined (TODO) */
2374

    
2375
static void init_excp_7x0 (CPUPPCState *env)
2376
{
2377
#if !defined(CONFIG_USER_ONLY)
2378
    env->excp_vectors[POWERPC_EXCP_RESET]    = 0x00000100;
2379
    env->excp_vectors[POWERPC_EXCP_MCHECK]   = 0x00000200;
2380
    env->excp_vectors[POWERPC_EXCP_DSI]      = 0x00000300;
2381
    env->excp_vectors[POWERPC_EXCP_ISI]      = 0x00000400;
2382
    env->excp_vectors[POWERPC_EXCP_EXTERNAL] = 0x00000500;
2383
    env->excp_vectors[POWERPC_EXCP_ALIGN]    = 0x00000600;
2384
    env->excp_vectors[POWERPC_EXCP_PROGRAM]  = 0x00000700;
2385
    env->excp_vectors[POWERPC_EXCP_FPU]      = 0x00000800;
2386
    env->excp_vectors[POWERPC_EXCP_DECR]     = 0x00000900;
2387
    env->excp_vectors[POWERPC_EXCP_SYSCALL]  = 0x00000C00;
2388
    env->excp_vectors[POWERPC_EXCP_TRACE]    = 0x00000D00;
2389
    env->excp_vectors[POWERPC_EXCP_PERFM]    = 0x00000F00;
2390
    env->excp_vectors[POWERPC_EXCP_IABR]     = 0x00001300;
2391
    env->excp_vectors[POWERPC_EXCP_THERM]    = 0x00001700;
2392
#endif
2393
}
2394

    
2395
static void init_excp_750FX (CPUPPCState *env)
2396
{
2397
#if !defined(CONFIG_USER_ONLY)
2398
    env->excp_vectors[POWERPC_EXCP_RESET]    = 0x00000100;
2399
    env->excp_vectors[POWERPC_EXCP_MCHECK]   = 0x00000200;
2400
    env->excp_vectors[POWERPC_EXCP_DSI]      = 0x00000300;
2401
    env->excp_vectors[POWERPC_EXCP_ISI]      = 0x00000400;
2402
    env->excp_vectors[POWERPC_EXCP_EXTERNAL] = 0x00000500;
2403
    env->excp_vectors[POWERPC_EXCP_ALIGN]    = 0x00000600;
2404
    env->excp_vectors[POWERPC_EXCP_PROGRAM]  = 0x00000700;
2405
    env->excp_vectors[POWERPC_EXCP_FPU]      = 0x00000800;
2406
    env->excp_vectors[POWERPC_EXCP_DECR]     = 0x00000900;
2407
    env->excp_vectors[POWERPC_EXCP_SYSCALL]  = 0x00000C00;
2408
    env->excp_vectors[POWERPC_EXCP_TRACE]    = 0x00000D00;
2409
    env->excp_vectors[POWERPC_EXCP_PERFM]    = 0x00000F00;
2410
    env->excp_vectors[POWERPC_EXCP_IABR]     = 0x00001300;
2411
    env->excp_vectors[POWERPC_EXCP_SMI]      = 0x00001400;
2412
    env->excp_vectors[POWERPC_EXCP_THERM]    = 0x00001700;
2413
#endif
2414
}
2415

    
2416
static void init_excp_7400 (CPUPPCState *env)
2417
{
2418
#if !defined(CONFIG_USER_ONLY)
2419
    env->excp_vectors[POWERPC_EXCP_RESET]    = 0x00000100;
2420
    env->excp_vectors[POWERPC_EXCP_MCHECK]   = 0x00000200;
2421
    env->excp_vectors[POWERPC_EXCP_DSI]      = 0x00000300;
2422
    env->excp_vectors[POWERPC_EXCP_ISI]      = 0x00000400;
2423
    env->excp_vectors[POWERPC_EXCP_EXTERNAL] = 0x00000500;
2424
    env->excp_vectors[POWERPC_EXCP_ALIGN]    = 0x00000600;
2425
    env->excp_vectors[POWERPC_EXCP_PROGRAM]  = 0x00000700;
2426
    env->excp_vectors[POWERPC_EXCP_FPU]      = 0x00000800;
2427
    env->excp_vectors[POWERPC_EXCP_DECR]     = 0x00000900;
2428
    env->excp_vectors[POWERPC_EXCP_SYSCALL]  = 0x00000C00;
2429
    env->excp_vectors[POWERPC_EXCP_TRACE]    = 0x00000D00;
2430
    env->excp_vectors[POWERPC_EXCP_PERFM]    = 0x00000F00;
2431
    env->excp_vectors[POWERPC_EXCP_VPU]      = 0x00000F20;
2432
    env->excp_vectors[POWERPC_EXCP_IABR]     = 0x00001300;
2433
    env->excp_vectors[POWERPC_EXCP_SMI]      = 0x00001400;
2434
    env->excp_vectors[POWERPC_EXCP_VPUA]     = 0x00001600;
2435
    env->excp_vectors[POWERPC_EXCP_THERM]    = 0x00001700;
2436
#endif
2437
}
2438

    
2439
#if defined (TODO)
2440
static void init_excp_7450 (CPUPPCState *env)
2441
{
2442
#if !defined(CONFIG_USER_ONLY)
2443
    env->excp_vectors[POWERPC_EXCP_RESET]    = 0x00000100;
2444
    env->excp_vectors[POWERPC_EXCP_MCHECK]   = 0x00000200;
2445
    env->excp_vectors[POWERPC_EXCP_DSI]      = 0x00000300;
2446
    env->excp_vectors[POWERPC_EXCP_ISI]      = 0x00000400;
2447
    env->excp_vectors[POWERPC_EXCP_EXTERNAL] = 0x00000500;
2448
    env->excp_vectors[POWERPC_EXCP_ALIGN]    = 0x00000600;
2449
    env->excp_vectors[POWERPC_EXCP_PROGRAM]  = 0x00000700;
2450
    env->excp_vectors[POWERPC_EXCP_FPU]      = 0x00000800;
2451
    env->excp_vectors[POWERPC_EXCP_DECR]     = 0x00000900;
2452
    env->excp_vectors[POWERPC_EXCP_SYSCALL]  = 0x00000C00;
2453
    env->excp_vectors[POWERPC_EXCP_TRACE]    = 0x00000D00;
2454
    env->excp_vectors[POWERPC_EXCP_PERFM]    = 0x00000F00;
2455
    env->excp_vectors[POWERPC_EXCP_VPU]      = 0x00000F20;
2456
    env->excp_vectors[POWERPC_EXCP_IFTLB]    = 0x00001000;
2457
    env->excp_vectors[POWERPC_EXCP_DLTLB]    = 0x00001100;
2458
    env->excp_vectors[POWERPC_EXCP_DSTLB]    = 0x00001200;
2459
    env->excp_vectors[POWERPC_EXCP_IABR]     = 0x00001300;
2460
    env->excp_vectors[POWERPC_EXCP_SMI]      = 0x00001400;
2461
    env->excp_vectors[POWERPC_EXCP_VPUA]     = 0x00001600;
2462
#endif
2463
}
2464
#endif /* defined (TODO) */
2465

    
2466
#if defined (TARGET_PPC64)
2467
static void init_excp_970 (CPUPPCState *env)
2468
{
2469
#if !defined(CONFIG_USER_ONLY)
2470
    env->excp_vectors[POWERPC_EXCP_RESET]    = 0x00000100;
2471
    env->excp_vectors[POWERPC_EXCP_MCHECK]   = 0x00000200;
2472
    env->excp_vectors[POWERPC_EXCP_DSI]      = 0x00000300;
2473
    env->excp_vectors[POWERPC_EXCP_DSEG]     = 0x00000380;
2474
    env->excp_vectors[POWERPC_EXCP_ISI]      = 0x00000400;
2475
    env->excp_vectors[POWERPC_EXCP_ISEG]     = 0x00000480;
2476
    env->excp_vectors[POWERPC_EXCP_EXTERNAL] = 0x00000500;
2477
    env->excp_vectors[POWERPC_EXCP_ALIGN]    = 0x00000600;
2478
    env->excp_vectors[POWERPC_EXCP_PROGRAM]  = 0x00000700;
2479
    env->excp_vectors[POWERPC_EXCP_FPU]      = 0x00000800;
2480
    env->excp_vectors[POWERPC_EXCP_DECR]     = 0x00000900;
2481
#if defined(TARGET_PPC64H) /* PowerPC 64 with hypervisor mode support */
2482
    env->excp_vectors[POWERPC_EXCP_HDECR]    = 0x00000980;
2483
#endif
2484
    env->excp_vectors[POWERPC_EXCP_SYSCALL]  = 0x00000C00;
2485
    env->excp_vectors[POWERPC_EXCP_TRACE]    = 0x00000D00;
2486
    env->excp_vectors[POWERPC_EXCP_PERFM]    = 0x00000F00;
2487
    env->excp_vectors[POWERPC_EXCP_VPU]      = 0x00000F20;
2488
    env->excp_vectors[POWERPC_EXCP_IABR]     = 0x00001300;
2489
    env->excp_vectors[POWERPC_EXCP_MAINT]    = 0x00001600;
2490
    env->excp_vectors[POWERPC_EXCP_VPUA]     = 0x00001700;
2491
    env->excp_vectors[POWERPC_EXCP_THERM]    = 0x00001800;
2492
#endif
2493
}
2494
#endif
2495

    
2496
/*****************************************************************************/
2497
/* PowerPC implementations definitions                                       */
2498

    
2499
/* PowerPC 40x instruction set                                               */
2500
#define POWERPC_INSNS_EMB    (PPC_INSNS_BASE | PPC_EMB_COMMON)
2501

    
2502
/* PowerPC 401                                                               */
2503
#define POWERPC_INSNS_401    (POWERPC_INSNS_EMB |                             \
2504
                              PPC_MEM_SYNC | PPC_MEM_EIEIO |                  \
2505
                              PPC_4xx_COMMON | PPC_40x_EXCP | PPC_40x_ICBT)
2506
#define POWERPC_MSRM_401     (0x00000000000FD201ULL)
2507
#define POWERPC_MMU_401      (POWERPC_MMU_REAL_4xx)
2508
#define POWERPC_EXCP_401     (POWERPC_EXCP_40x)
2509
#define POWERPC_INPUT_401    (PPC_FLAGS_INPUT_401)
2510
#define POWERPC_BFDM_401     (bfd_mach_ppc_403)
2511

    
2512
static void init_proc_401 (CPUPPCState *env)
2513
{
2514
    gen_spr_40x(env);
2515
    gen_spr_401_403(env);
2516
    gen_spr_401(env);
2517
    init_excp_4xx_real(env);
2518
    /* Allocate hardware IRQ controller */
2519
    ppc40x_irq_init(env);
2520
}
2521

    
2522
/* PowerPC 401x2                                                             */
2523
#define POWERPC_INSNS_401x2  (POWERPC_INSNS_EMB |                             \
2524
                              PPC_MEM_SYNC | PPC_MEM_EIEIO |                  \
2525
                              PPC_40x_TLB | PPC_MEM_TLBIA | PPC_MEM_TLBSYNC | \
2526
                              PPC_CACHE_DCBA | PPC_MFTB |                     \
2527
                              PPC_4xx_COMMON | PPC_40x_EXCP | PPC_40x_ICBT)
2528
#define POWERPC_MSRM_401x2   (0x00000000001FD231ULL)
2529
#define POWERPC_MMU_401x2    (POWERPC_MMU_SOFT_4xx_Z)
2530
#define POWERPC_EXCP_401x2   (POWERPC_EXCP_40x)
2531
#define POWERPC_INPUT_401x2  (PPC_FLAGS_INPUT_401)
2532
#define POWERPC_BFDM_401x2   (bfd_mach_ppc_403)
2533

    
2534
static void init_proc_401x2 (CPUPPCState *env)
2535
{
2536
    gen_spr_40x(env);
2537
    gen_spr_401_403(env);
2538
    gen_spr_401x2(env);
2539
    gen_spr_compress(env);
2540
    /* Memory management */
2541
    env->nb_tlb = 64;
2542
    env->nb_ways = 1;
2543
    env->id_tlbs = 0;
2544
    init_excp_4xx_softmmu(env);
2545
    /* Allocate hardware IRQ controller */
2546
    ppc40x_irq_init(env);
2547
}
2548

    
2549
/* PowerPC 401x3                                                             */
2550
#if defined(TODO)
2551
#define POWERPC_INSNS_401x3  (POWERPC_INSNS_EMB |                             \
2552
                              PPC_MEM_SYNC | PPC_MEM_EIEIO |                  \
2553
                              PPC_40x_TLB | PPC_MEM_TLBIA | PPC_MEM_TLBSYNC | \
2554
                              PPC_CACHE_DCBA | PPC_MFTB |                     \
2555
                              PPC_4xx_COMMON | PPC_40x_EXCP | PPC_40x_ICBT)
2556
#define POWERPC_MSRM_401x3   (0x00000000001FD631ULL)
2557
#define POWERPC_MMU_401x3    (POWERPC_MMU_SOFT_4xx_Z)
2558
#define POWERPC_EXCP_401x3   (POWERPC_EXCP_40x)
2559
#define POWERPC_INPUT_401x3  (PPC_FLAGS_INPUT_401)
2560
#define POWERPC_BFDM_401x3   (bfd_mach_ppc_403)
2561

    
2562
static void init_proc_401x3 (CPUPPCState *env)
2563
{
2564
    gen_spr_40x(env);
2565
    gen_spr_401_403(env);
2566
    gen_spr_401(env);
2567
    gen_spr_401x2(env);
2568
    gen_spr_compress(env);
2569
    init_excp_4xx_softmmu(env);
2570
    /* Allocate hardware IRQ controller */
2571
    ppc40x_irq_init(env);
2572
}
2573
#endif /* TODO */
2574

    
2575
/* IOP480                                                                    */
2576
#define POWERPC_INSNS_IOP480 (POWERPC_INSNS_EMB |                             \
2577
                              PPC_MEM_SYNC | PPC_MEM_EIEIO |                  \
2578
                              PPC_40x_TLB | PPC_MEM_TLBIA | PPC_MEM_TLBSYNC | \
2579
                              PPC_CACHE_DCBA |                                \
2580
                              PPC_4xx_COMMON | PPC_40x_EXCP |  PPC_40x_ICBT)
2581
#define POWERPC_MSRM_IOP480  (0x00000000001FD231ULL)
2582
#define POWERPC_MMU_IOP480   (POWERPC_MMU_SOFT_4xx_Z)
2583
#define POWERPC_EXCP_IOP480  (POWERPC_EXCP_40x)
2584
#define POWERPC_INPUT_IOP480 (PPC_FLAGS_INPUT_401)
2585
#define POWERPC_BFDM_IOP480  (bfd_mach_ppc_403)
2586

    
2587
static void init_proc_IOP480 (CPUPPCState *env)
2588
{
2589
    gen_spr_40x(env);
2590
    gen_spr_401_403(env);
2591
    gen_spr_401x2(env);
2592
    gen_spr_compress(env);
2593
    /* Memory management */
2594
    env->nb_tlb = 64;
2595
    env->nb_ways = 1;
2596
    env->id_tlbs = 0;
2597
    init_excp_4xx_softmmu(env);
2598
    /* Allocate hardware IRQ controller */
2599
    ppc40x_irq_init(env);
2600
}
2601

    
2602
/* PowerPC 403                                                               */
2603
#define POWERPC_INSNS_403    (POWERPC_INSNS_EMB |                             \
2604
                              PPC_MEM_SYNC | PPC_MEM_EIEIO |                  \
2605
                              PPC_40x_TLB | PPC_MEM_TLBIA | PPC_MEM_TLBSYNC | \
2606
                              PPC_4xx_COMMON | PPC_40x_EXCP | PPC_40x_ICBT)
2607
#define POWERPC_MSRM_403     (0x000000000007D00DULL)
2608
#define POWERPC_MMU_403      (POWERPC_MMU_REAL_4xx)
2609
#define POWERPC_EXCP_403     (POWERPC_EXCP_40x)
2610
#define POWERPC_INPUT_403    (PPC_FLAGS_INPUT_401)
2611
#define POWERPC_BFDM_403     (bfd_mach_ppc_403)
2612

    
2613
static void init_proc_403 (CPUPPCState *env)
2614
{
2615
    gen_spr_40x(env);
2616
    gen_spr_401_403(env);
2617
    gen_spr_403(env);
2618
    gen_spr_403_real(env);
2619
    init_excp_4xx_real(env);
2620
    /* Allocate hardware IRQ controller */
2621
    ppc40x_irq_init(env);
2622
}
2623

    
2624
/* PowerPC 403 GCX                                                           */
2625
#define POWERPC_INSNS_403GCX (POWERPC_INSNS_EMB |                             \
2626
                              PPC_MEM_SYNC | PPC_MEM_EIEIO |                  \
2627
                              PPC_40x_TLB | PPC_MEM_TLBIA | PPC_MEM_TLBSYNC | \
2628
                              PPC_4xx_COMMON | PPC_40x_EXCP | PPC_40x_ICBT)
2629
#define POWERPC_MSRM_403GCX  (0x000000000007D00DULL)
2630
#define POWERPC_MMU_403GCX   (POWERPC_MMU_SOFT_4xx_Z)
2631
#define POWERPC_EXCP_403GCX  (POWERPC_EXCP_40x)
2632
#define POWERPC_INPUT_403GCX (PPC_FLAGS_INPUT_401)
2633
#define POWERPC_BFDM_403GCX  (bfd_mach_ppc_403)
2634

    
2635
static void init_proc_403GCX (CPUPPCState *env)
2636
{
2637
    gen_spr_40x(env);
2638
    gen_spr_401_403(env);
2639
    gen_spr_403(env);
2640
    gen_spr_403_real(env);
2641
    gen_spr_403_mmu(env);
2642
    /* Bus access control */
2643
    /* not emulated, as Qemu never does speculative access */
2644
    spr_register(env, SPR_40x_SGR, "SGR",
2645
                 SPR_NOACCESS, SPR_NOACCESS,
2646
                 &spr_read_generic, &spr_write_generic,
2647
                 0xFFFFFFFF);
2648
    /* not emulated, as Qemu do not emulate caches */
2649
    spr_register(env, SPR_40x_DCWR, "DCWR",
2650
                 SPR_NOACCESS, SPR_NOACCESS,
2651
                 &spr_read_generic, &spr_write_generic,
2652
                 0x00000000);
2653
    /* Memory management */
2654
    env->nb_tlb = 64;
2655
    env->nb_ways = 1;
2656
    env->id_tlbs = 0;
2657
    init_excp_4xx_softmmu(env);
2658
    /* Allocate hardware IRQ controller */
2659
    ppc40x_irq_init(env);
2660
}
2661

    
2662
/* PowerPC 405                                                               */
2663
#define POWERPC_INSNS_405    (POWERPC_INSNS_EMB | PPC_MFTB |                  \
2664
                              PPC_MEM_SYNC | PPC_MEM_EIEIO | PPC_CACHE_DCBA | \
2665
                              PPC_40x_TLB | PPC_MEM_TLBIA | PPC_MEM_TLBSYNC | \
2666
                              PPC_4xx_COMMON | PPC_40x_EXCP | PPC_40x_ICBT |  \
2667
                              PPC_405_MAC)
2668
#define POWERPC_MSRM_405     (0x000000000006E630ULL)
2669
#define POWERPC_MMU_405      (POWERPC_MMU_SOFT_4xx)
2670
#define POWERPC_EXCP_405     (POWERPC_EXCP_40x)
2671
#define POWERPC_INPUT_405    (PPC_FLAGS_INPUT_405)
2672
#define POWERPC_BFDM_405     (bfd_mach_ppc_403)
2673

    
2674
static void init_proc_405 (CPUPPCState *env)
2675
{
2676
    /* Time base */
2677
    gen_tbl(env);
2678
    gen_spr_40x(env);
2679
    gen_spr_405(env);
2680
    /* Bus access control */
2681
    /* not emulated, as Qemu never does speculative access */
2682
    spr_register(env, SPR_40x_SGR, "SGR",
2683
                 SPR_NOACCESS, SPR_NOACCESS,
2684
                 &spr_read_generic, &spr_write_generic,
2685
                 0xFFFFFFFF);
2686
    /* not emulated, as Qemu do not emulate caches */
2687
    spr_register(env, SPR_40x_DCWR, "DCWR",
2688
                 SPR_NOACCESS, SPR_NOACCESS,
2689
                 &spr_read_generic, &spr_write_generic,
2690
                 0x00000000);
2691
    /* Memory management */
2692
    env->nb_tlb = 64;
2693
    env->nb_ways = 1;
2694
    env->id_tlbs = 0;
2695
    init_excp_4xx_softmmu(env);
2696
    /* Allocate hardware IRQ controller */
2697
    ppc40x_irq_init(env);
2698
}
2699

    
2700
/* PowerPC 440 EP                                                            */
2701
#define POWERPC_INSNS_440EP  (POWERPC_INSNS_EMB |                             \
2702
                              PPC_CACHE_DCBA | PPC_MEM_TLBSYNC |              \
2703
                              PPC_BOOKE | PPC_4xx_COMMON | PPC_405_MAC |      \
2704
                              PPC_440_SPEC | PPC_RFMCI)
2705
#define POWERPC_MSRM_440EP   (0x000000000006D630ULL)
2706
#define POWERPC_MMU_440EP    (POWERPC_MMU_BOOKE)
2707
#define POWERPC_EXCP_440EP   (POWERPC_EXCP_BOOKE)
2708
#define POWERPC_INPUT_440EP  (PPC_FLAGS_INPUT_BookE)
2709
#define POWERPC_BFDM_440EP   (bfd_mach_ppc_403)
2710

    
2711
static void init_proc_440EP (CPUPPCState *env)
2712
{
2713
    /* Time base */
2714
    gen_tbl(env);
2715
    gen_spr_BookE(env);
2716
    gen_spr_440(env);
2717
    spr_register(env, SPR_BOOKE_MCSR, "MCSR",
2718
                 SPR_NOACCESS, SPR_NOACCESS,
2719
                 &spr_read_generic, &spr_write_generic,
2720
                 0x00000000);
2721
    spr_register(env, SPR_BOOKE_MCSRR0, "MCSRR0",
2722
                 SPR_NOACCESS, SPR_NOACCESS,
2723
                 &spr_read_generic, &spr_write_generic,
2724
                 0x00000000);
2725
    spr_register(env, SPR_BOOKE_MCSRR1, "MCSRR1",
2726
                 SPR_NOACCESS, SPR_NOACCESS,
2727
                 &spr_read_generic, &spr_write_generic,
2728
                 0x00000000);
2729
    spr_register(env, SPR_440_CCR1, "CCR1",
2730
                 SPR_NOACCESS, SPR_NOACCESS,
2731
                 &spr_read_generic, &spr_write_generic,
2732
                 0x00000000);
2733
    /* Memory management */
2734
    env->nb_tlb = 64;
2735
    env->nb_ways = 1;
2736
    env->id_tlbs = 0;
2737
    init_excp_BookE(env);
2738
    /* XXX: TODO: allocate internal IRQ controller */
2739
}
2740

    
2741
/* PowerPC 440 GP                                                            */
2742
#define POWERPC_INSNS_440GP  (POWERPC_INSNS_EMB |                             \
2743
                              PPC_CACHE_DCBA | PPC_MEM_TLBSYNC |              \
2744
                              PPC_BOOKE | PPC_BOOKE_EXT | PPC_4xx_COMMON |    \
2745
                              PPC_405_MAC | PPC_440_SPEC)
2746
#define POWERPC_MSRM_440GP   (0x000000000006FF30ULL)
2747
#define POWERPC_MMU_440GP    (POWERPC_MMU_BOOKE)
2748
#define POWERPC_EXCP_440GP   (POWERPC_EXCP_BOOKE)
2749
#define POWERPC_INPUT_440GP  (PPC_FLAGS_INPUT_BookE)
2750
#define POWERPC_BFDM_440GP   (bfd_mach_ppc_403)
2751

    
2752
static void init_proc_440GP (CPUPPCState *env)
2753
{
2754
    /* Time base */
2755
    gen_tbl(env);
2756
    gen_spr_BookE(env);
2757
    gen_spr_440(env);
2758
    /* Memory management */
2759
    env->nb_tlb = 64;
2760
    env->nb_ways = 1;
2761
    env->id_tlbs = 0;
2762
    init_excp_BookE(env);
2763
    /* XXX: TODO: allocate internal IRQ controller */
2764
}
2765

    
2766
/* PowerPC 440x4                                                             */
2767
#if defined(TODO)
2768
#define POWERPC_INSNS_440x4  (POWERPC_INSNS_EMB |                             \
2769
                              PPC_CACHE_DCBA | PPC_MEM_TLBSYNC |              \
2770
                              PPC_BOOKE | PPC_4xx_COMMON | PPC_405_MAC |      \
2771
                              PPC_440_SPEC)
2772
#define POWERPC_MSRM_440x4   (0x000000000006FF30ULL)
2773
#define POWERPC_MMU_440x4    (POWERPC_MMU_BOOKE)
2774
#define POWERPC_EXCP_440x4   (POWERPC_EXCP_BOOKE)
2775
#define POWERPC_INPUT_440x4  (PPC_FLAGS_INPUT_BookE)
2776
#define POWERPC_BFDM_440x4   (bfd_mach_ppc_403)
2777

    
2778
static void init_proc_440x4 (CPUPPCState *env)
2779
{
2780
    /* Time base */
2781
    gen_tbl(env);
2782
    gen_spr_BookE(env);
2783
    gen_spr_440(env);
2784
    /* Memory management */
2785
    env->nb_tlb = 64;
2786
    env->nb_ways = 1;
2787
    env->id_tlbs = 0;
2788
    init_excp_BookE(env);
2789
    /* XXX: TODO: allocate internal IRQ controller */
2790
}
2791
#endif /* TODO */
2792

    
2793
/* PowerPC 440x5                                                             */
2794
#define POWERPC_INSNS_440x5  (POWERPC_INSNS_EMB |                             \
2795
                              PPC_CACHE_DCBA | PPC_MEM_TLBSYNC |              \
2796
                              PPC_BOOKE | PPC_4xx_COMMON | PPC_405_MAC |      \
2797
                              PPC_440_SPEC | PPC_RFMCI)
2798
#define POWERPC_MSRM_440x5   (0x000000000006FF30ULL)
2799
#define POWERPC_MMU_440x5    (POWERPC_MMU_BOOKE)
2800
#define POWERPC_EXCP_440x5   (POWERPC_EXCP_BOOKE)
2801
#define POWERPC_INPUT_440x5  (PPC_FLAGS_INPUT_BookE)
2802
#define POWERPC_BFDM_440x5   (bfd_mach_ppc_403)
2803

    
2804
static void init_proc_440x5 (CPUPPCState *env)
2805
{
2806
    /* Time base */
2807
    gen_tbl(env);
2808
    gen_spr_BookE(env);
2809
    gen_spr_440(env);
2810
    spr_register(env, SPR_BOOKE_MCSR, "MCSR",
2811
                 SPR_NOACCESS, SPR_NOACCESS,
2812
                 &spr_read_generic, &spr_write_generic,
2813
                 0x00000000);
2814
    spr_register(env, SPR_BOOKE_MCSRR0, "MCSRR0",
2815
                 SPR_NOACCESS, SPR_NOACCESS,
2816
                 &spr_read_generic, &spr_write_generic,
2817
                 0x00000000);
2818
    spr_register(env, SPR_BOOKE_MCSRR1, "MCSRR1",
2819
                 SPR_NOACCESS, SPR_NOACCESS,
2820
                 &spr_read_generic, &spr_write_generic,
2821
                 0x00000000);
2822
    spr_register(env, SPR_440_CCR1, "CCR1",
2823
                 SPR_NOACCESS, SPR_NOACCESS,
2824
                 &spr_read_generic, &spr_write_generic,
2825
                 0x00000000);
2826
    /* Memory management */
2827
    env->nb_tlb = 64;
2828
    env->nb_ways = 1;
2829
    env->id_tlbs = 0;
2830
    init_excp_BookE(env);
2831
    /* XXX: TODO: allocate internal IRQ controller */
2832
}
2833

    
2834
/* PowerPC 460 (guessed)                                                     */
2835
#if defined(TODO)
2836
#define POWERPC_INSNS_460F   (POWERPC_INSNS_EMB |                             \
2837
                              PPC_CACHE_DCBA | PPC_MEM_TLBSYNC |              \
2838
                              PPC_BOOKE | PPC_BOOKE_EXT | PPC_4xx_COMMON |    \
2839
                              PPC_405_MAC | PPC_440_SPEC | PPC_DCRUX)
2840
#define POWERPC_MSRM_460     (0x000000000006FF30ULL)
2841
#define POWERPC_MMU_460      (POWERPC_MMU_BOOKE)
2842
#define POWERPC_EXCP_460     (POWERPC_EXCP_BOOKE)
2843
#define POWERPC_INPUT_460    (PPC_FLAGS_INPUT_BookE)
2844
#define POWERPC_BFDM_460     (bfd_mach_ppc_403)
2845

    
2846
static void init_proc_460 (CPUPPCState *env)
2847
{
2848
    /* Time base */
2849
    gen_tbl(env);
2850
    gen_spr_BookE(env);
2851
    gen_spr_440(env);
2852
    spr_register(env, SPR_BOOKE_MCSR, "MCSR",
2853
                 SPR_NOACCESS, SPR_NOACCESS,
2854
                 &spr_read_generic, &spr_write_generic,
2855
                 0x00000000);
2856
    spr_register(env, SPR_BOOKE_MCSRR0, "MCSRR0",
2857
                 SPR_NOACCESS, SPR_NOACCESS,
2858
                 &spr_read_generic, &spr_write_generic,
2859
                 0x00000000);
2860
    spr_register(env, SPR_BOOKE_MCSRR1, "MCSRR1",
2861
                 SPR_NOACCESS, SPR_NOACCESS,
2862
                 &spr_read_generic, &spr_write_generic,
2863
                 0x00000000);
2864
    spr_register(env, SPR_440_CCR1, "CCR1",
2865
                 SPR_NOACCESS, SPR_NOACCESS,
2866
                 &spr_read_generic, &spr_write_generic,
2867
                 0x00000000);
2868
    spr_register(env, SPR_DCRIPR, "SPR_DCRIPR",
2869
                 &spr_read_generic, &spr_write_generic,
2870
                 &spr_read_generic, &spr_write_generic,
2871
                 0x00000000);
2872
    /* Memory management */
2873
    env->nb_tlb = 64;
2874
    env->nb_ways = 1;
2875
    env->id_tlbs = 0;
2876
    init_excp_BookE(env);
2877
    /* XXX: TODO: allocate internal IRQ controller */
2878
}
2879
#endif /* TODO */
2880

    
2881
/* PowerPC 460F (guessed)                                                    */
2882
#if defined(TODO)
2883
#define POWERPC_INSNS_460F   (POWERPC_INSNS_EMB |                             \
2884
                              PPC_CACHE_DCBA | PPC_MEM_TLBSYNC |              \
2885
                              PPC_FLOAT | PPC_FLOAT_FSQRT | PPC_FLOAT_FRES |  \
2886
                              PPC_FLOAT_FRSQRTE | PPC_FLOAT_FSEL |            \
2887
                              PPC_FLOAT_STFIWX |                              \
2888
                              PPC_BOOKE | PPC_BOOKE_EXT | PPC_4xx_COMMON |    \
2889
                              PPC_405_MAC | PPC_440_SPEC | PPC_DCRUX)
2890
#define POWERPC_MSRM_460     (0x000000000006FF30ULL)
2891
#define POWERPC_MMU_460F     (POWERPC_MMU_BOOKE)
2892
#define POWERPC_EXCP_460F    (POWERPC_EXCP_BOOKE)
2893
#define POWERPC_INPUT_460F   (PPC_FLAGS_INPUT_BookE)
2894
#define POWERPC_BFDM_460F    (bfd_mach_ppc_403)
2895

    
2896
static void init_proc_460F (CPUPPCState *env)
2897
{
2898
    /* Time base */
2899
    gen_tbl(env);
2900
    gen_spr_BookE(env);
2901
    gen_spr_440(env);
2902
    spr_register(env, SPR_BOOKE_MCSR, "MCSR",
2903
                 SPR_NOACCESS, SPR_NOACCESS,
2904
                 &spr_read_generic, &spr_write_generic,
2905
                 0x00000000);
2906
    spr_register(env, SPR_BOOKE_MCSRR0, "MCSRR0",
2907
                 SPR_NOACCESS, SPR_NOACCESS,
2908
                 &spr_read_generic, &spr_write_generic,
2909
                 0x00000000);
2910
    spr_register(env, SPR_BOOKE_MCSRR1, "MCSRR1",
2911
                 SPR_NOACCESS, SPR_NOACCESS,
2912
                 &spr_read_generic, &spr_write_generic,
2913
                 0x00000000);
2914
    spr_register(env, SPR_440_CCR1, "CCR1",
2915
                 SPR_NOACCESS, SPR_NOACCESS,
2916
                 &spr_read_generic, &spr_write_generic,
2917
                 0x00000000);
2918
    spr_register(env, SPR_DCRIPR, "SPR_DCRIPR",
2919
                 &spr_read_generic, &spr_write_generic,
2920
                 &spr_read_generic, &spr_write_generic,
2921
                 0x00000000);
2922
    /* Memory management */
2923
    env->nb_tlb = 64;
2924
    env->nb_ways = 1;
2925
    env->id_tlbs = 0;
2926
    init_excp_BookE(env);
2927
    /* XXX: TODO: allocate internal IRQ controller */
2928
}
2929
#endif /* TODO */
2930

    
2931
/* Generic BookE PowerPC                                                     */
2932
#if defined(TODO)
2933
#define POWERPC_INSNS_BookE  (POWERPC_INSNS_EMB |                             \
2934
                              PPC_MEM_EIEIO | PPC_MEM_TLBSYNC |               \
2935
                              PPC_CACHE_DCBA |                                \
2936
                              PPC_FLOAT | PPC_FLOAT_FSQRT |                   \
2937
                              PPC_FLOAT_FRES | PPC_FLOAT_FRSQRTE |            \
2938
                              PPC_FLOAT_FSEL | PPC_FLOAT_STFIW |              \
2939
                              PPC_BOOKE)
2940
#define POWERPC_MSRM_BookE   (0x000000000006D630ULL)
2941
#define POWERPC_MMU_BookE    (POWERPC_MMU_BOOKE)
2942
#define POWERPC_EXCP_BookE   (POWERPC_EXCP_BOOKE)
2943
#define POWERPC_INPUT_BookE  (PPC_FLAGS_INPUT_BookE)
2944
#define POWERPC_BFDM_BookE   (bfd_mach_ppc_403)
2945

    
2946
static void init_proc_BookE (CPUPPCState *env)
2947
{
2948
    init_excp_BookE(env);
2949
}
2950
#endif /* TODO */
2951

    
2952
/* e200 core                                                                 */
2953
#if defined(TODO)
2954
#endif /* TODO */
2955

    
2956
/* e300 core                                                                 */
2957
#if defined(TODO)
2958
#endif /* TODO */
2959

    
2960
/* e500 core                                                                 */
2961
#if defined(TODO)
2962
#define POWERPC_INSNS_e500   (POWERPC_INSNS_EMB |                             \
2963
                              PPC_MEM_EIEIO | PPC_MEM_TLBSYNC |               \
2964
                              PPC_CACHE_DCBA |                                \
2965
                              PPC_BOOKE | PPC_E500_VECTOR)
2966
#define POWERPC_MMU_e500     (POWERPC_MMU_SOFT_4xx)
2967
#define POWERPC_EXCP_e500    (POWERPC_EXCP_40x)
2968
#define POWERPC_INPUT_e500   (PPC_FLAGS_INPUT_BookE)
2969
#define POWERPC_BFDM_e500    (bfd_mach_ppc_403)
2970

    
2971
static void init_proc_e500 (CPUPPCState *env)
2972
{
2973
    /* Time base */
2974
    gen_tbl(env);
2975
    gen_spr_BookE(env);
2976
    /* Memory management */
2977
    gen_spr_BookE_FSL(env);
2978
    env->nb_tlb = 64;
2979
    env->nb_ways = 1;
2980
    env->id_tlbs = 0;
2981
    init_excp_BookE(env);
2982
    /* XXX: TODO: allocate internal IRQ controller */
2983
}
2984
#endif /* TODO */
2985

    
2986
/* e600 core                                                                 */
2987
#if defined(TODO)
2988
#endif /* TODO */
2989

    
2990
/* Non-embedded PowerPC                                                      */
2991
/* Base instructions set for all 6xx/7xx/74xx/970 PowerPC                    */
2992
#define POWERPC_INSNS_6xx    (PPC_INSNS_BASE | PPC_FLOAT | PPC_MEM_SYNC |     \
2993
                              PPC_MEM_EIEIO | PPC_SEGMENT | PPC_MEM_TLBIE)
2994
/* Instructions common to all 6xx/7xx/74xx/970 PowerPC except 601 & 602      */
2995
#define POWERPC_INSNS_WORKS  (POWERPC_INSNS_6xx | PPC_FLOAT_FSQRT |           \
2996
                              PPC_FLOAT_FRES | PPC_FLOAT_FRSQRTE |            \
2997
                              PPC_FLOAT_FSEL | PPC_FLOAT_STFIWX |             \
2998
                              PPC_MEM_TLBSYNC | PPC_MFTB)
2999

    
3000
/* POWER : same as 601, without mfmsr, mfsr                                  */
3001
#if defined(TODO)
3002
#define POWERPC_INSNS_POWER  (XXX_TODO)
3003
/* POWER RSC (from RAD6000) */
3004
#define POWERPC_MSRM_POWER   (0x00000000FEF0ULL)
3005
#endif /* TODO */
3006

    
3007
/* PowerPC 601                                                               */
3008
#define POWERPC_INSNS_601    (POWERPC_INSNS_6xx | PPC_EXTERN | PPC_POWER_BR)
3009
#define POWERPC_MSRM_601     (0x000000000000FE70ULL)
3010
//#define POWERPC_MMU_601      (POWERPC_MMU_601)
3011
//#define POWERPC_EXCP_601     (POWERPC_EXCP_601)
3012
#define POWERPC_INPUT_601    (PPC_FLAGS_INPUT_6xx)
3013
#define POWERPC_BFDM_601     (bfd_mach_ppc_601)
3014

    
3015
static void init_proc_601 (CPUPPCState *env)
3016
{
3017
    gen_spr_ne_601(env);
3018
    gen_spr_601(env);
3019
    /* Hardware implementation registers */
3020
    /* XXX : not implemented */
3021
    spr_register(env, SPR_HID0, "HID0",
3022
                 SPR_NOACCESS, SPR_NOACCESS,
3023
                 &spr_read_generic, &spr_write_generic,
3024
                 0x00000000);
3025
    /* XXX : not implemented */
3026
    spr_register(env, SPR_HID1, "HID1",
3027
                 SPR_NOACCESS, SPR_NOACCESS,
3028
                 &spr_read_generic, &spr_write_generic,
3029
                 0x00000000);
3030
    /* XXX : not implemented */
3031
    spr_register(env, SPR_601_HID2, "HID2",
3032
                 SPR_NOACCESS, SPR_NOACCESS,
3033
                 &spr_read_generic, &spr_write_generic,
3034
                 0x00000000);
3035
    /* XXX : not implemented */
3036
    spr_register(env, SPR_601_HID5, "HID5",
3037
                 SPR_NOACCESS, SPR_NOACCESS,
3038
                 &spr_read_generic, &spr_write_generic,
3039
                 0x00000000);
3040
    /* XXX : not implemented */
3041
    spr_register(env, SPR_601_HID15, "HID15",
3042
                 SPR_NOACCESS, SPR_NOACCESS,
3043
                 &spr_read_generic, &spr_write_generic,
3044
                 0x00000000);
3045
    /* Memory management */
3046
    env->nb_tlb = 64;
3047
    env->nb_ways = 2;
3048
    env->id_tlbs = 0;
3049
    env->id_tlbs = 0;
3050
    init_excp_601(env);
3051
    /* XXX: TODO: allocate internal IRQ controller */
3052
}
3053

    
3054
/* PowerPC 602                                                               */
3055
#define POWERPC_INSNS_602    (POWERPC_INSNS_6xx | PPC_MFTB |                  \
3056
                              PPC_FLOAT_FRES | PPC_FLOAT_FRSQRTE |            \
3057
                              PPC_FLOAT_FSEL | PPC_FLOAT_STFIWX |             \
3058
                              PPC_6xx_TLB | PPC_MEM_TLBSYNC | PPC_602_SPEC)
3059
#define POWERPC_MSRM_602     (0x000000000033FF73ULL)
3060
#define POWERPC_MMU_602      (POWERPC_MMU_SOFT_6xx)
3061
//#define POWERPC_EXCP_602     (POWERPC_EXCP_602)
3062
#define POWERPC_INPUT_602    (PPC_FLAGS_INPUT_6xx)
3063
#define POWERPC_BFDM_602     (bfd_mach_ppc_602)
3064

    
3065
static void init_proc_602 (CPUPPCState *env)
3066
{
3067
    gen_spr_ne_601(env);
3068
    gen_spr_602(env);
3069
    /* Time base */
3070
    gen_tbl(env);
3071
    /* hardware implementation registers */
3072
    /* XXX : not implemented */
3073
    spr_register(env, SPR_HID0, "HID0",
3074
                 SPR_NOACCESS, SPR_NOACCESS,
3075
                 &spr_read_generic, &spr_write_generic,
3076
                 0x00000000);
3077
    /* XXX : not implemented */
3078
    spr_register(env, SPR_HID1, "HID1",
3079
                 SPR_NOACCESS, SPR_NOACCESS,
3080
                 &spr_read_generic, &spr_write_generic,
3081
                 0x00000000);
3082
    /* Memory management */
3083
    gen_low_BATs(env);
3084
    gen_6xx_7xx_soft_tlb(env, 64, 2);
3085
    init_excp_602(env);
3086
    /* Allocate hardware IRQ controller */
3087
    ppc6xx_irq_init(env);
3088
}
3089

    
3090
/* PowerPC 603                                                               */
3091
#define POWERPC_INSNS_603    (POWERPC_INSNS_WORKS | PPC_6xx_TLB | PPC_EXTERN)
3092
#define POWERPC_MSRM_603     (0x000000000001FF73ULL)
3093
#define POWERPC_MMU_603      (POWERPC_MMU_SOFT_6xx)
3094
//#define POWERPC_EXCP_603     (POWERPC_EXCP_603)
3095
#define POWERPC_INPUT_603    (PPC_FLAGS_INPUT_6xx)
3096
#define POWERPC_BFDM_603     (bfd_mach_ppc_603)
3097

    
3098
static void init_proc_603 (CPUPPCState *env)
3099
{
3100
    gen_spr_ne_601(env);
3101
    gen_spr_603(env);
3102
    /* Time base */
3103
    gen_tbl(env);
3104
    /* hardware implementation registers */
3105
    /* XXX : not implemented */
3106
    spr_register(env, SPR_HID0, "HID0",
3107
                 SPR_NOACCESS, SPR_NOACCESS,
3108
                 &spr_read_generic, &spr_write_generic,
3109
                 0x00000000);
3110
    /* XXX : not implemented */
3111
    spr_register(env, SPR_HID1, "HID1",
3112
                 SPR_NOACCESS, SPR_NOACCESS,
3113
                 &spr_read_generic, &spr_write_generic,
3114
                 0x00000000);
3115
    /* Memory management */
3116
    gen_low_BATs(env);
3117
    gen_6xx_7xx_soft_tlb(env, 64, 2);
3118
    init_excp_603(env);
3119
    /* Allocate hardware IRQ controller */
3120
    ppc6xx_irq_init(env);
3121
}
3122

    
3123
/* PowerPC 603e                                                              */
3124
#define POWERPC_INSNS_603E   (POWERPC_INSNS_WORKS | PPC_6xx_TLB | PPC_EXTERN)
3125
#define POWERPC_MSRM_603E    (0x000000000007FF73ULL)
3126
#define POWERPC_MMU_603E     (POWERPC_MMU_SOFT_6xx)
3127
//#define POWERPC_EXCP_603E    (POWERPC_EXCP_603E)
3128
#define POWERPC_INPUT_603E   (PPC_FLAGS_INPUT_6xx)
3129
#define POWERPC_BFDM_603E    (bfd_mach_ppc_ec603e)
3130

    
3131
static void init_proc_603E (CPUPPCState *env)
3132
{
3133
    gen_spr_ne_601(env);
3134
    gen_spr_603(env);
3135
    /* Time base */
3136
    gen_tbl(env);
3137
    /* hardware implementation registers */
3138
    /* XXX : not implemented */
3139
    spr_register(env, SPR_HID0, "HID0",
3140
                 SPR_NOACCESS, SPR_NOACCESS,
3141
                 &spr_read_generic, &spr_write_generic,
3142
                 0x00000000);
3143
    /* XXX : not implemented */
3144
    spr_register(env, SPR_HID1, "HID1",
3145
                 SPR_NOACCESS, SPR_NOACCESS,
3146
                 &spr_read_generic, &spr_write_generic,
3147
                 0x00000000);
3148
    /* XXX : not implemented */
3149
    spr_register(env, SPR_IABR, "IABR",
3150
                 SPR_NOACCESS, SPR_NOACCESS,
3151
                 &spr_read_generic, &spr_write_generic,
3152
                 0x00000000);
3153
    /* Memory management */
3154
    gen_low_BATs(env);
3155
    gen_6xx_7xx_soft_tlb(env, 64, 2);
3156
    init_excp_603(env);
3157
    /* Allocate hardware IRQ controller */
3158
    ppc6xx_irq_init(env);
3159
}
3160

    
3161
/* PowerPC G2                                                                */
3162
#define POWERPC_INSNS_G2     (POWERPC_INSNS_WORKS | PPC_6xx_TLB | PPC_EXTERN)
3163
#define POWERPC_MSRM_G2      (0x000000000006FFF2ULL)
3164
#define POWERPC_MMU_G2       (POWERPC_MMU_SOFT_6xx)
3165
//#define POWERPC_EXCP_G2      (POWERPC_EXCP_G2)
3166
#define POWERPC_INPUT_G2     (PPC_FLAGS_INPUT_6xx)
3167
#define POWERPC_BFDM_G2      (bfd_mach_ppc_ec603e)
3168

    
3169
static void init_proc_G2 (CPUPPCState *env)
3170
{
3171
    gen_spr_ne_601(env);
3172
    gen_spr_G2_755(env);
3173
    gen_spr_G2(env);
3174
    /* Time base */
3175
    gen_tbl(env);
3176
    /* Hardware implementation register */
3177
    /* XXX : not implemented */
3178
    spr_register(env, SPR_HID0, "HID0",
3179
                 SPR_NOACCESS, SPR_NOACCESS,
3180
                 &spr_read_generic, &spr_write_generic,
3181
                 0x00000000);
3182
    /* XXX : not implemented */
3183
    spr_register(env, SPR_HID1, "HID1",
3184
                 SPR_NOACCESS, SPR_NOACCESS,
3185
                 &spr_read_generic, &spr_write_generic,
3186
                 0x00000000);
3187
    /* XXX : not implemented */
3188
    spr_register(env, SPR_HID2, "HID2",
3189
                 SPR_NOACCESS, SPR_NOACCESS,
3190
                 &spr_read_generic, &spr_write_generic,
3191
                 0x00000000);
3192
    /* Memory management */
3193
    gen_low_BATs(env);
3194
    gen_high_BATs(env);
3195
    gen_6xx_7xx_soft_tlb(env, 64, 2);
3196
    init_excp_G2(env);
3197
    /* Allocate hardware IRQ controller */
3198
    ppc6xx_irq_init(env);
3199
}
3200

    
3201
/* PowerPC G2LE                                                              */
3202
#define POWERPC_INSNS_G2LE   (POWERPC_INSNS_WORKS | PPC_6xx_TLB | PPC_EXTERN)
3203
#define POWERPC_MSRM_G2LE    (0x000000000007FFF3ULL)
3204
#define POWERPC_MMU_G2LE     (POWERPC_MMU_SOFT_6xx)
3205
#define POWERPC_EXCP_G2LE    (POWERPC_EXCP_G2)
3206
#define POWERPC_INPUT_G2LE   (PPC_FLAGS_INPUT_6xx)
3207
#define POWERPC_BFDM_G2LE    (bfd_mach_ppc_ec603e)
3208

    
3209
static void init_proc_G2LE (CPUPPCState *env)
3210
{
3211
    gen_spr_ne_601(env);
3212
    gen_spr_G2_755(env);
3213
    gen_spr_G2(env);
3214
    /* Time base */
3215
    gen_tbl(env);
3216
    /* Hardware implementation register */
3217
    /* XXX : not implemented */
3218
    spr_register(env, SPR_HID0, "HID0",
3219
                 SPR_NOACCESS, SPR_NOACCESS,
3220
                 &spr_read_generic, &spr_write_generic,
3221
                 0x00000000);
3222
    /* XXX : not implemented */
3223
    spr_register(env, SPR_HID1, "HID1",
3224
                 SPR_NOACCESS, SPR_NOACCESS,
3225
                 &spr_read_generic, &spr_write_generic,
3226
                 0x00000000);
3227
    /* XXX : not implemented */
3228
    spr_register(env, SPR_HID2, "HID2",
3229
                 SPR_NOACCESS, SPR_NOACCESS,
3230
                 &spr_read_generic, &spr_write_generic,
3231
                 0x00000000);
3232
    /* Memory management */
3233
    gen_low_BATs(env);
3234
    gen_high_BATs(env);
3235
    gen_6xx_7xx_soft_tlb(env, 64, 2);
3236
    init_excp_G2(env);
3237
    /* Allocate hardware IRQ controller */
3238
    ppc6xx_irq_init(env);
3239
}
3240

    
3241
/* PowerPC 604                                                               */
3242
#define POWERPC_INSNS_604    (POWERPC_INSNS_WORKS | PPC_EXTERN)
3243
#define POWERPC_MSRM_604     (0x000000000005FF77ULL)
3244
#define POWERPC_MMU_604      (POWERPC_MMU_32B)
3245
//#define POWERPC_EXCP_604     (POWERPC_EXCP_604)
3246
#define POWERPC_INPUT_604    (PPC_FLAGS_INPUT_6xx)
3247
#define POWERPC_BFDM_604     (bfd_mach_ppc_604)
3248

    
3249
static void init_proc_604 (CPUPPCState *env)
3250
{
3251
    gen_spr_ne_601(env);
3252
    gen_spr_604(env);
3253
    /* Time base */
3254
    gen_tbl(env);
3255
    /* Hardware implementation registers */
3256
    /* XXX : not implemented */
3257
    spr_register(env, SPR_HID0, "HID0",
3258
                 SPR_NOACCESS, SPR_NOACCESS,
3259
                 &spr_read_generic, &spr_write_generic,
3260
                 0x00000000);
3261
    /* XXX : not implemented */
3262
    spr_register(env, SPR_HID1, "HID1",
3263
                 SPR_NOACCESS, SPR_NOACCESS,
3264
                 &spr_read_generic, &spr_write_generic,
3265
                 0x00000000);
3266
    /* Memory management */
3267
    gen_low_BATs(env);
3268
    init_excp_604(env);
3269
    /* Allocate hardware IRQ controller */
3270
    ppc6xx_irq_init(env);
3271
}
3272

    
3273
/* PowerPC 740/750 (aka G3)                                                  */
3274
#define POWERPC_INSNS_7x0    (POWERPC_INSNS_WORKS | PPC_EXTERN)
3275
#define POWERPC_MSRM_7x0     (0x000000000007FF77ULL)
3276
#define POWERPC_MMU_7x0      (POWERPC_MMU_32B)
3277
//#define POWERPC_EXCP_7x0     (POWERPC_EXCP_7x0)
3278
#define POWERPC_INPUT_7x0    (PPC_FLAGS_INPUT_6xx)
3279
#define POWERPC_BFDM_7x0     (bfd_mach_ppc_750)
3280

    
3281
static void init_proc_7x0 (CPUPPCState *env)
3282
{
3283
    gen_spr_ne_601(env);
3284
    gen_spr_7xx(env);
3285
    /* Time base */
3286
    gen_tbl(env);
3287
    /* Thermal management */
3288
    gen_spr_thrm(env);
3289
    /* Hardware implementation registers */
3290
    /* XXX : not implemented */
3291
    spr_register(env, SPR_HID0, "HID0",
3292
                 SPR_NOACCESS, SPR_NOACCESS,
3293
                 &spr_read_generic, &spr_write_generic,
3294
                 0x00000000);
3295
    /* XXX : not implemented */
3296
    spr_register(env, SPR_HID1, "HID1",
3297
                 SPR_NOACCESS, SPR_NOACCESS,
3298
                 &spr_read_generic, &spr_write_generic,
3299
                 0x00000000);
3300
    /* Memory management */
3301
    gen_low_BATs(env);
3302
    init_excp_7x0(env);
3303
    /* Allocate hardware IRQ controller */
3304
    ppc6xx_irq_init(env);
3305
}
3306

    
3307
/* PowerPC 750FX/GX                                                          */
3308
#define POWERPC_INSNS_750fx  (POWERPC_INSNS_WORKS | PPC_EXTERN)
3309
#define POWERPC_MSRM_750fx   (0x000000000007FF77ULL)
3310
#define POWERPC_MMU_750fx    (POWERPC_MMU_32B)
3311
#define POWERPC_EXCP_750fx   (POWERPC_EXCP_7x0)
3312
#define POWERPC_INPUT_750fx  (PPC_FLAGS_INPUT_6xx)
3313
#define POWERPC_BFDM_750fx   (bfd_mach_ppc_750)
3314

    
3315
static void init_proc_750fx (CPUPPCState *env)
3316
{
3317
    gen_spr_ne_601(env);
3318
    gen_spr_7xx(env);
3319
    /* Time base */
3320
    gen_tbl(env);
3321
    /* Thermal management */
3322
    gen_spr_thrm(env);
3323
    /* Hardware implementation registers */
3324
    /* XXX : not implemented */
3325
    spr_register(env, SPR_HID0, "HID0",
3326
                 SPR_NOACCESS, SPR_NOACCESS,
3327
                 &spr_read_generic, &spr_write_generic,
3328
                 0x00000000);
3329
    /* XXX : not implemented */
3330
    spr_register(env, SPR_HID1, "HID1",
3331
                 SPR_NOACCESS, SPR_NOACCESS,
3332
                 &spr_read_generic, &spr_write_generic,
3333
                 0x00000000);
3334
    /* XXX : not implemented */
3335
    spr_register(env, SPR_750_HID2, "HID2",
3336
                 SPR_NOACCESS, SPR_NOACCESS,
3337
                 &spr_read_generic, &spr_write_generic,
3338
                 0x00000000);
3339
    /* Memory management */
3340
    gen_low_BATs(env);
3341
    /* PowerPC 750fx & 750gx has 8 DBATs and 8 IBATs */
3342
    gen_high_BATs(env);
3343
    init_excp_750FX(env);
3344
    /* Allocate hardware IRQ controller */
3345
    ppc6xx_irq_init(env);
3346
}
3347

    
3348
/* PowerPC 745/755                                                           */
3349
#define POWERPC_INSNS_7x5    (POWERPC_INSNS_WORKS | PPC_EXTERN | PPC_6xx_TLB)
3350
#define POWERPC_MSRM_7x5     (0x000000000007FF77ULL)
3351
#define POWERPC_MMU_7x5      (POWERPC_MMU_SOFT_6xx)
3352
//#define POWERPC_EXCP_7x5     (POWERPC_EXCP_7x5)
3353
#define POWERPC_INPUT_7x5    (PPC_FLAGS_INPUT_6xx)
3354
#define POWERPC_BFDM_7x5     (bfd_mach_ppc_750)
3355

    
3356
static void init_proc_7x5 (CPUPPCState *env)
3357
{
3358
    gen_spr_ne_601(env);
3359
    gen_spr_G2_755(env);
3360
    /* Time base */
3361
    gen_tbl(env);
3362
    /* L2 cache control */
3363
    /* XXX : not implemented */
3364
    spr_register(env, SPR_ICTC, "ICTC",
3365
                 SPR_NOACCESS, SPR_NOACCESS,
3366
                 &spr_read_generic, &spr_write_generic,
3367
                 0x00000000);
3368
    /* XXX : not implemented */
3369
    spr_register(env, SPR_L2PMCR, "L2PMCR",
3370
                 SPR_NOACCESS, SPR_NOACCESS,
3371
                 &spr_read_generic, &spr_write_generic,
3372
                 0x00000000);
3373
    /* Hardware implementation registers */
3374
    /* XXX : not implemented */
3375
    spr_register(env, SPR_HID0, "HID0",
3376
                 SPR_NOACCESS, SPR_NOACCESS,
3377
                 &spr_read_generic, &spr_write_generic,
3378
                 0x00000000);
3379
    /* XXX : not implemented */
3380
    spr_register(env, SPR_HID1, "HID1",
3381
                 SPR_NOACCESS, SPR_NOACCESS,
3382
                 &spr_read_generic, &spr_write_generic,
3383
                 0x00000000);
3384
    /* XXX : not implemented */
3385
    spr_register(env, SPR_HID2, "HID2",
3386
                 SPR_NOACCESS, SPR_NOACCESS,
3387
                 &spr_read_generic, &spr_write_generic,
3388
                 0x00000000);
3389
    /* Memory management */
3390
    gen_low_BATs(env);
3391
    gen_high_BATs(env);
3392
    gen_6xx_7xx_soft_tlb(env, 64, 2);
3393
    /* Allocate hardware IRQ controller */
3394
    ppc6xx_irq_init(env);
3395
}
3396

    
3397
/* PowerPC 7400 (aka G4)                                                     */
3398
#define POWERPC_INSNS_7400   (POWERPC_INSNS_WORKS | PPC_CACHE_DCBA |          \
3399
                              PPC_EXTERN | PPC_MEM_TLBIA |                    \
3400
                              PPC_ALTIVEC)
3401
#define POWERPC_MSRM_7400    (0x000000000205FF77ULL)
3402
#define POWERPC_MMU_7400     (POWERPC_MMU_32B)
3403
#define POWERPC_EXCP_7400    (POWERPC_EXCP_74xx)
3404
#define POWERPC_INPUT_7400   (PPC_FLAGS_INPUT_6xx)
3405
#define POWERPC_BFDM_7400    (bfd_mach_ppc_7400)
3406

    
3407
static void init_proc_7400 (CPUPPCState *env)
3408
{
3409
    gen_spr_ne_601(env);
3410
    gen_spr_7xx(env);
3411
    /* Time base */
3412
    gen_tbl(env);
3413
    /* 74xx specific SPR */
3414
    gen_spr_74xx(env);
3415
    /* Thermal management */
3416
    gen_spr_thrm(env);
3417
    /* Memory management */
3418
    gen_low_BATs(env);
3419
    init_excp_7400(env);
3420
    /* Allocate hardware IRQ controller */
3421
    ppc6xx_irq_init(env);
3422
}
3423

    
3424
/* PowerPC 7410 (aka G4)                                                     */
3425
#define POWERPC_INSNS_7410   (POWERPC_INSNS_WORKS | PPC_CACHE_DCBA |          \
3426
                              PPC_EXTERN | PPC_MEM_TLBIA |                    \
3427
                              PPC_ALTIVEC)
3428
#define POWERPC_MSRM_7410    (0x000000000205FF77ULL)
3429
#define POWERPC_MMU_7410     (POWERPC_MMU_32B)
3430
#define POWERPC_EXCP_7410    (POWERPC_EXCP_74xx)
3431
#define POWERPC_INPUT_7410   (PPC_FLAGS_INPUT_6xx)
3432
#define POWERPC_BFDM_7410    (bfd_mach_ppc_7400)
3433

    
3434
static void init_proc_7410 (CPUPPCState *env)
3435
{
3436
    gen_spr_ne_601(env);
3437
    gen_spr_7xx(env);
3438
    /* Time base */
3439
    gen_tbl(env);
3440
    /* 74xx specific SPR */
3441
    gen_spr_74xx(env);
3442
    /* Thermal management */
3443
    gen_spr_thrm(env);
3444
    /* L2PMCR */
3445
    /* XXX : not implemented */
3446
    spr_register(env, SPR_L2PMCR, "L2PMCR",
3447
                 SPR_NOACCESS, SPR_NOACCESS,
3448
                 &spr_read_generic, &spr_write_generic,
3449
                 0x00000000);
3450
    /* LDSTDB */
3451
    /* XXX : not implemented */
3452
    spr_register(env, SPR_LDSTDB, "LDSTDB",
3453
                 SPR_NOACCESS, SPR_NOACCESS,
3454
                 &spr_read_generic, &spr_write_generic,
3455
                 0x00000000);
3456
    /* Memory management */
3457
    gen_low_BATs(env);
3458
    init_excp_7400(env);
3459
    /* Allocate hardware IRQ controller */
3460
    ppc6xx_irq_init(env);
3461
}
3462

    
3463
/* PowerPC 7440 (aka G4)                                                     */
3464
#if defined (TODO)
3465
#define POWERPC_INSNS_7440   (POWERPC_INSNS_WORKS | PPC_CACHE_DCBA |          \
3466
                              PPC_EXTERN | PPC_74xx_TLB | PPC_MEM_TLBIA |     \
3467
                              PPC_ALTIVEC)
3468
#define POWERPC_MSRM_7440    (0x000000000205FF77ULL)
3469
#define POWERPC_MMU_7440     (POWERPC_MMU_SOFT_74xx)
3470
#define POWERPC_EXCP_7440    (POWERPC_EXCP_74xx)
3471
#define POWERPC_INPUT_7440   (PPC_FLAGS_INPUT_6xx)
3472
#define POWERPC_BFDM_7440    (bfd_mach_ppc_7400)
3473

    
3474
static void init_proc_7440 (CPUPPCState *env)
3475
{
3476
    gen_spr_ne_601(env);
3477
    gen_spr_7xx(env);
3478
    /* Time base */
3479
    gen_tbl(env);
3480
    /* 74xx specific SPR */
3481
    gen_spr_74xx(env);
3482
    /* LDSTCR */
3483
    /* XXX : not implemented */
3484
    spr_register(env, SPR_LDSTCR, "LDSTCR",
3485
                 SPR_NOACCESS, SPR_NOACCESS,
3486
                 &spr_read_generic, &spr_write_generic,
3487
                 0x00000000);
3488
    /* ICTRL */
3489
    /* XXX : not implemented */
3490
    spr_register(env, SPR_ICTRL, "ICTRL",
3491
                 SPR_NOACCESS, SPR_NOACCESS,
3492
                 &spr_read_generic, &spr_write_generic,
3493
                 0x00000000);
3494
    /* MSSSR0 */
3495
    spr_register(env, SPR_MSSSR0, "MSSSR0",
3496
                 SPR_NOACCESS, SPR_NOACCESS,
3497
                 &spr_read_generic, &spr_write_generic,
3498
                 0x00000000);
3499
    /* PMC */
3500
    /* XXX : not implemented */
3501
    spr_register(env, SPR_PMC5, "PMC5",
3502
                 SPR_NOACCESS, SPR_NOACCESS,
3503
                 &spr_read_generic, &spr_write_generic,
3504
                 0x00000000);
3505
    spr_register(env, SPR_UPMC5, "UPMC5",
3506
                 &spr_read_ureg, SPR_NOACCESS,
3507
                 &spr_read_ureg, SPR_NOACCESS,
3508
                 0x00000000);
3509
    spr_register(env, SPR_PMC6, "PMC6",
3510
                 SPR_NOACCESS, SPR_NOACCESS,
3511
                 &spr_read_generic, &spr_write_generic,
3512
                 0x00000000);
3513
    spr_register(env, SPR_UPMC6, "UPMC6",
3514
                 &spr_read_ureg, SPR_NOACCESS,
3515
                 &spr_read_ureg, SPR_NOACCESS,
3516
                 0x00000000);
3517
    /* Memory management */
3518
    gen_low_BATs(env);
3519
    gen_74xx_soft_tlb(env);
3520
    /* Allocate hardware IRQ controller */
3521
    ppc6xx_irq_init(env);
3522
}
3523
#endif /* TODO */
3524

    
3525
/* PowerPC 7450 (aka G4)                                                     */
3526
#if defined (TODO)
3527
#define POWERPC_INSNS_7450   (POWERPC_INSNS_WORKS | PPC_CACHE_DCBA |          \
3528
                              PPC_EXTERN | PPC_74xx_TLB | PPC_MEM_TLBIA |     \
3529
                              PPC_ALTIVEC)
3530
#define POWERPC_MSRM_7450    (0x000000000205FF77ULL)
3531
#define POWERPC_MMU_7450     (POWERPC_MMU_SOFT_74xx)
3532
#define POWERPC_EXCP_7450    (POWERPC_EXCP_74xx)
3533
#define POWERPC_INPUT_7450   (PPC_FLAGS_INPUT_6xx)
3534
#define POWERPC_BFDM_7450    (bfd_mach_ppc_7400)
3535

    
3536
static void init_proc_7450 (CPUPPCState *env)
3537
{
3538
    gen_spr_ne_601(env);
3539
    gen_spr_7xx(env);
3540
    /* Time base */
3541
    gen_tbl(env);
3542
    /* 74xx specific SPR */
3543
    gen_spr_74xx(env);
3544
    /* Level 3 cache control */
3545
    gen_l3_ctrl(env);
3546
    /* LDSTCR */
3547
    /* XXX : not implemented */
3548
    spr_register(env, SPR_LDSTCR, "LDSTCR",
3549
                 SPR_NOACCESS, SPR_NOACCESS,
3550
                 &spr_read_generic, &spr_write_generic,
3551
                 0x00000000);
3552
    /* ICTRL */
3553
    /* XXX : not implemented */
3554
    spr_register(env, SPR_ICTRL, "ICTRL",
3555
                 SPR_NOACCESS, SPR_NOACCESS,
3556
                 &spr_read_generic, &spr_write_generic,
3557
                 0x00000000);
3558
    /* MSSSR0 */
3559
    spr_register(env, SPR_MSSSR0, "MSSSR0",
3560
                 SPR_NOACCESS, SPR_NOACCESS,
3561
                 &spr_read_generic, &spr_write_generic,
3562
                 0x00000000);
3563
    /* PMC */
3564
    /* XXX : not implemented */
3565
    spr_register(env, SPR_PMC5, "PMC5",
3566
                 SPR_NOACCESS, SPR_NOACCESS,
3567
                 &spr_read_generic, &spr_write_generic,
3568
                 0x00000000);
3569
    spr_register(env, SPR_UPMC5, "UPMC5",
3570
                 &spr_read_ureg, SPR_NOACCESS,
3571
                 &spr_read_ureg, SPR_NOACCESS,
3572
                 0x00000000);
3573
    spr_register(env, SPR_PMC6, "PMC6",
3574
                 SPR_NOACCESS, SPR_NOACCESS,
3575
                 &spr_read_generic, &spr_write_generic,
3576
                 0x00000000);
3577
    spr_register(env, SPR_UPMC6, "UPMC6",
3578
                 &spr_read_ureg, SPR_NOACCESS,
3579
                 &spr_read_ureg, SPR_NOACCESS,
3580
                 0x00000000);
3581
    /* Memory management */
3582
    gen_low_BATs(env);
3583
    gen_74xx_soft_tlb(env);
3584
    init_excp_7450(env);
3585
    /* Allocate hardware IRQ controller */
3586
    ppc6xx_irq_init(env);
3587
}
3588
#endif /* TODO */
3589

    
3590
/* PowerPC 7445 (aka G4)                                                     */
3591
#if defined (TODO)
3592
#define POWERPC_INSNS_7445   (POWERPC_INSNS_WORKS | PPC_CACHE_DCBA |          \
3593
                              PPC_EXTERN | PPC_74xx_TLB | PPC_MEM_TLBIA |     \
3594
                              PPC_ALTIVEC)
3595
#define POWERPC_MSRM_7445    (0x000000000205FF77ULL)
3596
#define POWERPC_MMU_7445     (POWERPC_MMU_SOFT_74xx)
3597
#define POWERPC_EXCP_7445    (POWERPC_EXCP_74xx)
3598
#define POWERPC_INPUT_7445   (PPC_FLAGS_INPUT_6xx)
3599
#define POWERPC_BFDM_7445    (bfd_mach_ppc_7400)
3600

    
3601
static void init_proc_7445 (CPUPPCState *env)
3602
{
3603
    gen_spr_ne_601(env);
3604
    gen_spr_7xx(env);
3605
    /* Time base */
3606
    gen_tbl(env);
3607
    /* 74xx specific SPR */
3608
    gen_spr_74xx(env);
3609
    /* LDSTCR */
3610
    /* XXX : not implemented */
3611
    spr_register(env, SPR_LDSTCR, "LDSTCR",
3612
                 SPR_NOACCESS, SPR_NOACCESS,
3613
                 &spr_read_generic, &spr_write_generic,
3614
                 0x00000000);
3615
    /* ICTRL */
3616
    /* XXX : not implemented */
3617
    spr_register(env, SPR_ICTRL, "ICTRL",
3618
                 SPR_NOACCESS, SPR_NOACCESS,
3619
                 &spr_read_generic, &spr_write_generic,
3620
                 0x00000000);
3621
    /* MSSSR0 */
3622
    spr_register(env, SPR_MSSSR0, "MSSSR0",
3623
                 SPR_NOACCESS, SPR_NOACCESS,
3624
                 &spr_read_generic, &spr_write_generic,
3625
                 0x00000000);
3626
    /* PMC */
3627
    /* XXX : not implemented */
3628
    spr_register(env, SPR_PMC5, "PMC5",
3629
                 SPR_NOACCESS, SPR_NOACCESS,
3630
                 &spr_read_generic, &spr_write_generic,
3631
                 0x00000000);
3632
    spr_register(env, SPR_UPMC5, "UPMC5",
3633
                 &spr_read_ureg, SPR_NOACCESS,
3634
                 &spr_read_ureg, SPR_NOACCESS,
3635
                 0x00000000);
3636
    spr_register(env, SPR_PMC6, "PMC6",
3637
                 SPR_NOACCESS, SPR_NOACCESS,
3638
                 &spr_read_generic, &spr_write_generic,
3639
                 0x00000000);
3640
    spr_register(env, SPR_UPMC6, "UPMC6",
3641
                 &spr_read_ureg, SPR_NOACCESS,
3642
                 &spr_read_ureg, SPR_NOACCESS,
3643
                 0x00000000);
3644
    /* SPRGs */
3645
    spr_register(env, SPR_SPRG4, "SPRG4",
3646
                 SPR_NOACCESS, SPR_NOACCESS,
3647
                 &spr_read_generic, &spr_write_generic,
3648
                 0x00000000);
3649
    spr_register(env, SPR_USPRG4, "USPRG4",
3650
                 &spr_read_ureg, SPR_NOACCESS,
3651
                 &spr_read_ureg, SPR_NOACCESS,
3652
                 0x00000000);
3653
    spr_register(env, SPR_SPRG5, "SPRG5",
3654
                 SPR_NOACCESS, SPR_NOACCESS,
3655
                 &spr_read_generic, &spr_write_generic,
3656
                 0x00000000);
3657
    spr_register(env, SPR_USPRG5, "USPRG5",
3658
                 &spr_read_ureg, SPR_NOACCESS,
3659
                 &spr_read_ureg, SPR_NOACCESS,
3660
                 0x00000000);
3661
    spr_register(env, SPR_SPRG6, "SPRG6",
3662
                 SPR_NOACCESS, SPR_NOACCESS,
3663
                 &spr_read_generic, &spr_write_generic,
3664
                 0x00000000);
3665
    spr_register(env, SPR_USPRG6, "USPRG6",
3666
                 &spr_read_ureg, SPR_NOACCESS,
3667
                 &spr_read_ureg, SPR_NOACCESS,
3668
                 0x00000000);
3669
    spr_register(env, SPR_SPRG7, "SPRG7",
3670
                 SPR_NOACCESS, SPR_NOACCESS,
3671
                 &spr_read_generic, &spr_write_generic,
3672
                 0x00000000);
3673
    spr_register(env, SPR_USPRG7, "USPRG7",
3674
                 &spr_read_ureg, SPR_NOACCESS,
3675
                 &spr_read_ureg, SPR_NOACCESS,
3676
                 0x00000000);
3677
    /* Memory management */
3678
    gen_low_BATs(env);
3679
    gen_high_BATs(env);
3680
    gen_74xx_soft_tlb(env);
3681
    init_excp_7450(env);
3682
    /* Allocate hardware IRQ controller */
3683
    ppc6xx_irq_init(env);
3684
}
3685
#endif /* TODO */
3686

    
3687
/* PowerPC 7455 (aka G4)                                                     */
3688
#if defined (TODO)
3689
#define POWERPC_INSNS_7455   (POWERPC_INSNS_WORKS | PPC_CACHE_DCBA |          \
3690
                              PPC_EXTERN | PPC_74xx_TLB | PPC_MEM_TLBIA |     \
3691
                              PPC_ALTIVEC)
3692
#define POWERPC_MSRM_7455    (0x000000000205FF77ULL)
3693
#define POWERPC_MMU_7455     (POWERPC_MMU_SOFT_74xx)
3694
#define POWERPC_EXCP_7455    (POWERPC_EXCP_74xx)
3695
#define POWERPC_INPUT_7455   (PPC_FLAGS_INPUT_6xx)
3696
#define POWERPC_BFDM_7455    (bfd_mach_ppc_7400)
3697

    
3698
static void init_proc_7455 (CPUPPCState *env)
3699
{
3700
    gen_spr_ne_601(env);
3701
    gen_spr_7xx(env);
3702
    /* Time base */
3703
    gen_tbl(env);
3704
    /* 74xx specific SPR */
3705
    gen_spr_74xx(env);
3706
    /* Level 3 cache control */
3707
    gen_l3_ctrl(env);
3708
    /* LDSTCR */
3709
    /* XXX : not implemented */
3710
    spr_register(env, SPR_LDSTCR, "LDSTCR",
3711
                 SPR_NOACCESS, SPR_NOACCESS,
3712
                 &spr_read_generic, &spr_write_generic,
3713
                 0x00000000);
3714
    /* ICTRL */
3715
    /* XXX : not implemented */
3716
    spr_register(env, SPR_ICTRL, "ICTRL",
3717
                 SPR_NOACCESS, SPR_NOACCESS,
3718
                 &spr_read_generic, &spr_write_generic,
3719
                 0x00000000);
3720
    /* MSSSR0 */
3721
    spr_register(env, SPR_MSSSR0, "MSSSR0",
3722
                 SPR_NOACCESS, SPR_NOACCESS,
3723
                 &spr_read_generic, &spr_write_generic,
3724
                 0x00000000);
3725
    /* PMC */
3726
    /* XXX : not implemented */
3727
    spr_register(env, SPR_PMC5, "PMC5",
3728
                 SPR_NOACCESS, SPR_NOACCESS,
3729
                 &spr_read_generic, &spr_write_generic,
3730
                 0x00000000);
3731
    spr_register(env, SPR_UPMC5, "UPMC5",
3732
                 &spr_read_ureg, SPR_NOACCESS,
3733
                 &spr_read_ureg, SPR_NOACCESS,
3734
                 0x00000000);
3735
    spr_register(env, SPR_PMC6, "PMC6",
3736
                 SPR_NOACCESS, SPR_NOACCESS,
3737
                 &spr_read_generic, &spr_write_generic,
3738
                 0x00000000);
3739
    spr_register(env, SPR_UPMC6, "UPMC6",
3740
                 &spr_read_ureg, SPR_NOACCESS,
3741
                 &spr_read_ureg, SPR_NOACCESS,
3742
                 0x00000000);
3743
    /* SPRGs */
3744
    spr_register(env, SPR_SPRG4, "SPRG4",
3745
                 SPR_NOACCESS, SPR_NOACCESS,
3746
                 &spr_read_generic, &spr_write_generic,
3747
                 0x00000000);
3748
    spr_register(env, SPR_USPRG4, "USPRG4",
3749
                 &spr_read_ureg, SPR_NOACCESS,
3750
                 &spr_read_ureg, SPR_NOACCESS,
3751
                 0x00000000);
3752
    spr_register(env, SPR_SPRG5, "SPRG5",
3753
                 SPR_NOACCESS, SPR_NOACCESS,
3754
                 &spr_read_generic, &spr_write_generic,
3755
                 0x00000000);
3756
    spr_register(env, SPR_USPRG5, "USPRG5",
3757
                 &spr_read_ureg, SPR_NOACCESS,
3758
                 &spr_read_ureg, SPR_NOACCESS,
3759
                 0x00000000);
3760
    spr_register(env, SPR_SPRG6, "SPRG6",
3761
                 SPR_NOACCESS, SPR_NOACCESS,
3762
                 &spr_read_generic, &spr_write_generic,
3763
                 0x00000000);
3764
    spr_register(env, SPR_USPRG6, "USPRG6",
3765
                 &spr_read_ureg, SPR_NOACCESS,
3766
                 &spr_read_ureg, SPR_NOACCESS,
3767
                 0x00000000);
3768
    spr_register(env, SPR_SPRG7, "SPRG7",
3769
                 SPR_NOACCESS, SPR_NOACCESS,
3770
                 &spr_read_generic, &spr_write_generic,
3771
                 0x00000000);
3772
    spr_register(env, SPR_USPRG7, "USPRG7",
3773
                 &spr_read_ureg, SPR_NOACCESS,
3774
                 &spr_read_ureg, SPR_NOACCESS,
3775
                 0x00000000);
3776
    /* Memory management */
3777
    gen_low_BATs(env);
3778
    gen_high_BATs(env);
3779
    gen_74xx_soft_tlb(env);
3780
    init_excp_7450(env);
3781
    /* Allocate hardware IRQ controller */
3782
    ppc6xx_irq_init(env);
3783
}
3784
#endif /* TODO */
3785

    
3786
#if defined (TARGET_PPC64)
3787
/* PowerPC 970                                                               */
3788
#define POWERPC_INSNS_970    (POWERPC_INSNS_WORKS | PPC_FLOAT_FSQRT |         \
3789
                              PPC_64B | PPC_ALTIVEC |                         \
3790
                              PPC_64_BRIDGE | PPC_SLBI)
3791
#define POWERPC_MSRM_970     (0x900000000204FF36ULL)
3792
#define POWERPC_MMU_970      (POWERPC_MMU_64BRIDGE)
3793
//#define POWERPC_EXCP_970     (POWERPC_EXCP_970)
3794
#define POWERPC_INPUT_970    (PPC_FLAGS_INPUT_970)
3795
#define POWERPC_BFDM_970     (bfd_mach_ppc64)
3796

    
3797
static void init_proc_970 (CPUPPCState *env)
3798
{
3799
    gen_spr_ne_601(env);
3800
    gen_spr_7xx(env);
3801
    /* Time base */
3802
    gen_tbl(env);
3803
    /* Hardware implementation registers */
3804
    /* XXX : not implemented */
3805
    spr_register(env, SPR_HID0, "HID0",
3806
                 SPR_NOACCESS, SPR_NOACCESS,
3807
                 &spr_read_generic, &spr_write_generic,
3808
                 0x00000000);
3809
    /* XXX : not implemented */
3810
    spr_register(env, SPR_HID1, "HID1",
3811
                 SPR_NOACCESS, SPR_NOACCESS,
3812
                 &spr_read_generic, &spr_write_generic,
3813
                 0x00000000);
3814
    /* XXX : not implemented */
3815
    spr_register(env, SPR_750_HID2, "HID2",
3816
                 SPR_NOACCESS, SPR_NOACCESS,
3817
                 &spr_read_generic, &spr_write_generic,
3818
                 0x00000000);
3819
    /* Memory management */
3820
    /* XXX: not correct */
3821
    gen_low_BATs(env);
3822
#if 0 // TODO
3823
    env->slb_nr = 32;
3824
#endif
3825
    init_excp_970(env);
3826
    /* Allocate hardware IRQ controller */
3827
    ppc970_irq_init(env);
3828
}
3829

    
3830
/* PowerPC 970FX (aka G5)                                                    */
3831
#define POWERPC_INSNS_970FX  (POWERPC_INSNS_WORKS | PPC_FLOAT_FSQRT |         \
3832
                              PPC_64B | PPC_ALTIVEC |                         \
3833
                              PPC_64_BRIDGE | PPC_SLBI)
3834
#define POWERPC_MSRM_970FX   (0x800000000204FF36ULL)
3835
#define POWERPC_MMU_970FX    (POWERPC_MMU_64BRIDGE)
3836
#define POWERPC_EXCP_970FX   (POWERPC_EXCP_970)
3837
#define POWERPC_INPUT_970FX  (PPC_FLAGS_INPUT_970)
3838
#define POWERPC_BFDM_970FX   (bfd_mach_ppc64)
3839

    
3840
static void init_proc_970FX (CPUPPCState *env)
3841
{
3842
    gen_spr_ne_601(env);
3843
    gen_spr_7xx(env);
3844
    /* Time base */
3845
    gen_tbl(env);
3846
    /* Hardware implementation registers */
3847
    /* XXX : not implemented */
3848
    spr_register(env, SPR_HID0, "HID0",
3849
                 SPR_NOACCESS, SPR_NOACCESS,
3850
                 &spr_read_generic, &spr_write_generic,
3851
                 0x00000000);
3852
    /* XXX : not implemented */
3853
    spr_register(env, SPR_HID1, "HID1",
3854
                 SPR_NOACCESS, SPR_NOACCESS,
3855
                 &spr_read_generic, &spr_write_generic,
3856
                 0x00000000);
3857
    /* XXX : not implemented */
3858
    spr_register(env, SPR_750_HID2, "HID2",
3859
                 SPR_NOACCESS, SPR_NOACCESS,
3860
                 &spr_read_generic, &spr_write_generic,
3861
                 0x00000000);
3862
    /* Memory management */
3863
    /* XXX: not correct */
3864
    gen_low_BATs(env);
3865
#if 0 // TODO
3866
    env->slb_nr = 32;
3867
#endif
3868
    init_excp_970(env);
3869
    /* Allocate hardware IRQ controller */
3870
    ppc970_irq_init(env);
3871
}
3872

    
3873
/* PowerPC 970 GX                                                            */
3874
#define POWERPC_INSNS_970GX  (POWERPC_INSNS_WORKS | PPC_FLOAT_FSQRT |         \
3875
                              PPC_64B | PPC_ALTIVEC |                         \
3876
                              PPC_64_BRIDGE | PPC_SLBI)
3877
#define POWERPC_MSRM_970GX   (0x800000000204FF36ULL)
3878
#define POWERPC_MMU_970GX    (POWERPC_MMU_64BRIDGE)
3879
#define POWERPC_EXCP_970GX   (POWERPC_EXCP_970)
3880
#define POWERPC_INPUT_970GX  (PPC_FLAGS_INPUT_970)
3881
#define POWERPC_BFDM_970GX   (bfd_mach_ppc64)
3882

    
3883
static void init_proc_970GX (CPUPPCState *env)
3884
{
3885
    gen_spr_ne_601(env);
3886
    gen_spr_7xx(env);
3887
    /* Time base */
3888
    gen_tbl(env);
3889
    /* Hardware implementation registers */
3890
    /* XXX : not implemented */
3891
    spr_register(env, SPR_HID0, "HID0",
3892
                 SPR_NOACCESS, SPR_NOACCESS,
3893
                 &spr_read_generic, &spr_write_generic,
3894
                 0x00000000);
3895
    /* XXX : not implemented */
3896
    spr_register(env, SPR_HID1, "HID1",
3897
                 SPR_NOACCESS, SPR_NOACCESS,
3898
                 &spr_read_generic, &spr_write_generic,
3899
                 0x00000000);
3900
    /* XXX : not implemented */
3901
    spr_register(env, SPR_750_HID2, "HID2",
3902
                 SPR_NOACCESS, SPR_NOACCESS,
3903
                 &spr_read_generic, &spr_write_generic,
3904
                 0x00000000);
3905
    /* Memory management */
3906
    /* XXX: not correct */
3907
    gen_low_BATs(env);
3908
#if 0 // TODO
3909
    env->slb_nr = 32;
3910
#endif
3911
    init_excp_970(env);
3912
    /* Allocate hardware IRQ controller */
3913
    ppc970_irq_init(env);
3914
}
3915

    
3916
/* PowerPC 620                                                               */
3917
#if defined (TODO)
3918
#define POWERPC_INSNS_620    (POWERPC_INSNS_WORKS | PPC_FLOAT_FSQRT |         \
3919
                              PPC_64B | PPC_SLBI)
3920
#define POWERPC_MSRM_620     (0x800000000005FF73ULL)
3921
#define POWERPC_MMU_620      (POWERPC_MMU_64B)
3922
#define POWERPC_EXCP_620     (POWERPC_EXCP_970)
3923
#define POWERPC_INPUT_620    (PPC_FLAGS_INPUT_970)
3924
#define POWERPC_BFDM_620     (bfd_mach_ppc64)
3925

    
3926
static void init_proc_620 (CPUPPCState *env)
3927
{
3928
    gen_spr_ne_601(env);
3929
    gen_spr_620(env);
3930
    /* Time base */
3931
    gen_tbl(env);
3932
    /* Hardware implementation registers */
3933
    /* XXX : not implemented */
3934
    spr_register(env, SPR_HID0, "HID0",
3935
                 SPR_NOACCESS, SPR_NOACCESS,
3936
                 &spr_read_generic, &spr_write_generic,
3937
                 0x00000000);
3938
    /* Memory management */
3939
    gen_low_BATs(env);
3940
    gen_high_BATs(env);
3941
    init_excp_620(env);
3942
    /* XXX: TODO: initialize internal interrupt controller */
3943
}
3944
#endif /* TODO */
3945
#endif /* defined (TARGET_PPC64) */
3946

    
3947
/* Default 32 bits PowerPC target will be 604 */
3948
#define CPU_POWERPC_PPC32     CPU_POWERPC_604
3949
#define POWERPC_INSNS_PPC32   POWERPC_INSNS_604
3950
#define POWERPC_MSRM_PPC32    POWERPC_MSRM_604
3951
#define POWERPC_MMU_PPC32     POWERPC_MMU_604
3952
#define POWERPC_EXCP_PPC32    POWERPC_EXCP_604
3953
#define POWERPC_INPUT_PPC32   POWERPC_INPUT_604
3954
#define init_proc_PPC32       init_proc_604
3955
#define POWERPC_BFDM_PPC32    POWERPC_BFDM_604
3956

    
3957
/* Default 64 bits PowerPC target will be 970 FX */
3958
#define CPU_POWERPC_PPC64     CPU_POWERPC_970FX
3959
#define POWERPC_INSNS_PPC64   POWERPC_INSNS_970FX
3960
#define POWERPC_MSRM_PPC64    POWERPC_MSRM_970FX
3961
#define POWERPC_MMU_PPC64     POWERPC_MMU_970FX
3962
#define POWERPC_EXCP_PPC64    POWERPC_EXCP_970FX
3963
#define POWERPC_INPUT_PPC64   POWERPC_INPUT_970FX
3964
#define init_proc_PPC64       init_proc_970FX
3965
#define POWERPC_BFDM_PPC64    POWERPC_BFDM_970FX
3966

    
3967
/* Default PowerPC target will be PowerPC 32 */
3968
#if defined (TARGET_PPC64) && 0 // XXX: TODO
3969
#define CPU_POWERPC_DEFAULT   CPU_POWERPC_PPC64
3970
#define POWERPC_INSNS_DEFAULT POWERPC_INSNS_PPC64
3971
#define POWERPC_MSRM_DEFAULT  POWERPC_MSRM_PPC64
3972
#define POWERPC_MMU_DEFAULT   POWERPC_MMU_PPC64
3973
#define POWERPC_EXCP_DEFAULT  POWERPC_EXCP_PPC64
3974
#define POWERPC_INPUT_DEFAULT POWERPC_INPUT_PPC64
3975
#define init_proc_DEFAULT     init_proc_PPC64
3976
#define POWERPC_BFDM_DEFAULT  POWERPC_BFDM_PPC64
3977
#else
3978
#define CPU_POWERPC_DEFAULT   CPU_POWERPC_PPC32
3979
#define POWERPC_INSNS_DEFAULT POWERPC_INSNS_PPC32
3980
#define POWERPC_MSRM_DEFAULT  POWERPC_MSRM_PPC32
3981
#define POWERPC_MMU_DEFAULT   POWERPC_MMU_PPC32
3982
#define POWERPC_EXCP_DEFAULT  POWERPC_EXCP_PPC32
3983
#define POWERPC_INPUT_DEFAULT POWERPC_INPUT_PPC32
3984
#define init_proc_DEFAULT     init_proc_PPC32
3985
#define POWERPC_BFDM_DEFAULT  POWERPC_BFDM_PPC32
3986
#endif
3987

    
3988
/*****************************************************************************/
3989
/* PVR definitions for most known PowerPC                                    */
3990
enum {
3991
    /* PowerPC 401 family */
3992
    /* Generic PowerPC 401 */
3993
#define CPU_POWERPC_401       CPU_POWERPC_401G2
3994
    /* PowerPC 401 cores */
3995
    CPU_POWERPC_401A1       = 0x00210000,
3996
    CPU_POWERPC_401B2       = 0x00220000,
3997
#if 0
3998
    CPU_POWERPC_401B3       = xxx,
3999
#endif
4000
    CPU_POWERPC_401C2       = 0x00230000,
4001
    CPU_POWERPC_401D2       = 0x00240000,
4002
    CPU_POWERPC_401E2       = 0x00250000,
4003
    CPU_POWERPC_401F2       = 0x00260000,
4004
    CPU_POWERPC_401G2       = 0x00270000,
4005
    /* PowerPC 401 microcontrolers */
4006
#if 0
4007
    CPU_POWERPC_401GF       = xxx,
4008
#endif
4009
#define CPU_POWERPC_IOP480    CPU_POWERPC_401B2
4010
    /* IBM Processor for Network Resources */
4011
    CPU_POWERPC_COBRA       = 0x10100000, /* XXX: 405 ? */
4012
#if 0
4013
    CPU_POWERPC_XIPCHIP     = xxx,
4014
#endif
4015
    /* PowerPC 403 family */
4016
    /* Generic PowerPC 403 */
4017
#define CPU_POWERPC_403       CPU_POWERPC_403GC
4018
    /* PowerPC 403 microcontrollers */
4019
    CPU_POWERPC_403GA       = 0x00200011,
4020
    CPU_POWERPC_403GB       = 0x00200100,
4021
    CPU_POWERPC_403GC       = 0x00200200,
4022
    CPU_POWERPC_403GCX      = 0x00201400,
4023
#if 0
4024
    CPU_POWERPC_403GP       = xxx,
4025
#endif
4026
    /* PowerPC 405 family */
4027
    /* Generic PowerPC 405 */
4028
#define CPU_POWERPC_405       CPU_POWERPC_405D4
4029
    /* PowerPC 405 cores */
4030
#if 0
4031
    CPU_POWERPC_405A3       = xxx,
4032
#endif
4033
#if 0
4034
    CPU_POWERPC_405A4       = xxx,
4035
#endif
4036
#if 0
4037
    CPU_POWERPC_405B3       = xxx,
4038
#endif
4039
#if 0
4040
    CPU_POWERPC_405B4       = xxx,
4041
#endif
4042
#if 0
4043
    CPU_POWERPC_405C3       = xxx,
4044
#endif
4045
#if 0
4046
    CPU_POWERPC_405C4       = xxx,
4047
#endif
4048
    CPU_POWERPC_405D2       = 0x20010000,
4049
#if 0
4050
    CPU_POWERPC_405D3       = xxx,
4051
#endif
4052
    CPU_POWERPC_405D4       = 0x41810000,
4053
#if 0
4054
    CPU_POWERPC_405D5       = xxx,
4055
#endif
4056
#if 0
4057
    CPU_POWERPC_405E4       = xxx,
4058
#endif
4059
#if 0
4060
    CPU_POWERPC_405F4       = xxx,
4061
#endif
4062
#if 0
4063
    CPU_POWERPC_405F5       = xxx,
4064
#endif
4065
#if 0
4066
    CPU_POWERPC_405F6       = xxx,
4067
#endif
4068
    /* PowerPC 405 microcontrolers */
4069
    /* XXX: missing 0x200108a0 */
4070
#define CPU_POWERPC_405CR     CPU_POWERPC_405CRc
4071
    CPU_POWERPC_405CRa      = 0x40110041,
4072
    CPU_POWERPC_405CRb      = 0x401100C5,
4073
    CPU_POWERPC_405CRc      = 0x40110145,
4074
    CPU_POWERPC_405EP       = 0x51210950,
4075
#if 0
4076
    CPU_POWERPC_405EXr      = xxx,
4077
#endif
4078
    CPU_POWERPC_405EZ       = 0x41511460, /* 0x51210950 ? */
4079
#if 0
4080
    CPU_POWERPC_405FX       = xxx,
4081
#endif
4082
#define CPU_POWERPC_405GP     CPU_POWERPC_405GPd
4083
    CPU_POWERPC_405GPa      = 0x40110000,
4084
    CPU_POWERPC_405GPb      = 0x40110040,
4085
    CPU_POWERPC_405GPc      = 0x40110082,
4086
    CPU_POWERPC_405GPd      = 0x401100C4,
4087
#define CPU_POWERPC_405GPe    CPU_POWERPC_405CRc
4088
    CPU_POWERPC_405GPR      = 0x50910951,
4089
#if 0
4090
    CPU_POWERPC_405H        = xxx,
4091
#endif
4092
#if 0
4093
    CPU_POWERPC_405L        = xxx,
4094
#endif
4095
    CPU_POWERPC_405LP       = 0x41F10000,
4096
#if 0
4097
    CPU_POWERPC_405PM       = xxx,
4098
#endif
4099
#if 0
4100
    CPU_POWERPC_405PS       = xxx,
4101
#endif
4102
#if 0
4103
    CPU_POWERPC_405S        = xxx,
4104
#endif
4105
    /* IBM network processors */
4106
    CPU_POWERPC_NPE405H     = 0x414100C0,
4107
    CPU_POWERPC_NPE405H2    = 0x41410140,
4108
    CPU_POWERPC_NPE405L     = 0x416100C0,
4109
    CPU_POWERPC_NPE4GS3     = 0x40B10000,
4110
#if 0
4111
    CPU_POWERPC_NPCxx1      = xxx,
4112
#endif
4113
#if 0
4114
    CPU_POWERPC_NPR161      = xxx,
4115
#endif
4116
#if 0
4117
    CPU_POWERPC_LC77700     = xxx,
4118
#endif
4119
    /* IBM STBxxx (PowerPC 401/403/405 core based microcontrollers) */
4120
#if 0
4121
    CPU_POWERPC_STB01000    = xxx,
4122
#endif
4123
#if 0
4124
    CPU_POWERPC_STB01010    = xxx,
4125
#endif
4126
#if 0
4127
    CPU_POWERPC_STB0210     = xxx, /* 401B3 */
4128
#endif
4129
    CPU_POWERPC_STB03       = 0x40310000, /* 0x40130000 ? */
4130
#if 0
4131
    CPU_POWERPC_STB043      = xxx,
4132
#endif
4133
#if 0
4134
    CPU_POWERPC_STB045      = xxx,
4135
#endif
4136
    CPU_POWERPC_STB04       = 0x41810000,
4137
    CPU_POWERPC_STB25       = 0x51510950,
4138
#if 0
4139
    CPU_POWERPC_STB130      = xxx,
4140
#endif
4141
    /* Xilinx cores */
4142
    CPU_POWERPC_X2VP4       = 0x20010820,
4143
#define CPU_POWERPC_X2VP7     CPU_POWERPC_X2VP4
4144
    CPU_POWERPC_X2VP20      = 0x20010860,
4145
#define CPU_POWERPC_X2VP50    CPU_POWERPC_X2VP20
4146
#if 0
4147
    CPU_POWERPC_ZL10310     = xxx,
4148
#endif
4149
#if 0
4150
    CPU_POWERPC_ZL10311     = xxx,
4151
#endif
4152
#if 0
4153
    CPU_POWERPC_ZL10320     = xxx,
4154
#endif
4155
#if 0
4156
    CPU_POWERPC_ZL10321     = xxx,
4157
#endif
4158
    /* PowerPC 440 family */
4159
    /* Generic PowerPC 440 */
4160
#define CPU_POWERPC_440       CPU_POWERPC_440GXf
4161
    /* PowerPC 440 cores */
4162
#if 0
4163
    CPU_POWERPC_440A4       = xxx,
4164
#endif
4165
#if 0
4166
    CPU_POWERPC_440A5       = xxx,
4167
#endif
4168
#if 0
4169
    CPU_POWERPC_440B4       = xxx,
4170
#endif
4171
#if 0
4172
    CPU_POWERPC_440F5       = xxx,
4173
#endif
4174
#if 0
4175
    CPU_POWERPC_440G5       = xxx,
4176
#endif
4177
#if 0
4178
    CPU_POWERPC_440H4       = xxx,
4179
#endif
4180
#if 0
4181
    CPU_POWERPC_440H6       = xxx,
4182
#endif
4183
    /* PowerPC 440 microcontrolers */
4184
#define CPU_POWERPC_440EP     CPU_POWERPC_440EPb
4185
    CPU_POWERPC_440EPa      = 0x42221850,
4186
    CPU_POWERPC_440EPb      = 0x422218D3,
4187
#define CPU_POWERPC_440GP     CPU_POWERPC_440GPc
4188
    CPU_POWERPC_440GPb      = 0x40120440,
4189
    CPU_POWERPC_440GPc      = 0x40120481,
4190
#define CPU_POWERPC_440GR     CPU_POWERPC_440GRa
4191
#define CPU_POWERPC_440GRa    CPU_POWERPC_440EPb
4192
    CPU_POWERPC_440GRX      = 0x200008D0,
4193
#define CPU_POWERPC_440EPX    CPU_POWERPC_440GRX
4194
#define CPU_POWERPC_440GX     CPU_POWERPC_440GXf
4195
    CPU_POWERPC_440GXa      = 0x51B21850,
4196
    CPU_POWERPC_440GXb      = 0x51B21851,
4197
    CPU_POWERPC_440GXc      = 0x51B21892,
4198
    CPU_POWERPC_440GXf      = 0x51B21894,
4199
#if 0
4200
    CPU_POWERPC_440S        = xxx,
4201
#endif
4202
    CPU_POWERPC_440SP       = 0x53221850,
4203
    CPU_POWERPC_440SP2      = 0x53221891,
4204
    CPU_POWERPC_440SPE      = 0x53421890,
4205
    /* PowerPC 460 family */
4206
#if 0
4207
    /* Generic PowerPC 464 */
4208
#define CPU_POWERPC_464       CPU_POWERPC_464H90
4209
#endif
4210
    /* PowerPC 464 microcontrolers */
4211
#if 0
4212
    CPU_POWERPC_464H90      = xxx,
4213
#endif
4214
#if 0
4215
    CPU_POWERPC_464H90FP    = xxx,
4216
#endif
4217
    /* Freescale embedded PowerPC cores */
4218
    /* e200 family */
4219
#define CPU_POWERPC_e200      CPU_POWERPC_e200z6
4220
#if 0
4221
    CPU_POWERPC_e200z0      = xxx,
4222
#endif
4223
#if 0
4224
    CPU_POWERPC_e200z3      = xxx,
4225
#endif
4226
    CPU_POWERPC_e200z5      = 0x81000000,
4227
    CPU_POWERPC_e200z6      = 0x81120000,
4228
    /* e300 family */
4229
#define CPU_POWERPC_e300      CPU_POWERPC_e300c3
4230
    CPU_POWERPC_e300c1      = 0x00830000,
4231
    CPU_POWERPC_e300c2      = 0x00840000,
4232
    CPU_POWERPC_e300c3      = 0x00850000,
4233
    /* e500 family */
4234
#define CPU_POWERPC_e500      CPU_POWERPC_e500_v22
4235
    CPU_POWERPC_e500_v11    = 0x80200010,
4236
    CPU_POWERPC_e500_v12    = 0x80200020,
4237
    CPU_POWERPC_e500_v21    = 0x80210010,
4238
    CPU_POWERPC_e500_v22    = 0x80210020,
4239
#if 0
4240
    CPU_POWERPC_e500mc      = xxx,
4241
#endif
4242
    /* e600 family */
4243
    CPU_POWERPC_e600        = 0x80040010,
4244
    /* PowerPC MPC 5xx cores */
4245
    CPU_POWERPC_5xx         = 0x00020020,
4246
    /* PowerPC MPC 8xx cores (aka PowerQUICC) */
4247
    CPU_POWERPC_8xx         = 0x00500000,
4248
    /* PowerPC MPC 8xxx cores (aka PowerQUICC-II) */
4249
    CPU_POWERPC_82xx_HIP3   = 0x00810101,
4250
    CPU_POWERPC_82xx_HIP4   = 0x80811014,
4251
    CPU_POWERPC_827x        = 0x80822013,
4252
    /* PowerPC 6xx cores */
4253
    CPU_POWERPC_601         = 0x00010001,
4254
    CPU_POWERPC_601a        = 0x00010002,
4255
    CPU_POWERPC_602         = 0x00050100,
4256
    CPU_POWERPC_603         = 0x00030100,
4257
#define CPU_POWERPC_603E      CPU_POWERPC_603E_v41
4258
    CPU_POWERPC_603E_v11    = 0x00060101,
4259
    CPU_POWERPC_603E_v12    = 0x00060102,
4260
    CPU_POWERPC_603E_v13    = 0x00060103,
4261
    CPU_POWERPC_603E_v14    = 0x00060104,
4262
    CPU_POWERPC_603E_v22    = 0x00060202,
4263
    CPU_POWERPC_603E_v3     = 0x00060300,
4264
    CPU_POWERPC_603E_v4     = 0x00060400,
4265
    CPU_POWERPC_603E_v41    = 0x00060401,
4266
    CPU_POWERPC_603E7t      = 0x00071201,
4267
    CPU_POWERPC_603E7v      = 0x00070100,
4268
    CPU_POWERPC_603E7v1     = 0x00070101,
4269
    CPU_POWERPC_603E7v2     = 0x00070201,
4270
    CPU_POWERPC_603E7       = 0x00070200,
4271
    CPU_POWERPC_603P        = 0x00070000,
4272
#define CPU_POWERPC_603R      CPU_POWERPC_603E7t
4273
    CPU_POWERPC_G2          = 0x00810011,
4274
#if 0 // Linux pretends the MSB is zero...
4275
    CPU_POWERPC_G2H4        = 0x80811010,
4276
    CPU_POWERPC_G2gp        = 0x80821010,
4277
    CPU_POWERPC_G2ls        = 0x90810010,
4278
    CPU_POWERPC_G2LE        = 0x80820010,
4279
    CPU_POWERPC_G2LEgp      = 0x80822010,
4280
    CPU_POWERPC_G2LEls      = 0xA0822010,
4281
#else
4282
    CPU_POWERPC_G2H4        = 0x00811010,
4283
    CPU_POWERPC_G2gp        = 0x00821010,
4284
    CPU_POWERPC_G2ls        = 0x10810010,
4285
    CPU_POWERPC_G2LE        = 0x00820010,
4286
    CPU_POWERPC_G2LEgp      = 0x00822010,
4287
    CPU_POWERPC_G2LEls      = 0x20822010,
4288
#endif
4289
    CPU_POWERPC_604         = 0x00040103,
4290
#define CPU_POWERPC_604E      CPU_POWERPC_604E_v24
4291
    CPU_POWERPC_604E_v10    = 0x00090100, /* Also 2110 & 2120 */
4292
    CPU_POWERPC_604E_v22    = 0x00090202,
4293
    CPU_POWERPC_604E_v24    = 0x00090204,
4294
    CPU_POWERPC_604R        = 0x000a0101, /* Also 0x00093102 */
4295
#if 0
4296
    CPU_POWERPC_604EV       = xxx,
4297
#endif
4298
    /* PowerPC 740/750 cores (aka G3) */
4299
    /* XXX: missing 0x00084202 */
4300
#define CPU_POWERPC_7x0       CPU_POWERPC_7x0_v31
4301
    CPU_POWERPC_7x0_v20     = 0x00080200,
4302
    CPU_POWERPC_7x0_v21     = 0x00080201,
4303
    CPU_POWERPC_7x0_v22     = 0x00080202,
4304
    CPU_POWERPC_7x0_v30     = 0x00080300,
4305
    CPU_POWERPC_7x0_v31     = 0x00080301,
4306
    CPU_POWERPC_740E        = 0x00080100,
4307
    CPU_POWERPC_7x0P        = 0x10080000,
4308
    /* XXX: missing 0x00087010 (CL ?) */
4309
    CPU_POWERPC_750CL       = 0x00087200,
4310
#define CPU_POWERPC_750CX     CPU_POWERPC_750CX_v22
4311
    CPU_POWERPC_750CX_v21   = 0x00082201,
4312
    CPU_POWERPC_750CX_v22   = 0x00082202,
4313
#define CPU_POWERPC_750CXE    CPU_POWERPC_750CXE_v31b
4314
    CPU_POWERPC_750CXE_v21  = 0x00082211,
4315
    CPU_POWERPC_750CXE_v22  = 0x00082212,
4316
    CPU_POWERPC_750CXE_v23  = 0x00082213,
4317
    CPU_POWERPC_750CXE_v24  = 0x00082214,
4318
    CPU_POWERPC_750CXE_v24b = 0x00083214,
4319
    CPU_POWERPC_750CXE_v31  = 0x00083211,
4320
    CPU_POWERPC_750CXE_v31b = 0x00083311,
4321
    CPU_POWERPC_750CXR      = 0x00083410,
4322
    CPU_POWERPC_750E        = 0x00080200,
4323
    CPU_POWERPC_750FL       = 0x700A0203,
4324
#define CPU_POWERPC_750FX     CPU_POWERPC_750FX_v23
4325
    CPU_POWERPC_750FX_v10   = 0x70000100,
4326
    CPU_POWERPC_750FX_v20   = 0x70000200,
4327
    CPU_POWERPC_750FX_v21   = 0x70000201,
4328
    CPU_POWERPC_750FX_v22   = 0x70000202,
4329
    CPU_POWERPC_750FX_v23   = 0x70000203,
4330
    CPU_POWERPC_750GL       = 0x70020102,
4331
#define CPU_POWERPC_750GX     CPU_POWERPC_750GX_v12
4332
    CPU_POWERPC_750GX_v10   = 0x70020100,
4333
    CPU_POWERPC_750GX_v11   = 0x70020101,
4334
    CPU_POWERPC_750GX_v12   = 0x70020102,
4335
#define CPU_POWERPC_750L      CPU_POWERPC_750L_v32 /* Aka LoneStar */
4336
    CPU_POWERPC_750L_v22    = 0x00088202,
4337
    CPU_POWERPC_750L_v30    = 0x00088300,
4338
    CPU_POWERPC_750L_v32    = 0x00088302,
4339
    /* PowerPC 745/755 cores */
4340
#define CPU_POWERPC_7x5       CPU_POWERPC_7x5_v28
4341
    CPU_POWERPC_7x5_v10     = 0x00083100,
4342
    CPU_POWERPC_7x5_v11     = 0x00083101,
4343
    CPU_POWERPC_7x5_v20     = 0x00083200,
4344
    CPU_POWERPC_7x5_v21     = 0x00083201,
4345
    CPU_POWERPC_7x5_v22     = 0x00083202, /* aka D */
4346
    CPU_POWERPC_7x5_v23     = 0x00083203, /* aka E */
4347
    CPU_POWERPC_7x5_v24     = 0x00083204,
4348
    CPU_POWERPC_7x5_v25     = 0x00083205,
4349
    CPU_POWERPC_7x5_v26     = 0x00083206,
4350
    CPU_POWERPC_7x5_v27     = 0x00083207,
4351
    CPU_POWERPC_7x5_v28     = 0x00083208,
4352
#if 0
4353
    CPU_POWERPC_7x5P        = xxx,
4354
#endif
4355
    /* PowerPC 74xx cores (aka G4) */
4356
    /* XXX: missing 0x000C1101 */
4357
#define CPU_POWERPC_7400      CPU_POWERPC_7400_v29
4358
    CPU_POWERPC_7400_v10    = 0x000C0100,
4359
    CPU_POWERPC_7400_v11    = 0x000C0101,
4360
    CPU_POWERPC_7400_v20    = 0x000C0200,
4361
    CPU_POWERPC_7400_v22    = 0x000C0202,
4362
    CPU_POWERPC_7400_v26    = 0x000C0206,
4363
    CPU_POWERPC_7400_v27    = 0x000C0207,
4364
    CPU_POWERPC_7400_v28    = 0x000C0208,
4365
    CPU_POWERPC_7400_v29    = 0x000C0209,
4366
#define CPU_POWERPC_7410      CPU_POWERPC_7410_v14
4367
    CPU_POWERPC_7410_v10    = 0x800C1100,
4368
    CPU_POWERPC_7410_v11    = 0x800C1101,
4369
    CPU_POWERPC_7410_v12    = 0x800C1102, /* aka C */
4370
    CPU_POWERPC_7410_v13    = 0x800C1103, /* aka D */
4371
    CPU_POWERPC_7410_v14    = 0x800C1104, /* aka E */
4372
#define CPU_POWERPC_7448      CPU_POWERPC_7448_v21
4373
    CPU_POWERPC_7448_v10    = 0x80040100,
4374
    CPU_POWERPC_7448_v11    = 0x80040101,
4375
    CPU_POWERPC_7448_v20    = 0x80040200,
4376
    CPU_POWERPC_7448_v21    = 0x80040201,
4377
#define CPU_POWERPC_7450      CPU_POWERPC_7450_v21
4378
    CPU_POWERPC_7450_v10    = 0x80000100,
4379
    CPU_POWERPC_7450_v11    = 0x80000101,
4380
    CPU_POWERPC_7450_v12    = 0x80000102,
4381
    CPU_POWERPC_7450_v20    = 0x80000200, /* aka D: 2.04 */
4382
    CPU_POWERPC_7450_v21    = 0x80000201, /* aka E */
4383
    CPU_POWERPC_74x1        = 0x80000203,
4384
    CPU_POWERPC_74x1G       = 0x80000210, /* aka G: 2.3 */
4385
    /* XXX: missing 0x80010200 */
4386
#define CPU_POWERPC_74x5      CPU_POWERPC_74x5_v32
4387
    CPU_POWERPC_74x5_v10    = 0x80010100,
4388
    CPU_POWERPC_74x5_v21    = 0x80010201, /* aka C: 2.1 */
4389
    CPU_POWERPC_74x5_v32    = 0x80010302,
4390
    CPU_POWERPC_74x5_v33    = 0x80010303, /* aka F: 3.3 */
4391
    CPU_POWERPC_74x5_v34    = 0x80010304, /* aka G: 3.4 */
4392
#define CPU_POWERPC_74x7      CPU_POWERPC_74x7_v12
4393
    CPU_POWERPC_74x7_v10    = 0x80020100, /* aka A: 1.0 */
4394
    CPU_POWERPC_74x7_v11    = 0x80030101, /* aka B: 1.1 */
4395
    CPU_POWERPC_74x7_v12    = 0x80020102, /* aka C: 1.2 */
4396
    /* 64 bits PowerPC */
4397
    CPU_POWERPC_620         = 0x00140000,
4398
    CPU_POWERPC_630         = 0x00400000,
4399
    CPU_POWERPC_631         = 0x00410104,
4400
    CPU_POWERPC_POWER4      = 0x00350000,
4401
    CPU_POWERPC_POWER4P     = 0x00380000,
4402
    CPU_POWERPC_POWER5      = 0x003A0203,
4403
#define CPU_POWERPC_POWER5GR  CPU_POWERPC_POWER5
4404
    CPU_POWERPC_POWER5P     = 0x003B0000,
4405
#define CPU_POWERPC_POWER5GS  CPU_POWERPC_POWER5P
4406
    CPU_POWERPC_POWER6      = 0x003E0000,
4407
    CPU_POWERPC_POWER6_5    = 0x0F000001, /* POWER6 running POWER5 mode */
4408
    CPU_POWERPC_POWER6A     = 0x0F000002,
4409
    CPU_POWERPC_970         = 0x00390202,
4410
#define CPU_POWERPC_970FX     CPU_POWERPC_970FX_v31
4411
    CPU_POWERPC_970FX_v10   = 0x00391100,
4412
    CPU_POWERPC_970FX_v20   = 0x003C0200,
4413
    CPU_POWERPC_970FX_v21   = 0x003C0201,
4414
    CPU_POWERPC_970FX_v30   = 0x003C0300,
4415
    CPU_POWERPC_970FX_v31   = 0x003C0301,
4416
    CPU_POWERPC_970GX       = 0x00450000,
4417
#define CPU_POWERPC_970MP     CPU_POWERPC_970MP_v11
4418
    CPU_POWERPC_970MP_v10   = 0x00440100,
4419
    CPU_POWERPC_970MP_v11   = 0x00440101,
4420
#define CPU_POWERPC_CELL      CPU_POWERPC_CELL_v32
4421
    CPU_POWERPC_CELL_v10    = 0x00700100,
4422
    CPU_POWERPC_CELL_v20    = 0x00700400,
4423
    CPU_POWERPC_CELL_v30    = 0x00700500,
4424
    CPU_POWERPC_CELL_v31    = 0x00700501,
4425
#define CPU_POWERPC_CELL_v32  CPU_POWERPC_CELL_v31
4426
    CPU_POWERPC_RS64        = 0x00330000,
4427
    CPU_POWERPC_RS64II      = 0x00340000,
4428
    CPU_POWERPC_RS64III     = 0x00360000,
4429
    CPU_POWERPC_RS64IV      = 0x00370000,
4430
    /* Original POWER */
4431
    /* XXX: should be POWER (RIOS), RSC3308, RSC4608,
4432
     * POWER2 (RIOS2) & RSC2 (P2SC) here
4433
     */
4434
#if 0
4435
    CPU_POWER           = xxx, /* 0x20000 ? 0x30000 for RSC ? */
4436
#endif
4437
#if 0
4438
    CPU_POWER2          = xxx, /* 0x40000 ? */
4439
#endif
4440
    /* PA Semi core */
4441
    CPU_POWERPC_PA6T        = 0x00900000,
4442
};
4443

    
4444
/* System version register (used on MPC 8xxx)                                */
4445
enum {
4446
    PPC_SVR_8540      = 0x80300000,
4447
    PPC_SVR_8541E     = 0x807A0010,
4448
    PPC_SVR_8543v10   = 0x80320010,
4449
    PPC_SVR_8543v11   = 0x80320011,
4450
    PPC_SVR_8543v20   = 0x80320020,
4451
    PPC_SVR_8543Ev10  = 0x803A0010,
4452
    PPC_SVR_8543Ev11  = 0x803A0011,
4453
    PPC_SVR_8543Ev20  = 0x803A0020,
4454
    PPC_SVR_8545      = 0x80310220,
4455
    PPC_SVR_8545E     = 0x80390220,
4456
    PPC_SVR_8547E     = 0x80390120,
4457
    PPC_SCR_8548v10   = 0x80310010,
4458
    PPC_SCR_8548v11   = 0x80310011,
4459
    PPC_SCR_8548v20   = 0x80310020,
4460
    PPC_SVR_8548Ev10  = 0x80390010,
4461
    PPC_SVR_8548Ev11  = 0x80390011,
4462
    PPC_SVR_8548Ev20  = 0x80390020,
4463
    PPC_SVR_8555E     = 0x80790010,
4464
    PPC_SVR_8560v10   = 0x80700010,
4465
    PPC_SVR_8560v20   = 0x80700020,
4466
};
4467

    
4468
/*****************************************************************************/
4469
/* PowerPC CPU definitions                                                   */
4470
#define POWERPC_DEF(_name, _pvr, _pvr_mask, _type)                            \
4471
    {                                                                         \
4472
        .name        = _name,                                                 \
4473
        .pvr         = _pvr,                                                  \
4474
        .pvr_mask    = _pvr_mask,                                             \
4475
        .insns_flags = glue(POWERPC_INSNS_,_type),                            \
4476
        .msr_mask    = glue(POWERPC_MSRM_,_type),                             \
4477
        .mmu_model   = glue(POWERPC_MMU_,_type),                              \
4478
        .excp_model  = glue(POWERPC_EXCP_,_type),                             \
4479
        .bus_model   = glue(POWERPC_INPUT_,_type),                            \
4480
        .bfd_mach    = glue(POWERPC_BFDM_,_type),                             \
4481
        .init_proc   = &glue(init_proc_,_type),                               \
4482
    }
4483

    
4484
static ppc_def_t ppc_defs[] = {
4485
    /* Embedded PowerPC                                                      */
4486
    /* PowerPC 401 family                                                    */
4487
    /* Generic PowerPC 401 */
4488
    POWERPC_DEF("401",         CPU_POWERPC_401,         0xFFFF0000, 401),
4489
    /* PowerPC 401 cores                                                     */
4490
    /* PowerPC 401A1 */
4491
    POWERPC_DEF("401A1",       CPU_POWERPC_401A1,       0xFFFFFFFF, 401),
4492
    /* PowerPC 401B2                                                         */
4493
    POWERPC_DEF("401B2",       CPU_POWERPC_401B2,       0xFFFFFFFF, 401x2),
4494
#if defined (TODO)
4495
    /* PowerPC 401B3                                                         */
4496
    POWERPC_DEF("401B3",       CPU_POWERPC_401B3,       0xFFFFFFFF, 401x3),
4497
#endif
4498
    /* PowerPC 401C2                                                         */
4499
    POWERPC_DEF("401C2",       CPU_POWERPC_401C2,       0xFFFFFFFF, 401x2),
4500
    /* PowerPC 401D2                                                         */
4501
    POWERPC_DEF("401D2",       CPU_POWERPC_401D2,       0xFFFFFFFF, 401x2),
4502
    /* PowerPC 401E2                                                         */
4503
    POWERPC_DEF("401E2",       CPU_POWERPC_401E2,       0xFFFFFFFF, 401x2),
4504
    /* PowerPC 401F2                                                         */
4505
    POWERPC_DEF("401F2",       CPU_POWERPC_401F2,       0xFFFFFFFF, 401x2),
4506
    /* PowerPC 401G2                                                         */
4507
    /* XXX: to be checked */
4508
    POWERPC_DEF("401G2",       CPU_POWERPC_401G2,       0xFFFFFFFF, 401x2),
4509
    /* PowerPC 401 microcontrolers                                           */
4510
#if defined (TODO)
4511
    /* PowerPC 401GF                                                         */
4512
    POWERPC_DEF("401GF",       CPU_POWERPC_401GF,       0xFFFFFFFF, 401),
4513
#endif
4514
    /* IOP480 (401 microcontroler)                                           */
4515
    POWERPC_DEF("IOP480",      CPU_POWERPC_IOP480,      0xFFFFFFFF, IOP480),
4516
    /* IBM Processor for Network Resources                                   */
4517
    POWERPC_DEF("Cobra",       CPU_POWERPC_COBRA,       0xFFFFFFFF, 401),
4518
#if defined (TODO)
4519
    POWERPC_DEF("Xipchip",     CPU_POWERPC_XIPCHIP,     0xFFFFFFFF, 401),
4520
#endif
4521
    /* PowerPC 403 family                                                    */
4522
    /* Generic PowerPC 403                                                   */
4523
    POWERPC_DEF("403",         CPU_POWERPC_403,         0xFFFF0000, 403),
4524
    /* PowerPC 403 microcontrolers                                           */
4525
    /* PowerPC 403 GA                                                        */
4526
    POWERPC_DEF("403GA",       CPU_POWERPC_403GA,       0xFFFFFFFF, 403),
4527
    /* PowerPC 403 GB                                                        */
4528
    POWERPC_DEF("403GB",       CPU_POWERPC_403GB,       0xFFFFFFFF, 403),
4529
    /* PowerPC 403 GC                                                        */
4530
    POWERPC_DEF("403GC",       CPU_POWERPC_403GC,       0xFFFFFFFF, 403),
4531
    /* PowerPC 403 GCX                                                       */
4532
    POWERPC_DEF("403GCX",      CPU_POWERPC_403GCX,      0xFFFFFFFF, 403GCX),
4533
#if defined (TODO)
4534
    /* PowerPC 403 GP                                                        */
4535
    POWERPC_DEF("403GP",       CPU_POWERPC_403GP,       0xFFFFFFFF, 403),
4536
#endif
4537
    /* PowerPC 405 family                                                    */
4538
    /* Generic PowerPC 405                                                   */
4539
    POWERPC_DEF("405",         CPU_POWERPC_405,         0xFFFF0000, 405),
4540
    /* PowerPC 405 cores                                                     */
4541
#if defined (TODO)
4542
    /* PowerPC 405 A3                                                        */
4543
    POWERPC_DEF("405A3",       CPU_POWERPC_405A3,       0xFFFFFFFF, 405),
4544
#endif
4545
#if defined (TODO)
4546
    /* PowerPC 405 A4                                                        */
4547
    POWERPC_DEF("405A4",       CPU_POWERPC_405A4,       0xFFFFFFFF, 405),
4548
#endif
4549
#if defined (TODO)
4550
    /* PowerPC 405 B3                                                        */
4551
    POWERPC_DEF("405B3",       CPU_POWERPC_405B3,       0xFFFFFFFF, 405),
4552
#endif
4553
#if defined (TODO)
4554
    /* PowerPC 405 B4                                                        */
4555
    POWERPC_DEF("405B4",       CPU_POWERPC_405B4,       0xFFFFFFFF, 405),
4556
#endif
4557
#if defined (TODO)
4558
    /* PowerPC 405 C3                                                        */
4559
    POWERPC_DEF("405C3",       CPU_POWERPC_405C3,       0xFFFFFFFF, 405),
4560
#endif
4561
#if defined (TODO)
4562
    /* PowerPC 405 C4                                                        */
4563
    POWERPC_DEF("405C4",       CPU_POWERPC_405C4,       0xFFFFFFFF, 405),
4564
#endif
4565
    /* PowerPC 405 D2                                                        */
4566
    POWERPC_DEF("405D2",       CPU_POWERPC_405D2,       0xFFFFFFFF, 405),
4567
#if defined (TODO)
4568
    /* PowerPC 405 D3                                                        */
4569
    POWERPC_DEF("405D3",       CPU_POWERPC_405D3,       0xFFFFFFFF, 405),
4570
#endif
4571
    /* PowerPC 405 D4                                                        */
4572
    POWERPC_DEF("405D4",       CPU_POWERPC_405D4,       0xFFFFFFFF, 405),
4573
#if defined (TODO)
4574
    /* PowerPC 405 D5                                                        */
4575
    POWERPC_DEF("405D5",       CPU_POWERPC_405D5,       0xFFFFFFFF, 405),
4576
#endif
4577
#if defined (TODO)
4578
    /* PowerPC 405 E4                                                        */
4579
    POWERPC_DEF("405E4",       CPU_POWERPC_405E4,       0xFFFFFFFF, 405),
4580
#endif
4581
#if defined (TODO)
4582
    /* PowerPC 405 F4                                                        */
4583
    POWERPC_DEF("405F4",       CPU_POWERPC_405F4,       0xFFFFFFFF, 405),
4584
#endif
4585
#if defined (TODO)
4586
    /* PowerPC 405 F5                                                        */
4587
    POWERPC_DEF("405F5",       CPU_POWERPC_405F5,       0xFFFFFFFF, 405),
4588
#endif
4589
#if defined (TODO)
4590
    /* PowerPC 405 F6                                                        */
4591
    POWERPC_DEF("405F6",       CPU_POWERPC_405F6,       0xFFFFFFFF, 405),
4592
#endif
4593
    /* PowerPC 405 microcontrolers                                           */
4594
    /* PowerPC 405 CR                                                        */
4595
    POWERPC_DEF("405CR",       CPU_POWERPC_405CR,       0xFFFFFFFF, 405),
4596
    /* PowerPC 405 CRa                                                       */
4597
    POWERPC_DEF("405CRa",      CPU_POWERPC_405CRa,      0xFFFFFFFF, 405),
4598
    /* PowerPC 405 CRb                                                       */
4599
    POWERPC_DEF("405CRb",      CPU_POWERPC_405CRb,      0xFFFFFFFF, 405),
4600
    /* PowerPC 405 CRc                                                       */
4601
    POWERPC_DEF("405CRc",      CPU_POWERPC_405CRc,      0xFFFFFFFF, 405),
4602
    /* PowerPC 405 EP                                                        */
4603
    POWERPC_DEF("405EP",       CPU_POWERPC_405EP,       0xFFFFFFFF, 405),
4604
#if defined(TODO)
4605
    /* PowerPC 405 EXr                                                       */
4606
    POWERPC_DEF("405EXr",      CPU_POWERPC_405EXr,      0xFFFFFFFF, 405),
4607
#endif
4608
    /* PowerPC 405 EZ                                                        */
4609
    POWERPC_DEF("405EZ",       CPU_POWERPC_405EZ,       0xFFFFFFFF, 405),
4610
#if defined(TODO)
4611
    /* PowerPC 405 FX                                                        */
4612
    POWERPC_DEF("405FX",       CPU_POWERPC_405FX,       0xFFFFFFFF, 405),
4613
#endif
4614
    /* PowerPC 405 GP                                                        */
4615
    POWERPC_DEF("405GP",       CPU_POWERPC_405GP,       0xFFFFFFFF, 405),
4616
    /* PowerPC 405 GPa                                                       */
4617
    POWERPC_DEF("405GPa",      CPU_POWERPC_405GPa,      0xFFFFFFFF, 405),
4618
    /* PowerPC 405 GPb                                                       */
4619
    POWERPC_DEF("405GPb",      CPU_POWERPC_405GPb,      0xFFFFFFFF, 405),
4620
    /* PowerPC 405 GPc                                                       */
4621
    POWERPC_DEF("405GPc",      CPU_POWERPC_405GPc,      0xFFFFFFFF, 405),
4622
    /* PowerPC 405 GPd                                                       */
4623
    POWERPC_DEF("405GPd",      CPU_POWERPC_405GPd,      0xFFFFFFFF, 405),
4624
    /* PowerPC 405 GPe                                                       */
4625
    POWERPC_DEF("405GPe",      CPU_POWERPC_405GPe,      0xFFFFFFFF, 405),
4626
    /* PowerPC 405 GPR                                                       */
4627
    POWERPC_DEF("405GPR",      CPU_POWERPC_405GPR,      0xFFFFFFFF, 405),
4628
#if defined(TODO)
4629
    /* PowerPC 405 H                                                         */
4630
    POWERPC_DEF("405H",        CPU_POWERPC_405H,        0xFFFFFFFF, 405),
4631
#endif
4632
#if defined(TODO)
4633
    /* PowerPC 405 L                                                         */
4634
    POWERPC_DEF("405L",        CPU_POWERPC_405L,        0xFFFFFFFF, 405),
4635
#endif
4636
    /* PowerPC 405 LP                                                        */
4637
    POWERPC_DEF("405LP",       CPU_POWERPC_405LP,       0xFFFFFFFF, 405),
4638
#if defined(TODO)
4639
    /* PowerPC 405 PM                                                        */
4640
    POWERPC_DEF("405PM",       CPU_POWERPC_405PM,       0xFFFFFFFF, 405),
4641
#endif
4642
#if defined(TODO)
4643
    /* PowerPC 405 PS                                                        */
4644
    POWERPC_DEF("405PS",       CPU_POWERPC_405PS,       0xFFFFFFFF, 405),
4645
#endif
4646
#if defined(TODO)
4647
    /* PowerPC 405 S                                                         */
4648
    POWERPC_DEF("405S",        CPU_POWERPC_405S,        0xFFFFFFFF, 405),
4649
#endif
4650
    /* Npe405 H                                                              */
4651
    POWERPC_DEF("Npe405H",     CPU_POWERPC_NPE405H,     0xFFFFFFFF, 405),
4652
    /* Npe405 H2                                                             */
4653
    POWERPC_DEF("Npe405H2",    CPU_POWERPC_NPE405H2,    0xFFFFFFFF, 405),
4654
    /* Npe405 L                                                              */
4655
    POWERPC_DEF("Npe405L",     CPU_POWERPC_NPE405L,     0xFFFFFFFF, 405),
4656
    /* Npe4GS3                                                               */
4657
    POWERPC_DEF("Npe4GS3",     CPU_POWERPC_NPE4GS3,     0xFFFFFFFF, 405),
4658
#if defined (TODO)
4659
    POWERPC_DEF("Npcxx1",      CPU_POWERPC_NPCxx1,      0xFFFFFFFF, 405),
4660
#endif
4661
#if defined (TODO)
4662
    POWERPC_DEF("Npr161",      CPU_POWERPC_NPR161,      0xFFFFFFFF, 405),
4663
#endif
4664
#if defined (TODO)
4665
    /* PowerPC LC77700 (Sanyo)                                               */
4666
    POWERPC_DEF("LC77700",     CPU_POWERPC_LC77700,     0xFFFFFFFF, 405),
4667
#endif
4668
    /* PowerPC 401/403/405 based set-top-box microcontrolers                 */
4669
#if defined (TODO)
4670
    /* STB010000                                                             */
4671
    POWERPC_DEF("STB01000",    CPU_POWERPC_STB01000,    0xFFFFFFFF, 401x2),
4672
#endif
4673
#if defined (TODO)
4674
    /* STB01010                                                              */
4675
    POWERPC_DEF("STB01010",    CPU_POWERPC_STB01010,    0xFFFFFFFF, 401x2),
4676
#endif
4677
#if defined (TODO)
4678
    /* STB0210                                                               */
4679
    POWERPC_DEF("STB0210",     CPU_POWERPC_STB0210,     0xFFFFFFFF, 401x3),
4680
#endif
4681
    /* STB03xx                                                               */
4682
    POWERPC_DEF("STB03",       CPU_POWERPC_STB03,       0xFFFFFFFF, 405),
4683
#if defined (TODO)
4684
    /* STB043x                                                               */
4685
    POWERPC_DEF("STB043",      CPU_POWERPC_STB043,      0xFFFFFFFF, 405),
4686
#endif
4687
#if defined (TODO)
4688
    /* STB045x                                                               */
4689
    POWERPC_DEF("STB045",      CPU_POWERPC_STB045,      0xFFFFFFFF, 405),
4690
#endif
4691
    /* STB04xx                                                               */
4692
    POWERPC_DEF("STB04",       CPU_POWERPC_STB04,       0xFFFF0000, 405),
4693
    /* STB25xx                                                               */
4694
    POWERPC_DEF("STB25",       CPU_POWERPC_STB25,       0xFFFFFFFF, 405),
4695
#if defined (TODO)
4696
    /* STB130                                                                */
4697
    POWERPC_DEF("STB130",      CPU_POWERPC_STB130,      0xFFFFFFFF, 405),
4698
#endif
4699
    /* Xilinx PowerPC 405 cores                                              */
4700
    POWERPC_DEF("x2vp4",       CPU_POWERPC_X2VP4,       0xFFFFFFFF, 405),
4701
    POWERPC_DEF("x2vp7",       CPU_POWERPC_X2VP7,       0xFFFFFFFF, 405),
4702
    POWERPC_DEF("x2vp20",      CPU_POWERPC_X2VP20,      0xFFFFFFFF, 405),
4703
    POWERPC_DEF("x2vp50",      CPU_POWERPC_X2VP50,      0xFFFFFFFF, 405),
4704
#if defined (TODO)
4705
    /* Zarlink ZL10310                                                       */
4706
    POWERPC_DEF("zl10310",     CPU_POWERPC_ZL10310,     0xFFFFFFFF, 405),
4707
#endif
4708
#if defined (TODO)
4709
    /* Zarlink ZL10311                                                       */
4710
    POWERPC_DEF("zl10311",     CPU_POWERPC_ZL10311,     0xFFFFFFFF, 405),
4711
#endif
4712
#if defined (TODO)
4713
    /* Zarlink ZL10320                                                       */
4714
    POWERPC_DEF("zl10320",     CPU_POWERPC_ZL10320,     0xFFFFFFFF, 405),
4715
#endif
4716
#if defined (TODO)
4717
    /* Zarlink ZL10321                                                       */
4718
    POWERPC_DEF("zl10321",     CPU_POWERPC_ZL10321,     0xFFFFFFFF, 405),
4719
#endif
4720
    /* PowerPC 440 family                                                    */
4721
    /* Generic PowerPC 440                                                   */
4722
    POWERPC_DEF("440",         CPU_POWERPC_440,         0xFFFFFFFF, 440GP),
4723
    /* PowerPC 440 cores                                                     */
4724
#if defined (TODO)
4725
    /* PowerPC 440 A4                                                        */
4726
    POWERPC_DEF("440A4",       CPU_POWERPC_440A4,       0xFFFFFFFF, 440x4),
4727
#endif
4728
#if defined (TODO)
4729
    /* PowerPC 440 A5                                                        */
4730
    POWERPC_DEF("440A5",       CPU_POWERPC_440A5,       0xFFFFFFFF, 440x5),
4731
#endif
4732
#if defined (TODO)
4733
    /* PowerPC 440 B4                                                        */
4734
    POWERPC_DEF("440B4",       CPU_POWERPC_440B4,       0xFFFFFFFF, 440x4),
4735
#endif
4736
#if defined (TODO)
4737
    /* PowerPC 440 G4                                                        */
4738
    POWERPC_DEF("440G4",       CPU_POWERPC_440G4,       0xFFFFFFFF, 440x4),
4739
#endif
4740
#if defined (TODO)
4741
    /* PowerPC 440 F5                                                        */
4742
    POWERPC_DEF("440F5",       CPU_POWERPC_440F5,       0xFFFFFFFF, 440x5),
4743
#endif
4744
#if defined (TODO)
4745
    /* PowerPC 440 G5                                                        */
4746
    POWERPC_DEF("440G5",       CPU_POWERPC_440G5,       0xFFFFFFFF, 440x5),
4747
#endif
4748
#if defined (TODO)
4749
    /* PowerPC 440H4                                                         */
4750
    POWERPC_DEF("440H4",       CPU_POWERPC_440H4,       0xFFFFFFFF, 440x4),
4751
#endif
4752
#if defined (TODO)
4753
    /* PowerPC 440H6                                                         */
4754
    POWERPC_DEF("440H6",       CPU_POWERPC_440H6,       0xFFFFFFFF, 440Gx5),
4755
#endif
4756
    /* PowerPC 440 microcontrolers                                           */
4757
    /* PowerPC 440 EP                                                        */
4758
    POWERPC_DEF("440EP",       CPU_POWERPC_440EP,       0xFFFFFFFF, 440EP),
4759
    /* PowerPC 440 EPa                                                       */
4760
    POWERPC_DEF("440EPa",      CPU_POWERPC_440EPa,      0xFFFFFFFF, 440EP),
4761
    /* PowerPC 440 EPb                                                       */
4762
    POWERPC_DEF("440EPb",      CPU_POWERPC_440EPb,      0xFFFFFFFF, 440EP),
4763
    /* PowerPC 440 EPX                                                       */
4764
    POWERPC_DEF("440EPX",      CPU_POWERPC_440EPX,      0xFFFFFFFF, 440EP),
4765
    /* PowerPC 440 GP                                                        */
4766
    POWERPC_DEF("440GP",       CPU_POWERPC_440GP,       0xFFFFFFFF, 440GP),
4767
    /* PowerPC 440 GPb                                                       */
4768
    POWERPC_DEF("440GPb",      CPU_POWERPC_440GPb,      0xFFFFFFFF, 440GP),
4769
    /* PowerPC 440 GPc                                                       */
4770
    POWERPC_DEF("440GPc",      CPU_POWERPC_440GPc,      0xFFFFFFFF, 440GP),
4771
    /* PowerPC 440 GR                                                        */
4772
    POWERPC_DEF("440GR",       CPU_POWERPC_440GR,       0xFFFFFFFF, 440x5),
4773
    /* PowerPC 440 GRa                                                       */
4774
    POWERPC_DEF("440GRa",      CPU_POWERPC_440GRa,      0xFFFFFFFF, 440x5),
4775
    /* PowerPC 440 GRX                                                       */
4776
    POWERPC_DEF("440GRX",      CPU_POWERPC_440GRX,      0xFFFFFFFF, 440x5),
4777
    /* PowerPC 440 GX                                                        */
4778
    POWERPC_DEF("440GX",       CPU_POWERPC_440GX,       0xFFFFFFFF, 440EP),
4779
    /* PowerPC 440 GXa                                                       */
4780
    POWERPC_DEF("440GXa",      CPU_POWERPC_440GXa,      0xFFFFFFFF, 440EP),
4781
    /* PowerPC 440 GXb                                                       */
4782
    POWERPC_DEF("440GXb",      CPU_POWERPC_440GXb,      0xFFFFFFFF, 440EP),
4783
    /* PowerPC 440 GXc                                                       */
4784
    POWERPC_DEF("440GXc",      CPU_POWERPC_440GXc,      0xFFFFFFFF, 440EP),
4785
    /* PowerPC 440 GXf                                                       */
4786
    POWERPC_DEF("440GXf",      CPU_POWERPC_440GXf,      0xFFFFFFFF, 440EP),
4787
#if defined(TODO)
4788
    /* PowerPC 440 S                                                         */
4789
    POWERPC_DEF("440S",        CPU_POWERPC_440S,        0xFFFFFFFF, 440),
4790
#endif
4791
    /* PowerPC 440 SP                                                        */
4792
    POWERPC_DEF("440SP",       CPU_POWERPC_440SP,       0xFFFFFFFF, 440EP),
4793
    /* PowerPC 440 SP2                                                       */
4794
    POWERPC_DEF("440SP2",      CPU_POWERPC_440SP2,      0xFFFFFFFF, 440EP),
4795
    /* PowerPC 440 SPE                                                       */
4796
    POWERPC_DEF("440SPE",      CPU_POWERPC_440SPE,      0xFFFFFFFF, 440EP),
4797
    /* PowerPC 460 family                                                    */
4798
#if defined (TODO)
4799
    /* Generic PowerPC 464                                                   */
4800
    POWERPC_DEF("464",         CPU_POWERPC_464,         0xFFFFFFFF, 460),
4801
#endif
4802
    /* PowerPC 464 microcontrolers                                           */
4803
#if defined (TODO)
4804
    /* PowerPC 464H90                                                        */
4805
    POWERPC_DEF("464H90",      CPU_POWERPC_464H90,      0xFFFFFFFF, 460),
4806
#endif
4807
#if defined (TODO)
4808
    /* PowerPC 464H90F                                                       */
4809
    POWERPC_DEF("464H90F",     CPU_POWERPC_464H90F,     0xFFFFFFFF, 460F),
4810
#endif
4811
    /* Freescale embedded PowerPC cores                                      */
4812
    /* e200 family                                                           */
4813
#if defined (TODO)
4814
    /* Generic PowerPC e200 core                                             */
4815
    POWERPC_DEF("e200",        CPU_POWERPC_e200,        0xFFFFFFFF, e200),
4816
#endif
4817
#if defined (TODO)
4818
    /* PowerPC e200z5 core                                                   */
4819
    POWERPC_DEF("e200z5",      CPU_POWERPC_e200z5,      0xFFFFFFFF, e200),
4820
#endif
4821
#if defined (TODO)
4822
    /* PowerPC e200z6 core                                                   */
4823
    POWERPC_DEF("e200z6",      CPU_POWERPC_e200z6,      0xFFFFFFFF, e200),
4824
#endif
4825
    /* e300 family                                                           */
4826
#if defined (TODO)
4827
    /* Generic PowerPC e300 core                                             */
4828
    POWERPC_DEF("e300",        CPU_POWERPC_e300,        0xFFFFFFFF, e300),
4829
#endif
4830
#if defined (TODO)
4831
    /* PowerPC e300c1 core                                                   */
4832
    POWERPC_DEF("e300c1",      CPU_POWERPC_e300c1,      0xFFFFFFFF, e300),
4833
#endif
4834
#if defined (TODO)
4835
    /* PowerPC e300c2 core                                                   */
4836
    POWERPC_DEF("e300c2",      CPU_POWERPC_e300c2,      0xFFFFFFFF, e300),
4837
#endif
4838
#if defined (TODO)
4839
    /* PowerPC e300c3 core                                                   */
4840
    POWERPC_DEF("e300c3",      CPU_POWERPC_e300c3,      0xFFFFFFFF, e300),
4841
#endif
4842
    /* e500 family                                                           */
4843
#if defined (TODO)
4844
    /* PowerPC e500 core                                                     */
4845
    POWERPC_DEF("e500",        CPU_POWERPC_e500,        0xFFFFFFFF, e500),
4846
#endif
4847
#if defined (TODO)
4848
    /* PowerPC e500 v1.1 core                                                */
4849
    POWERPC_DEF("e500v1.1",    CPU_POWERPC_e500_v11,    0xFFFFFFFF, e500),
4850
#endif
4851
#if defined (TODO)
4852
    /* PowerPC e500 v1.2 core                                                */
4853
    POWERPC_DEF("e500v1.2",    CPU_POWERPC_e500_v12,    0xFFFFFFFF, e500),
4854
#endif
4855
#if defined (TODO)
4856
    /* PowerPC e500 v2.1 core                                                */
4857
    POWERPC_DEF("e500v2.1",    CPU_POWERPC_e500_v21,    0xFFFFFFFF, e500),
4858
#endif
4859
#if defined (TODO)
4860
    /* PowerPC e500 v2.2 core                                                */
4861
    POWERPC_DEF("e500v2.2",    CPU_POWERPC_e500_v22,    0xFFFFFFFF, e500),
4862
#endif
4863
    /* e600 family                                                           */
4864
#if defined (TODO)
4865
    /* PowerPC e600 core                                                     */
4866
    POWERPC_DEF("e600",        CPU_POWERPC_e600,        0xFFFFFFFF, e600),
4867
#endif
4868
    /* PowerPC MPC 5xx cores                                                 */
4869
#if defined (TODO)
4870
    /* PowerPC MPC 5xx                                                       */
4871
    POWERPC_DEF("mpc5xx",      CPU_POWERPC_5xx,         0xFFFFFFFF, 5xx),
4872
#endif
4873
    /* PowerPC MPC 8xx cores                                                 */
4874
#if defined (TODO)
4875
    /* PowerPC MPC 8xx                                                       */
4876
    POWERPC_DEF("mpc8xx",      CPU_POWERPC_8xx,         0xFFFFFFFF, 8xx),
4877
#endif
4878
    /* PowerPC MPC 8xxx cores                                                */
4879
#if defined (TODO)
4880
    /* PowerPC MPC 82xx HIP3                                                 */
4881
    POWERPC_DEF("mpc82xxhip3", CPU_POWERPC_82xx_HIP3,   0xFFFFFFFF, 82xx),
4882
#endif
4883
#if defined (TODO)
4884
    /* PowerPC MPC 82xx HIP4                                                 */
4885
    POWERPC_DEF("mpc82xxhip4", CPU_POWERPC_82xx_HIP4,   0xFFFFFFFF, 82xx),
4886
#endif
4887
#if defined (TODO)
4888
    /* PowerPC MPC 827x                                                      */
4889
    POWERPC_DEF("mpc827x",     CPU_POWERPC_827x,        0xFFFFFFFF, 827x),
4890
#endif
4891

    
4892
    /* 32 bits "classic" PowerPC                                             */
4893
    /* PowerPC 6xx family                                                    */
4894
    /* PowerPC 601                                                           */
4895
    POWERPC_DEF("601",         CPU_POWERPC_601,         0xFFFFFFFF, 601),
4896
    /* PowerPC 601v2                                                         */
4897
    POWERPC_DEF("601a",        CPU_POWERPC_601a,        0xFFFFFFFF, 601),
4898
    /* PowerPC 602                                                           */
4899
    POWERPC_DEF("602",         CPU_POWERPC_602,         0xFFFFFFFF, 602),
4900
    /* PowerPC 603                                                           */
4901
    POWERPC_DEF("603",         CPU_POWERPC_603,         0xFFFFFFFF, 603),
4902
    /* Code name for PowerPC 603                                             */
4903
    POWERPC_DEF("Vanilla",     CPU_POWERPC_603,         0xFFFFFFFF, 603),
4904
    /* PowerPC 603e                                                          */
4905
    POWERPC_DEF("603e",        CPU_POWERPC_603E,        0xFFFFFFFF, 603E),
4906
    /* Code name for PowerPC 603e                                            */
4907
    POWERPC_DEF("Stretch",     CPU_POWERPC_603E,        0xFFFFFFFF, 603E),
4908
    /* PowerPC 603e v1.1                                                     */
4909
    POWERPC_DEF("603e1.1",     CPU_POWERPC_603E_v11,    0xFFFFFFFF, 603E),
4910
    /* PowerPC 603e v1.2                                                     */
4911
    POWERPC_DEF("603e1.2",     CPU_POWERPC_603E_v12,    0xFFFFFFFF, 603E),
4912
    /* PowerPC 603e v1.3                                                     */
4913
    POWERPC_DEF("603e1.3",     CPU_POWERPC_603E_v13,    0xFFFFFFFF, 603E),
4914
    /* PowerPC 603e v1.4                                                     */
4915
    POWERPC_DEF("603e1.4",     CPU_POWERPC_603E_v14,    0xFFFFFFFF, 603E),
4916
    /* PowerPC 603e v2.2                                                     */
4917
    POWERPC_DEF("603e2.2",     CPU_POWERPC_603E_v22,    0xFFFFFFFF, 603E),
4918
    /* PowerPC 603e v3                                                       */
4919
    POWERPC_DEF("603e3",       CPU_POWERPC_603E_v3,     0xFFFFFFFF, 603E),
4920
    /* PowerPC 603e v4                                                       */
4921
    POWERPC_DEF("603e4",       CPU_POWERPC_603E_v4,     0xFFFFFFFF, 603E),
4922
    /* PowerPC 603e v4.1                                                     */
4923
    POWERPC_DEF("603e4.1",     CPU_POWERPC_603E_v41,    0xFFFFFFFF, 603E),
4924
    /* PowerPC 603e                                                          */
4925
    POWERPC_DEF("603e7",       CPU_POWERPC_603E7,       0xFFFFFFFF, 603E),
4926
    /* PowerPC 603e7t                                                        */
4927
    POWERPC_DEF("603e7t",      CPU_POWERPC_603E7t,      0xFFFFFFFF, 603E),
4928
    /* PowerPC 603e7v                                                        */
4929
    POWERPC_DEF("603e7v",      CPU_POWERPC_603E7v,      0xFFFFFFFF, 603E),
4930
    /* Code name for PowerPC 603ev                                           */
4931
    POWERPC_DEF("Vaillant",    CPU_POWERPC_603E7v,      0xFFFFFFFF, 603E),
4932
    /* PowerPC 603e7v1                                                       */
4933
    POWERPC_DEF("603e7v1",     CPU_POWERPC_603E7v1,     0xFFFFFFFF, 603E),
4934
    /* PowerPC 603e7v2                                                       */
4935
    POWERPC_DEF("603e7v2",     CPU_POWERPC_603E7v2,     0xFFFFFFFF, 603E),
4936
    /* PowerPC 603p                                                          */
4937
    /* to be checked */
4938
    POWERPC_DEF("603p",        CPU_POWERPC_603P,        0xFFFFFFFF, 603),
4939
    /* PowerPC 603r                                                          */
4940
    POWERPC_DEF("603r",        CPU_POWERPC_603R,        0xFFFFFFFF, 603E),
4941
    /* Code name for PowerPC 603r                                            */
4942
    POWERPC_DEF("Goldeneye",   CPU_POWERPC_603R,        0xFFFFFFFF, 603E),
4943
    /* PowerPC G2 core                                                       */
4944
    POWERPC_DEF("G2",          CPU_POWERPC_G2,          0xFFFFFFFF, G2),
4945
    /* PowerPC G2 H4                                                         */
4946
    POWERPC_DEF("G2H4",        CPU_POWERPC_G2H4,        0xFFFFFFFF, G2),
4947
    /* PowerPC G2 GP                                                         */
4948
    POWERPC_DEF("G2GP",        CPU_POWERPC_G2gp,        0xFFFFFFFF, G2),
4949
    /* PowerPC G2 LS                                                         */
4950
    POWERPC_DEF("G2LS",        CPU_POWERPC_G2ls,        0xFFFFFFFF, G2),
4951
    /* PowerPC G2LE                                                          */
4952
    /* Same as G2, with little-endian mode support                           */
4953
    POWERPC_DEF("G2le",        CPU_POWERPC_G2LE,        0xFFFFFFFF, G2LE),
4954
    /* PowerPC G2LE GP                                                       */
4955
    POWERPC_DEF("G2leGP",      CPU_POWERPC_G2LEgp,      0xFFFFFFFF, G2LE),
4956
    /* PowerPC G2LE LS                                                       */
4957
    POWERPC_DEF("G2leLS",      CPU_POWERPC_G2LEls,      0xFFFFFFFF, G2LE),
4958
    /* PowerPC 604                                                           */
4959
    POWERPC_DEF("604",         CPU_POWERPC_604,         0xFFFFFFFF, 604),
4960
    /* PowerPC 604e                                                          */
4961
    POWERPC_DEF("604e",        CPU_POWERPC_604E,        0xFFFFFFFF, 604),
4962
    /* PowerPC 604e v1.0                                                     */
4963
    POWERPC_DEF("604e1.0",     CPU_POWERPC_604E_v10,    0xFFFFFFFF, 604),
4964
    /* PowerPC 604e v2.2                                                     */
4965
    POWERPC_DEF("604e2.2",     CPU_POWERPC_604E_v22,    0xFFFFFFFF, 604),
4966
    /* PowerPC 604e v2.4                                                     */
4967
    POWERPC_DEF("604e2.4",     CPU_POWERPC_604E_v24,    0xFFFFFFFF, 604),
4968
    /* PowerPC 604r                                                          */
4969
    POWERPC_DEF("604r",        CPU_POWERPC_604R,        0xFFFFFFFF, 604),
4970
#if defined(TODO)
4971
    /* PowerPC 604ev                                                         */
4972
    POWERPC_DEF("604ev",       CPU_POWERPC_604EV,       0xFFFFFFFF, 604),
4973
#endif
4974
    /* PowerPC 7xx family                                                    */
4975
    /* Generic PowerPC 740 (G3)                                              */
4976
    POWERPC_DEF("740",         CPU_POWERPC_7x0,         0xFFFFFFFF, 7x0),
4977
    /* Generic PowerPC 750 (G3)                                              */
4978
    POWERPC_DEF("750",         CPU_POWERPC_7x0,         0xFFFFFFFF, 7x0),
4979
    /* Code name for generic PowerPC 740/750 (G3)                            */
4980
    POWERPC_DEF("Arthur",      CPU_POWERPC_7x0,         0xFFFFFFFF, 7x0),
4981
    /* PowerPC 740/750 is also known as G3                                   */
4982
    POWERPC_DEF("G3",          CPU_POWERPC_7x0,         0xFFFFFFFF, 7x0),
4983
    /* PowerPC 740 v2.0 (G3)                                                 */
4984
    POWERPC_DEF("740v2.0",     CPU_POWERPC_7x0_v20,     0xFFFFFFFF, 7x0),
4985
    /* PowerPC 750 v2.0 (G3)                                                 */
4986
    POWERPC_DEF("750v2.0",     CPU_POWERPC_7x0_v20,     0xFFFFFFFF, 7x0),
4987
    /* PowerPC 740 v2.1 (G3)                                                 */
4988
    POWERPC_DEF("740v2.1",     CPU_POWERPC_7x0_v21,     0xFFFFFFFF, 7x0),
4989
    /* PowerPC 750 v2.1 (G3)                                                 */
4990
    POWERPC_DEF("750v2.1",     CPU_POWERPC_7x0_v21,     0xFFFFFFFF, 7x0),
4991
    /* PowerPC 740 v2.2 (G3)                                                 */
4992
    POWERPC_DEF("740v2.2",     CPU_POWERPC_7x0_v22,     0xFFFFFFFF, 7x0),
4993
    /* PowerPC 750 v2.2 (G3)                                                 */
4994
    POWERPC_DEF("750v2.2",     CPU_POWERPC_7x0_v22,     0xFFFFFFFF, 7x0),
4995
    /* PowerPC 740 v3.0 (G3)                                                 */
4996
    POWERPC_DEF("740v3.0",     CPU_POWERPC_7x0_v30,     0xFFFFFFFF, 7x0),
4997
    /* PowerPC 750 v3.0 (G3)                                                 */
4998
    POWERPC_DEF("750v3.0",     CPU_POWERPC_7x0_v30,     0xFFFFFFFF, 7x0),
4999
    /* PowerPC 740 v3.1 (G3)                                                 */
5000
    POWERPC_DEF("740v3.1",     CPU_POWERPC_7x0_v31,     0xFFFFFFFF, 7x0),
5001
    /* PowerPC 750 v3.1 (G3)                                                 */
5002
    POWERPC_DEF("750v3.1",     CPU_POWERPC_7x0_v31,     0xFFFFFFFF, 7x0),
5003
    /* PowerPC 740E (G3)                                                     */
5004
    POWERPC_DEF("740e",        CPU_POWERPC_740E,        0xFFFFFFFF, 7x0),
5005
    /* PowerPC 740P (G3)                                                     */
5006
    POWERPC_DEF("740p",        CPU_POWERPC_7x0P,        0xFFFFFFFF, 7x0),
5007
    /* PowerPC 750P (G3)                                                     */
5008
    POWERPC_DEF("750p",        CPU_POWERPC_7x0P,        0xFFFFFFFF, 7x0),
5009
    /* Code name for PowerPC 740P/750P (G3)                                  */
5010
    POWERPC_DEF("Conan/Doyle", CPU_POWERPC_7x0P,        0xFFFFFFFF, 7x0),
5011
    /* PowerPC 750CL (G3 embedded)                                           */
5012
    POWERPC_DEF("750cl",       CPU_POWERPC_750CL,       0xFFFFFFFF, 7x0),
5013
    /* PowerPC 750CX (G3 embedded)                                           */
5014
    POWERPC_DEF("750cx",       CPU_POWERPC_750CX,       0xFFFFFFFF, 7x0),
5015
    /* PowerPC 750CX v2.1 (G3 embedded)                                      */
5016
    POWERPC_DEF("750cx2.1",    CPU_POWERPC_750CX_v21,   0xFFFFFFFF, 7x0),
5017
    /* PowerPC 750CX v2.2 (G3 embedded)                                      */
5018
    POWERPC_DEF("750cx2.2",    CPU_POWERPC_750CX_v22,   0xFFFFFFFF, 7x0),
5019
    /* PowerPC 750CXe (G3 embedded)                                          */
5020
    POWERPC_DEF("750cxe",      CPU_POWERPC_750CXE,      0xFFFFFFFF, 7x0),
5021
    /* PowerPC 750CXe v2.1 (G3 embedded)                                     */
5022
    POWERPC_DEF("750cxe21",    CPU_POWERPC_750CXE_v21,  0xFFFFFFFF, 7x0),
5023
    /* PowerPC 750CXe v2.2 (G3 embedded)                                     */
5024
    POWERPC_DEF("750cxe22",    CPU_POWERPC_750CXE_v22,  0xFFFFFFFF, 7x0),
5025
    /* PowerPC 750CXe v2.3 (G3 embedded)                                     */
5026
    POWERPC_DEF("750cxe23",    CPU_POWERPC_750CXE_v23,  0xFFFFFFFF, 7x0),
5027
    /* PowerPC 750CXe v2.4 (G3 embedded)                                     */
5028
    POWERPC_DEF("750cxe24",    CPU_POWERPC_750CXE_v24,  0xFFFFFFFF, 7x0),
5029
    /* PowerPC 750CXe v2.4b (G3 embedded)                                    */
5030
    POWERPC_DEF("750cxe24b",   CPU_POWERPC_750CXE_v24b, 0xFFFFFFFF, 7x0),
5031
    /* PowerPC 750CXe v3.1 (G3 embedded)                                     */
5032
    POWERPC_DEF("750cxe31",    CPU_POWERPC_750CXE_v31,  0xFFFFFFFF, 7x0),
5033
    /* PowerPC 750CXe v3.1b (G3 embedded)                                    */
5034
    POWERPC_DEF("750cxe3.1b",  CPU_POWERPC_750CXE_v31b, 0xFFFFFFFF, 7x0),
5035
    /* PowerPC 750CXr (G3 embedded)                                          */
5036
    POWERPC_DEF("750cxr",      CPU_POWERPC_750CXR,      0xFFFFFFFF, 7x0),
5037
    /* PowerPC 750E (G3)                                                     */
5038
    POWERPC_DEF("750e",        CPU_POWERPC_750E,        0xFFFFFFFF, 7x0),
5039
    /* PowerPC 750FL (G3 embedded)                                           */
5040
    POWERPC_DEF("750fl",       CPU_POWERPC_750FL,       0xFFFFFFFF, 750fx),
5041
    /* PowerPC 750FX (G3 embedded)                                           */
5042
    POWERPC_DEF("750fx",       CPU_POWERPC_750FX,       0xFFFFFFFF, 750fx),
5043
    /* PowerPC 750FX v1.0 (G3 embedded)                                      */
5044
    POWERPC_DEF("750fx1.0",    CPU_POWERPC_750FX_v10,   0xFFFFFFFF, 750fx),
5045
    /* PowerPC 750FX v2.0 (G3 embedded)                                      */
5046
    POWERPC_DEF("750fx2.0",    CPU_POWERPC_750FX_v20,   0xFFFFFFFF, 750fx),
5047
    /* PowerPC 750FX v2.1 (G3 embedded)                                      */
5048
    POWERPC_DEF("750fx2.1",    CPU_POWERPC_750FX_v21,   0xFFFFFFFF, 750fx),
5049
    /* PowerPC 750FX v2.2 (G3 embedded)                                      */
5050
    POWERPC_DEF("750fx2.2",    CPU_POWERPC_750FX_v22,   0xFFFFFFFF, 750fx),
5051
    /* PowerPC 750FX v2.3 (G3 embedded)                                      */
5052
    POWERPC_DEF("750fx2.3",    CPU_POWERPC_750FX_v23,   0xFFFFFFFF, 750fx),
5053
    /* PowerPC 750GL (G3 embedded)                                           */
5054
    POWERPC_DEF("750gl",       CPU_POWERPC_750GL,       0xFFFFFFFF, 750fx),
5055
    /* PowerPC 750GX (G3 embedded)                                           */
5056
    POWERPC_DEF("750gx",       CPU_POWERPC_750GX,       0xFFFFFFFF, 750fx),
5057
    /* PowerPC 750GX v1.0 (G3 embedded)                                      */
5058
    POWERPC_DEF("750gx1.0",    CPU_POWERPC_750GX_v10,   0xFFFFFFFF, 750fx),
5059
    /* PowerPC 750GX v1.1 (G3 embedded)                                      */
5060
    POWERPC_DEF("750gx1.1",    CPU_POWERPC_750GX_v11,   0xFFFFFFFF, 750fx),
5061
    /* PowerPC 750GX v1.2 (G3 embedded)                                      */
5062
    POWERPC_DEF("750gx1.2",    CPU_POWERPC_750GX_v12,   0xFFFFFFFF, 750fx),
5063
    /* PowerPC 750L (G3 embedded)                                            */
5064
    POWERPC_DEF("750l",        CPU_POWERPC_750L,        0xFFFFFFFF, 7x0),
5065
    /* Code name for PowerPC 750L (G3 embedded)                              */
5066
    POWERPC_DEF("LoneStar",    CPU_POWERPC_750L,        0xFFFFFFFF, 7x0),
5067
    /* PowerPC 750L v2.2 (G3 embedded)                                       */
5068
    POWERPC_DEF("750l2.2",     CPU_POWERPC_750L_v22,    0xFFFFFFFF, 7x0),
5069
    /* PowerPC 750L v3.0 (G3 embedded)                                       */
5070
    POWERPC_DEF("750l3.0",     CPU_POWERPC_750L_v30,    0xFFFFFFFF, 7x0),
5071
    /* PowerPC 750L v3.2 (G3 embedded)                                       */
5072
    POWERPC_DEF("750l3.2",     CPU_POWERPC_750L_v32,    0xFFFFFFFF, 7x0),
5073
    /* Generic PowerPC 745                                                   */
5074
    POWERPC_DEF("745",         CPU_POWERPC_7x5,         0xFFFFFFFF, 7x5),
5075
    /* Generic PowerPC 755                                                   */
5076
    POWERPC_DEF("755",         CPU_POWERPC_7x5,         0xFFFFFFFF, 7x5),
5077
    /* Code name for PowerPC 745/755                                         */
5078
    POWERPC_DEF("Goldfinger",  CPU_POWERPC_7x5,         0xFFFFFFFF, 7x5),
5079
    /* PowerPC 745 v1.0                                                      */
5080
    POWERPC_DEF("745v1.0",     CPU_POWERPC_7x5_v10,     0xFFFFFFFF, 7x5),
5081
    /* PowerPC 755 v1.0                                                      */
5082
    POWERPC_DEF("755v1.0",     CPU_POWERPC_7x5_v10,     0xFFFFFFFF, 7x5),
5083
    /* PowerPC 745 v1.1                                                      */
5084
    POWERPC_DEF("745v1.1",     CPU_POWERPC_7x5_v11,     0xFFFFFFFF, 7x5),
5085
    /* PowerPC 755 v1.1                                                      */
5086
    POWERPC_DEF("755v1.1",     CPU_POWERPC_7x5_v11,     0xFFFFFFFF, 7x5),
5087
    /* PowerPC 745 v2.0                                                      */
5088
    POWERPC_DEF("745v2.0",     CPU_POWERPC_7x5_v20,     0xFFFFFFFF, 7x5),
5089
    /* PowerPC 755 v2.0                                                      */
5090
    POWERPC_DEF("755v2.0",     CPU_POWERPC_7x5_v20,     0xFFFFFFFF, 7x5),
5091
    /* PowerPC 745 v2.1                                                      */
5092
    POWERPC_DEF("745v2.1",     CPU_POWERPC_7x5_v21,     0xFFFFFFFF, 7x5),
5093
    /* PowerPC 755 v2.1                                                      */
5094
    POWERPC_DEF("755v2.1",     CPU_POWERPC_7x5_v21,     0xFFFFFFFF, 7x5),
5095
    /* PowerPC 745 v2.2                                                      */
5096
    POWERPC_DEF("745v2.2",     CPU_POWERPC_7x5_v22,     0xFFFFFFFF, 7x5),
5097
    /* PowerPC 755 v2.2                                                      */
5098
    POWERPC_DEF("755v2.2",     CPU_POWERPC_7x5_v22,     0xFFFFFFFF, 7x5),
5099
    /* PowerPC 745 v2.3                                                      */
5100
    POWERPC_DEF("745v2.3",     CPU_POWERPC_7x5_v23,     0xFFFFFFFF, 7x5),
5101
    /* PowerPC 755 v2.3                                                      */
5102
    POWERPC_DEF("755v2.3",     CPU_POWERPC_7x5_v23,     0xFFFFFFFF, 7x5),
5103
    /* PowerPC 745 v2.4                                                      */
5104
    POWERPC_DEF("745v2.4",     CPU_POWERPC_7x5_v24,     0xFFFFFFFF, 7x5),
5105
    /* PowerPC 755 v2.4                                                      */
5106
    POWERPC_DEF("755v2.4",     CPU_POWERPC_7x5_v24,     0xFFFFFFFF, 7x5),
5107
    /* PowerPC 745 v2.5                                                      */
5108
    POWERPC_DEF("745v2.5",     CPU_POWERPC_7x5_v25,     0xFFFFFFFF, 7x5),
5109
    /* PowerPC 755 v2.5                                                      */
5110
    POWERPC_DEF("755v2.5",     CPU_POWERPC_7x5_v25,     0xFFFFFFFF, 7x5),
5111
    /* PowerPC 745 v2.6                                                      */
5112
    POWERPC_DEF("745v2.6",     CPU_POWERPC_7x5_v26,     0xFFFFFFFF, 7x5),
5113
    /* PowerPC 755 v2.6                                                      */
5114
    POWERPC_DEF("755v2.6",     CPU_POWERPC_7x5_v26,     0xFFFFFFFF, 7x5),
5115
    /* PowerPC 745 v2.7                                                      */
5116
    POWERPC_DEF("745v2.7",     CPU_POWERPC_7x5_v27,     0xFFFFFFFF, 7x5),
5117
    /* PowerPC 755 v2.7                                                      */
5118
    POWERPC_DEF("755v2.7",     CPU_POWERPC_7x5_v27,     0xFFFFFFFF, 7x5),
5119
    /* PowerPC 745 v2.8                                                      */
5120
    POWERPC_DEF("745v2.8",     CPU_POWERPC_7x5_v28,     0xFFFFFFFF, 7x5),
5121
    /* PowerPC 755 v2.8                                                      */
5122
    POWERPC_DEF("755v2.8",     CPU_POWERPC_7x5_v28,     0xFFFFFFFF, 7x5),
5123
#if defined (TODO)
5124
    /* PowerPC 745P (G3)                                                     */
5125
    POWERPC_DEF("745p",        CPU_POWERPC_7x5P,        0xFFFFFFFF, 7x5),
5126
    /* PowerPC 755P (G3)                                                     */
5127
    POWERPC_DEF("755p",        CPU_POWERPC_7x5P,        0xFFFFFFFF, 7x5),
5128
#endif
5129
    /* PowerPC 74xx family                                                   */
5130
    /* PowerPC 7400 (G4)                                                     */
5131
    POWERPC_DEF("7400",        CPU_POWERPC_7400,        0xFFFFFFFF, 7400),
5132
    /* Code name for PowerPC 7400                                            */
5133
    POWERPC_DEF("Max",         CPU_POWERPC_7400,        0xFFFFFFFF, 7400),
5134
    /* PowerPC 74xx is also well known as G4                                 */
5135
    POWERPC_DEF("G4",          CPU_POWERPC_7400,        0xFFFFFFFF, 7400),
5136
    /* PowerPC 7400 v1.0 (G4)                                                */
5137
    POWERPC_DEF("7400v1.0",    CPU_POWERPC_7400_v10,    0xFFFFFFFF, 7400),
5138
    /* PowerPC 7400 v1.1 (G4)                                                */
5139
    POWERPC_DEF("7400v1.1",    CPU_POWERPC_7400_v11,    0xFFFFFFFF, 7400),
5140
    /* PowerPC 7400 v2.0 (G4)                                                */
5141
    POWERPC_DEF("7400v2.0",    CPU_POWERPC_7400_v20,    0xFFFFFFFF, 7400),
5142
    /* PowerPC 7400 v2.2 (G4)                                                */
5143
    POWERPC_DEF("7400v2.2",    CPU_POWERPC_7400_v22,    0xFFFFFFFF, 7400),
5144
    /* PowerPC 7400 v2.6 (G4)                                                */
5145
    POWERPC_DEF("7400v2.6",    CPU_POWERPC_7400_v26,    0xFFFFFFFF, 7400),
5146
    /* PowerPC 7400 v2.7 (G4)                                                */
5147
    POWERPC_DEF("7400v2.7",    CPU_POWERPC_7400_v27,    0xFFFFFFFF, 7400),
5148
    /* PowerPC 7400 v2.8 (G4)                                                */
5149
    POWERPC_DEF("7400v2.8",    CPU_POWERPC_7400_v28,    0xFFFFFFFF, 7400),
5150
    /* PowerPC 7400 v2.9 (G4)                                                */
5151
    POWERPC_DEF("7400v2.9",    CPU_POWERPC_7400_v29,    0xFFFFFFFF, 7400),
5152
    /* PowerPC 7410 (G4)                                                     */
5153
    POWERPC_DEF("7410",        CPU_POWERPC_7410,        0xFFFFFFFF, 7410),
5154
    /* Code name for PowerPC 7410                                            */
5155
    POWERPC_DEF("Nitro",       CPU_POWERPC_7410,        0xFFFFFFFF, 7410),
5156
    /* PowerPC 7410 v1.0 (G4)                                                */
5157
    POWERPC_DEF("7410v1.0",    CPU_POWERPC_7410_v10,    0xFFFFFFFF, 7410),
5158
    /* PowerPC 7410 v1.1 (G4)                                                */
5159
    POWERPC_DEF("7410v1.1",    CPU_POWERPC_7410_v11,    0xFFFFFFFF, 7410),
5160
    /* PowerPC 7410 v1.2 (G4)                                                */
5161
    POWERPC_DEF("7410v1.2",    CPU_POWERPC_7410_v12,    0xFFFFFFFF, 7410),
5162
    /* PowerPC 7410 v1.3 (G4)                                                */
5163
    POWERPC_DEF("7410v1.3",    CPU_POWERPC_7410_v13,    0xFFFFFFFF, 7410),
5164
    /* PowerPC 7410 v1.4 (G4)                                                */
5165
    POWERPC_DEF("7410v1.4",    CPU_POWERPC_7410_v14,    0xFFFFFFFF, 7410),
5166
    /* PowerPC 7448 (G4)                                                     */
5167
    POWERPC_DEF("7448",        CPU_POWERPC_7448,        0xFFFFFFFF, 7400),
5168
    /* PowerPC 7448 v1.0 (G4)                                                */
5169
    POWERPC_DEF("7448v1.0",    CPU_POWERPC_7448_v10,    0xFFFFFFFF, 7400),
5170
    /* PowerPC 7448 v1.1 (G4)                                                */
5171
    POWERPC_DEF("7448v1.1",    CPU_POWERPC_7448_v11,    0xFFFFFFFF, 7400),
5172
    /* PowerPC 7448 v2.0 (G4)                                                */
5173
    POWERPC_DEF("7448v2.0",    CPU_POWERPC_7448_v20,    0xFFFFFFFF, 7400),
5174
    /* PowerPC 7448 v2.1 (G4)                                                */
5175
    POWERPC_DEF("7448v2.1",    CPU_POWERPC_7448_v21,    0xFFFFFFFF, 7400),
5176
#if defined (TODO)
5177
    /* PowerPC 7450 (G4)                                                     */
5178
    POWERPC_DEF("7450",        CPU_POWERPC_7450,        0xFFFFFFFF, 7450),
5179
    /* Code name for PowerPC 7450                                            */
5180
    POWERPC_DEF("Vger",        CPU_POWERPC_7450,        0xFFFFFFFF, 7450),
5181
#endif
5182
#if defined (TODO)
5183
    /* PowerPC 7450 v1.0 (G4)                                                */
5184
    POWERPC_DEF("7450v1.0",    CPU_POWERPC_7450_v10,    0xFFFFFFFF, 7450),
5185
#endif
5186
#if defined (TODO)
5187
    /* PowerPC 7450 v1.1 (G4)                                                */
5188
    POWERPC_DEF("7450v1.1",    CPU_POWERPC_7450_v11,    0xFFFFFFFF, 7450),
5189
#endif
5190
#if defined (TODO)
5191
    /* PowerPC 7450 v1.2 (G4)                                                */
5192
    POWERPC_DEF("7450v1.2",    CPU_POWERPC_7450_v12,    0xFFFFFFFF, 7450),
5193
#endif
5194
#if defined (TODO)
5195
    /* PowerPC 7450 v2.0 (G4)                                                */
5196
    POWERPC_DEF("7450v2.0",    CPU_POWERPC_7450_v20,    0xFFFFFFFF, 7450),
5197
#endif
5198
#if defined (TODO)
5199
    /* PowerPC 7450 v2.1 (G4)                                                */
5200
    POWERPC_DEF("7450v2.1",    CPU_POWERPC_7450_v21,    0xFFFFFFFF, 7450),
5201
#endif
5202
#if defined (TODO)
5203
    /* PowerPC 7441 (G4)                                                     */
5204
    POWERPC_DEF("7441",        CPU_POWERPC_74x1,        0xFFFFFFFF, 7440),
5205
    /* PowerPC 7451 (G4)                                                     */
5206
    POWERPC_DEF("7451",        CPU_POWERPC_74x1,        0xFFFFFFFF, 7450),
5207
#endif
5208
#if defined (TODO)
5209
    /* PowerPC 7441g (G4)                                                    */
5210
    POWERPC_DEF("7441g",       CPU_POWERPC_74x1G,       0xFFFFFFFF, 7440),
5211
    /* PowerPC 7451g (G4)                                                    */
5212
    POWERPC_DEF("7451g",       CPU_POWERPC_74x1G,       0xFFFFFFFF, 7450),
5213
#endif
5214
#if defined (TODO)
5215
    /* PowerPC 7445 (G4)                                                     */
5216
    POWERPC_DEF("7445",        CPU_POWERPC_74x5,        0xFFFFFFFF, 7445),
5217
    /* PowerPC 7455 (G4)                                                     */
5218
    POWERPC_DEF("7455",        CPU_POWERPC_74x5,        0xFFFFFFFF, 7455),
5219
    /* Code name for PowerPC 7445/7455                                       */
5220
    POWERPC_DEF("Apollo6",     CPU_POWERPC_74x5,        0xFFFFFFFF, 7455),
5221
#endif
5222
#if defined (TODO)
5223
    /* PowerPC 7445 v1.0 (G4)                                                */
5224
    POWERPC_DEF("7445v1.0",    CPU_POWERPC_74x5_v10,    0xFFFFFFFF, 7445),
5225
    /* PowerPC 7455 v1.0 (G4)                                                */
5226
    POWERPC_DEF("7455v1.0",    CPU_POWERPC_74x5_v10,    0xFFFFFFFF, 7455),
5227
#endif
5228
#if defined (TODO)
5229
    /* PowerPC 7445 v2.1 (G4)                                                */
5230
    POWERPC_DEF("7445v2.1",    CPU_POWERPC_74x5_v21,    0xFFFFFFFF, 7445),
5231
    /* PowerPC 7455 v2.1 (G4)                                                */
5232
    POWERPC_DEF("7455v2.1",    CPU_POWERPC_74x5_v21,    0xFFFFFFFF, 7455),
5233
#endif
5234
#if defined (TODO)
5235
    /* PowerPC 7445 v3.2 (G4)                                                */
5236
    POWERPC_DEF("7445v3.2",    CPU_POWERPC_74x5_v32,    0xFFFFFFFF, 7445),
5237
    /* PowerPC 7455 v3.2 (G4)                                                */
5238
    POWERPC_DEF("7455v3.2",    CPU_POWERPC_74x5_v32,    0xFFFFFFFF, 7455),
5239
#endif
5240
#if defined (TODO)
5241
    /* PowerPC 7445 v3.3 (G4)                                                */
5242
    POWERPC_DEF("7445v3.3",    CPU_POWERPC_74x5_v33,    0xFFFFFFFF, 7445),
5243
    /* PowerPC 7455 v3.3 (G4)                                                */
5244
    POWERPC_DEF("7455v3.3",    CPU_POWERPC_74x5_v33,    0xFFFFFFFF, 7455),
5245
#endif
5246
#if defined (TODO)
5247
    /* PowerPC 7445 v3.4 (G4)                                                */
5248
    POWERPC_DEF("7445v3.4",    CPU_POWERPC_74x5_v34,    0xFFFFFFFF, 7445),
5249
    /* PowerPC 7455 v3.4 (G4)                                                */
5250
    POWERPC_DEF("7455v3.4",    CPU_POWERPC_74x5_v34,    0xFFFFFFFF, 7455),
5251
#endif
5252
#if defined (TODO)
5253
    /* PowerPC 7447 (G4)                                                     */
5254
    POWERPC_DEF("7447",        CPU_POWERPC_74x7,        0xFFFFFFFF, 7445),
5255
    /* PowerPC 7457 (G4)                                                     */
5256
    POWERPC_DEF("7457",        CPU_POWERPC_74x7,        0xFFFFFFFF, 7455),
5257
    /* Code name for PowerPC 7447/7457                                       */
5258
    POWERPC_DEF("Apollo7",     CPU_POWERPC_74x7,        0xFFFFFFFF, 7455),
5259
#endif
5260
#if defined (TODO)
5261
    /* PowerPC 7447 v1.0 (G4)                                                */
5262
    POWERPC_DEF("7447v1.0",    CPU_POWERPC_74x7_v10,    0xFFFFFFFF, 7445),
5263
    /* PowerPC 7457 v1.0 (G4)                                                */
5264
    POWERPC_DEF("7457v1.0",    CPU_POWERPC_74x7_v10,    0xFFFFFFFF, 7455),
5265
    /* Code name for PowerPC 7447A/7457A                                     */
5266
    POWERPC_DEF("Apollo7PM",   CPU_POWERPC_74x7_v10,    0xFFFFFFFF, 7455),
5267
#endif
5268
#if defined (TODO)
5269
    /* PowerPC 7447 v1.1 (G4)                                                */
5270
    POWERPC_DEF("7447v1.1",    CPU_POWERPC_74x7_v11,    0xFFFFFFFF, 7445),
5271
    /* PowerPC 7457 v1.1 (G4)                                                */
5272
    POWERPC_DEF("7457v1.1",    CPU_POWERPC_74x7_v11,    0xFFFFFFFF, 7455),
5273
#endif
5274
#if defined (TODO)
5275
    /* PowerPC 7447 v1.2 (G4)                                                */
5276
    POWERPC_DEF("7447v1.2",    CPU_POWERPC_74x7_v12,    0xFFFFFFFF, 7445),
5277
    /* PowerPC 7457 v1.2 (G4)                                                */
5278
    POWERPC_DEF("7457v1.2",    CPU_POWERPC_74x7_v12,    0xFFFFFFFF, 7455),
5279
#endif
5280
    /* 64 bits PowerPC                                                       */
5281
#if defined (TARGET_PPC64)
5282
#if defined (TODO)
5283
    /* PowerPC 620                                                           */
5284
    POWERPC_DEF("620",         CPU_POWERPC_620,         0xFFFFFFFF, 620),
5285
#endif
5286
#if defined (TODO)
5287
    /* PowerPC 630 (POWER3)                                                  */
5288
    POWERPC_DEF("630",         CPU_POWERPC_630,         0xFFFFFFFF, 630),
5289
    POWERPC_DEF("POWER3",      CPU_POWERPC_630,         0xFFFFFFFF, 630),
5290
#endif
5291
#if defined (TODO)
5292
    /* PowerPC 631 (Power 3+)                                                */
5293
    POWERPC_DEF("631",         CPU_POWERPC_631,         0xFFFFFFFF, 631),
5294
    POWERPC_DEF("POWER3+",     CPU_POWERPC_631,         0xFFFFFFFF, 631),
5295
#endif
5296
#if defined (TODO)
5297
    /* POWER4                                                                */
5298
    POWERPC_DEF("POWER4",      CPU_POWERPC_POWER4,      0xFFFFFFFF, POWER4),
5299
#endif
5300
#if defined (TODO)
5301
    /* POWER4p                                                               */
5302
    POWERPC_DEF("POWER4+",     CPU_POWERPC_POWER4P,     0xFFFFFFFF, POWER4P),
5303
#endif
5304
#if defined (TODO)
5305
    /* POWER5                                                                */
5306
    POWERPC_DEF("POWER5",      CPU_POWERPC_POWER5,      0xFFFFFFFF, POWER5),
5307
    /* POWER5GR                                                              */
5308
    POWERPC_DEF("POWER5gr",    CPU_POWERPC_POWER5GR,    0xFFFFFFFF, POWER5),
5309
#endif
5310
#if defined (TODO)
5311
    /* POWER5+                                                               */
5312
    POWERPC_DEF("POWER5+",     CPU_POWERPC_POWER5P,     0xFFFFFFFF, POWER5P),
5313
    /* POWER5GS                                                              */
5314
    POWERPC_DEF("POWER5gs",    CPU_POWERPC_POWER5GS,    0xFFFFFFFF, POWER5P),
5315
#endif
5316
#if defined (TODO)
5317
    /* POWER6                                                                */
5318
    POWERPC_DEF("POWER6",      CPU_POWERPC_POWER6,      0xFFFFFFFF, POWER6),
5319
    /* POWER6 running in POWER5 mode                                         */
5320
    POWERPC_DEF("POWER6_5",    CPU_POWERPC_POWER6_5,    0xFFFFFFFF, POWER5),
5321
    /* POWER6A                                                               */
5322
    POWERPC_DEF("POWER6A",     CPU_POWERPC_POWER6A,     0xFFFFFFFF, POWER6),
5323
#endif
5324
    /* PowerPC 970                                                           */
5325
    POWERPC_DEF("970",         CPU_POWERPC_970,         0xFFFFFFFF, 970),
5326
    /* PowerPC 970FX (G5)                                                    */
5327
    POWERPC_DEF("970fx",       CPU_POWERPC_970FX,       0xFFFFFFFF, 970FX),
5328
    /* PowerPC 970FX v1.0 (G5)                                               */
5329
    POWERPC_DEF("970fx1.0",    CPU_POWERPC_970FX_v10,   0xFFFFFFFF, 970FX),
5330
    /* PowerPC 970FX v2.0 (G5)                                               */
5331
    POWERPC_DEF("970fx2.0",    CPU_POWERPC_970FX_v20,   0xFFFFFFFF, 970FX),
5332
    /* PowerPC 970FX v2.1 (G5)                                               */
5333
    POWERPC_DEF("970fx2.1",    CPU_POWERPC_970FX_v21,   0xFFFFFFFF, 970FX),
5334
    /* PowerPC 970FX v3.0 (G5)                                               */
5335
    POWERPC_DEF("970fx3.0",    CPU_POWERPC_970FX_v30,   0xFFFFFFFF, 970FX),
5336
    /* PowerPC 970FX v3.1 (G5)                                               */
5337
    POWERPC_DEF("970fx3.1",    CPU_POWERPC_970FX_v31,   0xFFFFFFFF, 970FX),
5338
    /* PowerPC 970GX (G5)                                                    */
5339
    POWERPC_DEF("970gx",       CPU_POWERPC_970GX,       0xFFFFFFFF, 970GX),
5340
    /* PowerPC 970MP                                                         */
5341
    POWERPC_DEF("970mp",       CPU_POWERPC_970MP,       0xFFFFFFFF, 970),
5342
    /* PowerPC 970MP v1.0                                                    */
5343
    POWERPC_DEF("970mp1.0",    CPU_POWERPC_970MP_v10,   0xFFFFFFFF, 970),
5344
    /* PowerPC 970MP v1.1                                                    */
5345
    POWERPC_DEF("970mp1.1",    CPU_POWERPC_970MP_v11,   0xFFFFFFFF, 970),
5346
#if defined (TODO)
5347
    /* PowerPC Cell                                                          */
5348
    POWERPC_DEF("Cell",        CPU_POWERPC_CELL,        0xFFFFFFFF, 970),
5349
#endif
5350
#if defined (TODO)
5351
    /* PowerPC Cell v1.0                                                     */
5352
    POWERPC_DEF("Cell1.0",     CPU_POWERPC_CELL_v10,    0xFFFFFFFF, 970),
5353
#endif
5354
#if defined (TODO)
5355
    /* PowerPC Cell v2.0                                                     */
5356
    POWERPC_DEF("Cell2.0",     CPU_POWERPC_CELL_v20,    0xFFFFFFFF, 970),
5357
#endif
5358
#if defined (TODO)
5359
    /* PowerPC Cell v3.0                                                     */
5360
    POWERPC_DEF("Cell3.0",     CPU_POWERPC_CELL_v30,    0xFFFFFFFF, 970),
5361
#endif
5362
#if defined (TODO)
5363
    /* PowerPC Cell v3.1                                                     */
5364
    POWERPC_DEF("Cell3.1",     CPU_POWERPC_CELL_v31,    0xFFFFFFFF, 970),
5365
#endif
5366
#if defined (TODO)
5367
    /* PowerPC Cell v3.2                                                     */
5368
    POWERPC_DEF("Cell3.2",     CPU_POWERPC_CELL_v32,    0xFFFFFFFF, 970),
5369
#endif
5370
#if defined (TODO)
5371
    /* RS64 (Apache/A35)                                                     */
5372
    /* This one seems to support the whole POWER2 instruction set
5373
     * and the PowerPC 64 one.
5374
     */
5375
    /* What about A10 & A30 ? */
5376
    POWERPC_DEF("RS64",        CPU_POWERPC_RS64,        0xFFFFFFFF, RS64),
5377
    POWERPC_DEF("Apache",      CPU_POWERPC_RS64,        0xFFFFFFFF, RS64),
5378
    POWERPC_DEF("A35",         CPU_POWERPC_RS64,        0xFFFFFFFF, RS64),
5379
#endif
5380
#if defined (TODO)
5381
    /* RS64-II (NorthStar/A50)                                               */
5382
    POWERPC_DEF("RS64-II",     CPU_POWERPC_RS64II,      0xFFFFFFFF, RS64),
5383
    POWERPC_DEF("NorthStar",   CPU_POWERPC_RS64II,      0xFFFFFFFF, RS64),
5384
    POWERPC_DEF("A50",         CPU_POWERPC_RS64II,      0xFFFFFFFF, RS64),
5385
#endif
5386
#if defined (TODO)
5387
    /* RS64-III (Pulsar)                                                     */
5388
    POWERPC_DEF("RS64-III",    CPU_POWERPC_RS64III,     0xFFFFFFFF, RS64),
5389
    POWERPC_DEF("Pulsar",      CPU_POWERPC_RS64III,     0xFFFFFFFF, RS64),
5390
#endif
5391
#if defined (TODO)
5392
    /* RS64-IV (IceStar/IStar/SStar)                                         */
5393
    POWERPC_DEF("RS64-IV",     CPU_POWERPC_RS64IV,      0xFFFFFFFF, RS64),
5394
    POWERPC_DEF("IceStar",     CPU_POWERPC_RS64IV,      0xFFFFFFFF, RS64),
5395
    POWERPC_DEF("IStar",       CPU_POWERPC_RS64IV,      0xFFFFFFFF, RS64),
5396
    POWERPC_DEF("SStar",       CPU_POWERPC_RS64IV,      0xFFFFFFFF, RS64),
5397
#endif
5398
#endif /* defined (TARGET_PPC64) */
5399
    /* POWER                                                                 */
5400
#if defined (TODO)
5401
    /* Original POWER                                                        */
5402
    POWERPC_DEF("POWER",       CPU_POWERPC_POWER,       0xFFFFFFFF, POWER),
5403
    POWERPC_DEF("RIOS",        CPU_POWERPC_POWER,       0xFFFFFFFF, POWER),
5404
    POWERPC_DEF("RSC",         CPU_POWERPC_POWER,       0xFFFFFFFF, POWER),
5405
    POWERPC_DEF("RSC3308",     CPU_POWERPC_POWER,       0xFFFFFFFF, POWER),
5406
    POWERPC_DEF("RSC4608",     CPU_POWERPC_POWER,       0xFFFFFFFF, POWER),
5407
#endif
5408
#if defined (TODO)
5409
    /* POWER2                                                                */
5410
    POWERPC_DEF("POWER2",      CPU_POWERPC_POWER2,      0xFFFFFFFF, POWER),
5411
    POWERPC_DEF("RSC2",        CPU_POWERPC_POWER2,      0xFFFFFFFF, POWER),
5412
    POWERPC_DEF("P2SC",        CPU_POWERPC_POWER2,      0xFFFFFFFF, POWER),
5413
#endif
5414
    /* PA semi cores                                                         */
5415
#if defined (TODO)
5416
    /* PA PA6T */
5417
    POWERPC_DEF("PA6T",        CPU_POWERPC_PA6T,        0xFFFFFFFF, PA6T),
5418
#endif
5419
    /* Generic PowerPCs                                                      */
5420
#if defined (TARGET_PPC64)
5421
#if defined (TODO)
5422
    POWERPC_DEF("ppc64",       CPU_POWERPC_PPC64,       0xFFFFFFFF, PPC64),
5423
#endif
5424
#endif
5425
    POWERPC_DEF("ppc32",       CPU_POWERPC_PPC32,       0xFFFFFFFF, PPC32),
5426
    POWERPC_DEF("ppc",         CPU_POWERPC_DEFAULT,     0xFFFFFFFF, DEFAULT),
5427
    /* Fallback                                                              */
5428
    POWERPC_DEF("default",     CPU_POWERPC_DEFAULT,     0xFFFFFFFF, DEFAULT),
5429
};
5430

    
5431
/*****************************************************************************/
5432
/* Generic CPU instanciation routine                                         */
5433
static void init_ppc_proc (CPUPPCState *env, ppc_def_t *def)
5434
{
5435
#if !defined(CONFIG_USER_ONLY)
5436
    int i;
5437

    
5438
    env->irq_inputs = NULL;
5439
    /* Set all exception vectors to an invalid address */
5440
    for (i = 0; i < POWERPC_EXCP_NB; i++)
5441
        env->excp_vectors[i] = (target_ulong)(-1ULL);
5442
    env->excp_prefix = 0x00000000;
5443
    env->ivor_mask = 0x00000000;
5444
    env->ivpr_mask = 0x00000000;
5445
#endif
5446
    /* Default MMU definitions */
5447
    env->nb_BATs = 0;
5448
    env->nb_tlb = 0;
5449
    env->nb_ways = 0;
5450
    /* Register SPR common to all PowerPC implementations */
5451
    gen_spr_generic(env);
5452
    spr_register(env, SPR_PVR, "PVR",
5453
                 SPR_NOACCESS, SPR_NOACCESS,
5454
                 &spr_read_generic, SPR_NOACCESS,
5455
                 def->pvr);
5456
    /* PowerPC implementation specific initialisations (SPRs, timers, ...) */
5457
    (*def->init_proc)(env);
5458
    /* Allocate TLBs buffer when needed */
5459
    if (env->nb_tlb != 0) {
5460
        int nb_tlb = env->nb_tlb;
5461
        if (env->id_tlbs != 0)
5462
            nb_tlb *= 2;
5463
        env->tlb = qemu_mallocz(nb_tlb * sizeof(ppc_tlb_t));
5464
        /* Pre-compute some useful values */
5465
        env->tlb_per_way = env->nb_tlb / env->nb_ways;
5466
    }
5467
#if !defined(CONFIG_USER_ONLY)
5468
    if (env->irq_inputs == NULL) {
5469
        fprintf(stderr, "WARNING: no internal IRQ controller registered.\n"
5470
                " Attempt Qemu to crash very soon !\n");
5471
    }
5472
#endif
5473
}
5474

    
5475
#if defined(PPC_DUMP_CPU)
5476
static void dump_ppc_sprs (CPUPPCState *env)
5477
{
5478
    ppc_spr_t *spr;
5479
#if !defined(CONFIG_USER_ONLY)
5480
    uint32_t sr, sw;
5481
#endif
5482
    uint32_t ur, uw;
5483
    int i, j, n;
5484

    
5485
    printf("Special purpose registers:\n");
5486
    for (i = 0; i < 32; i++) {
5487
        for (j = 0; j < 32; j++) {
5488
            n = (i << 5) | j;
5489
            spr = &env->spr_cb[n];
5490
            uw = spr->uea_write != NULL && spr->uea_write != SPR_NOACCESS;
5491
            ur = spr->uea_read != NULL && spr->uea_read != SPR_NOACCESS;
5492
#if !defined(CONFIG_USER_ONLY)
5493
            sw = spr->oea_write != NULL && spr->oea_write != SPR_NOACCESS;
5494
            sr = spr->oea_read != NULL && spr->oea_read != SPR_NOACCESS;
5495
            if (sw || sr || uw || ur) {
5496
                printf("SPR: %4d (%03x) %-8s s%c%c u%c%c\n",
5497
                       (i << 5) | j, (i << 5) | j, spr->name,
5498
                       sw ? 'w' : '-', sr ? 'r' : '-',
5499
                       uw ? 'w' : '-', ur ? 'r' : '-');
5500
            }
5501
#else
5502
            if (uw || ur) {
5503
                printf("SPR: %4d (%03x) %-8s u%c%c\n",
5504
                       (i << 5) | j, (i << 5) | j, spr->name,
5505
                       uw ? 'w' : '-', ur ? 'r' : '-');
5506
            }
5507
#endif
5508
        }
5509
    }
5510
    fflush(stdout);
5511
    fflush(stderr);
5512
}
5513
#endif
5514

    
5515
/*****************************************************************************/
5516
#include <stdlib.h>
5517
#include <string.h>
5518

    
5519
int fflush (FILE *stream);
5520

    
5521
/* Opcode types */
5522
enum {
5523
    PPC_DIRECT   = 0, /* Opcode routine        */
5524
    PPC_INDIRECT = 1, /* Indirect opcode table */
5525
};
5526

    
5527
static inline int is_indirect_opcode (void *handler)
5528
{
5529
    return ((unsigned long)handler & 0x03) == PPC_INDIRECT;
5530
}
5531

    
5532
static inline opc_handler_t **ind_table(void *handler)
5533
{
5534
    return (opc_handler_t **)((unsigned long)handler & ~3);
5535
}
5536

    
5537
/* Instruction table creation */
5538
/* Opcodes tables creation */
5539
static void fill_new_table (opc_handler_t **table, int len)
5540
{
5541
    int i;
5542

    
5543
    for (i = 0; i < len; i++)
5544
        table[i] = &invalid_handler;
5545
}
5546

    
5547
static int create_new_table (opc_handler_t **table, unsigned char idx)
5548
{
5549
    opc_handler_t **tmp;
5550

    
5551
    tmp = malloc(0x20 * sizeof(opc_handler_t));
5552
    if (tmp == NULL)
5553
        return -1;
5554
    fill_new_table(tmp, 0x20);
5555
    table[idx] = (opc_handler_t *)((unsigned long)tmp | PPC_INDIRECT);
5556

    
5557
    return 0;
5558
}
5559

    
5560
static int insert_in_table (opc_handler_t **table, unsigned char idx,
5561
                            opc_handler_t *handler)
5562
{
5563
    if (table[idx] != &invalid_handler)
5564
        return -1;
5565
    table[idx] = handler;
5566

    
5567
    return 0;
5568
}
5569

    
5570
static int register_direct_insn (opc_handler_t **ppc_opcodes,
5571
                                 unsigned char idx, opc_handler_t *handler)
5572
{
5573
    if (insert_in_table(ppc_opcodes, idx, handler) < 0) {
5574
        printf("*** ERROR: opcode %02x already assigned in main "
5575
               "opcode table\n", idx);
5576
        return -1;
5577
    }
5578

    
5579
    return 0;
5580
}
5581

    
5582
static int register_ind_in_table (opc_handler_t **table,
5583
                                  unsigned char idx1, unsigned char idx2,
5584
                                  opc_handler_t *handler)
5585
{
5586
    if (table[idx1] == &invalid_handler) {
5587
        if (create_new_table(table, idx1) < 0) {
5588
            printf("*** ERROR: unable to create indirect table "
5589
                   "idx=%02x\n", idx1);
5590
            return -1;
5591
        }
5592
    } else {
5593
        if (!is_indirect_opcode(table[idx1])) {
5594
            printf("*** ERROR: idx %02x already assigned to a direct "
5595
                   "opcode\n", idx1);
5596
            return -1;
5597
        }
5598
    }
5599
    if (handler != NULL &&
5600
        insert_in_table(ind_table(table[idx1]), idx2, handler) < 0) {
5601
        printf("*** ERROR: opcode %02x already assigned in "
5602
               "opcode table %02x\n", idx2, idx1);
5603
        return -1;
5604
    }
5605

    
5606
    return 0;
5607
}
5608

    
5609
static int register_ind_insn (opc_handler_t **ppc_opcodes,
5610
                              unsigned char idx1, unsigned char idx2,
5611
                              opc_handler_t *handler)
5612
{
5613
    int ret;
5614

    
5615
    ret = register_ind_in_table(ppc_opcodes, idx1, idx2, handler);
5616

    
5617
    return ret;
5618
}
5619

    
5620
static int register_dblind_insn (opc_handler_t **ppc_opcodes,
5621
                                 unsigned char idx1, unsigned char idx2,
5622
                                 unsigned char idx3, opc_handler_t *handler)
5623
{
5624
    if (register_ind_in_table(ppc_opcodes, idx1, idx2, NULL) < 0) {
5625
        printf("*** ERROR: unable to join indirect table idx "
5626
               "[%02x-%02x]\n", idx1, idx2);
5627
        return -1;
5628
    }
5629
    if (register_ind_in_table(ind_table(ppc_opcodes[idx1]), idx2, idx3,
5630
                              handler) < 0) {
5631
        printf("*** ERROR: unable to insert opcode "
5632
               "[%02x-%02x-%02x]\n", idx1, idx2, idx3);
5633
        return -1;
5634
    }
5635

    
5636
    return 0;
5637
}
5638

    
5639
static int register_insn (opc_handler_t **ppc_opcodes, opcode_t *insn)
5640
{
5641
    if (insn->opc2 != 0xFF) {
5642
        if (insn->opc3 != 0xFF) {
5643
            if (register_dblind_insn(ppc_opcodes, insn->opc1, insn->opc2,
5644
                                     insn->opc3, &insn->handler) < 0)
5645
                return -1;
5646
        } else {
5647
            if (register_ind_insn(ppc_opcodes, insn->opc1,
5648
                                  insn->opc2, &insn->handler) < 0)
5649
                return -1;
5650
        }
5651
    } else {
5652
        if (register_direct_insn(ppc_opcodes, insn->opc1, &insn->handler) < 0)
5653
            return -1;
5654
    }
5655

    
5656
    return 0;
5657
}
5658

    
5659
static int test_opcode_table (opc_handler_t **table, int len)
5660
{
5661
    int i, count, tmp;
5662

    
5663
    for (i = 0, count = 0; i < len; i++) {
5664
        /* Consistency fixup */
5665
        if (table[i] == NULL)
5666
            table[i] = &invalid_handler;
5667
        if (table[i] != &invalid_handler) {
5668
            if (is_indirect_opcode(table[i])) {
5669
                tmp = test_opcode_table(ind_table(table[i]), 0x20);
5670
                if (tmp == 0) {
5671
                    free(table[i]);
5672
                    table[i] = &invalid_handler;
5673
                } else {
5674
                    count++;
5675
                }
5676
            } else {
5677
                count++;
5678
            }
5679
        }
5680
    }
5681

    
5682
    return count;
5683
}
5684

    
5685
static void fix_opcode_tables (opc_handler_t **ppc_opcodes)
5686
{
5687
    if (test_opcode_table(ppc_opcodes, 0x40) == 0)
5688
        printf("*** WARNING: no opcode defined !\n");
5689
}
5690

    
5691
/*****************************************************************************/
5692
static int create_ppc_opcodes (CPUPPCState *env, ppc_def_t *def)
5693
{
5694
    opcode_t *opc, *start, *end;
5695

    
5696
    fill_new_table(env->opcodes, 0x40);
5697
    if (&opc_start < &opc_end) {
5698
        start = &opc_start;
5699
        end = &opc_end;
5700
    } else {
5701
        start = &opc_end;
5702
        end = &opc_start;
5703
    }
5704
    for (opc = start + 1; opc != end; opc++) {
5705
        if ((opc->handler.type & def->insns_flags) != 0) {
5706
            if (register_insn(env->opcodes, opc) < 0) {
5707
                printf("*** ERROR initializing PowerPC instruction "
5708
                       "0x%02x 0x%02x 0x%02x\n", opc->opc1, opc->opc2,
5709
                       opc->opc3);
5710
                return -1;
5711
            }
5712
        }
5713
    }
5714
    fix_opcode_tables(env->opcodes);
5715
    fflush(stdout);
5716
    fflush(stderr);
5717

    
5718
    return 0;
5719
}
5720

    
5721
#if defined(PPC_DUMP_CPU)
5722
static int dump_ppc_insns (CPUPPCState *env)
5723
{
5724
    opc_handler_t **table, *handler;
5725
    uint8_t opc1, opc2, opc3;
5726

    
5727
    printf("Instructions set:\n");
5728
    /* opc1 is 6 bits long */
5729
    for (opc1 = 0x00; opc1 < 0x40; opc1++) {
5730
        table = env->opcodes;
5731
        handler = table[opc1];
5732
        if (is_indirect_opcode(handler)) {
5733
            /* opc2 is 5 bits long */
5734
            for (opc2 = 0; opc2 < 0x20; opc2++) {
5735
                table = env->opcodes;
5736
                handler = env->opcodes[opc1];
5737
                table = ind_table(handler);
5738
                handler = table[opc2];
5739
                if (is_indirect_opcode(handler)) {
5740
                    table = ind_table(handler);
5741
                    /* opc3 is 5 bits long */
5742
                    for (opc3 = 0; opc3 < 0x20; opc3++) {
5743
                        handler = table[opc3];
5744
                        if (handler->handler != &gen_invalid) {
5745
                            printf("INSN: %02x %02x %02x (%02d %04d) : %s\n",
5746
                                   opc1, opc2, opc3, opc1, (opc3 << 5) | opc2,
5747
                                   handler->oname);
5748
                        }
5749
                    }
5750
                } else {
5751
                    if (handler->handler != &gen_invalid) {
5752
                        printf("INSN: %02x %02x -- (%02d %04d) : %s\n",
5753
                               opc1, opc2, opc1, opc2, handler->oname);
5754
                    }
5755
                }
5756
            }
5757
        } else {
5758
            if (handler->handler != &gen_invalid) {
5759
                printf("INSN: %02x -- -- (%02d ----) : %s\n",
5760
                       opc1, opc1, handler->oname);
5761
            }
5762
        }
5763
    }
5764
}
5765
#endif
5766

    
5767
int cpu_ppc_register (CPUPPCState *env, ppc_def_t *def)
5768
{
5769
    env->msr_mask = def->msr_mask;
5770
    env->mmu_model = def->mmu_model;
5771
    env->excp_model = def->excp_model;
5772
    env->bus_model = def->bus_model;
5773
    env->bfd_mach = def->bfd_mach;
5774
    if (create_ppc_opcodes(env, def) < 0)
5775
        return -1;
5776
    init_ppc_proc(env, def);
5777
#if defined(PPC_DUMP_CPU)
5778
    {
5779
        const unsigned char *mmu_model, *excp_model, *bus_model;
5780
        switch (env->mmu_model) {
5781
        case POWERPC_MMU_32B:
5782
            mmu_model = "PowerPC 32";
5783
            break;
5784
        case POWERPC_MMU_64B:
5785
            mmu_model = "PowerPC 64";
5786
            break;
5787
        case POWERPC_MMU_601:
5788
            mmu_model = "PowerPC 601";
5789
            break;
5790
        case POWERPC_MMU_SOFT_6xx:
5791
            mmu_model = "PowerPC 6xx/7xx with software driven TLBs";
5792
            break;
5793
        case POWERPC_MMU_SOFT_74xx:
5794
            mmu_model = "PowerPC 74xx with software driven TLBs";
5795
            break;
5796
        case POWERPC_MMU_SOFT_4xx:
5797
            mmu_model = "PowerPC 4xx with software driven TLBs";
5798
            break;
5799
        case POWERPC_MMU_SOFT_4xx_Z:
5800
            mmu_model = "PowerPC 4xx with software driven TLBs "
5801
                "and zones protections";
5802
            break;
5803
        case POWERPC_MMU_REAL_4xx:
5804
            mmu_model = "PowerPC 4xx real mode only";
5805
            break;
5806
        case POWERPC_MMU_BOOKE:
5807
            mmu_model = "PowerPC BookE";
5808
            break;
5809
        case POWERPC_MMU_BOOKE_FSL:
5810
            mmu_model = "PowerPC BookE FSL";
5811
            break;
5812
        case POWERPC_MMU_64BRIDGE:
5813
            mmu_model = "PowerPC 64 bridge";
5814
            break;
5815
        default:
5816
            mmu_model = "Unknown or invalid";
5817
            break;
5818
        }
5819
        switch (env->excp_model) {
5820
        case POWERPC_EXCP_STD:
5821
            excp_model = "PowerPC";
5822
            break;
5823
        case POWERPC_EXCP_40x:
5824
            excp_model = "PowerPC 40x";
5825
            break;
5826
        case POWERPC_EXCP_601:
5827
            excp_model = "PowerPC 601";
5828
            break;
5829
        case POWERPC_EXCP_602:
5830
            excp_model = "PowerPC 602";
5831
            break;
5832
        case POWERPC_EXCP_603:
5833
            excp_model = "PowerPC 603";
5834
            break;
5835
        case POWERPC_EXCP_603E:
5836
            excp_model = "PowerPC 603e";
5837
            break;
5838
        case POWERPC_EXCP_604:
5839
            excp_model = "PowerPC 604";
5840
            break;
5841
        case POWERPC_EXCP_7x0:
5842
            excp_model = "PowerPC 740/750";
5843
            break;
5844
        case POWERPC_EXCP_7x5:
5845
            excp_model = "PowerPC 745/755";
5846
            break;
5847
        case POWERPC_EXCP_74xx:
5848
            excp_model = "PowerPC 74xx";
5849
            break;
5850
        case POWERPC_EXCP_970:
5851
            excp_model = "PowerPC 970";
5852
            break;
5853
        case POWERPC_EXCP_BOOKE:
5854
            excp_model = "PowerPC BookE";
5855
            break;
5856
        default:
5857
            excp_model = "Unknown or invalid";
5858
            break;
5859
        }
5860
        switch (env->bus_model) {
5861
        case PPC_FLAGS_INPUT_6xx:
5862
            bus_model = "PowerPC 6xx";
5863
            break;
5864
        case PPC_FLAGS_INPUT_BookE:
5865
            bus_model = "PowerPC BookE";
5866
            break;
5867
        case PPC_FLAGS_INPUT_405:
5868
            bus_model = "PowerPC 405";
5869
            break;
5870
        case PPC_FLAGS_INPUT_970:
5871
            bus_model = "PowerPC 970";
5872
            break;
5873
        case PPC_FLAGS_INPUT_401:
5874
            bus_model = "PowerPC 401/403";
5875
            break;
5876
        default:
5877
            bus_model = "Unknown or invalid";
5878
            break;
5879
        }
5880
        printf("PowerPC %-12s : PVR %08x MSR %016" PRIx64 "\n"
5881
               "    MMU model        : %s\n",
5882
               def->name, def->pvr, def->msr_mask, mmu_model);
5883
        if (env->tlb != NULL) {
5884
            printf("                       %d %s TLB in %d ways\n",
5885
                   env->nb_tlb, env->id_tlbs ? "splitted" : "merged",
5886
                   env->nb_ways);
5887
        }
5888
        printf("    Exceptions model : %s\n"
5889
               "    Bus model        : %s\n",
5890
               excp_model, bus_model);
5891
    }
5892
    dump_ppc_insns(env);
5893
    dump_ppc_sprs(env);
5894
    fflush(stdout);
5895
#endif
5896

    
5897
    return 0;
5898
}
5899

    
5900
int ppc_find_by_name (const unsigned char *name, ppc_def_t **def)
5901
{
5902
    int i, max, ret;
5903

    
5904
    ret = -1;
5905
    *def = NULL;
5906
    max = sizeof(ppc_defs) / sizeof(ppc_def_t);
5907
    for (i = 0; i < max; i++) {
5908
        if (strcasecmp(name, ppc_defs[i].name) == 0) {
5909
            *def = &ppc_defs[i];
5910
            ret = 0;
5911
            break;
5912
        }
5913
    }
5914

    
5915
    return ret;
5916
}
5917

    
5918
int ppc_find_by_pvr (uint32_t pvr, ppc_def_t **def)
5919
{
5920
    int i, max, ret;
5921

    
5922
    ret = -1;
5923
    *def = NULL;
5924
    max = sizeof(ppc_defs) / sizeof(ppc_def_t);
5925
    for (i = 0; i < max; i++) {
5926
        if ((pvr & ppc_defs[i].pvr_mask) ==
5927
            (ppc_defs[i].pvr & ppc_defs[i].pvr_mask)) {
5928
            *def = &ppc_defs[i];
5929
            ret = 0;
5930
            break;
5931
        }
5932
    }
5933

    
5934
    return ret;
5935
}
5936

    
5937
void ppc_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
5938
{
5939
    int i, max;
5940

    
5941
    max = sizeof(ppc_defs) / sizeof(ppc_def_t);
5942
    for (i = 0; i < max; i++) {
5943
        (*cpu_fprintf)(f, "PowerPC %-16s PVR %08x\n",
5944
                       ppc_defs[i].name, ppc_defs[i].pvr);
5945
    }
5946
}