Statistics
| Branch: | Revision:

root / hw / ide / ich.c @ 03f1c143

History | View | Annotate | Download (5.2 kB)

1 7fb6577b Alexander Graf
/*
2 7fb6577b Alexander Graf
 * QEMU ICH Emulation
3 7fb6577b Alexander Graf
 *
4 7fb6577b Alexander Graf
 * Copyright (c) 2010 Sebastian Herbszt <herbszt@gmx.de>
5 7fb6577b Alexander Graf
 * Copyright (c) 2010 Alexander Graf <agraf@suse.de>
6 7fb6577b Alexander Graf
 *
7 7fb6577b Alexander Graf
 * This library is free software; you can redistribute it and/or
8 7fb6577b Alexander Graf
 * modify it under the terms of the GNU Lesser General Public
9 7fb6577b Alexander Graf
 * License as published by the Free Software Foundation; either
10 7fb6577b Alexander Graf
 * version 2 of the License, or (at your option) any later version.
11 7fb6577b Alexander Graf
 *
12 7fb6577b Alexander Graf
 * This library is distributed in the hope that it will be useful,
13 7fb6577b Alexander Graf
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 7fb6577b Alexander Graf
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15 7fb6577b Alexander Graf
 * Lesser General Public License for more details.
16 7fb6577b Alexander Graf
 *
17 7fb6577b Alexander Graf
 * You should have received a copy of the GNU Lesser General Public
18 7fb6577b Alexander Graf
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19 7fb6577b Alexander Graf
 *
20 7fb6577b Alexander Graf
 *
21 7fb6577b Alexander Graf
 * lspci dump of a ICH-9 real device
22 7fb6577b Alexander Graf
 *
23 7fb6577b Alexander Graf
 * 00:1f.2 SATA controller [0106]: Intel Corporation 82801IR/IO/IH (ICH9R/DO/DH) 6 port SATA AHCI Controller [8086:2922] (rev 02) (prog-if 01 [AHCI 1.0])
24 7fb6577b Alexander Graf
 *         Subsystem: Intel Corporation 82801IR/IO/IH (ICH9R/DO/DH) 6 port SATA AHCI Controller [8086:2922]
25 7fb6577b Alexander Graf
 *         Control: I/O+ Mem+ BusMaster+ SpecCycle- MemWINV- VGASnoop- ParErr- Stepping- SERR- FastB2B- DisINTx+
26 7fb6577b Alexander Graf
 *         Status: Cap+ 66MHz+ UDF- FastB2B+ ParErr- DEVSEL=medium >TAbort- <TAbort- <MAbort- >SERR- <PERR- INTx-
27 7fb6577b Alexander Graf
 *         Latency: 0
28 7fb6577b Alexander Graf
 *         Interrupt: pin B routed to IRQ 222
29 7fb6577b Alexander Graf
 *         Region 0: I/O ports at d000 [size=8]
30 7fb6577b Alexander Graf
 *         Region 1: I/O ports at cc00 [size=4]
31 7fb6577b Alexander Graf
 *         Region 2: I/O ports at c880 [size=8]
32 7fb6577b Alexander Graf
 *         Region 3: I/O ports at c800 [size=4]
33 7fb6577b Alexander Graf
 *         Region 4: I/O ports at c480 [size=32]
34 7fb6577b Alexander Graf
 *         Region 5: Memory at febf9000 (32-bit, non-prefetchable) [size=2K]
35 7fb6577b Alexander Graf
 *         Capabilities: [80] Message Signalled Interrupts: Mask- 64bit- Count=1/16 Enable+
36 7fb6577b Alexander Graf
 *                 Address: fee0f00c  Data: 41d9
37 7fb6577b Alexander Graf
 *         Capabilities: [70] Power Management version 3
38 7fb6577b Alexander Graf
 *                 Flags: PMEClk- DSI- D1- D2- AuxCurrent=0mA PME(D0-,D1-,D2-,D3hot+,D3cold-)
39 7fb6577b Alexander Graf
 *                 Status: D0 PME-Enable- DSel=0 DScale=0 PME-
40 7fb6577b Alexander Graf
 *         Capabilities: [a8] SATA HBA <?>
41 7fb6577b Alexander Graf
 *         Capabilities: [b0] Vendor Specific Information <?>
42 7fb6577b Alexander Graf
 *         Kernel driver in use: ahci
43 7fb6577b Alexander Graf
 *         Kernel modules: ahci
44 7fb6577b Alexander Graf
 * 00: 86 80 22 29 07 04 b0 02 02 01 06 01 00 00 00 00
45 7fb6577b Alexander Graf
 * 10: 01 d0 00 00 01 cc 00 00 81 c8 00 00 01 c8 00 00
46 7fb6577b Alexander Graf
 * 20: 81 c4 00 00 00 90 bf fe 00 00 00 00 86 80 22 29
47 7fb6577b Alexander Graf
 * 30: 00 00 00 00 80 00 00 00 00 00 00 00 0f 02 00 00
48 7fb6577b Alexander Graf
 * 40: 00 80 00 80 00 00 00 00 00 00 00 00 00 00 00 00
49 7fb6577b Alexander Graf
 * 50: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
50 7fb6577b Alexander Graf
 * 60: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
51 7fb6577b Alexander Graf
 * 70: 01 a8 03 40 08 00 00 00 00 00 00 00 00 00 00 00
52 7fb6577b Alexander Graf
 * 80: 05 70 09 00 0c f0 e0 fe d9 41 00 00 00 00 00 00
53 7fb6577b Alexander Graf
 * 90: 40 00 0f 82 93 01 00 00 00 00 00 00 00 00 00 00
54 7fb6577b Alexander Graf
 * a0: ac 00 00 00 0a 00 12 00 12 b0 10 00 48 00 00 00
55 7fb6577b Alexander Graf
 * b0: 09 00 06 20 00 00 00 00 00 00 00 00 00 00 00 00
56 7fb6577b Alexander Graf
 * c0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
57 7fb6577b Alexander Graf
 * d0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
58 7fb6577b Alexander Graf
 * e0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
59 7fb6577b Alexander Graf
 * f0: 00 00 00 00 00 00 00 00 86 0f 02 00 00 00 00 00
60 7fb6577b Alexander Graf
 *
61 7fb6577b Alexander Graf
 */
62 7fb6577b Alexander Graf
63 03c7a6a8 Sebastian Herbszt
#include <hw/hw.h>
64 03c7a6a8 Sebastian Herbszt
#include <hw/msi.h>
65 03c7a6a8 Sebastian Herbszt
#include <hw/pc.h>
66 03c7a6a8 Sebastian Herbszt
#include <hw/pci.h>
67 03c7a6a8 Sebastian Herbszt
#include <hw/isa.h>
68 03c7a6a8 Sebastian Herbszt
#include "block.h"
69 03c7a6a8 Sebastian Herbszt
#include "block_int.h"
70 03c7a6a8 Sebastian Herbszt
#include "dma.h"
71 03c7a6a8 Sebastian Herbszt
72 03c7a6a8 Sebastian Herbszt
#include <hw/ide/pci.h>
73 03c7a6a8 Sebastian Herbszt
#include <hw/ide/ahci.h>
74 03c7a6a8 Sebastian Herbszt
75 7fb6577b Alexander Graf
static int pci_ich9_ahci_init(PCIDevice *dev)
76 03c7a6a8 Sebastian Herbszt
{
77 03c7a6a8 Sebastian Herbszt
    struct AHCIPCIState *d;
78 03c7a6a8 Sebastian Herbszt
    d = DO_UPCAST(struct AHCIPCIState, card, dev);
79 03c7a6a8 Sebastian Herbszt
80 69c8944f Michael S. Tsirkin
    ahci_init(&d->ahci, &dev->qdev, 6);
81 69c8944f Michael S. Tsirkin
82 03c7a6a8 Sebastian Herbszt
    pci_config_set_prog_interface(d->card.config, AHCI_PROGMODE_MAJOR_REV_1);
83 03c7a6a8 Sebastian Herbszt
84 03c7a6a8 Sebastian Herbszt
    d->card.config[PCI_CACHE_LINE_SIZE] = 0x08;  /* Cache line size */
85 03c7a6a8 Sebastian Herbszt
    d->card.config[PCI_LATENCY_TIMER]   = 0x00;  /* Latency timer */
86 03c7a6a8 Sebastian Herbszt
    pci_config_set_interrupt_pin(d->card.config, 1);
87 03c7a6a8 Sebastian Herbszt
88 03c7a6a8 Sebastian Herbszt
    /* XXX Software should program this register */
89 03c7a6a8 Sebastian Herbszt
    d->card.config[0x90]   = 1 << 6; /* Address Map Register - AHCI mode */
90 03c7a6a8 Sebastian Herbszt
91 03c7a6a8 Sebastian Herbszt
    qemu_register_reset(ahci_reset, d);
92 03c7a6a8 Sebastian Herbszt
93 03c7a6a8 Sebastian Herbszt
    /* XXX BAR size should be 1k, but that breaks, so bump it to 4k for now */
94 667bb59d Avi Kivity
    pci_register_bar_simple(&d->card, 5, 0x1000, 0, d->ahci.mem);
95 03c7a6a8 Sebastian Herbszt
96 03c7a6a8 Sebastian Herbszt
    msi_init(dev, 0x50, 1, true, false);
97 03c7a6a8 Sebastian Herbszt
    d->ahci.irq = d->card.irq[0];
98 03c7a6a8 Sebastian Herbszt
99 03c7a6a8 Sebastian Herbszt
    return 0;
100 03c7a6a8 Sebastian Herbszt
}
101 03c7a6a8 Sebastian Herbszt
102 7fb6577b Alexander Graf
static int pci_ich9_uninit(PCIDevice *dev)
103 7fb6577b Alexander Graf
{
104 7fb6577b Alexander Graf
    struct AHCIPCIState *d;
105 7fb6577b Alexander Graf
    d = DO_UPCAST(struct AHCIPCIState, card, dev);
106 7fb6577b Alexander Graf
107 45fe15c2 Jan Kiszka
    msi_uninit(dev);
108 7fb6577b Alexander Graf
    qemu_unregister_reset(ahci_reset, d);
109 2c4b9d0e Alexander Graf
    ahci_uninit(&d->ahci);
110 7fb6577b Alexander Graf
111 7fb6577b Alexander Graf
    return 0;
112 7fb6577b Alexander Graf
}
113 7fb6577b Alexander Graf
114 7fb6577b Alexander Graf
static void pci_ich9_write_config(PCIDevice *pci, uint32_t addr,
115 7fb6577b Alexander Graf
                                  uint32_t val, int len)
116 7fb6577b Alexander Graf
{
117 7fb6577b Alexander Graf
    pci_default_write_config(pci, addr, val, len);
118 7fb6577b Alexander Graf
    msi_write_config(pci, addr, val, len);
119 7fb6577b Alexander Graf
}
120 7fb6577b Alexander Graf
121 03c7a6a8 Sebastian Herbszt
static PCIDeviceInfo ich_ahci_info[] = {
122 03c7a6a8 Sebastian Herbszt
    {
123 03c7a6a8 Sebastian Herbszt
        .qdev.name    = "ich9-ahci",
124 7fb6577b Alexander Graf
        .qdev.alias   = "ahci",
125 03c7a6a8 Sebastian Herbszt
        .qdev.size    = sizeof(AHCIPCIState),
126 7fb6577b Alexander Graf
        .init         = pci_ich9_ahci_init,
127 7fb6577b Alexander Graf
        .exit         = pci_ich9_uninit,
128 7fb6577b Alexander Graf
        .config_write = pci_ich9_write_config,
129 03f1c143 Isaku Yamahata
        .vendor_id    = PCI_VENDOR_ID_INTEL,
130 03f1c143 Isaku Yamahata
        .device_id    = PCI_DEVICE_ID_INTEL_82801IR,
131 03f1c143 Isaku Yamahata
        .revision     = 0x02,
132 03f1c143 Isaku Yamahata
        .class_id     = PCI_CLASS_STORAGE_SATA,
133 03c7a6a8 Sebastian Herbszt
    },{
134 03c7a6a8 Sebastian Herbszt
        /* end of list */
135 03c7a6a8 Sebastian Herbszt
    }
136 03c7a6a8 Sebastian Herbszt
};
137 03c7a6a8 Sebastian Herbszt
138 03c7a6a8 Sebastian Herbszt
static void ich_ahci_register(void)
139 03c7a6a8 Sebastian Herbszt
{
140 03c7a6a8 Sebastian Herbszt
    pci_qdev_register_many(ich_ahci_info);
141 03c7a6a8 Sebastian Herbszt
}
142 03c7a6a8 Sebastian Herbszt
device_init(ich_ahci_register);