Statistics
| Branch: | Revision:

root / hw / versatilepb.c @ 067a3ddc

History | View | Annotate | Download (9.7 kB)

1 5fafdf24 ths
/*
2 16406950 pbrook
 * ARM Versatile Platform/Application Baseboard System emulation.
3 cdbdb648 pbrook
 *
4 a1bb27b1 pbrook
 * Copyright (c) 2005-2007 CodeSourcery.
5 cdbdb648 pbrook
 * Written by Paul Brook
6 cdbdb648 pbrook
 *
7 cdbdb648 pbrook
 * This code is licenced under the GPL.
8 cdbdb648 pbrook
 */
9 cdbdb648 pbrook
10 2e9bdce5 Paul Brook
#include "sysbus.h"
11 87ecb68b pbrook
#include "arm-misc.h"
12 87ecb68b pbrook
#include "primecell.h"
13 87ecb68b pbrook
#include "devices.h"
14 87ecb68b pbrook
#include "net.h"
15 87ecb68b pbrook
#include "sysemu.h"
16 87ecb68b pbrook
#include "pci.h"
17 87ecb68b pbrook
#include "boards.h"
18 cdbdb648 pbrook
19 cdbdb648 pbrook
/* Primary interrupt controller.  */
20 cdbdb648 pbrook
21 cdbdb648 pbrook
typedef struct vpb_sic_state
22 cdbdb648 pbrook
{
23 3950f18b Paul Brook
  SysBusDevice busdev;
24 cdbdb648 pbrook
  uint32_t level;
25 cdbdb648 pbrook
  uint32_t mask;
26 cdbdb648 pbrook
  uint32_t pic_enable;
27 97aff481 Paul Brook
  qemu_irq parent[32];
28 cdbdb648 pbrook
  int irq;
29 cdbdb648 pbrook
} vpb_sic_state;
30 cdbdb648 pbrook
31 cdbdb648 pbrook
static void vpb_sic_update(vpb_sic_state *s)
32 cdbdb648 pbrook
{
33 cdbdb648 pbrook
    uint32_t flags;
34 cdbdb648 pbrook
35 cdbdb648 pbrook
    flags = s->level & s->mask;
36 d537cf6c pbrook
    qemu_set_irq(s->parent[s->irq], flags != 0);
37 cdbdb648 pbrook
}
38 cdbdb648 pbrook
39 cdbdb648 pbrook
static void vpb_sic_update_pic(vpb_sic_state *s)
40 cdbdb648 pbrook
{
41 cdbdb648 pbrook
    int i;
42 cdbdb648 pbrook
    uint32_t mask;
43 cdbdb648 pbrook
44 cdbdb648 pbrook
    for (i = 21; i <= 30; i++) {
45 cdbdb648 pbrook
        mask = 1u << i;
46 cdbdb648 pbrook
        if (!(s->pic_enable & mask))
47 cdbdb648 pbrook
            continue;
48 d537cf6c pbrook
        qemu_set_irq(s->parent[i], (s->level & mask) != 0);
49 cdbdb648 pbrook
    }
50 cdbdb648 pbrook
}
51 cdbdb648 pbrook
52 cdbdb648 pbrook
static void vpb_sic_set_irq(void *opaque, int irq, int level)
53 cdbdb648 pbrook
{
54 cdbdb648 pbrook
    vpb_sic_state *s = (vpb_sic_state *)opaque;
55 cdbdb648 pbrook
    if (level)
56 cdbdb648 pbrook
        s->level |= 1u << irq;
57 cdbdb648 pbrook
    else
58 cdbdb648 pbrook
        s->level &= ~(1u << irq);
59 cdbdb648 pbrook
    if (s->pic_enable & (1u << irq))
60 d537cf6c pbrook
        qemu_set_irq(s->parent[irq], level);
61 cdbdb648 pbrook
    vpb_sic_update(s);
62 cdbdb648 pbrook
}
63 cdbdb648 pbrook
64 cdbdb648 pbrook
static uint32_t vpb_sic_read(void *opaque, target_phys_addr_t offset)
65 cdbdb648 pbrook
{
66 cdbdb648 pbrook
    vpb_sic_state *s = (vpb_sic_state *)opaque;
67 cdbdb648 pbrook
68 cdbdb648 pbrook
    switch (offset >> 2) {
69 cdbdb648 pbrook
    case 0: /* STATUS */
70 cdbdb648 pbrook
        return s->level & s->mask;
71 cdbdb648 pbrook
    case 1: /* RAWSTAT */
72 cdbdb648 pbrook
        return s->level;
73 cdbdb648 pbrook
    case 2: /* ENABLE */
74 cdbdb648 pbrook
        return s->mask;
75 cdbdb648 pbrook
    case 4: /* SOFTINT */
76 cdbdb648 pbrook
        return s->level & 1;
77 cdbdb648 pbrook
    case 8: /* PICENABLE */
78 cdbdb648 pbrook
        return s->pic_enable;
79 cdbdb648 pbrook
    default:
80 e69954b9 pbrook
        printf ("vpb_sic_read: Bad register offset 0x%x\n", (int)offset);
81 cdbdb648 pbrook
        return 0;
82 cdbdb648 pbrook
    }
83 cdbdb648 pbrook
}
84 cdbdb648 pbrook
85 cdbdb648 pbrook
static void vpb_sic_write(void *opaque, target_phys_addr_t offset,
86 cdbdb648 pbrook
                          uint32_t value)
87 cdbdb648 pbrook
{
88 cdbdb648 pbrook
    vpb_sic_state *s = (vpb_sic_state *)opaque;
89 cdbdb648 pbrook
90 cdbdb648 pbrook
    switch (offset >> 2) {
91 cdbdb648 pbrook
    case 2: /* ENSET */
92 cdbdb648 pbrook
        s->mask |= value;
93 cdbdb648 pbrook
        break;
94 cdbdb648 pbrook
    case 3: /* ENCLR */
95 cdbdb648 pbrook
        s->mask &= ~value;
96 cdbdb648 pbrook
        break;
97 cdbdb648 pbrook
    case 4: /* SOFTINTSET */
98 cdbdb648 pbrook
        if (value)
99 cdbdb648 pbrook
            s->mask |= 1;
100 cdbdb648 pbrook
        break;
101 cdbdb648 pbrook
    case 5: /* SOFTINTCLR */
102 cdbdb648 pbrook
        if (value)
103 cdbdb648 pbrook
            s->mask &= ~1u;
104 cdbdb648 pbrook
        break;
105 cdbdb648 pbrook
    case 8: /* PICENSET */
106 cdbdb648 pbrook
        s->pic_enable |= (value & 0x7fe00000);
107 cdbdb648 pbrook
        vpb_sic_update_pic(s);
108 cdbdb648 pbrook
        break;
109 cdbdb648 pbrook
    case 9: /* PICENCLR */
110 cdbdb648 pbrook
        s->pic_enable &= ~value;
111 cdbdb648 pbrook
        vpb_sic_update_pic(s);
112 cdbdb648 pbrook
        break;
113 cdbdb648 pbrook
    default:
114 e69954b9 pbrook
        printf ("vpb_sic_write: Bad register offset 0x%x\n", (int)offset);
115 cdbdb648 pbrook
        return;
116 cdbdb648 pbrook
    }
117 cdbdb648 pbrook
    vpb_sic_update(s);
118 cdbdb648 pbrook
}
119 cdbdb648 pbrook
120 cdbdb648 pbrook
static CPUReadMemoryFunc *vpb_sic_readfn[] = {
121 cdbdb648 pbrook
   vpb_sic_read,
122 cdbdb648 pbrook
   vpb_sic_read,
123 cdbdb648 pbrook
   vpb_sic_read
124 cdbdb648 pbrook
};
125 cdbdb648 pbrook
126 cdbdb648 pbrook
static CPUWriteMemoryFunc *vpb_sic_writefn[] = {
127 cdbdb648 pbrook
   vpb_sic_write,
128 cdbdb648 pbrook
   vpb_sic_write,
129 cdbdb648 pbrook
   vpb_sic_write
130 cdbdb648 pbrook
};
131 cdbdb648 pbrook
132 3950f18b Paul Brook
static void vpb_sic_init(SysBusDevice *dev)
133 cdbdb648 pbrook
{
134 3950f18b Paul Brook
    vpb_sic_state *s = FROM_SYSBUS(vpb_sic_state, dev);
135 cdbdb648 pbrook
    int iomemtype;
136 97aff481 Paul Brook
    int i;
137 cdbdb648 pbrook
138 067a3ddc Paul Brook
    qdev_init_gpio_in(&dev->qdev, vpb_sic_set_irq, 32);
139 97aff481 Paul Brook
    for (i = 0; i < 32; i++) {
140 3950f18b Paul Brook
        sysbus_init_irq(dev, &s->parent[i]);
141 97aff481 Paul Brook
    }
142 3950f18b Paul Brook
    s->irq = 31;
143 cdbdb648 pbrook
    iomemtype = cpu_register_io_memory(0, vpb_sic_readfn,
144 cdbdb648 pbrook
                                       vpb_sic_writefn, s);
145 3950f18b Paul Brook
    sysbus_init_mmio(dev, 0x1000, iomemtype);
146 cdbdb648 pbrook
    /* ??? Save/restore.  */
147 cdbdb648 pbrook
}
148 cdbdb648 pbrook
149 cdbdb648 pbrook
/* Board init.  */
150 cdbdb648 pbrook
151 16406950 pbrook
/* The AB and PB boards both use the same core, just with different
152 16406950 pbrook
   peripherans and expansion busses.  For now we emulate a subset of the
153 16406950 pbrook
   PB peripherals and just change the board ID.  */
154 cdbdb648 pbrook
155 f93eb9ff balrog
static struct arm_boot_info versatile_binfo;
156 f93eb9ff balrog
157 fbe1b595 Paul Brook
static void versatile_init(ram_addr_t ram_size,
158 3023f332 aliguori
                     const char *boot_device,
159 cdbdb648 pbrook
                     const char *kernel_filename, const char *kernel_cmdline,
160 3371d272 pbrook
                     const char *initrd_filename, const char *cpu_model,
161 3371d272 pbrook
                     int board_id)
162 cdbdb648 pbrook
{
163 cdbdb648 pbrook
    CPUState *env;
164 7ffab4d7 pbrook
    ram_addr_t ram_offset;
165 97aff481 Paul Brook
    qemu_irq *cpu_pic;
166 97aff481 Paul Brook
    qemu_irq pic[32];
167 3950f18b Paul Brook
    qemu_irq sic[32];
168 97aff481 Paul Brook
    DeviceState *dev;
169 502a5395 pbrook
    PCIBus *pci_bus;
170 502a5395 pbrook
    NICInfo *nd;
171 502a5395 pbrook
    int n;
172 502a5395 pbrook
    int done_smc = 0;
173 cdbdb648 pbrook
174 3371d272 pbrook
    if (!cpu_model)
175 3371d272 pbrook
        cpu_model = "arm926";
176 aaed909a bellard
    env = cpu_init(cpu_model);
177 aaed909a bellard
    if (!env) {
178 aaed909a bellard
        fprintf(stderr, "Unable to find CPU definition\n");
179 aaed909a bellard
        exit(1);
180 aaed909a bellard
    }
181 7ffab4d7 pbrook
    ram_offset = qemu_ram_alloc(ram_size);
182 1235fc06 ths
    /* ??? RAM should repeat to fill physical memory space.  */
183 cdbdb648 pbrook
    /* SDRAM at address zero.  */
184 7ffab4d7 pbrook
    cpu_register_physical_memory(0, ram_size, ram_offset | IO_MEM_RAM);
185 cdbdb648 pbrook
186 e69954b9 pbrook
    arm_sysctl_init(0x10000000, 0x41007004);
187 97aff481 Paul Brook
    cpu_pic = arm_pic_init_cpu(env);
188 97aff481 Paul Brook
    dev = sysbus_create_varargs("pl190", 0x10140000,
189 97aff481 Paul Brook
                                cpu_pic[0], cpu_pic[1], NULL);
190 97aff481 Paul Brook
    for (n = 0; n < 32; n++) {
191 067a3ddc Paul Brook
        pic[n] = qdev_get_gpio_in(dev, n);
192 97aff481 Paul Brook
    }
193 3950f18b Paul Brook
    dev = sysbus_create_simple("versatilepb_sic", 0x10003000, NULL);
194 3950f18b Paul Brook
    for (n = 0; n < 32; n++) {
195 3950f18b Paul Brook
        sysbus_connect_irq(sysbus_from_qdev(dev), n, pic[n]);
196 067a3ddc Paul Brook
        sic[n] = qdev_get_gpio_in(dev, n);
197 3950f18b Paul Brook
    }
198 86394e96 Paul Brook
199 86394e96 Paul Brook
    sysbus_create_simple("pl050_keyboard", 0x10006000, sic[3]);
200 86394e96 Paul Brook
    sysbus_create_simple("pl050_mouse", 0x10007000, sic[4]);
201 cdbdb648 pbrook
202 0027b06d Paul Brook
    dev = sysbus_create_varargs("versatile_pci", 0x40000000,
203 0027b06d Paul Brook
                                sic[27], sic[28], sic[29], sic[30], NULL);
204 02e2da45 Paul Brook
    pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci");
205 0027b06d Paul Brook
206 502a5395 pbrook
    /* The Versatile PCI bridge does not provide access to PCI IO space,
207 502a5395 pbrook
       so many of the qemu PCI devices are not useable.  */
208 502a5395 pbrook
    for(n = 0; n < nb_nics; n++) {
209 502a5395 pbrook
        nd = &nd_table[n];
210 0ae18cee aliguori
211 0ae18cee aliguori
        if ((!nd->model && !done_smc) || strcmp(nd->model, "smc91c111") == 0) {
212 d537cf6c pbrook
            smc91c111_init(nd, 0x10010000, sic[25]);
213 0ae18cee aliguori
            done_smc = 1;
214 cdbdb648 pbrook
        } else {
215 cb457d76 aliguori
            pci_nic_init(pci_bus, nd, -1, "rtl8139");
216 cdbdb648 pbrook
        }
217 cdbdb648 pbrook
    }
218 0d92ed30 pbrook
    if (usb_enabled) {
219 e24ad6f1 pbrook
        usb_ohci_init_pci(pci_bus, 3, -1);
220 0d92ed30 pbrook
    }
221 9be5dafe Paul Brook
    n = drive_get_max_bus(IF_SCSI);
222 9be5dafe Paul Brook
    while (n >= 0) {
223 9be5dafe Paul Brook
        pci_create_simple(pci_bus, -1, "lsi53c895a");
224 9be5dafe Paul Brook
        n--;
225 7d8406be pbrook
    }
226 cdbdb648 pbrook
227 a7d518a6 Paul Brook
    sysbus_create_simple("pl011", 0x101f1000, pic[12]);
228 a7d518a6 Paul Brook
    sysbus_create_simple("pl011", 0x101f2000, pic[13]);
229 a7d518a6 Paul Brook
    sysbus_create_simple("pl011", 0x101f3000, pic[14]);
230 a7d518a6 Paul Brook
    sysbus_create_simple("pl011", 0x10009000, sic[6]);
231 cdbdb648 pbrook
232 b4496b13 Paul Brook
    sysbus_create_simple("pl080", 0x10130000, pic[17]);
233 6a824ec3 Paul Brook
    sysbus_create_simple("sp804", 0x101e2000, pic[4]);
234 6a824ec3 Paul Brook
    sysbus_create_simple("sp804", 0x101e3000, pic[5]);
235 cdbdb648 pbrook
236 cdbdb648 pbrook
    /* The versatile/PB actually has a modified Color LCD controller
237 cdbdb648 pbrook
       that includes hardware cursor support from the PL111.  */
238 2e9bdce5 Paul Brook
    sysbus_create_simple("pl110_versatile", 0x10120000, pic[16]);
239 cdbdb648 pbrook
240 aa9311d8 Paul Brook
    sysbus_create_varargs("pl181", 0x10005000, sic[22], sic[1], NULL);
241 aa9311d8 Paul Brook
    sysbus_create_varargs("pl181", 0x1000b000, sic[23], sic[2], NULL);
242 a1bb27b1 pbrook
243 7e1543c2 pbrook
    /* Add PL031 Real Time Clock. */
244 a63bdb31 Paul Brook
    sysbus_create_simple("pl031", 0x101e8000, pic[10]);
245 7e1543c2 pbrook
246 16406950 pbrook
    /* Memory map for Versatile/PB:  */
247 cdbdb648 pbrook
    /* 0x10000000 System registers.  */
248 cdbdb648 pbrook
    /* 0x10001000 PCI controller config registers.  */
249 cdbdb648 pbrook
    /* 0x10002000 Serial bus interface.  */
250 cdbdb648 pbrook
    /*  0x10003000 Secondary interrupt controller.  */
251 cdbdb648 pbrook
    /* 0x10004000 AACI (audio).  */
252 a1bb27b1 pbrook
    /*  0x10005000 MMCI0.  */
253 cdbdb648 pbrook
    /*  0x10006000 KMI0 (keyboard).  */
254 cdbdb648 pbrook
    /*  0x10007000 KMI1 (mouse).  */
255 cdbdb648 pbrook
    /* 0x10008000 Character LCD Interface.  */
256 cdbdb648 pbrook
    /*  0x10009000 UART3.  */
257 cdbdb648 pbrook
    /* 0x1000a000 Smart card 1.  */
258 a1bb27b1 pbrook
    /*  0x1000b000 MMCI1.  */
259 cdbdb648 pbrook
    /*  0x10010000 Ethernet.  */
260 cdbdb648 pbrook
    /* 0x10020000 USB.  */
261 cdbdb648 pbrook
    /* 0x10100000 SSMC.  */
262 cdbdb648 pbrook
    /* 0x10110000 MPMC.  */
263 cdbdb648 pbrook
    /*  0x10120000 CLCD Controller.  */
264 cdbdb648 pbrook
    /*  0x10130000 DMA Controller.  */
265 cdbdb648 pbrook
    /*  0x10140000 Vectored interrupt controller.  */
266 cdbdb648 pbrook
    /* 0x101d0000 AHB Monitor Interface.  */
267 cdbdb648 pbrook
    /* 0x101e0000 System Controller.  */
268 cdbdb648 pbrook
    /* 0x101e1000 Watchdog Interface.  */
269 cdbdb648 pbrook
    /* 0x101e2000 Timer 0/1.  */
270 cdbdb648 pbrook
    /* 0x101e3000 Timer 2/3.  */
271 cdbdb648 pbrook
    /* 0x101e4000 GPIO port 0.  */
272 cdbdb648 pbrook
    /* 0x101e5000 GPIO port 1.  */
273 cdbdb648 pbrook
    /* 0x101e6000 GPIO port 2.  */
274 cdbdb648 pbrook
    /* 0x101e7000 GPIO port 3.  */
275 cdbdb648 pbrook
    /* 0x101e8000 RTC.  */
276 cdbdb648 pbrook
    /* 0x101f0000 Smart card 0.  */
277 cdbdb648 pbrook
    /*  0x101f1000 UART0.  */
278 cdbdb648 pbrook
    /*  0x101f2000 UART1.  */
279 cdbdb648 pbrook
    /*  0x101f3000 UART2.  */
280 cdbdb648 pbrook
    /* 0x101f4000 SSPI.  */
281 cdbdb648 pbrook
282 f93eb9ff balrog
    versatile_binfo.ram_size = ram_size;
283 f93eb9ff balrog
    versatile_binfo.kernel_filename = kernel_filename;
284 f93eb9ff balrog
    versatile_binfo.kernel_cmdline = kernel_cmdline;
285 f93eb9ff balrog
    versatile_binfo.initrd_filename = initrd_filename;
286 f93eb9ff balrog
    versatile_binfo.board_id = board_id;
287 f93eb9ff balrog
    arm_load_kernel(env, &versatile_binfo);
288 16406950 pbrook
}
289 16406950 pbrook
290 fbe1b595 Paul Brook
static void vpb_init(ram_addr_t ram_size,
291 3023f332 aliguori
                     const char *boot_device,
292 16406950 pbrook
                     const char *kernel_filename, const char *kernel_cmdline,
293 94fc95cd j_mayer
                     const char *initrd_filename, const char *cpu_model)
294 16406950 pbrook
{
295 fbe1b595 Paul Brook
    versatile_init(ram_size,
296 3023f332 aliguori
                   boot_device,
297 16406950 pbrook
                   kernel_filename, kernel_cmdline,
298 3371d272 pbrook
                   initrd_filename, cpu_model, 0x183);
299 16406950 pbrook
}
300 16406950 pbrook
301 fbe1b595 Paul Brook
static void vab_init(ram_addr_t ram_size,
302 3023f332 aliguori
                     const char *boot_device,
303 16406950 pbrook
                     const char *kernel_filename, const char *kernel_cmdline,
304 94fc95cd j_mayer
                     const char *initrd_filename, const char *cpu_model)
305 16406950 pbrook
{
306 fbe1b595 Paul Brook
    versatile_init(ram_size,
307 3023f332 aliguori
                   boot_device,
308 16406950 pbrook
                   kernel_filename, kernel_cmdline,
309 3371d272 pbrook
                   initrd_filename, cpu_model, 0x25e);
310 cdbdb648 pbrook
}
311 cdbdb648 pbrook
312 f80f9ec9 Anthony Liguori
static QEMUMachine versatilepb_machine = {
313 c9b1ae2c blueswir1
    .name = "versatilepb",
314 c9b1ae2c blueswir1
    .desc = "ARM Versatile/PB (ARM926EJ-S)",
315 c9b1ae2c blueswir1
    .init = vpb_init,
316 c9b1ae2c blueswir1
    .use_scsi = 1,
317 cdbdb648 pbrook
};
318 16406950 pbrook
319 f80f9ec9 Anthony Liguori
static QEMUMachine versatileab_machine = {
320 c9b1ae2c blueswir1
    .name = "versatileab",
321 c9b1ae2c blueswir1
    .desc = "ARM Versatile/AB (ARM926EJ-S)",
322 c9b1ae2c blueswir1
    .init = vab_init,
323 c9b1ae2c blueswir1
    .use_scsi = 1,
324 16406950 pbrook
};
325 3950f18b Paul Brook
326 f80f9ec9 Anthony Liguori
static void versatile_machine_init(void)
327 f80f9ec9 Anthony Liguori
{
328 f80f9ec9 Anthony Liguori
    qemu_register_machine(&versatilepb_machine);
329 f80f9ec9 Anthony Liguori
    qemu_register_machine(&versatileab_machine);
330 f80f9ec9 Anthony Liguori
}
331 f80f9ec9 Anthony Liguori
332 f80f9ec9 Anthony Liguori
machine_init(versatile_machine_init);
333 f80f9ec9 Anthony Liguori
334 3950f18b Paul Brook
static void versatilepb_register_devices(void)
335 3950f18b Paul Brook
{
336 3950f18b Paul Brook
    sysbus_register_dev("versatilepb_sic", sizeof(vpb_sic_state),
337 3950f18b Paul Brook
                        vpb_sic_init);
338 3950f18b Paul Brook
}
339 3950f18b Paul Brook
340 3950f18b Paul Brook
device_init(versatilepb_register_devices)