Statistics
| Branch: | Revision:

root / cpu-all.h @ 07ce05ea

History | View | Annotate | Download (13.1 kB)

1 5a9fdfec bellard
/*
2 5a9fdfec bellard
 * defines common to all virtual CPUs
3 5a9fdfec bellard
 * 
4 5a9fdfec bellard
 *  Copyright (c) 2003 Fabrice Bellard
5 5a9fdfec bellard
 *
6 5a9fdfec bellard
 * This library is free software; you can redistribute it and/or
7 5a9fdfec bellard
 * modify it under the terms of the GNU Lesser General Public
8 5a9fdfec bellard
 * License as published by the Free Software Foundation; either
9 5a9fdfec bellard
 * version 2 of the License, or (at your option) any later version.
10 5a9fdfec bellard
 *
11 5a9fdfec bellard
 * This library is distributed in the hope that it will be useful,
12 5a9fdfec bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 5a9fdfec bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 5a9fdfec bellard
 * Lesser General Public License for more details.
15 5a9fdfec bellard
 *
16 5a9fdfec bellard
 * You should have received a copy of the GNU Lesser General Public
17 5a9fdfec bellard
 * License along with this library; if not, write to the Free Software
18 5a9fdfec bellard
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19 5a9fdfec bellard
 */
20 5a9fdfec bellard
#ifndef CPU_ALL_H
21 5a9fdfec bellard
#define CPU_ALL_H
22 5a9fdfec bellard
23 0ac4bd56 bellard
#if defined(__arm__) || defined(__sparc__)
24 0ac4bd56 bellard
#define WORDS_ALIGNED
25 0ac4bd56 bellard
#endif
26 0ac4bd56 bellard
27 0ac4bd56 bellard
/* some important defines: 
28 0ac4bd56 bellard
 * 
29 0ac4bd56 bellard
 * WORDS_ALIGNED : if defined, the host cpu can only make word aligned
30 0ac4bd56 bellard
 * memory accesses.
31 0ac4bd56 bellard
 * 
32 0ac4bd56 bellard
 * WORDS_BIGENDIAN : if defined, the host cpu is big endian and
33 0ac4bd56 bellard
 * otherwise little endian.
34 0ac4bd56 bellard
 * 
35 0ac4bd56 bellard
 * (TARGET_WORDS_ALIGNED : same for target cpu (not supported yet))
36 0ac4bd56 bellard
 * 
37 0ac4bd56 bellard
 * TARGET_WORDS_BIGENDIAN : same for target cpu
38 0ac4bd56 bellard
 */
39 0ac4bd56 bellard
40 0ac4bd56 bellard
/* NOTE: arm is horrible as double 32 bit words are stored in big endian ! */
41 0ac4bd56 bellard
typedef union {
42 0ac4bd56 bellard
    double d;
43 0ac4bd56 bellard
#if !defined(WORDS_BIGENDIAN) && !defined(__arm__)
44 0ac4bd56 bellard
    struct {
45 0ac4bd56 bellard
        uint32_t lower;
46 0ac4bd56 bellard
        uint32_t upper;
47 0ac4bd56 bellard
    } l;
48 0ac4bd56 bellard
#else
49 0ac4bd56 bellard
    struct {
50 0ac4bd56 bellard
        uint32_t upper;
51 0ac4bd56 bellard
        uint32_t lower;
52 0ac4bd56 bellard
    } l;
53 0ac4bd56 bellard
#endif
54 0ac4bd56 bellard
    uint64_t ll;
55 0ac4bd56 bellard
} CPU_DoubleU;
56 0ac4bd56 bellard
57 61382a50 bellard
/* CPU memory access without any memory or io remapping */
58 61382a50 bellard
59 61382a50 bellard
static inline int ldub_raw(void *ptr)
60 5a9fdfec bellard
{
61 5a9fdfec bellard
    return *(uint8_t *)ptr;
62 5a9fdfec bellard
}
63 5a9fdfec bellard
64 61382a50 bellard
static inline int ldsb_raw(void *ptr)
65 5a9fdfec bellard
{
66 5a9fdfec bellard
    return *(int8_t *)ptr;
67 5a9fdfec bellard
}
68 5a9fdfec bellard
69 61382a50 bellard
static inline void stb_raw(void *ptr, int v)
70 5a9fdfec bellard
{
71 5a9fdfec bellard
    *(uint8_t *)ptr = v;
72 5a9fdfec bellard
}
73 5a9fdfec bellard
74 5a9fdfec bellard
/* NOTE: on arm, putting 2 in /proc/sys/debug/alignment so that the
75 5a9fdfec bellard
   kernel handles unaligned load/stores may give better results, but
76 5a9fdfec bellard
   it is a system wide setting : bad */
77 0ac4bd56 bellard
#if !defined(TARGET_WORDS_BIGENDIAN) && (defined(WORDS_BIGENDIAN) || defined(WORDS_ALIGNED))
78 5a9fdfec bellard
79 5a9fdfec bellard
/* conservative code for little endian unaligned accesses */
80 61382a50 bellard
static inline int lduw_raw(void *ptr)
81 5a9fdfec bellard
{
82 5a9fdfec bellard
#ifdef __powerpc__
83 5a9fdfec bellard
    int val;
84 5a9fdfec bellard
    __asm__ __volatile__ ("lhbrx %0,0,%1" : "=r" (val) : "r" (ptr));
85 5a9fdfec bellard
    return val;
86 5a9fdfec bellard
#else
87 5a9fdfec bellard
    uint8_t *p = ptr;
88 5a9fdfec bellard
    return p[0] | (p[1] << 8);
89 5a9fdfec bellard
#endif
90 5a9fdfec bellard
}
91 5a9fdfec bellard
92 61382a50 bellard
static inline int ldsw_raw(void *ptr)
93 5a9fdfec bellard
{
94 5a9fdfec bellard
#ifdef __powerpc__
95 5a9fdfec bellard
    int val;
96 5a9fdfec bellard
    __asm__ __volatile__ ("lhbrx %0,0,%1" : "=r" (val) : "r" (ptr));
97 5a9fdfec bellard
    return (int16_t)val;
98 5a9fdfec bellard
#else
99 5a9fdfec bellard
    uint8_t *p = ptr;
100 5a9fdfec bellard
    return (int16_t)(p[0] | (p[1] << 8));
101 5a9fdfec bellard
#endif
102 5a9fdfec bellard
}
103 5a9fdfec bellard
104 61382a50 bellard
static inline int ldl_raw(void *ptr)
105 5a9fdfec bellard
{
106 5a9fdfec bellard
#ifdef __powerpc__
107 5a9fdfec bellard
    int val;
108 5a9fdfec bellard
    __asm__ __volatile__ ("lwbrx %0,0,%1" : "=r" (val) : "r" (ptr));
109 5a9fdfec bellard
    return val;
110 5a9fdfec bellard
#else
111 5a9fdfec bellard
    uint8_t *p = ptr;
112 5a9fdfec bellard
    return p[0] | (p[1] << 8) | (p[2] << 16) | (p[3] << 24);
113 5a9fdfec bellard
#endif
114 5a9fdfec bellard
}
115 5a9fdfec bellard
116 61382a50 bellard
static inline uint64_t ldq_raw(void *ptr)
117 5a9fdfec bellard
{
118 5a9fdfec bellard
    uint8_t *p = ptr;
119 5a9fdfec bellard
    uint32_t v1, v2;
120 61382a50 bellard
    v1 = ldl_raw(p);
121 61382a50 bellard
    v2 = ldl_raw(p + 4);
122 5a9fdfec bellard
    return v1 | ((uint64_t)v2 << 32);
123 5a9fdfec bellard
}
124 5a9fdfec bellard
125 61382a50 bellard
static inline void stw_raw(void *ptr, int v)
126 5a9fdfec bellard
{
127 5a9fdfec bellard
#ifdef __powerpc__
128 5a9fdfec bellard
    __asm__ __volatile__ ("sthbrx %1,0,%2" : "=m" (*(uint16_t *)ptr) : "r" (v), "r" (ptr));
129 5a9fdfec bellard
#else
130 5a9fdfec bellard
    uint8_t *p = ptr;
131 5a9fdfec bellard
    p[0] = v;
132 5a9fdfec bellard
    p[1] = v >> 8;
133 5a9fdfec bellard
#endif
134 5a9fdfec bellard
}
135 5a9fdfec bellard
136 61382a50 bellard
static inline void stl_raw(void *ptr, int v)
137 5a9fdfec bellard
{
138 5a9fdfec bellard
#ifdef __powerpc__
139 5a9fdfec bellard
    __asm__ __volatile__ ("stwbrx %1,0,%2" : "=m" (*(uint32_t *)ptr) : "r" (v), "r" (ptr));
140 5a9fdfec bellard
#else
141 5a9fdfec bellard
    uint8_t *p = ptr;
142 5a9fdfec bellard
    p[0] = v;
143 5a9fdfec bellard
    p[1] = v >> 8;
144 5a9fdfec bellard
    p[2] = v >> 16;
145 5a9fdfec bellard
    p[3] = v >> 24;
146 5a9fdfec bellard
#endif
147 5a9fdfec bellard
}
148 5a9fdfec bellard
149 61382a50 bellard
static inline void stq_raw(void *ptr, uint64_t v)
150 5a9fdfec bellard
{
151 5a9fdfec bellard
    uint8_t *p = ptr;
152 61382a50 bellard
    stl_raw(p, (uint32_t)v);
153 61382a50 bellard
    stl_raw(p + 4, v >> 32);
154 5a9fdfec bellard
}
155 5a9fdfec bellard
156 5a9fdfec bellard
/* float access */
157 5a9fdfec bellard
158 61382a50 bellard
static inline float ldfl_raw(void *ptr)
159 5a9fdfec bellard
{
160 5a9fdfec bellard
    union {
161 5a9fdfec bellard
        float f;
162 5a9fdfec bellard
        uint32_t i;
163 5a9fdfec bellard
    } u;
164 61382a50 bellard
    u.i = ldl_raw(ptr);
165 5a9fdfec bellard
    return u.f;
166 5a9fdfec bellard
}
167 5a9fdfec bellard
168 61382a50 bellard
static inline void stfl_raw(void *ptr, float v)
169 5a9fdfec bellard
{
170 5a9fdfec bellard
    union {
171 5a9fdfec bellard
        float f;
172 5a9fdfec bellard
        uint32_t i;
173 5a9fdfec bellard
    } u;
174 5a9fdfec bellard
    u.f = v;
175 61382a50 bellard
    stl_raw(ptr, u.i);
176 5a9fdfec bellard
}
177 5a9fdfec bellard
178 61382a50 bellard
static inline double ldfq_raw(void *ptr)
179 5a9fdfec bellard
{
180 0ac4bd56 bellard
    CPU_DoubleU u;
181 0ac4bd56 bellard
    u.l.lower = ldl_raw(ptr);
182 0ac4bd56 bellard
    u.l.upper = ldl_raw(ptr + 4);
183 5a9fdfec bellard
    return u.d;
184 5a9fdfec bellard
}
185 5a9fdfec bellard
186 61382a50 bellard
static inline void stfq_raw(void *ptr, double v)
187 5a9fdfec bellard
{
188 0ac4bd56 bellard
    CPU_DoubleU u;
189 5a9fdfec bellard
    u.d = v;
190 0ac4bd56 bellard
    stl_raw(ptr, u.l.lower);
191 0ac4bd56 bellard
    stl_raw(ptr + 4, u.l.upper);
192 5a9fdfec bellard
}
193 5a9fdfec bellard
194 0ac4bd56 bellard
#elif defined(TARGET_WORDS_BIGENDIAN) && (!defined(WORDS_BIGENDIAN) || defined(WORDS_ALIGNED))
195 93ac68bc bellard
196 61382a50 bellard
static inline int lduw_raw(void *ptr)
197 93ac68bc bellard
{
198 93ac68bc bellard
    uint8_t *b = (uint8_t *) ptr;
199 93ac68bc bellard
    return (b[0]<<8|b[1]);
200 93ac68bc bellard
}
201 93ac68bc bellard
202 61382a50 bellard
static inline int ldsw_raw(void *ptr)
203 93ac68bc bellard
{
204 93ac68bc bellard
    int8_t *b = (int8_t *) ptr;
205 93ac68bc bellard
    return (b[0]<<8|b[1]);
206 93ac68bc bellard
}
207 93ac68bc bellard
208 61382a50 bellard
static inline int ldl_raw(void *ptr)
209 93ac68bc bellard
{
210 93ac68bc bellard
    uint8_t *b = (uint8_t *) ptr;
211 93ac68bc bellard
    return (b[0]<<24|b[1]<<16|b[2]<<8|b[3]);
212 93ac68bc bellard
}
213 93ac68bc bellard
214 61382a50 bellard
static inline uint64_t ldq_raw(void *ptr)
215 93ac68bc bellard
{
216 93ac68bc bellard
    uint32_t a,b;
217 9f05cc34 bellard
    a = ldl_raw(ptr);
218 9f05cc34 bellard
    b = ldl_raw(ptr+4);
219 93ac68bc bellard
    return (((uint64_t)a<<32)|b);
220 93ac68bc bellard
}
221 93ac68bc bellard
222 61382a50 bellard
static inline void stw_raw(void *ptr, int v)
223 93ac68bc bellard
{
224 93ac68bc bellard
    uint8_t *d = (uint8_t *) ptr;
225 93ac68bc bellard
    d[0] = v >> 8;
226 93ac68bc bellard
    d[1] = v;
227 93ac68bc bellard
}
228 93ac68bc bellard
229 61382a50 bellard
static inline void stl_raw(void *ptr, int v)
230 93ac68bc bellard
{
231 93ac68bc bellard
    uint8_t *d = (uint8_t *) ptr;
232 93ac68bc bellard
    d[0] = v >> 24;
233 93ac68bc bellard
    d[1] = v >> 16;
234 93ac68bc bellard
    d[2] = v >> 8;
235 93ac68bc bellard
    d[3] = v;
236 93ac68bc bellard
}
237 93ac68bc bellard
238 61382a50 bellard
static inline void stq_raw(void *ptr, uint64_t v)
239 93ac68bc bellard
{
240 0ac4bd56 bellard
    stl_raw(ptr, v >> 32);
241 0ac4bd56 bellard
    stl_raw(ptr + 4, v);
242 0ac4bd56 bellard
}
243 0ac4bd56 bellard
244 0ac4bd56 bellard
/* float access */
245 0ac4bd56 bellard
246 0ac4bd56 bellard
static inline float ldfl_raw(void *ptr)
247 0ac4bd56 bellard
{
248 0ac4bd56 bellard
    union {
249 0ac4bd56 bellard
        float f;
250 0ac4bd56 bellard
        uint32_t i;
251 0ac4bd56 bellard
    } u;
252 0ac4bd56 bellard
    u.i = ldl_raw(ptr);
253 0ac4bd56 bellard
    return u.f;
254 0ac4bd56 bellard
}
255 0ac4bd56 bellard
256 0ac4bd56 bellard
static inline void stfl_raw(void *ptr, float v)
257 0ac4bd56 bellard
{
258 0ac4bd56 bellard
    union {
259 0ac4bd56 bellard
        float f;
260 0ac4bd56 bellard
        uint32_t i;
261 0ac4bd56 bellard
    } u;
262 0ac4bd56 bellard
    u.f = v;
263 0ac4bd56 bellard
    stl_raw(ptr, u.i);
264 0ac4bd56 bellard
}
265 0ac4bd56 bellard
266 0ac4bd56 bellard
static inline double ldfq_raw(void *ptr)
267 0ac4bd56 bellard
{
268 0ac4bd56 bellard
    CPU_DoubleU u;
269 0ac4bd56 bellard
    u.l.upper = ldl_raw(ptr);
270 0ac4bd56 bellard
    u.l.lower = ldl_raw(ptr + 4);
271 0ac4bd56 bellard
    return u.d;
272 0ac4bd56 bellard
}
273 0ac4bd56 bellard
274 0ac4bd56 bellard
static inline void stfq_raw(void *ptr, double v)
275 0ac4bd56 bellard
{
276 0ac4bd56 bellard
    CPU_DoubleU u;
277 0ac4bd56 bellard
    u.d = v;
278 0ac4bd56 bellard
    stl_raw(ptr, u.l.upper);
279 0ac4bd56 bellard
    stl_raw(ptr + 4, u.l.lower);
280 93ac68bc bellard
}
281 93ac68bc bellard
282 5a9fdfec bellard
#else
283 5a9fdfec bellard
284 61382a50 bellard
static inline int lduw_raw(void *ptr)
285 5a9fdfec bellard
{
286 5a9fdfec bellard
    return *(uint16_t *)ptr;
287 5a9fdfec bellard
}
288 5a9fdfec bellard
289 61382a50 bellard
static inline int ldsw_raw(void *ptr)
290 5a9fdfec bellard
{
291 5a9fdfec bellard
    return *(int16_t *)ptr;
292 5a9fdfec bellard
}
293 5a9fdfec bellard
294 61382a50 bellard
static inline int ldl_raw(void *ptr)
295 5a9fdfec bellard
{
296 5a9fdfec bellard
    return *(uint32_t *)ptr;
297 5a9fdfec bellard
}
298 5a9fdfec bellard
299 61382a50 bellard
static inline uint64_t ldq_raw(void *ptr)
300 5a9fdfec bellard
{
301 5a9fdfec bellard
    return *(uint64_t *)ptr;
302 5a9fdfec bellard
}
303 5a9fdfec bellard
304 61382a50 bellard
static inline void stw_raw(void *ptr, int v)
305 5a9fdfec bellard
{
306 5a9fdfec bellard
    *(uint16_t *)ptr = v;
307 5a9fdfec bellard
}
308 5a9fdfec bellard
309 61382a50 bellard
static inline void stl_raw(void *ptr, int v)
310 5a9fdfec bellard
{
311 5a9fdfec bellard
    *(uint32_t *)ptr = v;
312 5a9fdfec bellard
}
313 5a9fdfec bellard
314 61382a50 bellard
static inline void stq_raw(void *ptr, uint64_t v)
315 5a9fdfec bellard
{
316 5a9fdfec bellard
    *(uint64_t *)ptr = v;
317 5a9fdfec bellard
}
318 5a9fdfec bellard
319 5a9fdfec bellard
/* float access */
320 5a9fdfec bellard
321 61382a50 bellard
static inline float ldfl_raw(void *ptr)
322 5a9fdfec bellard
{
323 5a9fdfec bellard
    return *(float *)ptr;
324 5a9fdfec bellard
}
325 5a9fdfec bellard
326 61382a50 bellard
static inline double ldfq_raw(void *ptr)
327 5a9fdfec bellard
{
328 5a9fdfec bellard
    return *(double *)ptr;
329 5a9fdfec bellard
}
330 5a9fdfec bellard
331 61382a50 bellard
static inline void stfl_raw(void *ptr, float v)
332 5a9fdfec bellard
{
333 5a9fdfec bellard
    *(float *)ptr = v;
334 5a9fdfec bellard
}
335 5a9fdfec bellard
336 61382a50 bellard
static inline void stfq_raw(void *ptr, double v)
337 5a9fdfec bellard
{
338 5a9fdfec bellard
    *(double *)ptr = v;
339 5a9fdfec bellard
}
340 5a9fdfec bellard
#endif
341 5a9fdfec bellard
342 61382a50 bellard
/* MMU memory access macros */
343 61382a50 bellard
344 61382a50 bellard
#if defined(CONFIG_USER_ONLY) 
345 61382a50 bellard
346 61382a50 bellard
/* if user mode, no other memory access functions */
347 61382a50 bellard
#define ldub(p) ldub_raw(p)
348 61382a50 bellard
#define ldsb(p) ldsb_raw(p)
349 61382a50 bellard
#define lduw(p) lduw_raw(p)
350 61382a50 bellard
#define ldsw(p) ldsw_raw(p)
351 61382a50 bellard
#define ldl(p) ldl_raw(p)
352 61382a50 bellard
#define ldq(p) ldq_raw(p)
353 61382a50 bellard
#define ldfl(p) ldfl_raw(p)
354 61382a50 bellard
#define ldfq(p) ldfq_raw(p)
355 61382a50 bellard
#define stb(p, v) stb_raw(p, v)
356 61382a50 bellard
#define stw(p, v) stw_raw(p, v)
357 61382a50 bellard
#define stl(p, v) stl_raw(p, v)
358 61382a50 bellard
#define stq(p, v) stq_raw(p, v)
359 61382a50 bellard
#define stfl(p, v) stfl_raw(p, v)
360 61382a50 bellard
#define stfq(p, v) stfq_raw(p, v)
361 61382a50 bellard
362 61382a50 bellard
#define ldub_code(p) ldub_raw(p)
363 61382a50 bellard
#define ldsb_code(p) ldsb_raw(p)
364 61382a50 bellard
#define lduw_code(p) lduw_raw(p)
365 61382a50 bellard
#define ldsw_code(p) ldsw_raw(p)
366 61382a50 bellard
#define ldl_code(p) ldl_raw(p)
367 61382a50 bellard
368 61382a50 bellard
#define ldub_kernel(p) ldub_raw(p)
369 61382a50 bellard
#define ldsb_kernel(p) ldsb_raw(p)
370 61382a50 bellard
#define lduw_kernel(p) lduw_raw(p)
371 61382a50 bellard
#define ldsw_kernel(p) ldsw_raw(p)
372 61382a50 bellard
#define ldl_kernel(p) ldl_raw(p)
373 0ac4bd56 bellard
#define ldfl_kernel(p) ldfl_raw(p)
374 0ac4bd56 bellard
#define ldfq_kernel(p) ldfq_raw(p)
375 61382a50 bellard
#define stb_kernel(p, v) stb_raw(p, v)
376 61382a50 bellard
#define stw_kernel(p, v) stw_raw(p, v)
377 61382a50 bellard
#define stl_kernel(p, v) stl_raw(p, v)
378 61382a50 bellard
#define stq_kernel(p, v) stq_raw(p, v)
379 0ac4bd56 bellard
#define stfl_kernel(p, v) stfl_raw(p, v)
380 0ac4bd56 bellard
#define stfq_kernel(p, vt) stfq_raw(p, v)
381 61382a50 bellard
382 61382a50 bellard
#endif /* defined(CONFIG_USER_ONLY) */
383 61382a50 bellard
384 5a9fdfec bellard
/* page related stuff */
385 5a9fdfec bellard
386 5a9fdfec bellard
#define TARGET_PAGE_SIZE (1 << TARGET_PAGE_BITS)
387 5a9fdfec bellard
#define TARGET_PAGE_MASK ~(TARGET_PAGE_SIZE - 1)
388 5a9fdfec bellard
#define TARGET_PAGE_ALIGN(addr) (((addr) + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK)
389 5a9fdfec bellard
390 5a9fdfec bellard
extern unsigned long real_host_page_size;
391 5a9fdfec bellard
extern unsigned long host_page_bits;
392 5a9fdfec bellard
extern unsigned long host_page_size;
393 5a9fdfec bellard
extern unsigned long host_page_mask;
394 5a9fdfec bellard
395 5a9fdfec bellard
#define HOST_PAGE_ALIGN(addr) (((addr) + host_page_size - 1) & host_page_mask)
396 5a9fdfec bellard
397 5a9fdfec bellard
/* same as PROT_xxx */
398 5a9fdfec bellard
#define PAGE_READ      0x0001
399 5a9fdfec bellard
#define PAGE_WRITE     0x0002
400 5a9fdfec bellard
#define PAGE_EXEC      0x0004
401 5a9fdfec bellard
#define PAGE_BITS      (PAGE_READ | PAGE_WRITE | PAGE_EXEC)
402 5a9fdfec bellard
#define PAGE_VALID     0x0008
403 5a9fdfec bellard
/* original state of the write flag (used when tracking self-modifying
404 5a9fdfec bellard
   code */
405 5a9fdfec bellard
#define PAGE_WRITE_ORG 0x0010 
406 5a9fdfec bellard
407 5a9fdfec bellard
void page_dump(FILE *f);
408 5a9fdfec bellard
int page_get_flags(unsigned long address);
409 5a9fdfec bellard
void page_set_flags(unsigned long start, unsigned long end, int flags);
410 5a9fdfec bellard
void page_unprotect_range(uint8_t *data, unsigned long data_size);
411 5a9fdfec bellard
412 5a9fdfec bellard
#define SINGLE_CPU_DEFINES
413 5a9fdfec bellard
#ifdef SINGLE_CPU_DEFINES
414 5a9fdfec bellard
415 5a9fdfec bellard
#if defined(TARGET_I386)
416 5a9fdfec bellard
417 5a9fdfec bellard
#define CPUState CPUX86State
418 5a9fdfec bellard
#define cpu_init cpu_x86_init
419 5a9fdfec bellard
#define cpu_exec cpu_x86_exec
420 5a9fdfec bellard
#define cpu_gen_code cpu_x86_gen_code
421 5a9fdfec bellard
#define cpu_interrupt cpu_x86_interrupt
422 5a9fdfec bellard
#define cpu_signal_handler cpu_x86_signal_handler
423 09683d35 bellard
#define cpu_dump_state cpu_x86_dump_state
424 5a9fdfec bellard
425 5a9fdfec bellard
#elif defined(TARGET_ARM)
426 5a9fdfec bellard
427 5a9fdfec bellard
#define CPUState CPUARMState
428 5a9fdfec bellard
#define cpu_init cpu_arm_init
429 5a9fdfec bellard
#define cpu_exec cpu_arm_exec
430 5a9fdfec bellard
#define cpu_gen_code cpu_arm_gen_code
431 5a9fdfec bellard
#define cpu_interrupt cpu_arm_interrupt
432 5a9fdfec bellard
#define cpu_signal_handler cpu_arm_signal_handler
433 09683d35 bellard
#define cpu_dump_state cpu_arm_dump_state
434 5a9fdfec bellard
435 93ac68bc bellard
#elif defined(TARGET_SPARC)
436 93ac68bc bellard
437 93ac68bc bellard
#define CPUState CPUSPARCState
438 93ac68bc bellard
#define cpu_init cpu_sparc_init
439 93ac68bc bellard
#define cpu_exec cpu_sparc_exec
440 93ac68bc bellard
#define cpu_gen_code cpu_sparc_gen_code
441 93ac68bc bellard
#define cpu_interrupt cpu_sparc_interrupt
442 93ac68bc bellard
#define cpu_signal_handler cpu_sparc_signal_handler
443 09683d35 bellard
#define cpu_dump_state cpu_sparc_dump_state
444 93ac68bc bellard
445 67867308 bellard
#elif defined(TARGET_PPC)
446 67867308 bellard
447 67867308 bellard
#define CPUState CPUPPCState
448 67867308 bellard
#define cpu_init cpu_ppc_init
449 67867308 bellard
#define cpu_exec cpu_ppc_exec
450 67867308 bellard
#define cpu_gen_code cpu_ppc_gen_code
451 67867308 bellard
#define cpu_interrupt cpu_ppc_interrupt
452 67867308 bellard
#define cpu_signal_handler cpu_ppc_signal_handler
453 09683d35 bellard
#define cpu_dump_state cpu_ppc_dump_state
454 67867308 bellard
455 5a9fdfec bellard
#else
456 5a9fdfec bellard
457 5a9fdfec bellard
#error unsupported target CPU
458 5a9fdfec bellard
459 5a9fdfec bellard
#endif
460 5a9fdfec bellard
461 972ddf78 bellard
#endif /* SINGLE_CPU_DEFINES */
462 972ddf78 bellard
463 3b0dca51 bellard
#define DEFAULT_GDBSTUB_PORT 1234
464 3b0dca51 bellard
465 972ddf78 bellard
void cpu_abort(CPUState *env, const char *fmt, ...);
466 e2f22898 bellard
extern CPUState *cpu_single_env;
467 5a9fdfec bellard
468 68a79315 bellard
#define CPU_INTERRUPT_EXIT 0x01 /* wants exit from main loop */
469 68a79315 bellard
#define CPU_INTERRUPT_HARD 0x02 /* hardware interrupt pending */
470 4690764b bellard
void cpu_interrupt(CPUState *s, int mask);
471 68a79315 bellard
472 4c3a88a2 bellard
int cpu_breakpoint_insert(CPUState *env, uint32_t pc);
473 4c3a88a2 bellard
int cpu_breakpoint_remove(CPUState *env, uint32_t pc);
474 c33a346e bellard
void cpu_single_step(CPUState *env, int enabled);
475 4c3a88a2 bellard
476 13eb76e0 bellard
/* Return the physical page corresponding to a virtual one. Use it
477 13eb76e0 bellard
   only for debugging because no protection checks are done. Return -1
478 13eb76e0 bellard
   if no page found. */
479 13eb76e0 bellard
target_ulong cpu_get_phys_page_debug(CPUState *env, target_ulong addr);
480 13eb76e0 bellard
481 34865134 bellard
#define CPU_LOG_ALL 1
482 34865134 bellard
void cpu_set_log(int log_flags);
483 34865134 bellard
void cpu_set_log_filename(const char *filename);
484 34865134 bellard
485 09683d35 bellard
/* IO ports API */
486 09683d35 bellard
487 09683d35 bellard
/* NOTE: as these functions may be even used when there is an isa
488 09683d35 bellard
   brige on non x86 targets, we always defined them */
489 09683d35 bellard
#ifndef NO_CPU_IO_DEFS
490 09683d35 bellard
void cpu_outb(CPUState *env, int addr, int val);
491 09683d35 bellard
void cpu_outw(CPUState *env, int addr, int val);
492 09683d35 bellard
void cpu_outl(CPUState *env, int addr, int val);
493 09683d35 bellard
int cpu_inb(CPUState *env, int addr);
494 09683d35 bellard
int cpu_inw(CPUState *env, int addr);
495 09683d35 bellard
int cpu_inl(CPUState *env, int addr);
496 09683d35 bellard
#endif
497 09683d35 bellard
498 33417e70 bellard
/* memory API */
499 33417e70 bellard
500 edf75d59 bellard
extern int phys_ram_size;
501 edf75d59 bellard
extern int phys_ram_fd;
502 edf75d59 bellard
extern uint8_t *phys_ram_base;
503 1ccde1cb bellard
extern uint8_t *phys_ram_dirty;
504 edf75d59 bellard
505 edf75d59 bellard
/* physical memory access */
506 edf75d59 bellard
#define IO_MEM_NB_ENTRIES  256
507 edf75d59 bellard
#define TLB_INVALID_MASK   (1 << 3)
508 edf75d59 bellard
#define IO_MEM_SHIFT       4
509 edf75d59 bellard
510 edf75d59 bellard
#define IO_MEM_RAM         (0 << IO_MEM_SHIFT) /* hardcoded offset */
511 edf75d59 bellard
#define IO_MEM_ROM         (1 << IO_MEM_SHIFT) /* hardcoded offset */
512 edf75d59 bellard
#define IO_MEM_UNASSIGNED  (2 << IO_MEM_SHIFT)
513 1ccde1cb bellard
#define IO_MEM_CODE        (3 << IO_MEM_SHIFT) /* used internally, never use directly */
514 1ccde1cb bellard
#define IO_MEM_NOTDIRTY    (4 << IO_MEM_SHIFT) /* used internally, never use directly */
515 edf75d59 bellard
516 1ccde1cb bellard
/* NOTE: vaddr is only used internally. Never use it except if you know what you do */
517 1ccde1cb bellard
typedef void CPUWriteMemoryFunc(uint32_t addr, uint32_t value, uint32_t vaddr);
518 33417e70 bellard
typedef uint32_t CPUReadMemoryFunc(uint32_t addr);
519 33417e70 bellard
520 33417e70 bellard
void cpu_register_physical_memory(unsigned long start_addr, unsigned long size,
521 33417e70 bellard
                                  long phys_offset);
522 33417e70 bellard
int cpu_register_io_memory(int io_index,
523 33417e70 bellard
                           CPUReadMemoryFunc **mem_read,
524 33417e70 bellard
                           CPUWriteMemoryFunc **mem_write);
525 33417e70 bellard
526 13eb76e0 bellard
void cpu_physical_memory_rw(CPUState *env, uint8_t *buf, target_ulong addr, 
527 13eb76e0 bellard
                            int len, int is_write);
528 13eb76e0 bellard
int cpu_memory_rw_debug(CPUState *env, 
529 13eb76e0 bellard
                        uint8_t *buf, target_ulong addr, int len, int is_write);
530 13eb76e0 bellard
531 1ccde1cb bellard
/* read dirty bit (return 0 or 1) */
532 1ccde1cb bellard
static inline int cpu_physical_memory_is_dirty(target_ulong addr)
533 1ccde1cb bellard
{
534 1ccde1cb bellard
    return phys_ram_dirty[addr >> TARGET_PAGE_BITS];
535 1ccde1cb bellard
}
536 1ccde1cb bellard
537 1ccde1cb bellard
static inline void cpu_physical_memory_set_dirty(target_ulong addr)
538 1ccde1cb bellard
{
539 1ccde1cb bellard
    phys_ram_dirty[addr >> TARGET_PAGE_BITS] = 1;
540 1ccde1cb bellard
}
541 1ccde1cb bellard
542 1ccde1cb bellard
void cpu_physical_memory_reset_dirty(target_ulong start, target_ulong end);
543 1ccde1cb bellard
544 3b0dca51 bellard
/* gdb stub API */
545 3b0dca51 bellard
extern int gdbstub_fd;
546 3b0dca51 bellard
CPUState *cpu_gdbstub_get_env(void *opaque);
547 4c3a88a2 bellard
int cpu_gdbstub(void *opaque, int (*main_loop)(void *opaque), int port);
548 3b0dca51 bellard
549 5a9fdfec bellard
#endif /* CPU_ALL_H */