Statistics
| Branch: | Revision:

root / hw / usb-uhci.c @ 09b26c5e

History | View | Annotate | Download (19.3 kB)

1 bb36d470 bellard
/*
2 bb36d470 bellard
 * USB UHCI controller emulation
3 bb36d470 bellard
 * 
4 bb36d470 bellard
 * Copyright (c) 2005 Fabrice Bellard
5 bb36d470 bellard
 * 
6 bb36d470 bellard
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 bb36d470 bellard
 * of this software and associated documentation files (the "Software"), to deal
8 bb36d470 bellard
 * in the Software without restriction, including without limitation the rights
9 bb36d470 bellard
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 bb36d470 bellard
 * copies of the Software, and to permit persons to whom the Software is
11 bb36d470 bellard
 * furnished to do so, subject to the following conditions:
12 bb36d470 bellard
 *
13 bb36d470 bellard
 * The above copyright notice and this permission notice shall be included in
14 bb36d470 bellard
 * all copies or substantial portions of the Software.
15 bb36d470 bellard
 *
16 bb36d470 bellard
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 bb36d470 bellard
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 bb36d470 bellard
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 bb36d470 bellard
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 bb36d470 bellard
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 bb36d470 bellard
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 bb36d470 bellard
 * THE SOFTWARE.
23 bb36d470 bellard
 */
24 bb36d470 bellard
#include "vl.h"
25 bb36d470 bellard
26 bb36d470 bellard
//#define DEBUG
27 bb36d470 bellard
//#define DEBUG_PACKET
28 bb36d470 bellard
29 bb36d470 bellard
#define UHCI_CMD_GRESET   (1 << 2)
30 bb36d470 bellard
#define UHCI_CMD_HCRESET  (1 << 1)
31 bb36d470 bellard
#define UHCI_CMD_RS       (1 << 0)
32 bb36d470 bellard
33 bb36d470 bellard
#define UHCI_STS_HCHALTED (1 << 5)
34 bb36d470 bellard
#define UHCI_STS_HCPERR   (1 << 4)
35 bb36d470 bellard
#define UHCI_STS_HSERR    (1 << 3)
36 bb36d470 bellard
#define UHCI_STS_RD       (1 << 2)
37 bb36d470 bellard
#define UHCI_STS_USBERR   (1 << 1)
38 bb36d470 bellard
#define UHCI_STS_USBINT   (1 << 0)
39 bb36d470 bellard
40 bb36d470 bellard
#define TD_CTRL_SPD     (1 << 29)
41 bb36d470 bellard
#define TD_CTRL_ERROR_SHIFT  27
42 bb36d470 bellard
#define TD_CTRL_IOS     (1 << 25)
43 bb36d470 bellard
#define TD_CTRL_IOC     (1 << 24)
44 bb36d470 bellard
#define TD_CTRL_ACTIVE  (1 << 23)
45 bb36d470 bellard
#define TD_CTRL_STALL   (1 << 22)
46 bb36d470 bellard
#define TD_CTRL_BABBLE  (1 << 20)
47 bb36d470 bellard
#define TD_CTRL_NAK     (1 << 19)
48 bb36d470 bellard
#define TD_CTRL_TIMEOUT (1 << 18)
49 bb36d470 bellard
50 bb36d470 bellard
#define UHCI_PORT_RESET (1 << 9)
51 bb36d470 bellard
#define UHCI_PORT_LSDA  (1 << 8)
52 bb36d470 bellard
#define UHCI_PORT_ENC   (1 << 3)
53 bb36d470 bellard
#define UHCI_PORT_EN    (1 << 2)
54 bb36d470 bellard
#define UHCI_PORT_CSC   (1 << 1)
55 bb36d470 bellard
#define UHCI_PORT_CCS   (1 << 0)
56 bb36d470 bellard
57 bb36d470 bellard
#define FRAME_TIMER_FREQ 1000
58 bb36d470 bellard
59 bb36d470 bellard
#define FRAME_MAX_LOOPS  100
60 bb36d470 bellard
61 bb36d470 bellard
#define NB_PORTS 2
62 bb36d470 bellard
63 bb36d470 bellard
typedef struct UHCIPort {
64 bb36d470 bellard
    USBPort port;
65 bb36d470 bellard
    uint16_t ctrl;
66 bb36d470 bellard
} UHCIPort;
67 bb36d470 bellard
68 bb36d470 bellard
typedef struct UHCIState {
69 bb36d470 bellard
    PCIDevice dev;
70 bb36d470 bellard
    uint16_t cmd; /* cmd register */
71 bb36d470 bellard
    uint16_t status;
72 bb36d470 bellard
    uint16_t intr; /* interrupt enable register */
73 bb36d470 bellard
    uint16_t frnum; /* frame number */
74 bb36d470 bellard
    uint32_t fl_base_addr; /* frame list base address */
75 bb36d470 bellard
    uint8_t sof_timing;
76 bb36d470 bellard
    uint8_t status2; /* bit 0 and 1 are used to generate UHCI_STS_USBINT */
77 bb36d470 bellard
    QEMUTimer *frame_timer;
78 bb36d470 bellard
    UHCIPort ports[NB_PORTS];
79 bb36d470 bellard
} UHCIState;
80 bb36d470 bellard
81 bb36d470 bellard
typedef struct UHCI_TD {
82 bb36d470 bellard
    uint32_t link;
83 bb36d470 bellard
    uint32_t ctrl; /* see TD_CTRL_xxx */
84 bb36d470 bellard
    uint32_t token;
85 bb36d470 bellard
    uint32_t buffer;
86 bb36d470 bellard
} UHCI_TD;
87 bb36d470 bellard
88 bb36d470 bellard
typedef struct UHCI_QH {
89 bb36d470 bellard
    uint32_t link;
90 bb36d470 bellard
    uint32_t el_link;
91 bb36d470 bellard
} UHCI_QH;
92 bb36d470 bellard
93 bb36d470 bellard
static void uhci_attach(USBPort *port1, USBDevice *dev);
94 bb36d470 bellard
95 bb36d470 bellard
static void uhci_update_irq(UHCIState *s)
96 bb36d470 bellard
{
97 bb36d470 bellard
    int level;
98 bb36d470 bellard
    if (((s->status2 & 1) && (s->intr & (1 << 2))) ||
99 bb36d470 bellard
        ((s->status2 & 2) && (s->intr & (1 << 3))) ||
100 bb36d470 bellard
        ((s->status & UHCI_STS_USBERR) && (s->intr & (1 << 0))) ||
101 bb36d470 bellard
        ((s->status & UHCI_STS_RD) && (s->intr & (1 << 1))) ||
102 bb36d470 bellard
        (s->status & UHCI_STS_HSERR) ||
103 bb36d470 bellard
        (s->status & UHCI_STS_HCPERR)) {
104 bb36d470 bellard
        level = 1;
105 bb36d470 bellard
    } else {
106 bb36d470 bellard
        level = 0;
107 bb36d470 bellard
    }
108 f04308e4 bellard
    pci_set_irq(&s->dev, 3, level);
109 bb36d470 bellard
}
110 bb36d470 bellard
111 bb36d470 bellard
static void uhci_reset(UHCIState *s)
112 bb36d470 bellard
{
113 bb36d470 bellard
    uint8_t *pci_conf;
114 bb36d470 bellard
    int i;
115 bb36d470 bellard
    UHCIPort *port;
116 bb36d470 bellard
117 bb36d470 bellard
    pci_conf = s->dev.config;
118 bb36d470 bellard
119 bb36d470 bellard
    pci_conf[0x6a] = 0x01; /* usb clock */
120 bb36d470 bellard
    pci_conf[0x6b] = 0x00;
121 bb36d470 bellard
    s->cmd = 0;
122 bb36d470 bellard
    s->status = 0;
123 bb36d470 bellard
    s->status2 = 0;
124 bb36d470 bellard
    s->intr = 0;
125 bb36d470 bellard
    s->fl_base_addr = 0;
126 bb36d470 bellard
    s->sof_timing = 64;
127 bb36d470 bellard
    for(i = 0; i < NB_PORTS; i++) {
128 bb36d470 bellard
        port = &s->ports[i];
129 bb36d470 bellard
        port->ctrl = 0x0080;
130 a594cfbf bellard
        if (port->port.dev)
131 a594cfbf bellard
            uhci_attach(&port->port, port->port.dev);
132 bb36d470 bellard
    }
133 bb36d470 bellard
}
134 bb36d470 bellard
135 bb36d470 bellard
static void uhci_ioport_writeb(void *opaque, uint32_t addr, uint32_t val)
136 bb36d470 bellard
{
137 bb36d470 bellard
    UHCIState *s = opaque;
138 bb36d470 bellard
    
139 bb36d470 bellard
    addr &= 0x1f;
140 bb36d470 bellard
    switch(addr) {
141 bb36d470 bellard
    case 0x0c:
142 bb36d470 bellard
        s->sof_timing = val;
143 bb36d470 bellard
        break;
144 bb36d470 bellard
    }
145 bb36d470 bellard
}
146 bb36d470 bellard
147 bb36d470 bellard
static uint32_t uhci_ioport_readb(void *opaque, uint32_t addr)
148 bb36d470 bellard
{
149 bb36d470 bellard
    UHCIState *s = opaque;
150 bb36d470 bellard
    uint32_t val;
151 bb36d470 bellard
152 bb36d470 bellard
    addr &= 0x1f;
153 bb36d470 bellard
    switch(addr) {
154 bb36d470 bellard
    case 0x0c:
155 bb36d470 bellard
        val = s->sof_timing;
156 d80cfb3f pbrook
        break;
157 bb36d470 bellard
    default:
158 bb36d470 bellard
        val = 0xff;
159 bb36d470 bellard
        break;
160 bb36d470 bellard
    }
161 bb36d470 bellard
    return val;
162 bb36d470 bellard
}
163 bb36d470 bellard
164 bb36d470 bellard
static void uhci_ioport_writew(void *opaque, uint32_t addr, uint32_t val)
165 bb36d470 bellard
{
166 bb36d470 bellard
    UHCIState *s = opaque;
167 bb36d470 bellard
    
168 bb36d470 bellard
    addr &= 0x1f;
169 bb36d470 bellard
#ifdef DEBUG
170 bb36d470 bellard
    printf("uhci writew port=0x%04x val=0x%04x\n", addr, val);
171 bb36d470 bellard
#endif
172 bb36d470 bellard
    switch(addr) {
173 bb36d470 bellard
    case 0x00:
174 bb36d470 bellard
        if ((val & UHCI_CMD_RS) && !(s->cmd & UHCI_CMD_RS)) {
175 bb36d470 bellard
            /* start frame processing */
176 bb36d470 bellard
            qemu_mod_timer(s->frame_timer, qemu_get_clock(vm_clock));
177 bb36d470 bellard
        }
178 bb36d470 bellard
        if (val & UHCI_CMD_GRESET) {
179 bb36d470 bellard
            UHCIPort *port;
180 bb36d470 bellard
            USBDevice *dev;
181 bb36d470 bellard
            int i;
182 bb36d470 bellard
183 bb36d470 bellard
            /* send reset on the USB bus */
184 bb36d470 bellard
            for(i = 0; i < NB_PORTS; i++) {
185 bb36d470 bellard
                port = &s->ports[i];
186 a594cfbf bellard
                dev = port->port.dev;
187 bb36d470 bellard
                if (dev) {
188 bb36d470 bellard
                    dev->handle_packet(dev, 
189 bb36d470 bellard
                                       USB_MSG_RESET, 0, 0, NULL, 0);
190 bb36d470 bellard
                }
191 bb36d470 bellard
            }
192 bb36d470 bellard
            uhci_reset(s);
193 bb36d470 bellard
            return;
194 bb36d470 bellard
        }
195 5e9ab4c4 bellard
        if (val & UHCI_CMD_HCRESET) {
196 bb36d470 bellard
            uhci_reset(s);
197 bb36d470 bellard
            return;
198 bb36d470 bellard
        }
199 bb36d470 bellard
        s->cmd = val;
200 bb36d470 bellard
        break;
201 bb36d470 bellard
    case 0x02:
202 bb36d470 bellard
        s->status &= ~val;
203 bb36d470 bellard
        /* XXX: the chip spec is not coherent, so we add a hidden
204 bb36d470 bellard
           register to distinguish between IOC and SPD */
205 bb36d470 bellard
        if (val & UHCI_STS_USBINT)
206 bb36d470 bellard
            s->status2 = 0;
207 bb36d470 bellard
        uhci_update_irq(s);
208 bb36d470 bellard
        break;
209 bb36d470 bellard
    case 0x04:
210 bb36d470 bellard
        s->intr = val;
211 bb36d470 bellard
        uhci_update_irq(s);
212 bb36d470 bellard
        break;
213 bb36d470 bellard
    case 0x06:
214 bb36d470 bellard
        if (s->status & UHCI_STS_HCHALTED)
215 bb36d470 bellard
            s->frnum = val & 0x7ff;
216 bb36d470 bellard
        break;
217 bb36d470 bellard
    case 0x10 ... 0x1f:
218 bb36d470 bellard
        {
219 bb36d470 bellard
            UHCIPort *port;
220 bb36d470 bellard
            USBDevice *dev;
221 bb36d470 bellard
            int n;
222 bb36d470 bellard
223 bb36d470 bellard
            n = (addr >> 1) & 7;
224 bb36d470 bellard
            if (n >= NB_PORTS)
225 bb36d470 bellard
                return;
226 bb36d470 bellard
            port = &s->ports[n];
227 a594cfbf bellard
            dev = port->port.dev;
228 bb36d470 bellard
            if (dev) {
229 bb36d470 bellard
                /* port reset */
230 bb36d470 bellard
                if ( (val & UHCI_PORT_RESET) && 
231 bb36d470 bellard
                     !(port->ctrl & UHCI_PORT_RESET) ) {
232 bb36d470 bellard
                    dev->handle_packet(dev, 
233 bb36d470 bellard
                                       USB_MSG_RESET, 0, 0, NULL, 0);
234 bb36d470 bellard
                }
235 bb36d470 bellard
            }
236 bb36d470 bellard
            port->ctrl = (port->ctrl & 0x01fb) | (val & ~0x01fb);
237 bb36d470 bellard
            /* some bits are reset when a '1' is written to them */
238 bb36d470 bellard
            port->ctrl &= ~(val & 0x000a);
239 bb36d470 bellard
        }
240 bb36d470 bellard
        break;
241 bb36d470 bellard
    }
242 bb36d470 bellard
}
243 bb36d470 bellard
244 bb36d470 bellard
static uint32_t uhci_ioport_readw(void *opaque, uint32_t addr)
245 bb36d470 bellard
{
246 bb36d470 bellard
    UHCIState *s = opaque;
247 bb36d470 bellard
    uint32_t val;
248 bb36d470 bellard
249 bb36d470 bellard
    addr &= 0x1f;
250 bb36d470 bellard
    switch(addr) {
251 bb36d470 bellard
    case 0x00:
252 bb36d470 bellard
        val = s->cmd;
253 bb36d470 bellard
        break;
254 bb36d470 bellard
    case 0x02:
255 bb36d470 bellard
        val = s->status;
256 bb36d470 bellard
        break;
257 bb36d470 bellard
    case 0x04:
258 bb36d470 bellard
        val = s->intr;
259 bb36d470 bellard
        break;
260 bb36d470 bellard
    case 0x06:
261 bb36d470 bellard
        val = s->frnum;
262 bb36d470 bellard
        break;
263 bb36d470 bellard
    case 0x10 ... 0x1f:
264 bb36d470 bellard
        {
265 bb36d470 bellard
            UHCIPort *port;
266 bb36d470 bellard
            int n;
267 bb36d470 bellard
            n = (addr >> 1) & 7;
268 bb36d470 bellard
            if (n >= NB_PORTS) 
269 bb36d470 bellard
                goto read_default;
270 bb36d470 bellard
            port = &s->ports[n];
271 bb36d470 bellard
            val = port->ctrl;
272 bb36d470 bellard
        }
273 bb36d470 bellard
        break;
274 bb36d470 bellard
    default:
275 bb36d470 bellard
    read_default:
276 bb36d470 bellard
        val = 0xff7f; /* disabled port */
277 bb36d470 bellard
        break;
278 bb36d470 bellard
    }
279 bb36d470 bellard
#ifdef DEBUG
280 bb36d470 bellard
    printf("uhci readw port=0x%04x val=0x%04x\n", addr, val);
281 bb36d470 bellard
#endif
282 bb36d470 bellard
    return val;
283 bb36d470 bellard
}
284 bb36d470 bellard
285 bb36d470 bellard
static void uhci_ioport_writel(void *opaque, uint32_t addr, uint32_t val)
286 bb36d470 bellard
{
287 bb36d470 bellard
    UHCIState *s = opaque;
288 bb36d470 bellard
289 bb36d470 bellard
    addr &= 0x1f;
290 bb36d470 bellard
#ifdef DEBUG
291 bb36d470 bellard
    printf("uhci writel port=0x%04x val=0x%08x\n", addr, val);
292 bb36d470 bellard
#endif
293 bb36d470 bellard
    switch(addr) {
294 bb36d470 bellard
    case 0x08:
295 bb36d470 bellard
        s->fl_base_addr = val & ~0xfff;
296 bb36d470 bellard
        break;
297 bb36d470 bellard
    }
298 bb36d470 bellard
}
299 bb36d470 bellard
300 bb36d470 bellard
static uint32_t uhci_ioport_readl(void *opaque, uint32_t addr)
301 bb36d470 bellard
{
302 bb36d470 bellard
    UHCIState *s = opaque;
303 bb36d470 bellard
    uint32_t val;
304 bb36d470 bellard
305 bb36d470 bellard
    addr &= 0x1f;
306 bb36d470 bellard
    switch(addr) {
307 bb36d470 bellard
    case 0x08:
308 bb36d470 bellard
        val = s->fl_base_addr;
309 bb36d470 bellard
        break;
310 bb36d470 bellard
    default:
311 bb36d470 bellard
        val = 0xffffffff;
312 bb36d470 bellard
        break;
313 bb36d470 bellard
    }
314 bb36d470 bellard
    return val;
315 bb36d470 bellard
}
316 bb36d470 bellard
317 bb36d470 bellard
static void uhci_attach(USBPort *port1, USBDevice *dev)
318 bb36d470 bellard
{
319 bb36d470 bellard
    UHCIState *s = port1->opaque;
320 bb36d470 bellard
    UHCIPort *port = &s->ports[port1->index];
321 bb36d470 bellard
322 bb36d470 bellard
    if (dev) {
323 a594cfbf bellard
        if (port->port.dev) {
324 bb36d470 bellard
            usb_attach(port1, NULL);
325 bb36d470 bellard
        }
326 bb36d470 bellard
        /* set connect status */
327 bb36d470 bellard
        if (!(port->ctrl & UHCI_PORT_CCS)) {
328 bb36d470 bellard
            port->ctrl |= UHCI_PORT_CCS | UHCI_PORT_CSC;
329 bb36d470 bellard
        }
330 bb36d470 bellard
        /* update speed */
331 bb36d470 bellard
        if (dev->speed == USB_SPEED_LOW)
332 bb36d470 bellard
            port->ctrl |= UHCI_PORT_LSDA;
333 bb36d470 bellard
        else
334 bb36d470 bellard
            port->ctrl &= ~UHCI_PORT_LSDA;
335 a594cfbf bellard
        port->port.dev = dev;
336 bb36d470 bellard
        /* send the attach message */
337 bb36d470 bellard
        dev->handle_packet(dev, 
338 bb36d470 bellard
                           USB_MSG_ATTACH, 0, 0, NULL, 0);
339 bb36d470 bellard
    } else {
340 bb36d470 bellard
        /* set connect status */
341 bb36d470 bellard
        if (!(port->ctrl & UHCI_PORT_CCS)) {
342 bb36d470 bellard
            port->ctrl |= UHCI_PORT_CCS | UHCI_PORT_CSC;
343 bb36d470 bellard
        }
344 bb36d470 bellard
        /* disable port */
345 bb36d470 bellard
        if (port->ctrl & UHCI_PORT_EN) {
346 bb36d470 bellard
            port->ctrl &= ~UHCI_PORT_EN;
347 bb36d470 bellard
            port->ctrl |= UHCI_PORT_ENC;
348 bb36d470 bellard
        }
349 a594cfbf bellard
        dev = port->port.dev;
350 bb36d470 bellard
        if (dev) {
351 bb36d470 bellard
            /* send the detach message */
352 bb36d470 bellard
            dev->handle_packet(dev, 
353 bb36d470 bellard
                               USB_MSG_DETACH, 0, 0, NULL, 0);
354 bb36d470 bellard
        }
355 a594cfbf bellard
        port->port.dev = NULL;
356 bb36d470 bellard
    }
357 bb36d470 bellard
}
358 bb36d470 bellard
359 bb36d470 bellard
static int uhci_broadcast_packet(UHCIState *s, uint8_t pid, 
360 bb36d470 bellard
                                 uint8_t devaddr, uint8_t devep,
361 bb36d470 bellard
                                 uint8_t *data, int len)
362 bb36d470 bellard
{
363 bb36d470 bellard
    UHCIPort *port;
364 bb36d470 bellard
    USBDevice *dev;
365 bb36d470 bellard
    int i, ret;
366 bb36d470 bellard
367 bb36d470 bellard
#ifdef DEBUG_PACKET
368 bb36d470 bellard
    {
369 bb36d470 bellard
        const char *pidstr;
370 bb36d470 bellard
        switch(pid) {
371 bb36d470 bellard
        case USB_TOKEN_SETUP: pidstr = "SETUP"; break;
372 bb36d470 bellard
        case USB_TOKEN_IN: pidstr = "IN"; break;
373 bb36d470 bellard
        case USB_TOKEN_OUT: pidstr = "OUT"; break;
374 bb36d470 bellard
        default: pidstr = "?"; break;
375 bb36d470 bellard
        }
376 bb36d470 bellard
        printf("frame %d: pid=%s addr=0x%02x ep=%d len=%d\n",
377 bb36d470 bellard
               s->frnum, pidstr, devaddr, devep, len);
378 bb36d470 bellard
        if (pid != USB_TOKEN_IN) {
379 bb36d470 bellard
            printf("     data_out=");
380 bb36d470 bellard
            for(i = 0; i < len; i++) {
381 bb36d470 bellard
                printf(" %02x", data[i]);
382 bb36d470 bellard
            }
383 bb36d470 bellard
            printf("\n");
384 bb36d470 bellard
        }
385 bb36d470 bellard
    }
386 bb36d470 bellard
#endif
387 bb36d470 bellard
    for(i = 0; i < NB_PORTS; i++) {
388 bb36d470 bellard
        port = &s->ports[i];
389 a594cfbf bellard
        dev = port->port.dev;
390 bb36d470 bellard
        if (dev && (port->ctrl & UHCI_PORT_EN)) {
391 bb36d470 bellard
            ret = dev->handle_packet(dev, pid, 
392 bb36d470 bellard
                                     devaddr, devep,
393 bb36d470 bellard
                                     data, len);
394 bb36d470 bellard
            if (ret != USB_RET_NODEV) {
395 bb36d470 bellard
#ifdef DEBUG_PACKET
396 bb36d470 bellard
                {
397 bb36d470 bellard
                    printf("     ret=%d ", ret);
398 bb36d470 bellard
                    if (pid == USB_TOKEN_IN && ret > 0) {
399 bb36d470 bellard
                        printf("data_in=");
400 bb36d470 bellard
                        for(i = 0; i < ret; i++) {
401 bb36d470 bellard
                            printf(" %02x", data[i]);
402 bb36d470 bellard
                        }
403 bb36d470 bellard
                    }
404 bb36d470 bellard
                    printf("\n");
405 bb36d470 bellard
                }
406 bb36d470 bellard
#endif
407 bb36d470 bellard
                return ret;
408 bb36d470 bellard
            }
409 bb36d470 bellard
        }
410 bb36d470 bellard
    }
411 bb36d470 bellard
    return USB_RET_NODEV;
412 bb36d470 bellard
}
413 bb36d470 bellard
414 bb36d470 bellard
/* return -1 if fatal error (frame must be stopped)
415 bb36d470 bellard
          0 if TD successful
416 bb36d470 bellard
          1 if TD unsuccessful or inactive
417 bb36d470 bellard
*/
418 bb36d470 bellard
static int uhci_handle_td(UHCIState *s, UHCI_TD *td, int *int_mask)
419 bb36d470 bellard
{
420 bb36d470 bellard
    uint8_t pid;
421 bb36d470 bellard
    uint8_t buf[1280];
422 bb36d470 bellard
    int len, max_len, err, ret;
423 bb36d470 bellard
424 bb36d470 bellard
    if (td->ctrl & TD_CTRL_IOC) {
425 bb36d470 bellard
        *int_mask |= 0x01;
426 bb36d470 bellard
    }
427 bb36d470 bellard
    
428 bb36d470 bellard
    if (!(td->ctrl & TD_CTRL_ACTIVE))
429 bb36d470 bellard
        return 1;
430 bb36d470 bellard
431 bb36d470 bellard
    /* TD is active */
432 bb36d470 bellard
    max_len = ((td->token >> 21) + 1) & 0x7ff;
433 bb36d470 bellard
    pid = td->token & 0xff;
434 bb36d470 bellard
    switch(pid) {
435 bb36d470 bellard
    case USB_TOKEN_OUT:
436 bb36d470 bellard
    case USB_TOKEN_SETUP:
437 bb36d470 bellard
        cpu_physical_memory_read(td->buffer, buf, max_len);
438 bb36d470 bellard
        ret = uhci_broadcast_packet(s, pid, 
439 bb36d470 bellard
                                    (td->token >> 8) & 0x7f,
440 bb36d470 bellard
                                    (td->token >> 15) & 0xf,
441 bb36d470 bellard
                                    buf, max_len);
442 bb36d470 bellard
        len = max_len;
443 bb36d470 bellard
        break;
444 bb36d470 bellard
    case USB_TOKEN_IN:
445 bb36d470 bellard
        ret = uhci_broadcast_packet(s, pid, 
446 bb36d470 bellard
                                    (td->token >> 8) & 0x7f,
447 bb36d470 bellard
                                    (td->token >> 15) & 0xf,
448 bb36d470 bellard
                                    buf, max_len);
449 bb36d470 bellard
        if (ret >= 0) {
450 bb36d470 bellard
            len = ret;
451 bb36d470 bellard
            if (len > max_len) {
452 bb36d470 bellard
                len = max_len;
453 bb36d470 bellard
                ret = USB_RET_BABBLE;
454 bb36d470 bellard
            }
455 bb36d470 bellard
            if (len > 0) {
456 bb36d470 bellard
                /* write the data back */
457 bb36d470 bellard
                cpu_physical_memory_write(td->buffer, buf, len);
458 bb36d470 bellard
            }
459 bb36d470 bellard
        } else {
460 bb36d470 bellard
            len = 0;
461 bb36d470 bellard
        }
462 bb36d470 bellard
        break;
463 bb36d470 bellard
    default:
464 bb36d470 bellard
        /* invalid pid : frame interrupted */
465 bb36d470 bellard
        s->status |= UHCI_STS_HCPERR;
466 bb36d470 bellard
        uhci_update_irq(s);
467 bb36d470 bellard
        return -1;
468 bb36d470 bellard
    }
469 bb36d470 bellard
    if (td->ctrl & TD_CTRL_IOS)
470 bb36d470 bellard
        td->ctrl &= ~TD_CTRL_ACTIVE;
471 bb36d470 bellard
    if (ret >= 0) {
472 bb36d470 bellard
        td->ctrl = (td->ctrl & ~0x7ff) | ((len - 1) & 0x7ff);
473 bb36d470 bellard
        td->ctrl &= ~TD_CTRL_ACTIVE;
474 bb36d470 bellard
        if (pid == USB_TOKEN_IN && 
475 bb36d470 bellard
            (td->ctrl & TD_CTRL_SPD) &&
476 bb36d470 bellard
            len < max_len) {
477 bb36d470 bellard
            *int_mask |= 0x02;
478 bb36d470 bellard
            /* short packet: do not update QH */
479 bb36d470 bellard
            return 1;
480 bb36d470 bellard
        } else {
481 bb36d470 bellard
            /* success */
482 bb36d470 bellard
            return 0;
483 bb36d470 bellard
        }
484 bb36d470 bellard
    } else {
485 bb36d470 bellard
        switch(ret) {
486 bb36d470 bellard
        default:
487 bb36d470 bellard
        case USB_RET_NODEV:
488 bb36d470 bellard
        do_timeout:
489 bb36d470 bellard
            td->ctrl |= TD_CTRL_TIMEOUT;
490 bb36d470 bellard
            err = (td->ctrl >> TD_CTRL_ERROR_SHIFT) & 3;
491 bb36d470 bellard
            if (err != 0) {
492 bb36d470 bellard
                err--;
493 bb36d470 bellard
                if (err == 0) {
494 bb36d470 bellard
                    td->ctrl &= ~TD_CTRL_ACTIVE;
495 bb36d470 bellard
                    s->status |= UHCI_STS_USBERR;
496 bb36d470 bellard
                    uhci_update_irq(s);
497 bb36d470 bellard
                }
498 bb36d470 bellard
            }
499 bb36d470 bellard
            td->ctrl = (td->ctrl & ~(3 << TD_CTRL_ERROR_SHIFT)) | 
500 bb36d470 bellard
                (err << TD_CTRL_ERROR_SHIFT);
501 bb36d470 bellard
            return 1;
502 bb36d470 bellard
        case USB_RET_NAK:
503 bb36d470 bellard
            td->ctrl |= TD_CTRL_NAK;
504 bb36d470 bellard
            if (pid == USB_TOKEN_SETUP)
505 bb36d470 bellard
                goto do_timeout;
506 bb36d470 bellard
            return 1;
507 bb36d470 bellard
        case USB_RET_STALL:
508 bb36d470 bellard
            td->ctrl |= TD_CTRL_STALL;
509 bb36d470 bellard
            td->ctrl &= ~TD_CTRL_ACTIVE;
510 bb36d470 bellard
            return 1;
511 bb36d470 bellard
        case USB_RET_BABBLE:
512 bb36d470 bellard
            td->ctrl |= TD_CTRL_BABBLE | TD_CTRL_STALL;
513 bb36d470 bellard
            td->ctrl &= ~TD_CTRL_ACTIVE;
514 bb36d470 bellard
            /* frame interrupted */
515 bb36d470 bellard
            return -1;
516 bb36d470 bellard
        }
517 bb36d470 bellard
    }
518 bb36d470 bellard
}
519 bb36d470 bellard
520 bb36d470 bellard
static void uhci_frame_timer(void *opaque)
521 bb36d470 bellard
{
522 bb36d470 bellard
    UHCIState *s = opaque;
523 bb36d470 bellard
    int64_t expire_time;
524 bb36d470 bellard
    uint32_t frame_addr, link, old_td_ctrl, val;
525 bb36d470 bellard
    int int_mask, cnt, ret;
526 bb36d470 bellard
    UHCI_TD td;
527 bb36d470 bellard
    UHCI_QH qh;
528 bb36d470 bellard
529 bb36d470 bellard
    if (!(s->cmd & UHCI_CMD_RS)) {
530 bb36d470 bellard
        qemu_del_timer(s->frame_timer);
531 bb36d470 bellard
        return;
532 bb36d470 bellard
    }
533 bb36d470 bellard
    frame_addr = s->fl_base_addr + ((s->frnum & 0x3ff) << 2);
534 bb36d470 bellard
    cpu_physical_memory_read(frame_addr, (uint8_t *)&link, 4);
535 bb36d470 bellard
    le32_to_cpus(&link);
536 bb36d470 bellard
    int_mask = 0;
537 bb36d470 bellard
    cnt = FRAME_MAX_LOOPS;
538 bb36d470 bellard
    while ((link & 1) == 0) {
539 bb36d470 bellard
        if (--cnt == 0)
540 bb36d470 bellard
            break;
541 bb36d470 bellard
        /* valid frame */
542 bb36d470 bellard
        if (link & 2) {
543 bb36d470 bellard
            /* QH */
544 bb36d470 bellard
            cpu_physical_memory_read(link & ~0xf, (uint8_t *)&qh, sizeof(qh));
545 bb36d470 bellard
            le32_to_cpus(&qh.link);
546 bb36d470 bellard
            le32_to_cpus(&qh.el_link);
547 bb36d470 bellard
        depth_first:
548 bb36d470 bellard
            if (qh.el_link & 1) {
549 bb36d470 bellard
                /* no element : go to next entry */
550 bb36d470 bellard
                link = qh.link;
551 bb36d470 bellard
            } else if (qh.el_link & 2) {
552 bb36d470 bellard
                /* QH */
553 bb36d470 bellard
                link = qh.el_link;
554 bb36d470 bellard
            } else {
555 bb36d470 bellard
                /* TD */
556 bb36d470 bellard
                if (--cnt == 0)
557 bb36d470 bellard
                    break;
558 bb36d470 bellard
                cpu_physical_memory_read(qh.el_link & ~0xf, 
559 bb36d470 bellard
                                         (uint8_t *)&td, sizeof(td));
560 bb36d470 bellard
                le32_to_cpus(&td.link);
561 bb36d470 bellard
                le32_to_cpus(&td.ctrl);
562 bb36d470 bellard
                le32_to_cpus(&td.token);
563 bb36d470 bellard
                le32_to_cpus(&td.buffer);
564 bb36d470 bellard
                old_td_ctrl = td.ctrl;
565 bb36d470 bellard
                ret = uhci_handle_td(s, &td, &int_mask);
566 bb36d470 bellard
                /* update the status bits of the TD */
567 bb36d470 bellard
                if (old_td_ctrl != td.ctrl) {
568 bb36d470 bellard
                    val = cpu_to_le32(td.ctrl);
569 bb36d470 bellard
                    cpu_physical_memory_write((qh.el_link & ~0xf) + 4, 
570 bb36d470 bellard
                                              (const uint8_t *)&val, 
571 bb36d470 bellard
                                              sizeof(val));
572 bb36d470 bellard
                }
573 bb36d470 bellard
                if (ret < 0)
574 bb36d470 bellard
                    break; /* interrupted frame */
575 bb36d470 bellard
                if (ret == 0) {
576 bb36d470 bellard
                    /* update qh element link */
577 bb36d470 bellard
                    qh.el_link = td.link;
578 bb36d470 bellard
                    val = cpu_to_le32(qh.el_link);
579 bb36d470 bellard
                    cpu_physical_memory_write((link & ~0xf) + 4, 
580 bb36d470 bellard
                                              (const uint8_t *)&val, 
581 bb36d470 bellard
                                              sizeof(val));
582 bb36d470 bellard
                    if (qh.el_link & 4) {
583 bb36d470 bellard
                        /* depth first */
584 bb36d470 bellard
                        goto depth_first;
585 bb36d470 bellard
                    }
586 bb36d470 bellard
                }
587 bb36d470 bellard
                /* go to next entry */
588 bb36d470 bellard
                link = qh.link;
589 bb36d470 bellard
            }
590 bb36d470 bellard
        } else {
591 bb36d470 bellard
            /* TD */
592 bb36d470 bellard
            cpu_physical_memory_read(link & ~0xf, (uint8_t *)&td, sizeof(td));
593 bb36d470 bellard
            le32_to_cpus(&td.link);
594 bb36d470 bellard
            le32_to_cpus(&td.ctrl);
595 bb36d470 bellard
            le32_to_cpus(&td.token);
596 bb36d470 bellard
            le32_to_cpus(&td.buffer);
597 bb36d470 bellard
            old_td_ctrl = td.ctrl;
598 bb36d470 bellard
            ret = uhci_handle_td(s, &td, &int_mask);
599 bb36d470 bellard
            /* update the status bits of the TD */
600 bb36d470 bellard
            if (old_td_ctrl != td.ctrl) {
601 bb36d470 bellard
                val = cpu_to_le32(td.ctrl);
602 bb36d470 bellard
                cpu_physical_memory_write((link & ~0xf) + 4, 
603 bb36d470 bellard
                                          (const uint8_t *)&val, 
604 bb36d470 bellard
                                          sizeof(val));
605 bb36d470 bellard
            }
606 bb36d470 bellard
            if (ret < 0)
607 bb36d470 bellard
                break; /* interrupted frame */
608 bb36d470 bellard
            link = td.link;
609 bb36d470 bellard
        }
610 bb36d470 bellard
    }
611 bb36d470 bellard
    s->frnum = (s->frnum + 1) & 0x7ff;
612 bb36d470 bellard
    if (int_mask) {
613 bb36d470 bellard
        s->status2 |= int_mask;
614 bb36d470 bellard
        s->status |= UHCI_STS_USBINT;
615 bb36d470 bellard
        uhci_update_irq(s);
616 bb36d470 bellard
    }
617 bb36d470 bellard
    /* prepare the timer for the next frame */
618 bb36d470 bellard
    expire_time = qemu_get_clock(vm_clock) + 
619 bb36d470 bellard
        (ticks_per_sec / FRAME_TIMER_FREQ);
620 bb36d470 bellard
    qemu_mod_timer(s->frame_timer, expire_time);
621 bb36d470 bellard
}
622 bb36d470 bellard
623 bb36d470 bellard
static void uhci_map(PCIDevice *pci_dev, int region_num, 
624 bb36d470 bellard
                    uint32_t addr, uint32_t size, int type)
625 bb36d470 bellard
{
626 bb36d470 bellard
    UHCIState *s = (UHCIState *)pci_dev;
627 bb36d470 bellard
628 bb36d470 bellard
    register_ioport_write(addr, 32, 2, uhci_ioport_writew, s);
629 bb36d470 bellard
    register_ioport_read(addr, 32, 2, uhci_ioport_readw, s);
630 bb36d470 bellard
    register_ioport_write(addr, 32, 4, uhci_ioport_writel, s);
631 bb36d470 bellard
    register_ioport_read(addr, 32, 4, uhci_ioport_readl, s);
632 bb36d470 bellard
    register_ioport_write(addr, 32, 1, uhci_ioport_writeb, s);
633 bb36d470 bellard
    register_ioport_read(addr, 32, 1, uhci_ioport_readb, s);
634 bb36d470 bellard
}
635 bb36d470 bellard
636 bb36d470 bellard
void usb_uhci_init(PCIBus *bus, USBPort **usb_ports)
637 bb36d470 bellard
{
638 bb36d470 bellard
    UHCIState *s;
639 bb36d470 bellard
    uint8_t *pci_conf;
640 bb36d470 bellard
    UHCIPort *port;
641 bb36d470 bellard
    int i;
642 bb36d470 bellard
643 bb36d470 bellard
    s = (UHCIState *)pci_register_device(bus,
644 bb36d470 bellard
                                        "USB-UHCI", sizeof(UHCIState),
645 f04308e4 bellard
                                        ((PCIDevice *)piix3_state)->devfn + 2, 
646 bb36d470 bellard
                                        NULL, NULL);
647 bb36d470 bellard
    pci_conf = s->dev.config;
648 bb36d470 bellard
    pci_conf[0x00] = 0x86;
649 bb36d470 bellard
    pci_conf[0x01] = 0x80;
650 bb36d470 bellard
    pci_conf[0x02] = 0x20;
651 bb36d470 bellard
    pci_conf[0x03] = 0x70;
652 bb36d470 bellard
    pci_conf[0x08] = 0x01; // revision number
653 bb36d470 bellard
    pci_conf[0x09] = 0x00;
654 bb36d470 bellard
    pci_conf[0x0a] = 0x03;
655 bb36d470 bellard
    pci_conf[0x0b] = 0x0c;
656 bb36d470 bellard
    pci_conf[0x0e] = 0x00; // header_type
657 f04308e4 bellard
    pci_conf[0x3d] = 4; // interrupt pin 3
658 38ca0f6d pbrook
    pci_conf[0x60] = 0x10; // release number
659 bb36d470 bellard
    
660 bb36d470 bellard
    for(i = 0; i < NB_PORTS; i++) {
661 bb36d470 bellard
        port = &s->ports[i];
662 bb36d470 bellard
        port->port.opaque = s;
663 bb36d470 bellard
        port->port.index = i;
664 bb36d470 bellard
        port->port.attach = uhci_attach;
665 bb36d470 bellard
        usb_ports[i] = &port->port;
666 bb36d470 bellard
    }
667 bb36d470 bellard
    s->frame_timer = qemu_new_timer(vm_clock, uhci_frame_timer, s);
668 bb36d470 bellard
669 bb36d470 bellard
    uhci_reset(s);
670 bb36d470 bellard
671 38ca0f6d pbrook
    /* Use region 4 for consistency with real hardware.  BSD guests seem
672 38ca0f6d pbrook
       to rely on this.  */
673 38ca0f6d pbrook
    pci_register_io_region(&s->dev, 4, 0x20, 
674 bb36d470 bellard
                           PCI_ADDRESS_SPACE_IO, uhci_map);
675 bb36d470 bellard
}