Statistics
| Branch: | Revision:

root / hw / intel-hda.c @ 0dad6c35

History | View | Annotate | Download (39 kB)

1 d61a4ce8 Gerd Hoffmann
/*
2 d61a4ce8 Gerd Hoffmann
 * Copyright (C) 2010 Red Hat, Inc.
3 d61a4ce8 Gerd Hoffmann
 *
4 d61a4ce8 Gerd Hoffmann
 * written by Gerd Hoffmann <kraxel@redhat.com>
5 d61a4ce8 Gerd Hoffmann
 *
6 d61a4ce8 Gerd Hoffmann
 * This program is free software; you can redistribute it and/or
7 d61a4ce8 Gerd Hoffmann
 * modify it under the terms of the GNU General Public License as
8 d61a4ce8 Gerd Hoffmann
 * published by the Free Software Foundation; either version 2 or
9 d61a4ce8 Gerd Hoffmann
 * (at your option) version 3 of the License.
10 d61a4ce8 Gerd Hoffmann
 *
11 d61a4ce8 Gerd Hoffmann
 * This program is distributed in the hope that it will be useful,
12 d61a4ce8 Gerd Hoffmann
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 d61a4ce8 Gerd Hoffmann
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14 d61a4ce8 Gerd Hoffmann
 * GNU General Public License for more details.
15 d61a4ce8 Gerd Hoffmann
 *
16 d61a4ce8 Gerd Hoffmann
 * You should have received a copy of the GNU General Public License
17 d61a4ce8 Gerd Hoffmann
 * along with this program; if not, see <http://www.gnu.org/licenses/>.
18 d61a4ce8 Gerd Hoffmann
 */
19 d61a4ce8 Gerd Hoffmann
20 d61a4ce8 Gerd Hoffmann
#include "hw.h"
21 d61a4ce8 Gerd Hoffmann
#include "pci.h"
22 17786d52 Gerd Hoffmann
#include "msi.h"
23 d61a4ce8 Gerd Hoffmann
#include "qemu-timer.h"
24 d61a4ce8 Gerd Hoffmann
#include "audiodev.h"
25 d61a4ce8 Gerd Hoffmann
#include "intel-hda.h"
26 d61a4ce8 Gerd Hoffmann
#include "intel-hda-defs.h"
27 fa0ce55c David Gibson
#include "dma.h"
28 d61a4ce8 Gerd Hoffmann
29 d61a4ce8 Gerd Hoffmann
/* --------------------------------------------------------------------- */
30 d61a4ce8 Gerd Hoffmann
/* hda bus                                                               */
31 d61a4ce8 Gerd Hoffmann
32 d61a4ce8 Gerd Hoffmann
static struct BusInfo hda_codec_bus_info = {
33 d61a4ce8 Gerd Hoffmann
    .name      = "HDA",
34 d61a4ce8 Gerd Hoffmann
    .size      = sizeof(HDACodecBus),
35 d61a4ce8 Gerd Hoffmann
    .props     = (Property[]) {
36 d61a4ce8 Gerd Hoffmann
        DEFINE_PROP_UINT32("cad", HDACodecDevice, cad, -1),
37 d61a4ce8 Gerd Hoffmann
        DEFINE_PROP_END_OF_LIST()
38 d61a4ce8 Gerd Hoffmann
    }
39 d61a4ce8 Gerd Hoffmann
};
40 d61a4ce8 Gerd Hoffmann
41 d61a4ce8 Gerd Hoffmann
void hda_codec_bus_init(DeviceState *dev, HDACodecBus *bus,
42 d61a4ce8 Gerd Hoffmann
                        hda_codec_response_func response,
43 d61a4ce8 Gerd Hoffmann
                        hda_codec_xfer_func xfer)
44 d61a4ce8 Gerd Hoffmann
{
45 d61a4ce8 Gerd Hoffmann
    qbus_create_inplace(&bus->qbus, &hda_codec_bus_info, dev, NULL);
46 d61a4ce8 Gerd Hoffmann
    bus->response = response;
47 d61a4ce8 Gerd Hoffmann
    bus->xfer = xfer;
48 d61a4ce8 Gerd Hoffmann
}
49 d61a4ce8 Gerd Hoffmann
50 d307af79 Anthony Liguori
static int hda_codec_dev_init(DeviceState *qdev)
51 d61a4ce8 Gerd Hoffmann
{
52 d61a4ce8 Gerd Hoffmann
    HDACodecBus *bus = DO_UPCAST(HDACodecBus, qbus, qdev->parent_bus);
53 d61a4ce8 Gerd Hoffmann
    HDACodecDevice *dev = DO_UPCAST(HDACodecDevice, qdev, qdev);
54 dbaa7904 Anthony Liguori
    HDACodecDeviceClass *cdc = HDA_CODEC_DEVICE_GET_CLASS(dev);
55 d61a4ce8 Gerd Hoffmann
56 d61a4ce8 Gerd Hoffmann
    if (dev->cad == -1) {
57 d61a4ce8 Gerd Hoffmann
        dev->cad = bus->next_cad;
58 d61a4ce8 Gerd Hoffmann
    }
59 df0db221 Gerd Hoffmann
    if (dev->cad >= 15) {
60 d61a4ce8 Gerd Hoffmann
        return -1;
61 df0db221 Gerd Hoffmann
    }
62 d61a4ce8 Gerd Hoffmann
    bus->next_cad = dev->cad + 1;
63 dbaa7904 Anthony Liguori
    return cdc->init(dev);
64 d61a4ce8 Gerd Hoffmann
}
65 d61a4ce8 Gerd Hoffmann
66 dc4b9240 Gerd Hoffmann
static int hda_codec_dev_exit(DeviceState *qdev)
67 dc4b9240 Gerd Hoffmann
{
68 dc4b9240 Gerd Hoffmann
    HDACodecDevice *dev = DO_UPCAST(HDACodecDevice, qdev, qdev);
69 dbaa7904 Anthony Liguori
    HDACodecDeviceClass *cdc = HDA_CODEC_DEVICE_GET_CLASS(dev);
70 dc4b9240 Gerd Hoffmann
71 dbaa7904 Anthony Liguori
    if (cdc->exit) {
72 dbaa7904 Anthony Liguori
        cdc->exit(dev);
73 dc4b9240 Gerd Hoffmann
    }
74 dc4b9240 Gerd Hoffmann
    return 0;
75 dc4b9240 Gerd Hoffmann
}
76 dc4b9240 Gerd Hoffmann
77 d61a4ce8 Gerd Hoffmann
HDACodecDevice *hda_codec_find(HDACodecBus *bus, uint32_t cad)
78 d61a4ce8 Gerd Hoffmann
{
79 d61a4ce8 Gerd Hoffmann
    DeviceState *qdev;
80 d61a4ce8 Gerd Hoffmann
    HDACodecDevice *cdev;
81 d61a4ce8 Gerd Hoffmann
82 d8bb00d6 Paolo Bonzini
    QTAILQ_FOREACH(qdev, &bus->qbus.children, sibling) {
83 d61a4ce8 Gerd Hoffmann
        cdev = DO_UPCAST(HDACodecDevice, qdev, qdev);
84 d61a4ce8 Gerd Hoffmann
        if (cdev->cad == cad) {
85 d61a4ce8 Gerd Hoffmann
            return cdev;
86 d61a4ce8 Gerd Hoffmann
        }
87 d61a4ce8 Gerd Hoffmann
    }
88 d61a4ce8 Gerd Hoffmann
    return NULL;
89 d61a4ce8 Gerd Hoffmann
}
90 d61a4ce8 Gerd Hoffmann
91 d61a4ce8 Gerd Hoffmann
void hda_codec_response(HDACodecDevice *dev, bool solicited, uint32_t response)
92 d61a4ce8 Gerd Hoffmann
{
93 d61a4ce8 Gerd Hoffmann
    HDACodecBus *bus = DO_UPCAST(HDACodecBus, qbus, dev->qdev.parent_bus);
94 d61a4ce8 Gerd Hoffmann
    bus->response(dev, solicited, response);
95 d61a4ce8 Gerd Hoffmann
}
96 d61a4ce8 Gerd Hoffmann
97 d61a4ce8 Gerd Hoffmann
bool hda_codec_xfer(HDACodecDevice *dev, uint32_t stnr, bool output,
98 d61a4ce8 Gerd Hoffmann
                    uint8_t *buf, uint32_t len)
99 d61a4ce8 Gerd Hoffmann
{
100 d61a4ce8 Gerd Hoffmann
    HDACodecBus *bus = DO_UPCAST(HDACodecBus, qbus, dev->qdev.parent_bus);
101 d61a4ce8 Gerd Hoffmann
    return bus->xfer(dev, stnr, output, buf, len);
102 d61a4ce8 Gerd Hoffmann
}
103 d61a4ce8 Gerd Hoffmann
104 d61a4ce8 Gerd Hoffmann
/* --------------------------------------------------------------------- */
105 d61a4ce8 Gerd Hoffmann
/* intel hda emulation                                                   */
106 d61a4ce8 Gerd Hoffmann
107 d61a4ce8 Gerd Hoffmann
typedef struct IntelHDAStream IntelHDAStream;
108 d61a4ce8 Gerd Hoffmann
typedef struct IntelHDAState IntelHDAState;
109 d61a4ce8 Gerd Hoffmann
typedef struct IntelHDAReg IntelHDAReg;
110 d61a4ce8 Gerd Hoffmann
111 d61a4ce8 Gerd Hoffmann
typedef struct bpl {
112 d61a4ce8 Gerd Hoffmann
    uint64_t addr;
113 d61a4ce8 Gerd Hoffmann
    uint32_t len;
114 d61a4ce8 Gerd Hoffmann
    uint32_t flags;
115 d61a4ce8 Gerd Hoffmann
} bpl;
116 d61a4ce8 Gerd Hoffmann
117 d61a4ce8 Gerd Hoffmann
struct IntelHDAStream {
118 d61a4ce8 Gerd Hoffmann
    /* registers */
119 d61a4ce8 Gerd Hoffmann
    uint32_t ctl;
120 d61a4ce8 Gerd Hoffmann
    uint32_t lpib;
121 d61a4ce8 Gerd Hoffmann
    uint32_t cbl;
122 d61a4ce8 Gerd Hoffmann
    uint32_t lvi;
123 d61a4ce8 Gerd Hoffmann
    uint32_t fmt;
124 d61a4ce8 Gerd Hoffmann
    uint32_t bdlp_lbase;
125 d61a4ce8 Gerd Hoffmann
    uint32_t bdlp_ubase;
126 d61a4ce8 Gerd Hoffmann
127 d61a4ce8 Gerd Hoffmann
    /* state */
128 d61a4ce8 Gerd Hoffmann
    bpl      *bpl;
129 d61a4ce8 Gerd Hoffmann
    uint32_t bentries;
130 d61a4ce8 Gerd Hoffmann
    uint32_t bsize, be, bp;
131 d61a4ce8 Gerd Hoffmann
};
132 d61a4ce8 Gerd Hoffmann
133 d61a4ce8 Gerd Hoffmann
struct IntelHDAState {
134 d61a4ce8 Gerd Hoffmann
    PCIDevice pci;
135 d61a4ce8 Gerd Hoffmann
    const char *name;
136 d61a4ce8 Gerd Hoffmann
    HDACodecBus codecs;
137 d61a4ce8 Gerd Hoffmann
138 d61a4ce8 Gerd Hoffmann
    /* registers */
139 d61a4ce8 Gerd Hoffmann
    uint32_t g_ctl;
140 d61a4ce8 Gerd Hoffmann
    uint32_t wake_en;
141 d61a4ce8 Gerd Hoffmann
    uint32_t state_sts;
142 d61a4ce8 Gerd Hoffmann
    uint32_t int_ctl;
143 d61a4ce8 Gerd Hoffmann
    uint32_t int_sts;
144 d61a4ce8 Gerd Hoffmann
    uint32_t wall_clk;
145 d61a4ce8 Gerd Hoffmann
146 d61a4ce8 Gerd Hoffmann
    uint32_t corb_lbase;
147 d61a4ce8 Gerd Hoffmann
    uint32_t corb_ubase;
148 d61a4ce8 Gerd Hoffmann
    uint32_t corb_rp;
149 d61a4ce8 Gerd Hoffmann
    uint32_t corb_wp;
150 d61a4ce8 Gerd Hoffmann
    uint32_t corb_ctl;
151 d61a4ce8 Gerd Hoffmann
    uint32_t corb_sts;
152 d61a4ce8 Gerd Hoffmann
    uint32_t corb_size;
153 d61a4ce8 Gerd Hoffmann
154 d61a4ce8 Gerd Hoffmann
    uint32_t rirb_lbase;
155 d61a4ce8 Gerd Hoffmann
    uint32_t rirb_ubase;
156 d61a4ce8 Gerd Hoffmann
    uint32_t rirb_wp;
157 d61a4ce8 Gerd Hoffmann
    uint32_t rirb_cnt;
158 d61a4ce8 Gerd Hoffmann
    uint32_t rirb_ctl;
159 d61a4ce8 Gerd Hoffmann
    uint32_t rirb_sts;
160 d61a4ce8 Gerd Hoffmann
    uint32_t rirb_size;
161 d61a4ce8 Gerd Hoffmann
162 d61a4ce8 Gerd Hoffmann
    uint32_t dp_lbase;
163 d61a4ce8 Gerd Hoffmann
    uint32_t dp_ubase;
164 d61a4ce8 Gerd Hoffmann
165 d61a4ce8 Gerd Hoffmann
    uint32_t icw;
166 d61a4ce8 Gerd Hoffmann
    uint32_t irr;
167 d61a4ce8 Gerd Hoffmann
    uint32_t ics;
168 d61a4ce8 Gerd Hoffmann
169 d61a4ce8 Gerd Hoffmann
    /* streams */
170 d61a4ce8 Gerd Hoffmann
    IntelHDAStream st[8];
171 d61a4ce8 Gerd Hoffmann
172 d61a4ce8 Gerd Hoffmann
    /* state */
173 234bbdf1 Avi Kivity
    MemoryRegion mmio;
174 d61a4ce8 Gerd Hoffmann
    uint32_t rirb_count;
175 d61a4ce8 Gerd Hoffmann
    int64_t wall_base_ns;
176 d61a4ce8 Gerd Hoffmann
177 d61a4ce8 Gerd Hoffmann
    /* debug logging */
178 d61a4ce8 Gerd Hoffmann
    const IntelHDAReg *last_reg;
179 d61a4ce8 Gerd Hoffmann
    uint32_t last_val;
180 d61a4ce8 Gerd Hoffmann
    uint32_t last_write;
181 d61a4ce8 Gerd Hoffmann
    uint32_t last_sec;
182 d61a4ce8 Gerd Hoffmann
    uint32_t repeat_count;
183 d61a4ce8 Gerd Hoffmann
184 d61a4ce8 Gerd Hoffmann
    /* properties */
185 d61a4ce8 Gerd Hoffmann
    uint32_t debug;
186 17786d52 Gerd Hoffmann
    uint32_t msi;
187 d61a4ce8 Gerd Hoffmann
};
188 d61a4ce8 Gerd Hoffmann
189 d61a4ce8 Gerd Hoffmann
struct IntelHDAReg {
190 d61a4ce8 Gerd Hoffmann
    const char *name;      /* register name */
191 d61a4ce8 Gerd Hoffmann
    uint32_t   size;       /* size in bytes */
192 d61a4ce8 Gerd Hoffmann
    uint32_t   reset;      /* reset value */
193 d61a4ce8 Gerd Hoffmann
    uint32_t   wmask;      /* write mask */
194 d61a4ce8 Gerd Hoffmann
    uint32_t   wclear;     /* write 1 to clear bits */
195 d61a4ce8 Gerd Hoffmann
    uint32_t   offset;     /* location in IntelHDAState */
196 d61a4ce8 Gerd Hoffmann
    uint32_t   shift;      /* byte access entries for dwords */
197 d61a4ce8 Gerd Hoffmann
    uint32_t   stream;
198 d61a4ce8 Gerd Hoffmann
    void       (*whandler)(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old);
199 d61a4ce8 Gerd Hoffmann
    void       (*rhandler)(IntelHDAState *d, const IntelHDAReg *reg);
200 d61a4ce8 Gerd Hoffmann
};
201 d61a4ce8 Gerd Hoffmann
202 d61a4ce8 Gerd Hoffmann
static void intel_hda_reset(DeviceState *dev);
203 d61a4ce8 Gerd Hoffmann
204 d61a4ce8 Gerd Hoffmann
/* --------------------------------------------------------------------- */
205 d61a4ce8 Gerd Hoffmann
206 d61a4ce8 Gerd Hoffmann
static target_phys_addr_t intel_hda_addr(uint32_t lbase, uint32_t ubase)
207 d61a4ce8 Gerd Hoffmann
{
208 d61a4ce8 Gerd Hoffmann
    target_phys_addr_t addr;
209 d61a4ce8 Gerd Hoffmann
210 d61a4ce8 Gerd Hoffmann
#if TARGET_PHYS_ADDR_BITS == 32
211 d61a4ce8 Gerd Hoffmann
    addr = lbase;
212 d61a4ce8 Gerd Hoffmann
#else
213 d61a4ce8 Gerd Hoffmann
    addr = ubase;
214 d61a4ce8 Gerd Hoffmann
    addr <<= 32;
215 d61a4ce8 Gerd Hoffmann
    addr |= lbase;
216 d61a4ce8 Gerd Hoffmann
#endif
217 d61a4ce8 Gerd Hoffmann
    return addr;
218 d61a4ce8 Gerd Hoffmann
}
219 d61a4ce8 Gerd Hoffmann
220 d61a4ce8 Gerd Hoffmann
static void intel_hda_update_int_sts(IntelHDAState *d)
221 d61a4ce8 Gerd Hoffmann
{
222 d61a4ce8 Gerd Hoffmann
    uint32_t sts = 0;
223 d61a4ce8 Gerd Hoffmann
    uint32_t i;
224 d61a4ce8 Gerd Hoffmann
225 d61a4ce8 Gerd Hoffmann
    /* update controller status */
226 d61a4ce8 Gerd Hoffmann
    if (d->rirb_sts & ICH6_RBSTS_IRQ) {
227 d61a4ce8 Gerd Hoffmann
        sts |= (1 << 30);
228 d61a4ce8 Gerd Hoffmann
    }
229 d61a4ce8 Gerd Hoffmann
    if (d->rirb_sts & ICH6_RBSTS_OVERRUN) {
230 d61a4ce8 Gerd Hoffmann
        sts |= (1 << 30);
231 d61a4ce8 Gerd Hoffmann
    }
232 af93485c Franรงois Revol
    if (d->state_sts & d->wake_en) {
233 d61a4ce8 Gerd Hoffmann
        sts |= (1 << 30);
234 d61a4ce8 Gerd Hoffmann
    }
235 d61a4ce8 Gerd Hoffmann
236 d61a4ce8 Gerd Hoffmann
    /* update stream status */
237 d61a4ce8 Gerd Hoffmann
    for (i = 0; i < 8; i++) {
238 d61a4ce8 Gerd Hoffmann
        /* buffer completion interrupt */
239 d61a4ce8 Gerd Hoffmann
        if (d->st[i].ctl & (1 << 26)) {
240 d61a4ce8 Gerd Hoffmann
            sts |= (1 << i);
241 d61a4ce8 Gerd Hoffmann
        }
242 d61a4ce8 Gerd Hoffmann
    }
243 d61a4ce8 Gerd Hoffmann
244 d61a4ce8 Gerd Hoffmann
    /* update global status */
245 d61a4ce8 Gerd Hoffmann
    if (sts & d->int_ctl) {
246 d61a4ce8 Gerd Hoffmann
        sts |= (1 << 31);
247 d61a4ce8 Gerd Hoffmann
    }
248 d61a4ce8 Gerd Hoffmann
249 d61a4ce8 Gerd Hoffmann
    d->int_sts = sts;
250 d61a4ce8 Gerd Hoffmann
}
251 d61a4ce8 Gerd Hoffmann
252 d61a4ce8 Gerd Hoffmann
static void intel_hda_update_irq(IntelHDAState *d)
253 d61a4ce8 Gerd Hoffmann
{
254 17786d52 Gerd Hoffmann
    int msi = d->msi && msi_enabled(&d->pci);
255 d61a4ce8 Gerd Hoffmann
    int level;
256 d61a4ce8 Gerd Hoffmann
257 d61a4ce8 Gerd Hoffmann
    intel_hda_update_int_sts(d);
258 d61a4ce8 Gerd Hoffmann
    if (d->int_sts & (1 << 31) && d->int_ctl & (1 << 31)) {
259 d61a4ce8 Gerd Hoffmann
        level = 1;
260 d61a4ce8 Gerd Hoffmann
    } else {
261 d61a4ce8 Gerd Hoffmann
        level = 0;
262 d61a4ce8 Gerd Hoffmann
    }
263 17786d52 Gerd Hoffmann
    dprint(d, 2, "%s: level %d [%s]\n", __FUNCTION__,
264 17786d52 Gerd Hoffmann
           level, msi ? "msi" : "intx");
265 17786d52 Gerd Hoffmann
    if (msi) {
266 17786d52 Gerd Hoffmann
        if (level) {
267 17786d52 Gerd Hoffmann
            msi_notify(&d->pci, 0);
268 17786d52 Gerd Hoffmann
        }
269 17786d52 Gerd Hoffmann
    } else {
270 17786d52 Gerd Hoffmann
        qemu_set_irq(d->pci.irq[0], level);
271 17786d52 Gerd Hoffmann
    }
272 d61a4ce8 Gerd Hoffmann
}
273 d61a4ce8 Gerd Hoffmann
274 d61a4ce8 Gerd Hoffmann
static int intel_hda_send_command(IntelHDAState *d, uint32_t verb)
275 d61a4ce8 Gerd Hoffmann
{
276 d61a4ce8 Gerd Hoffmann
    uint32_t cad, nid, data;
277 d61a4ce8 Gerd Hoffmann
    HDACodecDevice *codec;
278 dbaa7904 Anthony Liguori
    HDACodecDeviceClass *cdc;
279 d61a4ce8 Gerd Hoffmann
280 d61a4ce8 Gerd Hoffmann
    cad = (verb >> 28) & 0x0f;
281 d61a4ce8 Gerd Hoffmann
    if (verb & (1 << 27)) {
282 d61a4ce8 Gerd Hoffmann
        /* indirect node addressing, not specified in HDA 1.0 */
283 d61a4ce8 Gerd Hoffmann
        dprint(d, 1, "%s: indirect node addressing (guest bug?)\n", __FUNCTION__);
284 d61a4ce8 Gerd Hoffmann
        return -1;
285 d61a4ce8 Gerd Hoffmann
    }
286 d61a4ce8 Gerd Hoffmann
    nid = (verb >> 20) & 0x7f;
287 d61a4ce8 Gerd Hoffmann
    data = verb & 0xfffff;
288 d61a4ce8 Gerd Hoffmann
289 d61a4ce8 Gerd Hoffmann
    codec = hda_codec_find(&d->codecs, cad);
290 d61a4ce8 Gerd Hoffmann
    if (codec == NULL) {
291 d61a4ce8 Gerd Hoffmann
        dprint(d, 1, "%s: addressed non-existing codec\n", __FUNCTION__);
292 d61a4ce8 Gerd Hoffmann
        return -1;
293 d61a4ce8 Gerd Hoffmann
    }
294 dbaa7904 Anthony Liguori
    cdc = HDA_CODEC_DEVICE_GET_CLASS(codec);
295 dbaa7904 Anthony Liguori
    cdc->command(codec, nid, data);
296 d61a4ce8 Gerd Hoffmann
    return 0;
297 d61a4ce8 Gerd Hoffmann
}
298 d61a4ce8 Gerd Hoffmann
299 d61a4ce8 Gerd Hoffmann
static void intel_hda_corb_run(IntelHDAState *d)
300 d61a4ce8 Gerd Hoffmann
{
301 d61a4ce8 Gerd Hoffmann
    target_phys_addr_t addr;
302 d61a4ce8 Gerd Hoffmann
    uint32_t rp, verb;
303 d61a4ce8 Gerd Hoffmann
304 d61a4ce8 Gerd Hoffmann
    if (d->ics & ICH6_IRS_BUSY) {
305 d61a4ce8 Gerd Hoffmann
        dprint(d, 2, "%s: [icw] verb 0x%08x\n", __FUNCTION__, d->icw);
306 d61a4ce8 Gerd Hoffmann
        intel_hda_send_command(d, d->icw);
307 d61a4ce8 Gerd Hoffmann
        return;
308 d61a4ce8 Gerd Hoffmann
    }
309 d61a4ce8 Gerd Hoffmann
310 d61a4ce8 Gerd Hoffmann
    for (;;) {
311 d61a4ce8 Gerd Hoffmann
        if (!(d->corb_ctl & ICH6_CORBCTL_RUN)) {
312 d61a4ce8 Gerd Hoffmann
            dprint(d, 2, "%s: !run\n", __FUNCTION__);
313 d61a4ce8 Gerd Hoffmann
            return;
314 d61a4ce8 Gerd Hoffmann
        }
315 d61a4ce8 Gerd Hoffmann
        if ((d->corb_rp & 0xff) == d->corb_wp) {
316 d61a4ce8 Gerd Hoffmann
            dprint(d, 2, "%s: corb ring empty\n", __FUNCTION__);
317 d61a4ce8 Gerd Hoffmann
            return;
318 d61a4ce8 Gerd Hoffmann
        }
319 d61a4ce8 Gerd Hoffmann
        if (d->rirb_count == d->rirb_cnt) {
320 d61a4ce8 Gerd Hoffmann
            dprint(d, 2, "%s: rirb count reached\n", __FUNCTION__);
321 d61a4ce8 Gerd Hoffmann
            return;
322 d61a4ce8 Gerd Hoffmann
        }
323 d61a4ce8 Gerd Hoffmann
324 d61a4ce8 Gerd Hoffmann
        rp = (d->corb_rp + 1) & 0xff;
325 d61a4ce8 Gerd Hoffmann
        addr = intel_hda_addr(d->corb_lbase, d->corb_ubase);
326 fa0ce55c David Gibson
        verb = ldl_le_pci_dma(&d->pci, addr + 4*rp);
327 d61a4ce8 Gerd Hoffmann
        d->corb_rp = rp;
328 d61a4ce8 Gerd Hoffmann
329 d61a4ce8 Gerd Hoffmann
        dprint(d, 2, "%s: [rp 0x%x] verb 0x%08x\n", __FUNCTION__, rp, verb);
330 d61a4ce8 Gerd Hoffmann
        intel_hda_send_command(d, verb);
331 d61a4ce8 Gerd Hoffmann
    }
332 d61a4ce8 Gerd Hoffmann
}
333 d61a4ce8 Gerd Hoffmann
334 d61a4ce8 Gerd Hoffmann
static void intel_hda_response(HDACodecDevice *dev, bool solicited, uint32_t response)
335 d61a4ce8 Gerd Hoffmann
{
336 d61a4ce8 Gerd Hoffmann
    HDACodecBus *bus = DO_UPCAST(HDACodecBus, qbus, dev->qdev.parent_bus);
337 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = container_of(bus, IntelHDAState, codecs);
338 d61a4ce8 Gerd Hoffmann
    target_phys_addr_t addr;
339 d61a4ce8 Gerd Hoffmann
    uint32_t wp, ex;
340 d61a4ce8 Gerd Hoffmann
341 d61a4ce8 Gerd Hoffmann
    if (d->ics & ICH6_IRS_BUSY) {
342 d61a4ce8 Gerd Hoffmann
        dprint(d, 2, "%s: [irr] response 0x%x, cad 0x%x\n",
343 d61a4ce8 Gerd Hoffmann
               __FUNCTION__, response, dev->cad);
344 d61a4ce8 Gerd Hoffmann
        d->irr = response;
345 d61a4ce8 Gerd Hoffmann
        d->ics &= ~(ICH6_IRS_BUSY | 0xf0);
346 d61a4ce8 Gerd Hoffmann
        d->ics |= (ICH6_IRS_VALID | (dev->cad << 4));
347 d61a4ce8 Gerd Hoffmann
        return;
348 d61a4ce8 Gerd Hoffmann
    }
349 d61a4ce8 Gerd Hoffmann
350 d61a4ce8 Gerd Hoffmann
    if (!(d->rirb_ctl & ICH6_RBCTL_DMA_EN)) {
351 d61a4ce8 Gerd Hoffmann
        dprint(d, 1, "%s: rirb dma disabled, drop codec response\n", __FUNCTION__);
352 d61a4ce8 Gerd Hoffmann
        return;
353 d61a4ce8 Gerd Hoffmann
    }
354 d61a4ce8 Gerd Hoffmann
355 d61a4ce8 Gerd Hoffmann
    ex = (solicited ? 0 : (1 << 4)) | dev->cad;
356 d61a4ce8 Gerd Hoffmann
    wp = (d->rirb_wp + 1) & 0xff;
357 d61a4ce8 Gerd Hoffmann
    addr = intel_hda_addr(d->rirb_lbase, d->rirb_ubase);
358 fa0ce55c David Gibson
    stl_le_pci_dma(&d->pci, addr + 8*wp, response);
359 fa0ce55c David Gibson
    stl_le_pci_dma(&d->pci, addr + 8*wp + 4, ex);
360 d61a4ce8 Gerd Hoffmann
    d->rirb_wp = wp;
361 d61a4ce8 Gerd Hoffmann
362 d61a4ce8 Gerd Hoffmann
    dprint(d, 2, "%s: [wp 0x%x] response 0x%x, extra 0x%x\n",
363 d61a4ce8 Gerd Hoffmann
           __FUNCTION__, wp, response, ex);
364 d61a4ce8 Gerd Hoffmann
365 d61a4ce8 Gerd Hoffmann
    d->rirb_count++;
366 d61a4ce8 Gerd Hoffmann
    if (d->rirb_count == d->rirb_cnt) {
367 d61a4ce8 Gerd Hoffmann
        dprint(d, 2, "%s: rirb count reached (%d)\n", __FUNCTION__, d->rirb_count);
368 d61a4ce8 Gerd Hoffmann
        if (d->rirb_ctl & ICH6_RBCTL_IRQ_EN) {
369 d61a4ce8 Gerd Hoffmann
            d->rirb_sts |= ICH6_RBSTS_IRQ;
370 d61a4ce8 Gerd Hoffmann
            intel_hda_update_irq(d);
371 d61a4ce8 Gerd Hoffmann
        }
372 d61a4ce8 Gerd Hoffmann
    } else if ((d->corb_rp & 0xff) == d->corb_wp) {
373 d61a4ce8 Gerd Hoffmann
        dprint(d, 2, "%s: corb ring empty (%d/%d)\n", __FUNCTION__,
374 d61a4ce8 Gerd Hoffmann
               d->rirb_count, d->rirb_cnt);
375 d61a4ce8 Gerd Hoffmann
        if (d->rirb_ctl & ICH6_RBCTL_IRQ_EN) {
376 d61a4ce8 Gerd Hoffmann
            d->rirb_sts |= ICH6_RBSTS_IRQ;
377 d61a4ce8 Gerd Hoffmann
            intel_hda_update_irq(d);
378 d61a4ce8 Gerd Hoffmann
        }
379 d61a4ce8 Gerd Hoffmann
    }
380 d61a4ce8 Gerd Hoffmann
}
381 d61a4ce8 Gerd Hoffmann
382 d61a4ce8 Gerd Hoffmann
static bool intel_hda_xfer(HDACodecDevice *dev, uint32_t stnr, bool output,
383 d61a4ce8 Gerd Hoffmann
                           uint8_t *buf, uint32_t len)
384 d61a4ce8 Gerd Hoffmann
{
385 d61a4ce8 Gerd Hoffmann
    HDACodecBus *bus = DO_UPCAST(HDACodecBus, qbus, dev->qdev.parent_bus);
386 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = container_of(bus, IntelHDAState, codecs);
387 d61a4ce8 Gerd Hoffmann
    target_phys_addr_t addr;
388 d61a4ce8 Gerd Hoffmann
    uint32_t s, copy, left;
389 36ac4ad3 Marc-Andrรฉ Lureau
    IntelHDAStream *st;
390 d61a4ce8 Gerd Hoffmann
    bool irq = false;
391 d61a4ce8 Gerd Hoffmann
392 36ac4ad3 Marc-Andrรฉ Lureau
    st = output ? d->st + 4 : d->st;
393 36ac4ad3 Marc-Andrรฉ Lureau
    for (s = 0; s < 4; s++) {
394 36ac4ad3 Marc-Andrรฉ Lureau
        if (stnr == ((st[s].ctl >> 20) & 0x0f)) {
395 36ac4ad3 Marc-Andrรฉ Lureau
            st = st + s;
396 d61a4ce8 Gerd Hoffmann
            break;
397 d61a4ce8 Gerd Hoffmann
        }
398 d61a4ce8 Gerd Hoffmann
    }
399 18ebcc86 Gerd Hoffmann
    if (s == 4) {
400 d61a4ce8 Gerd Hoffmann
        return false;
401 d61a4ce8 Gerd Hoffmann
    }
402 d61a4ce8 Gerd Hoffmann
    if (st->bpl == NULL) {
403 d61a4ce8 Gerd Hoffmann
        return false;
404 d61a4ce8 Gerd Hoffmann
    }
405 d61a4ce8 Gerd Hoffmann
    if (st->ctl & (1 << 26)) {
406 d61a4ce8 Gerd Hoffmann
        /*
407 d61a4ce8 Gerd Hoffmann
         * Wait with the next DMA xfer until the guest
408 d61a4ce8 Gerd Hoffmann
         * has acked the buffer completion interrupt
409 d61a4ce8 Gerd Hoffmann
         */
410 d61a4ce8 Gerd Hoffmann
        return false;
411 d61a4ce8 Gerd Hoffmann
    }
412 d61a4ce8 Gerd Hoffmann
413 d61a4ce8 Gerd Hoffmann
    left = len;
414 d61a4ce8 Gerd Hoffmann
    while (left > 0) {
415 d61a4ce8 Gerd Hoffmann
        copy = left;
416 d61a4ce8 Gerd Hoffmann
        if (copy > st->bsize - st->lpib)
417 d61a4ce8 Gerd Hoffmann
            copy = st->bsize - st->lpib;
418 d61a4ce8 Gerd Hoffmann
        if (copy > st->bpl[st->be].len - st->bp)
419 d61a4ce8 Gerd Hoffmann
            copy = st->bpl[st->be].len - st->bp;
420 d61a4ce8 Gerd Hoffmann
421 d61a4ce8 Gerd Hoffmann
        dprint(d, 3, "dma: entry %d, pos %d/%d, copy %d\n",
422 d61a4ce8 Gerd Hoffmann
               st->be, st->bp, st->bpl[st->be].len, copy);
423 d61a4ce8 Gerd Hoffmann
424 fa0ce55c David Gibson
        pci_dma_rw(&d->pci, st->bpl[st->be].addr + st->bp, buf, copy, !output);
425 d61a4ce8 Gerd Hoffmann
        st->lpib += copy;
426 d61a4ce8 Gerd Hoffmann
        st->bp += copy;
427 d61a4ce8 Gerd Hoffmann
        buf += copy;
428 d61a4ce8 Gerd Hoffmann
        left -= copy;
429 d61a4ce8 Gerd Hoffmann
430 d61a4ce8 Gerd Hoffmann
        if (st->bpl[st->be].len == st->bp) {
431 d61a4ce8 Gerd Hoffmann
            /* bpl entry filled */
432 d61a4ce8 Gerd Hoffmann
            if (st->bpl[st->be].flags & 0x01) {
433 d61a4ce8 Gerd Hoffmann
                irq = true;
434 d61a4ce8 Gerd Hoffmann
            }
435 d61a4ce8 Gerd Hoffmann
            st->bp = 0;
436 d61a4ce8 Gerd Hoffmann
            st->be++;
437 d61a4ce8 Gerd Hoffmann
            if (st->be == st->bentries) {
438 d61a4ce8 Gerd Hoffmann
                /* bpl wrap around */
439 d61a4ce8 Gerd Hoffmann
                st->be = 0;
440 d61a4ce8 Gerd Hoffmann
                st->lpib = 0;
441 d61a4ce8 Gerd Hoffmann
            }
442 d61a4ce8 Gerd Hoffmann
        }
443 d61a4ce8 Gerd Hoffmann
    }
444 d61a4ce8 Gerd Hoffmann
    if (d->dp_lbase & 0x01) {
445 d61a4ce8 Gerd Hoffmann
        addr = intel_hda_addr(d->dp_lbase & ~0x01, d->dp_ubase);
446 fa0ce55c David Gibson
        stl_le_pci_dma(&d->pci, addr + 8*s, st->lpib);
447 d61a4ce8 Gerd Hoffmann
    }
448 d61a4ce8 Gerd Hoffmann
    dprint(d, 3, "dma: --\n");
449 d61a4ce8 Gerd Hoffmann
450 d61a4ce8 Gerd Hoffmann
    if (irq) {
451 d61a4ce8 Gerd Hoffmann
        st->ctl |= (1 << 26); /* buffer completion interrupt */
452 d61a4ce8 Gerd Hoffmann
        intel_hda_update_irq(d);
453 d61a4ce8 Gerd Hoffmann
    }
454 d61a4ce8 Gerd Hoffmann
    return true;
455 d61a4ce8 Gerd Hoffmann
}
456 d61a4ce8 Gerd Hoffmann
457 d61a4ce8 Gerd Hoffmann
static void intel_hda_parse_bdl(IntelHDAState *d, IntelHDAStream *st)
458 d61a4ce8 Gerd Hoffmann
{
459 d61a4ce8 Gerd Hoffmann
    target_phys_addr_t addr;
460 d61a4ce8 Gerd Hoffmann
    uint8_t buf[16];
461 d61a4ce8 Gerd Hoffmann
    uint32_t i;
462 d61a4ce8 Gerd Hoffmann
463 d61a4ce8 Gerd Hoffmann
    addr = intel_hda_addr(st->bdlp_lbase, st->bdlp_ubase);
464 d61a4ce8 Gerd Hoffmann
    st->bentries = st->lvi +1;
465 7267c094 Anthony Liguori
    g_free(st->bpl);
466 7267c094 Anthony Liguori
    st->bpl = g_malloc(sizeof(bpl) * st->bentries);
467 d61a4ce8 Gerd Hoffmann
    for (i = 0; i < st->bentries; i++, addr += 16) {
468 fa0ce55c David Gibson
        pci_dma_read(&d->pci, addr, buf, 16);
469 d61a4ce8 Gerd Hoffmann
        st->bpl[i].addr  = le64_to_cpu(*(uint64_t *)buf);
470 d61a4ce8 Gerd Hoffmann
        st->bpl[i].len   = le32_to_cpu(*(uint32_t *)(buf + 8));
471 d61a4ce8 Gerd Hoffmann
        st->bpl[i].flags = le32_to_cpu(*(uint32_t *)(buf + 12));
472 d61a4ce8 Gerd Hoffmann
        dprint(d, 1, "bdl/%d: 0x%" PRIx64 " +0x%x, 0x%x\n",
473 d61a4ce8 Gerd Hoffmann
               i, st->bpl[i].addr, st->bpl[i].len, st->bpl[i].flags);
474 d61a4ce8 Gerd Hoffmann
    }
475 d61a4ce8 Gerd Hoffmann
476 d61a4ce8 Gerd Hoffmann
    st->bsize = st->cbl;
477 d61a4ce8 Gerd Hoffmann
    st->lpib  = 0;
478 d61a4ce8 Gerd Hoffmann
    st->be    = 0;
479 d61a4ce8 Gerd Hoffmann
    st->bp    = 0;
480 d61a4ce8 Gerd Hoffmann
}
481 d61a4ce8 Gerd Hoffmann
482 ba43d289 Marc-Andrรฉ Lureau
static void intel_hda_notify_codecs(IntelHDAState *d, uint32_t stream, bool running, bool output)
483 d61a4ce8 Gerd Hoffmann
{
484 d61a4ce8 Gerd Hoffmann
    DeviceState *qdev;
485 d61a4ce8 Gerd Hoffmann
    HDACodecDevice *cdev;
486 d61a4ce8 Gerd Hoffmann
487 d8bb00d6 Paolo Bonzini
    QTAILQ_FOREACH(qdev, &d->codecs.qbus.children, sibling) {
488 dbaa7904 Anthony Liguori
        HDACodecDeviceClass *cdc;
489 dbaa7904 Anthony Liguori
490 d61a4ce8 Gerd Hoffmann
        cdev = DO_UPCAST(HDACodecDevice, qdev, qdev);
491 dbaa7904 Anthony Liguori
        cdc = HDA_CODEC_DEVICE_GET_CLASS(cdev);
492 dbaa7904 Anthony Liguori
        if (cdc->stream) {
493 dbaa7904 Anthony Liguori
            cdc->stream(cdev, stream, running, output);
494 d61a4ce8 Gerd Hoffmann
        }
495 d61a4ce8 Gerd Hoffmann
    }
496 d61a4ce8 Gerd Hoffmann
}
497 d61a4ce8 Gerd Hoffmann
498 d61a4ce8 Gerd Hoffmann
/* --------------------------------------------------------------------- */
499 d61a4ce8 Gerd Hoffmann
500 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_g_ctl(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
501 d61a4ce8 Gerd Hoffmann
{
502 d61a4ce8 Gerd Hoffmann
    if ((d->g_ctl & ICH6_GCTL_RESET) == 0) {
503 d61a4ce8 Gerd Hoffmann
        intel_hda_reset(&d->pci.qdev);
504 d61a4ce8 Gerd Hoffmann
    }
505 d61a4ce8 Gerd Hoffmann
}
506 d61a4ce8 Gerd Hoffmann
507 6a0d02f5 Gerd Hoffmann
static void intel_hda_set_wake_en(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
508 6a0d02f5 Gerd Hoffmann
{
509 6a0d02f5 Gerd Hoffmann
    intel_hda_update_irq(d);
510 6a0d02f5 Gerd Hoffmann
}
511 6a0d02f5 Gerd Hoffmann
512 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_state_sts(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
513 d61a4ce8 Gerd Hoffmann
{
514 d61a4ce8 Gerd Hoffmann
    intel_hda_update_irq(d);
515 d61a4ce8 Gerd Hoffmann
}
516 d61a4ce8 Gerd Hoffmann
517 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_int_ctl(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
518 d61a4ce8 Gerd Hoffmann
{
519 d61a4ce8 Gerd Hoffmann
    intel_hda_update_irq(d);
520 d61a4ce8 Gerd Hoffmann
}
521 d61a4ce8 Gerd Hoffmann
522 d61a4ce8 Gerd Hoffmann
static void intel_hda_get_wall_clk(IntelHDAState *d, const IntelHDAReg *reg)
523 d61a4ce8 Gerd Hoffmann
{
524 d61a4ce8 Gerd Hoffmann
    int64_t ns;
525 d61a4ce8 Gerd Hoffmann
526 d61a4ce8 Gerd Hoffmann
    ns = qemu_get_clock_ns(vm_clock) - d->wall_base_ns;
527 d61a4ce8 Gerd Hoffmann
    d->wall_clk = (uint32_t)(ns * 24 / 1000);  /* 24 MHz */
528 d61a4ce8 Gerd Hoffmann
}
529 d61a4ce8 Gerd Hoffmann
530 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_corb_wp(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
531 d61a4ce8 Gerd Hoffmann
{
532 d61a4ce8 Gerd Hoffmann
    intel_hda_corb_run(d);
533 d61a4ce8 Gerd Hoffmann
}
534 d61a4ce8 Gerd Hoffmann
535 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_corb_ctl(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
536 d61a4ce8 Gerd Hoffmann
{
537 d61a4ce8 Gerd Hoffmann
    intel_hda_corb_run(d);
538 d61a4ce8 Gerd Hoffmann
}
539 d61a4ce8 Gerd Hoffmann
540 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_rirb_wp(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
541 d61a4ce8 Gerd Hoffmann
{
542 d61a4ce8 Gerd Hoffmann
    if (d->rirb_wp & ICH6_RIRBWP_RST) {
543 d61a4ce8 Gerd Hoffmann
        d->rirb_wp = 0;
544 d61a4ce8 Gerd Hoffmann
    }
545 d61a4ce8 Gerd Hoffmann
}
546 d61a4ce8 Gerd Hoffmann
547 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_rirb_sts(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
548 d61a4ce8 Gerd Hoffmann
{
549 d61a4ce8 Gerd Hoffmann
    intel_hda_update_irq(d);
550 d61a4ce8 Gerd Hoffmann
551 d61a4ce8 Gerd Hoffmann
    if ((old & ICH6_RBSTS_IRQ) && !(d->rirb_sts & ICH6_RBSTS_IRQ)) {
552 d61a4ce8 Gerd Hoffmann
        /* cleared ICH6_RBSTS_IRQ */
553 d61a4ce8 Gerd Hoffmann
        d->rirb_count = 0;
554 d61a4ce8 Gerd Hoffmann
        intel_hda_corb_run(d);
555 d61a4ce8 Gerd Hoffmann
    }
556 d61a4ce8 Gerd Hoffmann
}
557 d61a4ce8 Gerd Hoffmann
558 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_ics(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
559 d61a4ce8 Gerd Hoffmann
{
560 d61a4ce8 Gerd Hoffmann
    if (d->ics & ICH6_IRS_BUSY) {
561 d61a4ce8 Gerd Hoffmann
        intel_hda_corb_run(d);
562 d61a4ce8 Gerd Hoffmann
    }
563 d61a4ce8 Gerd Hoffmann
}
564 d61a4ce8 Gerd Hoffmann
565 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_st_ctl(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
566 d61a4ce8 Gerd Hoffmann
{
567 ba43d289 Marc-Andrรฉ Lureau
    bool output = reg->stream >= 4;
568 d61a4ce8 Gerd Hoffmann
    IntelHDAStream *st = d->st + reg->stream;
569 d61a4ce8 Gerd Hoffmann
570 d61a4ce8 Gerd Hoffmann
    if (st->ctl & 0x01) {
571 d61a4ce8 Gerd Hoffmann
        /* reset */
572 d61a4ce8 Gerd Hoffmann
        dprint(d, 1, "st #%d: reset\n", reg->stream);
573 d61a4ce8 Gerd Hoffmann
        st->ctl = 0;
574 d61a4ce8 Gerd Hoffmann
    }
575 d61a4ce8 Gerd Hoffmann
    if ((st->ctl & 0x02) != (old & 0x02)) {
576 d61a4ce8 Gerd Hoffmann
        uint32_t stnr = (st->ctl >> 20) & 0x0f;
577 d61a4ce8 Gerd Hoffmann
        /* run bit flipped */
578 d61a4ce8 Gerd Hoffmann
        if (st->ctl & 0x02) {
579 d61a4ce8 Gerd Hoffmann
            /* start */
580 d61a4ce8 Gerd Hoffmann
            dprint(d, 1, "st #%d: start %d (ring buf %d bytes)\n",
581 d61a4ce8 Gerd Hoffmann
                   reg->stream, stnr, st->cbl);
582 d61a4ce8 Gerd Hoffmann
            intel_hda_parse_bdl(d, st);
583 ba43d289 Marc-Andrรฉ Lureau
            intel_hda_notify_codecs(d, stnr, true, output);
584 d61a4ce8 Gerd Hoffmann
        } else {
585 d61a4ce8 Gerd Hoffmann
            /* stop */
586 d61a4ce8 Gerd Hoffmann
            dprint(d, 1, "st #%d: stop %d\n", reg->stream, stnr);
587 ba43d289 Marc-Andrรฉ Lureau
            intel_hda_notify_codecs(d, stnr, false, output);
588 d61a4ce8 Gerd Hoffmann
        }
589 d61a4ce8 Gerd Hoffmann
    }
590 d61a4ce8 Gerd Hoffmann
    intel_hda_update_irq(d);
591 d61a4ce8 Gerd Hoffmann
}
592 d61a4ce8 Gerd Hoffmann
593 d61a4ce8 Gerd Hoffmann
/* --------------------------------------------------------------------- */
594 d61a4ce8 Gerd Hoffmann
595 d61a4ce8 Gerd Hoffmann
#define ST_REG(_n, _o) (0x80 + (_n) * 0x20 + (_o))
596 d61a4ce8 Gerd Hoffmann
597 d61a4ce8 Gerd Hoffmann
static const struct IntelHDAReg regtab[] = {
598 d61a4ce8 Gerd Hoffmann
    /* global */
599 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_GCAP ] = {
600 d61a4ce8 Gerd Hoffmann
        .name     = "GCAP",
601 d61a4ce8 Gerd Hoffmann
        .size     = 2,
602 d61a4ce8 Gerd Hoffmann
        .reset    = 0x4401,
603 d61a4ce8 Gerd Hoffmann
    },
604 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_VMIN ] = {
605 d61a4ce8 Gerd Hoffmann
        .name     = "VMIN",
606 d61a4ce8 Gerd Hoffmann
        .size     = 1,
607 d61a4ce8 Gerd Hoffmann
    },
608 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_VMAJ ] = {
609 d61a4ce8 Gerd Hoffmann
        .name     = "VMAJ",
610 d61a4ce8 Gerd Hoffmann
        .size     = 1,
611 d61a4ce8 Gerd Hoffmann
        .reset    = 1,
612 d61a4ce8 Gerd Hoffmann
    },
613 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_OUTPAY ] = {
614 d61a4ce8 Gerd Hoffmann
        .name     = "OUTPAY",
615 d61a4ce8 Gerd Hoffmann
        .size     = 2,
616 d61a4ce8 Gerd Hoffmann
        .reset    = 0x3c,
617 d61a4ce8 Gerd Hoffmann
    },
618 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_INPAY ] = {
619 d61a4ce8 Gerd Hoffmann
        .name     = "INPAY",
620 d61a4ce8 Gerd Hoffmann
        .size     = 2,
621 d61a4ce8 Gerd Hoffmann
        .reset    = 0x1d,
622 d61a4ce8 Gerd Hoffmann
    },
623 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_GCTL ] = {
624 d61a4ce8 Gerd Hoffmann
        .name     = "GCTL",
625 d61a4ce8 Gerd Hoffmann
        .size     = 4,
626 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x0103,
627 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, g_ctl),
628 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_g_ctl,
629 d61a4ce8 Gerd Hoffmann
    },
630 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_WAKEEN ] = {
631 d61a4ce8 Gerd Hoffmann
        .name     = "WAKEEN",
632 d61a4ce8 Gerd Hoffmann
        .size     = 2,
633 df0db221 Gerd Hoffmann
        .wmask    = 0x7fff,
634 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, wake_en),
635 6a0d02f5 Gerd Hoffmann
        .whandler = intel_hda_set_wake_en,
636 d61a4ce8 Gerd Hoffmann
    },
637 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_STATESTS ] = {
638 d61a4ce8 Gerd Hoffmann
        .name     = "STATESTS",
639 d61a4ce8 Gerd Hoffmann
        .size     = 2,
640 df0db221 Gerd Hoffmann
        .wmask    = 0x7fff,
641 df0db221 Gerd Hoffmann
        .wclear   = 0x7fff,
642 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, state_sts),
643 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_state_sts,
644 d61a4ce8 Gerd Hoffmann
    },
645 d61a4ce8 Gerd Hoffmann
646 d61a4ce8 Gerd Hoffmann
    /* interrupts */
647 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_INTCTL ] = {
648 d61a4ce8 Gerd Hoffmann
        .name     = "INTCTL",
649 d61a4ce8 Gerd Hoffmann
        .size     = 4,
650 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xc00000ff,
651 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, int_ctl),
652 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_int_ctl,
653 d61a4ce8 Gerd Hoffmann
    },
654 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_INTSTS ] = {
655 d61a4ce8 Gerd Hoffmann
        .name     = "INTSTS",
656 d61a4ce8 Gerd Hoffmann
        .size     = 4,
657 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xc00000ff,
658 d61a4ce8 Gerd Hoffmann
        .wclear   = 0xc00000ff,
659 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, int_sts),
660 d61a4ce8 Gerd Hoffmann
    },
661 d61a4ce8 Gerd Hoffmann
662 d61a4ce8 Gerd Hoffmann
    /* misc */
663 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_WALLCLK ] = {
664 d61a4ce8 Gerd Hoffmann
        .name     = "WALLCLK",
665 d61a4ce8 Gerd Hoffmann
        .size     = 4,
666 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, wall_clk),
667 d61a4ce8 Gerd Hoffmann
        .rhandler = intel_hda_get_wall_clk,
668 d61a4ce8 Gerd Hoffmann
    },
669 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_WALLCLK + 0x2000 ] = {
670 d61a4ce8 Gerd Hoffmann
        .name     = "WALLCLK(alias)",
671 d61a4ce8 Gerd Hoffmann
        .size     = 4,
672 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, wall_clk),
673 d61a4ce8 Gerd Hoffmann
        .rhandler = intel_hda_get_wall_clk,
674 d61a4ce8 Gerd Hoffmann
    },
675 d61a4ce8 Gerd Hoffmann
676 d61a4ce8 Gerd Hoffmann
    /* dma engine */
677 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_CORBLBASE ] = {
678 d61a4ce8 Gerd Hoffmann
        .name     = "CORBLBASE",
679 d61a4ce8 Gerd Hoffmann
        .size     = 4,
680 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffff80,
681 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, corb_lbase),
682 d61a4ce8 Gerd Hoffmann
    },
683 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_CORBUBASE ] = {
684 d61a4ce8 Gerd Hoffmann
        .name     = "CORBUBASE",
685 d61a4ce8 Gerd Hoffmann
        .size     = 4,
686 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffffff,
687 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, corb_ubase),
688 d61a4ce8 Gerd Hoffmann
    },
689 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_CORBWP ] = {
690 d61a4ce8 Gerd Hoffmann
        .name     = "CORBWP",
691 d61a4ce8 Gerd Hoffmann
        .size     = 2,
692 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xff,
693 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, corb_wp),
694 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_corb_wp,
695 d61a4ce8 Gerd Hoffmann
    },
696 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_CORBRP ] = {
697 d61a4ce8 Gerd Hoffmann
        .name     = "CORBRP",
698 d61a4ce8 Gerd Hoffmann
        .size     = 2,
699 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x80ff,
700 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, corb_rp),
701 d61a4ce8 Gerd Hoffmann
    },
702 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_CORBCTL ] = {
703 d61a4ce8 Gerd Hoffmann
        .name     = "CORBCTL",
704 d61a4ce8 Gerd Hoffmann
        .size     = 1,
705 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x03,
706 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, corb_ctl),
707 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_corb_ctl,
708 d61a4ce8 Gerd Hoffmann
    },
709 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_CORBSTS ] = {
710 d61a4ce8 Gerd Hoffmann
        .name     = "CORBSTS",
711 d61a4ce8 Gerd Hoffmann
        .size     = 1,
712 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x01,
713 d61a4ce8 Gerd Hoffmann
        .wclear   = 0x01,
714 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, corb_sts),
715 d61a4ce8 Gerd Hoffmann
    },
716 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_CORBSIZE ] = {
717 d61a4ce8 Gerd Hoffmann
        .name     = "CORBSIZE",
718 d61a4ce8 Gerd Hoffmann
        .size     = 1,
719 d61a4ce8 Gerd Hoffmann
        .reset    = 0x42,
720 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, corb_size),
721 d61a4ce8 Gerd Hoffmann
    },
722 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_RIRBLBASE ] = {
723 d61a4ce8 Gerd Hoffmann
        .name     = "RIRBLBASE",
724 d61a4ce8 Gerd Hoffmann
        .size     = 4,
725 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffff80,
726 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, rirb_lbase),
727 d61a4ce8 Gerd Hoffmann
    },
728 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_RIRBUBASE ] = {
729 d61a4ce8 Gerd Hoffmann
        .name     = "RIRBUBASE",
730 d61a4ce8 Gerd Hoffmann
        .size     = 4,
731 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffffff,
732 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, rirb_ubase),
733 d61a4ce8 Gerd Hoffmann
    },
734 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_RIRBWP ] = {
735 d61a4ce8 Gerd Hoffmann
        .name     = "RIRBWP",
736 d61a4ce8 Gerd Hoffmann
        .size     = 2,
737 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x8000,
738 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, rirb_wp),
739 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_rirb_wp,
740 d61a4ce8 Gerd Hoffmann
    },
741 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_RINTCNT ] = {
742 d61a4ce8 Gerd Hoffmann
        .name     = "RINTCNT",
743 d61a4ce8 Gerd Hoffmann
        .size     = 2,
744 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xff,
745 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, rirb_cnt),
746 d61a4ce8 Gerd Hoffmann
    },
747 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_RIRBCTL ] = {
748 d61a4ce8 Gerd Hoffmann
        .name     = "RIRBCTL",
749 d61a4ce8 Gerd Hoffmann
        .size     = 1,
750 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x07,
751 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, rirb_ctl),
752 d61a4ce8 Gerd Hoffmann
    },
753 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_RIRBSTS ] = {
754 d61a4ce8 Gerd Hoffmann
        .name     = "RIRBSTS",
755 d61a4ce8 Gerd Hoffmann
        .size     = 1,
756 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x05,
757 d61a4ce8 Gerd Hoffmann
        .wclear   = 0x05,
758 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, rirb_sts),
759 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_rirb_sts,
760 d61a4ce8 Gerd Hoffmann
    },
761 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_RIRBSIZE ] = {
762 d61a4ce8 Gerd Hoffmann
        .name     = "RIRBSIZE",
763 d61a4ce8 Gerd Hoffmann
        .size     = 1,
764 d61a4ce8 Gerd Hoffmann
        .reset    = 0x42,
765 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, rirb_size),
766 d61a4ce8 Gerd Hoffmann
    },
767 d61a4ce8 Gerd Hoffmann
768 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_DPLBASE ] = {
769 d61a4ce8 Gerd Hoffmann
        .name     = "DPLBASE",
770 d61a4ce8 Gerd Hoffmann
        .size     = 4,
771 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffff81,
772 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, dp_lbase),
773 d61a4ce8 Gerd Hoffmann
    },
774 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_DPUBASE ] = {
775 d61a4ce8 Gerd Hoffmann
        .name     = "DPUBASE",
776 d61a4ce8 Gerd Hoffmann
        .size     = 4,
777 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffffff,
778 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, dp_ubase),
779 d61a4ce8 Gerd Hoffmann
    },
780 d61a4ce8 Gerd Hoffmann
781 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_IC ] = {
782 d61a4ce8 Gerd Hoffmann
        .name     = "ICW",
783 d61a4ce8 Gerd Hoffmann
        .size     = 4,
784 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffffff,
785 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, icw),
786 d61a4ce8 Gerd Hoffmann
    },
787 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_IR ] = {
788 d61a4ce8 Gerd Hoffmann
        .name     = "IRR",
789 d61a4ce8 Gerd Hoffmann
        .size     = 4,
790 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, irr),
791 d61a4ce8 Gerd Hoffmann
    },
792 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_IRS ] = {
793 d61a4ce8 Gerd Hoffmann
        .name     = "ICS",
794 d61a4ce8 Gerd Hoffmann
        .size     = 2,
795 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x0003,
796 d61a4ce8 Gerd Hoffmann
        .wclear   = 0x0002,
797 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, ics),
798 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_ics,
799 d61a4ce8 Gerd Hoffmann
    },
800 d61a4ce8 Gerd Hoffmann
801 d61a4ce8 Gerd Hoffmann
#define HDA_STREAM(_t, _i)                                            \
802 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_CTL) ] = {                               \
803 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
804 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " CTL",                          \
805 d61a4ce8 Gerd Hoffmann
        .size     = 4,                                                \
806 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x1cff001f,                                       \
807 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].ctl),              \
808 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_st_ctl,                             \
809 d61a4ce8 Gerd Hoffmann
    },                                                                \
810 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_CTL) + 2] = {                            \
811 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
812 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " CTL(stnr)",                    \
813 d61a4ce8 Gerd Hoffmann
        .size     = 1,                                                \
814 d61a4ce8 Gerd Hoffmann
        .shift    = 16,                                               \
815 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x00ff0000,                                       \
816 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].ctl),              \
817 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_st_ctl,                             \
818 d61a4ce8 Gerd Hoffmann
    },                                                                \
819 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_STS)] = {                                \
820 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
821 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " CTL(sts)",                     \
822 d61a4ce8 Gerd Hoffmann
        .size     = 1,                                                \
823 d61a4ce8 Gerd Hoffmann
        .shift    = 24,                                               \
824 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x1c000000,                                       \
825 d61a4ce8 Gerd Hoffmann
        .wclear   = 0x1c000000,                                       \
826 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].ctl),              \
827 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_st_ctl,                             \
828 d61a4ce8 Gerd Hoffmann
    },                                                                \
829 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_LPIB) ] = {                              \
830 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
831 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " LPIB",                         \
832 d61a4ce8 Gerd Hoffmann
        .size     = 4,                                                \
833 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].lpib),             \
834 d61a4ce8 Gerd Hoffmann
    },                                                                \
835 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_LPIB) + 0x2000 ] = {                     \
836 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
837 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " LPIB(alias)",                  \
838 d61a4ce8 Gerd Hoffmann
        .size     = 4,                                                \
839 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].lpib),             \
840 d61a4ce8 Gerd Hoffmann
    },                                                                \
841 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_CBL) ] = {                               \
842 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
843 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " CBL",                          \
844 d61a4ce8 Gerd Hoffmann
        .size     = 4,                                                \
845 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffffff,                                       \
846 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].cbl),              \
847 d61a4ce8 Gerd Hoffmann
    },                                                                \
848 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_LVI) ] = {                               \
849 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
850 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " LVI",                          \
851 d61a4ce8 Gerd Hoffmann
        .size     = 2,                                                \
852 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x00ff,                                           \
853 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].lvi),              \
854 d61a4ce8 Gerd Hoffmann
    },                                                                \
855 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_FIFOSIZE) ] = {                          \
856 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
857 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " FIFOS",                        \
858 d61a4ce8 Gerd Hoffmann
        .size     = 2,                                                \
859 d61a4ce8 Gerd Hoffmann
        .reset    = HDA_BUFFER_SIZE,                                  \
860 d61a4ce8 Gerd Hoffmann
    },                                                                \
861 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_FORMAT) ] = {                            \
862 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
863 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " FMT",                          \
864 d61a4ce8 Gerd Hoffmann
        .size     = 2,                                                \
865 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x7f7f,                                           \
866 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].fmt),              \
867 d61a4ce8 Gerd Hoffmann
    },                                                                \
868 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_BDLPL) ] = {                             \
869 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
870 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " BDLPL",                        \
871 d61a4ce8 Gerd Hoffmann
        .size     = 4,                                                \
872 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffff80,                                       \
873 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].bdlp_lbase),       \
874 d61a4ce8 Gerd Hoffmann
    },                                                                \
875 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_BDLPU) ] = {                             \
876 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
877 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " BDLPU",                        \
878 d61a4ce8 Gerd Hoffmann
        .size     = 4,                                                \
879 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffffff,                                       \
880 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].bdlp_ubase),       \
881 d61a4ce8 Gerd Hoffmann
    },                                                                \
882 d61a4ce8 Gerd Hoffmann
883 d61a4ce8 Gerd Hoffmann
    HDA_STREAM("IN", 0)
884 d61a4ce8 Gerd Hoffmann
    HDA_STREAM("IN", 1)
885 d61a4ce8 Gerd Hoffmann
    HDA_STREAM("IN", 2)
886 d61a4ce8 Gerd Hoffmann
    HDA_STREAM("IN", 3)
887 d61a4ce8 Gerd Hoffmann
888 d61a4ce8 Gerd Hoffmann
    HDA_STREAM("OUT", 4)
889 d61a4ce8 Gerd Hoffmann
    HDA_STREAM("OUT", 5)
890 d61a4ce8 Gerd Hoffmann
    HDA_STREAM("OUT", 6)
891 d61a4ce8 Gerd Hoffmann
    HDA_STREAM("OUT", 7)
892 d61a4ce8 Gerd Hoffmann
893 d61a4ce8 Gerd Hoffmann
};
894 d61a4ce8 Gerd Hoffmann
895 d61a4ce8 Gerd Hoffmann
static const IntelHDAReg *intel_hda_reg_find(IntelHDAState *d, target_phys_addr_t addr)
896 d61a4ce8 Gerd Hoffmann
{
897 d61a4ce8 Gerd Hoffmann
    const IntelHDAReg *reg;
898 d61a4ce8 Gerd Hoffmann
899 d61a4ce8 Gerd Hoffmann
    if (addr >= sizeof(regtab)/sizeof(regtab[0])) {
900 d61a4ce8 Gerd Hoffmann
        goto noreg;
901 d61a4ce8 Gerd Hoffmann
    }
902 d61a4ce8 Gerd Hoffmann
    reg = regtab+addr;
903 d61a4ce8 Gerd Hoffmann
    if (reg->name == NULL) {
904 d61a4ce8 Gerd Hoffmann
        goto noreg;
905 d61a4ce8 Gerd Hoffmann
    }
906 d61a4ce8 Gerd Hoffmann
    return reg;
907 d61a4ce8 Gerd Hoffmann
908 d61a4ce8 Gerd Hoffmann
noreg:
909 d61a4ce8 Gerd Hoffmann
    dprint(d, 1, "unknown register, addr 0x%x\n", (int) addr);
910 d61a4ce8 Gerd Hoffmann
    return NULL;
911 d61a4ce8 Gerd Hoffmann
}
912 d61a4ce8 Gerd Hoffmann
913 d61a4ce8 Gerd Hoffmann
static uint32_t *intel_hda_reg_addr(IntelHDAState *d, const IntelHDAReg *reg)
914 d61a4ce8 Gerd Hoffmann
{
915 d61a4ce8 Gerd Hoffmann
    uint8_t *addr = (void*)d;
916 d61a4ce8 Gerd Hoffmann
917 d61a4ce8 Gerd Hoffmann
    addr += reg->offset;
918 d61a4ce8 Gerd Hoffmann
    return (uint32_t*)addr;
919 d61a4ce8 Gerd Hoffmann
}
920 d61a4ce8 Gerd Hoffmann
921 d61a4ce8 Gerd Hoffmann
static void intel_hda_reg_write(IntelHDAState *d, const IntelHDAReg *reg, uint32_t val,
922 d61a4ce8 Gerd Hoffmann
                                uint32_t wmask)
923 d61a4ce8 Gerd Hoffmann
{
924 d61a4ce8 Gerd Hoffmann
    uint32_t *addr;
925 d61a4ce8 Gerd Hoffmann
    uint32_t old;
926 d61a4ce8 Gerd Hoffmann
927 d61a4ce8 Gerd Hoffmann
    if (!reg) {
928 d61a4ce8 Gerd Hoffmann
        return;
929 d61a4ce8 Gerd Hoffmann
    }
930 d61a4ce8 Gerd Hoffmann
931 d61a4ce8 Gerd Hoffmann
    if (d->debug) {
932 d61a4ce8 Gerd Hoffmann
        time_t now = time(NULL);
933 d61a4ce8 Gerd Hoffmann
        if (d->last_write && d->last_reg == reg && d->last_val == val) {
934 d61a4ce8 Gerd Hoffmann
            d->repeat_count++;
935 d61a4ce8 Gerd Hoffmann
            if (d->last_sec != now) {
936 d61a4ce8 Gerd Hoffmann
                dprint(d, 2, "previous register op repeated %d times\n", d->repeat_count);
937 d61a4ce8 Gerd Hoffmann
                d->last_sec = now;
938 d61a4ce8 Gerd Hoffmann
                d->repeat_count = 0;
939 d61a4ce8 Gerd Hoffmann
            }
940 d61a4ce8 Gerd Hoffmann
        } else {
941 d61a4ce8 Gerd Hoffmann
            if (d->repeat_count) {
942 d61a4ce8 Gerd Hoffmann
                dprint(d, 2, "previous register op repeated %d times\n", d->repeat_count);
943 d61a4ce8 Gerd Hoffmann
            }
944 d61a4ce8 Gerd Hoffmann
            dprint(d, 2, "write %-16s: 0x%x (%x)\n", reg->name, val, wmask);
945 d61a4ce8 Gerd Hoffmann
            d->last_write = 1;
946 d61a4ce8 Gerd Hoffmann
            d->last_reg   = reg;
947 d61a4ce8 Gerd Hoffmann
            d->last_val   = val;
948 d61a4ce8 Gerd Hoffmann
            d->last_sec   = now;
949 d61a4ce8 Gerd Hoffmann
            d->repeat_count = 0;
950 d61a4ce8 Gerd Hoffmann
        }
951 d61a4ce8 Gerd Hoffmann
    }
952 d61a4ce8 Gerd Hoffmann
    assert(reg->offset != 0);
953 d61a4ce8 Gerd Hoffmann
954 d61a4ce8 Gerd Hoffmann
    addr = intel_hda_reg_addr(d, reg);
955 d61a4ce8 Gerd Hoffmann
    old = *addr;
956 d61a4ce8 Gerd Hoffmann
957 d61a4ce8 Gerd Hoffmann
    if (reg->shift) {
958 d61a4ce8 Gerd Hoffmann
        val <<= reg->shift;
959 d61a4ce8 Gerd Hoffmann
        wmask <<= reg->shift;
960 d61a4ce8 Gerd Hoffmann
    }
961 d61a4ce8 Gerd Hoffmann
    wmask &= reg->wmask;
962 d61a4ce8 Gerd Hoffmann
    *addr &= ~wmask;
963 d61a4ce8 Gerd Hoffmann
    *addr |= wmask & val;
964 d61a4ce8 Gerd Hoffmann
    *addr &= ~(val & reg->wclear);
965 d61a4ce8 Gerd Hoffmann
966 d61a4ce8 Gerd Hoffmann
    if (reg->whandler) {
967 d61a4ce8 Gerd Hoffmann
        reg->whandler(d, reg, old);
968 d61a4ce8 Gerd Hoffmann
    }
969 d61a4ce8 Gerd Hoffmann
}
970 d61a4ce8 Gerd Hoffmann
971 d61a4ce8 Gerd Hoffmann
static uint32_t intel_hda_reg_read(IntelHDAState *d, const IntelHDAReg *reg,
972 d61a4ce8 Gerd Hoffmann
                                   uint32_t rmask)
973 d61a4ce8 Gerd Hoffmann
{
974 d61a4ce8 Gerd Hoffmann
    uint32_t *addr, ret;
975 d61a4ce8 Gerd Hoffmann
976 d61a4ce8 Gerd Hoffmann
    if (!reg) {
977 d61a4ce8 Gerd Hoffmann
        return 0;
978 d61a4ce8 Gerd Hoffmann
    }
979 d61a4ce8 Gerd Hoffmann
980 d61a4ce8 Gerd Hoffmann
    if (reg->rhandler) {
981 d61a4ce8 Gerd Hoffmann
        reg->rhandler(d, reg);
982 d61a4ce8 Gerd Hoffmann
    }
983 d61a4ce8 Gerd Hoffmann
984 d61a4ce8 Gerd Hoffmann
    if (reg->offset == 0) {
985 d61a4ce8 Gerd Hoffmann
        /* constant read-only register */
986 d61a4ce8 Gerd Hoffmann
        ret = reg->reset;
987 d61a4ce8 Gerd Hoffmann
    } else {
988 d61a4ce8 Gerd Hoffmann
        addr = intel_hda_reg_addr(d, reg);
989 d61a4ce8 Gerd Hoffmann
        ret = *addr;
990 d61a4ce8 Gerd Hoffmann
        if (reg->shift) {
991 d61a4ce8 Gerd Hoffmann
            ret >>= reg->shift;
992 d61a4ce8 Gerd Hoffmann
        }
993 d61a4ce8 Gerd Hoffmann
        ret &= rmask;
994 d61a4ce8 Gerd Hoffmann
    }
995 d61a4ce8 Gerd Hoffmann
    if (d->debug) {
996 d61a4ce8 Gerd Hoffmann
        time_t now = time(NULL);
997 d61a4ce8 Gerd Hoffmann
        if (!d->last_write && d->last_reg == reg && d->last_val == ret) {
998 d61a4ce8 Gerd Hoffmann
            d->repeat_count++;
999 d61a4ce8 Gerd Hoffmann
            if (d->last_sec != now) {
1000 d61a4ce8 Gerd Hoffmann
                dprint(d, 2, "previous register op repeated %d times\n", d->repeat_count);
1001 d61a4ce8 Gerd Hoffmann
                d->last_sec = now;
1002 d61a4ce8 Gerd Hoffmann
                d->repeat_count = 0;
1003 d61a4ce8 Gerd Hoffmann
            }
1004 d61a4ce8 Gerd Hoffmann
        } else {
1005 d61a4ce8 Gerd Hoffmann
            if (d->repeat_count) {
1006 d61a4ce8 Gerd Hoffmann
                dprint(d, 2, "previous register op repeated %d times\n", d->repeat_count);
1007 d61a4ce8 Gerd Hoffmann
            }
1008 d61a4ce8 Gerd Hoffmann
            dprint(d, 2, "read  %-16s: 0x%x (%x)\n", reg->name, ret, rmask);
1009 d61a4ce8 Gerd Hoffmann
            d->last_write = 0;
1010 d61a4ce8 Gerd Hoffmann
            d->last_reg   = reg;
1011 d61a4ce8 Gerd Hoffmann
            d->last_val   = ret;
1012 d61a4ce8 Gerd Hoffmann
            d->last_sec   = now;
1013 d61a4ce8 Gerd Hoffmann
            d->repeat_count = 0;
1014 d61a4ce8 Gerd Hoffmann
        }
1015 d61a4ce8 Gerd Hoffmann
    }
1016 d61a4ce8 Gerd Hoffmann
    return ret;
1017 d61a4ce8 Gerd Hoffmann
}
1018 d61a4ce8 Gerd Hoffmann
1019 d61a4ce8 Gerd Hoffmann
static void intel_hda_regs_reset(IntelHDAState *d)
1020 d61a4ce8 Gerd Hoffmann
{
1021 d61a4ce8 Gerd Hoffmann
    uint32_t *addr;
1022 d61a4ce8 Gerd Hoffmann
    int i;
1023 d61a4ce8 Gerd Hoffmann
1024 d61a4ce8 Gerd Hoffmann
    for (i = 0; i < sizeof(regtab)/sizeof(regtab[0]); i++) {
1025 d61a4ce8 Gerd Hoffmann
        if (regtab[i].name == NULL) {
1026 d61a4ce8 Gerd Hoffmann
            continue;
1027 d61a4ce8 Gerd Hoffmann
        }
1028 d61a4ce8 Gerd Hoffmann
        if (regtab[i].offset == 0) {
1029 d61a4ce8 Gerd Hoffmann
            continue;
1030 d61a4ce8 Gerd Hoffmann
        }
1031 d61a4ce8 Gerd Hoffmann
        addr = intel_hda_reg_addr(d, regtab + i);
1032 d61a4ce8 Gerd Hoffmann
        *addr = regtab[i].reset;
1033 d61a4ce8 Gerd Hoffmann
    }
1034 d61a4ce8 Gerd Hoffmann
}
1035 d61a4ce8 Gerd Hoffmann
1036 d61a4ce8 Gerd Hoffmann
/* --------------------------------------------------------------------- */
1037 d61a4ce8 Gerd Hoffmann
1038 d61a4ce8 Gerd Hoffmann
static void intel_hda_mmio_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
1039 d61a4ce8 Gerd Hoffmann
{
1040 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = opaque;
1041 d61a4ce8 Gerd Hoffmann
    const IntelHDAReg *reg = intel_hda_reg_find(d, addr);
1042 d61a4ce8 Gerd Hoffmann
1043 d61a4ce8 Gerd Hoffmann
    intel_hda_reg_write(d, reg, val, 0xff);
1044 d61a4ce8 Gerd Hoffmann
}
1045 d61a4ce8 Gerd Hoffmann
1046 d61a4ce8 Gerd Hoffmann
static void intel_hda_mmio_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
1047 d61a4ce8 Gerd Hoffmann
{
1048 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = opaque;
1049 d61a4ce8 Gerd Hoffmann
    const IntelHDAReg *reg = intel_hda_reg_find(d, addr);
1050 d61a4ce8 Gerd Hoffmann
1051 d61a4ce8 Gerd Hoffmann
    intel_hda_reg_write(d, reg, val, 0xffff);
1052 d61a4ce8 Gerd Hoffmann
}
1053 d61a4ce8 Gerd Hoffmann
1054 d61a4ce8 Gerd Hoffmann
static void intel_hda_mmio_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
1055 d61a4ce8 Gerd Hoffmann
{
1056 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = opaque;
1057 d61a4ce8 Gerd Hoffmann
    const IntelHDAReg *reg = intel_hda_reg_find(d, addr);
1058 d61a4ce8 Gerd Hoffmann
1059 d61a4ce8 Gerd Hoffmann
    intel_hda_reg_write(d, reg, val, 0xffffffff);
1060 d61a4ce8 Gerd Hoffmann
}
1061 d61a4ce8 Gerd Hoffmann
1062 d61a4ce8 Gerd Hoffmann
static uint32_t intel_hda_mmio_readb(void *opaque, target_phys_addr_t addr)
1063 d61a4ce8 Gerd Hoffmann
{
1064 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = opaque;
1065 d61a4ce8 Gerd Hoffmann
    const IntelHDAReg *reg = intel_hda_reg_find(d, addr);
1066 d61a4ce8 Gerd Hoffmann
1067 d61a4ce8 Gerd Hoffmann
    return intel_hda_reg_read(d, reg, 0xff);
1068 d61a4ce8 Gerd Hoffmann
}
1069 d61a4ce8 Gerd Hoffmann
1070 d61a4ce8 Gerd Hoffmann
static uint32_t intel_hda_mmio_readw(void *opaque, target_phys_addr_t addr)
1071 d61a4ce8 Gerd Hoffmann
{
1072 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = opaque;
1073 d61a4ce8 Gerd Hoffmann
    const IntelHDAReg *reg = intel_hda_reg_find(d, addr);
1074 d61a4ce8 Gerd Hoffmann
1075 d61a4ce8 Gerd Hoffmann
    return intel_hda_reg_read(d, reg, 0xffff);
1076 d61a4ce8 Gerd Hoffmann
}
1077 d61a4ce8 Gerd Hoffmann
1078 d61a4ce8 Gerd Hoffmann
static uint32_t intel_hda_mmio_readl(void *opaque, target_phys_addr_t addr)
1079 d61a4ce8 Gerd Hoffmann
{
1080 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = opaque;
1081 d61a4ce8 Gerd Hoffmann
    const IntelHDAReg *reg = intel_hda_reg_find(d, addr);
1082 d61a4ce8 Gerd Hoffmann
1083 d61a4ce8 Gerd Hoffmann
    return intel_hda_reg_read(d, reg, 0xffffffff);
1084 d61a4ce8 Gerd Hoffmann
}
1085 d61a4ce8 Gerd Hoffmann
1086 234bbdf1 Avi Kivity
static const MemoryRegionOps intel_hda_mmio_ops = {
1087 234bbdf1 Avi Kivity
    .old_mmio = {
1088 234bbdf1 Avi Kivity
        .read = {
1089 234bbdf1 Avi Kivity
            intel_hda_mmio_readb,
1090 234bbdf1 Avi Kivity
            intel_hda_mmio_readw,
1091 234bbdf1 Avi Kivity
            intel_hda_mmio_readl,
1092 234bbdf1 Avi Kivity
        },
1093 234bbdf1 Avi Kivity
        .write = {
1094 234bbdf1 Avi Kivity
            intel_hda_mmio_writeb,
1095 234bbdf1 Avi Kivity
            intel_hda_mmio_writew,
1096 234bbdf1 Avi Kivity
            intel_hda_mmio_writel,
1097 234bbdf1 Avi Kivity
        },
1098 234bbdf1 Avi Kivity
    },
1099 234bbdf1 Avi Kivity
    .endianness = DEVICE_NATIVE_ENDIAN,
1100 d61a4ce8 Gerd Hoffmann
};
1101 d61a4ce8 Gerd Hoffmann
1102 d61a4ce8 Gerd Hoffmann
/* --------------------------------------------------------------------- */
1103 d61a4ce8 Gerd Hoffmann
1104 d61a4ce8 Gerd Hoffmann
static void intel_hda_reset(DeviceState *dev)
1105 d61a4ce8 Gerd Hoffmann
{
1106 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = DO_UPCAST(IntelHDAState, pci.qdev, dev);
1107 d61a4ce8 Gerd Hoffmann
    DeviceState *qdev;
1108 d61a4ce8 Gerd Hoffmann
    HDACodecDevice *cdev;
1109 d61a4ce8 Gerd Hoffmann
1110 d61a4ce8 Gerd Hoffmann
    intel_hda_regs_reset(d);
1111 74475455 Paolo Bonzini
    d->wall_base_ns = qemu_get_clock_ns(vm_clock);
1112 d61a4ce8 Gerd Hoffmann
1113 d61a4ce8 Gerd Hoffmann
    /* reset codecs */
1114 d8bb00d6 Paolo Bonzini
    QTAILQ_FOREACH(qdev, &d->codecs.qbus.children, sibling) {
1115 d61a4ce8 Gerd Hoffmann
        cdev = DO_UPCAST(HDACodecDevice, qdev, qdev);
1116 94afdadc Anthony Liguori
        device_reset(DEVICE(cdev));
1117 d61a4ce8 Gerd Hoffmann
        d->state_sts |= (1 << cdev->cad);
1118 d61a4ce8 Gerd Hoffmann
    }
1119 d61a4ce8 Gerd Hoffmann
    intel_hda_update_irq(d);
1120 d61a4ce8 Gerd Hoffmann
}
1121 d61a4ce8 Gerd Hoffmann
1122 d61a4ce8 Gerd Hoffmann
static int intel_hda_init(PCIDevice *pci)
1123 d61a4ce8 Gerd Hoffmann
{
1124 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = DO_UPCAST(IntelHDAState, pci, pci);
1125 d61a4ce8 Gerd Hoffmann
    uint8_t *conf = d->pci.config;
1126 d61a4ce8 Gerd Hoffmann
1127 f79f2bfc Anthony Liguori
    d->name = object_get_typename(OBJECT(d));
1128 d61a4ce8 Gerd Hoffmann
1129 d61a4ce8 Gerd Hoffmann
    pci_config_set_interrupt_pin(conf, 1);
1130 d61a4ce8 Gerd Hoffmann
1131 d61a4ce8 Gerd Hoffmann
    /* HDCTL off 0x40 bit 0 selects signaling mode (1-HDA, 0 - Ac97) 18.1.19 */
1132 d61a4ce8 Gerd Hoffmann
    conf[0x40] = 0x01;
1133 d61a4ce8 Gerd Hoffmann
1134 234bbdf1 Avi Kivity
    memory_region_init_io(&d->mmio, &intel_hda_mmio_ops, d,
1135 234bbdf1 Avi Kivity
                          "intel-hda", 0x4000);
1136 e824b2cc Avi Kivity
    pci_register_bar(&d->pci, 0, 0, &d->mmio);
1137 17786d52 Gerd Hoffmann
    if (d->msi) {
1138 17786d52 Gerd Hoffmann
        msi_init(&d->pci, 0x50, 1, true, false);
1139 17786d52 Gerd Hoffmann
    }
1140 d61a4ce8 Gerd Hoffmann
1141 d61a4ce8 Gerd Hoffmann
    hda_codec_bus_init(&d->pci.qdev, &d->codecs,
1142 d61a4ce8 Gerd Hoffmann
                       intel_hda_response, intel_hda_xfer);
1143 d61a4ce8 Gerd Hoffmann
1144 d61a4ce8 Gerd Hoffmann
    return 0;
1145 d61a4ce8 Gerd Hoffmann
}
1146 d61a4ce8 Gerd Hoffmann
1147 dc4b9240 Gerd Hoffmann
static int intel_hda_exit(PCIDevice *pci)
1148 dc4b9240 Gerd Hoffmann
{
1149 dc4b9240 Gerd Hoffmann
    IntelHDAState *d = DO_UPCAST(IntelHDAState, pci, pci);
1150 dc4b9240 Gerd Hoffmann
1151 45fe15c2 Jan Kiszka
    msi_uninit(&d->pci);
1152 234bbdf1 Avi Kivity
    memory_region_destroy(&d->mmio);
1153 dc4b9240 Gerd Hoffmann
    return 0;
1154 dc4b9240 Gerd Hoffmann
}
1155 dc4b9240 Gerd Hoffmann
1156 17786d52 Gerd Hoffmann
static void intel_hda_write_config(PCIDevice *pci, uint32_t addr,
1157 17786d52 Gerd Hoffmann
                                   uint32_t val, int len)
1158 17786d52 Gerd Hoffmann
{
1159 17786d52 Gerd Hoffmann
    IntelHDAState *d = DO_UPCAST(IntelHDAState, pci, pci);
1160 17786d52 Gerd Hoffmann
1161 17786d52 Gerd Hoffmann
    pci_default_write_config(pci, addr, val, len);
1162 17786d52 Gerd Hoffmann
    if (d->msi) {
1163 17786d52 Gerd Hoffmann
        msi_write_config(pci, addr, val, len);
1164 17786d52 Gerd Hoffmann
    }
1165 17786d52 Gerd Hoffmann
}
1166 17786d52 Gerd Hoffmann
1167 d61a4ce8 Gerd Hoffmann
static int intel_hda_post_load(void *opaque, int version)
1168 d61a4ce8 Gerd Hoffmann
{
1169 d61a4ce8 Gerd Hoffmann
    IntelHDAState* d = opaque;
1170 d61a4ce8 Gerd Hoffmann
    int i;
1171 d61a4ce8 Gerd Hoffmann
1172 d61a4ce8 Gerd Hoffmann
    dprint(d, 1, "%s\n", __FUNCTION__);
1173 d61a4ce8 Gerd Hoffmann
    for (i = 0; i < ARRAY_SIZE(d->st); i++) {
1174 d61a4ce8 Gerd Hoffmann
        if (d->st[i].ctl & 0x02) {
1175 d61a4ce8 Gerd Hoffmann
            intel_hda_parse_bdl(d, &d->st[i]);
1176 d61a4ce8 Gerd Hoffmann
        }
1177 d61a4ce8 Gerd Hoffmann
    }
1178 d61a4ce8 Gerd Hoffmann
    intel_hda_update_irq(d);
1179 d61a4ce8 Gerd Hoffmann
    return 0;
1180 d61a4ce8 Gerd Hoffmann
}
1181 d61a4ce8 Gerd Hoffmann
1182 d61a4ce8 Gerd Hoffmann
static const VMStateDescription vmstate_intel_hda_stream = {
1183 d61a4ce8 Gerd Hoffmann
    .name = "intel-hda-stream",
1184 d61a4ce8 Gerd Hoffmann
    .version_id = 1,
1185 d61a4ce8 Gerd Hoffmann
    .fields = (VMStateField []) {
1186 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(ctl, IntelHDAStream),
1187 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(lpib, IntelHDAStream),
1188 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(cbl, IntelHDAStream),
1189 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(lvi, IntelHDAStream),
1190 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(fmt, IntelHDAStream),
1191 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(bdlp_lbase, IntelHDAStream),
1192 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(bdlp_ubase, IntelHDAStream),
1193 d61a4ce8 Gerd Hoffmann
        VMSTATE_END_OF_LIST()
1194 d61a4ce8 Gerd Hoffmann
    }
1195 d61a4ce8 Gerd Hoffmann
};
1196 d61a4ce8 Gerd Hoffmann
1197 d61a4ce8 Gerd Hoffmann
static const VMStateDescription vmstate_intel_hda = {
1198 d61a4ce8 Gerd Hoffmann
    .name = "intel-hda",
1199 d61a4ce8 Gerd Hoffmann
    .version_id = 1,
1200 d61a4ce8 Gerd Hoffmann
    .post_load = intel_hda_post_load,
1201 d61a4ce8 Gerd Hoffmann
    .fields = (VMStateField []) {
1202 d61a4ce8 Gerd Hoffmann
        VMSTATE_PCI_DEVICE(pci, IntelHDAState),
1203 d61a4ce8 Gerd Hoffmann
1204 d61a4ce8 Gerd Hoffmann
        /* registers */
1205 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(g_ctl, IntelHDAState),
1206 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(wake_en, IntelHDAState),
1207 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(state_sts, IntelHDAState),
1208 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(int_ctl, IntelHDAState),
1209 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(int_sts, IntelHDAState),
1210 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(wall_clk, IntelHDAState),
1211 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(corb_lbase, IntelHDAState),
1212 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(corb_ubase, IntelHDAState),
1213 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(corb_rp, IntelHDAState),
1214 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(corb_wp, IntelHDAState),
1215 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(corb_ctl, IntelHDAState),
1216 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(corb_sts, IntelHDAState),
1217 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(corb_size, IntelHDAState),
1218 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(rirb_lbase, IntelHDAState),
1219 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(rirb_ubase, IntelHDAState),
1220 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(rirb_wp, IntelHDAState),
1221 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(rirb_cnt, IntelHDAState),
1222 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(rirb_ctl, IntelHDAState),
1223 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(rirb_sts, IntelHDAState),
1224 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(rirb_size, IntelHDAState),
1225 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(dp_lbase, IntelHDAState),
1226 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(dp_ubase, IntelHDAState),
1227 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(icw, IntelHDAState),
1228 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(irr, IntelHDAState),
1229 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(ics, IntelHDAState),
1230 d61a4ce8 Gerd Hoffmann
        VMSTATE_STRUCT_ARRAY(st, IntelHDAState, 8, 0,
1231 d61a4ce8 Gerd Hoffmann
                             vmstate_intel_hda_stream,
1232 d61a4ce8 Gerd Hoffmann
                             IntelHDAStream),
1233 d61a4ce8 Gerd Hoffmann
1234 d61a4ce8 Gerd Hoffmann
        /* additional state info */
1235 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(rirb_count, IntelHDAState),
1236 d61a4ce8 Gerd Hoffmann
        VMSTATE_INT64(wall_base_ns, IntelHDAState),
1237 d61a4ce8 Gerd Hoffmann
1238 d61a4ce8 Gerd Hoffmann
        VMSTATE_END_OF_LIST()
1239 d61a4ce8 Gerd Hoffmann
    }
1240 d61a4ce8 Gerd Hoffmann
};
1241 d61a4ce8 Gerd Hoffmann
1242 40021f08 Anthony Liguori
static Property intel_hda_properties[] = {
1243 40021f08 Anthony Liguori
    DEFINE_PROP_UINT32("debug", IntelHDAState, debug, 0),
1244 40021f08 Anthony Liguori
    DEFINE_PROP_UINT32("msi", IntelHDAState, msi, 1),
1245 40021f08 Anthony Liguori
    DEFINE_PROP_END_OF_LIST(),
1246 40021f08 Anthony Liguori
};
1247 40021f08 Anthony Liguori
1248 40021f08 Anthony Liguori
static void intel_hda_class_init(ObjectClass *klass, void *data)
1249 40021f08 Anthony Liguori
{
1250 39bffca2 Anthony Liguori
    DeviceClass *dc = DEVICE_CLASS(klass);
1251 40021f08 Anthony Liguori
    PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1252 40021f08 Anthony Liguori
1253 40021f08 Anthony Liguori
    k->init = intel_hda_init;
1254 40021f08 Anthony Liguori
    k->exit = intel_hda_exit;
1255 40021f08 Anthony Liguori
    k->config_write = intel_hda_write_config;
1256 40021f08 Anthony Liguori
    k->vendor_id = PCI_VENDOR_ID_INTEL;
1257 40021f08 Anthony Liguori
    k->device_id = 0x2668;
1258 40021f08 Anthony Liguori
    k->revision = 1;
1259 40021f08 Anthony Liguori
    k->class_id = PCI_CLASS_MULTIMEDIA_HD_AUDIO;
1260 39bffca2 Anthony Liguori
    dc->desc = "Intel HD Audio Controller";
1261 39bffca2 Anthony Liguori
    dc->reset = intel_hda_reset;
1262 39bffca2 Anthony Liguori
    dc->vmsd = &vmstate_intel_hda;
1263 39bffca2 Anthony Liguori
    dc->props = intel_hda_properties;
1264 40021f08 Anthony Liguori
}
1265 40021f08 Anthony Liguori
1266 39bffca2 Anthony Liguori
static TypeInfo intel_hda_info = {
1267 39bffca2 Anthony Liguori
    .name          = "intel-hda",
1268 39bffca2 Anthony Liguori
    .parent        = TYPE_PCI_DEVICE,
1269 39bffca2 Anthony Liguori
    .instance_size = sizeof(IntelHDAState),
1270 39bffca2 Anthony Liguori
    .class_init    = intel_hda_class_init,
1271 40021f08 Anthony Liguori
};
1272 40021f08 Anthony Liguori
1273 39bffca2 Anthony Liguori
static void hda_codec_device_class_init(ObjectClass *klass, void *data)
1274 39bffca2 Anthony Liguori
{
1275 39bffca2 Anthony Liguori
    DeviceClass *k = DEVICE_CLASS(klass);
1276 39bffca2 Anthony Liguori
    k->init = hda_codec_dev_init;
1277 39bffca2 Anthony Liguori
    k->exit = hda_codec_dev_exit;
1278 39bffca2 Anthony Liguori
    k->bus_info = &hda_codec_bus_info;
1279 39bffca2 Anthony Liguori
}
1280 39bffca2 Anthony Liguori
1281 40021f08 Anthony Liguori
static TypeInfo hda_codec_device_type_info = {
1282 40021f08 Anthony Liguori
    .name = TYPE_HDA_CODEC_DEVICE,
1283 40021f08 Anthony Liguori
    .parent = TYPE_DEVICE,
1284 40021f08 Anthony Liguori
    .instance_size = sizeof(HDACodecDevice),
1285 40021f08 Anthony Liguori
    .abstract = true,
1286 40021f08 Anthony Liguori
    .class_size = sizeof(HDACodecDeviceClass),
1287 39bffca2 Anthony Liguori
    .class_init = hda_codec_device_class_init,
1288 d61a4ce8 Gerd Hoffmann
};
1289 d61a4ce8 Gerd Hoffmann
1290 d61a4ce8 Gerd Hoffmann
static void intel_hda_register(void)
1291 d61a4ce8 Gerd Hoffmann
{
1292 39bffca2 Anthony Liguori
    type_register_static(&intel_hda_info);
1293 40021f08 Anthony Liguori
    type_register_static(&hda_codec_device_type_info);
1294 d61a4ce8 Gerd Hoffmann
}
1295 d61a4ce8 Gerd Hoffmann
device_init(intel_hda_register);
1296 d61a4ce8 Gerd Hoffmann
1297 d61a4ce8 Gerd Hoffmann
/*
1298 d61a4ce8 Gerd Hoffmann
 * create intel hda controller with codec attached to it,
1299 d61a4ce8 Gerd Hoffmann
 * so '-soundhw hda' works.
1300 d61a4ce8 Gerd Hoffmann
 */
1301 d61a4ce8 Gerd Hoffmann
int intel_hda_and_codec_init(PCIBus *bus)
1302 d61a4ce8 Gerd Hoffmann
{
1303 d61a4ce8 Gerd Hoffmann
    PCIDevice *controller;
1304 d61a4ce8 Gerd Hoffmann
    BusState *hdabus;
1305 d61a4ce8 Gerd Hoffmann
    DeviceState *codec;
1306 d61a4ce8 Gerd Hoffmann
1307 d61a4ce8 Gerd Hoffmann
    controller = pci_create_simple(bus, -1, "intel-hda");
1308 d61a4ce8 Gerd Hoffmann
    hdabus = QLIST_FIRST(&controller->qdev.child_bus);
1309 d61a4ce8 Gerd Hoffmann
    codec = qdev_create(hdabus, "hda-duplex");
1310 d61a4ce8 Gerd Hoffmann
    qdev_init_nofail(codec);
1311 d61a4ce8 Gerd Hoffmann
    return 0;
1312 d61a4ce8 Gerd Hoffmann
}