Statistics
| Branch: | Revision:

root / target-mips / cpu.h @ 0eaef5aa

History | View | Annotate | Download (15.8 kB)

1 6af0bf9c bellard
#if !defined (__MIPS_CPU_H__)
2 6af0bf9c bellard
#define __MIPS_CPU_H__
3 6af0bf9c bellard
4 4ad40f36 bellard
#define TARGET_HAS_ICE 1
5 4ad40f36 bellard
6 9042c0e2 ths
#define ELF_MACHINE        EM_MIPS
7 9042c0e2 ths
8 c5d6edc3 bellard
#include "config.h"
9 6af0bf9c bellard
#include "mips-defs.h"
10 6af0bf9c bellard
#include "cpu-defs.h"
11 6af0bf9c bellard
#include "softfloat.h"
12 6af0bf9c bellard
13 fdbb4691 bellard
// uint_fast8_t and uint_fast16_t not in <sys/int_types.h>
14 fdbb4691 bellard
// XXX: move that elsewhere
15 36bb244b ths
#if defined(HOST_SOLARIS) && HOST_SOLARIS < 10
16 fdbb4691 bellard
typedef unsigned char           uint_fast8_t;
17 fdbb4691 bellard
typedef unsigned int            uint_fast16_t;
18 fdbb4691 bellard
#endif
19 fdbb4691 bellard
20 ead9360e ths
struct CPUMIPSState;
21 6af0bf9c bellard
22 29929e34 ths
typedef struct r4k_tlb_t r4k_tlb_t;
23 29929e34 ths
struct r4k_tlb_t {
24 6af0bf9c bellard
    target_ulong VPN;
25 9c2149c8 ths
    uint32_t PageMask;
26 98c1b82b pbrook
    uint_fast8_t ASID;
27 98c1b82b pbrook
    uint_fast16_t G:1;
28 98c1b82b pbrook
    uint_fast16_t C0:3;
29 98c1b82b pbrook
    uint_fast16_t C1:3;
30 98c1b82b pbrook
    uint_fast16_t V0:1;
31 98c1b82b pbrook
    uint_fast16_t V1:1;
32 98c1b82b pbrook
    uint_fast16_t D0:1;
33 98c1b82b pbrook
    uint_fast16_t D1:1;
34 6af0bf9c bellard
    target_ulong PFN[2];
35 6af0bf9c bellard
};
36 6af0bf9c bellard
37 ead9360e ths
typedef struct CPUMIPSTLBContext CPUMIPSTLBContext;
38 ead9360e ths
struct CPUMIPSTLBContext {
39 ead9360e ths
    uint32_t nb_tlb;
40 ead9360e ths
    uint32_t tlb_in_use;
41 ead9360e ths
    int (*map_address) (struct CPUMIPSState *env, target_ulong *physical, int *prot, target_ulong address, int rw, int access_type);
42 ead9360e ths
    void (*do_tlbwi) (void);
43 ead9360e ths
    void (*do_tlbwr) (void);
44 ead9360e ths
    void (*do_tlbp) (void);
45 ead9360e ths
    void (*do_tlbr) (void);
46 ead9360e ths
    union {
47 ead9360e ths
        struct {
48 ead9360e ths
            r4k_tlb_t tlb[MIPS_TLB_MAX];
49 ead9360e ths
        } r4k;
50 ead9360e ths
    } mmu;
51 ead9360e ths
};
52 51b2772f ths
53 ead9360e ths
typedef union fpr_t fpr_t;
54 ead9360e ths
union fpr_t {
55 ead9360e ths
    float64  fd;   /* ieee double precision */
56 ead9360e ths
    float32  fs[2];/* ieee single precision */
57 ead9360e ths
    uint64_t d;    /* binary double fixed-point */
58 ead9360e ths
    uint32_t w[2]; /* binary single fixed-point */
59 ead9360e ths
};
60 ead9360e ths
/* define FP_ENDIAN_IDX to access the same location
61 ead9360e ths
 * in the fpr_t union regardless of the host endianess
62 ead9360e ths
 */
63 ead9360e ths
#if defined(WORDS_BIGENDIAN)
64 ead9360e ths
#  define FP_ENDIAN_IDX 1
65 ead9360e ths
#else
66 ead9360e ths
#  define FP_ENDIAN_IDX 0
67 c570fd16 ths
#endif
68 ead9360e ths
69 ead9360e ths
typedef struct CPUMIPSFPUContext CPUMIPSFPUContext;
70 ead9360e ths
struct CPUMIPSFPUContext {
71 6af0bf9c bellard
    /* Floating point registers */
72 f7cfb2a1 ths
    fpr_t fpr[32];
73 6ea83fed bellard
    float_status fp_status;
74 5a5012ec ths
    /* fpu implementation/revision register (fir) */
75 6af0bf9c bellard
    uint32_t fcr0;
76 5a5012ec ths
#define FCR0_F64 22
77 5a5012ec ths
#define FCR0_L 21
78 5a5012ec ths
#define FCR0_W 20
79 5a5012ec ths
#define FCR0_3D 19
80 5a5012ec ths
#define FCR0_PS 18
81 5a5012ec ths
#define FCR0_D 17
82 5a5012ec ths
#define FCR0_S 16
83 5a5012ec ths
#define FCR0_PRID 8
84 5a5012ec ths
#define FCR0_REV 0
85 6ea83fed bellard
    /* fcsr */
86 6ea83fed bellard
    uint32_t fcr31;
87 fd4a04eb ths
#define SET_FP_COND(num,env)     do { ((env)->fcr31) |= ((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0)
88 fd4a04eb ths
#define CLEAR_FP_COND(num,env)   do { ((env)->fcr31) &= ~((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0)
89 fd4a04eb ths
#define GET_FP_COND(env)         ((((env)->fcr31 >> 24) & 0xfe) | (((env)->fcr31 >> 23) & 0x1))
90 5a5012ec ths
#define GET_FP_CAUSE(reg)        (((reg) >> 12) & 0x3f)
91 5a5012ec ths
#define GET_FP_ENABLE(reg)       (((reg) >>  7) & 0x1f)
92 5a5012ec ths
#define GET_FP_FLAGS(reg)        (((reg) >>  2) & 0x1f)
93 5a5012ec ths
#define SET_FP_CAUSE(reg,v)      do { (reg) = ((reg) & ~(0x3f << 12)) | ((v & 0x3f) << 12); } while(0)
94 5a5012ec ths
#define SET_FP_ENABLE(reg,v)     do { (reg) = ((reg) & ~(0x1f <<  7)) | ((v & 0x1f) << 7); } while(0)
95 5a5012ec ths
#define SET_FP_FLAGS(reg,v)      do { (reg) = ((reg) & ~(0x1f <<  2)) | ((v & 0x1f) << 2); } while(0)
96 5a5012ec ths
#define UPDATE_FP_FLAGS(reg,v)   do { (reg) |= ((v & 0x1f) << 2); } while(0)
97 6ea83fed bellard
#define FP_INEXACT        1
98 6ea83fed bellard
#define FP_UNDERFLOW      2
99 6ea83fed bellard
#define FP_OVERFLOW       4
100 6ea83fed bellard
#define FP_DIV0           8
101 6ea83fed bellard
#define FP_INVALID        16
102 6ea83fed bellard
#define FP_UNIMPLEMENTED  32
103 ead9360e ths
};
104 ead9360e ths
105 623a930e ths
#define NB_MMU_MODES 3
106 6ebbf390 j_mayer
107 ead9360e ths
typedef struct CPUMIPSMVPContext CPUMIPSMVPContext;
108 ead9360e ths
struct CPUMIPSMVPContext {
109 ead9360e ths
    int32_t CP0_MVPControl;
110 ead9360e ths
#define CP0MVPCo_CPA        3
111 ead9360e ths
#define CP0MVPCo_STLB        2
112 ead9360e ths
#define CP0MVPCo_VPC        1
113 ead9360e ths
#define CP0MVPCo_EVP        0
114 ead9360e ths
    int32_t CP0_MVPConf0;
115 ead9360e ths
#define CP0MVPC0_M        31
116 ead9360e ths
#define CP0MVPC0_TLBS        29
117 ead9360e ths
#define CP0MVPC0_GS        28
118 ead9360e ths
#define CP0MVPC0_PCP        27
119 ead9360e ths
#define CP0MVPC0_PTLBE        16
120 ead9360e ths
#define CP0MVPC0_TCA        15
121 ead9360e ths
#define CP0MVPC0_PVPE        10
122 ead9360e ths
#define CP0MVPC0_PTC        0
123 ead9360e ths
    int32_t CP0_MVPConf1;
124 ead9360e ths
#define CP0MVPC1_CIM        31
125 ead9360e ths
#define CP0MVPC1_CIF        30
126 ead9360e ths
#define CP0MVPC1_PCX        20
127 ead9360e ths
#define CP0MVPC1_PCP2        10
128 ead9360e ths
#define CP0MVPC1_PCP1        0
129 ead9360e ths
};
130 ead9360e ths
131 ead9360e ths
typedef struct mips_def_t mips_def_t;
132 ead9360e ths
133 ead9360e ths
#define MIPS_SHADOW_SET_MAX 16
134 ead9360e ths
#define MIPS_TC_MAX 5
135 ead9360e ths
#define MIPS_DSP_ACC 4
136 ead9360e ths
137 b5dc7732 ths
typedef struct TCState TCState;
138 b5dc7732 ths
struct TCState {
139 b5dc7732 ths
    target_ulong gpr[32];
140 b5dc7732 ths
    target_ulong PC;
141 b5dc7732 ths
    target_ulong HI[MIPS_DSP_ACC];
142 b5dc7732 ths
    target_ulong LO[MIPS_DSP_ACC];
143 b5dc7732 ths
    target_ulong ACX[MIPS_DSP_ACC];
144 b5dc7732 ths
    target_ulong DSPControl;
145 b5dc7732 ths
    int32_t CP0_TCStatus;
146 b5dc7732 ths
#define CP0TCSt_TCU3        31
147 b5dc7732 ths
#define CP0TCSt_TCU2        30
148 b5dc7732 ths
#define CP0TCSt_TCU1        29
149 b5dc7732 ths
#define CP0TCSt_TCU0        28
150 b5dc7732 ths
#define CP0TCSt_TMX        27
151 b5dc7732 ths
#define CP0TCSt_RNST        23
152 b5dc7732 ths
#define CP0TCSt_TDS        21
153 b5dc7732 ths
#define CP0TCSt_DT        20
154 b5dc7732 ths
#define CP0TCSt_DA        15
155 b5dc7732 ths
#define CP0TCSt_A        13
156 b5dc7732 ths
#define CP0TCSt_TKSU        11
157 b5dc7732 ths
#define CP0TCSt_IXMT        10
158 b5dc7732 ths
#define CP0TCSt_TASID        0
159 b5dc7732 ths
    int32_t CP0_TCBind;
160 b5dc7732 ths
#define CP0TCBd_CurTC        21
161 b5dc7732 ths
#define CP0TCBd_TBE        17
162 b5dc7732 ths
#define CP0TCBd_CurVPE        0
163 b5dc7732 ths
    target_ulong CP0_TCHalt;
164 b5dc7732 ths
    target_ulong CP0_TCContext;
165 b5dc7732 ths
    target_ulong CP0_TCSchedule;
166 b5dc7732 ths
    target_ulong CP0_TCScheFBack;
167 b5dc7732 ths
    int32_t CP0_Debug_tcstatus;
168 b5dc7732 ths
};
169 b5dc7732 ths
170 ead9360e ths
typedef struct CPUMIPSState CPUMIPSState;
171 ead9360e ths
struct CPUMIPSState {
172 b5dc7732 ths
    TCState active_tc;
173 b5dc7732 ths
174 ead9360e ths
    CPUMIPSMVPContext *mvp;
175 ead9360e ths
    CPUMIPSTLBContext *tlb;
176 ead9360e ths
    CPUMIPSFPUContext *fpu;
177 ead9360e ths
    uint32_t current_tc;
178 36d23958 ths
179 e034e2c3 ths
    uint32_t SEGBITS;
180 6d35524c ths
    uint32_t PABITS;
181 b6d96bed ths
    target_ulong SEGMask;
182 6d35524c ths
    target_ulong PAMask;
183 29929e34 ths
184 9c2149c8 ths
    int32_t CP0_Index;
185 ead9360e ths
    /* CP0_MVP* are per MVP registers. */
186 9c2149c8 ths
    int32_t CP0_Random;
187 ead9360e ths
    int32_t CP0_VPEControl;
188 ead9360e ths
#define CP0VPECo_YSI        21
189 ead9360e ths
#define CP0VPECo_GSI        20
190 ead9360e ths
#define CP0VPECo_EXCPT        16
191 ead9360e ths
#define CP0VPECo_TE        15
192 ead9360e ths
#define CP0VPECo_TargTC        0
193 ead9360e ths
    int32_t CP0_VPEConf0;
194 ead9360e ths
#define CP0VPEC0_M        31
195 ead9360e ths
#define CP0VPEC0_XTC        21
196 ead9360e ths
#define CP0VPEC0_TCS        19
197 ead9360e ths
#define CP0VPEC0_SCS        18
198 ead9360e ths
#define CP0VPEC0_DSC        17
199 ead9360e ths
#define CP0VPEC0_ICS        16
200 ead9360e ths
#define CP0VPEC0_MVP        1
201 ead9360e ths
#define CP0VPEC0_VPA        0
202 ead9360e ths
    int32_t CP0_VPEConf1;
203 ead9360e ths
#define CP0VPEC1_NCX        20
204 ead9360e ths
#define CP0VPEC1_NCP2        10
205 ead9360e ths
#define CP0VPEC1_NCP1        0
206 ead9360e ths
    target_ulong CP0_YQMask;
207 ead9360e ths
    target_ulong CP0_VPESchedule;
208 ead9360e ths
    target_ulong CP0_VPEScheFBack;
209 ead9360e ths
    int32_t CP0_VPEOpt;
210 ead9360e ths
#define CP0VPEOpt_IWX7        15
211 ead9360e ths
#define CP0VPEOpt_IWX6        14
212 ead9360e ths
#define CP0VPEOpt_IWX5        13
213 ead9360e ths
#define CP0VPEOpt_IWX4        12
214 ead9360e ths
#define CP0VPEOpt_IWX3        11
215 ead9360e ths
#define CP0VPEOpt_IWX2        10
216 ead9360e ths
#define CP0VPEOpt_IWX1        9
217 ead9360e ths
#define CP0VPEOpt_IWX0        8
218 ead9360e ths
#define CP0VPEOpt_DWX7        7
219 ead9360e ths
#define CP0VPEOpt_DWX6        6
220 ead9360e ths
#define CP0VPEOpt_DWX5        5
221 ead9360e ths
#define CP0VPEOpt_DWX4        4
222 ead9360e ths
#define CP0VPEOpt_DWX3        3
223 ead9360e ths
#define CP0VPEOpt_DWX2        2
224 ead9360e ths
#define CP0VPEOpt_DWX1        1
225 ead9360e ths
#define CP0VPEOpt_DWX0        0
226 9c2149c8 ths
    target_ulong CP0_EntryLo0;
227 9c2149c8 ths
    target_ulong CP0_EntryLo1;
228 9c2149c8 ths
    target_ulong CP0_Context;
229 9c2149c8 ths
    int32_t CP0_PageMask;
230 9c2149c8 ths
    int32_t CP0_PageGrain;
231 9c2149c8 ths
    int32_t CP0_Wired;
232 ead9360e ths
    int32_t CP0_SRSConf0_rw_bitmask;
233 ead9360e ths
    int32_t CP0_SRSConf0;
234 ead9360e ths
#define CP0SRSC0_M        31
235 ead9360e ths
#define CP0SRSC0_SRS3        20
236 ead9360e ths
#define CP0SRSC0_SRS2        10
237 ead9360e ths
#define CP0SRSC0_SRS1        0
238 ead9360e ths
    int32_t CP0_SRSConf1_rw_bitmask;
239 ead9360e ths
    int32_t CP0_SRSConf1;
240 ead9360e ths
#define CP0SRSC1_M        31
241 ead9360e ths
#define CP0SRSC1_SRS6        20
242 ead9360e ths
#define CP0SRSC1_SRS5        10
243 ead9360e ths
#define CP0SRSC1_SRS4        0
244 ead9360e ths
    int32_t CP0_SRSConf2_rw_bitmask;
245 ead9360e ths
    int32_t CP0_SRSConf2;
246 ead9360e ths
#define CP0SRSC2_M        31
247 ead9360e ths
#define CP0SRSC2_SRS9        20
248 ead9360e ths
#define CP0SRSC2_SRS8        10
249 ead9360e ths
#define CP0SRSC2_SRS7        0
250 ead9360e ths
    int32_t CP0_SRSConf3_rw_bitmask;
251 ead9360e ths
    int32_t CP0_SRSConf3;
252 ead9360e ths
#define CP0SRSC3_M        31
253 ead9360e ths
#define CP0SRSC3_SRS12        20
254 ead9360e ths
#define CP0SRSC3_SRS11        10
255 ead9360e ths
#define CP0SRSC3_SRS10        0
256 ead9360e ths
    int32_t CP0_SRSConf4_rw_bitmask;
257 ead9360e ths
    int32_t CP0_SRSConf4;
258 ead9360e ths
#define CP0SRSC4_SRS15        20
259 ead9360e ths
#define CP0SRSC4_SRS14        10
260 ead9360e ths
#define CP0SRSC4_SRS13        0
261 9c2149c8 ths
    int32_t CP0_HWREna;
262 c570fd16 ths
    target_ulong CP0_BadVAddr;
263 9c2149c8 ths
    int32_t CP0_Count;
264 9c2149c8 ths
    target_ulong CP0_EntryHi;
265 9c2149c8 ths
    int32_t CP0_Compare;
266 9c2149c8 ths
    int32_t CP0_Status;
267 6af0bf9c bellard
#define CP0St_CU3   31
268 6af0bf9c bellard
#define CP0St_CU2   30
269 6af0bf9c bellard
#define CP0St_CU1   29
270 6af0bf9c bellard
#define CP0St_CU0   28
271 6af0bf9c bellard
#define CP0St_RP    27
272 6ea83fed bellard
#define CP0St_FR    26
273 6af0bf9c bellard
#define CP0St_RE    25
274 7a387fff ths
#define CP0St_MX    24
275 7a387fff ths
#define CP0St_PX    23
276 6af0bf9c bellard
#define CP0St_BEV   22
277 6af0bf9c bellard
#define CP0St_TS    21
278 6af0bf9c bellard
#define CP0St_SR    20
279 6af0bf9c bellard
#define CP0St_NMI   19
280 6af0bf9c bellard
#define CP0St_IM    8
281 7a387fff ths
#define CP0St_KX    7
282 7a387fff ths
#define CP0St_SX    6
283 7a387fff ths
#define CP0St_UX    5
284 623a930e ths
#define CP0St_KSU   3
285 6af0bf9c bellard
#define CP0St_ERL   2
286 6af0bf9c bellard
#define CP0St_EXL   1
287 6af0bf9c bellard
#define CP0St_IE    0
288 9c2149c8 ths
    int32_t CP0_IntCtl;
289 ead9360e ths
#define CP0IntCtl_IPTI 29
290 ead9360e ths
#define CP0IntCtl_IPPC1 26
291 ead9360e ths
#define CP0IntCtl_VS 5
292 9c2149c8 ths
    int32_t CP0_SRSCtl;
293 ead9360e ths
#define CP0SRSCtl_HSS 26
294 ead9360e ths
#define CP0SRSCtl_EICSS 18
295 ead9360e ths
#define CP0SRSCtl_ESS 12
296 ead9360e ths
#define CP0SRSCtl_PSS 6
297 ead9360e ths
#define CP0SRSCtl_CSS 0
298 9c2149c8 ths
    int32_t CP0_SRSMap;
299 ead9360e ths
#define CP0SRSMap_SSV7 28
300 ead9360e ths
#define CP0SRSMap_SSV6 24
301 ead9360e ths
#define CP0SRSMap_SSV5 20
302 ead9360e ths
#define CP0SRSMap_SSV4 16
303 ead9360e ths
#define CP0SRSMap_SSV3 12
304 ead9360e ths
#define CP0SRSMap_SSV2 8
305 ead9360e ths
#define CP0SRSMap_SSV1 4
306 ead9360e ths
#define CP0SRSMap_SSV0 0
307 9c2149c8 ths
    int32_t CP0_Cause;
308 7a387fff ths
#define CP0Ca_BD   31
309 7a387fff ths
#define CP0Ca_TI   30
310 7a387fff ths
#define CP0Ca_CE   28
311 7a387fff ths
#define CP0Ca_DC   27
312 7a387fff ths
#define CP0Ca_PCI  26
313 6af0bf9c bellard
#define CP0Ca_IV   23
314 7a387fff ths
#define CP0Ca_WP   22
315 7a387fff ths
#define CP0Ca_IP    8
316 4de9b249 ths
#define CP0Ca_IP_mask 0x0000FF00
317 7a387fff ths
#define CP0Ca_EC    2
318 c570fd16 ths
    target_ulong CP0_EPC;
319 9c2149c8 ths
    int32_t CP0_PRid;
320 b29a0341 ths
    int32_t CP0_EBase;
321 9c2149c8 ths
    int32_t CP0_Config0;
322 6af0bf9c bellard
#define CP0C0_M    31
323 6af0bf9c bellard
#define CP0C0_K23  28
324 6af0bf9c bellard
#define CP0C0_KU   25
325 6af0bf9c bellard
#define CP0C0_MDU  20
326 6af0bf9c bellard
#define CP0C0_MM   17
327 6af0bf9c bellard
#define CP0C0_BM   16
328 6af0bf9c bellard
#define CP0C0_BE   15
329 6af0bf9c bellard
#define CP0C0_AT   13
330 6af0bf9c bellard
#define CP0C0_AR   10
331 6af0bf9c bellard
#define CP0C0_MT   7
332 7a387fff ths
#define CP0C0_VI   3
333 6af0bf9c bellard
#define CP0C0_K0   0
334 9c2149c8 ths
    int32_t CP0_Config1;
335 7a387fff ths
#define CP0C1_M    31
336 6af0bf9c bellard
#define CP0C1_MMU  25
337 6af0bf9c bellard
#define CP0C1_IS   22
338 6af0bf9c bellard
#define CP0C1_IL   19
339 6af0bf9c bellard
#define CP0C1_IA   16
340 6af0bf9c bellard
#define CP0C1_DS   13
341 6af0bf9c bellard
#define CP0C1_DL   10
342 6af0bf9c bellard
#define CP0C1_DA   7
343 7a387fff ths
#define CP0C1_C2   6
344 7a387fff ths
#define CP0C1_MD   5
345 6af0bf9c bellard
#define CP0C1_PC   4
346 6af0bf9c bellard
#define CP0C1_WR   3
347 6af0bf9c bellard
#define CP0C1_CA   2
348 6af0bf9c bellard
#define CP0C1_EP   1
349 6af0bf9c bellard
#define CP0C1_FP   0
350 9c2149c8 ths
    int32_t CP0_Config2;
351 7a387fff ths
#define CP0C2_M    31
352 7a387fff ths
#define CP0C2_TU   28
353 7a387fff ths
#define CP0C2_TS   24
354 7a387fff ths
#define CP0C2_TL   20
355 7a387fff ths
#define CP0C2_TA   16
356 7a387fff ths
#define CP0C2_SU   12
357 7a387fff ths
#define CP0C2_SS   8
358 7a387fff ths
#define CP0C2_SL   4
359 7a387fff ths
#define CP0C2_SA   0
360 9c2149c8 ths
    int32_t CP0_Config3;
361 7a387fff ths
#define CP0C3_M    31
362 7a387fff ths
#define CP0C3_DSPP 10
363 7a387fff ths
#define CP0C3_LPA  7
364 7a387fff ths
#define CP0C3_VEIC 6
365 7a387fff ths
#define CP0C3_VInt 5
366 7a387fff ths
#define CP0C3_SP   4
367 7a387fff ths
#define CP0C3_MT   2
368 7a387fff ths
#define CP0C3_SM   1
369 7a387fff ths
#define CP0C3_TL   0
370 e397ee33 ths
    int32_t CP0_Config6;
371 e397ee33 ths
    int32_t CP0_Config7;
372 ead9360e ths
    /* XXX: Maybe make LLAddr per-TC? */
373 c570fd16 ths
    target_ulong CP0_LLAddr;
374 fd88b6ab ths
    target_ulong CP0_WatchLo[8];
375 fd88b6ab ths
    int32_t CP0_WatchHi[8];
376 9c2149c8 ths
    target_ulong CP0_XContext;
377 9c2149c8 ths
    int32_t CP0_Framemask;
378 9c2149c8 ths
    int32_t CP0_Debug;
379 ead9360e ths
#define CP0DB_DBD  31
380 6af0bf9c bellard
#define CP0DB_DM   30
381 6af0bf9c bellard
#define CP0DB_LSNM 28
382 6af0bf9c bellard
#define CP0DB_Doze 27
383 6af0bf9c bellard
#define CP0DB_Halt 26
384 6af0bf9c bellard
#define CP0DB_CNT  25
385 6af0bf9c bellard
#define CP0DB_IBEP 24
386 6af0bf9c bellard
#define CP0DB_DBEP 21
387 6af0bf9c bellard
#define CP0DB_IEXI 20
388 6af0bf9c bellard
#define CP0DB_VER  15
389 6af0bf9c bellard
#define CP0DB_DEC  10
390 6af0bf9c bellard
#define CP0DB_SSt  8
391 6af0bf9c bellard
#define CP0DB_DINT 5
392 6af0bf9c bellard
#define CP0DB_DIB  4
393 6af0bf9c bellard
#define CP0DB_DDBS 3
394 6af0bf9c bellard
#define CP0DB_DDBL 2
395 6af0bf9c bellard
#define CP0DB_DBp  1
396 6af0bf9c bellard
#define CP0DB_DSS  0
397 c570fd16 ths
    target_ulong CP0_DEPC;
398 9c2149c8 ths
    int32_t CP0_Performance0;
399 9c2149c8 ths
    int32_t CP0_TagLo;
400 9c2149c8 ths
    int32_t CP0_DataLo;
401 9c2149c8 ths
    int32_t CP0_TagHi;
402 9c2149c8 ths
    int32_t CP0_DataHi;
403 c570fd16 ths
    target_ulong CP0_ErrorEPC;
404 9c2149c8 ths
    int32_t CP0_DESAVE;
405 b5dc7732 ths
    /* We waste some space so we can handle shadow registers like TCs. */
406 b5dc7732 ths
    TCState tcs[MIPS_SHADOW_SET_MAX];
407 6af0bf9c bellard
    /* Qemu */
408 6af0bf9c bellard
    int error_code;
409 6af0bf9c bellard
    uint32_t hflags;    /* CPU State */
410 6af0bf9c bellard
    /* TMASK defines different execution modes */
411 b8aa4598 ths
#define MIPS_HFLAG_TMASK  0x01FF
412 78749ba8 ths
#define MIPS_HFLAG_MODE   0x0007 /* execution modes                    */
413 623a930e ths
    /* The KSU flags must be the lowest bits in hflags. The flag order
414 623a930e ths
       must be the same as defined for CP0 Status. This allows to use
415 623a930e ths
       the bits as the value of mmu_idx. */
416 623a930e ths
#define MIPS_HFLAG_KSU    0x0003 /* kernel/supervisor/user mode mask   */
417 623a930e ths
#define MIPS_HFLAG_UM       0x0002 /* user mode flag */
418 623a930e ths
#define MIPS_HFLAG_SM       0x0001 /* supervisor mode flag */
419 623a930e ths
#define MIPS_HFLAG_KM       0x0000 /* kernel mode flag */
420 623a930e ths
#define MIPS_HFLAG_DM     0x0004 /* Debug mode                         */
421 5e755519 ths
#define MIPS_HFLAG_64     0x0008 /* 64-bit instructions enabled        */
422 387a8fe5 ths
#define MIPS_HFLAG_CP0    0x0010 /* CP0 enabled                        */
423 387a8fe5 ths
#define MIPS_HFLAG_FPU    0x0020 /* FPU enabled                        */
424 387a8fe5 ths
#define MIPS_HFLAG_F64    0x0040 /* 64-bit FPU enabled                 */
425 b8aa4598 ths
    /* True if the MIPS IV COP1X instructions can be used.  This also
426 b8aa4598 ths
       controls the non-COP1X instructions RECIP.S, RECIP.D, RSQRT.S
427 b8aa4598 ths
       and RSQRT.D.  */
428 b8aa4598 ths
#define MIPS_HFLAG_COP1X  0x0080 /* COP1X instructions enabled         */
429 b8aa4598 ths
#define MIPS_HFLAG_RE     0x0100 /* Reversed endianness                */
430 4ad40f36 bellard
    /* If translation is interrupted between the branch instruction and
431 4ad40f36 bellard
     * the delay slot, record what type of branch it is so that we can
432 4ad40f36 bellard
     * resume translation properly.  It might be possible to reduce
433 4ad40f36 bellard
     * this from three bits to two.  */
434 b8aa4598 ths
#define MIPS_HFLAG_BMASK  0x0e00
435 b8aa4598 ths
#define MIPS_HFLAG_B      0x0200 /* Unconditional branch               */
436 b8aa4598 ths
#define MIPS_HFLAG_BC     0x0400 /* Conditional branch                 */
437 b8aa4598 ths
#define MIPS_HFLAG_BL     0x0600 /* Likely branch                      */
438 b8aa4598 ths
#define MIPS_HFLAG_BR     0x0800 /* branch to register (can't link TB) */
439 6af0bf9c bellard
    target_ulong btarget;        /* Jump / branch target               */
440 6af0bf9c bellard
    int bcond;                   /* Branch condition (if needed)       */
441 a316d335 bellard
442 7a387fff ths
    int SYNCI_Step; /* Address step size for SYNCI */
443 7a387fff ths
    int CCRes; /* Cycle count resolution/divisor */
444 ead9360e ths
    uint32_t CP0_Status_rw_bitmask; /* Read/write bits in CP0_Status */
445 ead9360e ths
    uint32_t CP0_TCStatus_rw_bitmask; /* Read/write bits in CP0_TCStatus */
446 e189e748 ths
    int insn_flags; /* Supported instruction set */
447 7a387fff ths
448 0eaef5aa ths
    target_ulong tls_value; /* For usermode emulation */
449 6f5b89a0 ths
450 a316d335 bellard
    CPU_COMMON
451 6ae81775 ths
452 aaed909a bellard
    const mips_def_t *cpu_model;
453 33ac7f16 ths
    void *irq[8];
454 6ae81775 ths
    struct QEMUTimer *timer; /* Internal timer */
455 6af0bf9c bellard
};
456 6af0bf9c bellard
457 29929e34 ths
int no_mmu_map_address (CPUMIPSState *env, target_ulong *physical, int *prot,
458 29929e34 ths
                        target_ulong address, int rw, int access_type);
459 29929e34 ths
int fixed_mmu_map_address (CPUMIPSState *env, target_ulong *physical, int *prot,
460 29929e34 ths
                           target_ulong address, int rw, int access_type);
461 29929e34 ths
int r4k_map_address (CPUMIPSState *env, target_ulong *physical, int *prot,
462 29929e34 ths
                     target_ulong address, int rw, int access_type);
463 29929e34 ths
void r4k_do_tlbwi (void);
464 29929e34 ths
void r4k_do_tlbwr (void);
465 29929e34 ths
void r4k_do_tlbp (void);
466 29929e34 ths
void r4k_do_tlbr (void);
467 33d68b5f ths
void mips_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...));
468 33d68b5f ths
469 647de6ca ths
void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
470 647de6ca ths
                          int unused);
471 647de6ca ths
472 9467d44c ths
#define CPUState CPUMIPSState
473 9467d44c ths
#define cpu_init cpu_mips_init
474 9467d44c ths
#define cpu_exec cpu_mips_exec
475 9467d44c ths
#define cpu_gen_code cpu_mips_gen_code
476 9467d44c ths
#define cpu_signal_handler cpu_mips_signal_handler
477 c732abe2 j_mayer
#define cpu_list mips_cpu_list
478 9467d44c ths
479 b3c7724c pbrook
#define CPU_SAVE_VERSION 3
480 b3c7724c pbrook
481 623a930e ths
/* MMU modes definitions. We carefully match the indices with our
482 623a930e ths
   hflags layout. */
483 6ebbf390 j_mayer
#define MMU_MODE0_SUFFIX _kernel
484 623a930e ths
#define MMU_MODE1_SUFFIX _super
485 623a930e ths
#define MMU_MODE2_SUFFIX _user
486 623a930e ths
#define MMU_USER_IDX 2
487 6ebbf390 j_mayer
static inline int cpu_mmu_index (CPUState *env)
488 6ebbf390 j_mayer
{
489 623a930e ths
    return env->hflags & MIPS_HFLAG_KSU;
490 6ebbf390 j_mayer
}
491 6ebbf390 j_mayer
492 6e68e076 pbrook
static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
493 6e68e076 pbrook
{
494 f8ed7070 pbrook
    if (newsp)
495 b5dc7732 ths
        env->active_tc.gpr[29] = newsp;
496 b5dc7732 ths
    env->active_tc.gpr[7] = 0;
497 b5dc7732 ths
    env->active_tc.gpr[2] = 0;
498 6e68e076 pbrook
}
499 6e68e076 pbrook
500 6af0bf9c bellard
#include "cpu-all.h"
501 6af0bf9c bellard
502 6af0bf9c bellard
/* Memory access type :
503 6af0bf9c bellard
 * may be needed for precise access rights control and precise exceptions.
504 6af0bf9c bellard
 */
505 6af0bf9c bellard
enum {
506 6af0bf9c bellard
    /* 1 bit to define user level / supervisor access */
507 6af0bf9c bellard
    ACCESS_USER  = 0x00,
508 6af0bf9c bellard
    ACCESS_SUPER = 0x01,
509 6af0bf9c bellard
    /* 1 bit to indicate direction */
510 6af0bf9c bellard
    ACCESS_STORE = 0x02,
511 6af0bf9c bellard
    /* Type of instruction that generated the access */
512 6af0bf9c bellard
    ACCESS_CODE  = 0x10, /* Code fetch access                */
513 6af0bf9c bellard
    ACCESS_INT   = 0x20, /* Integer load/store access        */
514 6af0bf9c bellard
    ACCESS_FLOAT = 0x30, /* floating point load/store access */
515 6af0bf9c bellard
};
516 6af0bf9c bellard
517 6af0bf9c bellard
/* Exceptions */
518 6af0bf9c bellard
enum {
519 6af0bf9c bellard
    EXCP_NONE          = -1,
520 6af0bf9c bellard
    EXCP_RESET         = 0,
521 6af0bf9c bellard
    EXCP_SRESET,
522 6af0bf9c bellard
    EXCP_DSS,
523 6af0bf9c bellard
    EXCP_DINT,
524 14e51cc7 ths
    EXCP_DDBL,
525 14e51cc7 ths
    EXCP_DDBS,
526 6af0bf9c bellard
    EXCP_NMI,
527 6af0bf9c bellard
    EXCP_MCHECK,
528 14e51cc7 ths
    EXCP_EXT_INTERRUPT, /* 8 */
529 6af0bf9c bellard
    EXCP_DFWATCH,
530 14e51cc7 ths
    EXCP_DIB,
531 6af0bf9c bellard
    EXCP_IWATCH,
532 6af0bf9c bellard
    EXCP_AdEL,
533 6af0bf9c bellard
    EXCP_AdES,
534 6af0bf9c bellard
    EXCP_TLBF,
535 6af0bf9c bellard
    EXCP_IBE,
536 14e51cc7 ths
    EXCP_DBp, /* 16 */
537 6af0bf9c bellard
    EXCP_SYSCALL,
538 14e51cc7 ths
    EXCP_BREAK,
539 4ad40f36 bellard
    EXCP_CpU,
540 6af0bf9c bellard
    EXCP_RI,
541 6af0bf9c bellard
    EXCP_OVERFLOW,
542 6af0bf9c bellard
    EXCP_TRAP,
543 5a5012ec ths
    EXCP_FPE,
544 14e51cc7 ths
    EXCP_DWATCH, /* 24 */
545 6af0bf9c bellard
    EXCP_LTLBL,
546 6af0bf9c bellard
    EXCP_TLBL,
547 6af0bf9c bellard
    EXCP_TLBS,
548 6af0bf9c bellard
    EXCP_DBE,
549 ead9360e ths
    EXCP_THREAD,
550 14e51cc7 ths
    EXCP_MDMX,
551 14e51cc7 ths
    EXCP_C2E,
552 14e51cc7 ths
    EXCP_CACHE, /* 32 */
553 14e51cc7 ths
554 14e51cc7 ths
    EXCP_LAST = EXCP_CACHE,
555 6af0bf9c bellard
};
556 6af0bf9c bellard
557 6af0bf9c bellard
int cpu_mips_exec(CPUMIPSState *s);
558 aaed909a bellard
CPUMIPSState *cpu_mips_init(const char *cpu_model);
559 6af0bf9c bellard
uint32_t cpu_mips_get_clock (void);
560 388bb21a ths
int cpu_mips_signal_handler(int host_signum, void *pinfo, void *puc);
561 6af0bf9c bellard
562 2e70f6ef pbrook
#define CPU_PC_FROM_TB(env, tb) do { \
563 2e70f6ef pbrook
    env->active_tc.PC = tb->pc; \
564 2e70f6ef pbrook
    env->hflags &= ~MIPS_HFLAG_BMASK; \
565 2e70f6ef pbrook
    env->hflags |= tb->flags & MIPS_HFLAG_BMASK; \
566 2e70f6ef pbrook
    } while (0)
567 2e70f6ef pbrook
568 6af0bf9c bellard
#endif /* !defined (__MIPS_CPU_H__) */