Statistics
| Branch: | Revision:

root / hw / msix.c @ 0f8151cb

History | View | Annotate | Download (11.9 kB)

1 02eb84d0 Michael S. Tsirkin
/*
2 02eb84d0 Michael S. Tsirkin
 * MSI-X device support
3 02eb84d0 Michael S. Tsirkin
 *
4 02eb84d0 Michael S. Tsirkin
 * This module includes support for MSI-X in pci devices.
5 02eb84d0 Michael S. Tsirkin
 *
6 02eb84d0 Michael S. Tsirkin
 * Author: Michael S. Tsirkin <mst@redhat.com>
7 02eb84d0 Michael S. Tsirkin
 *
8 02eb84d0 Michael S. Tsirkin
 *  Copyright (c) 2009, Red Hat Inc, Michael S. Tsirkin (mst@redhat.com)
9 02eb84d0 Michael S. Tsirkin
 *
10 02eb84d0 Michael S. Tsirkin
 * This work is licensed under the terms of the GNU GPL, version 2.  See
11 02eb84d0 Michael S. Tsirkin
 * the COPYING file in the top-level directory.
12 02eb84d0 Michael S. Tsirkin
 */
13 02eb84d0 Michael S. Tsirkin
14 02eb84d0 Michael S. Tsirkin
#include "hw.h"
15 02eb84d0 Michael S. Tsirkin
#include "msix.h"
16 02eb84d0 Michael S. Tsirkin
#include "pci.h"
17 bf1b0071 Blue Swirl
#include "range.h"
18 02eb84d0 Michael S. Tsirkin
19 02eb84d0 Michael S. Tsirkin
/* MSI-X capability structure */
20 02eb84d0 Michael S. Tsirkin
#define MSIX_TABLE_OFFSET 4
21 02eb84d0 Michael S. Tsirkin
#define MSIX_PBA_OFFSET 8
22 02eb84d0 Michael S. Tsirkin
#define MSIX_CAP_LENGTH 12
23 02eb84d0 Michael S. Tsirkin
24 2760952b Michael S. Tsirkin
/* MSI enable bit and maskall bit are in byte 1 in FLAGS register */
25 2760952b Michael S. Tsirkin
#define MSIX_CONTROL_OFFSET (PCI_MSIX_FLAGS + 1)
26 02eb84d0 Michael S. Tsirkin
#define MSIX_ENABLE_MASK (PCI_MSIX_FLAGS_ENABLE >> 8)
27 5b5cb086 Michael S. Tsirkin
#define MSIX_MASKALL_MASK (PCI_MSIX_FLAGS_MASKALL >> 8)
28 02eb84d0 Michael S. Tsirkin
29 02eb84d0 Michael S. Tsirkin
/* MSI-X table format */
30 02eb84d0 Michael S. Tsirkin
#define MSIX_MSG_ADDR 0
31 02eb84d0 Michael S. Tsirkin
#define MSIX_MSG_UPPER_ADDR 4
32 02eb84d0 Michael S. Tsirkin
#define MSIX_MSG_DATA 8
33 02eb84d0 Michael S. Tsirkin
#define MSIX_VECTOR_CTRL 12
34 02eb84d0 Michael S. Tsirkin
#define MSIX_ENTRY_SIZE 16
35 02eb84d0 Michael S. Tsirkin
#define MSIX_VECTOR_MASK 0x1
36 5a1fc5e8 Michael S. Tsirkin
37 5a1fc5e8 Michael S. Tsirkin
/* How much space does an MSIX table need. */
38 5a1fc5e8 Michael S. Tsirkin
/* The spec requires giving the table structure
39 5a1fc5e8 Michael S. Tsirkin
 * a 4K aligned region all by itself. */
40 5a1fc5e8 Michael S. Tsirkin
#define MSIX_PAGE_SIZE 0x1000
41 5a1fc5e8 Michael S. Tsirkin
/* Reserve second half of the page for pending bits */
42 5a1fc5e8 Michael S. Tsirkin
#define MSIX_PAGE_PENDING (MSIX_PAGE_SIZE / 2)
43 02eb84d0 Michael S. Tsirkin
#define MSIX_MAX_ENTRIES 32
44 02eb84d0 Michael S. Tsirkin
45 02eb84d0 Michael S. Tsirkin
46 02eb84d0 Michael S. Tsirkin
/* Flag for interrupt controller to declare MSI-X support */
47 02eb84d0 Michael S. Tsirkin
int msix_supported;
48 02eb84d0 Michael S. Tsirkin
49 02eb84d0 Michael S. Tsirkin
/* Add MSI-X capability to the config space for the device. */
50 02eb84d0 Michael S. Tsirkin
/* Given a bar and its size, add MSI-X table on top of it
51 02eb84d0 Michael S. Tsirkin
 * and fill MSI-X capability in the config space.
52 02eb84d0 Michael S. Tsirkin
 * Original bar size must be a power of 2 or 0.
53 02eb84d0 Michael S. Tsirkin
 * New bar size is returned. */
54 02eb84d0 Michael S. Tsirkin
static int msix_add_config(struct PCIDevice *pdev, unsigned short nentries,
55 02eb84d0 Michael S. Tsirkin
                           unsigned bar_nr, unsigned bar_size)
56 02eb84d0 Michael S. Tsirkin
{
57 02eb84d0 Michael S. Tsirkin
    int config_offset;
58 02eb84d0 Michael S. Tsirkin
    uint8_t *config;
59 02eb84d0 Michael S. Tsirkin
    uint32_t new_size;
60 02eb84d0 Michael S. Tsirkin
61 02eb84d0 Michael S. Tsirkin
    if (nentries < 1 || nentries > PCI_MSIX_FLAGS_QSIZE + 1)
62 02eb84d0 Michael S. Tsirkin
        return -EINVAL;
63 02eb84d0 Michael S. Tsirkin
    if (bar_size > 0x80000000)
64 02eb84d0 Michael S. Tsirkin
        return -ENOSPC;
65 02eb84d0 Michael S. Tsirkin
66 02eb84d0 Michael S. Tsirkin
    /* Add space for MSI-X structures */
67 5e520a7d Blue Swirl
    if (!bar_size) {
68 5a1fc5e8 Michael S. Tsirkin
        new_size = MSIX_PAGE_SIZE;
69 5a1fc5e8 Michael S. Tsirkin
    } else if (bar_size < MSIX_PAGE_SIZE) {
70 5a1fc5e8 Michael S. Tsirkin
        bar_size = MSIX_PAGE_SIZE;
71 5a1fc5e8 Michael S. Tsirkin
        new_size = MSIX_PAGE_SIZE * 2;
72 5a1fc5e8 Michael S. Tsirkin
    } else {
73 02eb84d0 Michael S. Tsirkin
        new_size = bar_size * 2;
74 5a1fc5e8 Michael S. Tsirkin
    }
75 02eb84d0 Michael S. Tsirkin
76 02eb84d0 Michael S. Tsirkin
    pdev->msix_bar_size = new_size;
77 02eb84d0 Michael S. Tsirkin
    config_offset = pci_add_capability(pdev, PCI_CAP_ID_MSIX, MSIX_CAP_LENGTH);
78 02eb84d0 Michael S. Tsirkin
    if (config_offset < 0)
79 02eb84d0 Michael S. Tsirkin
        return config_offset;
80 02eb84d0 Michael S. Tsirkin
    config = pdev->config + config_offset;
81 02eb84d0 Michael S. Tsirkin
82 02eb84d0 Michael S. Tsirkin
    pci_set_word(config + PCI_MSIX_FLAGS, nentries - 1);
83 02eb84d0 Michael S. Tsirkin
    /* Table on top of BAR */
84 02eb84d0 Michael S. Tsirkin
    pci_set_long(config + MSIX_TABLE_OFFSET, bar_size | bar_nr);
85 02eb84d0 Michael S. Tsirkin
    /* Pending bits on top of that */
86 5a1fc5e8 Michael S. Tsirkin
    pci_set_long(config + MSIX_PBA_OFFSET, (bar_size + MSIX_PAGE_PENDING) |
87 5a1fc5e8 Michael S. Tsirkin
                 bar_nr);
88 02eb84d0 Michael S. Tsirkin
    pdev->msix_cap = config_offset;
89 02eb84d0 Michael S. Tsirkin
    /* Make flags bit writeable. */
90 5b5cb086 Michael S. Tsirkin
    pdev->wmask[config_offset + MSIX_CONTROL_OFFSET] |= MSIX_ENABLE_MASK |
91 5b5cb086 Michael S. Tsirkin
            MSIX_MASKALL_MASK;
92 02eb84d0 Michael S. Tsirkin
    return 0;
93 02eb84d0 Michael S. Tsirkin
}
94 02eb84d0 Michael S. Tsirkin
95 c227f099 Anthony Liguori
static uint32_t msix_mmio_readl(void *opaque, target_phys_addr_t addr)
96 02eb84d0 Michael S. Tsirkin
{
97 02eb84d0 Michael S. Tsirkin
    PCIDevice *dev = opaque;
98 76f5159d Michael S. Tsirkin
    unsigned int offset = addr & (MSIX_PAGE_SIZE - 1) & ~0x3;
99 02eb84d0 Michael S. Tsirkin
    void *page = dev->msix_table_page;
100 02eb84d0 Michael S. Tsirkin
101 76f5159d Michael S. Tsirkin
    return pci_get_long(page + offset);
102 02eb84d0 Michael S. Tsirkin
}
103 02eb84d0 Michael S. Tsirkin
104 c227f099 Anthony Liguori
static uint32_t msix_mmio_read_unallowed(void *opaque, target_phys_addr_t addr)
105 02eb84d0 Michael S. Tsirkin
{
106 02eb84d0 Michael S. Tsirkin
    fprintf(stderr, "MSI-X: only dword read is allowed!\n");
107 02eb84d0 Michael S. Tsirkin
    return 0;
108 02eb84d0 Michael S. Tsirkin
}
109 02eb84d0 Michael S. Tsirkin
110 02eb84d0 Michael S. Tsirkin
static uint8_t msix_pending_mask(int vector)
111 02eb84d0 Michael S. Tsirkin
{
112 02eb84d0 Michael S. Tsirkin
    return 1 << (vector % 8);
113 02eb84d0 Michael S. Tsirkin
}
114 02eb84d0 Michael S. Tsirkin
115 02eb84d0 Michael S. Tsirkin
static uint8_t *msix_pending_byte(PCIDevice *dev, int vector)
116 02eb84d0 Michael S. Tsirkin
{
117 5a1fc5e8 Michael S. Tsirkin
    return dev->msix_table_page + MSIX_PAGE_PENDING + vector / 8;
118 02eb84d0 Michael S. Tsirkin
}
119 02eb84d0 Michael S. Tsirkin
120 02eb84d0 Michael S. Tsirkin
static int msix_is_pending(PCIDevice *dev, int vector)
121 02eb84d0 Michael S. Tsirkin
{
122 02eb84d0 Michael S. Tsirkin
    return *msix_pending_byte(dev, vector) & msix_pending_mask(vector);
123 02eb84d0 Michael S. Tsirkin
}
124 02eb84d0 Michael S. Tsirkin
125 02eb84d0 Michael S. Tsirkin
static void msix_set_pending(PCIDevice *dev, int vector)
126 02eb84d0 Michael S. Tsirkin
{
127 02eb84d0 Michael S. Tsirkin
    *msix_pending_byte(dev, vector) |= msix_pending_mask(vector);
128 02eb84d0 Michael S. Tsirkin
}
129 02eb84d0 Michael S. Tsirkin
130 02eb84d0 Michael S. Tsirkin
static void msix_clr_pending(PCIDevice *dev, int vector)
131 02eb84d0 Michael S. Tsirkin
{
132 02eb84d0 Michael S. Tsirkin
    *msix_pending_byte(dev, vector) &= ~msix_pending_mask(vector);
133 02eb84d0 Michael S. Tsirkin
}
134 02eb84d0 Michael S. Tsirkin
135 5b5cb086 Michael S. Tsirkin
static int msix_function_masked(PCIDevice *dev)
136 5b5cb086 Michael S. Tsirkin
{
137 5b5cb086 Michael S. Tsirkin
    return dev->config[dev->msix_cap + MSIX_CONTROL_OFFSET] & MSIX_MASKALL_MASK;
138 5b5cb086 Michael S. Tsirkin
}
139 5b5cb086 Michael S. Tsirkin
140 02eb84d0 Michael S. Tsirkin
static int msix_is_masked(PCIDevice *dev, int vector)
141 02eb84d0 Michael S. Tsirkin
{
142 02eb84d0 Michael S. Tsirkin
    unsigned offset = vector * MSIX_ENTRY_SIZE + MSIX_VECTOR_CTRL;
143 5b5cb086 Michael S. Tsirkin
    return msix_function_masked(dev) ||
144 5b5cb086 Michael S. Tsirkin
           dev->msix_table_page[offset] & MSIX_VECTOR_MASK;
145 5b5cb086 Michael S. Tsirkin
}
146 5b5cb086 Michael S. Tsirkin
147 5b5cb086 Michael S. Tsirkin
static void msix_handle_mask_update(PCIDevice *dev, int vector)
148 5b5cb086 Michael S. Tsirkin
{
149 5b5cb086 Michael S. Tsirkin
    if (!msix_is_masked(dev, vector) && msix_is_pending(dev, vector)) {
150 5b5cb086 Michael S. Tsirkin
        msix_clr_pending(dev, vector);
151 5b5cb086 Michael S. Tsirkin
        msix_notify(dev, vector);
152 5b5cb086 Michael S. Tsirkin
    }
153 5b5cb086 Michael S. Tsirkin
}
154 5b5cb086 Michael S. Tsirkin
155 5b5cb086 Michael S. Tsirkin
/* Handle MSI-X capability config write. */
156 5b5cb086 Michael S. Tsirkin
void msix_write_config(PCIDevice *dev, uint32_t addr,
157 5b5cb086 Michael S. Tsirkin
                       uint32_t val, int len)
158 5b5cb086 Michael S. Tsirkin
{
159 5b5cb086 Michael S. Tsirkin
    unsigned enable_pos = dev->msix_cap + MSIX_CONTROL_OFFSET;
160 5b5cb086 Michael S. Tsirkin
    int vector;
161 5b5cb086 Michael S. Tsirkin
162 98a3cb02 Isaku Yamahata
    if (!range_covers_byte(addr, len, enable_pos)) {
163 5b5cb086 Michael S. Tsirkin
        return;
164 5b5cb086 Michael S. Tsirkin
    }
165 5b5cb086 Michael S. Tsirkin
166 5b5cb086 Michael S. Tsirkin
    if (!msix_enabled(dev)) {
167 5b5cb086 Michael S. Tsirkin
        return;
168 5b5cb086 Michael S. Tsirkin
    }
169 5b5cb086 Michael S. Tsirkin
170 5b5cb086 Michael S. Tsirkin
    qemu_set_irq(dev->irq[0], 0);
171 5b5cb086 Michael S. Tsirkin
172 5b5cb086 Michael S. Tsirkin
    if (msix_function_masked(dev)) {
173 5b5cb086 Michael S. Tsirkin
        return;
174 5b5cb086 Michael S. Tsirkin
    }
175 5b5cb086 Michael S. Tsirkin
176 5b5cb086 Michael S. Tsirkin
    for (vector = 0; vector < dev->msix_entries_nr; ++vector) {
177 5b5cb086 Michael S. Tsirkin
        msix_handle_mask_update(dev, vector);
178 5b5cb086 Michael S. Tsirkin
    }
179 02eb84d0 Michael S. Tsirkin
}
180 02eb84d0 Michael S. Tsirkin
181 c227f099 Anthony Liguori
static void msix_mmio_writel(void *opaque, target_phys_addr_t addr,
182 02eb84d0 Michael S. Tsirkin
                             uint32_t val)
183 02eb84d0 Michael S. Tsirkin
{
184 02eb84d0 Michael S. Tsirkin
    PCIDevice *dev = opaque;
185 76f5159d Michael S. Tsirkin
    unsigned int offset = addr & (MSIX_PAGE_SIZE - 1) & ~0x3;
186 02eb84d0 Michael S. Tsirkin
    int vector = offset / MSIX_ENTRY_SIZE;
187 76f5159d Michael S. Tsirkin
    pci_set_long(dev->msix_table_page + offset, val);
188 5b5cb086 Michael S. Tsirkin
    msix_handle_mask_update(dev, vector);
189 02eb84d0 Michael S. Tsirkin
}
190 02eb84d0 Michael S. Tsirkin
191 c227f099 Anthony Liguori
static void msix_mmio_write_unallowed(void *opaque, target_phys_addr_t addr,
192 02eb84d0 Michael S. Tsirkin
                                      uint32_t val)
193 02eb84d0 Michael S. Tsirkin
{
194 02eb84d0 Michael S. Tsirkin
    fprintf(stderr, "MSI-X: only dword write is allowed!\n");
195 02eb84d0 Michael S. Tsirkin
}
196 02eb84d0 Michael S. Tsirkin
197 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const msix_mmio_write[] = {
198 02eb84d0 Michael S. Tsirkin
    msix_mmio_write_unallowed, msix_mmio_write_unallowed, msix_mmio_writel
199 02eb84d0 Michael S. Tsirkin
};
200 02eb84d0 Michael S. Tsirkin
201 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const msix_mmio_read[] = {
202 02eb84d0 Michael S. Tsirkin
    msix_mmio_read_unallowed, msix_mmio_read_unallowed, msix_mmio_readl
203 02eb84d0 Michael S. Tsirkin
};
204 02eb84d0 Michael S. Tsirkin
205 02eb84d0 Michael S. Tsirkin
/* Should be called from device's map method. */
206 02eb84d0 Michael S. Tsirkin
void msix_mmio_map(PCIDevice *d, int region_num,
207 6e355d90 Isaku Yamahata
                   pcibus_t addr, pcibus_t size, int type)
208 02eb84d0 Michael S. Tsirkin
{
209 02eb84d0 Michael S. Tsirkin
    uint8_t *config = d->config + d->msix_cap;
210 02eb84d0 Michael S. Tsirkin
    uint32_t table = pci_get_long(config + MSIX_TABLE_OFFSET);
211 5a1fc5e8 Michael S. Tsirkin
    uint32_t offset = table & ~(MSIX_PAGE_SIZE - 1);
212 02eb84d0 Michael S. Tsirkin
    /* TODO: for assigned devices, we'll want to make it possible to map
213 02eb84d0 Michael S. Tsirkin
     * pending bits separately in case they are in a separate bar. */
214 02eb84d0 Michael S. Tsirkin
    int table_bir = table & PCI_MSIX_FLAGS_BIRMASK;
215 02eb84d0 Michael S. Tsirkin
216 02eb84d0 Michael S. Tsirkin
    if (table_bir != region_num)
217 02eb84d0 Michael S. Tsirkin
        return;
218 02eb84d0 Michael S. Tsirkin
    if (size <= offset)
219 02eb84d0 Michael S. Tsirkin
        return;
220 02eb84d0 Michael S. Tsirkin
    cpu_register_physical_memory(addr + offset, size - offset,
221 02eb84d0 Michael S. Tsirkin
                                 d->msix_mmio_index);
222 02eb84d0 Michael S. Tsirkin
}
223 02eb84d0 Michael S. Tsirkin
224 ae1be0bb Michael S. Tsirkin
static void msix_mask_all(struct PCIDevice *dev, unsigned nentries)
225 ae1be0bb Michael S. Tsirkin
{
226 ae1be0bb Michael S. Tsirkin
    int vector;
227 ae1be0bb Michael S. Tsirkin
    for (vector = 0; vector < nentries; ++vector) {
228 ae1be0bb Michael S. Tsirkin
        unsigned offset = vector * MSIX_ENTRY_SIZE + MSIX_VECTOR_CTRL;
229 ae1be0bb Michael S. Tsirkin
        dev->msix_table_page[offset] |= MSIX_VECTOR_MASK;
230 ae1be0bb Michael S. Tsirkin
    }
231 ae1be0bb Michael S. Tsirkin
}
232 ae1be0bb Michael S. Tsirkin
233 02eb84d0 Michael S. Tsirkin
/* Initialize the MSI-X structures. Note: if MSI-X is supported, BAR size is
234 02eb84d0 Michael S. Tsirkin
 * modified, it should be retrieved with msix_bar_size. */
235 02eb84d0 Michael S. Tsirkin
int msix_init(struct PCIDevice *dev, unsigned short nentries,
236 5a1fc5e8 Michael S. Tsirkin
              unsigned bar_nr, unsigned bar_size)
237 02eb84d0 Michael S. Tsirkin
{
238 02eb84d0 Michael S. Tsirkin
    int ret;
239 02eb84d0 Michael S. Tsirkin
    /* Nothing to do if MSI is not supported by interrupt controller */
240 02eb84d0 Michael S. Tsirkin
    if (!msix_supported)
241 02eb84d0 Michael S. Tsirkin
        return -ENOTSUP;
242 02eb84d0 Michael S. Tsirkin
243 02eb84d0 Michael S. Tsirkin
    if (nentries > MSIX_MAX_ENTRIES)
244 02eb84d0 Michael S. Tsirkin
        return -EINVAL;
245 02eb84d0 Michael S. Tsirkin
246 02eb84d0 Michael S. Tsirkin
    dev->msix_entry_used = qemu_mallocz(MSIX_MAX_ENTRIES *
247 02eb84d0 Michael S. Tsirkin
                                        sizeof *dev->msix_entry_used);
248 02eb84d0 Michael S. Tsirkin
249 5a1fc5e8 Michael S. Tsirkin
    dev->msix_table_page = qemu_mallocz(MSIX_PAGE_SIZE);
250 ae1be0bb Michael S. Tsirkin
    msix_mask_all(dev, nentries);
251 02eb84d0 Michael S. Tsirkin
252 02eb84d0 Michael S. Tsirkin
    dev->msix_mmio_index = cpu_register_io_memory(msix_mmio_read,
253 02eb84d0 Michael S. Tsirkin
                                                  msix_mmio_write, dev);
254 02eb84d0 Michael S. Tsirkin
    if (dev->msix_mmio_index == -1) {
255 02eb84d0 Michael S. Tsirkin
        ret = -EBUSY;
256 02eb84d0 Michael S. Tsirkin
        goto err_index;
257 02eb84d0 Michael S. Tsirkin
    }
258 02eb84d0 Michael S. Tsirkin
259 02eb84d0 Michael S. Tsirkin
    dev->msix_entries_nr = nentries;
260 02eb84d0 Michael S. Tsirkin
    ret = msix_add_config(dev, nentries, bar_nr, bar_size);
261 02eb84d0 Michael S. Tsirkin
    if (ret)
262 02eb84d0 Michael S. Tsirkin
        goto err_config;
263 02eb84d0 Michael S. Tsirkin
264 02eb84d0 Michael S. Tsirkin
    dev->cap_present |= QEMU_PCI_CAP_MSIX;
265 02eb84d0 Michael S. Tsirkin
    return 0;
266 02eb84d0 Michael S. Tsirkin
267 02eb84d0 Michael S. Tsirkin
err_config:
268 3174ecd1 Michael S. Tsirkin
    dev->msix_entries_nr = 0;
269 02eb84d0 Michael S. Tsirkin
    cpu_unregister_io_memory(dev->msix_mmio_index);
270 02eb84d0 Michael S. Tsirkin
err_index:
271 02eb84d0 Michael S. Tsirkin
    qemu_free(dev->msix_table_page);
272 02eb84d0 Michael S. Tsirkin
    dev->msix_table_page = NULL;
273 02eb84d0 Michael S. Tsirkin
    qemu_free(dev->msix_entry_used);
274 02eb84d0 Michael S. Tsirkin
    dev->msix_entry_used = NULL;
275 02eb84d0 Michael S. Tsirkin
    return ret;
276 02eb84d0 Michael S. Tsirkin
}
277 02eb84d0 Michael S. Tsirkin
278 98304c84 Michael S. Tsirkin
static void msix_free_irq_entries(PCIDevice *dev)
279 98304c84 Michael S. Tsirkin
{
280 98304c84 Michael S. Tsirkin
    int vector;
281 98304c84 Michael S. Tsirkin
282 98304c84 Michael S. Tsirkin
    for (vector = 0; vector < dev->msix_entries_nr; ++vector) {
283 98304c84 Michael S. Tsirkin
        dev->msix_entry_used[vector] = 0;
284 98304c84 Michael S. Tsirkin
        msix_clr_pending(dev, vector);
285 98304c84 Michael S. Tsirkin
    }
286 98304c84 Michael S. Tsirkin
}
287 98304c84 Michael S. Tsirkin
288 02eb84d0 Michael S. Tsirkin
/* Clean up resources for the device. */
289 02eb84d0 Michael S. Tsirkin
int msix_uninit(PCIDevice *dev)
290 02eb84d0 Michael S. Tsirkin
{
291 02eb84d0 Michael S. Tsirkin
    if (!(dev->cap_present & QEMU_PCI_CAP_MSIX))
292 02eb84d0 Michael S. Tsirkin
        return 0;
293 02eb84d0 Michael S. Tsirkin
    pci_del_capability(dev, PCI_CAP_ID_MSIX, MSIX_CAP_LENGTH);
294 02eb84d0 Michael S. Tsirkin
    dev->msix_cap = 0;
295 02eb84d0 Michael S. Tsirkin
    msix_free_irq_entries(dev);
296 02eb84d0 Michael S. Tsirkin
    dev->msix_entries_nr = 0;
297 02eb84d0 Michael S. Tsirkin
    cpu_unregister_io_memory(dev->msix_mmio_index);
298 02eb84d0 Michael S. Tsirkin
    qemu_free(dev->msix_table_page);
299 02eb84d0 Michael S. Tsirkin
    dev->msix_table_page = NULL;
300 02eb84d0 Michael S. Tsirkin
    qemu_free(dev->msix_entry_used);
301 02eb84d0 Michael S. Tsirkin
    dev->msix_entry_used = NULL;
302 02eb84d0 Michael S. Tsirkin
    dev->cap_present &= ~QEMU_PCI_CAP_MSIX;
303 02eb84d0 Michael S. Tsirkin
    return 0;
304 02eb84d0 Michael S. Tsirkin
}
305 02eb84d0 Michael S. Tsirkin
306 02eb84d0 Michael S. Tsirkin
void msix_save(PCIDevice *dev, QEMUFile *f)
307 02eb84d0 Michael S. Tsirkin
{
308 9a3e12c8 Michael S. Tsirkin
    unsigned n = dev->msix_entries_nr;
309 9a3e12c8 Michael S. Tsirkin
310 72755a70 Michael S. Tsirkin
    if (!(dev->cap_present & QEMU_PCI_CAP_MSIX)) {
311 9a3e12c8 Michael S. Tsirkin
        return;
312 72755a70 Michael S. Tsirkin
    }
313 9a3e12c8 Michael S. Tsirkin
314 9a3e12c8 Michael S. Tsirkin
    qemu_put_buffer(f, dev->msix_table_page, n * MSIX_ENTRY_SIZE);
315 5a1fc5e8 Michael S. Tsirkin
    qemu_put_buffer(f, dev->msix_table_page + MSIX_PAGE_PENDING, (n + 7) / 8);
316 02eb84d0 Michael S. Tsirkin
}
317 02eb84d0 Michael S. Tsirkin
318 02eb84d0 Michael S. Tsirkin
/* Should be called after restoring the config space. */
319 02eb84d0 Michael S. Tsirkin
void msix_load(PCIDevice *dev, QEMUFile *f)
320 02eb84d0 Michael S. Tsirkin
{
321 02eb84d0 Michael S. Tsirkin
    unsigned n = dev->msix_entries_nr;
322 02eb84d0 Michael S. Tsirkin
323 98846d73 Blue Swirl
    if (!(dev->cap_present & QEMU_PCI_CAP_MSIX)) {
324 02eb84d0 Michael S. Tsirkin
        return;
325 98846d73 Blue Swirl
    }
326 02eb84d0 Michael S. Tsirkin
327 4bfd1712 Michael S. Tsirkin
    msix_free_irq_entries(dev);
328 02eb84d0 Michael S. Tsirkin
    qemu_get_buffer(f, dev->msix_table_page, n * MSIX_ENTRY_SIZE);
329 5a1fc5e8 Michael S. Tsirkin
    qemu_get_buffer(f, dev->msix_table_page + MSIX_PAGE_PENDING, (n + 7) / 8);
330 02eb84d0 Michael S. Tsirkin
}
331 02eb84d0 Michael S. Tsirkin
332 02eb84d0 Michael S. Tsirkin
/* Does device support MSI-X? */
333 02eb84d0 Michael S. Tsirkin
int msix_present(PCIDevice *dev)
334 02eb84d0 Michael S. Tsirkin
{
335 02eb84d0 Michael S. Tsirkin
    return dev->cap_present & QEMU_PCI_CAP_MSIX;
336 02eb84d0 Michael S. Tsirkin
}
337 02eb84d0 Michael S. Tsirkin
338 02eb84d0 Michael S. Tsirkin
/* Is MSI-X enabled? */
339 02eb84d0 Michael S. Tsirkin
int msix_enabled(PCIDevice *dev)
340 02eb84d0 Michael S. Tsirkin
{
341 02eb84d0 Michael S. Tsirkin
    return (dev->cap_present & QEMU_PCI_CAP_MSIX) &&
342 2760952b Michael S. Tsirkin
        (dev->config[dev->msix_cap + MSIX_CONTROL_OFFSET] &
343 02eb84d0 Michael S. Tsirkin
         MSIX_ENABLE_MASK);
344 02eb84d0 Michael S. Tsirkin
}
345 02eb84d0 Michael S. Tsirkin
346 02eb84d0 Michael S. Tsirkin
/* Size of bar where MSI-X table resides, or 0 if MSI-X not supported. */
347 02eb84d0 Michael S. Tsirkin
uint32_t msix_bar_size(PCIDevice *dev)
348 02eb84d0 Michael S. Tsirkin
{
349 02eb84d0 Michael S. Tsirkin
    return (dev->cap_present & QEMU_PCI_CAP_MSIX) ?
350 02eb84d0 Michael S. Tsirkin
        dev->msix_bar_size : 0;
351 02eb84d0 Michael S. Tsirkin
}
352 02eb84d0 Michael S. Tsirkin
353 02eb84d0 Michael S. Tsirkin
/* Send an MSI-X message */
354 02eb84d0 Michael S. Tsirkin
void msix_notify(PCIDevice *dev, unsigned vector)
355 02eb84d0 Michael S. Tsirkin
{
356 02eb84d0 Michael S. Tsirkin
    uint8_t *table_entry = dev->msix_table_page + vector * MSIX_ENTRY_SIZE;
357 02eb84d0 Michael S. Tsirkin
    uint64_t address;
358 02eb84d0 Michael S. Tsirkin
    uint32_t data;
359 02eb84d0 Michael S. Tsirkin
360 02eb84d0 Michael S. Tsirkin
    if (vector >= dev->msix_entries_nr || !dev->msix_entry_used[vector])
361 02eb84d0 Michael S. Tsirkin
        return;
362 02eb84d0 Michael S. Tsirkin
    if (msix_is_masked(dev, vector)) {
363 02eb84d0 Michael S. Tsirkin
        msix_set_pending(dev, vector);
364 02eb84d0 Michael S. Tsirkin
        return;
365 02eb84d0 Michael S. Tsirkin
    }
366 02eb84d0 Michael S. Tsirkin
367 02eb84d0 Michael S. Tsirkin
    address = pci_get_long(table_entry + MSIX_MSG_UPPER_ADDR);
368 02eb84d0 Michael S. Tsirkin
    address = (address << 32) | pci_get_long(table_entry + MSIX_MSG_ADDR);
369 02eb84d0 Michael S. Tsirkin
    data = pci_get_long(table_entry + MSIX_MSG_DATA);
370 02eb84d0 Michael S. Tsirkin
    stl_phys(address, data);
371 02eb84d0 Michael S. Tsirkin
}
372 02eb84d0 Michael S. Tsirkin
373 02eb84d0 Michael S. Tsirkin
void msix_reset(PCIDevice *dev)
374 02eb84d0 Michael S. Tsirkin
{
375 02eb84d0 Michael S. Tsirkin
    if (!(dev->cap_present & QEMU_PCI_CAP_MSIX))
376 02eb84d0 Michael S. Tsirkin
        return;
377 02eb84d0 Michael S. Tsirkin
    msix_free_irq_entries(dev);
378 2760952b Michael S. Tsirkin
    dev->config[dev->msix_cap + MSIX_CONTROL_OFFSET] &=
379 2760952b Michael S. Tsirkin
            ~dev->wmask[dev->msix_cap + MSIX_CONTROL_OFFSET];
380 5a1fc5e8 Michael S. Tsirkin
    memset(dev->msix_table_page, 0, MSIX_PAGE_SIZE);
381 ae1be0bb Michael S. Tsirkin
    msix_mask_all(dev, dev->msix_entries_nr);
382 02eb84d0 Michael S. Tsirkin
}
383 02eb84d0 Michael S. Tsirkin
384 02eb84d0 Michael S. Tsirkin
/* PCI spec suggests that devices make it possible for software to configure
385 02eb84d0 Michael S. Tsirkin
 * less vectors than supported by the device, but does not specify a standard
386 02eb84d0 Michael S. Tsirkin
 * mechanism for devices to do so.
387 02eb84d0 Michael S. Tsirkin
 *
388 02eb84d0 Michael S. Tsirkin
 * We support this by asking devices to declare vectors software is going to
389 02eb84d0 Michael S. Tsirkin
 * actually use, and checking this on the notification path. Devices that
390 02eb84d0 Michael S. Tsirkin
 * don't want to follow the spec suggestion can declare all vectors as used. */
391 02eb84d0 Michael S. Tsirkin
392 02eb84d0 Michael S. Tsirkin
/* Mark vector as used. */
393 02eb84d0 Michael S. Tsirkin
int msix_vector_use(PCIDevice *dev, unsigned vector)
394 02eb84d0 Michael S. Tsirkin
{
395 02eb84d0 Michael S. Tsirkin
    if (vector >= dev->msix_entries_nr)
396 02eb84d0 Michael S. Tsirkin
        return -EINVAL;
397 02eb84d0 Michael S. Tsirkin
    dev->msix_entry_used[vector]++;
398 02eb84d0 Michael S. Tsirkin
    return 0;
399 02eb84d0 Michael S. Tsirkin
}
400 02eb84d0 Michael S. Tsirkin
401 02eb84d0 Michael S. Tsirkin
/* Mark vector as unused. */
402 02eb84d0 Michael S. Tsirkin
void msix_vector_unuse(PCIDevice *dev, unsigned vector)
403 02eb84d0 Michael S. Tsirkin
{
404 98304c84 Michael S. Tsirkin
    if (vector >= dev->msix_entries_nr || !dev->msix_entry_used[vector]) {
405 98304c84 Michael S. Tsirkin
        return;
406 98304c84 Michael S. Tsirkin
    }
407 98304c84 Michael S. Tsirkin
    if (--dev->msix_entry_used[vector]) {
408 98304c84 Michael S. Tsirkin
        return;
409 98304c84 Michael S. Tsirkin
    }
410 98304c84 Michael S. Tsirkin
    msix_clr_pending(dev, vector);
411 02eb84d0 Michael S. Tsirkin
}
412 b5f28bca Michael S. Tsirkin
413 b5f28bca Michael S. Tsirkin
void msix_unuse_all_vectors(PCIDevice *dev)
414 b5f28bca Michael S. Tsirkin
{
415 b5f28bca Michael S. Tsirkin
    if (!(dev->cap_present & QEMU_PCI_CAP_MSIX))
416 b5f28bca Michael S. Tsirkin
        return;
417 b5f28bca Michael S. Tsirkin
    msix_free_irq_entries(dev);
418 b5f28bca Michael S. Tsirkin
}