Statistics
| Branch: | Revision:

root / hw / pxa.h @ 106627d0

History | View | Annotate | Download (6 kB)

1 c1713132 balrog
/*
2 c1713132 balrog
 * Intel XScale PXA255/270 processor support.
3 c1713132 balrog
 *
4 c1713132 balrog
 * Copyright (c) 2006 Openedhand Ltd.
5 c1713132 balrog
 * Written by Andrzej Zaborowski <balrog@zabor.org>
6 c1713132 balrog
 *
7 3efda49d balrog
 * This code is licenced under the GNU GPL v2.
8 c1713132 balrog
 */
9 c1713132 balrog
#ifndef PXA_H
10 c1713132 balrog
# define PXA_H                        "pxa.h"
11 c1713132 balrog
12 c1713132 balrog
/* Interrupt numbers */
13 c1713132 balrog
# define PXA2XX_PIC_SSP3        0
14 c1713132 balrog
# define PXA2XX_PIC_USBH2        2
15 c1713132 balrog
# define PXA2XX_PIC_USBH1        3
16 c1713132 balrog
# define PXA2XX_PIC_PWRI2C        6
17 c1713132 balrog
# define PXA25X_PIC_HWUART        7
18 c1713132 balrog
# define PXA27X_PIC_OST_4_11        7
19 c1713132 balrog
# define PXA2XX_PIC_GPIO_0        8
20 c1713132 balrog
# define PXA2XX_PIC_GPIO_1        9
21 c1713132 balrog
# define PXA2XX_PIC_GPIO_X        10
22 c1713132 balrog
# define PXA2XX_PIC_I2S         13
23 c1713132 balrog
# define PXA26X_PIC_ASSP        15
24 c1713132 balrog
# define PXA25X_PIC_NSSP        16
25 c1713132 balrog
# define PXA27X_PIC_SSP2        16
26 c1713132 balrog
# define PXA2XX_PIC_LCD                17
27 c1713132 balrog
# define PXA2XX_PIC_I2C                18
28 c1713132 balrog
# define PXA2XX_PIC_ICP                19
29 c1713132 balrog
# define PXA2XX_PIC_STUART        20
30 c1713132 balrog
# define PXA2XX_PIC_BTUART        21
31 c1713132 balrog
# define PXA2XX_PIC_FFUART        22
32 c1713132 balrog
# define PXA2XX_PIC_MMC                23
33 c1713132 balrog
# define PXA2XX_PIC_SSP                24
34 c1713132 balrog
# define PXA2XX_PIC_DMA                25
35 c1713132 balrog
# define PXA2XX_PIC_OST_0        26
36 c1713132 balrog
# define PXA2XX_PIC_RTC1HZ        30
37 c1713132 balrog
# define PXA2XX_PIC_RTCALARM        31
38 c1713132 balrog
39 c1713132 balrog
/* DMA requests */
40 c1713132 balrog
# define PXA2XX_RX_RQ_I2S        2
41 c1713132 balrog
# define PXA2XX_TX_RQ_I2S        3
42 c1713132 balrog
# define PXA2XX_RX_RQ_BTUART        4
43 c1713132 balrog
# define PXA2XX_TX_RQ_BTUART        5
44 c1713132 balrog
# define PXA2XX_RX_RQ_FFUART        6
45 c1713132 balrog
# define PXA2XX_TX_RQ_FFUART        7
46 c1713132 balrog
# define PXA2XX_RX_RQ_SSP1        13
47 c1713132 balrog
# define PXA2XX_TX_RQ_SSP1        14
48 c1713132 balrog
# define PXA2XX_RX_RQ_SSP2        15
49 c1713132 balrog
# define PXA2XX_TX_RQ_SSP2        16
50 c1713132 balrog
# define PXA2XX_RX_RQ_ICP        17
51 c1713132 balrog
# define PXA2XX_TX_RQ_ICP        18
52 c1713132 balrog
# define PXA2XX_RX_RQ_STUART        19
53 c1713132 balrog
# define PXA2XX_TX_RQ_STUART        20
54 c1713132 balrog
# define PXA2XX_RX_RQ_MMCI        21
55 c1713132 balrog
# define PXA2XX_TX_RQ_MMCI        22
56 c1713132 balrog
# define PXA2XX_USB_RQ(x)        ((x) + 24)
57 c1713132 balrog
# define PXA2XX_RX_RQ_SSP3        66
58 c1713132 balrog
# define PXA2XX_TX_RQ_SSP3        67
59 c1713132 balrog
60 d95b2f8d balrog
# define PXA2XX_SDRAM_BASE        0xa0000000
61 d95b2f8d balrog
# define PXA2XX_INTERNAL_BASE        0x5c000000
62 a07dec22 balrog
# define PXA2XX_INTERNAL_SIZE        0x40000
63 c1713132 balrog
64 c1713132 balrog
/* pxa2xx_pic.c */
65 c1713132 balrog
qemu_irq *pxa2xx_pic_init(target_phys_addr_t base, CPUState *env);
66 c1713132 balrog
67 a171fe39 balrog
/* pxa2xx_timer.c */
68 3f582262 balrog
void pxa25x_timer_init(target_phys_addr_t base, qemu_irq *irqs);
69 3f582262 balrog
void pxa27x_timer_init(target_phys_addr_t base, qemu_irq *irqs, qemu_irq irq4);
70 a171fe39 balrog
71 c1713132 balrog
/* pxa2xx_gpio.c */
72 c1713132 balrog
struct pxa2xx_gpio_info_s;
73 c1713132 balrog
struct pxa2xx_gpio_info_s *pxa2xx_gpio_init(target_phys_addr_t base,
74 c1713132 balrog
                CPUState *env, qemu_irq *pic, int lines);
75 38641a52 balrog
qemu_irq *pxa2xx_gpio_in_get(struct pxa2xx_gpio_info_s *s);
76 38641a52 balrog
void pxa2xx_gpio_out_set(struct pxa2xx_gpio_info_s *s,
77 38641a52 balrog
                int line, qemu_irq handler);
78 38641a52 balrog
void pxa2xx_gpio_read_notifier(struct pxa2xx_gpio_info_s *s, qemu_irq handler);
79 c1713132 balrog
80 c1713132 balrog
/* pxa2xx_dma.c */
81 c1713132 balrog
struct pxa2xx_dma_state_s;
82 c1713132 balrog
struct pxa2xx_dma_state_s *pxa255_dma_init(target_phys_addr_t base,
83 c1713132 balrog
                qemu_irq irq);
84 c1713132 balrog
struct pxa2xx_dma_state_s *pxa27x_dma_init(target_phys_addr_t base,
85 c1713132 balrog
                qemu_irq irq);
86 c1713132 balrog
void pxa2xx_dma_request(struct pxa2xx_dma_state_s *s, int req_num, int on);
87 c1713132 balrog
88 a171fe39 balrog
/* pxa2xx_lcd.c */
89 a171fe39 balrog
struct pxa2xx_lcdc_s;
90 a171fe39 balrog
struct pxa2xx_lcdc_s *pxa2xx_lcdc_init(target_phys_addr_t base,
91 a171fe39 balrog
                qemu_irq irq, DisplayState *ds);
92 38641a52 balrog
void pxa2xx_lcd_vsync_notifier(struct pxa2xx_lcdc_s *s, qemu_irq handler);
93 a171fe39 balrog
void pxa2xx_lcdc_oritentation(void *opaque, int angle);
94 a171fe39 balrog
95 a171fe39 balrog
/* pxa2xx_mmci.c */
96 a171fe39 balrog
struct pxa2xx_mmci_s;
97 a171fe39 balrog
struct pxa2xx_mmci_s *pxa2xx_mmci_init(target_phys_addr_t base,
98 87ecb68b pbrook
                BlockDriverState *bd, qemu_irq irq, void *dma);
99 02ce600c balrog
void pxa2xx_mmci_handlers(struct pxa2xx_mmci_s *s, qemu_irq readonly,
100 02ce600c balrog
                qemu_irq coverswitch);
101 a171fe39 balrog
102 a171fe39 balrog
/* pxa2xx_pcmcia.c */
103 a171fe39 balrog
struct pxa2xx_pcmcia_s;
104 a171fe39 balrog
struct pxa2xx_pcmcia_s *pxa2xx_pcmcia_init(target_phys_addr_t base);
105 a171fe39 balrog
int pxa2xx_pcmcia_attach(void *opaque, struct pcmcia_card_s *card);
106 a171fe39 balrog
int pxa2xx_pcmcia_dettach(void *opaque);
107 a171fe39 balrog
void pxa2xx_pcmcia_set_irq_cb(void *opaque, qemu_irq irq, qemu_irq cd_irq);
108 a171fe39 balrog
109 c1713132 balrog
/* pxa2xx.c */
110 c1713132 balrog
struct pxa2xx_ssp_s;
111 c1713132 balrog
void pxa2xx_ssp_attach(struct pxa2xx_ssp_s *port,
112 c1713132 balrog
                uint32_t (*readfn)(void *opaque),
113 c1713132 balrog
                void (*writefn)(void *opaque, uint32_t value), void *opaque);
114 c1713132 balrog
115 3f582262 balrog
struct pxa2xx_i2c_s;
116 3f582262 balrog
struct pxa2xx_i2c_s *pxa2xx_i2c_init(target_phys_addr_t base,
117 2a163929 balrog
                qemu_irq irq, uint32_t page_size);
118 3f582262 balrog
i2c_bus *pxa2xx_i2c_bus(struct pxa2xx_i2c_s *s);
119 3f582262 balrog
120 c1713132 balrog
struct pxa2xx_i2s_s;
121 c1713132 balrog
struct pxa2xx_fir_s;
122 c1713132 balrog
123 c1713132 balrog
struct pxa2xx_state_s {
124 c1713132 balrog
    CPUState *env;
125 c1713132 balrog
    qemu_irq *pic;
126 38641a52 balrog
    qemu_irq reset;
127 c1713132 balrog
    struct pxa2xx_dma_state_s *dma;
128 c1713132 balrog
    struct pxa2xx_gpio_info_s *gpio;
129 a171fe39 balrog
    struct pxa2xx_lcdc_s *lcd;
130 c1713132 balrog
    struct pxa2xx_ssp_s **ssp;
131 3f582262 balrog
    struct pxa2xx_i2c_s *i2c[2];
132 a171fe39 balrog
    struct pxa2xx_mmci_s *mmc;
133 a171fe39 balrog
    struct pxa2xx_pcmcia_s *pcmcia[2];
134 c1713132 balrog
    struct pxa2xx_i2s_s *i2s;
135 c1713132 balrog
    struct pxa2xx_fir_s *fir;
136 c1713132 balrog
137 c1713132 balrog
    /* Power management */
138 c1713132 balrog
    target_phys_addr_t pm_base;
139 c1713132 balrog
    uint32_t pm_regs[0x40];
140 c1713132 balrog
141 c1713132 balrog
    /* Clock management */
142 c1713132 balrog
    target_phys_addr_t cm_base;
143 c1713132 balrog
    uint32_t cm_regs[4];
144 c1713132 balrog
    uint32_t clkcfg;
145 c1713132 balrog
146 c1713132 balrog
    /* Memory management */
147 c1713132 balrog
    target_phys_addr_t mm_base;
148 c1713132 balrog
    uint32_t mm_regs[0x1a];
149 c1713132 balrog
150 c1713132 balrog
    /* Performance monitoring */
151 c1713132 balrog
    uint32_t pmnc;
152 c1713132 balrog
153 c1713132 balrog
    /* Real-Time clock */
154 c1713132 balrog
    target_phys_addr_t rtc_base;
155 c1713132 balrog
    uint32_t rttr;
156 c1713132 balrog
    uint32_t rtsr;
157 c1713132 balrog
    uint32_t rtar;
158 c1713132 balrog
    uint32_t rdar1;
159 c1713132 balrog
    uint32_t rdar2;
160 c1713132 balrog
    uint32_t ryar1;
161 c1713132 balrog
    uint32_t ryar2;
162 c1713132 balrog
    uint32_t swar1;
163 c1713132 balrog
    uint32_t swar2;
164 c1713132 balrog
    uint32_t piar;
165 c1713132 balrog
    uint32_t last_rcnr;
166 c1713132 balrog
    uint32_t last_rdcr;
167 c1713132 balrog
    uint32_t last_rycr;
168 c1713132 balrog
    uint32_t last_swcr;
169 c1713132 balrog
    uint32_t last_rtcpicr;
170 c1713132 balrog
    int64_t last_hz;
171 c1713132 balrog
    int64_t last_sw;
172 c1713132 balrog
    int64_t last_pi;
173 c1713132 balrog
    QEMUTimer *rtc_hz;
174 c1713132 balrog
    QEMUTimer *rtc_rdal1;
175 c1713132 balrog
    QEMUTimer *rtc_rdal2;
176 c1713132 balrog
    QEMUTimer *rtc_swal1;
177 c1713132 balrog
    QEMUTimer *rtc_swal2;
178 c1713132 balrog
    QEMUTimer *rtc_pi;
179 c1713132 balrog
};
180 c1713132 balrog
181 c1713132 balrog
struct pxa2xx_i2s_s {
182 c1713132 balrog
    target_phys_addr_t base;
183 c1713132 balrog
    qemu_irq irq;
184 c1713132 balrog
    struct pxa2xx_dma_state_s *dma;
185 c1713132 balrog
    void (*data_req)(void *, int, int);
186 c1713132 balrog
187 c1713132 balrog
    uint32_t control[2];
188 c1713132 balrog
    uint32_t status;
189 c1713132 balrog
    uint32_t mask;
190 c1713132 balrog
    uint32_t clk;
191 c1713132 balrog
192 c1713132 balrog
    int enable;
193 c1713132 balrog
    int rx_len;
194 c1713132 balrog
    int tx_len;
195 c1713132 balrog
    void (*codec_out)(void *, uint32_t);
196 c1713132 balrog
    uint32_t (*codec_in)(void *);
197 c1713132 balrog
    void *opaque;
198 c1713132 balrog
199 c1713132 balrog
    int fifo_len;
200 c1713132 balrog
    uint32_t fifo[16];
201 c1713132 balrog
};
202 c1713132 balrog
203 c1713132 balrog
# define PA_FMT                        "0x%08lx"
204 444ce241 bellard
# define REG_FMT                "0x" TARGET_FMT_plx
205 c1713132 balrog
206 d95b2f8d balrog
struct pxa2xx_state_s *pxa270_init(unsigned int sdram_size, DisplayState *ds,
207 d95b2f8d balrog
                const char *revision);
208 d95b2f8d balrog
struct pxa2xx_state_s *pxa255_init(unsigned int sdram_size, DisplayState *ds);
209 c1713132 balrog
210 87ecb68b pbrook
/* usb-ohci.c */
211 87ecb68b pbrook
void usb_ohci_init_pxa(target_phys_addr_t base, int num_ports, int devfn,
212 87ecb68b pbrook
                       qemu_irq irq);
213 87ecb68b pbrook
214 c1713132 balrog
#endif        /* PXA_H */