Statistics
| Branch: | Revision:

root / hw / ppc_prep.c @ 1192dad8

History | View | Annotate | Download (20.2 kB)

1 9a64fbe4 bellard
/*
2 a541f297 bellard
 * QEMU PPC PREP hardware System Emulator
3 5fafdf24 ths
 *
4 47103572 j_mayer
 * Copyright (c) 2003-2007 Jocelyn Mayer
5 5fafdf24 ths
 *
6 a541f297 bellard
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 a541f297 bellard
 * of this software and associated documentation files (the "Software"), to deal
8 a541f297 bellard
 * in the Software without restriction, including without limitation the rights
9 a541f297 bellard
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 a541f297 bellard
 * copies of the Software, and to permit persons to whom the Software is
11 a541f297 bellard
 * furnished to do so, subject to the following conditions:
12 a541f297 bellard
 *
13 a541f297 bellard
 * The above copyright notice and this permission notice shall be included in
14 a541f297 bellard
 * all copies or substantial portions of the Software.
15 a541f297 bellard
 *
16 a541f297 bellard
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 a541f297 bellard
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 a541f297 bellard
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 a541f297 bellard
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 a541f297 bellard
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 a541f297 bellard
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 a541f297 bellard
 * THE SOFTWARE.
23 9a64fbe4 bellard
 */
24 9a64fbe4 bellard
#include "vl.h"
25 9fddaa0c bellard
26 9a64fbe4 bellard
//#define HARD_DEBUG_PPC_IO
27 a541f297 bellard
//#define DEBUG_PPC_IO
28 9a64fbe4 bellard
29 fe33cc71 j_mayer
/* SMP is not enabled, for now */
30 fe33cc71 j_mayer
#define MAX_CPUS 1
31 fe33cc71 j_mayer
32 b6b8bd18 bellard
#define BIOS_FILENAME "ppc_rom.bin"
33 b6b8bd18 bellard
#define KERNEL_LOAD_ADDR 0x01000000
34 b6b8bd18 bellard
#define INITRD_LOAD_ADDR 0x01800000
35 64201201 bellard
36 9a64fbe4 bellard
extern int loglevel;
37 9a64fbe4 bellard
extern FILE *logfile;
38 9a64fbe4 bellard
39 9a64fbe4 bellard
#if defined (HARD_DEBUG_PPC_IO) && !defined (DEBUG_PPC_IO)
40 9a64fbe4 bellard
#define DEBUG_PPC_IO
41 9a64fbe4 bellard
#endif
42 9a64fbe4 bellard
43 9a64fbe4 bellard
#if defined (HARD_DEBUG_PPC_IO)
44 9a64fbe4 bellard
#define PPC_IO_DPRINTF(fmt, args...)                     \
45 9a64fbe4 bellard
do {                                                     \
46 b6b8bd18 bellard
    if (loglevel & CPU_LOG_IOPORT) {                     \
47 9a64fbe4 bellard
        fprintf(logfile, "%s: " fmt, __func__ , ##args); \
48 9a64fbe4 bellard
    } else {                                             \
49 9a64fbe4 bellard
        printf("%s : " fmt, __func__ , ##args);          \
50 9a64fbe4 bellard
    }                                                    \
51 9a64fbe4 bellard
} while (0)
52 9a64fbe4 bellard
#elif defined (DEBUG_PPC_IO)
53 9a64fbe4 bellard
#define PPC_IO_DPRINTF(fmt, args...)                     \
54 9a64fbe4 bellard
do {                                                     \
55 b6b8bd18 bellard
    if (loglevel & CPU_LOG_IOPORT) {                     \
56 9a64fbe4 bellard
        fprintf(logfile, "%s: " fmt, __func__ , ##args); \
57 9a64fbe4 bellard
    }                                                    \
58 9a64fbe4 bellard
} while (0)
59 9a64fbe4 bellard
#else
60 9a64fbe4 bellard
#define PPC_IO_DPRINTF(fmt, args...) do { } while (0)
61 9a64fbe4 bellard
#endif
62 9a64fbe4 bellard
63 64201201 bellard
/* Constants for devices init */
64 a541f297 bellard
static const int ide_iobase[2] = { 0x1f0, 0x170 };
65 a541f297 bellard
static const int ide_iobase2[2] = { 0x3f6, 0x376 };
66 a541f297 bellard
static const int ide_irq[2] = { 13, 13 };
67 a541f297 bellard
68 a541f297 bellard
#define NE2000_NB_MAX 6
69 a541f297 bellard
70 a541f297 bellard
static uint32_t ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360, 0x280, 0x380 };
71 a541f297 bellard
static int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
72 9a64fbe4 bellard
73 64201201 bellard
//static PITState *pit;
74 64201201 bellard
75 64201201 bellard
/* ISA IO ports bridge */
76 9a64fbe4 bellard
#define PPC_IO_BASE 0x80000000
77 9a64fbe4 bellard
78 64201201 bellard
/* Speaker port 0x61 */
79 64201201 bellard
int speaker_data_on;
80 64201201 bellard
int dummy_refresh_clock;
81 64201201 bellard
82 36081602 j_mayer
static void speaker_ioport_write (void *opaque, uint32_t addr, uint32_t val)
83 9a64fbe4 bellard
{
84 a541f297 bellard
#if 0
85 64201201 bellard
    speaker_data_on = (val >> 1) & 1;
86 64201201 bellard
    pit_set_gate(pit, 2, val & 1);
87 a541f297 bellard
#endif
88 9a64fbe4 bellard
}
89 9a64fbe4 bellard
90 47103572 j_mayer
static uint32_t speaker_ioport_read (void *opaque, uint32_t addr)
91 9a64fbe4 bellard
{
92 a541f297 bellard
#if 0
93 64201201 bellard
    int out;
94 64201201 bellard
    out = pit_get_out(pit, 2, qemu_get_clock(vm_clock));
95 64201201 bellard
    dummy_refresh_clock ^= 1;
96 64201201 bellard
    return (speaker_data_on << 1) | pit_get_gate(pit, 2) | (out << 5) |
97 47103572 j_mayer
        (dummy_refresh_clock << 4);
98 a541f297 bellard
#endif
99 64201201 bellard
    return 0;
100 9a64fbe4 bellard
}
101 9a64fbe4 bellard
102 64201201 bellard
/* PCI intack register */
103 64201201 bellard
/* Read-only register (?) */
104 47103572 j_mayer
static void _PPC_intack_write (void *opaque,
105 47103572 j_mayer
                               target_phys_addr_t addr, uint32_t value)
106 64201201 bellard
{
107 64201201 bellard
    //    printf("%s: 0x%08x => 0x%08x\n", __func__, addr, value);
108 64201201 bellard
}
109 64201201 bellard
110 64201201 bellard
static inline uint32_t _PPC_intack_read (target_phys_addr_t addr)
111 64201201 bellard
{
112 64201201 bellard
    uint32_t retval = 0;
113 64201201 bellard
114 64201201 bellard
    if (addr == 0xBFFFFFF0)
115 3de388f6 bellard
        retval = pic_intack_read(isa_pic);
116 36081602 j_mayer
    //   printf("%s: 0x%08x <= %d\n", __func__, addr, retval);
117 64201201 bellard
118 64201201 bellard
    return retval;
119 64201201 bellard
}
120 64201201 bellard
121 a4193c8a bellard
static uint32_t PPC_intack_readb (void *opaque, target_phys_addr_t addr)
122 64201201 bellard
{
123 64201201 bellard
    return _PPC_intack_read(addr);
124 64201201 bellard
}
125 64201201 bellard
126 a4193c8a bellard
static uint32_t PPC_intack_readw (void *opaque, target_phys_addr_t addr)
127 9a64fbe4 bellard
{
128 f658b4db bellard
#ifdef TARGET_WORDS_BIGENDIAN
129 64201201 bellard
    return bswap16(_PPC_intack_read(addr));
130 64201201 bellard
#else
131 64201201 bellard
    return _PPC_intack_read(addr);
132 f658b4db bellard
#endif
133 9a64fbe4 bellard
}
134 9a64fbe4 bellard
135 a4193c8a bellard
static uint32_t PPC_intack_readl (void *opaque, target_phys_addr_t addr)
136 9a64fbe4 bellard
{
137 f658b4db bellard
#ifdef TARGET_WORDS_BIGENDIAN
138 64201201 bellard
    return bswap32(_PPC_intack_read(addr));
139 64201201 bellard
#else
140 64201201 bellard
    return _PPC_intack_read(addr);
141 f658b4db bellard
#endif
142 9a64fbe4 bellard
}
143 9a64fbe4 bellard
144 64201201 bellard
static CPUWriteMemoryFunc *PPC_intack_write[] = {
145 64201201 bellard
    &_PPC_intack_write,
146 64201201 bellard
    &_PPC_intack_write,
147 64201201 bellard
    &_PPC_intack_write,
148 64201201 bellard
};
149 64201201 bellard
150 64201201 bellard
static CPUReadMemoryFunc *PPC_intack_read[] = {
151 64201201 bellard
    &PPC_intack_readb,
152 64201201 bellard
    &PPC_intack_readw,
153 64201201 bellard
    &PPC_intack_readl,
154 64201201 bellard
};
155 64201201 bellard
156 64201201 bellard
/* PowerPC control and status registers */
157 64201201 bellard
#if 0 // Not used
158 64201201 bellard
static struct {
159 64201201 bellard
    /* IDs */
160 64201201 bellard
    uint32_t veni_devi;
161 64201201 bellard
    uint32_t revi;
162 64201201 bellard
    /* Control and status */
163 64201201 bellard
    uint32_t gcsr;
164 64201201 bellard
    uint32_t xcfr;
165 64201201 bellard
    uint32_t ct32;
166 64201201 bellard
    uint32_t mcsr;
167 64201201 bellard
    /* General purpose registers */
168 64201201 bellard
    uint32_t gprg[6];
169 64201201 bellard
    /* Exceptions */
170 64201201 bellard
    uint32_t feen;
171 64201201 bellard
    uint32_t fest;
172 64201201 bellard
    uint32_t fema;
173 64201201 bellard
    uint32_t fecl;
174 64201201 bellard
    uint32_t eeen;
175 64201201 bellard
    uint32_t eest;
176 64201201 bellard
    uint32_t eecl;
177 64201201 bellard
    uint32_t eeint;
178 64201201 bellard
    uint32_t eemck0;
179 64201201 bellard
    uint32_t eemck1;
180 64201201 bellard
    /* Error diagnostic */
181 64201201 bellard
} XCSR;
182 64201201 bellard

183 36081602 j_mayer
static void PPC_XCSR_writeb (void *opaque,
184 36081602 j_mayer
                             target_phys_addr_t addr, uint32_t value)
185 64201201 bellard
{
186 64201201 bellard
    printf("%s: 0x%08lx => 0x%08x\n", __func__, (long)addr, value);
187 64201201 bellard
}
188 64201201 bellard

189 36081602 j_mayer
static void PPC_XCSR_writew (void *opaque,
190 36081602 j_mayer
                             target_phys_addr_t addr, uint32_t value)
191 9a64fbe4 bellard
{
192 f658b4db bellard
#ifdef TARGET_WORDS_BIGENDIAN
193 64201201 bellard
    value = bswap16(value);
194 f658b4db bellard
#endif
195 64201201 bellard
    printf("%s: 0x%08lx => 0x%08x\n", __func__, (long)addr, value);
196 9a64fbe4 bellard
}
197 9a64fbe4 bellard
198 36081602 j_mayer
static void PPC_XCSR_writel (void *opaque,
199 36081602 j_mayer
                             target_phys_addr_t addr, uint32_t value)
200 9a64fbe4 bellard
{
201 f658b4db bellard
#ifdef TARGET_WORDS_BIGENDIAN
202 64201201 bellard
    value = bswap32(value);
203 f658b4db bellard
#endif
204 64201201 bellard
    printf("%s: 0x%08lx => 0x%08x\n", __func__, (long)addr, value);
205 9a64fbe4 bellard
}
206 9a64fbe4 bellard
207 a4193c8a bellard
static uint32_t PPC_XCSR_readb (void *opaque, target_phys_addr_t addr)
208 64201201 bellard
{
209 64201201 bellard
    uint32_t retval = 0;
210 9a64fbe4 bellard
211 64201201 bellard
    printf("%s: 0x%08lx <= %d\n", __func__, (long)addr, retval);
212 9a64fbe4 bellard
213 64201201 bellard
    return retval;
214 64201201 bellard
}
215 64201201 bellard
216 a4193c8a bellard
static uint32_t PPC_XCSR_readw (void *opaque, target_phys_addr_t addr)
217 9a64fbe4 bellard
{
218 64201201 bellard
    uint32_t retval = 0;
219 64201201 bellard
220 64201201 bellard
    printf("%s: 0x%08lx <= %d\n", __func__, (long)addr, retval);
221 64201201 bellard
#ifdef TARGET_WORDS_BIGENDIAN
222 64201201 bellard
    retval = bswap16(retval);
223 64201201 bellard
#endif
224 64201201 bellard
225 64201201 bellard
    return retval;
226 9a64fbe4 bellard
}
227 9a64fbe4 bellard
228 a4193c8a bellard
static uint32_t PPC_XCSR_readl (void *opaque, target_phys_addr_t addr)
229 9a64fbe4 bellard
{
230 9a64fbe4 bellard
    uint32_t retval = 0;
231 9a64fbe4 bellard
232 64201201 bellard
    printf("%s: 0x%08lx <= %d\n", __func__, (long)addr, retval);
233 64201201 bellard
#ifdef TARGET_WORDS_BIGENDIAN
234 64201201 bellard
    retval = bswap32(retval);
235 64201201 bellard
#endif
236 9a64fbe4 bellard
237 9a64fbe4 bellard
    return retval;
238 9a64fbe4 bellard
}
239 9a64fbe4 bellard
240 64201201 bellard
static CPUWriteMemoryFunc *PPC_XCSR_write[] = {
241 64201201 bellard
    &PPC_XCSR_writeb,
242 64201201 bellard
    &PPC_XCSR_writew,
243 64201201 bellard
    &PPC_XCSR_writel,
244 9a64fbe4 bellard
};
245 9a64fbe4 bellard
246 64201201 bellard
static CPUReadMemoryFunc *PPC_XCSR_read[] = {
247 64201201 bellard
    &PPC_XCSR_readb,
248 64201201 bellard
    &PPC_XCSR_readw,
249 64201201 bellard
    &PPC_XCSR_readl,
250 9a64fbe4 bellard
};
251 b6b8bd18 bellard
#endif
252 9a64fbe4 bellard
253 64201201 bellard
/* Fake super-io ports for PREP platform (Intel 82378ZB) */
254 64201201 bellard
typedef struct sysctrl_t {
255 64201201 bellard
    m48t59_t *nvram;
256 64201201 bellard
    uint8_t state;
257 64201201 bellard
    uint8_t syscontrol;
258 64201201 bellard
    uint8_t fake_io[2];
259 da9b266b bellard
    int contiguous_map;
260 fb3444b8 bellard
    int endian;
261 64201201 bellard
} sysctrl_t;
262 9a64fbe4 bellard
263 64201201 bellard
enum {
264 64201201 bellard
    STATE_HARDFILE = 0x01,
265 9a64fbe4 bellard
};
266 9a64fbe4 bellard
267 64201201 bellard
static sysctrl_t *sysctrl;
268 9a64fbe4 bellard
269 a541f297 bellard
static void PREP_io_write (void *opaque, uint32_t addr, uint32_t val)
270 9a64fbe4 bellard
{
271 64201201 bellard
    sysctrl_t *sysctrl = opaque;
272 64201201 bellard
273 64201201 bellard
    PPC_IO_DPRINTF("0x%08lx => 0x%08x\n", (long)addr - PPC_IO_BASE, val);
274 64201201 bellard
    sysctrl->fake_io[addr - 0x0398] = val;
275 9a64fbe4 bellard
}
276 9a64fbe4 bellard
277 a541f297 bellard
static uint32_t PREP_io_read (void *opaque, uint32_t addr)
278 9a64fbe4 bellard
{
279 64201201 bellard
    sysctrl_t *sysctrl = opaque;
280 9a64fbe4 bellard
281 64201201 bellard
    PPC_IO_DPRINTF("0x%08lx <= 0x%08x\n", (long)addr - PPC_IO_BASE,
282 64201201 bellard
                   sysctrl->fake_io[addr - 0x0398]);
283 64201201 bellard
    return sysctrl->fake_io[addr - 0x0398];
284 64201201 bellard
}
285 9a64fbe4 bellard
286 a541f297 bellard
static void PREP_io_800_writeb (void *opaque, uint32_t addr, uint32_t val)
287 9a64fbe4 bellard
{
288 64201201 bellard
    sysctrl_t *sysctrl = opaque;
289 64201201 bellard
290 64201201 bellard
    PPC_IO_DPRINTF("0x%08lx => 0x%08x\n", (long)addr - PPC_IO_BASE, val);
291 9a64fbe4 bellard
    switch (addr) {
292 9a64fbe4 bellard
    case 0x0092:
293 9a64fbe4 bellard
        /* Special port 92 */
294 9a64fbe4 bellard
        /* Check soft reset asked */
295 64201201 bellard
        if (val & 0x01) {
296 47103572 j_mayer
            //            cpu_interrupt(first_cpu, PPC_INTERRUPT_RESET);
297 9a64fbe4 bellard
        }
298 9a64fbe4 bellard
        /* Check LE mode */
299 64201201 bellard
        if (val & 0x02) {
300 fb3444b8 bellard
            sysctrl->endian = 1;
301 fb3444b8 bellard
        } else {
302 fb3444b8 bellard
            sysctrl->endian = 0;
303 9a64fbe4 bellard
        }
304 9a64fbe4 bellard
        break;
305 64201201 bellard
    case 0x0800:
306 64201201 bellard
        /* Motorola CPU configuration register : read-only */
307 64201201 bellard
        break;
308 64201201 bellard
    case 0x0802:
309 64201201 bellard
        /* Motorola base module feature register : read-only */
310 64201201 bellard
        break;
311 64201201 bellard
    case 0x0803:
312 64201201 bellard
        /* Motorola base module status register : read-only */
313 64201201 bellard
        break;
314 9a64fbe4 bellard
    case 0x0808:
315 64201201 bellard
        /* Hardfile light register */
316 64201201 bellard
        if (val & 1)
317 64201201 bellard
            sysctrl->state |= STATE_HARDFILE;
318 64201201 bellard
        else
319 64201201 bellard
            sysctrl->state &= ~STATE_HARDFILE;
320 9a64fbe4 bellard
        break;
321 9a64fbe4 bellard
    case 0x0810:
322 9a64fbe4 bellard
        /* Password protect 1 register */
323 64201201 bellard
        if (sysctrl->nvram != NULL)
324 64201201 bellard
            m48t59_toggle_lock(sysctrl->nvram, 1);
325 9a64fbe4 bellard
        break;
326 9a64fbe4 bellard
    case 0x0812:
327 9a64fbe4 bellard
        /* Password protect 2 register */
328 64201201 bellard
        if (sysctrl->nvram != NULL)
329 64201201 bellard
            m48t59_toggle_lock(sysctrl->nvram, 2);
330 9a64fbe4 bellard
        break;
331 9a64fbe4 bellard
    case 0x0814:
332 64201201 bellard
        /* L2 invalidate register */
333 c68ea704 bellard
        //        tlb_flush(first_cpu, 1);
334 9a64fbe4 bellard
        break;
335 9a64fbe4 bellard
    case 0x081C:
336 9a64fbe4 bellard
        /* system control register */
337 64201201 bellard
        sysctrl->syscontrol = val & 0x0F;
338 9a64fbe4 bellard
        break;
339 9a64fbe4 bellard
    case 0x0850:
340 9a64fbe4 bellard
        /* I/O map type register */
341 da9b266b bellard
        sysctrl->contiguous_map = val & 0x01;
342 9a64fbe4 bellard
        break;
343 9a64fbe4 bellard
    default:
344 64201201 bellard
        printf("ERROR: unaffected IO port write: %04lx => %02x\n",
345 64201201 bellard
               (long)addr, val);
346 9a64fbe4 bellard
        break;
347 9a64fbe4 bellard
    }
348 9a64fbe4 bellard
}
349 9a64fbe4 bellard
350 a541f297 bellard
static uint32_t PREP_io_800_readb (void *opaque, uint32_t addr)
351 9a64fbe4 bellard
{
352 64201201 bellard
    sysctrl_t *sysctrl = opaque;
353 9a64fbe4 bellard
    uint32_t retval = 0xFF;
354 9a64fbe4 bellard
355 9a64fbe4 bellard
    switch (addr) {
356 9a64fbe4 bellard
    case 0x0092:
357 9a64fbe4 bellard
        /* Special port 92 */
358 64201201 bellard
        retval = 0x00;
359 64201201 bellard
        break;
360 64201201 bellard
    case 0x0800:
361 64201201 bellard
        /* Motorola CPU configuration register */
362 64201201 bellard
        retval = 0xEF; /* MPC750 */
363 64201201 bellard
        break;
364 64201201 bellard
    case 0x0802:
365 64201201 bellard
        /* Motorola Base module feature register */
366 64201201 bellard
        retval = 0xAD; /* No ESCC, PMC slot neither ethernet */
367 64201201 bellard
        break;
368 64201201 bellard
    case 0x0803:
369 64201201 bellard
        /* Motorola base module status register */
370 64201201 bellard
        retval = 0xE0; /* Standard MPC750 */
371 9a64fbe4 bellard
        break;
372 9a64fbe4 bellard
    case 0x080C:
373 9a64fbe4 bellard
        /* Equipment present register:
374 9a64fbe4 bellard
         *  no L2 cache
375 9a64fbe4 bellard
         *  no upgrade processor
376 9a64fbe4 bellard
         *  no cards in PCI slots
377 9a64fbe4 bellard
         *  SCSI fuse is bad
378 9a64fbe4 bellard
         */
379 64201201 bellard
        retval = 0x3C;
380 64201201 bellard
        break;
381 64201201 bellard
    case 0x0810:
382 64201201 bellard
        /* Motorola base module extended feature register */
383 64201201 bellard
        retval = 0x39; /* No USB, CF and PCI bridge. NVRAM present */
384 9a64fbe4 bellard
        break;
385 da9b266b bellard
    case 0x0814:
386 da9b266b bellard
        /* L2 invalidate: don't care */
387 da9b266b bellard
        break;
388 9a64fbe4 bellard
    case 0x0818:
389 9a64fbe4 bellard
        /* Keylock */
390 9a64fbe4 bellard
        retval = 0x00;
391 9a64fbe4 bellard
        break;
392 9a64fbe4 bellard
    case 0x081C:
393 9a64fbe4 bellard
        /* system control register
394 9a64fbe4 bellard
         * 7 - 6 / 1 - 0: L2 cache enable
395 9a64fbe4 bellard
         */
396 64201201 bellard
        retval = sysctrl->syscontrol;
397 9a64fbe4 bellard
        break;
398 9a64fbe4 bellard
    case 0x0823:
399 9a64fbe4 bellard
        /* */
400 9a64fbe4 bellard
        retval = 0x03; /* no L2 cache */
401 9a64fbe4 bellard
        break;
402 9a64fbe4 bellard
    case 0x0850:
403 9a64fbe4 bellard
        /* I/O map type register */
404 da9b266b bellard
        retval = sysctrl->contiguous_map;
405 9a64fbe4 bellard
        break;
406 9a64fbe4 bellard
    default:
407 64201201 bellard
        printf("ERROR: unaffected IO port: %04lx read\n", (long)addr);
408 9a64fbe4 bellard
        break;
409 9a64fbe4 bellard
    }
410 64201201 bellard
    PPC_IO_DPRINTF("0x%08lx <= 0x%08x\n", (long)addr - PPC_IO_BASE, retval);
411 9a64fbe4 bellard
412 9a64fbe4 bellard
    return retval;
413 9a64fbe4 bellard
}
414 9a64fbe4 bellard
415 da9b266b bellard
static inline target_phys_addr_t prep_IO_address (sysctrl_t *sysctrl,
416 da9b266b bellard
                                                  target_phys_addr_t addr)
417 da9b266b bellard
{
418 da9b266b bellard
    if (sysctrl->contiguous_map == 0) {
419 da9b266b bellard
        /* 64 KB contiguous space for IOs */
420 da9b266b bellard
        addr &= 0xFFFF;
421 da9b266b bellard
    } else {
422 da9b266b bellard
        /* 8 MB non-contiguous space for IOs */
423 da9b266b bellard
        addr = (addr & 0x1F) | ((addr & 0x007FFF000) >> 7);
424 da9b266b bellard
    }
425 da9b266b bellard
426 da9b266b bellard
    return addr;
427 da9b266b bellard
}
428 da9b266b bellard
429 da9b266b bellard
static void PPC_prep_io_writeb (void *opaque, target_phys_addr_t addr,
430 da9b266b bellard
                                uint32_t value)
431 da9b266b bellard
{
432 da9b266b bellard
    sysctrl_t *sysctrl = opaque;
433 da9b266b bellard
434 da9b266b bellard
    addr = prep_IO_address(sysctrl, addr);
435 da9b266b bellard
    cpu_outb(NULL, addr, value);
436 da9b266b bellard
}
437 da9b266b bellard
438 da9b266b bellard
static uint32_t PPC_prep_io_readb (void *opaque, target_phys_addr_t addr)
439 da9b266b bellard
{
440 da9b266b bellard
    sysctrl_t *sysctrl = opaque;
441 da9b266b bellard
    uint32_t ret;
442 da9b266b bellard
443 da9b266b bellard
    addr = prep_IO_address(sysctrl, addr);
444 da9b266b bellard
    ret = cpu_inb(NULL, addr);
445 da9b266b bellard
446 da9b266b bellard
    return ret;
447 da9b266b bellard
}
448 da9b266b bellard
449 da9b266b bellard
static void PPC_prep_io_writew (void *opaque, target_phys_addr_t addr,
450 da9b266b bellard
                                uint32_t value)
451 da9b266b bellard
{
452 da9b266b bellard
    sysctrl_t *sysctrl = opaque;
453 da9b266b bellard
454 da9b266b bellard
    addr = prep_IO_address(sysctrl, addr);
455 da9b266b bellard
#ifdef TARGET_WORDS_BIGENDIAN
456 da9b266b bellard
    value = bswap16(value);
457 da9b266b bellard
#endif
458 da9b266b bellard
    PPC_IO_DPRINTF("0x%08lx => 0x%08x\n", (long)addr, value);
459 da9b266b bellard
    cpu_outw(NULL, addr, value);
460 da9b266b bellard
}
461 da9b266b bellard
462 da9b266b bellard
static uint32_t PPC_prep_io_readw (void *opaque, target_phys_addr_t addr)
463 da9b266b bellard
{
464 da9b266b bellard
    sysctrl_t *sysctrl = opaque;
465 da9b266b bellard
    uint32_t ret;
466 da9b266b bellard
467 da9b266b bellard
    addr = prep_IO_address(sysctrl, addr);
468 da9b266b bellard
    ret = cpu_inw(NULL, addr);
469 da9b266b bellard
#ifdef TARGET_WORDS_BIGENDIAN
470 da9b266b bellard
    ret = bswap16(ret);
471 da9b266b bellard
#endif
472 da9b266b bellard
    PPC_IO_DPRINTF("0x%08lx <= 0x%08x\n", (long)addr, ret);
473 da9b266b bellard
474 da9b266b bellard
    return ret;
475 da9b266b bellard
}
476 da9b266b bellard
477 da9b266b bellard
static void PPC_prep_io_writel (void *opaque, target_phys_addr_t addr,
478 da9b266b bellard
                                uint32_t value)
479 da9b266b bellard
{
480 da9b266b bellard
    sysctrl_t *sysctrl = opaque;
481 da9b266b bellard
482 da9b266b bellard
    addr = prep_IO_address(sysctrl, addr);
483 da9b266b bellard
#ifdef TARGET_WORDS_BIGENDIAN
484 da9b266b bellard
    value = bswap32(value);
485 da9b266b bellard
#endif
486 da9b266b bellard
    PPC_IO_DPRINTF("0x%08lx => 0x%08x\n", (long)addr, value);
487 da9b266b bellard
    cpu_outl(NULL, addr, value);
488 da9b266b bellard
}
489 da9b266b bellard
490 da9b266b bellard
static uint32_t PPC_prep_io_readl (void *opaque, target_phys_addr_t addr)
491 da9b266b bellard
{
492 da9b266b bellard
    sysctrl_t *sysctrl = opaque;
493 da9b266b bellard
    uint32_t ret;
494 da9b266b bellard
495 da9b266b bellard
    addr = prep_IO_address(sysctrl, addr);
496 da9b266b bellard
    ret = cpu_inl(NULL, addr);
497 da9b266b bellard
#ifdef TARGET_WORDS_BIGENDIAN
498 da9b266b bellard
    ret = bswap32(ret);
499 da9b266b bellard
#endif
500 da9b266b bellard
    PPC_IO_DPRINTF("0x%08lx <= 0x%08x\n", (long)addr, ret);
501 da9b266b bellard
502 da9b266b bellard
    return ret;
503 da9b266b bellard
}
504 da9b266b bellard
505 da9b266b bellard
CPUWriteMemoryFunc *PPC_prep_io_write[] = {
506 da9b266b bellard
    &PPC_prep_io_writeb,
507 da9b266b bellard
    &PPC_prep_io_writew,
508 da9b266b bellard
    &PPC_prep_io_writel,
509 da9b266b bellard
};
510 da9b266b bellard
511 da9b266b bellard
CPUReadMemoryFunc *PPC_prep_io_read[] = {
512 da9b266b bellard
    &PPC_prep_io_readb,
513 da9b266b bellard
    &PPC_prep_io_readw,
514 da9b266b bellard
    &PPC_prep_io_readl,
515 da9b266b bellard
};
516 da9b266b bellard
517 64201201 bellard
#define NVRAM_SIZE        0x2000
518 a541f297 bellard
519 26aa7d72 bellard
/* PowerPC PREP hardware initialisation */
520 94fc95cd j_mayer
static void ppc_prep_init (int ram_size, int vga_ram_size, int boot_device,
521 94fc95cd j_mayer
                           DisplayState *ds, const char **fd_filename,
522 94fc95cd j_mayer
                           int snapshot, const char *kernel_filename,
523 94fc95cd j_mayer
                           const char *kernel_cmdline,
524 94fc95cd j_mayer
                           const char *initrd_filename,
525 94fc95cd j_mayer
                           const char *cpu_model)
526 a541f297 bellard
{
527 fe33cc71 j_mayer
    CPUState *env, *envs[MAX_CPUS];
528 a541f297 bellard
    char buf[1024];
529 64201201 bellard
    m48t59_t *nvram;
530 a541f297 bellard
    int PPC_io_memory;
531 4157a662 bellard
    int linux_boot, i, nb_nics1, bios_size;
532 64201201 bellard
    unsigned long bios_offset;
533 64201201 bellard
    uint32_t kernel_base, kernel_size, initrd_base, initrd_size;
534 3fc6c082 bellard
    ppc_def_t *def;
535 46e50e9d bellard
    PCIBus *pci_bus;
536 d537cf6c pbrook
    qemu_irq *i8259;
537 64201201 bellard
538 64201201 bellard
    sysctrl = qemu_mallocz(sizeof(sysctrl_t));
539 64201201 bellard
    if (sysctrl == NULL)
540 0a032cbe j_mayer
        return;
541 a541f297 bellard
542 a541f297 bellard
    linux_boot = (kernel_filename != NULL);
543 0a032cbe j_mayer
544 c68ea704 bellard
    /* init CPUs */
545 c68ea704 bellard
    env = cpu_init();
546 94fc95cd j_mayer
    if (cpu_model == NULL)
547 d12f4c38 j_mayer
        cpu_model = "default";
548 94fc95cd j_mayer
    ppc_find_by_name(cpu_model, &def);
549 c68ea704 bellard
    if (def == NULL) {
550 c68ea704 bellard
        cpu_abort(env, "Unable to find PowerPC CPU definition\n");
551 c68ea704 bellard
    }
552 fe33cc71 j_mayer
    for (i = 0; i < smp_cpus; i++) {
553 fe33cc71 j_mayer
        cpu_ppc_register(env, def);
554 fe33cc71 j_mayer
        cpu_ppc_reset(env);
555 fe33cc71 j_mayer
        /* Set time-base frequency to 100 Mhz */
556 fe33cc71 j_mayer
        cpu_ppc_tb_init(env, 100UL * 1000UL * 1000UL);
557 fe33cc71 j_mayer
        qemu_register_reset(&cpu_ppc_reset, env);
558 fe33cc71 j_mayer
        register_savevm("cpu", 0, 3, cpu_save, cpu_load, env);
559 fe33cc71 j_mayer
        envs[i] = env;
560 fe33cc71 j_mayer
    }
561 a541f297 bellard
562 a541f297 bellard
    /* allocate RAM */
563 64201201 bellard
    cpu_register_physical_memory(0, ram_size, IO_MEM_RAM);
564 64201201 bellard
565 64201201 bellard
    /* allocate and load BIOS */
566 64201201 bellard
    bios_offset = ram_size + vga_ram_size;
567 1192dad8 j_mayer
    if (bios_name == NULL)
568 1192dad8 j_mayer
        bios_name = BIOS_FILENAME;
569 1192dad8 j_mayer
    snprintf(buf, sizeof(buf), "%s/%s", bios_dir, bios_name);
570 4157a662 bellard
    bios_size = load_image(buf, phys_ram_base + bios_offset);
571 4157a662 bellard
    if (bios_size < 0 || bios_size > BIOS_SIZE) {
572 4a057712 j_mayer
        cpu_abort(env, "qemu: could not load PPC PREP bios '%s'\n", buf);
573 64201201 bellard
        exit(1);
574 64201201 bellard
    }
575 4157a662 bellard
    bios_size = (bios_size + 0xfff) & ~0xfff;
576 4a057712 j_mayer
    cpu_register_physical_memory((uint32_t)(-bios_size),
577 4157a662 bellard
                                 bios_size, bios_offset | IO_MEM_ROM);
578 26aa7d72 bellard
579 a541f297 bellard
    if (linux_boot) {
580 64201201 bellard
        kernel_base = KERNEL_LOAD_ADDR;
581 a541f297 bellard
        /* now we can load the kernel */
582 64201201 bellard
        kernel_size = load_image(kernel_filename, phys_ram_base + kernel_base);
583 64201201 bellard
        if (kernel_size < 0) {
584 4a057712 j_mayer
            cpu_abort(env, "qemu: could not load kernel '%s'\n",
585 4a057712 j_mayer
                      kernel_filename);
586 a541f297 bellard
            exit(1);
587 a541f297 bellard
        }
588 a541f297 bellard
        /* load initrd */
589 a541f297 bellard
        if (initrd_filename) {
590 64201201 bellard
            initrd_base = INITRD_LOAD_ADDR;
591 64201201 bellard
            initrd_size = load_image(initrd_filename,
592 64201201 bellard
                                     phys_ram_base + initrd_base);
593 a541f297 bellard
            if (initrd_size < 0) {
594 4a057712 j_mayer
                cpu_abort(env, "qemu: could not load initial ram disk '%s'\n",
595 4a057712 j_mayer
                          initrd_filename);
596 a541f297 bellard
                exit(1);
597 a541f297 bellard
            }
598 64201201 bellard
        } else {
599 64201201 bellard
            initrd_base = 0;
600 64201201 bellard
            initrd_size = 0;
601 a541f297 bellard
        }
602 64201201 bellard
        boot_device = 'm';
603 a541f297 bellard
    } else {
604 64201201 bellard
        kernel_base = 0;
605 64201201 bellard
        kernel_size = 0;
606 64201201 bellard
        initrd_base = 0;
607 64201201 bellard
        initrd_size = 0;
608 a541f297 bellard
    }
609 a541f297 bellard
610 64201201 bellard
    isa_mem_base = 0xc0000000;
611 dd37a5e4 j_mayer
    if (PPC_INPUT(env) != PPC_FLAGS_INPUT_6xx) {
612 dd37a5e4 j_mayer
        cpu_abort(env, "Only 6xx bus is supported on PREP machine\n");
613 dd37a5e4 j_mayer
        exit(1);
614 dd37a5e4 j_mayer
    }
615 24be5ae3 j_mayer
    i8259 = i8259_init(first_cpu->irq_inputs[PPC6xx_INPUT_INT]);
616 d537cf6c pbrook
    pci_bus = pci_prep_init(i8259);
617 da9b266b bellard
    //    pci_bus = i440fx_init();
618 da9b266b bellard
    /* Register 8 MB of ISA IO space (needed for non-contiguous map) */
619 da9b266b bellard
    PPC_io_memory = cpu_register_io_memory(0, PPC_prep_io_read,
620 da9b266b bellard
                                           PPC_prep_io_write, sysctrl);
621 da9b266b bellard
    cpu_register_physical_memory(0x80000000, 0x00800000, PPC_io_memory);
622 64201201 bellard
623 a541f297 bellard
    /* init basic PC hardware */
624 5fafdf24 ths
    pci_vga_init(pci_bus, ds, phys_ram_base + ram_size, ram_size,
625 89b6b508 bellard
                 vga_ram_size, 0, 0);
626 64201201 bellard
    //    openpic = openpic_init(0x00000000, 0xF0000000, 1);
627 d537cf6c pbrook
    //    pit = pit_init(0x40, i8259[0]);
628 d537cf6c pbrook
    rtc_init(0x70, i8259[8]);
629 a541f297 bellard
630 d537cf6c pbrook
    serial_init(0x3f8, i8259[4], serial_hds[0]);
631 a541f297 bellard
    nb_nics1 = nb_nics;
632 a541f297 bellard
    if (nb_nics1 > NE2000_NB_MAX)
633 a541f297 bellard
        nb_nics1 = NE2000_NB_MAX;
634 a541f297 bellard
    for(i = 0; i < nb_nics1; i++) {
635 a41b2ff2 pbrook
        if (nd_table[0].model == NULL
636 a41b2ff2 pbrook
            || strcmp(nd_table[0].model, "ne2k_isa") == 0) {
637 d537cf6c pbrook
            isa_ne2000_init(ne2000_io[i], i8259[ne2000_irq[i]], &nd_table[i]);
638 c4a7060c blueswir1
        } else if (strcmp(nd_table[0].model, "?") == 0) {
639 c4a7060c blueswir1
            fprintf(stderr, "qemu: Supported NICs: ne2k_isa\n");
640 c4a7060c blueswir1
            exit (1);
641 a41b2ff2 pbrook
        } else {
642 4a057712 j_mayer
            /* Why ? */
643 4a057712 j_mayer
            cpu_abort(env, "qemu: Unsupported NIC: %s\n", nd_table[0].model);
644 a41b2ff2 pbrook
            exit (1);
645 a41b2ff2 pbrook
        }
646 a541f297 bellard
    }
647 a541f297 bellard
648 a541f297 bellard
    for(i = 0; i < 2; i++) {
649 d537cf6c pbrook
        isa_ide_init(ide_iobase[i], ide_iobase2[i], i8259[ide_irq[i]],
650 69b91039 bellard
                     bs_table[2 * i], bs_table[2 * i + 1]);
651 a541f297 bellard
    }
652 d537cf6c pbrook
    i8042_init(i8259[1], i8259[12], 0x60);
653 b6b8bd18 bellard
    DMA_init(1);
654 64201201 bellard
    //    AUD_init();
655 a541f297 bellard
    //    SB16_init();
656 a541f297 bellard
657 d537cf6c pbrook
    fdctrl_init(i8259[6], 2, 0, 0x3f0, fd_table);
658 a541f297 bellard
659 64201201 bellard
    /* Register speaker port */
660 64201201 bellard
    register_ioport_read(0x61, 1, 1, speaker_ioport_read, NULL);
661 64201201 bellard
    register_ioport_write(0x61, 1, 1, speaker_ioport_write, NULL);
662 a541f297 bellard
    /* Register fake IO ports for PREP */
663 64201201 bellard
    register_ioport_read(0x398, 2, 1, &PREP_io_read, sysctrl);
664 64201201 bellard
    register_ioport_write(0x398, 2, 1, &PREP_io_write, sysctrl);
665 a541f297 bellard
    /* System control ports */
666 64201201 bellard
    register_ioport_read(0x0092, 0x01, 1, &PREP_io_800_readb, sysctrl);
667 64201201 bellard
    register_ioport_write(0x0092, 0x01, 1, &PREP_io_800_writeb, sysctrl);
668 64201201 bellard
    register_ioport_read(0x0800, 0x52, 1, &PREP_io_800_readb, sysctrl);
669 64201201 bellard
    register_ioport_write(0x0800, 0x52, 1, &PREP_io_800_writeb, sysctrl);
670 64201201 bellard
    /* PCI intack location */
671 64201201 bellard
    PPC_io_memory = cpu_register_io_memory(0, PPC_intack_read,
672 a4193c8a bellard
                                           PPC_intack_write, NULL);
673 a541f297 bellard
    cpu_register_physical_memory(0xBFFFFFF0, 0x4, PPC_io_memory);
674 64201201 bellard
    /* PowerPC control and status register group */
675 b6b8bd18 bellard
#if 0
676 36081602 j_mayer
    PPC_io_memory = cpu_register_io_memory(0, PPC_XCSR_read, PPC_XCSR_write,
677 36081602 j_mayer
                                           NULL);
678 64201201 bellard
    cpu_register_physical_memory(0xFEFF0000, 0x1000, PPC_io_memory);
679 b6b8bd18 bellard
#endif
680 a541f297 bellard
681 0d92ed30 pbrook
    if (usb_enabled) {
682 e24ad6f1 pbrook
        usb_ohci_init_pci(pci_bus, 3, -1);
683 0d92ed30 pbrook
    }
684 0d92ed30 pbrook
685 d537cf6c pbrook
    nvram = m48t59_init(i8259[8], 0, 0x0074, NVRAM_SIZE, 59);
686 64201201 bellard
    if (nvram == NULL)
687 64201201 bellard
        return;
688 64201201 bellard
    sysctrl->nvram = nvram;
689 64201201 bellard
690 64201201 bellard
    /* Initialise NVRAM */
691 64201201 bellard
    PPC_NVRAM_set_params(nvram, NVRAM_SIZE, "PREP", ram_size, boot_device,
692 64201201 bellard
                         kernel_base, kernel_size,
693 b6b8bd18 bellard
                         kernel_cmdline,
694 64201201 bellard
                         initrd_base, initrd_size,
695 64201201 bellard
                         /* XXX: need an option to load a NVRAM image */
696 b6b8bd18 bellard
                         0,
697 b6b8bd18 bellard
                         graphic_width, graphic_height, graphic_depth);
698 c0e564d5 bellard
699 c0e564d5 bellard
    /* Special port to get debug messages from Open-Firmware */
700 c0e564d5 bellard
    register_ioport_write(0x0F00, 4, 1, &PPC_debug_write, NULL);
701 a541f297 bellard
}
702 c0e564d5 bellard
703 c0e564d5 bellard
QEMUMachine prep_machine = {
704 c0e564d5 bellard
    "prep",
705 c0e564d5 bellard
    "PowerPC PREP platform",
706 c0e564d5 bellard
    ppc_prep_init,
707 c0e564d5 bellard
};