Statistics
| Branch: | Revision:

root / hw / cirrus_vga.c @ 1941d19c

History | View | Annotate | Download (93.1 kB)

1 e6e5ad80 bellard
/*
2 aeb3c85f bellard
 * QEMU Cirrus CLGD 54xx VGA Emulator.
3 e6e5ad80 bellard
 * 
4 e6e5ad80 bellard
 * Copyright (c) 2004 Fabrice Bellard
5 aeb3c85f bellard
 * Copyright (c) 2004 Makoto Suzuki (suzu)
6 e6e5ad80 bellard
 * 
7 e6e5ad80 bellard
 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 e6e5ad80 bellard
 * of this software and associated documentation files (the "Software"), to deal
9 e6e5ad80 bellard
 * in the Software without restriction, including without limitation the rights
10 e6e5ad80 bellard
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 e6e5ad80 bellard
 * copies of the Software, and to permit persons to whom the Software is
12 e6e5ad80 bellard
 * furnished to do so, subject to the following conditions:
13 e6e5ad80 bellard
 *
14 e6e5ad80 bellard
 * The above copyright notice and this permission notice shall be included in
15 e6e5ad80 bellard
 * all copies or substantial portions of the Software.
16 e6e5ad80 bellard
 *
17 e6e5ad80 bellard
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 e6e5ad80 bellard
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 e6e5ad80 bellard
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 e6e5ad80 bellard
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 e6e5ad80 bellard
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 e6e5ad80 bellard
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 e6e5ad80 bellard
 * THE SOFTWARE.
24 e6e5ad80 bellard
 */
25 aeb3c85f bellard
/*
26 aeb3c85f bellard
 * Reference: Finn Thogersons' VGADOC4b
27 aeb3c85f bellard
 *   available at http://home.worldonline.dk/~finth/
28 aeb3c85f bellard
 */
29 e6e5ad80 bellard
#include "vl.h"
30 e6e5ad80 bellard
#include "vga_int.h"
31 e6e5ad80 bellard
32 a5082316 bellard
/*
33 a5082316 bellard
 * TODO:
34 ad81218e bellard
 *    - destination write mask support not complete (bits 5..7)
35 a5082316 bellard
 *    - optimize linear mappings
36 a5082316 bellard
 *    - optimize bitblt functions
37 a5082316 bellard
 */
38 a5082316 bellard
39 e36f36e1 bellard
//#define DEBUG_CIRRUS
40 a21ae81d bellard
//#define DEBUG_BITBLT
41 e36f36e1 bellard
42 e6e5ad80 bellard
/***************************************
43 e6e5ad80 bellard
 *
44 e6e5ad80 bellard
 *  definitions
45 e6e5ad80 bellard
 *
46 e6e5ad80 bellard
 ***************************************/
47 e6e5ad80 bellard
48 e6e5ad80 bellard
#define qemu_MIN(a,b) ((a) < (b) ? (a) : (b))
49 e6e5ad80 bellard
50 e6e5ad80 bellard
// ID
51 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5422  (0x23<<2)
52 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5426  (0x24<<2)
53 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5424  (0x25<<2)
54 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5428  (0x26<<2)
55 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5430  (0x28<<2)
56 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5434  (0x2A<<2)
57 a21ae81d bellard
#define CIRRUS_ID_CLGD5436  (0x2B<<2)
58 e6e5ad80 bellard
#define CIRRUS_ID_CLGD5446  (0x2E<<2)
59 e6e5ad80 bellard
60 e6e5ad80 bellard
// sequencer 0x07
61 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_VGA            0x00
62 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_SVGA           0x01
63 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_MASK           0x0e
64 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_8              0x00
65 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_16_DOUBLEVCLK  0x02
66 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_24             0x04
67 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_16             0x06
68 e6e5ad80 bellard
#define CIRRUS_SR7_BPP_32             0x08
69 e6e5ad80 bellard
#define CIRRUS_SR7_ISAADDR_MASK       0xe0
70 e6e5ad80 bellard
71 e6e5ad80 bellard
// sequencer 0x0f
72 e6e5ad80 bellard
#define CIRRUS_MEMSIZE_512k        0x08
73 e6e5ad80 bellard
#define CIRRUS_MEMSIZE_1M          0x10
74 e6e5ad80 bellard
#define CIRRUS_MEMSIZE_2M          0x18
75 e6e5ad80 bellard
#define CIRRUS_MEMFLAGS_BANKSWITCH 0x80        // bank switching is enabled.
76 e6e5ad80 bellard
77 e6e5ad80 bellard
// sequencer 0x12
78 e6e5ad80 bellard
#define CIRRUS_CURSOR_SHOW         0x01
79 e6e5ad80 bellard
#define CIRRUS_CURSOR_HIDDENPEL    0x02
80 e6e5ad80 bellard
#define CIRRUS_CURSOR_LARGE        0x04        // 64x64 if set, 32x32 if clear
81 e6e5ad80 bellard
82 e6e5ad80 bellard
// sequencer 0x17
83 e6e5ad80 bellard
#define CIRRUS_BUSTYPE_VLBFAST   0x10
84 e6e5ad80 bellard
#define CIRRUS_BUSTYPE_PCI       0x20
85 e6e5ad80 bellard
#define CIRRUS_BUSTYPE_VLBSLOW   0x30
86 e6e5ad80 bellard
#define CIRRUS_BUSTYPE_ISA       0x38
87 e6e5ad80 bellard
#define CIRRUS_MMIO_ENABLE       0x04
88 e6e5ad80 bellard
#define CIRRUS_MMIO_USE_PCIADDR  0x40        // 0xb8000 if cleared.
89 e6e5ad80 bellard
#define CIRRUS_MEMSIZEEXT_DOUBLE 0x80
90 e6e5ad80 bellard
91 e6e5ad80 bellard
// control 0x0b
92 e6e5ad80 bellard
#define CIRRUS_BANKING_DUAL             0x01
93 e6e5ad80 bellard
#define CIRRUS_BANKING_GRANULARITY_16K  0x20        // set:16k, clear:4k
94 e6e5ad80 bellard
95 e6e5ad80 bellard
// control 0x30
96 e6e5ad80 bellard
#define CIRRUS_BLTMODE_BACKWARDS        0x01
97 e6e5ad80 bellard
#define CIRRUS_BLTMODE_MEMSYSDEST       0x02
98 e6e5ad80 bellard
#define CIRRUS_BLTMODE_MEMSYSSRC        0x04
99 e6e5ad80 bellard
#define CIRRUS_BLTMODE_TRANSPARENTCOMP  0x08
100 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PATTERNCOPY      0x40
101 e6e5ad80 bellard
#define CIRRUS_BLTMODE_COLOREXPAND      0x80
102 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTHMASK   0x30
103 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTH8      0x00
104 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTH16     0x10
105 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTH24     0x20
106 e6e5ad80 bellard
#define CIRRUS_BLTMODE_PIXELWIDTH32     0x30
107 e6e5ad80 bellard
108 e6e5ad80 bellard
// control 0x31
109 e6e5ad80 bellard
#define CIRRUS_BLT_BUSY                 0x01
110 e6e5ad80 bellard
#define CIRRUS_BLT_START                0x02
111 e6e5ad80 bellard
#define CIRRUS_BLT_RESET                0x04
112 e6e5ad80 bellard
#define CIRRUS_BLT_FIFOUSED             0x10
113 a5082316 bellard
#define CIRRUS_BLT_AUTOSTART            0x80
114 e6e5ad80 bellard
115 e6e5ad80 bellard
// control 0x32
116 e6e5ad80 bellard
#define CIRRUS_ROP_0                    0x00
117 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_AND_DST          0x05
118 e6e5ad80 bellard
#define CIRRUS_ROP_NOP                  0x06
119 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_AND_NOTDST       0x09
120 e6e5ad80 bellard
#define CIRRUS_ROP_NOTDST               0x0b
121 e6e5ad80 bellard
#define CIRRUS_ROP_SRC                  0x0d
122 e6e5ad80 bellard
#define CIRRUS_ROP_1                    0x0e
123 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC_AND_DST       0x50
124 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_XOR_DST          0x59
125 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_OR_DST           0x6d
126 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC_OR_NOTDST     0x90
127 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_NOTXOR_DST       0x95
128 e6e5ad80 bellard
#define CIRRUS_ROP_SRC_OR_NOTDST        0xad
129 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC               0xd0
130 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC_OR_DST        0xd6
131 e6e5ad80 bellard
#define CIRRUS_ROP_NOTSRC_AND_NOTDST    0xda
132 e6e5ad80 bellard
133 a5082316 bellard
#define CIRRUS_ROP_NOP_INDEX 2
134 a5082316 bellard
#define CIRRUS_ROP_SRC_INDEX 5
135 a5082316 bellard
136 a21ae81d bellard
// control 0x33
137 a5082316 bellard
#define CIRRUS_BLTMODEEXT_SOLIDFILL        0x04
138 4c8732d7 bellard
#define CIRRUS_BLTMODEEXT_COLOREXPINV      0x02
139 a5082316 bellard
#define CIRRUS_BLTMODEEXT_DWORDGRANULARITY 0x01
140 a21ae81d bellard
141 e6e5ad80 bellard
// memory-mapped IO
142 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTBGCOLOR        0x00        // dword
143 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTFGCOLOR        0x04        // dword
144 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTWIDTH          0x08        // word
145 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTHEIGHT         0x0a        // word
146 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTDESTPITCH      0x0c        // word
147 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTSRCPITCH       0x0e        // word
148 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTDESTADDR       0x10        // dword
149 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTSRCADDR        0x14        // dword
150 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTWRITEMASK      0x17        // byte
151 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTMODE           0x18        // byte
152 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTROP            0x1a        // byte
153 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTMODEEXT        0x1b        // byte
154 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTTRANSPARENTCOLOR 0x1c        // word?
155 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK 0x20        // word?
156 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_START_X 0x24        // word
157 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_START_Y 0x26        // word
158 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_END_X  0x28        // word
159 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_END_Y  0x2a        // word
160 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_INC 0x2c        // byte
161 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_ROLLOVER 0x2d        // byte
162 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_MASK 0x2e        // byte
163 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEARDRAW_LINESTYLE_ACCUM 0x2f        // byte
164 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_K1      0x30        // word
165 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_K3      0x32        // word
166 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_ERROR   0x34        // word
167 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_DELTA_MAJOR 0x36        // word
168 e6e5ad80 bellard
#define CIRRUS_MMIO_BRESENHAM_DIRECTION 0x38        // byte
169 e6e5ad80 bellard
#define CIRRUS_MMIO_LINEDRAW_MODE     0x39        // byte
170 e6e5ad80 bellard
#define CIRRUS_MMIO_BLTSTATUS         0x40        // byte
171 e6e5ad80 bellard
172 e6e5ad80 bellard
// PCI 0x00: vendor, 0x02: device
173 e6e5ad80 bellard
#define PCI_VENDOR_CIRRUS             0x1013
174 e6e5ad80 bellard
#define PCI_DEVICE_CLGD5462           0x00d0
175 e6e5ad80 bellard
#define PCI_DEVICE_CLGD5465           0x00d6
176 a21ae81d bellard
177 e6e5ad80 bellard
// PCI 0x04: command(word), 0x06(word): status
178 e6e5ad80 bellard
#define PCI_COMMAND_IOACCESS                0x0001
179 e6e5ad80 bellard
#define PCI_COMMAND_MEMACCESS               0x0002
180 e6e5ad80 bellard
#define PCI_COMMAND_BUSMASTER               0x0004
181 e6e5ad80 bellard
#define PCI_COMMAND_SPECIALCYCLE            0x0008
182 e6e5ad80 bellard
#define PCI_COMMAND_MEMWRITEINVALID         0x0010
183 e6e5ad80 bellard
#define PCI_COMMAND_PALETTESNOOPING         0x0020
184 e6e5ad80 bellard
#define PCI_COMMAND_PARITYDETECTION         0x0040
185 e6e5ad80 bellard
#define PCI_COMMAND_ADDRESSDATASTEPPING     0x0080
186 e6e5ad80 bellard
#define PCI_COMMAND_SERR                    0x0100
187 e6e5ad80 bellard
#define PCI_COMMAND_BACKTOBACKTRANS         0x0200
188 e6e5ad80 bellard
// PCI 0x08, 0xff000000 (0x09-0x0b:class,0x08:rev)
189 e6e5ad80 bellard
#define PCI_CLASS_BASE_DISPLAY        0x03
190 e6e5ad80 bellard
// PCI 0x08, 0x00ff0000
191 e6e5ad80 bellard
#define PCI_CLASS_SUB_VGA             0x00
192 e6e5ad80 bellard
// PCI 0x0c, 0x00ff0000 (0x0c:cacheline,0x0d:latency,0x0e:headertype,0x0f:Built-in self test)
193 e6e5ad80 bellard
#define PCI_CLASS_HEADERTYPE_00h  0x00
194 e6e5ad80 bellard
// 0x10-0x3f (headertype 00h)
195 e6e5ad80 bellard
// PCI 0x10,0x14,0x18,0x1c,0x20,0x24: base address mapping registers
196 e6e5ad80 bellard
//   0x10: MEMBASE, 0x14: IOBASE(hard-coded in XFree86 3.x)
197 e6e5ad80 bellard
#define PCI_MAP_MEM                 0x0
198 e6e5ad80 bellard
#define PCI_MAP_IO                  0x1
199 e6e5ad80 bellard
#define PCI_MAP_MEM_ADDR_MASK       (~0xf)
200 e6e5ad80 bellard
#define PCI_MAP_IO_ADDR_MASK        (~0x3)
201 e6e5ad80 bellard
#define PCI_MAP_MEMFLAGS_32BIT      0x0
202 e6e5ad80 bellard
#define PCI_MAP_MEMFLAGS_32BIT_1M   0x1
203 e6e5ad80 bellard
#define PCI_MAP_MEMFLAGS_64BIT      0x4
204 e6e5ad80 bellard
#define PCI_MAP_MEMFLAGS_CACHEABLE  0x8
205 e6e5ad80 bellard
// PCI 0x28: cardbus CIS pointer
206 e6e5ad80 bellard
// PCI 0x2c: subsystem vendor id, 0x2e: subsystem id
207 e6e5ad80 bellard
// PCI 0x30: expansion ROM base address
208 e6e5ad80 bellard
#define PCI_ROMBIOS_ENABLED         0x1
209 e6e5ad80 bellard
// PCI 0x34: 0xffffff00=reserved, 0x000000ff=capabilities pointer
210 e6e5ad80 bellard
// PCI 0x38: reserved
211 e6e5ad80 bellard
// PCI 0x3c: 0x3c=int-line, 0x3d=int-pin, 0x3e=min-gnt, 0x3f=maax-lat
212 e6e5ad80 bellard
213 a21ae81d bellard
#define CIRRUS_PNPMMIO_SIZE         0x1000
214 e6e5ad80 bellard
215 e6e5ad80 bellard
216 e6e5ad80 bellard
/* I/O and memory hook */
217 e6e5ad80 bellard
#define CIRRUS_HOOK_NOT_HANDLED 0
218 e6e5ad80 bellard
#define CIRRUS_HOOK_HANDLED 1
219 e6e5ad80 bellard
220 a5082316 bellard
struct CirrusVGAState;
221 a5082316 bellard
typedef void (*cirrus_bitblt_rop_t) (struct CirrusVGAState *s,
222 a5082316 bellard
                                     uint8_t * dst, const uint8_t * src,
223 e6e5ad80 bellard
                                     int dstpitch, int srcpitch,
224 e6e5ad80 bellard
                                     int bltwidth, int bltheight);
225 a5082316 bellard
typedef void (*cirrus_fill_t)(struct CirrusVGAState *s,
226 a5082316 bellard
                              uint8_t *dst, int dst_pitch, int width, int height);
227 e6e5ad80 bellard
228 e6e5ad80 bellard
typedef struct CirrusVGAState {
229 4e3e9d0b bellard
    VGA_STATE_COMMON
230 e6e5ad80 bellard
231 e6e5ad80 bellard
    int cirrus_linear_io_addr;
232 a5082316 bellard
    int cirrus_linear_bitblt_io_addr;
233 e6e5ad80 bellard
    int cirrus_mmio_io_addr;
234 e6e5ad80 bellard
    uint32_t cirrus_addr_mask;
235 78e127ef bellard
    uint32_t linear_mmio_mask;
236 e6e5ad80 bellard
    uint8_t cirrus_shadow_gr0;
237 e6e5ad80 bellard
    uint8_t cirrus_shadow_gr1;
238 e6e5ad80 bellard
    uint8_t cirrus_hidden_dac_lockindex;
239 e6e5ad80 bellard
    uint8_t cirrus_hidden_dac_data;
240 e6e5ad80 bellard
    uint32_t cirrus_bank_base[2];
241 e6e5ad80 bellard
    uint32_t cirrus_bank_limit[2];
242 e6e5ad80 bellard
    uint8_t cirrus_hidden_palette[48];
243 a5082316 bellard
    uint32_t hw_cursor_x;
244 a5082316 bellard
    uint32_t hw_cursor_y;
245 e6e5ad80 bellard
    int cirrus_blt_pixelwidth;
246 e6e5ad80 bellard
    int cirrus_blt_width;
247 e6e5ad80 bellard
    int cirrus_blt_height;
248 e6e5ad80 bellard
    int cirrus_blt_dstpitch;
249 e6e5ad80 bellard
    int cirrus_blt_srcpitch;
250 a5082316 bellard
    uint32_t cirrus_blt_fgcol;
251 a5082316 bellard
    uint32_t cirrus_blt_bgcol;
252 e6e5ad80 bellard
    uint32_t cirrus_blt_dstaddr;
253 e6e5ad80 bellard
    uint32_t cirrus_blt_srcaddr;
254 e6e5ad80 bellard
    uint8_t cirrus_blt_mode;
255 a5082316 bellard
    uint8_t cirrus_blt_modeext;
256 e6e5ad80 bellard
    cirrus_bitblt_rop_t cirrus_rop;
257 a5082316 bellard
#define CIRRUS_BLTBUFSIZE (2048 * 4) /* one line width */
258 e6e5ad80 bellard
    uint8_t cirrus_bltbuf[CIRRUS_BLTBUFSIZE];
259 e6e5ad80 bellard
    uint8_t *cirrus_srcptr;
260 e6e5ad80 bellard
    uint8_t *cirrus_srcptr_end;
261 e6e5ad80 bellard
    uint32_t cirrus_srccounter;
262 a5082316 bellard
    /* hwcursor display state */
263 a5082316 bellard
    int last_hw_cursor_size;
264 a5082316 bellard
    int last_hw_cursor_x;
265 a5082316 bellard
    int last_hw_cursor_y;
266 a5082316 bellard
    int last_hw_cursor_y_start;
267 a5082316 bellard
    int last_hw_cursor_y_end;
268 78e127ef bellard
    int real_vram_size; /* XXX: suppress that */
269 8926b517 bellard
    CPUWriteMemoryFunc **cirrus_linear_write;
270 e6e5ad80 bellard
} CirrusVGAState;
271 e6e5ad80 bellard
272 e6e5ad80 bellard
typedef struct PCICirrusVGAState {
273 e6e5ad80 bellard
    PCIDevice dev;
274 e6e5ad80 bellard
    CirrusVGAState cirrus_vga;
275 e6e5ad80 bellard
} PCICirrusVGAState;
276 e6e5ad80 bellard
277 a5082316 bellard
static uint8_t rop_to_index[256];
278 a5082316 bellard
    
279 e6e5ad80 bellard
/***************************************
280 e6e5ad80 bellard
 *
281 e6e5ad80 bellard
 *  prototypes.
282 e6e5ad80 bellard
 *
283 e6e5ad80 bellard
 ***************************************/
284 e6e5ad80 bellard
285 e6e5ad80 bellard
286 8926b517 bellard
static void cirrus_bitblt_reset(CirrusVGAState *s);
287 8926b517 bellard
static void cirrus_update_memory_access(CirrusVGAState *s);
288 e6e5ad80 bellard
289 e6e5ad80 bellard
/***************************************
290 e6e5ad80 bellard
 *
291 e6e5ad80 bellard
 *  raster operations
292 e6e5ad80 bellard
 *
293 e6e5ad80 bellard
 ***************************************/
294 e6e5ad80 bellard
295 a5082316 bellard
static void cirrus_bitblt_rop_nop(CirrusVGAState *s,
296 a5082316 bellard
                                  uint8_t *dst,const uint8_t *src,
297 a5082316 bellard
                                  int dstpitch,int srcpitch,
298 a5082316 bellard
                                  int bltwidth,int bltheight)
299 a5082316 bellard
{
300 e6e5ad80 bellard
}
301 e6e5ad80 bellard
302 a5082316 bellard
static void cirrus_bitblt_fill_nop(CirrusVGAState *s,
303 a5082316 bellard
                                   uint8_t *dst,
304 a5082316 bellard
                                   int dstpitch, int bltwidth,int bltheight)
305 e6e5ad80 bellard
{
306 a5082316 bellard
}
307 e6e5ad80 bellard
308 a5082316 bellard
#define ROP_NAME 0
309 a5082316 bellard
#define ROP_OP(d, s) d = 0
310 a5082316 bellard
#include "cirrus_vga_rop.h"
311 e6e5ad80 bellard
312 a5082316 bellard
#define ROP_NAME src_and_dst
313 a5082316 bellard
#define ROP_OP(d, s) d = (s) & (d)
314 a5082316 bellard
#include "cirrus_vga_rop.h"
315 e6e5ad80 bellard
316 a5082316 bellard
#define ROP_NAME src_and_notdst
317 a5082316 bellard
#define ROP_OP(d, s) d = (s) & (~(d))
318 a5082316 bellard
#include "cirrus_vga_rop.h"
319 e6e5ad80 bellard
320 a5082316 bellard
#define ROP_NAME notdst
321 a5082316 bellard
#define ROP_OP(d, s) d = ~(d)
322 a5082316 bellard
#include "cirrus_vga_rop.h"
323 e6e5ad80 bellard
324 a5082316 bellard
#define ROP_NAME src
325 a5082316 bellard
#define ROP_OP(d, s) d = s
326 a5082316 bellard
#include "cirrus_vga_rop.h"
327 e6e5ad80 bellard
328 a5082316 bellard
#define ROP_NAME 1
329 4c8732d7 bellard
#define ROP_OP(d, s) d = ~0
330 a5082316 bellard
#include "cirrus_vga_rop.h"
331 a5082316 bellard
332 a5082316 bellard
#define ROP_NAME notsrc_and_dst
333 a5082316 bellard
#define ROP_OP(d, s) d = (~(s)) & (d)
334 a5082316 bellard
#include "cirrus_vga_rop.h"
335 a5082316 bellard
336 a5082316 bellard
#define ROP_NAME src_xor_dst
337 a5082316 bellard
#define ROP_OP(d, s) d = (s) ^ (d)
338 a5082316 bellard
#include "cirrus_vga_rop.h"
339 a5082316 bellard
340 a5082316 bellard
#define ROP_NAME src_or_dst
341 a5082316 bellard
#define ROP_OP(d, s) d = (s) | (d)
342 a5082316 bellard
#include "cirrus_vga_rop.h"
343 a5082316 bellard
344 a5082316 bellard
#define ROP_NAME notsrc_or_notdst
345 a5082316 bellard
#define ROP_OP(d, s) d = (~(s)) | (~(d))
346 a5082316 bellard
#include "cirrus_vga_rop.h"
347 a5082316 bellard
348 a5082316 bellard
#define ROP_NAME src_notxor_dst
349 a5082316 bellard
#define ROP_OP(d, s) d = ~((s) ^ (d))
350 a5082316 bellard
#include "cirrus_vga_rop.h"
351 e6e5ad80 bellard
352 a5082316 bellard
#define ROP_NAME src_or_notdst
353 a5082316 bellard
#define ROP_OP(d, s) d = (s) | (~(d))
354 a5082316 bellard
#include "cirrus_vga_rop.h"
355 a5082316 bellard
356 a5082316 bellard
#define ROP_NAME notsrc
357 a5082316 bellard
#define ROP_OP(d, s) d = (~(s))
358 a5082316 bellard
#include "cirrus_vga_rop.h"
359 a5082316 bellard
360 a5082316 bellard
#define ROP_NAME notsrc_or_dst
361 a5082316 bellard
#define ROP_OP(d, s) d = (~(s)) | (d)
362 a5082316 bellard
#include "cirrus_vga_rop.h"
363 a5082316 bellard
364 a5082316 bellard
#define ROP_NAME notsrc_and_notdst
365 a5082316 bellard
#define ROP_OP(d, s) d = (~(s)) & (~(d))
366 a5082316 bellard
#include "cirrus_vga_rop.h"
367 a5082316 bellard
368 a5082316 bellard
static const cirrus_bitblt_rop_t cirrus_fwd_rop[16] = {
369 a5082316 bellard
    cirrus_bitblt_rop_fwd_0,
370 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_and_dst,
371 a5082316 bellard
    cirrus_bitblt_rop_nop,
372 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_and_notdst,
373 a5082316 bellard
    cirrus_bitblt_rop_fwd_notdst,
374 a5082316 bellard
    cirrus_bitblt_rop_fwd_src,
375 a5082316 bellard
    cirrus_bitblt_rop_fwd_1,
376 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc_and_dst,
377 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_xor_dst,
378 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_or_dst,
379 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc_or_notdst,
380 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_notxor_dst,
381 a5082316 bellard
    cirrus_bitblt_rop_fwd_src_or_notdst,
382 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc,
383 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc_or_dst,
384 a5082316 bellard
    cirrus_bitblt_rop_fwd_notsrc_and_notdst,
385 a5082316 bellard
};
386 a5082316 bellard
387 a5082316 bellard
static const cirrus_bitblt_rop_t cirrus_bkwd_rop[16] = {
388 a5082316 bellard
    cirrus_bitblt_rop_bkwd_0,
389 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_and_dst,
390 a5082316 bellard
    cirrus_bitblt_rop_nop,
391 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_and_notdst,
392 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notdst,
393 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src,
394 a5082316 bellard
    cirrus_bitblt_rop_bkwd_1,
395 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc_and_dst,
396 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_xor_dst,
397 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_or_dst,
398 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc_or_notdst,
399 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_notxor_dst,
400 a5082316 bellard
    cirrus_bitblt_rop_bkwd_src_or_notdst,
401 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc,
402 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc_or_dst,
403 a5082316 bellard
    cirrus_bitblt_rop_bkwd_notsrc_and_notdst,
404 a5082316 bellard
};
405 a5082316 bellard
    
406 a5082316 bellard
#define ROP2(name) {\
407 a5082316 bellard
    name ## _8,\
408 a5082316 bellard
    name ## _16,\
409 a5082316 bellard
    name ## _24,\
410 a5082316 bellard
    name ## _32,\
411 a5082316 bellard
        }
412 a5082316 bellard
413 a5082316 bellard
#define ROP_NOP2(func) {\
414 a5082316 bellard
    func,\
415 a5082316 bellard
    func,\
416 a5082316 bellard
    func,\
417 a5082316 bellard
    func,\
418 a5082316 bellard
        }
419 a5082316 bellard
420 e69390ce bellard
static const cirrus_bitblt_rop_t cirrus_patternfill[16][4] = {
421 e69390ce bellard
    ROP2(cirrus_patternfill_0),
422 e69390ce bellard
    ROP2(cirrus_patternfill_src_and_dst),
423 e69390ce bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
424 e69390ce bellard
    ROP2(cirrus_patternfill_src_and_notdst),
425 e69390ce bellard
    ROP2(cirrus_patternfill_notdst),
426 e69390ce bellard
    ROP2(cirrus_patternfill_src),
427 e69390ce bellard
    ROP2(cirrus_patternfill_1),
428 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc_and_dst),
429 e69390ce bellard
    ROP2(cirrus_patternfill_src_xor_dst),
430 e69390ce bellard
    ROP2(cirrus_patternfill_src_or_dst),
431 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc_or_notdst),
432 e69390ce bellard
    ROP2(cirrus_patternfill_src_notxor_dst),
433 e69390ce bellard
    ROP2(cirrus_patternfill_src_or_notdst),
434 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc),
435 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc_or_dst),
436 e69390ce bellard
    ROP2(cirrus_patternfill_notsrc_and_notdst),
437 e69390ce bellard
};
438 e69390ce bellard
439 a5082316 bellard
static const cirrus_bitblt_rop_t cirrus_colorexpand_transp[16][4] = {
440 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_0),
441 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_and_dst),
442 a5082316 bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
443 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_and_notdst),
444 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notdst),
445 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src),
446 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_1),
447 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc_and_dst),
448 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_xor_dst),
449 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_or_dst),
450 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc_or_notdst),
451 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_notxor_dst),
452 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_src_or_notdst),
453 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc),
454 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc_or_dst),
455 a5082316 bellard
    ROP2(cirrus_colorexpand_transp_notsrc_and_notdst),
456 a5082316 bellard
};
457 a5082316 bellard
458 a5082316 bellard
static const cirrus_bitblt_rop_t cirrus_colorexpand[16][4] = {
459 a5082316 bellard
    ROP2(cirrus_colorexpand_0),
460 a5082316 bellard
    ROP2(cirrus_colorexpand_src_and_dst),
461 a5082316 bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
462 a5082316 bellard
    ROP2(cirrus_colorexpand_src_and_notdst),
463 a5082316 bellard
    ROP2(cirrus_colorexpand_notdst),
464 a5082316 bellard
    ROP2(cirrus_colorexpand_src),
465 a5082316 bellard
    ROP2(cirrus_colorexpand_1),
466 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc_and_dst),
467 a5082316 bellard
    ROP2(cirrus_colorexpand_src_xor_dst),
468 a5082316 bellard
    ROP2(cirrus_colorexpand_src_or_dst),
469 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc_or_notdst),
470 a5082316 bellard
    ROP2(cirrus_colorexpand_src_notxor_dst),
471 a5082316 bellard
    ROP2(cirrus_colorexpand_src_or_notdst),
472 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc),
473 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc_or_dst),
474 a5082316 bellard
    ROP2(cirrus_colorexpand_notsrc_and_notdst),
475 a5082316 bellard
};
476 a5082316 bellard
477 b30d4608 bellard
static const cirrus_bitblt_rop_t cirrus_colorexpand_pattern_transp[16][4] = {
478 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_0),
479 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_and_dst),
480 b30d4608 bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
481 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_and_notdst),
482 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notdst),
483 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src),
484 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_1),
485 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_and_dst),
486 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_xor_dst),
487 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_or_dst),
488 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_or_notdst),
489 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_notxor_dst),
490 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_src_or_notdst),
491 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notsrc),
492 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_or_dst),
493 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_transp_notsrc_and_notdst),
494 b30d4608 bellard
};
495 b30d4608 bellard
496 b30d4608 bellard
static const cirrus_bitblt_rop_t cirrus_colorexpand_pattern[16][4] = {
497 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_0),
498 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_and_dst),
499 b30d4608 bellard
    ROP_NOP2(cirrus_bitblt_rop_nop),
500 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_and_notdst),
501 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notdst),
502 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src),
503 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_1),
504 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notsrc_and_dst),
505 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_xor_dst),
506 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_or_dst),
507 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notsrc_or_notdst),
508 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_notxor_dst),
509 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_src_or_notdst),
510 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notsrc),
511 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notsrc_or_dst),
512 b30d4608 bellard
    ROP2(cirrus_colorexpand_pattern_notsrc_and_notdst),
513 b30d4608 bellard
};
514 b30d4608 bellard
515 a5082316 bellard
static const cirrus_fill_t cirrus_fill[16][4] = {
516 a5082316 bellard
    ROP2(cirrus_fill_0),
517 a5082316 bellard
    ROP2(cirrus_fill_src_and_dst),
518 a5082316 bellard
    ROP_NOP2(cirrus_bitblt_fill_nop),
519 a5082316 bellard
    ROP2(cirrus_fill_src_and_notdst),
520 a5082316 bellard
    ROP2(cirrus_fill_notdst),
521 a5082316 bellard
    ROP2(cirrus_fill_src),
522 a5082316 bellard
    ROP2(cirrus_fill_1),
523 a5082316 bellard
    ROP2(cirrus_fill_notsrc_and_dst),
524 a5082316 bellard
    ROP2(cirrus_fill_src_xor_dst),
525 a5082316 bellard
    ROP2(cirrus_fill_src_or_dst),
526 a5082316 bellard
    ROP2(cirrus_fill_notsrc_or_notdst),
527 a5082316 bellard
    ROP2(cirrus_fill_src_notxor_dst),
528 a5082316 bellard
    ROP2(cirrus_fill_src_or_notdst),
529 a5082316 bellard
    ROP2(cirrus_fill_notsrc),
530 a5082316 bellard
    ROP2(cirrus_fill_notsrc_or_dst),
531 a5082316 bellard
    ROP2(cirrus_fill_notsrc_and_notdst),
532 a5082316 bellard
};
533 a5082316 bellard
534 a5082316 bellard
static inline void cirrus_bitblt_fgcol(CirrusVGAState *s)
535 e6e5ad80 bellard
{
536 a5082316 bellard
    unsigned int color;
537 a5082316 bellard
    switch (s->cirrus_blt_pixelwidth) {
538 a5082316 bellard
    case 1:
539 a5082316 bellard
        s->cirrus_blt_fgcol = s->cirrus_shadow_gr1;
540 a5082316 bellard
        break;
541 a5082316 bellard
    case 2:
542 a5082316 bellard
        color = s->cirrus_shadow_gr1 | (s->gr[0x11] << 8);
543 a5082316 bellard
        s->cirrus_blt_fgcol = le16_to_cpu(color);
544 a5082316 bellard
        break;
545 a5082316 bellard
    case 3:
546 a5082316 bellard
        s->cirrus_blt_fgcol = s->cirrus_shadow_gr1 | 
547 a5082316 bellard
            (s->gr[0x11] << 8) | (s->gr[0x13] << 16);
548 a5082316 bellard
        break;
549 a5082316 bellard
    default:
550 a5082316 bellard
    case 4:
551 a5082316 bellard
        color = s->cirrus_shadow_gr1 | (s->gr[0x11] << 8) |
552 a5082316 bellard
            (s->gr[0x13] << 16) | (s->gr[0x15] << 24);
553 a5082316 bellard
        s->cirrus_blt_fgcol = le32_to_cpu(color);
554 a5082316 bellard
        break;
555 e6e5ad80 bellard
    }
556 e6e5ad80 bellard
}
557 e6e5ad80 bellard
558 a5082316 bellard
static inline void cirrus_bitblt_bgcol(CirrusVGAState *s)
559 e6e5ad80 bellard
{
560 a5082316 bellard
    unsigned int color;
561 e6e5ad80 bellard
    switch (s->cirrus_blt_pixelwidth) {
562 e6e5ad80 bellard
    case 1:
563 a5082316 bellard
        s->cirrus_blt_bgcol = s->cirrus_shadow_gr0;
564 a5082316 bellard
        break;
565 e6e5ad80 bellard
    case 2:
566 a5082316 bellard
        color = s->cirrus_shadow_gr0 | (s->gr[0x10] << 8);
567 a5082316 bellard
        s->cirrus_blt_bgcol = le16_to_cpu(color);
568 a5082316 bellard
        break;
569 e6e5ad80 bellard
    case 3:
570 a5082316 bellard
        s->cirrus_blt_bgcol = s->cirrus_shadow_gr0 | 
571 a5082316 bellard
            (s->gr[0x10] << 8) | (s->gr[0x12] << 16);
572 a5082316 bellard
        break;
573 e6e5ad80 bellard
    default:
574 a5082316 bellard
    case 4:
575 a5082316 bellard
        color = s->cirrus_shadow_gr0 | (s->gr[0x10] << 8) |
576 a5082316 bellard
            (s->gr[0x12] << 16) | (s->gr[0x14] << 24);
577 a5082316 bellard
        s->cirrus_blt_bgcol = le32_to_cpu(color);
578 a5082316 bellard
        break;
579 e6e5ad80 bellard
    }
580 e6e5ad80 bellard
}
581 e6e5ad80 bellard
582 e6e5ad80 bellard
static void cirrus_invalidate_region(CirrusVGAState * s, int off_begin,
583 e6e5ad80 bellard
                                     int off_pitch, int bytesperline,
584 e6e5ad80 bellard
                                     int lines)
585 e6e5ad80 bellard
{
586 e6e5ad80 bellard
    int y;
587 e6e5ad80 bellard
    int off_cur;
588 e6e5ad80 bellard
    int off_cur_end;
589 e6e5ad80 bellard
590 e6e5ad80 bellard
    for (y = 0; y < lines; y++) {
591 e6e5ad80 bellard
        off_cur = off_begin;
592 e6e5ad80 bellard
        off_cur_end = off_cur + bytesperline;
593 e6e5ad80 bellard
        off_cur &= TARGET_PAGE_MASK;
594 e6e5ad80 bellard
        while (off_cur < off_cur_end) {
595 e6e5ad80 bellard
            cpu_physical_memory_set_dirty(s->vram_offset + off_cur);
596 e6e5ad80 bellard
            off_cur += TARGET_PAGE_SIZE;
597 e6e5ad80 bellard
        }
598 e6e5ad80 bellard
        off_begin += off_pitch;
599 e6e5ad80 bellard
    }
600 e6e5ad80 bellard
}
601 e6e5ad80 bellard
602 e6e5ad80 bellard
static int cirrus_bitblt_common_patterncopy(CirrusVGAState * s,
603 e6e5ad80 bellard
                                            const uint8_t * src)
604 e6e5ad80 bellard
{
605 e6e5ad80 bellard
    uint8_t *dst;
606 e6e5ad80 bellard
607 e6e5ad80 bellard
    dst = s->vram_ptr + s->cirrus_blt_dstaddr;
608 e69390ce bellard
    (*s->cirrus_rop) (s, dst, src,
609 e69390ce bellard
                      s->cirrus_blt_dstpitch, 0, 
610 e69390ce bellard
                      s->cirrus_blt_width, s->cirrus_blt_height);
611 e6e5ad80 bellard
    cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
612 e69390ce bellard
                             s->cirrus_blt_dstpitch, s->cirrus_blt_width,
613 e69390ce bellard
                             s->cirrus_blt_height);
614 e6e5ad80 bellard
    return 1;
615 e6e5ad80 bellard
}
616 e6e5ad80 bellard
617 a21ae81d bellard
/* fill */
618 a21ae81d bellard
619 a5082316 bellard
static int cirrus_bitblt_solidfill(CirrusVGAState *s, int blt_rop)
620 a21ae81d bellard
{
621 a5082316 bellard
    cirrus_fill_t rop_func;
622 a21ae81d bellard
623 a5082316 bellard
    rop_func = cirrus_fill[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
624 a5082316 bellard
    rop_func(s, s->vram_ptr + s->cirrus_blt_dstaddr, 
625 a5082316 bellard
             s->cirrus_blt_dstpitch,
626 a5082316 bellard
             s->cirrus_blt_width, s->cirrus_blt_height);
627 a21ae81d bellard
    cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
628 a21ae81d bellard
                             s->cirrus_blt_dstpitch, s->cirrus_blt_width,
629 a21ae81d bellard
                             s->cirrus_blt_height);
630 a21ae81d bellard
    cirrus_bitblt_reset(s);
631 a21ae81d bellard
    return 1;
632 a21ae81d bellard
}
633 a21ae81d bellard
634 e6e5ad80 bellard
/***************************************
635 e6e5ad80 bellard
 *
636 e6e5ad80 bellard
 *  bitblt (video-to-video)
637 e6e5ad80 bellard
 *
638 e6e5ad80 bellard
 ***************************************/
639 e6e5ad80 bellard
640 e6e5ad80 bellard
static int cirrus_bitblt_videotovideo_patterncopy(CirrusVGAState * s)
641 e6e5ad80 bellard
{
642 e6e5ad80 bellard
    return cirrus_bitblt_common_patterncopy(s,
643 e69390ce bellard
                                            s->vram_ptr + 
644 e69390ce bellard
                                            (s->cirrus_blt_srcaddr & ~7));
645 e6e5ad80 bellard
}
646 e6e5ad80 bellard
647 24236869 bellard
static void cirrus_do_copy(CirrusVGAState *s, int dst, int src, int w, int h)
648 e6e5ad80 bellard
{
649 24236869 bellard
    int sx, sy;
650 24236869 bellard
    int dx, dy;
651 24236869 bellard
    int width, height;
652 24236869 bellard
    int depth;
653 24236869 bellard
    int notify = 0;
654 24236869 bellard
655 24236869 bellard
    depth = s->get_bpp((VGAState *)s) / 8;
656 24236869 bellard
    s->get_resolution((VGAState *)s, &width, &height);
657 24236869 bellard
658 24236869 bellard
    /* extra x, y */
659 24236869 bellard
    sx = (src % (width * depth)) / depth;
660 24236869 bellard
    sy = (src / (width * depth));
661 24236869 bellard
    dx = (dst % (width *depth)) / depth;
662 24236869 bellard
    dy = (dst / (width * depth));
663 24236869 bellard
664 24236869 bellard
    /* normalize width */
665 24236869 bellard
    w /= depth;
666 24236869 bellard
667 24236869 bellard
    /* if we're doing a backward copy, we have to adjust
668 24236869 bellard
       our x/y to be the upper left corner (instead of the lower
669 24236869 bellard
       right corner) */
670 24236869 bellard
    if (s->cirrus_blt_dstpitch < 0) {
671 24236869 bellard
        sx -= (s->cirrus_blt_width / depth) - 1;
672 24236869 bellard
        dx -= (s->cirrus_blt_width / depth) - 1;
673 24236869 bellard
        sy -= s->cirrus_blt_height - 1;
674 24236869 bellard
        dy -= s->cirrus_blt_height - 1;
675 24236869 bellard
    }
676 24236869 bellard
677 24236869 bellard
    /* are we in the visible portion of memory? */
678 24236869 bellard
    if (sx >= 0 && sy >= 0 && dx >= 0 && dy >= 0 &&
679 24236869 bellard
        (sx + w) <= width && (sy + h) <= height &&
680 24236869 bellard
        (dx + w) <= width && (dy + h) <= height) {
681 24236869 bellard
        notify = 1;
682 24236869 bellard
    }
683 24236869 bellard
684 24236869 bellard
    /* make to sure only copy if it's a plain copy ROP */
685 24236869 bellard
    if (*s->cirrus_rop != cirrus_bitblt_rop_fwd_src &&
686 24236869 bellard
        *s->cirrus_rop != cirrus_bitblt_rop_bkwd_src)
687 24236869 bellard
        notify = 0;
688 24236869 bellard
689 24236869 bellard
    /* we have to flush all pending changes so that the copy
690 24236869 bellard
       is generated at the appropriate moment in time */
691 24236869 bellard
    if (notify)
692 24236869 bellard
        vga_hw_update();
693 24236869 bellard
694 a5082316 bellard
    (*s->cirrus_rop) (s, s->vram_ptr + s->cirrus_blt_dstaddr,
695 e6e5ad80 bellard
                      s->vram_ptr + s->cirrus_blt_srcaddr,
696 e6e5ad80 bellard
                      s->cirrus_blt_dstpitch, s->cirrus_blt_srcpitch,
697 e6e5ad80 bellard
                      s->cirrus_blt_width, s->cirrus_blt_height);
698 24236869 bellard
699 24236869 bellard
    if (notify)
700 24236869 bellard
        s->ds->dpy_copy(s->ds,
701 24236869 bellard
                        sx, sy, dx, dy,
702 24236869 bellard
                        s->cirrus_blt_width / depth,
703 24236869 bellard
                        s->cirrus_blt_height);
704 24236869 bellard
705 24236869 bellard
    /* we don't have to notify the display that this portion has
706 24236869 bellard
       changed since dpy_copy implies this */
707 24236869 bellard
708 24236869 bellard
    if (!notify)
709 24236869 bellard
        cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
710 24236869 bellard
                                 s->cirrus_blt_dstpitch, s->cirrus_blt_width,
711 24236869 bellard
                                 s->cirrus_blt_height);
712 24236869 bellard
}
713 24236869 bellard
714 24236869 bellard
static int cirrus_bitblt_videotovideo_copy(CirrusVGAState * s)
715 24236869 bellard
{
716 24236869 bellard
    if (s->ds->dpy_copy) {
717 24236869 bellard
        cirrus_do_copy(s, s->cirrus_blt_dstaddr - s->start_addr,
718 24236869 bellard
                       s->cirrus_blt_srcaddr - s->start_addr,
719 24236869 bellard
                       s->cirrus_blt_width, s->cirrus_blt_height);
720 24236869 bellard
    } else {
721 24236869 bellard
        (*s->cirrus_rop) (s, s->vram_ptr + s->cirrus_blt_dstaddr,
722 24236869 bellard
                          s->vram_ptr + s->cirrus_blt_srcaddr,
723 24236869 bellard
                          s->cirrus_blt_dstpitch, s->cirrus_blt_srcpitch,
724 24236869 bellard
                          s->cirrus_blt_width, s->cirrus_blt_height);
725 24236869 bellard
726 24236869 bellard
        cirrus_invalidate_region(s, s->cirrus_blt_dstaddr,
727 24236869 bellard
                                 s->cirrus_blt_dstpitch, s->cirrus_blt_width,
728 24236869 bellard
                                 s->cirrus_blt_height);
729 24236869 bellard
    }
730 24236869 bellard
731 e6e5ad80 bellard
    return 1;
732 e6e5ad80 bellard
}
733 e6e5ad80 bellard
734 e6e5ad80 bellard
/***************************************
735 e6e5ad80 bellard
 *
736 e6e5ad80 bellard
 *  bitblt (cpu-to-video)
737 e6e5ad80 bellard
 *
738 e6e5ad80 bellard
 ***************************************/
739 e6e5ad80 bellard
740 e6e5ad80 bellard
static void cirrus_bitblt_cputovideo_next(CirrusVGAState * s)
741 e6e5ad80 bellard
{
742 e6e5ad80 bellard
    int copy_count;
743 a5082316 bellard
    uint8_t *end_ptr;
744 a5082316 bellard
    
745 e6e5ad80 bellard
    if (s->cirrus_srccounter > 0) {
746 a5082316 bellard
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
747 a5082316 bellard
            cirrus_bitblt_common_patterncopy(s, s->cirrus_bltbuf);
748 a5082316 bellard
        the_end:
749 a5082316 bellard
            s->cirrus_srccounter = 0;
750 a5082316 bellard
            cirrus_bitblt_reset(s);
751 a5082316 bellard
        } else {
752 a5082316 bellard
            /* at least one scan line */
753 a5082316 bellard
            do {
754 a5082316 bellard
                (*s->cirrus_rop)(s, s->vram_ptr + s->cirrus_blt_dstaddr,
755 a5082316 bellard
                                 s->cirrus_bltbuf, 0, 0, s->cirrus_blt_width, 1);
756 a5082316 bellard
                cirrus_invalidate_region(s, s->cirrus_blt_dstaddr, 0,
757 a5082316 bellard
                                         s->cirrus_blt_width, 1);
758 a5082316 bellard
                s->cirrus_blt_dstaddr += s->cirrus_blt_dstpitch;
759 a5082316 bellard
                s->cirrus_srccounter -= s->cirrus_blt_srcpitch;
760 a5082316 bellard
                if (s->cirrus_srccounter <= 0)
761 a5082316 bellard
                    goto the_end;
762 a5082316 bellard
                /* more bytes than needed can be transfered because of
763 a5082316 bellard
                   word alignment, so we keep them for the next line */
764 a5082316 bellard
                /* XXX: keep alignment to speed up transfer */
765 a5082316 bellard
                end_ptr = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
766 a5082316 bellard
                copy_count = s->cirrus_srcptr_end - end_ptr;
767 a5082316 bellard
                memmove(s->cirrus_bltbuf, end_ptr, copy_count);
768 a5082316 bellard
                s->cirrus_srcptr = s->cirrus_bltbuf + copy_count;
769 a5082316 bellard
                s->cirrus_srcptr_end = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
770 a5082316 bellard
            } while (s->cirrus_srcptr >= s->cirrus_srcptr_end);
771 a5082316 bellard
        }
772 e6e5ad80 bellard
    }
773 e6e5ad80 bellard
}
774 e6e5ad80 bellard
775 e6e5ad80 bellard
/***************************************
776 e6e5ad80 bellard
 *
777 e6e5ad80 bellard
 *  bitblt wrapper
778 e6e5ad80 bellard
 *
779 e6e5ad80 bellard
 ***************************************/
780 e6e5ad80 bellard
781 e6e5ad80 bellard
static void cirrus_bitblt_reset(CirrusVGAState * s)
782 e6e5ad80 bellard
{
783 e6e5ad80 bellard
    s->gr[0x31] &=
784 e6e5ad80 bellard
        ~(CIRRUS_BLT_START | CIRRUS_BLT_BUSY | CIRRUS_BLT_FIFOUSED);
785 e6e5ad80 bellard
    s->cirrus_srcptr = &s->cirrus_bltbuf[0];
786 e6e5ad80 bellard
    s->cirrus_srcptr_end = &s->cirrus_bltbuf[0];
787 e6e5ad80 bellard
    s->cirrus_srccounter = 0;
788 8926b517 bellard
    cirrus_update_memory_access(s);
789 e6e5ad80 bellard
}
790 e6e5ad80 bellard
791 e6e5ad80 bellard
static int cirrus_bitblt_cputovideo(CirrusVGAState * s)
792 e6e5ad80 bellard
{
793 a5082316 bellard
    int w;
794 a5082316 bellard
795 e6e5ad80 bellard
    s->cirrus_blt_mode &= ~CIRRUS_BLTMODE_MEMSYSSRC;
796 e6e5ad80 bellard
    s->cirrus_srcptr = &s->cirrus_bltbuf[0];
797 e6e5ad80 bellard
    s->cirrus_srcptr_end = &s->cirrus_bltbuf[0];
798 e6e5ad80 bellard
799 e6e5ad80 bellard
    if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
800 e6e5ad80 bellard
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
801 a5082316 bellard
            s->cirrus_blt_srcpitch = 8;
802 e6e5ad80 bellard
        } else {
803 b30d4608 bellard
            /* XXX: check for 24 bpp */
804 a5082316 bellard
            s->cirrus_blt_srcpitch = 8 * 8 * s->cirrus_blt_pixelwidth;
805 e6e5ad80 bellard
        }
806 a5082316 bellard
        s->cirrus_srccounter = s->cirrus_blt_srcpitch;
807 e6e5ad80 bellard
    } else {
808 e6e5ad80 bellard
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
809 a5082316 bellard
            w = s->cirrus_blt_width / s->cirrus_blt_pixelwidth;
810 a5082316 bellard
            if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_DWORDGRANULARITY) 
811 a5082316 bellard
                s->cirrus_blt_srcpitch = ((w + 31) >> 5);
812 a5082316 bellard
            else
813 a5082316 bellard
                s->cirrus_blt_srcpitch = ((w + 7) >> 3);
814 e6e5ad80 bellard
        } else {
815 c9c0eae8 bellard
            /* always align input size to 32 bits */
816 c9c0eae8 bellard
            s->cirrus_blt_srcpitch = (s->cirrus_blt_width + 3) & ~3;
817 e6e5ad80 bellard
        }
818 a5082316 bellard
        s->cirrus_srccounter = s->cirrus_blt_srcpitch * s->cirrus_blt_height;
819 e6e5ad80 bellard
    }
820 a5082316 bellard
    s->cirrus_srcptr = s->cirrus_bltbuf;
821 a5082316 bellard
    s->cirrus_srcptr_end = s->cirrus_bltbuf + s->cirrus_blt_srcpitch;
822 8926b517 bellard
    cirrus_update_memory_access(s);
823 e6e5ad80 bellard
    return 1;
824 e6e5ad80 bellard
}
825 e6e5ad80 bellard
826 e6e5ad80 bellard
static int cirrus_bitblt_videotocpu(CirrusVGAState * s)
827 e6e5ad80 bellard
{
828 e6e5ad80 bellard
    /* XXX */
829 a5082316 bellard
#ifdef DEBUG_BITBLT
830 e6e5ad80 bellard
    printf("cirrus: bitblt (video to cpu) is not implemented yet\n");
831 e6e5ad80 bellard
#endif
832 e6e5ad80 bellard
    return 0;
833 e6e5ad80 bellard
}
834 e6e5ad80 bellard
835 e6e5ad80 bellard
static int cirrus_bitblt_videotovideo(CirrusVGAState * s)
836 e6e5ad80 bellard
{
837 e6e5ad80 bellard
    int ret;
838 e6e5ad80 bellard
839 e6e5ad80 bellard
    if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
840 e6e5ad80 bellard
        ret = cirrus_bitblt_videotovideo_patterncopy(s);
841 e6e5ad80 bellard
    } else {
842 e6e5ad80 bellard
        ret = cirrus_bitblt_videotovideo_copy(s);
843 e6e5ad80 bellard
    }
844 e6e5ad80 bellard
    if (ret)
845 e6e5ad80 bellard
        cirrus_bitblt_reset(s);
846 e6e5ad80 bellard
    return ret;
847 e6e5ad80 bellard
}
848 e6e5ad80 bellard
849 e6e5ad80 bellard
static void cirrus_bitblt_start(CirrusVGAState * s)
850 e6e5ad80 bellard
{
851 e6e5ad80 bellard
    uint8_t blt_rop;
852 e6e5ad80 bellard
853 a5082316 bellard
    s->gr[0x31] |= CIRRUS_BLT_BUSY;
854 a5082316 bellard
855 e6e5ad80 bellard
    s->cirrus_blt_width = (s->gr[0x20] | (s->gr[0x21] << 8)) + 1;
856 e6e5ad80 bellard
    s->cirrus_blt_height = (s->gr[0x22] | (s->gr[0x23] << 8)) + 1;
857 e6e5ad80 bellard
    s->cirrus_blt_dstpitch = (s->gr[0x24] | (s->gr[0x25] << 8));
858 e6e5ad80 bellard
    s->cirrus_blt_srcpitch = (s->gr[0x26] | (s->gr[0x27] << 8));
859 e6e5ad80 bellard
    s->cirrus_blt_dstaddr =
860 e6e5ad80 bellard
        (s->gr[0x28] | (s->gr[0x29] << 8) | (s->gr[0x2a] << 16));
861 e6e5ad80 bellard
    s->cirrus_blt_srcaddr =
862 e6e5ad80 bellard
        (s->gr[0x2c] | (s->gr[0x2d] << 8) | (s->gr[0x2e] << 16));
863 e6e5ad80 bellard
    s->cirrus_blt_mode = s->gr[0x30];
864 a5082316 bellard
    s->cirrus_blt_modeext = s->gr[0x33];
865 e6e5ad80 bellard
    blt_rop = s->gr[0x32];
866 e6e5ad80 bellard
867 a21ae81d bellard
#ifdef DEBUG_BITBLT
868 0b74ed78 bellard
    printf("rop=0x%02x mode=0x%02x modeext=0x%02x w=%d h=%d dpitch=%d spitch=%d daddr=0x%08x saddr=0x%08x writemask=0x%02x\n",
869 a21ae81d bellard
           blt_rop, 
870 a21ae81d bellard
           s->cirrus_blt_mode,
871 a5082316 bellard
           s->cirrus_blt_modeext,
872 a21ae81d bellard
           s->cirrus_blt_width,
873 a21ae81d bellard
           s->cirrus_blt_height,
874 a21ae81d bellard
           s->cirrus_blt_dstpitch,
875 a21ae81d bellard
           s->cirrus_blt_srcpitch,
876 a21ae81d bellard
           s->cirrus_blt_dstaddr,
877 a5082316 bellard
           s->cirrus_blt_srcaddr,
878 e3a4e4b6 bellard
           s->gr[0x2f]);
879 a21ae81d bellard
#endif
880 a21ae81d bellard
881 e6e5ad80 bellard
    switch (s->cirrus_blt_mode & CIRRUS_BLTMODE_PIXELWIDTHMASK) {
882 e6e5ad80 bellard
    case CIRRUS_BLTMODE_PIXELWIDTH8:
883 e6e5ad80 bellard
        s->cirrus_blt_pixelwidth = 1;
884 e6e5ad80 bellard
        break;
885 e6e5ad80 bellard
    case CIRRUS_BLTMODE_PIXELWIDTH16:
886 e6e5ad80 bellard
        s->cirrus_blt_pixelwidth = 2;
887 e6e5ad80 bellard
        break;
888 e6e5ad80 bellard
    case CIRRUS_BLTMODE_PIXELWIDTH24:
889 e6e5ad80 bellard
        s->cirrus_blt_pixelwidth = 3;
890 e6e5ad80 bellard
        break;
891 e6e5ad80 bellard
    case CIRRUS_BLTMODE_PIXELWIDTH32:
892 e6e5ad80 bellard
        s->cirrus_blt_pixelwidth = 4;
893 e6e5ad80 bellard
        break;
894 e6e5ad80 bellard
    default:
895 a5082316 bellard
#ifdef DEBUG_BITBLT
896 e6e5ad80 bellard
        printf("cirrus: bitblt - pixel width is unknown\n");
897 e6e5ad80 bellard
#endif
898 e6e5ad80 bellard
        goto bitblt_ignore;
899 e6e5ad80 bellard
    }
900 e6e5ad80 bellard
    s->cirrus_blt_mode &= ~CIRRUS_BLTMODE_PIXELWIDTHMASK;
901 e6e5ad80 bellard
902 e6e5ad80 bellard
    if ((s->
903 e6e5ad80 bellard
         cirrus_blt_mode & (CIRRUS_BLTMODE_MEMSYSSRC |
904 e6e5ad80 bellard
                            CIRRUS_BLTMODE_MEMSYSDEST))
905 e6e5ad80 bellard
        == (CIRRUS_BLTMODE_MEMSYSSRC | CIRRUS_BLTMODE_MEMSYSDEST)) {
906 a5082316 bellard
#ifdef DEBUG_BITBLT
907 e6e5ad80 bellard
        printf("cirrus: bitblt - memory-to-memory copy is requested\n");
908 e6e5ad80 bellard
#endif
909 e6e5ad80 bellard
        goto bitblt_ignore;
910 e6e5ad80 bellard
    }
911 e6e5ad80 bellard
912 a5082316 bellard
    if ((s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_SOLIDFILL) &&
913 a21ae81d bellard
        (s->cirrus_blt_mode & (CIRRUS_BLTMODE_MEMSYSDEST | 
914 a21ae81d bellard
                               CIRRUS_BLTMODE_TRANSPARENTCOMP |
915 a21ae81d bellard
                               CIRRUS_BLTMODE_PATTERNCOPY | 
916 a21ae81d bellard
                               CIRRUS_BLTMODE_COLOREXPAND)) == 
917 a21ae81d bellard
         (CIRRUS_BLTMODE_PATTERNCOPY | CIRRUS_BLTMODE_COLOREXPAND)) {
918 a5082316 bellard
        cirrus_bitblt_fgcol(s);
919 a5082316 bellard
        cirrus_bitblt_solidfill(s, blt_rop);
920 e6e5ad80 bellard
    } else {
921 a5082316 bellard
        if ((s->cirrus_blt_mode & (CIRRUS_BLTMODE_COLOREXPAND | 
922 a5082316 bellard
                                   CIRRUS_BLTMODE_PATTERNCOPY)) == 
923 a5082316 bellard
            CIRRUS_BLTMODE_COLOREXPAND) {
924 a5082316 bellard
925 a5082316 bellard
            if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
926 b30d4608 bellard
                if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_COLOREXPINV)
927 4c8732d7 bellard
                    cirrus_bitblt_bgcol(s);
928 b30d4608 bellard
                else
929 4c8732d7 bellard
                    cirrus_bitblt_fgcol(s);
930 b30d4608 bellard
                s->cirrus_rop = cirrus_colorexpand_transp[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
931 a5082316 bellard
            } else {
932 a5082316 bellard
                cirrus_bitblt_fgcol(s);
933 a5082316 bellard
                cirrus_bitblt_bgcol(s);
934 a5082316 bellard
                s->cirrus_rop = cirrus_colorexpand[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
935 a5082316 bellard
            }
936 e69390ce bellard
        } else if (s->cirrus_blt_mode & CIRRUS_BLTMODE_PATTERNCOPY) {
937 b30d4608 bellard
            if (s->cirrus_blt_mode & CIRRUS_BLTMODE_COLOREXPAND) {
938 b30d4608 bellard
                if (s->cirrus_blt_mode & CIRRUS_BLTMODE_TRANSPARENTCOMP) {
939 b30d4608 bellard
                    if (s->cirrus_blt_modeext & CIRRUS_BLTMODEEXT_COLOREXPINV)
940 b30d4608 bellard
                        cirrus_bitblt_bgcol(s);
941 b30d4608 bellard
                    else
942 b30d4608 bellard
                        cirrus_bitblt_fgcol(s);
943 b30d4608 bellard
                    s->cirrus_rop = cirrus_colorexpand_pattern_transp[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
944 b30d4608 bellard
                } else {
945 b30d4608 bellard
                    cirrus_bitblt_fgcol(s);
946 b30d4608 bellard
                    cirrus_bitblt_bgcol(s);
947 b30d4608 bellard
                    s->cirrus_rop = cirrus_colorexpand_pattern[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
948 b30d4608 bellard
                }
949 b30d4608 bellard
            } else {
950 b30d4608 bellard
                s->cirrus_rop = cirrus_patternfill[rop_to_index[blt_rop]][s->cirrus_blt_pixelwidth - 1];
951 b30d4608 bellard
            }
952 a21ae81d bellard
        } else {
953 a5082316 bellard
            if (s->cirrus_blt_mode & CIRRUS_BLTMODE_BACKWARDS) {
954 a5082316 bellard
                s->cirrus_blt_dstpitch = -s->cirrus_blt_dstpitch;
955 a5082316 bellard
                s->cirrus_blt_srcpitch = -s->cirrus_blt_srcpitch;
956 a5082316 bellard
                s->cirrus_rop = cirrus_bkwd_rop[rop_to_index[blt_rop]];
957 a5082316 bellard
            } else {
958 a5082316 bellard
                s->cirrus_rop = cirrus_fwd_rop[rop_to_index[blt_rop]];
959 a5082316 bellard
            }
960 a21ae81d bellard
        }
961 a21ae81d bellard
        
962 a21ae81d bellard
        // setup bitblt engine.
963 a21ae81d bellard
        if (s->cirrus_blt_mode & CIRRUS_BLTMODE_MEMSYSSRC) {
964 a21ae81d bellard
            if (!cirrus_bitblt_cputovideo(s))
965 a21ae81d bellard
                goto bitblt_ignore;
966 a21ae81d bellard
        } else if (s->cirrus_blt_mode & CIRRUS_BLTMODE_MEMSYSDEST) {
967 a21ae81d bellard
            if (!cirrus_bitblt_videotocpu(s))
968 a21ae81d bellard
                goto bitblt_ignore;
969 a21ae81d bellard
        } else {
970 a21ae81d bellard
            if (!cirrus_bitblt_videotovideo(s))
971 a21ae81d bellard
                goto bitblt_ignore;
972 a21ae81d bellard
        }
973 e6e5ad80 bellard
    }
974 e6e5ad80 bellard
    return;
975 e6e5ad80 bellard
  bitblt_ignore:;
976 e6e5ad80 bellard
    cirrus_bitblt_reset(s);
977 e6e5ad80 bellard
}
978 e6e5ad80 bellard
979 e6e5ad80 bellard
static void cirrus_write_bitblt(CirrusVGAState * s, unsigned reg_value)
980 e6e5ad80 bellard
{
981 e6e5ad80 bellard
    unsigned old_value;
982 e6e5ad80 bellard
983 e6e5ad80 bellard
    old_value = s->gr[0x31];
984 e6e5ad80 bellard
    s->gr[0x31] = reg_value;
985 e6e5ad80 bellard
986 e6e5ad80 bellard
    if (((old_value & CIRRUS_BLT_RESET) != 0) &&
987 e6e5ad80 bellard
        ((reg_value & CIRRUS_BLT_RESET) == 0)) {
988 e6e5ad80 bellard
        cirrus_bitblt_reset(s);
989 e6e5ad80 bellard
    } else if (((old_value & CIRRUS_BLT_START) == 0) &&
990 e6e5ad80 bellard
               ((reg_value & CIRRUS_BLT_START) != 0)) {
991 e6e5ad80 bellard
        cirrus_bitblt_start(s);
992 e6e5ad80 bellard
    }
993 e6e5ad80 bellard
}
994 e6e5ad80 bellard
995 e6e5ad80 bellard
996 e6e5ad80 bellard
/***************************************
997 e6e5ad80 bellard
 *
998 e6e5ad80 bellard
 *  basic parameters
999 e6e5ad80 bellard
 *
1000 e6e5ad80 bellard
 ***************************************/
1001 e6e5ad80 bellard
1002 e6e5ad80 bellard
static void cirrus_get_offsets(VGAState *s1, 
1003 e6e5ad80 bellard
                                   uint32_t *pline_offset,
1004 e6e5ad80 bellard
                                   uint32_t *pstart_addr)
1005 e6e5ad80 bellard
{
1006 e6e5ad80 bellard
    CirrusVGAState * s = (CirrusVGAState *)s1;
1007 e6e5ad80 bellard
    uint32_t start_addr;
1008 e6e5ad80 bellard
    uint32_t line_offset;
1009 e6e5ad80 bellard
1010 e6e5ad80 bellard
    line_offset = s->cr[0x13]
1011 e36f36e1 bellard
        | ((s->cr[0x1b] & 0x10) << 4);
1012 e6e5ad80 bellard
    line_offset <<= 3;
1013 e6e5ad80 bellard
    *pline_offset = line_offset;
1014 e6e5ad80 bellard
1015 e6e5ad80 bellard
    start_addr = (s->cr[0x0c] << 8)
1016 e6e5ad80 bellard
        | s->cr[0x0d]
1017 e6e5ad80 bellard
        | ((s->cr[0x1b] & 0x01) << 16)
1018 e6e5ad80 bellard
        | ((s->cr[0x1b] & 0x0c) << 15)
1019 e6e5ad80 bellard
        | ((s->cr[0x1d] & 0x80) << 12);
1020 e6e5ad80 bellard
    *pstart_addr = start_addr;
1021 e6e5ad80 bellard
}
1022 e6e5ad80 bellard
1023 e6e5ad80 bellard
static uint32_t cirrus_get_bpp16_depth(CirrusVGAState * s)
1024 e6e5ad80 bellard
{
1025 e6e5ad80 bellard
    uint32_t ret = 16;
1026 e6e5ad80 bellard
1027 e6e5ad80 bellard
    switch (s->cirrus_hidden_dac_data & 0xf) {
1028 e6e5ad80 bellard
    case 0:
1029 e6e5ad80 bellard
        ret = 15;
1030 e6e5ad80 bellard
        break;                        /* Sierra HiColor */
1031 e6e5ad80 bellard
    case 1:
1032 e6e5ad80 bellard
        ret = 16;
1033 e6e5ad80 bellard
        break;                        /* XGA HiColor */
1034 e6e5ad80 bellard
    default:
1035 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1036 e6e5ad80 bellard
        printf("cirrus: invalid DAC value %x in 16bpp\n",
1037 e6e5ad80 bellard
               (s->cirrus_hidden_dac_data & 0xf));
1038 e6e5ad80 bellard
#endif
1039 e6e5ad80 bellard
        ret = 15;                /* XXX */
1040 e6e5ad80 bellard
        break;
1041 e6e5ad80 bellard
    }
1042 e6e5ad80 bellard
    return ret;
1043 e6e5ad80 bellard
}
1044 e6e5ad80 bellard
1045 e6e5ad80 bellard
static int cirrus_get_bpp(VGAState *s1)
1046 e6e5ad80 bellard
{
1047 e6e5ad80 bellard
    CirrusVGAState * s = (CirrusVGAState *)s1;
1048 e6e5ad80 bellard
    uint32_t ret = 8;
1049 e6e5ad80 bellard
1050 e6e5ad80 bellard
    if ((s->sr[0x07] & 0x01) != 0) {
1051 e6e5ad80 bellard
        /* Cirrus SVGA */
1052 e6e5ad80 bellard
        switch (s->sr[0x07] & CIRRUS_SR7_BPP_MASK) {
1053 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_8:
1054 e6e5ad80 bellard
            ret = 8;
1055 e6e5ad80 bellard
            break;
1056 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_16_DOUBLEVCLK:
1057 e6e5ad80 bellard
            ret = cirrus_get_bpp16_depth(s);
1058 e6e5ad80 bellard
            break;
1059 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_24:
1060 e6e5ad80 bellard
            ret = 24;
1061 e6e5ad80 bellard
            break;
1062 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_16:
1063 e6e5ad80 bellard
            ret = cirrus_get_bpp16_depth(s);
1064 e6e5ad80 bellard
            break;
1065 e6e5ad80 bellard
        case CIRRUS_SR7_BPP_32:
1066 e6e5ad80 bellard
            ret = 32;
1067 e6e5ad80 bellard
            break;
1068 e6e5ad80 bellard
        default:
1069 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1070 e6e5ad80 bellard
            printf("cirrus: unknown bpp - sr7=%x\n", s->sr[0x7]);
1071 e6e5ad80 bellard
#endif
1072 e6e5ad80 bellard
            ret = 8;
1073 e6e5ad80 bellard
            break;
1074 e6e5ad80 bellard
        }
1075 e6e5ad80 bellard
    } else {
1076 e6e5ad80 bellard
        /* VGA */
1077 aeb3c85f bellard
        ret = 0;
1078 e6e5ad80 bellard
    }
1079 e6e5ad80 bellard
1080 e6e5ad80 bellard
    return ret;
1081 e6e5ad80 bellard
}
1082 e6e5ad80 bellard
1083 78e127ef bellard
static void cirrus_get_resolution(VGAState *s, int *pwidth, int *pheight)
1084 78e127ef bellard
{
1085 78e127ef bellard
    int width, height;
1086 78e127ef bellard
    
1087 78e127ef bellard
    width = (s->cr[0x01] + 1) * 8;
1088 78e127ef bellard
    height = s->cr[0x12] | 
1089 78e127ef bellard
        ((s->cr[0x07] & 0x02) << 7) | 
1090 78e127ef bellard
        ((s->cr[0x07] & 0x40) << 3);
1091 78e127ef bellard
    height = (height + 1);
1092 78e127ef bellard
    /* interlace support */
1093 78e127ef bellard
    if (s->cr[0x1a] & 0x01)
1094 78e127ef bellard
        height = height * 2;
1095 78e127ef bellard
    *pwidth = width;
1096 78e127ef bellard
    *pheight = height;
1097 78e127ef bellard
}
1098 78e127ef bellard
1099 e6e5ad80 bellard
/***************************************
1100 e6e5ad80 bellard
 *
1101 e6e5ad80 bellard
 * bank memory
1102 e6e5ad80 bellard
 *
1103 e6e5ad80 bellard
 ***************************************/
1104 e6e5ad80 bellard
1105 e6e5ad80 bellard
static void cirrus_update_bank_ptr(CirrusVGAState * s, unsigned bank_index)
1106 e6e5ad80 bellard
{
1107 e6e5ad80 bellard
    unsigned offset;
1108 e6e5ad80 bellard
    unsigned limit;
1109 e6e5ad80 bellard
1110 e6e5ad80 bellard
    if ((s->gr[0x0b] & 0x01) != 0)        /* dual bank */
1111 e6e5ad80 bellard
        offset = s->gr[0x09 + bank_index];
1112 e6e5ad80 bellard
    else                        /* single bank */
1113 e6e5ad80 bellard
        offset = s->gr[0x09];
1114 e6e5ad80 bellard
1115 e6e5ad80 bellard
    if ((s->gr[0x0b] & 0x20) != 0)
1116 e6e5ad80 bellard
        offset <<= 14;
1117 e6e5ad80 bellard
    else
1118 e6e5ad80 bellard
        offset <<= 12;
1119 e6e5ad80 bellard
1120 e3a4e4b6 bellard
    if (s->real_vram_size <= offset)
1121 e6e5ad80 bellard
        limit = 0;
1122 e6e5ad80 bellard
    else
1123 e3a4e4b6 bellard
        limit = s->real_vram_size - offset;
1124 e6e5ad80 bellard
1125 e6e5ad80 bellard
    if (((s->gr[0x0b] & 0x01) == 0) && (bank_index != 0)) {
1126 e6e5ad80 bellard
        if (limit > 0x8000) {
1127 e6e5ad80 bellard
            offset += 0x8000;
1128 e6e5ad80 bellard
            limit -= 0x8000;
1129 e6e5ad80 bellard
        } else {
1130 e6e5ad80 bellard
            limit = 0;
1131 e6e5ad80 bellard
        }
1132 e6e5ad80 bellard
    }
1133 e6e5ad80 bellard
1134 e6e5ad80 bellard
    if (limit > 0) {
1135 e6e5ad80 bellard
        s->cirrus_bank_base[bank_index] = offset;
1136 e6e5ad80 bellard
        s->cirrus_bank_limit[bank_index] = limit;
1137 e6e5ad80 bellard
    } else {
1138 e6e5ad80 bellard
        s->cirrus_bank_base[bank_index] = 0;
1139 e6e5ad80 bellard
        s->cirrus_bank_limit[bank_index] = 0;
1140 e6e5ad80 bellard
    }
1141 e6e5ad80 bellard
}
1142 e6e5ad80 bellard
1143 e6e5ad80 bellard
/***************************************
1144 e6e5ad80 bellard
 *
1145 e6e5ad80 bellard
 *  I/O access between 0x3c4-0x3c5
1146 e6e5ad80 bellard
 *
1147 e6e5ad80 bellard
 ***************************************/
1148 e6e5ad80 bellard
1149 e6e5ad80 bellard
static int
1150 e6e5ad80 bellard
cirrus_hook_read_sr(CirrusVGAState * s, unsigned reg_index, int *reg_value)
1151 e6e5ad80 bellard
{
1152 e6e5ad80 bellard
    switch (reg_index) {
1153 e6e5ad80 bellard
    case 0x00:                        // Standard VGA
1154 e6e5ad80 bellard
    case 0x01:                        // Standard VGA
1155 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1156 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1157 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1158 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1159 e6e5ad80 bellard
    case 0x06:                        // Unlock Cirrus extensions
1160 e6e5ad80 bellard
        *reg_value = s->sr[reg_index];
1161 e6e5ad80 bellard
        break;
1162 e6e5ad80 bellard
    case 0x10:
1163 e6e5ad80 bellard
    case 0x30:
1164 e6e5ad80 bellard
    case 0x50:
1165 e6e5ad80 bellard
    case 0x70:                        // Graphics Cursor X
1166 e6e5ad80 bellard
    case 0x90:
1167 e6e5ad80 bellard
    case 0xb0:
1168 e6e5ad80 bellard
    case 0xd0:
1169 e6e5ad80 bellard
    case 0xf0:                        // Graphics Cursor X
1170 aeb3c85f bellard
        *reg_value = s->sr[0x10];
1171 aeb3c85f bellard
        break;
1172 e6e5ad80 bellard
    case 0x11:
1173 e6e5ad80 bellard
    case 0x31:
1174 e6e5ad80 bellard
    case 0x51:
1175 e6e5ad80 bellard
    case 0x71:                        // Graphics Cursor Y
1176 e6e5ad80 bellard
    case 0x91:
1177 e6e5ad80 bellard
    case 0xb1:
1178 e6e5ad80 bellard
    case 0xd1:
1179 a5082316 bellard
    case 0xf1:                        // Graphics Cursor Y
1180 aeb3c85f bellard
        *reg_value = s->sr[0x11];
1181 aeb3c85f bellard
        break;
1182 aeb3c85f bellard
    case 0x05:                        // ???
1183 aeb3c85f bellard
    case 0x07:                        // Extended Sequencer Mode
1184 aeb3c85f bellard
    case 0x08:                        // EEPROM Control
1185 aeb3c85f bellard
    case 0x09:                        // Scratch Register 0
1186 aeb3c85f bellard
    case 0x0a:                        // Scratch Register 1
1187 aeb3c85f bellard
    case 0x0b:                        // VCLK 0
1188 aeb3c85f bellard
    case 0x0c:                        // VCLK 1
1189 aeb3c85f bellard
    case 0x0d:                        // VCLK 2
1190 aeb3c85f bellard
    case 0x0e:                        // VCLK 3
1191 aeb3c85f bellard
    case 0x0f:                        // DRAM Control
1192 e6e5ad80 bellard
    case 0x12:                        // Graphics Cursor Attribute
1193 e6e5ad80 bellard
    case 0x13:                        // Graphics Cursor Pattern Address
1194 e6e5ad80 bellard
    case 0x14:                        // Scratch Register 2
1195 e6e5ad80 bellard
    case 0x15:                        // Scratch Register 3
1196 e6e5ad80 bellard
    case 0x16:                        // Performance Tuning Register
1197 e6e5ad80 bellard
    case 0x17:                        // Configuration Readback and Extended Control
1198 e6e5ad80 bellard
    case 0x18:                        // Signature Generator Control
1199 e6e5ad80 bellard
    case 0x19:                        // Signal Generator Result
1200 e6e5ad80 bellard
    case 0x1a:                        // Signal Generator Result
1201 e6e5ad80 bellard
    case 0x1b:                        // VCLK 0 Denominator & Post
1202 e6e5ad80 bellard
    case 0x1c:                        // VCLK 1 Denominator & Post
1203 e6e5ad80 bellard
    case 0x1d:                        // VCLK 2 Denominator & Post
1204 e6e5ad80 bellard
    case 0x1e:                        // VCLK 3 Denominator & Post
1205 e6e5ad80 bellard
    case 0x1f:                        // BIOS Write Enable and MCLK select
1206 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1207 e6e5ad80 bellard
        printf("cirrus: handled inport sr_index %02x\n", reg_index);
1208 e6e5ad80 bellard
#endif
1209 e6e5ad80 bellard
        *reg_value = s->sr[reg_index];
1210 e6e5ad80 bellard
        break;
1211 e6e5ad80 bellard
    default:
1212 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1213 e6e5ad80 bellard
        printf("cirrus: inport sr_index %02x\n", reg_index);
1214 e6e5ad80 bellard
#endif
1215 e6e5ad80 bellard
        *reg_value = 0xff;
1216 e6e5ad80 bellard
        break;
1217 e6e5ad80 bellard
    }
1218 e6e5ad80 bellard
1219 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1220 e6e5ad80 bellard
}
1221 e6e5ad80 bellard
1222 e6e5ad80 bellard
static int
1223 e6e5ad80 bellard
cirrus_hook_write_sr(CirrusVGAState * s, unsigned reg_index, int reg_value)
1224 e6e5ad80 bellard
{
1225 e6e5ad80 bellard
    switch (reg_index) {
1226 e6e5ad80 bellard
    case 0x00:                        // Standard VGA
1227 e6e5ad80 bellard
    case 0x01:                        // Standard VGA
1228 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1229 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1230 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1231 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1232 e6e5ad80 bellard
    case 0x06:                        // Unlock Cirrus extensions
1233 e6e5ad80 bellard
        reg_value &= 0x17;
1234 e6e5ad80 bellard
        if (reg_value == 0x12) {
1235 e6e5ad80 bellard
            s->sr[reg_index] = 0x12;
1236 e6e5ad80 bellard
        } else {
1237 e6e5ad80 bellard
            s->sr[reg_index] = 0x0f;
1238 e6e5ad80 bellard
        }
1239 e6e5ad80 bellard
        break;
1240 e6e5ad80 bellard
    case 0x10:
1241 e6e5ad80 bellard
    case 0x30:
1242 e6e5ad80 bellard
    case 0x50:
1243 e6e5ad80 bellard
    case 0x70:                        // Graphics Cursor X
1244 e6e5ad80 bellard
    case 0x90:
1245 e6e5ad80 bellard
    case 0xb0:
1246 e6e5ad80 bellard
    case 0xd0:
1247 e6e5ad80 bellard
    case 0xf0:                        // Graphics Cursor X
1248 e6e5ad80 bellard
        s->sr[0x10] = reg_value;
1249 a5082316 bellard
        s->hw_cursor_x = (reg_value << 3) | (reg_index >> 5);
1250 e6e5ad80 bellard
        break;
1251 e6e5ad80 bellard
    case 0x11:
1252 e6e5ad80 bellard
    case 0x31:
1253 e6e5ad80 bellard
    case 0x51:
1254 e6e5ad80 bellard
    case 0x71:                        // Graphics Cursor Y
1255 e6e5ad80 bellard
    case 0x91:
1256 e6e5ad80 bellard
    case 0xb1:
1257 e6e5ad80 bellard
    case 0xd1:
1258 e6e5ad80 bellard
    case 0xf1:                        // Graphics Cursor Y
1259 e6e5ad80 bellard
        s->sr[0x11] = reg_value;
1260 a5082316 bellard
        s->hw_cursor_y = (reg_value << 3) | (reg_index >> 5);
1261 e6e5ad80 bellard
        break;
1262 e6e5ad80 bellard
    case 0x07:                        // Extended Sequencer Mode
1263 e6e5ad80 bellard
    case 0x08:                        // EEPROM Control
1264 e6e5ad80 bellard
    case 0x09:                        // Scratch Register 0
1265 e6e5ad80 bellard
    case 0x0a:                        // Scratch Register 1
1266 e6e5ad80 bellard
    case 0x0b:                        // VCLK 0
1267 e6e5ad80 bellard
    case 0x0c:                        // VCLK 1
1268 e6e5ad80 bellard
    case 0x0d:                        // VCLK 2
1269 e6e5ad80 bellard
    case 0x0e:                        // VCLK 3
1270 e6e5ad80 bellard
    case 0x0f:                        // DRAM Control
1271 e6e5ad80 bellard
    case 0x12:                        // Graphics Cursor Attribute
1272 e6e5ad80 bellard
    case 0x13:                        // Graphics Cursor Pattern Address
1273 e6e5ad80 bellard
    case 0x14:                        // Scratch Register 2
1274 e6e5ad80 bellard
    case 0x15:                        // Scratch Register 3
1275 e6e5ad80 bellard
    case 0x16:                        // Performance Tuning Register
1276 e6e5ad80 bellard
    case 0x18:                        // Signature Generator Control
1277 e6e5ad80 bellard
    case 0x19:                        // Signature Generator Result
1278 e6e5ad80 bellard
    case 0x1a:                        // Signature Generator Result
1279 e6e5ad80 bellard
    case 0x1b:                        // VCLK 0 Denominator & Post
1280 e6e5ad80 bellard
    case 0x1c:                        // VCLK 1 Denominator & Post
1281 e6e5ad80 bellard
    case 0x1d:                        // VCLK 2 Denominator & Post
1282 e6e5ad80 bellard
    case 0x1e:                        // VCLK 3 Denominator & Post
1283 e6e5ad80 bellard
    case 0x1f:                        // BIOS Write Enable and MCLK select
1284 e6e5ad80 bellard
        s->sr[reg_index] = reg_value;
1285 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1286 e6e5ad80 bellard
        printf("cirrus: handled outport sr_index %02x, sr_value %02x\n",
1287 e6e5ad80 bellard
               reg_index, reg_value);
1288 e6e5ad80 bellard
#endif
1289 e6e5ad80 bellard
        break;
1290 8926b517 bellard
    case 0x17:                        // Configuration Readback and Extended Control
1291 e3a4e4b6 bellard
        s->sr[reg_index] = (s->sr[reg_index] & 0x38) | (reg_value & 0xc7);
1292 8926b517 bellard
        cirrus_update_memory_access(s);
1293 8926b517 bellard
        break;
1294 e6e5ad80 bellard
    default:
1295 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1296 e6e5ad80 bellard
        printf("cirrus: outport sr_index %02x, sr_value %02x\n", reg_index,
1297 e6e5ad80 bellard
               reg_value);
1298 e6e5ad80 bellard
#endif
1299 e6e5ad80 bellard
        break;
1300 e6e5ad80 bellard
    }
1301 e6e5ad80 bellard
1302 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1303 e6e5ad80 bellard
}
1304 e6e5ad80 bellard
1305 e6e5ad80 bellard
/***************************************
1306 e6e5ad80 bellard
 *
1307 e6e5ad80 bellard
 *  I/O access at 0x3c6
1308 e6e5ad80 bellard
 *
1309 e6e5ad80 bellard
 ***************************************/
1310 e6e5ad80 bellard
1311 e6e5ad80 bellard
static void cirrus_read_hidden_dac(CirrusVGAState * s, int *reg_value)
1312 e6e5ad80 bellard
{
1313 e6e5ad80 bellard
    *reg_value = 0xff;
1314 a21ae81d bellard
    if (++s->cirrus_hidden_dac_lockindex == 5) {
1315 a21ae81d bellard
        *reg_value = s->cirrus_hidden_dac_data;
1316 a21ae81d bellard
        s->cirrus_hidden_dac_lockindex = 0;
1317 e6e5ad80 bellard
    }
1318 e6e5ad80 bellard
}
1319 e6e5ad80 bellard
1320 e6e5ad80 bellard
static void cirrus_write_hidden_dac(CirrusVGAState * s, int reg_value)
1321 e6e5ad80 bellard
{
1322 e6e5ad80 bellard
    if (s->cirrus_hidden_dac_lockindex == 4) {
1323 e6e5ad80 bellard
        s->cirrus_hidden_dac_data = reg_value;
1324 a21ae81d bellard
#if defined(DEBUG_CIRRUS)
1325 e6e5ad80 bellard
        printf("cirrus: outport hidden DAC, value %02x\n", reg_value);
1326 e6e5ad80 bellard
#endif
1327 e6e5ad80 bellard
    }
1328 e6e5ad80 bellard
    s->cirrus_hidden_dac_lockindex = 0;
1329 e6e5ad80 bellard
}
1330 e6e5ad80 bellard
1331 e6e5ad80 bellard
/***************************************
1332 e6e5ad80 bellard
 *
1333 e6e5ad80 bellard
 *  I/O access at 0x3c9
1334 e6e5ad80 bellard
 *
1335 e6e5ad80 bellard
 ***************************************/
1336 e6e5ad80 bellard
1337 e6e5ad80 bellard
static int cirrus_hook_read_palette(CirrusVGAState * s, int *reg_value)
1338 e6e5ad80 bellard
{
1339 e6e5ad80 bellard
    if (!(s->sr[0x12] & CIRRUS_CURSOR_HIDDENPEL))
1340 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1341 a5082316 bellard
    *reg_value =
1342 a5082316 bellard
        s->cirrus_hidden_palette[(s->dac_read_index & 0x0f) * 3 +
1343 a5082316 bellard
                                 s->dac_sub_index];
1344 e6e5ad80 bellard
    if (++s->dac_sub_index == 3) {
1345 e6e5ad80 bellard
        s->dac_sub_index = 0;
1346 e6e5ad80 bellard
        s->dac_read_index++;
1347 e6e5ad80 bellard
    }
1348 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1349 e6e5ad80 bellard
}
1350 e6e5ad80 bellard
1351 e6e5ad80 bellard
static int cirrus_hook_write_palette(CirrusVGAState * s, int reg_value)
1352 e6e5ad80 bellard
{
1353 e6e5ad80 bellard
    if (!(s->sr[0x12] & CIRRUS_CURSOR_HIDDENPEL))
1354 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1355 e6e5ad80 bellard
    s->dac_cache[s->dac_sub_index] = reg_value;
1356 e6e5ad80 bellard
    if (++s->dac_sub_index == 3) {
1357 a5082316 bellard
        memcpy(&s->cirrus_hidden_palette[(s->dac_write_index & 0x0f) * 3],
1358 a5082316 bellard
               s->dac_cache, 3);
1359 a5082316 bellard
        /* XXX update cursor */
1360 e6e5ad80 bellard
        s->dac_sub_index = 0;
1361 e6e5ad80 bellard
        s->dac_write_index++;
1362 e6e5ad80 bellard
    }
1363 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1364 e6e5ad80 bellard
}
1365 e6e5ad80 bellard
1366 e6e5ad80 bellard
/***************************************
1367 e6e5ad80 bellard
 *
1368 e6e5ad80 bellard
 *  I/O access between 0x3ce-0x3cf
1369 e6e5ad80 bellard
 *
1370 e6e5ad80 bellard
 ***************************************/
1371 e6e5ad80 bellard
1372 e6e5ad80 bellard
static int
1373 e6e5ad80 bellard
cirrus_hook_read_gr(CirrusVGAState * s, unsigned reg_index, int *reg_value)
1374 e6e5ad80 bellard
{
1375 e6e5ad80 bellard
    switch (reg_index) {
1376 aeb3c85f bellard
    case 0x00: // Standard VGA, BGCOLOR 0x000000ff
1377 aeb3c85f bellard
      *reg_value = s->cirrus_shadow_gr0;
1378 aeb3c85f bellard
      return CIRRUS_HOOK_HANDLED;
1379 aeb3c85f bellard
    case 0x01: // Standard VGA, FGCOLOR 0x000000ff
1380 aeb3c85f bellard
      *reg_value = s->cirrus_shadow_gr1;
1381 aeb3c85f bellard
      return CIRRUS_HOOK_HANDLED;
1382 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1383 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1384 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1385 e6e5ad80 bellard
    case 0x06:                        // Standard VGA
1386 e6e5ad80 bellard
    case 0x07:                        // Standard VGA
1387 e6e5ad80 bellard
    case 0x08:                        // Standard VGA
1388 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1389 e6e5ad80 bellard
    case 0x05:                        // Standard VGA, Cirrus extended mode
1390 e6e5ad80 bellard
    default:
1391 e6e5ad80 bellard
        break;
1392 e6e5ad80 bellard
    }
1393 e6e5ad80 bellard
1394 e6e5ad80 bellard
    if (reg_index < 0x3a) {
1395 e6e5ad80 bellard
        *reg_value = s->gr[reg_index];
1396 e6e5ad80 bellard
    } else {
1397 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1398 e6e5ad80 bellard
        printf("cirrus: inport gr_index %02x\n", reg_index);
1399 e6e5ad80 bellard
#endif
1400 e6e5ad80 bellard
        *reg_value = 0xff;
1401 e6e5ad80 bellard
    }
1402 e6e5ad80 bellard
1403 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1404 e6e5ad80 bellard
}
1405 e6e5ad80 bellard
1406 e6e5ad80 bellard
static int
1407 e6e5ad80 bellard
cirrus_hook_write_gr(CirrusVGAState * s, unsigned reg_index, int reg_value)
1408 e6e5ad80 bellard
{
1409 a5082316 bellard
#if defined(DEBUG_BITBLT) && 0
1410 a5082316 bellard
    printf("gr%02x: %02x\n", reg_index, reg_value);
1411 a5082316 bellard
#endif
1412 e6e5ad80 bellard
    switch (reg_index) {
1413 e6e5ad80 bellard
    case 0x00:                        // Standard VGA, BGCOLOR 0x000000ff
1414 aeb3c85f bellard
        s->cirrus_shadow_gr0 = reg_value;
1415 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1416 e6e5ad80 bellard
    case 0x01:                        // Standard VGA, FGCOLOR 0x000000ff
1417 aeb3c85f bellard
        s->cirrus_shadow_gr1 = reg_value;
1418 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1419 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1420 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1421 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1422 e6e5ad80 bellard
    case 0x06:                        // Standard VGA
1423 e6e5ad80 bellard
    case 0x07:                        // Standard VGA
1424 e6e5ad80 bellard
    case 0x08:                        // Standard VGA
1425 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1426 e6e5ad80 bellard
    case 0x05:                        // Standard VGA, Cirrus extended mode
1427 e6e5ad80 bellard
        s->gr[reg_index] = reg_value & 0x7f;
1428 8926b517 bellard
        cirrus_update_memory_access(s);
1429 e6e5ad80 bellard
        break;
1430 e6e5ad80 bellard
    case 0x09:                        // bank offset #0
1431 e6e5ad80 bellard
    case 0x0A:                        // bank offset #1
1432 8926b517 bellard
        s->gr[reg_index] = reg_value;
1433 8926b517 bellard
        cirrus_update_bank_ptr(s, 0);
1434 8926b517 bellard
        cirrus_update_bank_ptr(s, 1);
1435 8926b517 bellard
        break;
1436 e6e5ad80 bellard
    case 0x0B:
1437 e6e5ad80 bellard
        s->gr[reg_index] = reg_value;
1438 e6e5ad80 bellard
        cirrus_update_bank_ptr(s, 0);
1439 e6e5ad80 bellard
        cirrus_update_bank_ptr(s, 1);
1440 8926b517 bellard
        cirrus_update_memory_access(s);
1441 e6e5ad80 bellard
        break;
1442 e6e5ad80 bellard
    case 0x10:                        // BGCOLOR 0x0000ff00
1443 e6e5ad80 bellard
    case 0x11:                        // FGCOLOR 0x0000ff00
1444 e6e5ad80 bellard
    case 0x12:                        // BGCOLOR 0x00ff0000
1445 e6e5ad80 bellard
    case 0x13:                        // FGCOLOR 0x00ff0000
1446 e6e5ad80 bellard
    case 0x14:                        // BGCOLOR 0xff000000
1447 e6e5ad80 bellard
    case 0x15:                        // FGCOLOR 0xff000000
1448 e6e5ad80 bellard
    case 0x20:                        // BLT WIDTH 0x0000ff
1449 e6e5ad80 bellard
    case 0x22:                        // BLT HEIGHT 0x0000ff
1450 e6e5ad80 bellard
    case 0x24:                        // BLT DEST PITCH 0x0000ff
1451 e6e5ad80 bellard
    case 0x26:                        // BLT SRC PITCH 0x0000ff
1452 e6e5ad80 bellard
    case 0x28:                        // BLT DEST ADDR 0x0000ff
1453 e6e5ad80 bellard
    case 0x29:                        // BLT DEST ADDR 0x00ff00
1454 e6e5ad80 bellard
    case 0x2c:                        // BLT SRC ADDR 0x0000ff
1455 e6e5ad80 bellard
    case 0x2d:                        // BLT SRC ADDR 0x00ff00
1456 a5082316 bellard
    case 0x2f:                  // BLT WRITEMASK
1457 e6e5ad80 bellard
    case 0x30:                        // BLT MODE
1458 e6e5ad80 bellard
    case 0x32:                        // RASTER OP
1459 a21ae81d bellard
    case 0x33:                        // BLT MODEEXT
1460 e6e5ad80 bellard
    case 0x34:                        // BLT TRANSPARENT COLOR 0x00ff
1461 e6e5ad80 bellard
    case 0x35:                        // BLT TRANSPARENT COLOR 0xff00
1462 e6e5ad80 bellard
    case 0x38:                        // BLT TRANSPARENT COLOR MASK 0x00ff
1463 e6e5ad80 bellard
    case 0x39:                        // BLT TRANSPARENT COLOR MASK 0xff00
1464 e6e5ad80 bellard
        s->gr[reg_index] = reg_value;
1465 e6e5ad80 bellard
        break;
1466 e6e5ad80 bellard
    case 0x21:                        // BLT WIDTH 0x001f00
1467 e6e5ad80 bellard
    case 0x23:                        // BLT HEIGHT 0x001f00
1468 e6e5ad80 bellard
    case 0x25:                        // BLT DEST PITCH 0x001f00
1469 e6e5ad80 bellard
    case 0x27:                        // BLT SRC PITCH 0x001f00
1470 e6e5ad80 bellard
        s->gr[reg_index] = reg_value & 0x1f;
1471 e6e5ad80 bellard
        break;
1472 e6e5ad80 bellard
    case 0x2a:                        // BLT DEST ADDR 0x3f0000
1473 a5082316 bellard
        s->gr[reg_index] = reg_value & 0x3f;
1474 a5082316 bellard
        /* if auto start mode, starts bit blt now */
1475 a5082316 bellard
        if (s->gr[0x31] & CIRRUS_BLT_AUTOSTART) {
1476 a5082316 bellard
            cirrus_bitblt_start(s);
1477 a5082316 bellard
        }
1478 a5082316 bellard
        break;
1479 e6e5ad80 bellard
    case 0x2e:                        // BLT SRC ADDR 0x3f0000
1480 e6e5ad80 bellard
        s->gr[reg_index] = reg_value & 0x3f;
1481 e6e5ad80 bellard
        break;
1482 e6e5ad80 bellard
    case 0x31:                        // BLT STATUS/START
1483 e6e5ad80 bellard
        cirrus_write_bitblt(s, reg_value);
1484 e6e5ad80 bellard
        break;
1485 e6e5ad80 bellard
    default:
1486 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1487 e6e5ad80 bellard
        printf("cirrus: outport gr_index %02x, gr_value %02x\n", reg_index,
1488 e6e5ad80 bellard
               reg_value);
1489 e6e5ad80 bellard
#endif
1490 e6e5ad80 bellard
        break;
1491 e6e5ad80 bellard
    }
1492 e6e5ad80 bellard
1493 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1494 e6e5ad80 bellard
}
1495 e6e5ad80 bellard
1496 e6e5ad80 bellard
/***************************************
1497 e6e5ad80 bellard
 *
1498 e6e5ad80 bellard
 *  I/O access between 0x3d4-0x3d5
1499 e6e5ad80 bellard
 *
1500 e6e5ad80 bellard
 ***************************************/
1501 e6e5ad80 bellard
1502 e6e5ad80 bellard
static int
1503 e6e5ad80 bellard
cirrus_hook_read_cr(CirrusVGAState * s, unsigned reg_index, int *reg_value)
1504 e6e5ad80 bellard
{
1505 e6e5ad80 bellard
    switch (reg_index) {
1506 e6e5ad80 bellard
    case 0x00:                        // Standard VGA
1507 e6e5ad80 bellard
    case 0x01:                        // Standard VGA
1508 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1509 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1510 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1511 e6e5ad80 bellard
    case 0x05:                        // Standard VGA
1512 e6e5ad80 bellard
    case 0x06:                        // Standard VGA
1513 e6e5ad80 bellard
    case 0x07:                        // Standard VGA
1514 e6e5ad80 bellard
    case 0x08:                        // Standard VGA
1515 e6e5ad80 bellard
    case 0x09:                        // Standard VGA
1516 e6e5ad80 bellard
    case 0x0a:                        // Standard VGA
1517 e6e5ad80 bellard
    case 0x0b:                        // Standard VGA
1518 e6e5ad80 bellard
    case 0x0c:                        // Standard VGA
1519 e6e5ad80 bellard
    case 0x0d:                        // Standard VGA
1520 e6e5ad80 bellard
    case 0x0e:                        // Standard VGA
1521 e6e5ad80 bellard
    case 0x0f:                        // Standard VGA
1522 e6e5ad80 bellard
    case 0x10:                        // Standard VGA
1523 e6e5ad80 bellard
    case 0x11:                        // Standard VGA
1524 e6e5ad80 bellard
    case 0x12:                        // Standard VGA
1525 e6e5ad80 bellard
    case 0x13:                        // Standard VGA
1526 e6e5ad80 bellard
    case 0x14:                        // Standard VGA
1527 e6e5ad80 bellard
    case 0x15:                        // Standard VGA
1528 e6e5ad80 bellard
    case 0x16:                        // Standard VGA
1529 e6e5ad80 bellard
    case 0x17:                        // Standard VGA
1530 e6e5ad80 bellard
    case 0x18:                        // Standard VGA
1531 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1532 e6e5ad80 bellard
    case 0x19:                        // Interlace End
1533 e6e5ad80 bellard
    case 0x1a:                        // Miscellaneous Control
1534 e6e5ad80 bellard
    case 0x1b:                        // Extended Display Control
1535 e6e5ad80 bellard
    case 0x1c:                        // Sync Adjust and Genlock
1536 e6e5ad80 bellard
    case 0x1d:                        // Overlay Extended Control
1537 e6e5ad80 bellard
    case 0x22:                        // Graphics Data Latches Readback (R)
1538 e6e5ad80 bellard
    case 0x24:                        // Attribute Controller Toggle Readback (R)
1539 e6e5ad80 bellard
    case 0x25:                        // Part Status
1540 e6e5ad80 bellard
    case 0x27:                        // Part ID (R)
1541 e6e5ad80 bellard
        *reg_value = s->cr[reg_index];
1542 e6e5ad80 bellard
        break;
1543 e6e5ad80 bellard
    case 0x26:                        // Attribute Controller Index Readback (R)
1544 e6e5ad80 bellard
        *reg_value = s->ar_index & 0x3f;
1545 e6e5ad80 bellard
        break;
1546 e6e5ad80 bellard
    default:
1547 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1548 e6e5ad80 bellard
        printf("cirrus: inport cr_index %02x\n", reg_index);
1549 e6e5ad80 bellard
        *reg_value = 0xff;
1550 e6e5ad80 bellard
#endif
1551 e6e5ad80 bellard
        break;
1552 e6e5ad80 bellard
    }
1553 e6e5ad80 bellard
1554 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1555 e6e5ad80 bellard
}
1556 e6e5ad80 bellard
1557 e6e5ad80 bellard
static int
1558 e6e5ad80 bellard
cirrus_hook_write_cr(CirrusVGAState * s, unsigned reg_index, int reg_value)
1559 e6e5ad80 bellard
{
1560 e6e5ad80 bellard
    switch (reg_index) {
1561 e6e5ad80 bellard
    case 0x00:                        // Standard VGA
1562 e6e5ad80 bellard
    case 0x01:                        // Standard VGA
1563 e6e5ad80 bellard
    case 0x02:                        // Standard VGA
1564 e6e5ad80 bellard
    case 0x03:                        // Standard VGA
1565 e6e5ad80 bellard
    case 0x04:                        // Standard VGA
1566 e6e5ad80 bellard
    case 0x05:                        // Standard VGA
1567 e6e5ad80 bellard
    case 0x06:                        // Standard VGA
1568 e6e5ad80 bellard
    case 0x07:                        // Standard VGA
1569 e6e5ad80 bellard
    case 0x08:                        // Standard VGA
1570 e6e5ad80 bellard
    case 0x09:                        // Standard VGA
1571 e6e5ad80 bellard
    case 0x0a:                        // Standard VGA
1572 e6e5ad80 bellard
    case 0x0b:                        // Standard VGA
1573 e6e5ad80 bellard
    case 0x0c:                        // Standard VGA
1574 e6e5ad80 bellard
    case 0x0d:                        // Standard VGA
1575 e6e5ad80 bellard
    case 0x0e:                        // Standard VGA
1576 e6e5ad80 bellard
    case 0x0f:                        // Standard VGA
1577 e6e5ad80 bellard
    case 0x10:                        // Standard VGA
1578 e6e5ad80 bellard
    case 0x11:                        // Standard VGA
1579 e6e5ad80 bellard
    case 0x12:                        // Standard VGA
1580 e6e5ad80 bellard
    case 0x13:                        // Standard VGA
1581 e6e5ad80 bellard
    case 0x14:                        // Standard VGA
1582 e6e5ad80 bellard
    case 0x15:                        // Standard VGA
1583 e6e5ad80 bellard
    case 0x16:                        // Standard VGA
1584 e6e5ad80 bellard
    case 0x17:                        // Standard VGA
1585 e6e5ad80 bellard
    case 0x18:                        // Standard VGA
1586 e6e5ad80 bellard
        return CIRRUS_HOOK_NOT_HANDLED;
1587 e6e5ad80 bellard
    case 0x19:                        // Interlace End
1588 e6e5ad80 bellard
    case 0x1a:                        // Miscellaneous Control
1589 e6e5ad80 bellard
    case 0x1b:                        // Extended Display Control
1590 e6e5ad80 bellard
    case 0x1c:                        // Sync Adjust and Genlock
1591 ae184e4a bellard
    case 0x1d:                        // Overlay Extended Control
1592 e6e5ad80 bellard
        s->cr[reg_index] = reg_value;
1593 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1594 e6e5ad80 bellard
        printf("cirrus: handled outport cr_index %02x, cr_value %02x\n",
1595 e6e5ad80 bellard
               reg_index, reg_value);
1596 e6e5ad80 bellard
#endif
1597 e6e5ad80 bellard
        break;
1598 e6e5ad80 bellard
    case 0x22:                        // Graphics Data Latches Readback (R)
1599 e6e5ad80 bellard
    case 0x24:                        // Attribute Controller Toggle Readback (R)
1600 e6e5ad80 bellard
    case 0x26:                        // Attribute Controller Index Readback (R)
1601 e6e5ad80 bellard
    case 0x27:                        // Part ID (R)
1602 e6e5ad80 bellard
        break;
1603 e6e5ad80 bellard
    case 0x25:                        // Part Status
1604 e6e5ad80 bellard
    default:
1605 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1606 e6e5ad80 bellard
        printf("cirrus: outport cr_index %02x, cr_value %02x\n", reg_index,
1607 e6e5ad80 bellard
               reg_value);
1608 e6e5ad80 bellard
#endif
1609 e6e5ad80 bellard
        break;
1610 e6e5ad80 bellard
    }
1611 e6e5ad80 bellard
1612 e6e5ad80 bellard
    return CIRRUS_HOOK_HANDLED;
1613 e6e5ad80 bellard
}
1614 e6e5ad80 bellard
1615 e6e5ad80 bellard
/***************************************
1616 e6e5ad80 bellard
 *
1617 e6e5ad80 bellard
 *  memory-mapped I/O (bitblt)
1618 e6e5ad80 bellard
 *
1619 e6e5ad80 bellard
 ***************************************/
1620 e6e5ad80 bellard
1621 e6e5ad80 bellard
static uint8_t cirrus_mmio_blt_read(CirrusVGAState * s, unsigned address)
1622 e6e5ad80 bellard
{
1623 e6e5ad80 bellard
    int value = 0xff;
1624 e6e5ad80 bellard
1625 e6e5ad80 bellard
    switch (address) {
1626 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 0):
1627 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x00, &value);
1628 e6e5ad80 bellard
        break;
1629 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 1):
1630 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x10, &value);
1631 e6e5ad80 bellard
        break;
1632 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 2):
1633 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x12, &value);
1634 e6e5ad80 bellard
        break;
1635 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 3):
1636 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x14, &value);
1637 e6e5ad80 bellard
        break;
1638 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 0):
1639 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x01, &value);
1640 e6e5ad80 bellard
        break;
1641 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 1):
1642 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x11, &value);
1643 e6e5ad80 bellard
        break;
1644 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 2):
1645 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x13, &value);
1646 e6e5ad80 bellard
        break;
1647 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 3):
1648 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x15, &value);
1649 e6e5ad80 bellard
        break;
1650 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTWIDTH + 0):
1651 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x20, &value);
1652 e6e5ad80 bellard
        break;
1653 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTWIDTH + 1):
1654 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x21, &value);
1655 e6e5ad80 bellard
        break;
1656 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTHEIGHT + 0):
1657 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x22, &value);
1658 e6e5ad80 bellard
        break;
1659 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTHEIGHT + 1):
1660 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x23, &value);
1661 e6e5ad80 bellard
        break;
1662 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTPITCH + 0):
1663 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x24, &value);
1664 e6e5ad80 bellard
        break;
1665 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTPITCH + 1):
1666 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x25, &value);
1667 e6e5ad80 bellard
        break;
1668 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCPITCH + 0):
1669 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x26, &value);
1670 e6e5ad80 bellard
        break;
1671 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCPITCH + 1):
1672 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x27, &value);
1673 e6e5ad80 bellard
        break;
1674 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 0):
1675 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x28, &value);
1676 e6e5ad80 bellard
        break;
1677 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 1):
1678 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x29, &value);
1679 e6e5ad80 bellard
        break;
1680 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 2):
1681 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x2a, &value);
1682 e6e5ad80 bellard
        break;
1683 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 0):
1684 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x2c, &value);
1685 e6e5ad80 bellard
        break;
1686 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 1):
1687 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x2d, &value);
1688 e6e5ad80 bellard
        break;
1689 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 2):
1690 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x2e, &value);
1691 e6e5ad80 bellard
        break;
1692 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTWRITEMASK:
1693 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x2f, &value);
1694 e6e5ad80 bellard
        break;
1695 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTMODE:
1696 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x30, &value);
1697 e6e5ad80 bellard
        break;
1698 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTROP:
1699 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x32, &value);
1700 e6e5ad80 bellard
        break;
1701 a21ae81d bellard
    case CIRRUS_MMIO_BLTMODEEXT:
1702 a21ae81d bellard
        cirrus_hook_read_gr(s, 0x33, &value);
1703 a21ae81d bellard
        break;
1704 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 0):
1705 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x34, &value);
1706 e6e5ad80 bellard
        break;
1707 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 1):
1708 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x35, &value);
1709 e6e5ad80 bellard
        break;
1710 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 0):
1711 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x38, &value);
1712 e6e5ad80 bellard
        break;
1713 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 1):
1714 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x39, &value);
1715 e6e5ad80 bellard
        break;
1716 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTSTATUS:
1717 e6e5ad80 bellard
        cirrus_hook_read_gr(s, 0x31, &value);
1718 e6e5ad80 bellard
        break;
1719 e6e5ad80 bellard
    default:
1720 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1721 e6e5ad80 bellard
        printf("cirrus: mmio read - address 0x%04x\n", address);
1722 e6e5ad80 bellard
#endif
1723 e6e5ad80 bellard
        break;
1724 e6e5ad80 bellard
    }
1725 e6e5ad80 bellard
1726 e6e5ad80 bellard
    return (uint8_t) value;
1727 e6e5ad80 bellard
}
1728 e6e5ad80 bellard
1729 e6e5ad80 bellard
static void cirrus_mmio_blt_write(CirrusVGAState * s, unsigned address,
1730 e6e5ad80 bellard
                                  uint8_t value)
1731 e6e5ad80 bellard
{
1732 e6e5ad80 bellard
    switch (address) {
1733 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 0):
1734 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x00, value);
1735 e6e5ad80 bellard
        break;
1736 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 1):
1737 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x10, value);
1738 e6e5ad80 bellard
        break;
1739 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 2):
1740 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x12, value);
1741 e6e5ad80 bellard
        break;
1742 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTBGCOLOR + 3):
1743 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x14, value);
1744 e6e5ad80 bellard
        break;
1745 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 0):
1746 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x01, value);
1747 e6e5ad80 bellard
        break;
1748 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 1):
1749 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x11, value);
1750 e6e5ad80 bellard
        break;
1751 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 2):
1752 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x13, value);
1753 e6e5ad80 bellard
        break;
1754 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTFGCOLOR + 3):
1755 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x15, value);
1756 e6e5ad80 bellard
        break;
1757 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTWIDTH + 0):
1758 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x20, value);
1759 e6e5ad80 bellard
        break;
1760 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTWIDTH + 1):
1761 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x21, value);
1762 e6e5ad80 bellard
        break;
1763 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTHEIGHT + 0):
1764 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x22, value);
1765 e6e5ad80 bellard
        break;
1766 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTHEIGHT + 1):
1767 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x23, value);
1768 e6e5ad80 bellard
        break;
1769 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTPITCH + 0):
1770 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x24, value);
1771 e6e5ad80 bellard
        break;
1772 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTPITCH + 1):
1773 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x25, value);
1774 e6e5ad80 bellard
        break;
1775 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCPITCH + 0):
1776 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x26, value);
1777 e6e5ad80 bellard
        break;
1778 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCPITCH + 1):
1779 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x27, value);
1780 e6e5ad80 bellard
        break;
1781 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 0):
1782 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x28, value);
1783 e6e5ad80 bellard
        break;
1784 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 1):
1785 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x29, value);
1786 e6e5ad80 bellard
        break;
1787 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 2):
1788 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x2a, value);
1789 e6e5ad80 bellard
        break;
1790 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTDESTADDR + 3):
1791 e6e5ad80 bellard
        /* ignored */
1792 e6e5ad80 bellard
        break;
1793 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 0):
1794 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x2c, value);
1795 e6e5ad80 bellard
        break;
1796 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 1):
1797 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x2d, value);
1798 e6e5ad80 bellard
        break;
1799 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTSRCADDR + 2):
1800 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x2e, value);
1801 e6e5ad80 bellard
        break;
1802 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTWRITEMASK:
1803 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x2f, value);
1804 e6e5ad80 bellard
        break;
1805 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTMODE:
1806 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x30, value);
1807 e6e5ad80 bellard
        break;
1808 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTROP:
1809 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x32, value);
1810 e6e5ad80 bellard
        break;
1811 a21ae81d bellard
    case CIRRUS_MMIO_BLTMODEEXT:
1812 a21ae81d bellard
        cirrus_hook_write_gr(s, 0x33, value);
1813 a21ae81d bellard
        break;
1814 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 0):
1815 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x34, value);
1816 e6e5ad80 bellard
        break;
1817 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLOR + 1):
1818 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x35, value);
1819 e6e5ad80 bellard
        break;
1820 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 0):
1821 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x38, value);
1822 e6e5ad80 bellard
        break;
1823 e6e5ad80 bellard
    case (CIRRUS_MMIO_BLTTRANSPARENTCOLORMASK + 1):
1824 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x39, value);
1825 e6e5ad80 bellard
        break;
1826 e6e5ad80 bellard
    case CIRRUS_MMIO_BLTSTATUS:
1827 e6e5ad80 bellard
        cirrus_hook_write_gr(s, 0x31, value);
1828 e6e5ad80 bellard
        break;
1829 e6e5ad80 bellard
    default:
1830 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1831 e6e5ad80 bellard
        printf("cirrus: mmio write - addr 0x%04x val 0x%02x (ignored)\n",
1832 e6e5ad80 bellard
               address, value);
1833 e6e5ad80 bellard
#endif
1834 e6e5ad80 bellard
        break;
1835 e6e5ad80 bellard
    }
1836 e6e5ad80 bellard
}
1837 e6e5ad80 bellard
1838 e6e5ad80 bellard
/***************************************
1839 e6e5ad80 bellard
 *
1840 e6e5ad80 bellard
 *  write mode 4/5
1841 e6e5ad80 bellard
 *
1842 e6e5ad80 bellard
 * assume TARGET_PAGE_SIZE >= 16
1843 e6e5ad80 bellard
 *
1844 e6e5ad80 bellard
 ***************************************/
1845 e6e5ad80 bellard
1846 e6e5ad80 bellard
static void cirrus_mem_writeb_mode4and5_8bpp(CirrusVGAState * s,
1847 e6e5ad80 bellard
                                             unsigned mode,
1848 e6e5ad80 bellard
                                             unsigned offset,
1849 e6e5ad80 bellard
                                             uint32_t mem_value)
1850 e6e5ad80 bellard
{
1851 e6e5ad80 bellard
    int x;
1852 e6e5ad80 bellard
    unsigned val = mem_value;
1853 e6e5ad80 bellard
    uint8_t *dst;
1854 e6e5ad80 bellard
1855 e6e5ad80 bellard
    dst = s->vram_ptr + offset;
1856 e6e5ad80 bellard
    for (x = 0; x < 8; x++) {
1857 e6e5ad80 bellard
        if (val & 0x80) {
1858 0b74ed78 bellard
            *dst = s->cirrus_shadow_gr1;
1859 e6e5ad80 bellard
        } else if (mode == 5) {
1860 0b74ed78 bellard
            *dst = s->cirrus_shadow_gr0;
1861 e6e5ad80 bellard
        }
1862 e6e5ad80 bellard
        val <<= 1;
1863 0b74ed78 bellard
        dst++;
1864 e6e5ad80 bellard
    }
1865 e6e5ad80 bellard
    cpu_physical_memory_set_dirty(s->vram_offset + offset);
1866 e6e5ad80 bellard
    cpu_physical_memory_set_dirty(s->vram_offset + offset + 7);
1867 e6e5ad80 bellard
}
1868 e6e5ad80 bellard
1869 e6e5ad80 bellard
static void cirrus_mem_writeb_mode4and5_16bpp(CirrusVGAState * s,
1870 e6e5ad80 bellard
                                              unsigned mode,
1871 e6e5ad80 bellard
                                              unsigned offset,
1872 e6e5ad80 bellard
                                              uint32_t mem_value)
1873 e6e5ad80 bellard
{
1874 e6e5ad80 bellard
    int x;
1875 e6e5ad80 bellard
    unsigned val = mem_value;
1876 e6e5ad80 bellard
    uint8_t *dst;
1877 e6e5ad80 bellard
1878 e6e5ad80 bellard
    dst = s->vram_ptr + offset;
1879 e6e5ad80 bellard
    for (x = 0; x < 8; x++) {
1880 e6e5ad80 bellard
        if (val & 0x80) {
1881 0b74ed78 bellard
            *dst = s->cirrus_shadow_gr1;
1882 0b74ed78 bellard
            *(dst + 1) = s->gr[0x11];
1883 e6e5ad80 bellard
        } else if (mode == 5) {
1884 0b74ed78 bellard
            *dst = s->cirrus_shadow_gr0;
1885 0b74ed78 bellard
            *(dst + 1) = s->gr[0x10];
1886 e6e5ad80 bellard
        }
1887 e6e5ad80 bellard
        val <<= 1;
1888 0b74ed78 bellard
        dst += 2;
1889 e6e5ad80 bellard
    }
1890 e6e5ad80 bellard
    cpu_physical_memory_set_dirty(s->vram_offset + offset);
1891 e6e5ad80 bellard
    cpu_physical_memory_set_dirty(s->vram_offset + offset + 15);
1892 e6e5ad80 bellard
}
1893 e6e5ad80 bellard
1894 e6e5ad80 bellard
/***************************************
1895 e6e5ad80 bellard
 *
1896 e6e5ad80 bellard
 *  memory access between 0xa0000-0xbffff
1897 e6e5ad80 bellard
 *
1898 e6e5ad80 bellard
 ***************************************/
1899 e6e5ad80 bellard
1900 e6e5ad80 bellard
static uint32_t cirrus_vga_mem_readb(void *opaque, target_phys_addr_t addr)
1901 e6e5ad80 bellard
{
1902 e6e5ad80 bellard
    CirrusVGAState *s = opaque;
1903 e6e5ad80 bellard
    unsigned bank_index;
1904 e6e5ad80 bellard
    unsigned bank_offset;
1905 e6e5ad80 bellard
    uint32_t val;
1906 e6e5ad80 bellard
1907 e6e5ad80 bellard
    if ((s->sr[0x07] & 0x01) == 0) {
1908 e6e5ad80 bellard
        return vga_mem_readb(s, addr);
1909 e6e5ad80 bellard
    }
1910 e6e5ad80 bellard
1911 aeb3c85f bellard
    addr &= 0x1ffff;
1912 aeb3c85f bellard
1913 e6e5ad80 bellard
    if (addr < 0x10000) {
1914 e6e5ad80 bellard
        /* XXX handle bitblt */
1915 e6e5ad80 bellard
        /* video memory */
1916 e6e5ad80 bellard
        bank_index = addr >> 15;
1917 e6e5ad80 bellard
        bank_offset = addr & 0x7fff;
1918 e6e5ad80 bellard
        if (bank_offset < s->cirrus_bank_limit[bank_index]) {
1919 e6e5ad80 bellard
            bank_offset += s->cirrus_bank_base[bank_index];
1920 e6e5ad80 bellard
            if ((s->gr[0x0B] & 0x14) == 0x14) {
1921 e6e5ad80 bellard
                bank_offset <<= 4;
1922 e6e5ad80 bellard
            } else if (s->gr[0x0B] & 0x02) {
1923 e6e5ad80 bellard
                bank_offset <<= 3;
1924 e6e5ad80 bellard
            }
1925 e6e5ad80 bellard
            bank_offset &= s->cirrus_addr_mask;
1926 e6e5ad80 bellard
            val = *(s->vram_ptr + bank_offset);
1927 e6e5ad80 bellard
        } else
1928 e6e5ad80 bellard
            val = 0xff;
1929 e6e5ad80 bellard
    } else if (addr >= 0x18000 && addr < 0x18100) {
1930 e6e5ad80 bellard
        /* memory-mapped I/O */
1931 e6e5ad80 bellard
        val = 0xff;
1932 e6e5ad80 bellard
        if ((s->sr[0x17] & 0x44) == 0x04) {
1933 e6e5ad80 bellard
            val = cirrus_mmio_blt_read(s, addr & 0xff);
1934 e6e5ad80 bellard
        }
1935 e6e5ad80 bellard
    } else {
1936 e6e5ad80 bellard
        val = 0xff;
1937 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
1938 e6e5ad80 bellard
        printf("cirrus: mem_readb %06x\n", addr);
1939 e6e5ad80 bellard
#endif
1940 e6e5ad80 bellard
    }
1941 e6e5ad80 bellard
    return val;
1942 e6e5ad80 bellard
}
1943 e6e5ad80 bellard
1944 e6e5ad80 bellard
static uint32_t cirrus_vga_mem_readw(void *opaque, target_phys_addr_t addr)
1945 e6e5ad80 bellard
{
1946 e6e5ad80 bellard
    uint32_t v;
1947 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
1948 e6e5ad80 bellard
    v = cirrus_vga_mem_readb(opaque, addr) << 8;
1949 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 1);
1950 e6e5ad80 bellard
#else
1951 e6e5ad80 bellard
    v = cirrus_vga_mem_readb(opaque, addr);
1952 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 1) << 8;
1953 e6e5ad80 bellard
#endif
1954 e6e5ad80 bellard
    return v;
1955 e6e5ad80 bellard
}
1956 e6e5ad80 bellard
1957 e6e5ad80 bellard
static uint32_t cirrus_vga_mem_readl(void *opaque, target_phys_addr_t addr)
1958 e6e5ad80 bellard
{
1959 e6e5ad80 bellard
    uint32_t v;
1960 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
1961 e6e5ad80 bellard
    v = cirrus_vga_mem_readb(opaque, addr) << 24;
1962 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 1) << 16;
1963 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 2) << 8;
1964 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 3);
1965 e6e5ad80 bellard
#else
1966 e6e5ad80 bellard
    v = cirrus_vga_mem_readb(opaque, addr);
1967 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 1) << 8;
1968 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 2) << 16;
1969 e6e5ad80 bellard
    v |= cirrus_vga_mem_readb(opaque, addr + 3) << 24;
1970 e6e5ad80 bellard
#endif
1971 e6e5ad80 bellard
    return v;
1972 e6e5ad80 bellard
}
1973 e6e5ad80 bellard
1974 e6e5ad80 bellard
static void cirrus_vga_mem_writeb(void *opaque, target_phys_addr_t addr, 
1975 e6e5ad80 bellard
                                  uint32_t mem_value)
1976 e6e5ad80 bellard
{
1977 e6e5ad80 bellard
    CirrusVGAState *s = opaque;
1978 e6e5ad80 bellard
    unsigned bank_index;
1979 e6e5ad80 bellard
    unsigned bank_offset;
1980 e6e5ad80 bellard
    unsigned mode;
1981 e6e5ad80 bellard
1982 e6e5ad80 bellard
    if ((s->sr[0x07] & 0x01) == 0) {
1983 e6e5ad80 bellard
        vga_mem_writeb(s, addr, mem_value);
1984 e6e5ad80 bellard
        return;
1985 e6e5ad80 bellard
    }
1986 e6e5ad80 bellard
1987 aeb3c85f bellard
    addr &= 0x1ffff;
1988 aeb3c85f bellard
1989 e6e5ad80 bellard
    if (addr < 0x10000) {
1990 e6e5ad80 bellard
        if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
1991 e6e5ad80 bellard
            /* bitblt */
1992 e6e5ad80 bellard
            *s->cirrus_srcptr++ = (uint8_t) mem_value;
1993 a5082316 bellard
            if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
1994 e6e5ad80 bellard
                cirrus_bitblt_cputovideo_next(s);
1995 e6e5ad80 bellard
            }
1996 e6e5ad80 bellard
        } else {
1997 e6e5ad80 bellard
            /* video memory */
1998 e6e5ad80 bellard
            bank_index = addr >> 15;
1999 e6e5ad80 bellard
            bank_offset = addr & 0x7fff;
2000 e6e5ad80 bellard
            if (bank_offset < s->cirrus_bank_limit[bank_index]) {
2001 e6e5ad80 bellard
                bank_offset += s->cirrus_bank_base[bank_index];
2002 e6e5ad80 bellard
                if ((s->gr[0x0B] & 0x14) == 0x14) {
2003 e6e5ad80 bellard
                    bank_offset <<= 4;
2004 e6e5ad80 bellard
                } else if (s->gr[0x0B] & 0x02) {
2005 e6e5ad80 bellard
                    bank_offset <<= 3;
2006 e6e5ad80 bellard
                }
2007 e6e5ad80 bellard
                bank_offset &= s->cirrus_addr_mask;
2008 e6e5ad80 bellard
                mode = s->gr[0x05] & 0x7;
2009 e6e5ad80 bellard
                if (mode < 4 || mode > 5 || ((s->gr[0x0B] & 0x4) == 0)) {
2010 e6e5ad80 bellard
                    *(s->vram_ptr + bank_offset) = mem_value;
2011 e6e5ad80 bellard
                    cpu_physical_memory_set_dirty(s->vram_offset +
2012 e6e5ad80 bellard
                                                  bank_offset);
2013 e6e5ad80 bellard
                } else {
2014 e6e5ad80 bellard
                    if ((s->gr[0x0B] & 0x14) != 0x14) {
2015 e6e5ad80 bellard
                        cirrus_mem_writeb_mode4and5_8bpp(s, mode,
2016 e6e5ad80 bellard
                                                         bank_offset,
2017 e6e5ad80 bellard
                                                         mem_value);
2018 e6e5ad80 bellard
                    } else {
2019 e6e5ad80 bellard
                        cirrus_mem_writeb_mode4and5_16bpp(s, mode,
2020 e6e5ad80 bellard
                                                          bank_offset,
2021 e6e5ad80 bellard
                                                          mem_value);
2022 e6e5ad80 bellard
                    }
2023 e6e5ad80 bellard
                }
2024 e6e5ad80 bellard
            }
2025 e6e5ad80 bellard
        }
2026 e6e5ad80 bellard
    } else if (addr >= 0x18000 && addr < 0x18100) {
2027 e6e5ad80 bellard
        /* memory-mapped I/O */
2028 e6e5ad80 bellard
        if ((s->sr[0x17] & 0x44) == 0x04) {
2029 e6e5ad80 bellard
            cirrus_mmio_blt_write(s, addr & 0xff, mem_value);
2030 e6e5ad80 bellard
        }
2031 e6e5ad80 bellard
    } else {
2032 e6e5ad80 bellard
#ifdef DEBUG_CIRRUS
2033 e6e5ad80 bellard
        printf("cirrus: mem_writeb %06x value %02x\n", addr, mem_value);
2034 e6e5ad80 bellard
#endif
2035 e6e5ad80 bellard
    }
2036 e6e5ad80 bellard
}
2037 e6e5ad80 bellard
2038 e6e5ad80 bellard
static void cirrus_vga_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
2039 e6e5ad80 bellard
{
2040 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2041 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr, (val >> 8) & 0xff);
2042 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 1, val & 0xff);
2043 e6e5ad80 bellard
#else
2044 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr, val & 0xff);
2045 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2046 e6e5ad80 bellard
#endif
2047 e6e5ad80 bellard
}
2048 e6e5ad80 bellard
2049 e6e5ad80 bellard
static void cirrus_vga_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
2050 e6e5ad80 bellard
{
2051 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2052 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr, (val >> 24) & 0xff);
2053 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 1, (val >> 16) & 0xff);
2054 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 2, (val >> 8) & 0xff);
2055 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 3, val & 0xff);
2056 e6e5ad80 bellard
#else
2057 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr, val & 0xff);
2058 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2059 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 2, (val >> 16) & 0xff);
2060 e6e5ad80 bellard
    cirrus_vga_mem_writeb(opaque, addr + 3, (val >> 24) & 0xff);
2061 e6e5ad80 bellard
#endif
2062 e6e5ad80 bellard
}
2063 e6e5ad80 bellard
2064 e6e5ad80 bellard
static CPUReadMemoryFunc *cirrus_vga_mem_read[3] = {
2065 e6e5ad80 bellard
    cirrus_vga_mem_readb,
2066 e6e5ad80 bellard
    cirrus_vga_mem_readw,
2067 e6e5ad80 bellard
    cirrus_vga_mem_readl,
2068 e6e5ad80 bellard
};
2069 e6e5ad80 bellard
2070 e6e5ad80 bellard
static CPUWriteMemoryFunc *cirrus_vga_mem_write[3] = {
2071 e6e5ad80 bellard
    cirrus_vga_mem_writeb,
2072 e6e5ad80 bellard
    cirrus_vga_mem_writew,
2073 e6e5ad80 bellard
    cirrus_vga_mem_writel,
2074 e6e5ad80 bellard
};
2075 e6e5ad80 bellard
2076 e6e5ad80 bellard
/***************************************
2077 e6e5ad80 bellard
 *
2078 a5082316 bellard
 *  hardware cursor
2079 a5082316 bellard
 *
2080 a5082316 bellard
 ***************************************/
2081 a5082316 bellard
2082 a5082316 bellard
static inline void invalidate_cursor1(CirrusVGAState *s)
2083 a5082316 bellard
{
2084 a5082316 bellard
    if (s->last_hw_cursor_size) {
2085 a5082316 bellard
        vga_invalidate_scanlines((VGAState *)s, 
2086 a5082316 bellard
                                 s->last_hw_cursor_y + s->last_hw_cursor_y_start,
2087 a5082316 bellard
                                 s->last_hw_cursor_y + s->last_hw_cursor_y_end);
2088 a5082316 bellard
    }
2089 a5082316 bellard
}
2090 a5082316 bellard
2091 a5082316 bellard
static inline void cirrus_cursor_compute_yrange(CirrusVGAState *s)
2092 a5082316 bellard
{
2093 a5082316 bellard
    const uint8_t *src;
2094 a5082316 bellard
    uint32_t content;
2095 a5082316 bellard
    int y, y_min, y_max;
2096 a5082316 bellard
2097 78e127ef bellard
    src = s->vram_ptr + s->real_vram_size - 16 * 1024;
2098 a5082316 bellard
    if (s->sr[0x12] & CIRRUS_CURSOR_LARGE) {
2099 a5082316 bellard
        src += (s->sr[0x13] & 0x3c) * 256;
2100 a5082316 bellard
        y_min = 64;
2101 a5082316 bellard
        y_max = -1;
2102 a5082316 bellard
        for(y = 0; y < 64; y++) {
2103 a5082316 bellard
            content = ((uint32_t *)src)[0] |
2104 a5082316 bellard
                ((uint32_t *)src)[1] |
2105 a5082316 bellard
                ((uint32_t *)src)[2] |
2106 a5082316 bellard
                ((uint32_t *)src)[3];
2107 a5082316 bellard
            if (content) {
2108 a5082316 bellard
                if (y < y_min)
2109 a5082316 bellard
                    y_min = y;
2110 a5082316 bellard
                if (y > y_max)
2111 a5082316 bellard
                    y_max = y;
2112 a5082316 bellard
            }
2113 a5082316 bellard
            src += 16;
2114 a5082316 bellard
        }
2115 a5082316 bellard
    } else {
2116 a5082316 bellard
        src += (s->sr[0x13] & 0x3f) * 256;
2117 a5082316 bellard
        y_min = 32;
2118 a5082316 bellard
        y_max = -1;
2119 a5082316 bellard
        for(y = 0; y < 32; y++) {
2120 a5082316 bellard
            content = ((uint32_t *)src)[0] |
2121 a5082316 bellard
                ((uint32_t *)(src + 128))[0];
2122 a5082316 bellard
            if (content) {
2123 a5082316 bellard
                if (y < y_min)
2124 a5082316 bellard
                    y_min = y;
2125 a5082316 bellard
                if (y > y_max)
2126 a5082316 bellard
                    y_max = y;
2127 a5082316 bellard
            }
2128 a5082316 bellard
            src += 4;
2129 a5082316 bellard
        }
2130 a5082316 bellard
    }
2131 a5082316 bellard
    if (y_min > y_max) {
2132 a5082316 bellard
        s->last_hw_cursor_y_start = 0;
2133 a5082316 bellard
        s->last_hw_cursor_y_end = 0;
2134 a5082316 bellard
    } else {
2135 a5082316 bellard
        s->last_hw_cursor_y_start = y_min;
2136 a5082316 bellard
        s->last_hw_cursor_y_end = y_max + 1;
2137 a5082316 bellard
    }
2138 a5082316 bellard
}
2139 a5082316 bellard
2140 a5082316 bellard
/* NOTE: we do not currently handle the cursor bitmap change, so we
2141 a5082316 bellard
   update the cursor only if it moves. */
2142 a5082316 bellard
static void cirrus_cursor_invalidate(VGAState *s1)
2143 a5082316 bellard
{
2144 a5082316 bellard
    CirrusVGAState *s = (CirrusVGAState *)s1;
2145 a5082316 bellard
    int size;
2146 a5082316 bellard
2147 a5082316 bellard
    if (!s->sr[0x12] & CIRRUS_CURSOR_SHOW) {
2148 a5082316 bellard
        size = 0;
2149 a5082316 bellard
    } else {
2150 a5082316 bellard
        if (s->sr[0x12] & CIRRUS_CURSOR_LARGE)
2151 a5082316 bellard
            size = 64;
2152 a5082316 bellard
        else
2153 a5082316 bellard
            size = 32;
2154 a5082316 bellard
    }
2155 a5082316 bellard
    /* invalidate last cursor and new cursor if any change */
2156 a5082316 bellard
    if (s->last_hw_cursor_size != size ||
2157 a5082316 bellard
        s->last_hw_cursor_x != s->hw_cursor_x ||
2158 a5082316 bellard
        s->last_hw_cursor_y != s->hw_cursor_y) {
2159 a5082316 bellard
2160 a5082316 bellard
        invalidate_cursor1(s);
2161 a5082316 bellard
        
2162 a5082316 bellard
        s->last_hw_cursor_size = size;
2163 a5082316 bellard
        s->last_hw_cursor_x = s->hw_cursor_x;
2164 a5082316 bellard
        s->last_hw_cursor_y = s->hw_cursor_y;
2165 a5082316 bellard
        /* compute the real cursor min and max y */
2166 a5082316 bellard
        cirrus_cursor_compute_yrange(s);
2167 a5082316 bellard
        invalidate_cursor1(s);
2168 a5082316 bellard
    }
2169 a5082316 bellard
}
2170 a5082316 bellard
2171 a5082316 bellard
static void cirrus_cursor_draw_line(VGAState *s1, uint8_t *d1, int scr_y)
2172 a5082316 bellard
{
2173 a5082316 bellard
    CirrusVGAState *s = (CirrusVGAState *)s1;
2174 a5082316 bellard
    int w, h, bpp, x1, x2, poffset;
2175 a5082316 bellard
    unsigned int color0, color1;
2176 a5082316 bellard
    const uint8_t *palette, *src;
2177 a5082316 bellard
    uint32_t content;
2178 a5082316 bellard
    
2179 a5082316 bellard
    if (!(s->sr[0x12] & CIRRUS_CURSOR_SHOW)) 
2180 a5082316 bellard
        return;
2181 a5082316 bellard
    /* fast test to see if the cursor intersects with the scan line */
2182 a5082316 bellard
    if (s->sr[0x12] & CIRRUS_CURSOR_LARGE) {
2183 a5082316 bellard
        h = 64;
2184 a5082316 bellard
    } else {
2185 a5082316 bellard
        h = 32;
2186 a5082316 bellard
    }
2187 a5082316 bellard
    if (scr_y < s->hw_cursor_y ||
2188 a5082316 bellard
        scr_y >= (s->hw_cursor_y + h))
2189 a5082316 bellard
        return;
2190 a5082316 bellard
    
2191 78e127ef bellard
    src = s->vram_ptr + s->real_vram_size - 16 * 1024;
2192 a5082316 bellard
    if (s->sr[0x12] & CIRRUS_CURSOR_LARGE) {
2193 a5082316 bellard
        src += (s->sr[0x13] & 0x3c) * 256;
2194 a5082316 bellard
        src += (scr_y - s->hw_cursor_y) * 16;
2195 a5082316 bellard
        poffset = 8;
2196 a5082316 bellard
        content = ((uint32_t *)src)[0] |
2197 a5082316 bellard
            ((uint32_t *)src)[1] |
2198 a5082316 bellard
            ((uint32_t *)src)[2] |
2199 a5082316 bellard
            ((uint32_t *)src)[3];
2200 a5082316 bellard
    } else {
2201 a5082316 bellard
        src += (s->sr[0x13] & 0x3f) * 256;
2202 a5082316 bellard
        src += (scr_y - s->hw_cursor_y) * 4;
2203 a5082316 bellard
        poffset = 128;
2204 a5082316 bellard
        content = ((uint32_t *)src)[0] |
2205 a5082316 bellard
            ((uint32_t *)(src + 128))[0];
2206 a5082316 bellard
    }
2207 a5082316 bellard
    /* if nothing to draw, no need to continue */
2208 a5082316 bellard
    if (!content)
2209 a5082316 bellard
        return;
2210 a5082316 bellard
    w = h;
2211 a5082316 bellard
2212 a5082316 bellard
    x1 = s->hw_cursor_x;
2213 a5082316 bellard
    if (x1 >= s->last_scr_width)
2214 a5082316 bellard
        return;
2215 a5082316 bellard
    x2 = s->hw_cursor_x + w;
2216 a5082316 bellard
    if (x2 > s->last_scr_width)
2217 a5082316 bellard
        x2 = s->last_scr_width;
2218 a5082316 bellard
    w = x2 - x1;
2219 a5082316 bellard
    palette = s->cirrus_hidden_palette;
2220 a5082316 bellard
    color0 = s->rgb_to_pixel(c6_to_8(palette[0x0 * 3]), 
2221 a5082316 bellard
                             c6_to_8(palette[0x0 * 3 + 1]), 
2222 a5082316 bellard
                             c6_to_8(palette[0x0 * 3 + 2]));
2223 a5082316 bellard
    color1 = s->rgb_to_pixel(c6_to_8(palette[0xf * 3]), 
2224 a5082316 bellard
                             c6_to_8(palette[0xf * 3 + 1]), 
2225 a5082316 bellard
                             c6_to_8(palette[0xf * 3 + 2]));
2226 a5082316 bellard
    bpp = ((s->ds->depth + 7) >> 3);
2227 a5082316 bellard
    d1 += x1 * bpp;
2228 a5082316 bellard
    switch(s->ds->depth) {
2229 a5082316 bellard
    default:
2230 a5082316 bellard
        break;
2231 a5082316 bellard
    case 8:
2232 a5082316 bellard
        vga_draw_cursor_line_8(d1, src, poffset, w, color0, color1, 0xff);
2233 a5082316 bellard
        break;
2234 a5082316 bellard
    case 15:
2235 a5082316 bellard
        vga_draw_cursor_line_16(d1, src, poffset, w, color0, color1, 0x7fff);
2236 a5082316 bellard
        break;
2237 a5082316 bellard
    case 16:
2238 a5082316 bellard
        vga_draw_cursor_line_16(d1, src, poffset, w, color0, color1, 0xffff);
2239 a5082316 bellard
        break;
2240 a5082316 bellard
    case 32:
2241 a5082316 bellard
        vga_draw_cursor_line_32(d1, src, poffset, w, color0, color1, 0xffffff);
2242 a5082316 bellard
        break;
2243 a5082316 bellard
    }
2244 a5082316 bellard
}
2245 a5082316 bellard
2246 a5082316 bellard
/***************************************
2247 a5082316 bellard
 *
2248 e6e5ad80 bellard
 *  LFB memory access
2249 e6e5ad80 bellard
 *
2250 e6e5ad80 bellard
 ***************************************/
2251 e6e5ad80 bellard
2252 e6e5ad80 bellard
static uint32_t cirrus_linear_readb(void *opaque, target_phys_addr_t addr)
2253 e6e5ad80 bellard
{
2254 e6e5ad80 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2255 e6e5ad80 bellard
    uint32_t ret;
2256 e6e5ad80 bellard
2257 e6e5ad80 bellard
    addr &= s->cirrus_addr_mask;
2258 e6e5ad80 bellard
2259 78e127ef bellard
    if (((s->sr[0x17] & 0x44) == 0x44) && 
2260 78e127ef bellard
        ((addr & s->linear_mmio_mask) == s->linear_mmio_mask)) {
2261 e6e5ad80 bellard
        /* memory-mapped I/O */
2262 e6e5ad80 bellard
        ret = cirrus_mmio_blt_read(s, addr & 0xff);
2263 e6e5ad80 bellard
    } else if (0) {
2264 e6e5ad80 bellard
        /* XXX handle bitblt */
2265 e6e5ad80 bellard
        ret = 0xff;
2266 e6e5ad80 bellard
    } else {
2267 e6e5ad80 bellard
        /* video memory */
2268 e6e5ad80 bellard
        if ((s->gr[0x0B] & 0x14) == 0x14) {
2269 e6e5ad80 bellard
            addr <<= 4;
2270 e6e5ad80 bellard
        } else if (s->gr[0x0B] & 0x02) {
2271 e6e5ad80 bellard
            addr <<= 3;
2272 e6e5ad80 bellard
        }
2273 e6e5ad80 bellard
        addr &= s->cirrus_addr_mask;
2274 e6e5ad80 bellard
        ret = *(s->vram_ptr + addr);
2275 e6e5ad80 bellard
    }
2276 e6e5ad80 bellard
2277 e6e5ad80 bellard
    return ret;
2278 e6e5ad80 bellard
}
2279 e6e5ad80 bellard
2280 e6e5ad80 bellard
static uint32_t cirrus_linear_readw(void *opaque, target_phys_addr_t addr)
2281 e6e5ad80 bellard
{
2282 e6e5ad80 bellard
    uint32_t v;
2283 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2284 e6e5ad80 bellard
    v = cirrus_linear_readb(opaque, addr) << 8;
2285 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 1);
2286 e6e5ad80 bellard
#else
2287 e6e5ad80 bellard
    v = cirrus_linear_readb(opaque, addr);
2288 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 1) << 8;
2289 e6e5ad80 bellard
#endif
2290 e6e5ad80 bellard
    return v;
2291 e6e5ad80 bellard
}
2292 e6e5ad80 bellard
2293 e6e5ad80 bellard
static uint32_t cirrus_linear_readl(void *opaque, target_phys_addr_t addr)
2294 e6e5ad80 bellard
{
2295 e6e5ad80 bellard
    uint32_t v;
2296 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2297 e6e5ad80 bellard
    v = cirrus_linear_readb(opaque, addr) << 24;
2298 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 1) << 16;
2299 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 2) << 8;
2300 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 3);
2301 e6e5ad80 bellard
#else
2302 e6e5ad80 bellard
    v = cirrus_linear_readb(opaque, addr);
2303 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 1) << 8;
2304 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 2) << 16;
2305 e6e5ad80 bellard
    v |= cirrus_linear_readb(opaque, addr + 3) << 24;
2306 e6e5ad80 bellard
#endif
2307 e6e5ad80 bellard
    return v;
2308 e6e5ad80 bellard
}
2309 e6e5ad80 bellard
2310 e6e5ad80 bellard
static void cirrus_linear_writeb(void *opaque, target_phys_addr_t addr,
2311 e6e5ad80 bellard
                                 uint32_t val)
2312 e6e5ad80 bellard
{
2313 e6e5ad80 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2314 e6e5ad80 bellard
    unsigned mode;
2315 e6e5ad80 bellard
2316 e6e5ad80 bellard
    addr &= s->cirrus_addr_mask;
2317 78e127ef bellard
        
2318 78e127ef bellard
    if (((s->sr[0x17] & 0x44) == 0x44) && 
2319 78e127ef bellard
        ((addr & s->linear_mmio_mask) ==  s->linear_mmio_mask)) {
2320 e6e5ad80 bellard
        /* memory-mapped I/O */
2321 e6e5ad80 bellard
        cirrus_mmio_blt_write(s, addr & 0xff, val);
2322 e6e5ad80 bellard
    } else if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
2323 e6e5ad80 bellard
        /* bitblt */
2324 e6e5ad80 bellard
        *s->cirrus_srcptr++ = (uint8_t) val;
2325 a5082316 bellard
        if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
2326 e6e5ad80 bellard
            cirrus_bitblt_cputovideo_next(s);
2327 e6e5ad80 bellard
        }
2328 e6e5ad80 bellard
    } else {
2329 e6e5ad80 bellard
        /* video memory */
2330 e6e5ad80 bellard
        if ((s->gr[0x0B] & 0x14) == 0x14) {
2331 e6e5ad80 bellard
            addr <<= 4;
2332 e6e5ad80 bellard
        } else if (s->gr[0x0B] & 0x02) {
2333 e6e5ad80 bellard
            addr <<= 3;
2334 e6e5ad80 bellard
        }
2335 e6e5ad80 bellard
        addr &= s->cirrus_addr_mask;
2336 e6e5ad80 bellard
2337 e6e5ad80 bellard
        mode = s->gr[0x05] & 0x7;
2338 e6e5ad80 bellard
        if (mode < 4 || mode > 5 || ((s->gr[0x0B] & 0x4) == 0)) {
2339 e6e5ad80 bellard
            *(s->vram_ptr + addr) = (uint8_t) val;
2340 e6e5ad80 bellard
            cpu_physical_memory_set_dirty(s->vram_offset + addr);
2341 e6e5ad80 bellard
        } else {
2342 e6e5ad80 bellard
            if ((s->gr[0x0B] & 0x14) != 0x14) {
2343 e6e5ad80 bellard
                cirrus_mem_writeb_mode4and5_8bpp(s, mode, addr, val);
2344 e6e5ad80 bellard
            } else {
2345 e6e5ad80 bellard
                cirrus_mem_writeb_mode4and5_16bpp(s, mode, addr, val);
2346 e6e5ad80 bellard
            }
2347 e6e5ad80 bellard
        }
2348 e6e5ad80 bellard
    }
2349 e6e5ad80 bellard
}
2350 e6e5ad80 bellard
2351 e6e5ad80 bellard
static void cirrus_linear_writew(void *opaque, target_phys_addr_t addr,
2352 e6e5ad80 bellard
                                 uint32_t val)
2353 e6e5ad80 bellard
{
2354 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2355 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr, (val >> 8) & 0xff);
2356 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 1, val & 0xff);
2357 e6e5ad80 bellard
#else
2358 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr, val & 0xff);
2359 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2360 e6e5ad80 bellard
#endif
2361 e6e5ad80 bellard
}
2362 e6e5ad80 bellard
2363 e6e5ad80 bellard
static void cirrus_linear_writel(void *opaque, target_phys_addr_t addr,
2364 e6e5ad80 bellard
                                 uint32_t val)
2365 e6e5ad80 bellard
{
2366 e6e5ad80 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2367 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr, (val >> 24) & 0xff);
2368 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 1, (val >> 16) & 0xff);
2369 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 2, (val >> 8) & 0xff);
2370 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 3, val & 0xff);
2371 e6e5ad80 bellard
#else
2372 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr, val & 0xff);
2373 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2374 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 2, (val >> 16) & 0xff);
2375 e6e5ad80 bellard
    cirrus_linear_writeb(opaque, addr + 3, (val >> 24) & 0xff);
2376 e6e5ad80 bellard
#endif
2377 e6e5ad80 bellard
}
2378 e6e5ad80 bellard
2379 e6e5ad80 bellard
2380 e6e5ad80 bellard
static CPUReadMemoryFunc *cirrus_linear_read[3] = {
2381 e6e5ad80 bellard
    cirrus_linear_readb,
2382 e6e5ad80 bellard
    cirrus_linear_readw,
2383 e6e5ad80 bellard
    cirrus_linear_readl,
2384 e6e5ad80 bellard
};
2385 e6e5ad80 bellard
2386 e6e5ad80 bellard
static CPUWriteMemoryFunc *cirrus_linear_write[3] = {
2387 e6e5ad80 bellard
    cirrus_linear_writeb,
2388 e6e5ad80 bellard
    cirrus_linear_writew,
2389 e6e5ad80 bellard
    cirrus_linear_writel,
2390 e6e5ad80 bellard
};
2391 e6e5ad80 bellard
2392 8926b517 bellard
static void cirrus_linear_mem_writeb(void *opaque, target_phys_addr_t addr,
2393 8926b517 bellard
                                     uint32_t val)
2394 8926b517 bellard
{
2395 8926b517 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2396 8926b517 bellard
2397 8926b517 bellard
    addr &= s->cirrus_addr_mask;
2398 8926b517 bellard
    *(s->vram_ptr + addr) = val;
2399 8926b517 bellard
    cpu_physical_memory_set_dirty(s->vram_offset + addr);
2400 8926b517 bellard
}
2401 8926b517 bellard
2402 8926b517 bellard
static void cirrus_linear_mem_writew(void *opaque, target_phys_addr_t addr,
2403 8926b517 bellard
                                     uint32_t val)
2404 8926b517 bellard
{
2405 8926b517 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2406 8926b517 bellard
2407 8926b517 bellard
    addr &= s->cirrus_addr_mask;
2408 8926b517 bellard
    cpu_to_le16w((uint16_t *)(s->vram_ptr + addr), val);
2409 8926b517 bellard
    cpu_physical_memory_set_dirty(s->vram_offset + addr);
2410 8926b517 bellard
}
2411 8926b517 bellard
2412 8926b517 bellard
static void cirrus_linear_mem_writel(void *opaque, target_phys_addr_t addr,
2413 8926b517 bellard
                                     uint32_t val)
2414 8926b517 bellard
{
2415 8926b517 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2416 8926b517 bellard
2417 8926b517 bellard
    addr &= s->cirrus_addr_mask;
2418 8926b517 bellard
    cpu_to_le32w((uint32_t *)(s->vram_ptr + addr), val);
2419 8926b517 bellard
    cpu_physical_memory_set_dirty(s->vram_offset + addr);
2420 8926b517 bellard
}
2421 8926b517 bellard
2422 a5082316 bellard
/***************************************
2423 a5082316 bellard
 *
2424 a5082316 bellard
 *  system to screen memory access
2425 a5082316 bellard
 *
2426 a5082316 bellard
 ***************************************/
2427 a5082316 bellard
2428 a5082316 bellard
2429 a5082316 bellard
static uint32_t cirrus_linear_bitblt_readb(void *opaque, target_phys_addr_t addr)
2430 a5082316 bellard
{
2431 a5082316 bellard
    uint32_t ret;
2432 a5082316 bellard
2433 a5082316 bellard
    /* XXX handle bitblt */
2434 a5082316 bellard
    ret = 0xff;
2435 a5082316 bellard
    return ret;
2436 a5082316 bellard
}
2437 a5082316 bellard
2438 a5082316 bellard
static uint32_t cirrus_linear_bitblt_readw(void *opaque, target_phys_addr_t addr)
2439 a5082316 bellard
{
2440 a5082316 bellard
    uint32_t v;
2441 a5082316 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2442 a5082316 bellard
    v = cirrus_linear_bitblt_readb(opaque, addr) << 8;
2443 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 1);
2444 a5082316 bellard
#else
2445 a5082316 bellard
    v = cirrus_linear_bitblt_readb(opaque, addr);
2446 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 1) << 8;
2447 a5082316 bellard
#endif
2448 a5082316 bellard
    return v;
2449 a5082316 bellard
}
2450 a5082316 bellard
2451 a5082316 bellard
static uint32_t cirrus_linear_bitblt_readl(void *opaque, target_phys_addr_t addr)
2452 a5082316 bellard
{
2453 a5082316 bellard
    uint32_t v;
2454 a5082316 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2455 a5082316 bellard
    v = cirrus_linear_bitblt_readb(opaque, addr) << 24;
2456 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 1) << 16;
2457 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 2) << 8;
2458 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 3);
2459 a5082316 bellard
#else
2460 a5082316 bellard
    v = cirrus_linear_bitblt_readb(opaque, addr);
2461 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 1) << 8;
2462 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 2) << 16;
2463 a5082316 bellard
    v |= cirrus_linear_bitblt_readb(opaque, addr + 3) << 24;
2464 a5082316 bellard
#endif
2465 a5082316 bellard
    return v;
2466 a5082316 bellard
}
2467 a5082316 bellard
2468 a5082316 bellard
static void cirrus_linear_bitblt_writeb(void *opaque, target_phys_addr_t addr,
2469 a5082316 bellard
                                 uint32_t val)
2470 a5082316 bellard
{
2471 a5082316 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2472 a5082316 bellard
2473 a5082316 bellard
    if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
2474 a5082316 bellard
        /* bitblt */
2475 a5082316 bellard
        *s->cirrus_srcptr++ = (uint8_t) val;
2476 a5082316 bellard
        if (s->cirrus_srcptr >= s->cirrus_srcptr_end) {
2477 a5082316 bellard
            cirrus_bitblt_cputovideo_next(s);
2478 a5082316 bellard
        }
2479 a5082316 bellard
    }
2480 a5082316 bellard
}
2481 a5082316 bellard
2482 a5082316 bellard
static void cirrus_linear_bitblt_writew(void *opaque, target_phys_addr_t addr,
2483 a5082316 bellard
                                 uint32_t val)
2484 a5082316 bellard
{
2485 a5082316 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2486 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr, (val >> 8) & 0xff);
2487 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 1, val & 0xff);
2488 a5082316 bellard
#else
2489 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr, val & 0xff);
2490 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2491 a5082316 bellard
#endif
2492 a5082316 bellard
}
2493 a5082316 bellard
2494 a5082316 bellard
static void cirrus_linear_bitblt_writel(void *opaque, target_phys_addr_t addr,
2495 a5082316 bellard
                                 uint32_t val)
2496 a5082316 bellard
{
2497 a5082316 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2498 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr, (val >> 24) & 0xff);
2499 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 1, (val >> 16) & 0xff);
2500 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 2, (val >> 8) & 0xff);
2501 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 3, val & 0xff);
2502 a5082316 bellard
#else
2503 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr, val & 0xff);
2504 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2505 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 2, (val >> 16) & 0xff);
2506 a5082316 bellard
    cirrus_linear_bitblt_writeb(opaque, addr + 3, (val >> 24) & 0xff);
2507 a5082316 bellard
#endif
2508 a5082316 bellard
}
2509 a5082316 bellard
2510 a5082316 bellard
2511 a5082316 bellard
static CPUReadMemoryFunc *cirrus_linear_bitblt_read[3] = {
2512 a5082316 bellard
    cirrus_linear_bitblt_readb,
2513 a5082316 bellard
    cirrus_linear_bitblt_readw,
2514 a5082316 bellard
    cirrus_linear_bitblt_readl,
2515 a5082316 bellard
};
2516 a5082316 bellard
2517 a5082316 bellard
static CPUWriteMemoryFunc *cirrus_linear_bitblt_write[3] = {
2518 a5082316 bellard
    cirrus_linear_bitblt_writeb,
2519 a5082316 bellard
    cirrus_linear_bitblt_writew,
2520 a5082316 bellard
    cirrus_linear_bitblt_writel,
2521 a5082316 bellard
};
2522 a5082316 bellard
2523 8926b517 bellard
/* Compute the memory access functions */
2524 8926b517 bellard
static void cirrus_update_memory_access(CirrusVGAState *s)
2525 8926b517 bellard
{
2526 8926b517 bellard
    unsigned mode;
2527 8926b517 bellard
2528 8926b517 bellard
    if ((s->sr[0x17] & 0x44) == 0x44) {
2529 8926b517 bellard
        goto generic_io;
2530 8926b517 bellard
    } else if (s->cirrus_srcptr != s->cirrus_srcptr_end) {
2531 8926b517 bellard
        goto generic_io;
2532 8926b517 bellard
    } else {
2533 8926b517 bellard
        if ((s->gr[0x0B] & 0x14) == 0x14) {
2534 8926b517 bellard
            goto generic_io;
2535 8926b517 bellard
        } else if (s->gr[0x0B] & 0x02) {
2536 8926b517 bellard
            goto generic_io;
2537 8926b517 bellard
        }
2538 8926b517 bellard
        
2539 8926b517 bellard
        mode = s->gr[0x05] & 0x7;
2540 8926b517 bellard
        if (mode < 4 || mode > 5 || ((s->gr[0x0B] & 0x4) == 0)) {
2541 8926b517 bellard
            s->cirrus_linear_write[0] = cirrus_linear_mem_writeb;
2542 8926b517 bellard
            s->cirrus_linear_write[1] = cirrus_linear_mem_writew;
2543 8926b517 bellard
            s->cirrus_linear_write[2] = cirrus_linear_mem_writel;
2544 8926b517 bellard
        } else {
2545 8926b517 bellard
        generic_io:
2546 8926b517 bellard
            s->cirrus_linear_write[0] = cirrus_linear_writeb;
2547 8926b517 bellard
            s->cirrus_linear_write[1] = cirrus_linear_writew;
2548 8926b517 bellard
            s->cirrus_linear_write[2] = cirrus_linear_writel;
2549 8926b517 bellard
        }
2550 8926b517 bellard
    }
2551 8926b517 bellard
}
2552 8926b517 bellard
2553 8926b517 bellard
2554 e6e5ad80 bellard
/* I/O ports */
2555 e6e5ad80 bellard
2556 e6e5ad80 bellard
static uint32_t vga_ioport_read(void *opaque, uint32_t addr)
2557 e6e5ad80 bellard
{
2558 e6e5ad80 bellard
    CirrusVGAState *s = opaque;
2559 e6e5ad80 bellard
    int val, index;
2560 e6e5ad80 bellard
2561 e6e5ad80 bellard
    /* check port range access depending on color/monochrome mode */
2562 e6e5ad80 bellard
    if ((addr >= 0x3b0 && addr <= 0x3bf && (s->msr & MSR_COLOR_EMULATION))
2563 e6e5ad80 bellard
        || (addr >= 0x3d0 && addr <= 0x3df
2564 e6e5ad80 bellard
            && !(s->msr & MSR_COLOR_EMULATION))) {
2565 e6e5ad80 bellard
        val = 0xff;
2566 e6e5ad80 bellard
    } else {
2567 e6e5ad80 bellard
        switch (addr) {
2568 e6e5ad80 bellard
        case 0x3c0:
2569 e6e5ad80 bellard
            if (s->ar_flip_flop == 0) {
2570 e6e5ad80 bellard
                val = s->ar_index;
2571 e6e5ad80 bellard
            } else {
2572 e6e5ad80 bellard
                val = 0;
2573 e6e5ad80 bellard
            }
2574 e6e5ad80 bellard
            break;
2575 e6e5ad80 bellard
        case 0x3c1:
2576 e6e5ad80 bellard
            index = s->ar_index & 0x1f;
2577 e6e5ad80 bellard
            if (index < 21)
2578 e6e5ad80 bellard
                val = s->ar[index];
2579 e6e5ad80 bellard
            else
2580 e6e5ad80 bellard
                val = 0;
2581 e6e5ad80 bellard
            break;
2582 e6e5ad80 bellard
        case 0x3c2:
2583 e6e5ad80 bellard
            val = s->st00;
2584 e6e5ad80 bellard
            break;
2585 e6e5ad80 bellard
        case 0x3c4:
2586 e6e5ad80 bellard
            val = s->sr_index;
2587 e6e5ad80 bellard
            break;
2588 e6e5ad80 bellard
        case 0x3c5:
2589 e6e5ad80 bellard
            if (cirrus_hook_read_sr(s, s->sr_index, &val))
2590 e6e5ad80 bellard
                break;
2591 e6e5ad80 bellard
            val = s->sr[s->sr_index];
2592 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2593 e6e5ad80 bellard
            printf("vga: read SR%x = 0x%02x\n", s->sr_index, val);
2594 e6e5ad80 bellard
#endif
2595 e6e5ad80 bellard
            break;
2596 e6e5ad80 bellard
        case 0x3c6:
2597 e6e5ad80 bellard
            cirrus_read_hidden_dac(s, &val);
2598 e6e5ad80 bellard
            break;
2599 e6e5ad80 bellard
        case 0x3c7:
2600 e6e5ad80 bellard
            val = s->dac_state;
2601 e6e5ad80 bellard
            break;
2602 ae184e4a bellard
        case 0x3c8:
2603 ae184e4a bellard
            val = s->dac_write_index;
2604 ae184e4a bellard
            s->cirrus_hidden_dac_lockindex = 0;
2605 ae184e4a bellard
            break;
2606 ae184e4a bellard
        case 0x3c9:
2607 e6e5ad80 bellard
            if (cirrus_hook_read_palette(s, &val))
2608 e6e5ad80 bellard
                break;
2609 e6e5ad80 bellard
            val = s->palette[s->dac_read_index * 3 + s->dac_sub_index];
2610 e6e5ad80 bellard
            if (++s->dac_sub_index == 3) {
2611 e6e5ad80 bellard
                s->dac_sub_index = 0;
2612 e6e5ad80 bellard
                s->dac_read_index++;
2613 e6e5ad80 bellard
            }
2614 e6e5ad80 bellard
            break;
2615 e6e5ad80 bellard
        case 0x3ca:
2616 e6e5ad80 bellard
            val = s->fcr;
2617 e6e5ad80 bellard
            break;
2618 e6e5ad80 bellard
        case 0x3cc:
2619 e6e5ad80 bellard
            val = s->msr;
2620 e6e5ad80 bellard
            break;
2621 e6e5ad80 bellard
        case 0x3ce:
2622 e6e5ad80 bellard
            val = s->gr_index;
2623 e6e5ad80 bellard
            break;
2624 e6e5ad80 bellard
        case 0x3cf:
2625 e6e5ad80 bellard
            if (cirrus_hook_read_gr(s, s->gr_index, &val))
2626 e6e5ad80 bellard
                break;
2627 e6e5ad80 bellard
            val = s->gr[s->gr_index];
2628 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2629 e6e5ad80 bellard
            printf("vga: read GR%x = 0x%02x\n", s->gr_index, val);
2630 e6e5ad80 bellard
#endif
2631 e6e5ad80 bellard
            break;
2632 e6e5ad80 bellard
        case 0x3b4:
2633 e6e5ad80 bellard
        case 0x3d4:
2634 e6e5ad80 bellard
            val = s->cr_index;
2635 e6e5ad80 bellard
            break;
2636 e6e5ad80 bellard
        case 0x3b5:
2637 e6e5ad80 bellard
        case 0x3d5:
2638 e6e5ad80 bellard
            if (cirrus_hook_read_cr(s, s->cr_index, &val))
2639 e6e5ad80 bellard
                break;
2640 e6e5ad80 bellard
            val = s->cr[s->cr_index];
2641 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2642 e6e5ad80 bellard
            printf("vga: read CR%x = 0x%02x\n", s->cr_index, val);
2643 e6e5ad80 bellard
#endif
2644 e6e5ad80 bellard
            break;
2645 e6e5ad80 bellard
        case 0x3ba:
2646 e6e5ad80 bellard
        case 0x3da:
2647 e6e5ad80 bellard
            /* just toggle to fool polling */
2648 e6e5ad80 bellard
            s->st01 ^= ST01_V_RETRACE | ST01_DISP_ENABLE;
2649 e6e5ad80 bellard
            val = s->st01;
2650 e6e5ad80 bellard
            s->ar_flip_flop = 0;
2651 e6e5ad80 bellard
            break;
2652 e6e5ad80 bellard
        default:
2653 e6e5ad80 bellard
            val = 0x00;
2654 e6e5ad80 bellard
            break;
2655 e6e5ad80 bellard
        }
2656 e6e5ad80 bellard
    }
2657 e6e5ad80 bellard
#if defined(DEBUG_VGA)
2658 e6e5ad80 bellard
    printf("VGA: read addr=0x%04x data=0x%02x\n", addr, val);
2659 e6e5ad80 bellard
#endif
2660 e6e5ad80 bellard
    return val;
2661 e6e5ad80 bellard
}
2662 e6e5ad80 bellard
2663 e6e5ad80 bellard
static void vga_ioport_write(void *opaque, uint32_t addr, uint32_t val)
2664 e6e5ad80 bellard
{
2665 e6e5ad80 bellard
    CirrusVGAState *s = opaque;
2666 e6e5ad80 bellard
    int index;
2667 e6e5ad80 bellard
2668 e6e5ad80 bellard
    /* check port range access depending on color/monochrome mode */
2669 e6e5ad80 bellard
    if ((addr >= 0x3b0 && addr <= 0x3bf && (s->msr & MSR_COLOR_EMULATION))
2670 e6e5ad80 bellard
        || (addr >= 0x3d0 && addr <= 0x3df
2671 e6e5ad80 bellard
            && !(s->msr & MSR_COLOR_EMULATION)))
2672 e6e5ad80 bellard
        return;
2673 e6e5ad80 bellard
2674 e6e5ad80 bellard
#ifdef DEBUG_VGA
2675 e6e5ad80 bellard
    printf("VGA: write addr=0x%04x data=0x%02x\n", addr, val);
2676 e6e5ad80 bellard
#endif
2677 e6e5ad80 bellard
2678 e6e5ad80 bellard
    switch (addr) {
2679 e6e5ad80 bellard
    case 0x3c0:
2680 e6e5ad80 bellard
        if (s->ar_flip_flop == 0) {
2681 e6e5ad80 bellard
            val &= 0x3f;
2682 e6e5ad80 bellard
            s->ar_index = val;
2683 e6e5ad80 bellard
        } else {
2684 e6e5ad80 bellard
            index = s->ar_index & 0x1f;
2685 e6e5ad80 bellard
            switch (index) {
2686 e6e5ad80 bellard
            case 0x00 ... 0x0f:
2687 e6e5ad80 bellard
                s->ar[index] = val & 0x3f;
2688 e6e5ad80 bellard
                break;
2689 e6e5ad80 bellard
            case 0x10:
2690 e6e5ad80 bellard
                s->ar[index] = val & ~0x10;
2691 e6e5ad80 bellard
                break;
2692 e6e5ad80 bellard
            case 0x11:
2693 e6e5ad80 bellard
                s->ar[index] = val;
2694 e6e5ad80 bellard
                break;
2695 e6e5ad80 bellard
            case 0x12:
2696 e6e5ad80 bellard
                s->ar[index] = val & ~0xc0;
2697 e6e5ad80 bellard
                break;
2698 e6e5ad80 bellard
            case 0x13:
2699 e6e5ad80 bellard
                s->ar[index] = val & ~0xf0;
2700 e6e5ad80 bellard
                break;
2701 e6e5ad80 bellard
            case 0x14:
2702 e6e5ad80 bellard
                s->ar[index] = val & ~0xf0;
2703 e6e5ad80 bellard
                break;
2704 e6e5ad80 bellard
            default:
2705 e6e5ad80 bellard
                break;
2706 e6e5ad80 bellard
            }
2707 e6e5ad80 bellard
        }
2708 e6e5ad80 bellard
        s->ar_flip_flop ^= 1;
2709 e6e5ad80 bellard
        break;
2710 e6e5ad80 bellard
    case 0x3c2:
2711 e6e5ad80 bellard
        s->msr = val & ~0x10;
2712 e6e5ad80 bellard
        break;
2713 e6e5ad80 bellard
    case 0x3c4:
2714 e6e5ad80 bellard
        s->sr_index = val;
2715 e6e5ad80 bellard
        break;
2716 e6e5ad80 bellard
    case 0x3c5:
2717 e6e5ad80 bellard
        if (cirrus_hook_write_sr(s, s->sr_index, val))
2718 e6e5ad80 bellard
            break;
2719 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2720 e6e5ad80 bellard
        printf("vga: write SR%x = 0x%02x\n", s->sr_index, val);
2721 e6e5ad80 bellard
#endif
2722 e6e5ad80 bellard
        s->sr[s->sr_index] = val & sr_mask[s->sr_index];
2723 e6e5ad80 bellard
        break;
2724 e6e5ad80 bellard
    case 0x3c6:
2725 e6e5ad80 bellard
        cirrus_write_hidden_dac(s, val);
2726 e6e5ad80 bellard
        break;
2727 e6e5ad80 bellard
    case 0x3c7:
2728 e6e5ad80 bellard
        s->dac_read_index = val;
2729 e6e5ad80 bellard
        s->dac_sub_index = 0;
2730 e6e5ad80 bellard
        s->dac_state = 3;
2731 e6e5ad80 bellard
        break;
2732 e6e5ad80 bellard
    case 0x3c8:
2733 e6e5ad80 bellard
        s->dac_write_index = val;
2734 e6e5ad80 bellard
        s->dac_sub_index = 0;
2735 e6e5ad80 bellard
        s->dac_state = 0;
2736 e6e5ad80 bellard
        break;
2737 e6e5ad80 bellard
    case 0x3c9:
2738 e6e5ad80 bellard
        if (cirrus_hook_write_palette(s, val))
2739 e6e5ad80 bellard
            break;
2740 e6e5ad80 bellard
        s->dac_cache[s->dac_sub_index] = val;
2741 e6e5ad80 bellard
        if (++s->dac_sub_index == 3) {
2742 e6e5ad80 bellard
            memcpy(&s->palette[s->dac_write_index * 3], s->dac_cache, 3);
2743 e6e5ad80 bellard
            s->dac_sub_index = 0;
2744 e6e5ad80 bellard
            s->dac_write_index++;
2745 e6e5ad80 bellard
        }
2746 e6e5ad80 bellard
        break;
2747 e6e5ad80 bellard
    case 0x3ce:
2748 e6e5ad80 bellard
        s->gr_index = val;
2749 e6e5ad80 bellard
        break;
2750 e6e5ad80 bellard
    case 0x3cf:
2751 e6e5ad80 bellard
        if (cirrus_hook_write_gr(s, s->gr_index, val))
2752 e6e5ad80 bellard
            break;
2753 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2754 e6e5ad80 bellard
        printf("vga: write GR%x = 0x%02x\n", s->gr_index, val);
2755 e6e5ad80 bellard
#endif
2756 e6e5ad80 bellard
        s->gr[s->gr_index] = val & gr_mask[s->gr_index];
2757 e6e5ad80 bellard
        break;
2758 e6e5ad80 bellard
    case 0x3b4:
2759 e6e5ad80 bellard
    case 0x3d4:
2760 e6e5ad80 bellard
        s->cr_index = val;
2761 e6e5ad80 bellard
        break;
2762 e6e5ad80 bellard
    case 0x3b5:
2763 e6e5ad80 bellard
    case 0x3d5:
2764 e6e5ad80 bellard
        if (cirrus_hook_write_cr(s, s->cr_index, val))
2765 e6e5ad80 bellard
            break;
2766 e6e5ad80 bellard
#ifdef DEBUG_VGA_REG
2767 e6e5ad80 bellard
        printf("vga: write CR%x = 0x%02x\n", s->cr_index, val);
2768 e6e5ad80 bellard
#endif
2769 e6e5ad80 bellard
        /* handle CR0-7 protection */
2770 9bb34eac bellard
        if ((s->cr[0x11] & 0x80) && s->cr_index <= 7) {
2771 e6e5ad80 bellard
            /* can always write bit 4 of CR7 */
2772 e6e5ad80 bellard
            if (s->cr_index == 7)
2773 e6e5ad80 bellard
                s->cr[7] = (s->cr[7] & ~0x10) | (val & 0x10);
2774 e6e5ad80 bellard
            return;
2775 e6e5ad80 bellard
        }
2776 e6e5ad80 bellard
        switch (s->cr_index) {
2777 e6e5ad80 bellard
        case 0x01:                /* horizontal display end */
2778 e6e5ad80 bellard
        case 0x07:
2779 e6e5ad80 bellard
        case 0x09:
2780 e6e5ad80 bellard
        case 0x0c:
2781 e6e5ad80 bellard
        case 0x0d:
2782 e6e5ad80 bellard
        case 0x12:                /* veritcal display end */
2783 e6e5ad80 bellard
            s->cr[s->cr_index] = val;
2784 e6e5ad80 bellard
            break;
2785 e6e5ad80 bellard
2786 e6e5ad80 bellard
        default:
2787 e6e5ad80 bellard
            s->cr[s->cr_index] = val;
2788 e6e5ad80 bellard
            break;
2789 e6e5ad80 bellard
        }
2790 e6e5ad80 bellard
        break;
2791 e6e5ad80 bellard
    case 0x3ba:
2792 e6e5ad80 bellard
    case 0x3da:
2793 e6e5ad80 bellard
        s->fcr = val & 0x10;
2794 e6e5ad80 bellard
        break;
2795 e6e5ad80 bellard
    }
2796 e6e5ad80 bellard
}
2797 e6e5ad80 bellard
2798 e6e5ad80 bellard
/***************************************
2799 e6e5ad80 bellard
 *
2800 e36f36e1 bellard
 *  memory-mapped I/O access
2801 e36f36e1 bellard
 *
2802 e36f36e1 bellard
 ***************************************/
2803 e36f36e1 bellard
2804 e36f36e1 bellard
static uint32_t cirrus_mmio_readb(void *opaque, target_phys_addr_t addr)
2805 e36f36e1 bellard
{
2806 e36f36e1 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2807 e36f36e1 bellard
2808 e36f36e1 bellard
    addr &= CIRRUS_PNPMMIO_SIZE - 1;
2809 e36f36e1 bellard
2810 e36f36e1 bellard
    if (addr >= 0x100) {
2811 e36f36e1 bellard
        return cirrus_mmio_blt_read(s, addr - 0x100);
2812 e36f36e1 bellard
    } else {
2813 e36f36e1 bellard
        return vga_ioport_read(s, addr + 0x3c0);
2814 e36f36e1 bellard
    }
2815 e36f36e1 bellard
}
2816 e36f36e1 bellard
2817 e36f36e1 bellard
static uint32_t cirrus_mmio_readw(void *opaque, target_phys_addr_t addr)
2818 e36f36e1 bellard
{
2819 e36f36e1 bellard
    uint32_t v;
2820 e36f36e1 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2821 e36f36e1 bellard
    v = cirrus_mmio_readb(opaque, addr) << 8;
2822 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 1);
2823 e36f36e1 bellard
#else
2824 e36f36e1 bellard
    v = cirrus_mmio_readb(opaque, addr);
2825 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 1) << 8;
2826 e36f36e1 bellard
#endif
2827 e36f36e1 bellard
    return v;
2828 e36f36e1 bellard
}
2829 e36f36e1 bellard
2830 e36f36e1 bellard
static uint32_t cirrus_mmio_readl(void *opaque, target_phys_addr_t addr)
2831 e36f36e1 bellard
{
2832 e36f36e1 bellard
    uint32_t v;
2833 e36f36e1 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2834 e36f36e1 bellard
    v = cirrus_mmio_readb(opaque, addr) << 24;
2835 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 1) << 16;
2836 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 2) << 8;
2837 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 3);
2838 e36f36e1 bellard
#else
2839 e36f36e1 bellard
    v = cirrus_mmio_readb(opaque, addr);
2840 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 1) << 8;
2841 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 2) << 16;
2842 e36f36e1 bellard
    v |= cirrus_mmio_readb(opaque, addr + 3) << 24;
2843 e36f36e1 bellard
#endif
2844 e36f36e1 bellard
    return v;
2845 e36f36e1 bellard
}
2846 e36f36e1 bellard
2847 e36f36e1 bellard
static void cirrus_mmio_writeb(void *opaque, target_phys_addr_t addr,
2848 e36f36e1 bellard
                               uint32_t val)
2849 e36f36e1 bellard
{
2850 e36f36e1 bellard
    CirrusVGAState *s = (CirrusVGAState *) opaque;
2851 e36f36e1 bellard
2852 e36f36e1 bellard
    addr &= CIRRUS_PNPMMIO_SIZE - 1;
2853 e36f36e1 bellard
2854 e36f36e1 bellard
    if (addr >= 0x100) {
2855 e36f36e1 bellard
        cirrus_mmio_blt_write(s, addr - 0x100, val);
2856 e36f36e1 bellard
    } else {
2857 e36f36e1 bellard
        vga_ioport_write(s, addr + 0x3c0, val);
2858 e36f36e1 bellard
    }
2859 e36f36e1 bellard
}
2860 e36f36e1 bellard
2861 e36f36e1 bellard
static void cirrus_mmio_writew(void *opaque, target_phys_addr_t addr,
2862 e36f36e1 bellard
                               uint32_t val)
2863 e36f36e1 bellard
{
2864 e36f36e1 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2865 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr, (val >> 8) & 0xff);
2866 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 1, val & 0xff);
2867 e36f36e1 bellard
#else
2868 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr, val & 0xff);
2869 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2870 e36f36e1 bellard
#endif
2871 e36f36e1 bellard
}
2872 e36f36e1 bellard
2873 e36f36e1 bellard
static void cirrus_mmio_writel(void *opaque, target_phys_addr_t addr,
2874 e36f36e1 bellard
                               uint32_t val)
2875 e36f36e1 bellard
{
2876 e36f36e1 bellard
#ifdef TARGET_WORDS_BIGENDIAN
2877 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr, (val >> 24) & 0xff);
2878 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 1, (val >> 16) & 0xff);
2879 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 2, (val >> 8) & 0xff);
2880 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 3, val & 0xff);
2881 e36f36e1 bellard
#else
2882 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr, val & 0xff);
2883 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 1, (val >> 8) & 0xff);
2884 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 2, (val >> 16) & 0xff);
2885 e36f36e1 bellard
    cirrus_mmio_writeb(opaque, addr + 3, (val >> 24) & 0xff);
2886 e36f36e1 bellard
#endif
2887 e36f36e1 bellard
}
2888 e36f36e1 bellard
2889 e36f36e1 bellard
2890 e36f36e1 bellard
static CPUReadMemoryFunc *cirrus_mmio_read[3] = {
2891 e36f36e1 bellard
    cirrus_mmio_readb,
2892 e36f36e1 bellard
    cirrus_mmio_readw,
2893 e36f36e1 bellard
    cirrus_mmio_readl,
2894 e36f36e1 bellard
};
2895 e36f36e1 bellard
2896 e36f36e1 bellard
static CPUWriteMemoryFunc *cirrus_mmio_write[3] = {
2897 e36f36e1 bellard
    cirrus_mmio_writeb,
2898 e36f36e1 bellard
    cirrus_mmio_writew,
2899 e36f36e1 bellard
    cirrus_mmio_writel,
2900 e36f36e1 bellard
};
2901 e36f36e1 bellard
2902 2c6ab832 bellard
/* load/save state */
2903 2c6ab832 bellard
2904 2c6ab832 bellard
static void cirrus_vga_save(QEMUFile *f, void *opaque)
2905 2c6ab832 bellard
{
2906 2c6ab832 bellard
    CirrusVGAState *s = opaque;
2907 2c6ab832 bellard
2908 d2269f6f bellard
    if (s->pci_dev)
2909 d2269f6f bellard
        pci_device_save(s->pci_dev, f);
2910 d2269f6f bellard
2911 2c6ab832 bellard
    qemu_put_be32s(f, &s->latch);
2912 2c6ab832 bellard
    qemu_put_8s(f, &s->sr_index);
2913 2c6ab832 bellard
    qemu_put_buffer(f, s->sr, 256);
2914 2c6ab832 bellard
    qemu_put_8s(f, &s->gr_index);
2915 2c6ab832 bellard
    qemu_put_8s(f, &s->cirrus_shadow_gr0);
2916 2c6ab832 bellard
    qemu_put_8s(f, &s->cirrus_shadow_gr1);
2917 2c6ab832 bellard
    qemu_put_buffer(f, s->gr + 2, 254);
2918 2c6ab832 bellard
    qemu_put_8s(f, &s->ar_index);
2919 2c6ab832 bellard
    qemu_put_buffer(f, s->ar, 21);
2920 2c6ab832 bellard
    qemu_put_be32s(f, &s->ar_flip_flop);
2921 2c6ab832 bellard
    qemu_put_8s(f, &s->cr_index);
2922 2c6ab832 bellard
    qemu_put_buffer(f, s->cr, 256);
2923 2c6ab832 bellard
    qemu_put_8s(f, &s->msr);
2924 2c6ab832 bellard
    qemu_put_8s(f, &s->fcr);
2925 2c6ab832 bellard
    qemu_put_8s(f, &s->st00);
2926 2c6ab832 bellard
    qemu_put_8s(f, &s->st01);
2927 2c6ab832 bellard
2928 2c6ab832 bellard
    qemu_put_8s(f, &s->dac_state);
2929 2c6ab832 bellard
    qemu_put_8s(f, &s->dac_sub_index);
2930 2c6ab832 bellard
    qemu_put_8s(f, &s->dac_read_index);
2931 2c6ab832 bellard
    qemu_put_8s(f, &s->dac_write_index);
2932 2c6ab832 bellard
    qemu_put_buffer(f, s->dac_cache, 3);
2933 2c6ab832 bellard
    qemu_put_buffer(f, s->palette, 768);
2934 2c6ab832 bellard
2935 2c6ab832 bellard
    qemu_put_be32s(f, &s->bank_offset);
2936 2c6ab832 bellard
2937 2c6ab832 bellard
    qemu_put_8s(f, &s->cirrus_hidden_dac_lockindex);
2938 2c6ab832 bellard
    qemu_put_8s(f, &s->cirrus_hidden_dac_data);
2939 2c6ab832 bellard
2940 2c6ab832 bellard
    qemu_put_be32s(f, &s->hw_cursor_x);
2941 2c6ab832 bellard
    qemu_put_be32s(f, &s->hw_cursor_y);
2942 2c6ab832 bellard
    /* XXX: we do not save the bitblt state - we assume we do not save
2943 2c6ab832 bellard
       the state when the blitter is active */
2944 2c6ab832 bellard
}
2945 2c6ab832 bellard
2946 2c6ab832 bellard
static int cirrus_vga_load(QEMUFile *f, void *opaque, int version_id)
2947 2c6ab832 bellard
{
2948 2c6ab832 bellard
    CirrusVGAState *s = opaque;
2949 d2269f6f bellard
    int ret;
2950 2c6ab832 bellard
2951 d2269f6f bellard
    if (version_id > 2)
2952 2c6ab832 bellard
        return -EINVAL;
2953 2c6ab832 bellard
2954 d2269f6f bellard
    if (s->pci_dev && version_id >= 2) {
2955 d2269f6f bellard
        ret = pci_device_load(s->pci_dev, f);
2956 d2269f6f bellard
        if (ret < 0)
2957 d2269f6f bellard
            return ret;
2958 d2269f6f bellard
    }
2959 d2269f6f bellard
2960 2c6ab832 bellard
    qemu_get_be32s(f, &s->latch);
2961 2c6ab832 bellard
    qemu_get_8s(f, &s->sr_index);
2962 2c6ab832 bellard
    qemu_get_buffer(f, s->sr, 256);
2963 2c6ab832 bellard
    qemu_get_8s(f, &s->gr_index);
2964 2c6ab832 bellard
    qemu_get_8s(f, &s->cirrus_shadow_gr0);
2965 2c6ab832 bellard
    qemu_get_8s(f, &s->cirrus_shadow_gr1);
2966 2c6ab832 bellard
    s->gr[0x00] = s->cirrus_shadow_gr0 & 0x0f;
2967 2c6ab832 bellard
    s->gr[0x01] = s->cirrus_shadow_gr1 & 0x0f;
2968 2c6ab832 bellard
    qemu_get_buffer(f, s->gr + 2, 254);
2969 2c6ab832 bellard
    qemu_get_8s(f, &s->ar_index);
2970 2c6ab832 bellard
    qemu_get_buffer(f, s->ar, 21);
2971 2c6ab832 bellard
    qemu_get_be32s(f, &s->ar_flip_flop);
2972 2c6ab832 bellard
    qemu_get_8s(f, &s->cr_index);
2973 2c6ab832 bellard
    qemu_get_buffer(f, s->cr, 256);
2974 2c6ab832 bellard
    qemu_get_8s(f, &s->msr);
2975 2c6ab832 bellard
    qemu_get_8s(f, &s->fcr);
2976 2c6ab832 bellard
    qemu_get_8s(f, &s->st00);
2977 2c6ab832 bellard
    qemu_get_8s(f, &s->st01);
2978 2c6ab832 bellard
2979 2c6ab832 bellard
    qemu_get_8s(f, &s->dac_state);
2980 2c6ab832 bellard
    qemu_get_8s(f, &s->dac_sub_index);
2981 2c6ab832 bellard
    qemu_get_8s(f, &s->dac_read_index);
2982 2c6ab832 bellard
    qemu_get_8s(f, &s->dac_write_index);
2983 2c6ab832 bellard
    qemu_get_buffer(f, s->dac_cache, 3);
2984 2c6ab832 bellard
    qemu_get_buffer(f, s->palette, 768);
2985 2c6ab832 bellard
2986 2c6ab832 bellard
    qemu_get_be32s(f, &s->bank_offset);
2987 2c6ab832 bellard
2988 2c6ab832 bellard
    qemu_get_8s(f, &s->cirrus_hidden_dac_lockindex);
2989 2c6ab832 bellard
    qemu_get_8s(f, &s->cirrus_hidden_dac_data);
2990 2c6ab832 bellard
2991 2c6ab832 bellard
    qemu_get_be32s(f, &s->hw_cursor_x);
2992 2c6ab832 bellard
    qemu_get_be32s(f, &s->hw_cursor_y);
2993 2c6ab832 bellard
2994 2c6ab832 bellard
    /* force refresh */
2995 2c6ab832 bellard
    s->graphic_mode = -1;
2996 2c6ab832 bellard
    cirrus_update_bank_ptr(s, 0);
2997 2c6ab832 bellard
    cirrus_update_bank_ptr(s, 1);
2998 2c6ab832 bellard
    return 0;
2999 2c6ab832 bellard
}
3000 2c6ab832 bellard
3001 e36f36e1 bellard
/***************************************
3002 e36f36e1 bellard
 *
3003 e6e5ad80 bellard
 *  initialize
3004 e6e5ad80 bellard
 *
3005 e6e5ad80 bellard
 ***************************************/
3006 e6e5ad80 bellard
3007 78e127ef bellard
static void cirrus_init_common(CirrusVGAState * s, int device_id, int is_pci)
3008 e6e5ad80 bellard
{
3009 a5082316 bellard
    int vga_io_memory, i;
3010 a5082316 bellard
    static int inited;
3011 a5082316 bellard
3012 a5082316 bellard
    if (!inited) {
3013 a5082316 bellard
        inited = 1;
3014 a5082316 bellard
        for(i = 0;i < 256; i++)
3015 a5082316 bellard
            rop_to_index[i] = CIRRUS_ROP_NOP_INDEX; /* nop rop */
3016 a5082316 bellard
        rop_to_index[CIRRUS_ROP_0] = 0;
3017 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC_AND_DST] = 1;
3018 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOP] = 2;
3019 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC_AND_NOTDST] = 3;
3020 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOTDST] = 4;
3021 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC] = 5;
3022 a5082316 bellard
        rop_to_index[CIRRUS_ROP_1] = 6;
3023 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOTSRC_AND_DST] = 7;
3024 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC_XOR_DST] = 8;
3025 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC_OR_DST] = 9;
3026 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOTSRC_OR_NOTDST] = 10;
3027 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC_NOTXOR_DST] = 11;
3028 a5082316 bellard
        rop_to_index[CIRRUS_ROP_SRC_OR_NOTDST] = 12;
3029 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOTSRC] = 13;
3030 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOTSRC_OR_DST] = 14;
3031 a5082316 bellard
        rop_to_index[CIRRUS_ROP_NOTSRC_AND_NOTDST] = 15;
3032 a5082316 bellard
    }
3033 e6e5ad80 bellard
3034 e6e5ad80 bellard
    register_ioport_write(0x3c0, 16, 1, vga_ioport_write, s);
3035 e6e5ad80 bellard
3036 e6e5ad80 bellard
    register_ioport_write(0x3b4, 2, 1, vga_ioport_write, s);
3037 e6e5ad80 bellard
    register_ioport_write(0x3d4, 2, 1, vga_ioport_write, s);
3038 e6e5ad80 bellard
    register_ioport_write(0x3ba, 1, 1, vga_ioport_write, s);
3039 e6e5ad80 bellard
    register_ioport_write(0x3da, 1, 1, vga_ioport_write, s);
3040 e6e5ad80 bellard
3041 e6e5ad80 bellard
    register_ioport_read(0x3c0, 16, 1, vga_ioport_read, s);
3042 e6e5ad80 bellard
3043 e6e5ad80 bellard
    register_ioport_read(0x3b4, 2, 1, vga_ioport_read, s);
3044 e6e5ad80 bellard
    register_ioport_read(0x3d4, 2, 1, vga_ioport_read, s);
3045 e6e5ad80 bellard
    register_ioport_read(0x3ba, 1, 1, vga_ioport_read, s);
3046 e6e5ad80 bellard
    register_ioport_read(0x3da, 1, 1, vga_ioport_read, s);
3047 e6e5ad80 bellard
3048 e6e5ad80 bellard
    vga_io_memory = cpu_register_io_memory(0, cirrus_vga_mem_read, 
3049 e6e5ad80 bellard
                                           cirrus_vga_mem_write, s);
3050 e6e5ad80 bellard
    cpu_register_physical_memory(isa_mem_base + 0x000a0000, 0x20000, 
3051 e6e5ad80 bellard
                                 vga_io_memory);
3052 e6e5ad80 bellard
3053 e6e5ad80 bellard
    s->sr[0x06] = 0x0f;
3054 78e127ef bellard
    if (device_id == CIRRUS_ID_CLGD5446) {
3055 78e127ef bellard
        /* 4MB 64 bit memory config, always PCI */
3056 b30d4608 bellard
        s->sr[0x1F] = 0x2d;                // MemClock
3057 b30d4608 bellard
        s->gr[0x18] = 0x0f;             // fastest memory configuration
3058 78e127ef bellard
#if 1
3059 78e127ef bellard
        s->sr[0x0f] = 0x98;
3060 78e127ef bellard
        s->sr[0x17] = 0x20;
3061 78e127ef bellard
        s->sr[0x15] = 0x04; /* memory size, 3=2MB, 4=4MB */
3062 78e127ef bellard
        s->real_vram_size = 4096 * 1024;
3063 78e127ef bellard
#else
3064 78e127ef bellard
        s->sr[0x0f] = 0x18;
3065 78e127ef bellard
        s->sr[0x17] = 0x20;
3066 78e127ef bellard
        s->sr[0x15] = 0x03; /* memory size, 3=2MB, 4=4MB */
3067 78e127ef bellard
        s->real_vram_size = 2048 * 1024;
3068 78e127ef bellard
#endif
3069 78e127ef bellard
    } else {
3070 b30d4608 bellard
        s->sr[0x1F] = 0x22;                // MemClock
3071 78e127ef bellard
        s->sr[0x0F] = CIRRUS_MEMSIZE_2M;
3072 78e127ef bellard
        if (is_pci) 
3073 78e127ef bellard
            s->sr[0x17] = CIRRUS_BUSTYPE_PCI;
3074 78e127ef bellard
        else
3075 78e127ef bellard
            s->sr[0x17] = CIRRUS_BUSTYPE_ISA;
3076 78e127ef bellard
        s->real_vram_size = 2048 * 1024;
3077 78e127ef bellard
        s->sr[0x15] = 0x03; /* memory size, 3=2MB, 4=4MB */
3078 78e127ef bellard
    }
3079 20ba3ae1 bellard
    s->cr[0x27] = device_id;
3080 e6e5ad80 bellard
3081 78e127ef bellard
    /* Win2K seems to assume that the pattern buffer is at 0xff
3082 78e127ef bellard
       initially ! */
3083 78e127ef bellard
    memset(s->vram_ptr, 0xff, s->real_vram_size);
3084 78e127ef bellard
3085 e6e5ad80 bellard
    s->cirrus_hidden_dac_lockindex = 5;
3086 e6e5ad80 bellard
    s->cirrus_hidden_dac_data = 0;
3087 e6e5ad80 bellard
3088 e6e5ad80 bellard
    /* I/O handler for LFB */
3089 e6e5ad80 bellard
    s->cirrus_linear_io_addr =
3090 e6e5ad80 bellard
        cpu_register_io_memory(0, cirrus_linear_read, cirrus_linear_write,
3091 e6e5ad80 bellard
                               s);
3092 8926b517 bellard
    s->cirrus_linear_write = cpu_get_io_memory_write(s->cirrus_linear_io_addr);
3093 8926b517 bellard
3094 a5082316 bellard
    /* I/O handler for LFB */
3095 a5082316 bellard
    s->cirrus_linear_bitblt_io_addr =
3096 a5082316 bellard
        cpu_register_io_memory(0, cirrus_linear_bitblt_read, cirrus_linear_bitblt_write,
3097 a5082316 bellard
                               s);
3098 a5082316 bellard
3099 e6e5ad80 bellard
    /* I/O handler for memory-mapped I/O */
3100 e6e5ad80 bellard
    s->cirrus_mmio_io_addr =
3101 e6e5ad80 bellard
        cpu_register_io_memory(0, cirrus_mmio_read, cirrus_mmio_write, s);
3102 e6e5ad80 bellard
3103 e6e5ad80 bellard
    /* XXX: s->vram_size must be a power of two */
3104 78e127ef bellard
    s->cirrus_addr_mask = s->real_vram_size - 1;
3105 78e127ef bellard
    s->linear_mmio_mask = s->real_vram_size - 256;
3106 e6e5ad80 bellard
3107 e6e5ad80 bellard
    s->get_bpp = cirrus_get_bpp;
3108 e6e5ad80 bellard
    s->get_offsets = cirrus_get_offsets;
3109 78e127ef bellard
    s->get_resolution = cirrus_get_resolution;
3110 a5082316 bellard
    s->cursor_invalidate = cirrus_cursor_invalidate;
3111 a5082316 bellard
    s->cursor_draw_line = cirrus_cursor_draw_line;
3112 2c6ab832 bellard
3113 d2269f6f bellard
    register_savevm("cirrus_vga", 0, 2, cirrus_vga_save, cirrus_vga_load, s);
3114 e6e5ad80 bellard
}
3115 e6e5ad80 bellard
3116 e6e5ad80 bellard
/***************************************
3117 e6e5ad80 bellard
 *
3118 e6e5ad80 bellard
 *  ISA bus support
3119 e6e5ad80 bellard
 *
3120 e6e5ad80 bellard
 ***************************************/
3121 e6e5ad80 bellard
3122 e6e5ad80 bellard
void isa_cirrus_vga_init(DisplayState *ds, uint8_t *vga_ram_base, 
3123 e6e5ad80 bellard
                         unsigned long vga_ram_offset, int vga_ram_size)
3124 e6e5ad80 bellard
{
3125 e6e5ad80 bellard
    CirrusVGAState *s;
3126 e6e5ad80 bellard
3127 e6e5ad80 bellard
    s = qemu_mallocz(sizeof(CirrusVGAState));
3128 e6e5ad80 bellard
    
3129 e6e5ad80 bellard
    vga_common_init((VGAState *)s, 
3130 e6e5ad80 bellard
                    ds, vga_ram_base, vga_ram_offset, vga_ram_size);
3131 78e127ef bellard
    cirrus_init_common(s, CIRRUS_ID_CLGD5430, 0);
3132 e6e5ad80 bellard
    /* XXX ISA-LFB support */
3133 e6e5ad80 bellard
}
3134 e6e5ad80 bellard
3135 e6e5ad80 bellard
/***************************************
3136 e6e5ad80 bellard
 *
3137 e6e5ad80 bellard
 *  PCI bus support
3138 e6e5ad80 bellard
 *
3139 e6e5ad80 bellard
 ***************************************/
3140 e6e5ad80 bellard
3141 e6e5ad80 bellard
static void cirrus_pci_lfb_map(PCIDevice *d, int region_num,
3142 e6e5ad80 bellard
                               uint32_t addr, uint32_t size, int type)
3143 e6e5ad80 bellard
{
3144 e6e5ad80 bellard
    CirrusVGAState *s = &((PCICirrusVGAState *)d)->cirrus_vga;
3145 e6e5ad80 bellard
3146 a5082316 bellard
    /* XXX: add byte swapping apertures */
3147 e6e5ad80 bellard
    cpu_register_physical_memory(addr, s->vram_size,
3148 e6e5ad80 bellard
                                 s->cirrus_linear_io_addr);
3149 a5082316 bellard
    cpu_register_physical_memory(addr + 0x1000000, 0x400000,
3150 a5082316 bellard
                                 s->cirrus_linear_bitblt_io_addr);
3151 e6e5ad80 bellard
}
3152 e6e5ad80 bellard
3153 e6e5ad80 bellard
static void cirrus_pci_mmio_map(PCIDevice *d, int region_num,
3154 e6e5ad80 bellard
                                uint32_t addr, uint32_t size, int type)
3155 e6e5ad80 bellard
{
3156 e6e5ad80 bellard
    CirrusVGAState *s = &((PCICirrusVGAState *)d)->cirrus_vga;
3157 e6e5ad80 bellard
3158 e6e5ad80 bellard
    cpu_register_physical_memory(addr, CIRRUS_PNPMMIO_SIZE,
3159 e6e5ad80 bellard
                                 s->cirrus_mmio_io_addr);
3160 e6e5ad80 bellard
}
3161 e6e5ad80 bellard
3162 46e50e9d bellard
void pci_cirrus_vga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base, 
3163 e6e5ad80 bellard
                         unsigned long vga_ram_offset, int vga_ram_size)
3164 e6e5ad80 bellard
{
3165 e6e5ad80 bellard
    PCICirrusVGAState *d;
3166 e6e5ad80 bellard
    uint8_t *pci_conf;
3167 e6e5ad80 bellard
    CirrusVGAState *s;
3168 20ba3ae1 bellard
    int device_id;
3169 20ba3ae1 bellard
    
3170 20ba3ae1 bellard
    device_id = CIRRUS_ID_CLGD5446;
3171 e6e5ad80 bellard
3172 e6e5ad80 bellard
    /* setup PCI configuration registers */
3173 46e50e9d bellard
    d = (PCICirrusVGAState *)pci_register_device(bus, "Cirrus VGA", 
3174 e6e5ad80 bellard
                                                 sizeof(PCICirrusVGAState), 
3175 46e50e9d bellard
                                                 -1, NULL, NULL);
3176 e6e5ad80 bellard
    pci_conf = d->dev.config;
3177 e6e5ad80 bellard
    pci_conf[0x00] = (uint8_t) (PCI_VENDOR_CIRRUS & 0xff);
3178 e6e5ad80 bellard
    pci_conf[0x01] = (uint8_t) (PCI_VENDOR_CIRRUS >> 8);
3179 20ba3ae1 bellard
    pci_conf[0x02] = (uint8_t) (device_id & 0xff);
3180 20ba3ae1 bellard
    pci_conf[0x03] = (uint8_t) (device_id >> 8);
3181 e6e5ad80 bellard
    pci_conf[0x04] = PCI_COMMAND_IOACCESS | PCI_COMMAND_MEMACCESS;
3182 e6e5ad80 bellard
    pci_conf[0x0a] = PCI_CLASS_SUB_VGA;
3183 e6e5ad80 bellard
    pci_conf[0x0b] = PCI_CLASS_BASE_DISPLAY;
3184 e6e5ad80 bellard
    pci_conf[0x0e] = PCI_CLASS_HEADERTYPE_00h;
3185 e6e5ad80 bellard
3186 e6e5ad80 bellard
    /* setup VGA */
3187 e6e5ad80 bellard
    s = &d->cirrus_vga;
3188 e6e5ad80 bellard
    vga_common_init((VGAState *)s, 
3189 e6e5ad80 bellard
                    ds, vga_ram_base, vga_ram_offset, vga_ram_size);
3190 78e127ef bellard
    cirrus_init_common(s, device_id, 1);
3191 d2269f6f bellard
    s->pci_dev = (PCIDevice *)d;
3192 e6e5ad80 bellard
3193 e6e5ad80 bellard
    /* setup memory space */
3194 e6e5ad80 bellard
    /* memory #0 LFB */
3195 e6e5ad80 bellard
    /* memory #1 memory-mapped I/O */
3196 e6e5ad80 bellard
    /* XXX: s->vram_size must be a power of two */
3197 a5082316 bellard
    pci_register_io_region((PCIDevice *)d, 0, 0x2000000,
3198 a21ae81d bellard
                           PCI_ADDRESS_SPACE_MEM_PREFETCH, cirrus_pci_lfb_map);
3199 20ba3ae1 bellard
    if (device_id == CIRRUS_ID_CLGD5446) {
3200 a21ae81d bellard
        pci_register_io_region((PCIDevice *)d, 1, CIRRUS_PNPMMIO_SIZE,
3201 a21ae81d bellard
                               PCI_ADDRESS_SPACE_MEM, cirrus_pci_mmio_map);
3202 a21ae81d bellard
    }
3203 e6e5ad80 bellard
    /* XXX: ROM BIOS */
3204 e6e5ad80 bellard
}