Statistics
| Branch: | Revision:

root / target-i386 / cpu.h @ 1c90ef26

History | View | Annotate | Download (39.7 kB)

1
/*
2
 * i386 virtual CPU header
3
 *
4
 *  Copyright (c) 2003 Fabrice Bellard
5
 *
6
 * This library is free software; you can redistribute it and/or
7
 * modify it under the terms of the GNU Lesser General Public
8
 * License as published by the Free Software Foundation; either
9
 * version 2 of the License, or (at your option) any later version.
10
 *
11
 * This library is distributed in the hope that it will be useful,
12
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14
 * Lesser General Public License for more details.
15
 *
16
 * You should have received a copy of the GNU Lesser General Public
17
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18
 */
19
#ifndef CPU_I386_H
20
#define CPU_I386_H
21

    
22
#include "config.h"
23
#include "qemu-common.h"
24

    
25
#ifdef TARGET_X86_64
26
#define TARGET_LONG_BITS 64
27
#else
28
#define TARGET_LONG_BITS 32
29
#endif
30

    
31
/* target supports implicit self modifying code */
32
#define TARGET_HAS_SMC
33
/* support for self modifying code even if the modified instruction is
34
   close to the modifying instruction */
35
#define TARGET_HAS_PRECISE_SMC
36

    
37
#define TARGET_HAS_ICE 1
38

    
39
#ifdef TARGET_X86_64
40
#define ELF_MACHINE     EM_X86_64
41
#else
42
#define ELF_MACHINE     EM_386
43
#endif
44

    
45
#define CPUArchState struct CPUX86State
46

    
47
#include "exec/cpu-defs.h"
48

    
49
#include "fpu/softfloat.h"
50

    
51
#define R_EAX 0
52
#define R_ECX 1
53
#define R_EDX 2
54
#define R_EBX 3
55
#define R_ESP 4
56
#define R_EBP 5
57
#define R_ESI 6
58
#define R_EDI 7
59

    
60
#define R_AL 0
61
#define R_CL 1
62
#define R_DL 2
63
#define R_BL 3
64
#define R_AH 4
65
#define R_CH 5
66
#define R_DH 6
67
#define R_BH 7
68

    
69
#define R_ES 0
70
#define R_CS 1
71
#define R_SS 2
72
#define R_DS 3
73
#define R_FS 4
74
#define R_GS 5
75

    
76
/* segment descriptor fields */
77
#define DESC_G_MASK     (1 << 23)
78
#define DESC_B_SHIFT    22
79
#define DESC_B_MASK     (1 << DESC_B_SHIFT)
80
#define DESC_L_SHIFT    21 /* x86_64 only : 64 bit code segment */
81
#define DESC_L_MASK     (1 << DESC_L_SHIFT)
82
#define DESC_AVL_MASK   (1 << 20)
83
#define DESC_P_MASK     (1 << 15)
84
#define DESC_DPL_SHIFT  13
85
#define DESC_DPL_MASK   (3 << DESC_DPL_SHIFT)
86
#define DESC_S_MASK     (1 << 12)
87
#define DESC_TYPE_SHIFT 8
88
#define DESC_TYPE_MASK  (15 << DESC_TYPE_SHIFT)
89
#define DESC_A_MASK     (1 << 8)
90

    
91
#define DESC_CS_MASK    (1 << 11) /* 1=code segment 0=data segment */
92
#define DESC_C_MASK     (1 << 10) /* code: conforming */
93
#define DESC_R_MASK     (1 << 9)  /* code: readable */
94

    
95
#define DESC_E_MASK     (1 << 10) /* data: expansion direction */
96
#define DESC_W_MASK     (1 << 9)  /* data: writable */
97

    
98
#define DESC_TSS_BUSY_MASK (1 << 9)
99

    
100
/* eflags masks */
101
#define CC_C    0x0001
102
#define CC_P    0x0004
103
#define CC_A    0x0010
104
#define CC_Z    0x0040
105
#define CC_S    0x0080
106
#define CC_O    0x0800
107

    
108
#define TF_SHIFT   8
109
#define IOPL_SHIFT 12
110
#define VM_SHIFT   17
111

    
112
#define TF_MASK                 0x00000100
113
#define IF_MASK                 0x00000200
114
#define DF_MASK                 0x00000400
115
#define IOPL_MASK               0x00003000
116
#define NT_MASK                 0x00004000
117
#define RF_MASK                 0x00010000
118
#define VM_MASK                 0x00020000
119
#define AC_MASK                 0x00040000
120
#define VIF_MASK                0x00080000
121
#define VIP_MASK                0x00100000
122
#define ID_MASK                 0x00200000
123

    
124
/* hidden flags - used internally by qemu to represent additional cpu
125
   states. Only the CPL, INHIBIT_IRQ, SMM and SVMI are not
126
   redundant. We avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK
127
   bit positions to ease oring with eflags. */
128
/* current cpl */
129
#define HF_CPL_SHIFT         0
130
/* true if soft mmu is being used */
131
#define HF_SOFTMMU_SHIFT     2
132
/* true if hardware interrupts must be disabled for next instruction */
133
#define HF_INHIBIT_IRQ_SHIFT 3
134
/* 16 or 32 segments */
135
#define HF_CS32_SHIFT        4
136
#define HF_SS32_SHIFT        5
137
/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
138
#define HF_ADDSEG_SHIFT      6
139
/* copy of CR0.PE (protected mode) */
140
#define HF_PE_SHIFT          7
141
#define HF_TF_SHIFT          8 /* must be same as eflags */
142
#define HF_MP_SHIFT          9 /* the order must be MP, EM, TS */
143
#define HF_EM_SHIFT         10
144
#define HF_TS_SHIFT         11
145
#define HF_IOPL_SHIFT       12 /* must be same as eflags */
146
#define HF_LMA_SHIFT        14 /* only used on x86_64: long mode active */
147
#define HF_CS64_SHIFT       15 /* only used on x86_64: 64 bit code segment  */
148
#define HF_RF_SHIFT         16 /* must be same as eflags */
149
#define HF_VM_SHIFT         17 /* must be same as eflags */
150
#define HF_AC_SHIFT         18 /* must be same as eflags */
151
#define HF_SMM_SHIFT        19 /* CPU in SMM mode */
152
#define HF_SVME_SHIFT       20 /* SVME enabled (copy of EFER.SVME) */
153
#define HF_SVMI_SHIFT       21 /* SVM intercepts are active */
154
#define HF_OSFXSR_SHIFT     22 /* CR4.OSFXSR */
155
#define HF_SMAP_SHIFT       23 /* CR4.SMAP */
156

    
157
#define HF_CPL_MASK          (3 << HF_CPL_SHIFT)
158
#define HF_SOFTMMU_MASK      (1 << HF_SOFTMMU_SHIFT)
159
#define HF_INHIBIT_IRQ_MASK  (1 << HF_INHIBIT_IRQ_SHIFT)
160
#define HF_CS32_MASK         (1 << HF_CS32_SHIFT)
161
#define HF_SS32_MASK         (1 << HF_SS32_SHIFT)
162
#define HF_ADDSEG_MASK       (1 << HF_ADDSEG_SHIFT)
163
#define HF_PE_MASK           (1 << HF_PE_SHIFT)
164
#define HF_TF_MASK           (1 << HF_TF_SHIFT)
165
#define HF_MP_MASK           (1 << HF_MP_SHIFT)
166
#define HF_EM_MASK           (1 << HF_EM_SHIFT)
167
#define HF_TS_MASK           (1 << HF_TS_SHIFT)
168
#define HF_IOPL_MASK         (3 << HF_IOPL_SHIFT)
169
#define HF_LMA_MASK          (1 << HF_LMA_SHIFT)
170
#define HF_CS64_MASK         (1 << HF_CS64_SHIFT)
171
#define HF_RF_MASK           (1 << HF_RF_SHIFT)
172
#define HF_VM_MASK           (1 << HF_VM_SHIFT)
173
#define HF_AC_MASK           (1 << HF_AC_SHIFT)
174
#define HF_SMM_MASK          (1 << HF_SMM_SHIFT)
175
#define HF_SVME_MASK         (1 << HF_SVME_SHIFT)
176
#define HF_SVMI_MASK         (1 << HF_SVMI_SHIFT)
177
#define HF_OSFXSR_MASK       (1 << HF_OSFXSR_SHIFT)
178
#define HF_SMAP_MASK         (1 << HF_SMAP_SHIFT)
179

    
180
/* hflags2 */
181

    
182
#define HF2_GIF_SHIFT        0 /* if set CPU takes interrupts */
183
#define HF2_HIF_SHIFT        1 /* value of IF_MASK when entering SVM */
184
#define HF2_NMI_SHIFT        2 /* CPU serving NMI */
185
#define HF2_VINTR_SHIFT      3 /* value of V_INTR_MASKING bit */
186

    
187
#define HF2_GIF_MASK          (1 << HF2_GIF_SHIFT)
188
#define HF2_HIF_MASK          (1 << HF2_HIF_SHIFT)
189
#define HF2_NMI_MASK          (1 << HF2_NMI_SHIFT)
190
#define HF2_VINTR_MASK        (1 << HF2_VINTR_SHIFT)
191

    
192
#define CR0_PE_SHIFT 0
193
#define CR0_MP_SHIFT 1
194

    
195
#define CR0_PE_MASK  (1 << 0)
196
#define CR0_MP_MASK  (1 << 1)
197
#define CR0_EM_MASK  (1 << 2)
198
#define CR0_TS_MASK  (1 << 3)
199
#define CR0_ET_MASK  (1 << 4)
200
#define CR0_NE_MASK  (1 << 5)
201
#define CR0_WP_MASK  (1 << 16)
202
#define CR0_AM_MASK  (1 << 18)
203
#define CR0_PG_MASK  (1 << 31)
204

    
205
#define CR4_VME_MASK  (1 << 0)
206
#define CR4_PVI_MASK  (1 << 1)
207
#define CR4_TSD_MASK  (1 << 2)
208
#define CR4_DE_MASK   (1 << 3)
209
#define CR4_PSE_MASK  (1 << 4)
210
#define CR4_PAE_MASK  (1 << 5)
211
#define CR4_MCE_MASK  (1 << 6)
212
#define CR4_PGE_MASK  (1 << 7)
213
#define CR4_PCE_MASK  (1 << 8)
214
#define CR4_OSFXSR_SHIFT 9
215
#define CR4_OSFXSR_MASK (1 << CR4_OSFXSR_SHIFT)
216
#define CR4_OSXMMEXCPT_MASK  (1 << 10)
217
#define CR4_VMXE_MASK   (1 << 13)
218
#define CR4_SMXE_MASK   (1 << 14)
219
#define CR4_FSGSBASE_MASK (1 << 16)
220
#define CR4_PCIDE_MASK  (1 << 17)
221
#define CR4_OSXSAVE_MASK (1 << 18)
222
#define CR4_SMEP_MASK   (1 << 20)
223
#define CR4_SMAP_MASK   (1 << 21)
224

    
225
#define DR6_BD          (1 << 13)
226
#define DR6_BS          (1 << 14)
227
#define DR6_BT          (1 << 15)
228
#define DR6_FIXED_1     0xffff0ff0
229

    
230
#define DR7_GD          (1 << 13)
231
#define DR7_TYPE_SHIFT  16
232
#define DR7_LEN_SHIFT   18
233
#define DR7_FIXED_1     0x00000400
234
#define DR7_LOCAL_BP_MASK    0x55
235
#define DR7_MAX_BP           4
236
#define DR7_TYPE_BP_INST     0x0
237
#define DR7_TYPE_DATA_WR     0x1
238
#define DR7_TYPE_IO_RW       0x2
239
#define DR7_TYPE_DATA_RW     0x3
240

    
241
#define PG_PRESENT_BIT  0
242
#define PG_RW_BIT       1
243
#define PG_USER_BIT     2
244
#define PG_PWT_BIT      3
245
#define PG_PCD_BIT      4
246
#define PG_ACCESSED_BIT 5
247
#define PG_DIRTY_BIT    6
248
#define PG_PSE_BIT      7
249
#define PG_GLOBAL_BIT   8
250
#define PG_NX_BIT       63
251

    
252
#define PG_PRESENT_MASK  (1 << PG_PRESENT_BIT)
253
#define PG_RW_MASK       (1 << PG_RW_BIT)
254
#define PG_USER_MASK     (1 << PG_USER_BIT)
255
#define PG_PWT_MASK      (1 << PG_PWT_BIT)
256
#define PG_PCD_MASK      (1 << PG_PCD_BIT)
257
#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
258
#define PG_DIRTY_MASK    (1 << PG_DIRTY_BIT)
259
#define PG_PSE_MASK      (1 << PG_PSE_BIT)
260
#define PG_GLOBAL_MASK   (1 << PG_GLOBAL_BIT)
261
#define PG_HI_USER_MASK  0x7ff0000000000000LL
262
#define PG_NX_MASK       (1LL << PG_NX_BIT)
263

    
264
#define PG_ERROR_W_BIT     1
265

    
266
#define PG_ERROR_P_MASK    0x01
267
#define PG_ERROR_W_MASK    (1 << PG_ERROR_W_BIT)
268
#define PG_ERROR_U_MASK    0x04
269
#define PG_ERROR_RSVD_MASK 0x08
270
#define PG_ERROR_I_D_MASK  0x10
271

    
272
#define MCG_CTL_P       (1ULL<<8)   /* MCG_CAP register available */
273
#define MCG_SER_P       (1ULL<<24) /* MCA recovery/new status bits */
274

    
275
#define MCE_CAP_DEF     (MCG_CTL_P|MCG_SER_P)
276
#define MCE_BANKS_DEF   10
277

    
278
#define MCG_STATUS_RIPV (1ULL<<0)   /* restart ip valid */
279
#define MCG_STATUS_EIPV (1ULL<<1)   /* ip points to correct instruction */
280
#define MCG_STATUS_MCIP (1ULL<<2)   /* machine check in progress */
281

    
282
#define MCI_STATUS_VAL   (1ULL<<63)  /* valid error */
283
#define MCI_STATUS_OVER  (1ULL<<62)  /* previous errors lost */
284
#define MCI_STATUS_UC    (1ULL<<61)  /* uncorrected error */
285
#define MCI_STATUS_EN    (1ULL<<60)  /* error enabled */
286
#define MCI_STATUS_MISCV (1ULL<<59)  /* misc error reg. valid */
287
#define MCI_STATUS_ADDRV (1ULL<<58)  /* addr reg. valid */
288
#define MCI_STATUS_PCC   (1ULL<<57)  /* processor context corrupt */
289
#define MCI_STATUS_S     (1ULL<<56)  /* Signaled machine check */
290
#define MCI_STATUS_AR    (1ULL<<55)  /* Action required */
291

    
292
/* MISC register defines */
293
#define MCM_ADDR_SEGOFF  0      /* segment offset */
294
#define MCM_ADDR_LINEAR  1      /* linear address */
295
#define MCM_ADDR_PHYS    2      /* physical address */
296
#define MCM_ADDR_MEM     3      /* memory address */
297
#define MCM_ADDR_GENERIC 7      /* generic */
298

    
299
#define MSR_IA32_TSC                    0x10
300
#define MSR_IA32_APICBASE               0x1b
301
#define MSR_IA32_APICBASE_BSP           (1<<8)
302
#define MSR_IA32_APICBASE_ENABLE        (1<<11)
303
#define MSR_IA32_APICBASE_BASE          (0xfffff<<12)
304
#define MSR_IA32_FEATURE_CONTROL        0x0000003a
305
#define MSR_TSC_ADJUST                  0x0000003b
306
#define MSR_IA32_TSCDEADLINE            0x6e0
307

    
308
#define MSR_P6_PERFCTR0                 0xc1
309

    
310
#define MSR_MTRRcap                     0xfe
311
#define MSR_MTRRcap_VCNT                8
312
#define MSR_MTRRcap_FIXRANGE_SUPPORT    (1 << 8)
313
#define MSR_MTRRcap_WC_SUPPORTED        (1 << 10)
314

    
315
#define MSR_IA32_SYSENTER_CS            0x174
316
#define MSR_IA32_SYSENTER_ESP           0x175
317
#define MSR_IA32_SYSENTER_EIP           0x176
318

    
319
#define MSR_MCG_CAP                     0x179
320
#define MSR_MCG_STATUS                  0x17a
321
#define MSR_MCG_CTL                     0x17b
322

    
323
#define MSR_P6_EVNTSEL0                 0x186
324

    
325
#define MSR_IA32_PERF_STATUS            0x198
326

    
327
#define MSR_IA32_MISC_ENABLE            0x1a0
328
/* Indicates good rep/movs microcode on some processors: */
329
#define MSR_IA32_MISC_ENABLE_DEFAULT    1
330

    
331
#define MSR_MTRRphysBase(reg)           (0x200 + 2 * (reg))
332
#define MSR_MTRRphysMask(reg)           (0x200 + 2 * (reg) + 1)
333

    
334
#define MSR_MTRRfix64K_00000            0x250
335
#define MSR_MTRRfix16K_80000            0x258
336
#define MSR_MTRRfix16K_A0000            0x259
337
#define MSR_MTRRfix4K_C0000             0x268
338
#define MSR_MTRRfix4K_C8000             0x269
339
#define MSR_MTRRfix4K_D0000             0x26a
340
#define MSR_MTRRfix4K_D8000             0x26b
341
#define MSR_MTRRfix4K_E0000             0x26c
342
#define MSR_MTRRfix4K_E8000             0x26d
343
#define MSR_MTRRfix4K_F0000             0x26e
344
#define MSR_MTRRfix4K_F8000             0x26f
345

    
346
#define MSR_PAT                         0x277
347

    
348
#define MSR_MTRRdefType                 0x2ff
349

    
350
#define MSR_CORE_PERF_FIXED_CTR0        0x309
351
#define MSR_CORE_PERF_FIXED_CTR1        0x30a
352
#define MSR_CORE_PERF_FIXED_CTR2        0x30b
353
#define MSR_CORE_PERF_FIXED_CTR_CTRL    0x38d
354
#define MSR_CORE_PERF_GLOBAL_STATUS     0x38e
355
#define MSR_CORE_PERF_GLOBAL_CTRL       0x38f
356
#define MSR_CORE_PERF_GLOBAL_OVF_CTRL   0x390
357

    
358
#define MSR_MC0_CTL                     0x400
359
#define MSR_MC0_STATUS                  0x401
360
#define MSR_MC0_ADDR                    0x402
361
#define MSR_MC0_MISC                    0x403
362

    
363
#define MSR_EFER                        0xc0000080
364

    
365
#define MSR_EFER_SCE   (1 << 0)
366
#define MSR_EFER_LME   (1 << 8)
367
#define MSR_EFER_LMA   (1 << 10)
368
#define MSR_EFER_NXE   (1 << 11)
369
#define MSR_EFER_SVME  (1 << 12)
370
#define MSR_EFER_FFXSR (1 << 14)
371

    
372
#define MSR_STAR                        0xc0000081
373
#define MSR_LSTAR                       0xc0000082
374
#define MSR_CSTAR                       0xc0000083
375
#define MSR_FMASK                       0xc0000084
376
#define MSR_FSBASE                      0xc0000100
377
#define MSR_GSBASE                      0xc0000101
378
#define MSR_KERNELGSBASE                0xc0000102
379
#define MSR_TSC_AUX                     0xc0000103
380

    
381
#define MSR_VM_HSAVE_PA                 0xc0010117
382

    
383
#define MSR_IA32_BNDCFGS                0x00000d90
384

    
385
#define XSTATE_FP                       (1ULL << 0)
386
#define XSTATE_SSE                      (1ULL << 1)
387
#define XSTATE_YMM                      (1ULL << 2)
388
#define XSTATE_BNDREGS                  (1ULL << 3)
389
#define XSTATE_BNDCSR                   (1ULL << 4)
390

    
391

    
392
/* CPUID feature words */
393
typedef enum FeatureWord {
394
    FEAT_1_EDX,         /* CPUID[1].EDX */
395
    FEAT_1_ECX,         /* CPUID[1].ECX */
396
    FEAT_7_0_EBX,       /* CPUID[EAX=7,ECX=0].EBX */
397
    FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
398
    FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
399
    FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
400
    FEAT_KVM,           /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
401
    FEAT_SVM,           /* CPUID[8000_000A].EDX */
402
    FEATURE_WORDS,
403
} FeatureWord;
404

    
405
typedef uint32_t FeatureWordArray[FEATURE_WORDS];
406

    
407
/* cpuid_features bits */
408
#define CPUID_FP87 (1 << 0)
409
#define CPUID_VME  (1 << 1)
410
#define CPUID_DE   (1 << 2)
411
#define CPUID_PSE  (1 << 3)
412
#define CPUID_TSC  (1 << 4)
413
#define CPUID_MSR  (1 << 5)
414
#define CPUID_PAE  (1 << 6)
415
#define CPUID_MCE  (1 << 7)
416
#define CPUID_CX8  (1 << 8)
417
#define CPUID_APIC (1 << 9)
418
#define CPUID_SEP  (1 << 11) /* sysenter/sysexit */
419
#define CPUID_MTRR (1 << 12)
420
#define CPUID_PGE  (1 << 13)
421
#define CPUID_MCA  (1 << 14)
422
#define CPUID_CMOV (1 << 15)
423
#define CPUID_PAT  (1 << 16)
424
#define CPUID_PSE36   (1 << 17)
425
#define CPUID_PN   (1 << 18)
426
#define CPUID_CLFLUSH (1 << 19)
427
#define CPUID_DTS (1 << 21)
428
#define CPUID_ACPI (1 << 22)
429
#define CPUID_MMX  (1 << 23)
430
#define CPUID_FXSR (1 << 24)
431
#define CPUID_SSE  (1 << 25)
432
#define CPUID_SSE2 (1 << 26)
433
#define CPUID_SS (1 << 27)
434
#define CPUID_HT (1 << 28)
435
#define CPUID_TM (1 << 29)
436
#define CPUID_IA64 (1 << 30)
437
#define CPUID_PBE (1 << 31)
438

    
439
#define CPUID_EXT_SSE3     (1 << 0)
440
#define CPUID_EXT_PCLMULQDQ (1 << 1)
441
#define CPUID_EXT_DTES64   (1 << 2)
442
#define CPUID_EXT_MONITOR  (1 << 3)
443
#define CPUID_EXT_DSCPL    (1 << 4)
444
#define CPUID_EXT_VMX      (1 << 5)
445
#define CPUID_EXT_SMX      (1 << 6)
446
#define CPUID_EXT_EST      (1 << 7)
447
#define CPUID_EXT_TM2      (1 << 8)
448
#define CPUID_EXT_SSSE3    (1 << 9)
449
#define CPUID_EXT_CID      (1 << 10)
450
#define CPUID_EXT_FMA      (1 << 12)
451
#define CPUID_EXT_CX16     (1 << 13)
452
#define CPUID_EXT_XTPR     (1 << 14)
453
#define CPUID_EXT_PDCM     (1 << 15)
454
#define CPUID_EXT_PCID     (1 << 17)
455
#define CPUID_EXT_DCA      (1 << 18)
456
#define CPUID_EXT_SSE41    (1 << 19)
457
#define CPUID_EXT_SSE42    (1 << 20)
458
#define CPUID_EXT_X2APIC   (1 << 21)
459
#define CPUID_EXT_MOVBE    (1 << 22)
460
#define CPUID_EXT_POPCNT   (1 << 23)
461
#define CPUID_EXT_TSC_DEADLINE_TIMER (1 << 24)
462
#define CPUID_EXT_AES      (1 << 25)
463
#define CPUID_EXT_XSAVE    (1 << 26)
464
#define CPUID_EXT_OSXSAVE  (1 << 27)
465
#define CPUID_EXT_AVX      (1 << 28)
466
#define CPUID_EXT_F16C     (1 << 29)
467
#define CPUID_EXT_RDRAND   (1 << 30)
468
#define CPUID_EXT_HYPERVISOR  (1 << 31)
469

    
470
#define CPUID_EXT2_FPU     (1 << 0)
471
#define CPUID_EXT2_VME     (1 << 1)
472
#define CPUID_EXT2_DE      (1 << 2)
473
#define CPUID_EXT2_PSE     (1 << 3)
474
#define CPUID_EXT2_TSC     (1 << 4)
475
#define CPUID_EXT2_MSR     (1 << 5)
476
#define CPUID_EXT2_PAE     (1 << 6)
477
#define CPUID_EXT2_MCE     (1 << 7)
478
#define CPUID_EXT2_CX8     (1 << 8)
479
#define CPUID_EXT2_APIC    (1 << 9)
480
#define CPUID_EXT2_SYSCALL (1 << 11)
481
#define CPUID_EXT2_MTRR    (1 << 12)
482
#define CPUID_EXT2_PGE     (1 << 13)
483
#define CPUID_EXT2_MCA     (1 << 14)
484
#define CPUID_EXT2_CMOV    (1 << 15)
485
#define CPUID_EXT2_PAT     (1 << 16)
486
#define CPUID_EXT2_PSE36   (1 << 17)
487
#define CPUID_EXT2_MP      (1 << 19)
488
#define CPUID_EXT2_NX      (1 << 20)
489
#define CPUID_EXT2_MMXEXT  (1 << 22)
490
#define CPUID_EXT2_MMX     (1 << 23)
491
#define CPUID_EXT2_FXSR    (1 << 24)
492
#define CPUID_EXT2_FFXSR   (1 << 25)
493
#define CPUID_EXT2_PDPE1GB (1 << 26)
494
#define CPUID_EXT2_RDTSCP  (1 << 27)
495
#define CPUID_EXT2_LM      (1 << 29)
496
#define CPUID_EXT2_3DNOWEXT (1 << 30)
497
#define CPUID_EXT2_3DNOW   (1 << 31)
498

    
499
/* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
500
#define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
501
                                CPUID_EXT2_DE | CPUID_EXT2_PSE | \
502
                                CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
503
                                CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
504
                                CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
505
                                CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
506
                                CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
507
                                CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
508
                                CPUID_EXT2_MMX | CPUID_EXT2_FXSR)
509

    
510
#define CPUID_EXT3_LAHF_LM (1 << 0)
511
#define CPUID_EXT3_CMP_LEG (1 << 1)
512
#define CPUID_EXT3_SVM     (1 << 2)
513
#define CPUID_EXT3_EXTAPIC (1 << 3)
514
#define CPUID_EXT3_CR8LEG  (1 << 4)
515
#define CPUID_EXT3_ABM     (1 << 5)
516
#define CPUID_EXT3_SSE4A   (1 << 6)
517
#define CPUID_EXT3_MISALIGNSSE (1 << 7)
518
#define CPUID_EXT3_3DNOWPREFETCH (1 << 8)
519
#define CPUID_EXT3_OSVW    (1 << 9)
520
#define CPUID_EXT3_IBS     (1 << 10)
521
#define CPUID_EXT3_XOP     (1 << 11)
522
#define CPUID_EXT3_SKINIT  (1 << 12)
523
#define CPUID_EXT3_WDT     (1 << 13)
524
#define CPUID_EXT3_LWP     (1 << 15)
525
#define CPUID_EXT3_FMA4    (1 << 16)
526
#define CPUID_EXT3_TCE     (1 << 17)
527
#define CPUID_EXT3_NODEID  (1 << 19)
528
#define CPUID_EXT3_TBM     (1 << 21)
529
#define CPUID_EXT3_TOPOEXT (1 << 22)
530
#define CPUID_EXT3_PERFCORE (1 << 23)
531
#define CPUID_EXT3_PERFNB  (1 << 24)
532

    
533
#define CPUID_SVM_NPT          (1 << 0)
534
#define CPUID_SVM_LBRV         (1 << 1)
535
#define CPUID_SVM_SVMLOCK      (1 << 2)
536
#define CPUID_SVM_NRIPSAVE     (1 << 3)
537
#define CPUID_SVM_TSCSCALE     (1 << 4)
538
#define CPUID_SVM_VMCBCLEAN    (1 << 5)
539
#define CPUID_SVM_FLUSHASID    (1 << 6)
540
#define CPUID_SVM_DECODEASSIST (1 << 7)
541
#define CPUID_SVM_PAUSEFILTER  (1 << 10)
542
#define CPUID_SVM_PFTHRESHOLD  (1 << 12)
543

    
544
#define CPUID_7_0_EBX_FSGSBASE (1 << 0)
545
#define CPUID_7_0_EBX_BMI1     (1 << 3)
546
#define CPUID_7_0_EBX_HLE      (1 << 4)
547
#define CPUID_7_0_EBX_AVX2     (1 << 5)
548
#define CPUID_7_0_EBX_SMEP     (1 << 7)
549
#define CPUID_7_0_EBX_BMI2     (1 << 8)
550
#define CPUID_7_0_EBX_ERMS     (1 << 9)
551
#define CPUID_7_0_EBX_INVPCID  (1 << 10)
552
#define CPUID_7_0_EBX_RTM      (1 << 11)
553
#define CPUID_7_0_EBX_MPX      (1 << 14)
554
#define CPUID_7_0_EBX_RDSEED   (1 << 18)
555
#define CPUID_7_0_EBX_ADX      (1 << 19)
556
#define CPUID_7_0_EBX_SMAP     (1 << 20)
557

    
558
#define CPUID_VENDOR_SZ      12
559

    
560
#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
561
#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
562
#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
563
#define CPUID_VENDOR_INTEL "GenuineIntel"
564

    
565
#define CPUID_VENDOR_AMD_1   0x68747541 /* "Auth" */
566
#define CPUID_VENDOR_AMD_2   0x69746e65 /* "enti" */
567
#define CPUID_VENDOR_AMD_3   0x444d4163 /* "cAMD" */
568
#define CPUID_VENDOR_AMD   "AuthenticAMD"
569

    
570
#define CPUID_VENDOR_VIA   "CentaurHauls"
571

    
572
#define CPUID_MWAIT_IBE     (1 << 1) /* Interrupts can exit capability */
573
#define CPUID_MWAIT_EMX     (1 << 0) /* enumeration supported */
574

    
575
#ifndef HYPERV_SPINLOCK_NEVER_RETRY
576
#define HYPERV_SPINLOCK_NEVER_RETRY             0xFFFFFFFF
577
#endif
578

    
579
#define EXCP00_DIVZ        0
580
#define EXCP01_DB        1
581
#define EXCP02_NMI        2
582
#define EXCP03_INT3        3
583
#define EXCP04_INTO        4
584
#define EXCP05_BOUND        5
585
#define EXCP06_ILLOP        6
586
#define EXCP07_PREX        7
587
#define EXCP08_DBLE        8
588
#define EXCP09_XERR        9
589
#define EXCP0A_TSS        10
590
#define EXCP0B_NOSEG        11
591
#define EXCP0C_STACK        12
592
#define EXCP0D_GPF        13
593
#define EXCP0E_PAGE        14
594
#define EXCP10_COPR        16
595
#define EXCP11_ALGN        17
596
#define EXCP12_MCHK        18
597

    
598
#define EXCP_SYSCALL    0x100 /* only happens in user only emulation
599
                                 for syscall instruction */
600

    
601
/* i386-specific interrupt pending bits.  */
602
#define CPU_INTERRUPT_POLL      CPU_INTERRUPT_TGT_EXT_1
603
#define CPU_INTERRUPT_SMI       CPU_INTERRUPT_TGT_EXT_2
604
#define CPU_INTERRUPT_NMI       CPU_INTERRUPT_TGT_EXT_3
605
#define CPU_INTERRUPT_MCE       CPU_INTERRUPT_TGT_EXT_4
606
#define CPU_INTERRUPT_VIRQ      CPU_INTERRUPT_TGT_INT_0
607
#define CPU_INTERRUPT_INIT      CPU_INTERRUPT_TGT_INT_1
608
#define CPU_INTERRUPT_SIPI      CPU_INTERRUPT_TGT_INT_2
609
#define CPU_INTERRUPT_TPR       CPU_INTERRUPT_TGT_INT_3
610

    
611

    
612
typedef enum {
613
    CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
614
    CC_OP_EFLAGS,  /* all cc are explicitly computed, CC_SRC = flags */
615

    
616
    CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
617
    CC_OP_MULW,
618
    CC_OP_MULL,
619
    CC_OP_MULQ,
620

    
621
    CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
622
    CC_OP_ADDW,
623
    CC_OP_ADDL,
624
    CC_OP_ADDQ,
625

    
626
    CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
627
    CC_OP_ADCW,
628
    CC_OP_ADCL,
629
    CC_OP_ADCQ,
630

    
631
    CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
632
    CC_OP_SUBW,
633
    CC_OP_SUBL,
634
    CC_OP_SUBQ,
635

    
636
    CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
637
    CC_OP_SBBW,
638
    CC_OP_SBBL,
639
    CC_OP_SBBQ,
640

    
641
    CC_OP_LOGICB, /* modify all flags, CC_DST = res */
642
    CC_OP_LOGICW,
643
    CC_OP_LOGICL,
644
    CC_OP_LOGICQ,
645

    
646
    CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
647
    CC_OP_INCW,
648
    CC_OP_INCL,
649
    CC_OP_INCQ,
650

    
651
    CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C  */
652
    CC_OP_DECW,
653
    CC_OP_DECL,
654
    CC_OP_DECQ,
655

    
656
    CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
657
    CC_OP_SHLW,
658
    CC_OP_SHLL,
659
    CC_OP_SHLQ,
660

    
661
    CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
662
    CC_OP_SARW,
663
    CC_OP_SARL,
664
    CC_OP_SARQ,
665

    
666
    CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
667
    CC_OP_BMILGW,
668
    CC_OP_BMILGL,
669
    CC_OP_BMILGQ,
670

    
671
    CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest.  */
672
    CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest.  */
673
    CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest.  */
674

    
675
    CC_OP_CLR, /* Z set, all other flags clear.  */
676

    
677
    CC_OP_NB,
678
} CCOp;
679

    
680
typedef struct SegmentCache {
681
    uint32_t selector;
682
    target_ulong base;
683
    uint32_t limit;
684
    uint32_t flags;
685
} SegmentCache;
686

    
687
typedef union {
688
    uint8_t _b[16];
689
    uint16_t _w[8];
690
    uint32_t _l[4];
691
    uint64_t _q[2];
692
    float32 _s[4];
693
    float64 _d[2];
694
} XMMReg;
695

    
696
typedef union {
697
    uint8_t _b[8];
698
    uint16_t _w[4];
699
    uint32_t _l[2];
700
    float32 _s[2];
701
    uint64_t q;
702
} MMXReg;
703

    
704
typedef struct BNDReg {
705
    uint64_t lb;
706
    uint64_t ub;
707
} BNDReg;
708

    
709
typedef struct BNDCSReg {
710
    uint64_t cfgu;
711
    uint64_t sts;
712
} BNDCSReg;
713

    
714
#ifdef HOST_WORDS_BIGENDIAN
715
#define XMM_B(n) _b[15 - (n)]
716
#define XMM_W(n) _w[7 - (n)]
717
#define XMM_L(n) _l[3 - (n)]
718
#define XMM_S(n) _s[3 - (n)]
719
#define XMM_Q(n) _q[1 - (n)]
720
#define XMM_D(n) _d[1 - (n)]
721

    
722
#define MMX_B(n) _b[7 - (n)]
723
#define MMX_W(n) _w[3 - (n)]
724
#define MMX_L(n) _l[1 - (n)]
725
#define MMX_S(n) _s[1 - (n)]
726
#else
727
#define XMM_B(n) _b[n]
728
#define XMM_W(n) _w[n]
729
#define XMM_L(n) _l[n]
730
#define XMM_S(n) _s[n]
731
#define XMM_Q(n) _q[n]
732
#define XMM_D(n) _d[n]
733

    
734
#define MMX_B(n) _b[n]
735
#define MMX_W(n) _w[n]
736
#define MMX_L(n) _l[n]
737
#define MMX_S(n) _s[n]
738
#endif
739
#define MMX_Q(n) q
740

    
741
typedef union {
742
    floatx80 d __attribute__((aligned(16)));
743
    MMXReg mmx;
744
} FPReg;
745

    
746
typedef struct {
747
    uint64_t base;
748
    uint64_t mask;
749
} MTRRVar;
750

    
751
#define CPU_NB_REGS64 16
752
#define CPU_NB_REGS32 8
753

    
754
#ifdef TARGET_X86_64
755
#define CPU_NB_REGS CPU_NB_REGS64
756
#else
757
#define CPU_NB_REGS CPU_NB_REGS32
758
#endif
759

    
760
#define MAX_FIXED_COUNTERS 3
761
#define MAX_GP_COUNTERS    (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)
762

    
763
#define NB_MMU_MODES 3
764

    
765
typedef enum TPRAccess {
766
    TPR_ACCESS_READ,
767
    TPR_ACCESS_WRITE,
768
} TPRAccess;
769

    
770
typedef struct CPUX86State {
771
    /* standard registers */
772
    target_ulong regs[CPU_NB_REGS];
773
    target_ulong eip;
774
    target_ulong eflags; /* eflags register. During CPU emulation, CC
775
                        flags and DF are set to zero because they are
776
                        stored elsewhere */
777

    
778
    /* emulator internal eflags handling */
779
    target_ulong cc_dst;
780
    target_ulong cc_src;
781
    target_ulong cc_src2;
782
    uint32_t cc_op;
783
    int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
784
    uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
785
                        are known at translation time. */
786
    uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
787

    
788
    /* segments */
789
    SegmentCache segs[6]; /* selector values */
790
    SegmentCache ldt;
791
    SegmentCache tr;
792
    SegmentCache gdt; /* only base and limit are used */
793
    SegmentCache idt; /* only base and limit are used */
794

    
795
    target_ulong cr[5]; /* NOTE: cr1 is unused */
796
    int32_t a20_mask;
797

    
798
    /* FPU state */
799
    unsigned int fpstt; /* top of stack index */
800
    uint16_t fpus;
801
    uint16_t fpuc;
802
    uint8_t fptags[8];   /* 0 = valid, 1 = empty */
803
    FPReg fpregs[8];
804
    /* KVM-only so far */
805
    uint16_t fpop;
806
    uint64_t fpip;
807
    uint64_t fpdp;
808

    
809
    /* emulator internal variables */
810
    float_status fp_status;
811
    floatx80 ft0;
812

    
813
    float_status mmx_status; /* for 3DNow! float ops */
814
    float_status sse_status;
815
    uint32_t mxcsr;
816
    XMMReg xmm_regs[CPU_NB_REGS];
817
    XMMReg xmm_t0;
818
    MMXReg mmx_t0;
819

    
820
    /* sysenter registers */
821
    uint32_t sysenter_cs;
822
    target_ulong sysenter_esp;
823
    target_ulong sysenter_eip;
824
    uint64_t efer;
825
    uint64_t star;
826

    
827
    uint64_t vm_hsave;
828
    uint64_t vm_vmcb;
829
    uint64_t tsc_offset;
830
    uint64_t intercept;
831
    uint16_t intercept_cr_read;
832
    uint16_t intercept_cr_write;
833
    uint16_t intercept_dr_read;
834
    uint16_t intercept_dr_write;
835
    uint32_t intercept_exceptions;
836
    uint8_t v_tpr;
837

    
838
#ifdef TARGET_X86_64
839
    target_ulong lstar;
840
    target_ulong cstar;
841
    target_ulong fmask;
842
    target_ulong kernelgsbase;
843
#endif
844
    uint64_t system_time_msr;
845
    uint64_t wall_clock_msr;
846
    uint64_t steal_time_msr;
847
    uint64_t async_pf_en_msr;
848
    uint64_t pv_eoi_en_msr;
849

    
850
    uint64_t tsc;
851
    uint64_t tsc_adjust;
852
    uint64_t tsc_deadline;
853

    
854
    uint64_t mcg_status;
855
    uint64_t msr_ia32_misc_enable;
856
    uint64_t msr_ia32_feature_control;
857

    
858
    uint64_t msr_fixed_ctr_ctrl;
859
    uint64_t msr_global_ctrl;
860
    uint64_t msr_global_status;
861
    uint64_t msr_global_ovf_ctrl;
862
    uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
863
    uint64_t msr_gp_counters[MAX_GP_COUNTERS];
864
    uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
865
    uint64_t msr_hv_hypercall;
866
    uint64_t msr_hv_guest_os_id;
867

    
868
    /* exception/interrupt handling */
869
    int error_code;
870
    int exception_is_int;
871
    target_ulong exception_next_eip;
872
    target_ulong dr[8]; /* debug registers */
873
    union {
874
        CPUBreakpoint *cpu_breakpoint[4];
875
        CPUWatchpoint *cpu_watchpoint[4];
876
    }; /* break/watchpoints for dr[0..3] */
877
    uint32_t smbase;
878
    int old_exception;  /* exception in flight */
879

    
880
    /* KVM states, automatically cleared on reset */
881
    uint8_t nmi_injected;
882
    uint8_t nmi_pending;
883

    
884
    CPU_COMMON
885

    
886
    uint64_t pat;
887

    
888
    /* processor features (e.g. for CPUID insn) */
889
    uint32_t cpuid_level;
890
    uint32_t cpuid_xlevel;
891
    uint32_t cpuid_xlevel2;
892
    uint32_t cpuid_vendor1;
893
    uint32_t cpuid_vendor2;
894
    uint32_t cpuid_vendor3;
895
    uint32_t cpuid_version;
896
    FeatureWordArray features;
897
    uint32_t cpuid_model[12];
898
    uint32_t cpuid_apic_id;
899

    
900
    /* MTRRs */
901
    uint64_t mtrr_fixed[11];
902
    uint64_t mtrr_deftype;
903
    MTRRVar mtrr_var[8];
904

    
905
    /* For KVM */
906
    uint32_t mp_state;
907
    int32_t exception_injected;
908
    int32_t interrupt_injected;
909
    uint8_t soft_interrupt;
910
    uint8_t has_error_code;
911
    uint32_t sipi_vector;
912
    bool tsc_valid;
913
    int tsc_khz;
914
    void *kvm_xsave_buf;
915

    
916
    uint64_t mcg_cap;
917
    uint64_t mcg_ctl;
918
    uint64_t mce_banks[MCE_BANKS_DEF*4];
919

    
920
    uint64_t tsc_aux;
921

    
922
    /* vmstate */
923
    uint16_t fpus_vmstate;
924
    uint16_t fptag_vmstate;
925
    uint16_t fpregs_format_vmstate;
926

    
927
    uint64_t xstate_bv;
928
    XMMReg ymmh_regs[CPU_NB_REGS];
929
    BNDReg bnd_regs[4];
930
    BNDCSReg bndcs_regs;
931
    uint64_t msr_bndcfgs;
932

    
933
    uint64_t xcr0;
934

    
935
    TPRAccess tpr_access_type;
936
} CPUX86State;
937

    
938
#include "cpu-qom.h"
939

    
940
X86CPU *cpu_x86_init(const char *cpu_model);
941
X86CPU *cpu_x86_create(const char *cpu_model, DeviceState *icc_bridge,
942
                       Error **errp);
943
int cpu_x86_exec(CPUX86State *s);
944
void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf);
945
void x86_cpudef_setup(void);
946
int cpu_x86_support_mca_broadcast(CPUX86State *env);
947

    
948
int cpu_get_pic_interrupt(CPUX86State *s);
949
/* MSDOS compatibility mode FPU exception support */
950
void cpu_set_ferr(CPUX86State *s);
951

    
952
/* this function must always be used to load data in the segment
953
   cache: it synchronizes the hflags with the segment cache values */
954
static inline void cpu_x86_load_seg_cache(CPUX86State *env,
955
                                          int seg_reg, unsigned int selector,
956
                                          target_ulong base,
957
                                          unsigned int limit,
958
                                          unsigned int flags)
959
{
960
    SegmentCache *sc;
961
    unsigned int new_hflags;
962

    
963
    sc = &env->segs[seg_reg];
964
    sc->selector = selector;
965
    sc->base = base;
966
    sc->limit = limit;
967
    sc->flags = flags;
968

    
969
    /* update the hidden flags */
970
    {
971
        if (seg_reg == R_CS) {
972
#ifdef TARGET_X86_64
973
            if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
974
                /* long mode */
975
                env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
976
                env->hflags &= ~(HF_ADDSEG_MASK);
977
            } else
978
#endif
979
            {
980
                /* legacy / compatibility case */
981
                new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
982
                    >> (DESC_B_SHIFT - HF_CS32_SHIFT);
983
                env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
984
                    new_hflags;
985
            }
986
        }
987
        new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
988
            >> (DESC_B_SHIFT - HF_SS32_SHIFT);
989
        if (env->hflags & HF_CS64_MASK) {
990
            /* zero base assumed for DS, ES and SS in long mode */
991
        } else if (!(env->cr[0] & CR0_PE_MASK) ||
992
                   (env->eflags & VM_MASK) ||
993
                   !(env->hflags & HF_CS32_MASK)) {
994
            /* XXX: try to avoid this test. The problem comes from the
995
               fact that is real mode or vm86 mode we only modify the
996
               'base' and 'selector' fields of the segment cache to go
997
               faster. A solution may be to force addseg to one in
998
               translate-i386.c. */
999
            new_hflags |= HF_ADDSEG_MASK;
1000
        } else {
1001
            new_hflags |= ((env->segs[R_DS].base |
1002
                            env->segs[R_ES].base |
1003
                            env->segs[R_SS].base) != 0) <<
1004
                HF_ADDSEG_SHIFT;
1005
        }
1006
        env->hflags = (env->hflags &
1007
                       ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
1008
    }
1009
}
1010

    
1011
static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
1012
                                               int sipi_vector)
1013
{
1014
    CPUState *cs = CPU(cpu);
1015
    CPUX86State *env = &cpu->env;
1016

    
1017
    env->eip = 0;
1018
    cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
1019
                           sipi_vector << 12,
1020
                           env->segs[R_CS].limit,
1021
                           env->segs[R_CS].flags);
1022
    cs->halted = 0;
1023
}
1024

    
1025
int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
1026
                            target_ulong *base, unsigned int *limit,
1027
                            unsigned int *flags);
1028

    
1029
/* wrapper, just in case memory mappings must be changed */
1030
static inline void cpu_x86_set_cpl(CPUX86State *s, int cpl)
1031
{
1032
#if HF_CPL_MASK == 3
1033
    s->hflags = (s->hflags & ~HF_CPL_MASK) | cpl;
1034
#else
1035
#error HF_CPL_MASK is hardcoded
1036
#endif
1037
}
1038

    
1039
/* op_helper.c */
1040
/* used for debug or cpu save/restore */
1041
void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, floatx80 f);
1042
floatx80 cpu_set_fp80(uint64_t mant, uint16_t upper);
1043

    
1044
/* cpu-exec.c */
1045
/* the following helpers are only usable in user mode simulation as
1046
   they can trigger unexpected exceptions */
1047
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
1048
void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
1049
void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
1050

    
1051
/* you can call this signal handler from your SIGBUS and SIGSEGV
1052
   signal handlers to inform the virtual CPU of exceptions. non zero
1053
   is returned if the signal was handled by the virtual CPU.  */
1054
int cpu_x86_signal_handler(int host_signum, void *pinfo,
1055
                           void *puc);
1056

    
1057
/* cpuid.c */
1058
void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
1059
                   uint32_t *eax, uint32_t *ebx,
1060
                   uint32_t *ecx, uint32_t *edx);
1061
void cpu_clear_apic_feature(CPUX86State *env);
1062
void host_cpuid(uint32_t function, uint32_t count,
1063
                uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
1064

    
1065
/* helper.c */
1066
int cpu_x86_handle_mmu_fault(CPUX86State *env, target_ulong addr,
1067
                             int is_write, int mmu_idx);
1068
#define cpu_handle_mmu_fault cpu_x86_handle_mmu_fault
1069
void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
1070

    
1071
static inline bool hw_local_breakpoint_enabled(unsigned long dr7, int index)
1072
{
1073
    return (dr7 >> (index * 2)) & 1;
1074
}
1075

    
1076
static inline bool hw_global_breakpoint_enabled(unsigned long dr7, int index)
1077
{
1078
    return (dr7 >> (index * 2)) & 2;
1079

    
1080
}
1081
static inline bool hw_breakpoint_enabled(unsigned long dr7, int index)
1082
{
1083
    return hw_global_breakpoint_enabled(dr7, index) ||
1084
           hw_local_breakpoint_enabled(dr7, index);
1085
}
1086

    
1087
static inline int hw_breakpoint_type(unsigned long dr7, int index)
1088
{
1089
    return (dr7 >> (DR7_TYPE_SHIFT + (index * 4))) & 3;
1090
}
1091

    
1092
static inline int hw_breakpoint_len(unsigned long dr7, int index)
1093
{
1094
    int len = ((dr7 >> (DR7_LEN_SHIFT + (index * 4))) & 3);
1095
    return (len == 2) ? 8 : len + 1;
1096
}
1097

    
1098
void hw_breakpoint_insert(CPUX86State *env, int index);
1099
void hw_breakpoint_remove(CPUX86State *env, int index);
1100
bool check_hw_breakpoints(CPUX86State *env, bool force_dr6_update);
1101
void breakpoint_handler(CPUX86State *env);
1102

    
1103
/* will be suppressed */
1104
void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
1105
void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
1106
void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
1107

    
1108
/* hw/pc.c */
1109
void cpu_smm_update(CPUX86State *env);
1110
uint64_t cpu_get_tsc(CPUX86State *env);
1111

    
1112
#define TARGET_PAGE_BITS 12
1113

    
1114
#ifdef TARGET_X86_64
1115
#define TARGET_PHYS_ADDR_SPACE_BITS 52
1116
/* ??? This is really 48 bits, sign-extended, but the only thing
1117
   accessible to userland with bit 48 set is the VSYSCALL, and that
1118
   is handled via other mechanisms.  */
1119
#define TARGET_VIRT_ADDR_SPACE_BITS 47
1120
#else
1121
#define TARGET_PHYS_ADDR_SPACE_BITS 36
1122
#define TARGET_VIRT_ADDR_SPACE_BITS 32
1123
#endif
1124

    
1125
static inline CPUX86State *cpu_init(const char *cpu_model)
1126
{
1127
    X86CPU *cpu = cpu_x86_init(cpu_model);
1128
    if (cpu == NULL) {
1129
        return NULL;
1130
    }
1131
    return &cpu->env;
1132
}
1133

    
1134
#define cpu_exec cpu_x86_exec
1135
#define cpu_gen_code cpu_x86_gen_code
1136
#define cpu_signal_handler cpu_x86_signal_handler
1137
#define cpu_list x86_cpu_list
1138
#define cpudef_setup x86_cpudef_setup
1139

    
1140
/* MMU modes definitions */
1141
#define MMU_MODE0_SUFFIX _kernel
1142
#define MMU_MODE1_SUFFIX _user
1143
#define MMU_MODE2_SUFFIX _ksmap /* Kernel with SMAP override */
1144
#define MMU_KERNEL_IDX  0
1145
#define MMU_USER_IDX    1
1146
#define MMU_KSMAP_IDX   2
1147
static inline int cpu_mmu_index (CPUX86State *env)
1148
{
1149
    return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
1150
        ((env->hflags & HF_SMAP_MASK) && (env->eflags & AC_MASK))
1151
        ? MMU_KSMAP_IDX : MMU_KERNEL_IDX;
1152
}
1153

    
1154
#define CC_DST  (env->cc_dst)
1155
#define CC_SRC  (env->cc_src)
1156
#define CC_SRC2 (env->cc_src2)
1157
#define CC_OP   (env->cc_op)
1158

    
1159
/* n must be a constant to be efficient */
1160
static inline target_long lshift(target_long x, int n)
1161
{
1162
    if (n >= 0) {
1163
        return x << n;
1164
    } else {
1165
        return x >> (-n);
1166
    }
1167
}
1168

    
1169
/* float macros */
1170
#define FT0    (env->ft0)
1171
#define ST0    (env->fpregs[env->fpstt].d)
1172
#define ST(n)  (env->fpregs[(env->fpstt + (n)) & 7].d)
1173
#define ST1    ST(1)
1174

    
1175
/* translate.c */
1176
void optimize_flags_init(void);
1177

    
1178
#include "exec/cpu-all.h"
1179
#include "svm.h"
1180

    
1181
#if !defined(CONFIG_USER_ONLY)
1182
#include "hw/i386/apic.h"
1183
#endif
1184

    
1185
static inline bool cpu_has_work(CPUState *cs)
1186
{
1187
    X86CPU *cpu = X86_CPU(cs);
1188
    CPUX86State *env = &cpu->env;
1189

    
1190
    return ((cs->interrupt_request & (CPU_INTERRUPT_HARD |
1191
                                      CPU_INTERRUPT_POLL)) &&
1192
            (env->eflags & IF_MASK)) ||
1193
           (cs->interrupt_request & (CPU_INTERRUPT_NMI |
1194
                                     CPU_INTERRUPT_INIT |
1195
                                     CPU_INTERRUPT_SIPI |
1196
                                     CPU_INTERRUPT_MCE));
1197
}
1198

    
1199
#include "exec/exec-all.h"
1200

    
1201
static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
1202
                                        target_ulong *cs_base, int *flags)
1203
{
1204
    *cs_base = env->segs[R_CS].base;
1205
    *pc = *cs_base + env->eip;
1206
    *flags = env->hflags |
1207
        (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
1208
}
1209

    
1210
void do_cpu_init(X86CPU *cpu);
1211
void do_cpu_sipi(X86CPU *cpu);
1212

    
1213
#define MCE_INJECT_BROADCAST    1
1214
#define MCE_INJECT_UNCOND_AO    2
1215

    
1216
void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
1217
                        uint64_t status, uint64_t mcg_status, uint64_t addr,
1218
                        uint64_t misc, int flags);
1219

    
1220
/* excp_helper.c */
1221
void QEMU_NORETURN raise_exception(CPUX86State *env, int exception_index);
1222
void QEMU_NORETURN raise_exception_err(CPUX86State *env, int exception_index,
1223
                                       int error_code);
1224
void QEMU_NORETURN raise_interrupt(CPUX86State *nenv, int intno, int is_int,
1225
                                   int error_code, int next_eip_addend);
1226

    
1227
/* cc_helper.c */
1228
extern const uint8_t parity_table[256];
1229
uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
1230

    
1231
static inline uint32_t cpu_compute_eflags(CPUX86State *env)
1232
{
1233
    return env->eflags | cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK);
1234
}
1235

    
1236
/* NOTE: CC_OP must be modified manually to CC_OP_EFLAGS */
1237
static inline void cpu_load_eflags(CPUX86State *env, int eflags,
1238
                                   int update_mask)
1239
{
1240
    CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
1241
    env->df = 1 - (2 * ((eflags >> 10) & 1));
1242
    env->eflags = (env->eflags & ~update_mask) |
1243
        (eflags & update_mask) | 0x2;
1244
}
1245

    
1246
/* load efer and update the corresponding hflags. XXX: do consistency
1247
   checks with cpuid bits? */
1248
static inline void cpu_load_efer(CPUX86State *env, uint64_t val)
1249
{
1250
    env->efer = val;
1251
    env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK);
1252
    if (env->efer & MSR_EFER_LMA) {
1253
        env->hflags |= HF_LMA_MASK;
1254
    }
1255
    if (env->efer & MSR_EFER_SVME) {
1256
        env->hflags |= HF_SVME_MASK;
1257
    }
1258
}
1259

    
1260
/* svm_helper.c */
1261
void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
1262
                                   uint64_t param);
1263
void cpu_vmexit(CPUX86State *nenv, uint32_t exit_code, uint64_t exit_info_1);
1264

    
1265
/* seg_helper.c */
1266
void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw);
1267

    
1268
void do_smm_enter(X86CPU *cpu);
1269

    
1270
void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
1271

    
1272
void disable_kvm_pv_eoi(void);
1273

    
1274
void x86_cpu_compat_set_features(const char *cpu_model, FeatureWord w,
1275
                                 uint32_t feat_add, uint32_t feat_remove);
1276

    
1277

    
1278
/* Return name of 32-bit register, from a R_* constant */
1279
const char *get_register_name_32(unsigned int reg);
1280

    
1281
uint32_t x86_cpu_apic_id_from_index(unsigned int cpu_index);
1282
void enable_compat_apic_id_mode(void);
1283

    
1284
#define APIC_DEFAULT_ADDRESS 0xfee00000
1285
#define APIC_SPACE_SIZE      0x100000
1286

    
1287
#endif /* CPU_I386_H */