Statistics
| Branch: | Revision:

root / hw / vexpress.c @ 1f51470d

History | View | Annotate | Download (15.9 kB)

1 2055283b Peter Maydell
/*
2 2055283b Peter Maydell
 * ARM Versatile Express emulation.
3 2055283b Peter Maydell
 *
4 2055283b Peter Maydell
 * Copyright (c) 2010 - 2011 B Labs Ltd.
5 2055283b Peter Maydell
 * Copyright (c) 2011 Linaro Limited
6 2055283b Peter Maydell
 * Written by Bahadir Balban, Amit Mahajan, Peter Maydell
7 2055283b Peter Maydell
 *
8 2055283b Peter Maydell
 *  This program is free software; you can redistribute it and/or modify
9 2055283b Peter Maydell
 *  it under the terms of the GNU General Public License version 2 as
10 2055283b Peter Maydell
 *  published by the Free Software Foundation.
11 2055283b Peter Maydell
 *
12 2055283b Peter Maydell
 *  This program is distributed in the hope that it will be useful,
13 2055283b Peter Maydell
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
14 2055283b Peter Maydell
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15 2055283b Peter Maydell
 *  GNU General Public License for more details.
16 2055283b Peter Maydell
 *
17 2055283b Peter Maydell
 *  You should have received a copy of the GNU General Public License along
18 2055283b Peter Maydell
 *  with this program; if not, see <http://www.gnu.org/licenses/>.
19 6b620ca3 Paolo Bonzini
 *
20 6b620ca3 Paolo Bonzini
 *  Contributions after 2012-01-13 are licensed under the terms of the
21 6b620ca3 Paolo Bonzini
 *  GNU GPL, version 2 or (at your option) any later version.
22 2055283b Peter Maydell
 */
23 2055283b Peter Maydell
24 2055283b Peter Maydell
#include "sysbus.h"
25 2055283b Peter Maydell
#include "arm-misc.h"
26 2055283b Peter Maydell
#include "primecell.h"
27 2055283b Peter Maydell
#include "devices.h"
28 2055283b Peter Maydell
#include "net.h"
29 2055283b Peter Maydell
#include "sysemu.h"
30 2055283b Peter Maydell
#include "boards.h"
31 e6d17b05 Avi Kivity
#include "exec-memory.h"
32 2055283b Peter Maydell
33 2055283b Peter Maydell
#define VEXPRESS_BOARD_ID 0x8e0
34 2055283b Peter Maydell
35 aac1e02c Peter Maydell
static struct arm_boot_info vexpress_binfo;
36 2558e0a6 Peter Maydell
37 2558e0a6 Peter Maydell
/* Address maps for peripherals:
38 2558e0a6 Peter Maydell
 * the Versatile Express motherboard has two possible maps,
39 2558e0a6 Peter Maydell
 * the "legacy" one (used for A9) and the "Cortex-A Series"
40 2558e0a6 Peter Maydell
 * map (used for newer cores).
41 2558e0a6 Peter Maydell
 * Individual daughterboards can also have different maps for
42 2558e0a6 Peter Maydell
 * their peripherals.
43 2558e0a6 Peter Maydell
 */
44 2558e0a6 Peter Maydell
45 2558e0a6 Peter Maydell
enum {
46 2558e0a6 Peter Maydell
    VE_SYSREGS,
47 2558e0a6 Peter Maydell
    VE_SP810,
48 2558e0a6 Peter Maydell
    VE_SERIALPCI,
49 2558e0a6 Peter Maydell
    VE_PL041,
50 2558e0a6 Peter Maydell
    VE_MMCI,
51 2558e0a6 Peter Maydell
    VE_KMI0,
52 2558e0a6 Peter Maydell
    VE_KMI1,
53 2558e0a6 Peter Maydell
    VE_UART0,
54 2558e0a6 Peter Maydell
    VE_UART1,
55 2558e0a6 Peter Maydell
    VE_UART2,
56 2558e0a6 Peter Maydell
    VE_UART3,
57 2558e0a6 Peter Maydell
    VE_WDT,
58 2558e0a6 Peter Maydell
    VE_TIMER01,
59 2558e0a6 Peter Maydell
    VE_TIMER23,
60 2558e0a6 Peter Maydell
    VE_SERIALDVI,
61 2558e0a6 Peter Maydell
    VE_RTC,
62 2558e0a6 Peter Maydell
    VE_COMPACTFLASH,
63 2558e0a6 Peter Maydell
    VE_CLCD,
64 2558e0a6 Peter Maydell
    VE_NORFLASH0,
65 2558e0a6 Peter Maydell
    VE_NORFLASH0ALIAS,
66 2558e0a6 Peter Maydell
    VE_NORFLASH1,
67 2558e0a6 Peter Maydell
    VE_SRAM,
68 2558e0a6 Peter Maydell
    VE_VIDEORAM,
69 2558e0a6 Peter Maydell
    VE_ETHERNET,
70 2558e0a6 Peter Maydell
    VE_USB,
71 2558e0a6 Peter Maydell
    VE_DAPROM,
72 2558e0a6 Peter Maydell
};
73 2558e0a6 Peter Maydell
74 2558e0a6 Peter Maydell
static target_phys_addr_t motherboard_legacy_map[] = {
75 2558e0a6 Peter Maydell
    /* CS7: 0x10000000 .. 0x10020000 */
76 2558e0a6 Peter Maydell
    [VE_SYSREGS] = 0x10000000,
77 2558e0a6 Peter Maydell
    [VE_SP810] = 0x10001000,
78 2558e0a6 Peter Maydell
    [VE_SERIALPCI] = 0x10002000,
79 2558e0a6 Peter Maydell
    [VE_PL041] = 0x10004000,
80 2558e0a6 Peter Maydell
    [VE_MMCI] = 0x10005000,
81 2558e0a6 Peter Maydell
    [VE_KMI0] = 0x10006000,
82 2558e0a6 Peter Maydell
    [VE_KMI1] = 0x10007000,
83 2558e0a6 Peter Maydell
    [VE_UART0] = 0x10009000,
84 2558e0a6 Peter Maydell
    [VE_UART1] = 0x1000a000,
85 2558e0a6 Peter Maydell
    [VE_UART2] = 0x1000b000,
86 2558e0a6 Peter Maydell
    [VE_UART3] = 0x1000c000,
87 2558e0a6 Peter Maydell
    [VE_WDT] = 0x1000f000,
88 2558e0a6 Peter Maydell
    [VE_TIMER01] = 0x10011000,
89 2558e0a6 Peter Maydell
    [VE_TIMER23] = 0x10012000,
90 2558e0a6 Peter Maydell
    [VE_SERIALDVI] = 0x10016000,
91 2558e0a6 Peter Maydell
    [VE_RTC] = 0x10017000,
92 2558e0a6 Peter Maydell
    [VE_COMPACTFLASH] = 0x1001a000,
93 2558e0a6 Peter Maydell
    [VE_CLCD] = 0x1001f000,
94 2558e0a6 Peter Maydell
    /* CS0: 0x40000000 .. 0x44000000 */
95 2558e0a6 Peter Maydell
    [VE_NORFLASH0] = 0x40000000,
96 2558e0a6 Peter Maydell
    /* CS1: 0x44000000 .. 0x48000000 */
97 2558e0a6 Peter Maydell
    [VE_NORFLASH1] = 0x44000000,
98 2558e0a6 Peter Maydell
    /* CS2: 0x48000000 .. 0x4a000000 */
99 2558e0a6 Peter Maydell
    [VE_SRAM] = 0x48000000,
100 2558e0a6 Peter Maydell
    /* CS3: 0x4c000000 .. 0x50000000 */
101 2558e0a6 Peter Maydell
    [VE_VIDEORAM] = 0x4c000000,
102 2558e0a6 Peter Maydell
    [VE_ETHERNET] = 0x4e000000,
103 2558e0a6 Peter Maydell
    [VE_USB] = 0x4f000000,
104 2055283b Peter Maydell
};
105 2055283b Peter Maydell
106 961f195e Peter Maydell
static target_phys_addr_t motherboard_aseries_map[] = {
107 961f195e Peter Maydell
    /* CS0: 0x00000000 .. 0x0c000000 */
108 961f195e Peter Maydell
    [VE_NORFLASH0] = 0x00000000,
109 961f195e Peter Maydell
    [VE_NORFLASH0ALIAS] = 0x08000000,
110 961f195e Peter Maydell
    /* CS4: 0x0c000000 .. 0x10000000 */
111 961f195e Peter Maydell
    [VE_NORFLASH1] = 0x0c000000,
112 961f195e Peter Maydell
    /* CS5: 0x10000000 .. 0x14000000 */
113 961f195e Peter Maydell
    /* CS1: 0x14000000 .. 0x18000000 */
114 961f195e Peter Maydell
    [VE_SRAM] = 0x14000000,
115 961f195e Peter Maydell
    /* CS2: 0x18000000 .. 0x1c000000 */
116 961f195e Peter Maydell
    [VE_VIDEORAM] = 0x18000000,
117 961f195e Peter Maydell
    [VE_ETHERNET] = 0x1a000000,
118 961f195e Peter Maydell
    [VE_USB] = 0x1b000000,
119 961f195e Peter Maydell
    /* CS3: 0x1c000000 .. 0x20000000 */
120 961f195e Peter Maydell
    [VE_DAPROM] = 0x1c000000,
121 961f195e Peter Maydell
    [VE_SYSREGS] = 0x1c010000,
122 961f195e Peter Maydell
    [VE_SP810] = 0x1c020000,
123 961f195e Peter Maydell
    [VE_SERIALPCI] = 0x1c030000,
124 961f195e Peter Maydell
    [VE_PL041] = 0x1c040000,
125 961f195e Peter Maydell
    [VE_MMCI] = 0x1c050000,
126 961f195e Peter Maydell
    [VE_KMI0] = 0x1c060000,
127 961f195e Peter Maydell
    [VE_KMI1] = 0x1c070000,
128 961f195e Peter Maydell
    [VE_UART0] = 0x1c090000,
129 961f195e Peter Maydell
    [VE_UART1] = 0x1c0a0000,
130 961f195e Peter Maydell
    [VE_UART2] = 0x1c0b0000,
131 961f195e Peter Maydell
    [VE_UART3] = 0x1c0c0000,
132 961f195e Peter Maydell
    [VE_WDT] = 0x1c0f0000,
133 961f195e Peter Maydell
    [VE_TIMER01] = 0x1c110000,
134 961f195e Peter Maydell
    [VE_TIMER23] = 0x1c120000,
135 961f195e Peter Maydell
    [VE_SERIALDVI] = 0x1c160000,
136 961f195e Peter Maydell
    [VE_RTC] = 0x1c170000,
137 961f195e Peter Maydell
    [VE_COMPACTFLASH] = 0x1c1a0000,
138 961f195e Peter Maydell
    [VE_CLCD] = 0x1c1f0000,
139 961f195e Peter Maydell
};
140 961f195e Peter Maydell
141 4c3b29b8 Peter Maydell
/* Structure defining the peculiarities of a specific daughterboard */
142 4c3b29b8 Peter Maydell
143 4c3b29b8 Peter Maydell
typedef struct VEDBoardInfo VEDBoardInfo;
144 4c3b29b8 Peter Maydell
145 4c3b29b8 Peter Maydell
typedef void DBoardInitFn(const VEDBoardInfo *daughterboard,
146 4c3b29b8 Peter Maydell
                          ram_addr_t ram_size,
147 4c3b29b8 Peter Maydell
                          const char *cpu_model,
148 4c3b29b8 Peter Maydell
                          qemu_irq *pic, uint32_t *proc_id);
149 4c3b29b8 Peter Maydell
150 4c3b29b8 Peter Maydell
struct VEDBoardInfo {
151 4c3b29b8 Peter Maydell
    const target_phys_addr_t *motherboard_map;
152 4c3b29b8 Peter Maydell
    target_phys_addr_t loader_start;
153 96eacf64 Peter Maydell
    const target_phys_addr_t gic_cpu_if_addr;
154 4c3b29b8 Peter Maydell
    DBoardInitFn *init;
155 4c3b29b8 Peter Maydell
};
156 4c3b29b8 Peter Maydell
157 4c3b29b8 Peter Maydell
static void a9_daughterboard_init(const VEDBoardInfo *daughterboard,
158 4c3b29b8 Peter Maydell
                                  ram_addr_t ram_size,
159 4c3b29b8 Peter Maydell
                                  const char *cpu_model,
160 4c3b29b8 Peter Maydell
                                  qemu_irq *pic, uint32_t *proc_id)
161 2055283b Peter Maydell
{
162 2055283b Peter Maydell
    CPUState *env = NULL;
163 e6d17b05 Avi Kivity
    MemoryRegion *sysmem = get_system_memory();
164 e6d17b05 Avi Kivity
    MemoryRegion *ram = g_new(MemoryRegion, 1);
165 e6d17b05 Avi Kivity
    MemoryRegion *lowram = g_new(MemoryRegion, 1);
166 4c3b29b8 Peter Maydell
    DeviceState *dev;
167 2055283b Peter Maydell
    SysBusDevice *busdev;
168 2055283b Peter Maydell
    qemu_irq *irqp;
169 2055283b Peter Maydell
    int n;
170 2055283b Peter Maydell
    qemu_irq cpu_irq[4];
171 4c3b29b8 Peter Maydell
    ram_addr_t low_ram_size;
172 2055283b Peter Maydell
173 2055283b Peter Maydell
    if (!cpu_model) {
174 2055283b Peter Maydell
        cpu_model = "cortex-a9";
175 2055283b Peter Maydell
    }
176 2055283b Peter Maydell
177 4c3b29b8 Peter Maydell
    *proc_id = 0x0c000191;
178 4c3b29b8 Peter Maydell
179 2055283b Peter Maydell
    for (n = 0; n < smp_cpus; n++) {
180 2055283b Peter Maydell
        env = cpu_init(cpu_model);
181 2055283b Peter Maydell
        if (!env) {
182 2055283b Peter Maydell
            fprintf(stderr, "Unable to find CPU definition\n");
183 2055283b Peter Maydell
            exit(1);
184 2055283b Peter Maydell
        }
185 2055283b Peter Maydell
        irqp = arm_pic_init_cpu(env);
186 2055283b Peter Maydell
        cpu_irq[n] = irqp[ARM_PIC_CPU_IRQ];
187 2055283b Peter Maydell
    }
188 2055283b Peter Maydell
189 2055283b Peter Maydell
    if (ram_size > 0x40000000) {
190 2055283b Peter Maydell
        /* 1GB is the maximum the address space permits */
191 4c3b29b8 Peter Maydell
        fprintf(stderr, "vexpress-a9: cannot model more than 1GB RAM\n");
192 2055283b Peter Maydell
        exit(1);
193 2055283b Peter Maydell
    }
194 2055283b Peter Maydell
195 c5705a77 Avi Kivity
    memory_region_init_ram(ram, "vexpress.highmem", ram_size);
196 c5705a77 Avi Kivity
    vmstate_register_ram_global(ram);
197 2055283b Peter Maydell
    low_ram_size = ram_size;
198 2055283b Peter Maydell
    if (low_ram_size > 0x4000000) {
199 2055283b Peter Maydell
        low_ram_size = 0x4000000;
200 2055283b Peter Maydell
    }
201 2055283b Peter Maydell
    /* RAM is from 0x60000000 upwards. The bottom 64MB of the
202 2055283b Peter Maydell
     * address space should in theory be remappable to various
203 2055283b Peter Maydell
     * things including ROM or RAM; we always map the RAM there.
204 2055283b Peter Maydell
     */
205 e6d17b05 Avi Kivity
    memory_region_init_alias(lowram, "vexpress.lowmem", ram, 0, low_ram_size);
206 e6d17b05 Avi Kivity
    memory_region_add_subregion(sysmem, 0x0, lowram);
207 e6d17b05 Avi Kivity
    memory_region_add_subregion(sysmem, 0x60000000, ram);
208 2055283b Peter Maydell
209 2055283b Peter Maydell
    /* 0x1e000000 A9MPCore (SCU) private memory region */
210 2055283b Peter Maydell
    dev = qdev_create(NULL, "a9mpcore_priv");
211 2055283b Peter Maydell
    qdev_prop_set_uint32(dev, "num-cpu", smp_cpus);
212 2055283b Peter Maydell
    qdev_init_nofail(dev);
213 2055283b Peter Maydell
    busdev = sysbus_from_qdev(dev);
214 96eacf64 Peter Maydell
    sysbus_mmio_map(busdev, 0, 0x1e000000);
215 2055283b Peter Maydell
    for (n = 0; n < smp_cpus; n++) {
216 2055283b Peter Maydell
        sysbus_connect_irq(busdev, n, cpu_irq[n]);
217 2055283b Peter Maydell
    }
218 2055283b Peter Maydell
    /* Interrupts [42:0] are from the motherboard;
219 2055283b Peter Maydell
     * [47:43] are reserved; [63:48] are daughterboard
220 2055283b Peter Maydell
     * peripherals. Note that some documentation numbers
221 2055283b Peter Maydell
     * external interrupts starting from 32 (because the
222 2055283b Peter Maydell
     * A9MP has internal interrupts 0..31).
223 2055283b Peter Maydell
     */
224 2055283b Peter Maydell
    for (n = 0; n < 64; n++) {
225 2055283b Peter Maydell
        pic[n] = qdev_get_gpio_in(dev, n);
226 2055283b Peter Maydell
    }
227 2055283b Peter Maydell
228 4c3b29b8 Peter Maydell
    /* Daughterboard peripherals : 0x10020000 .. 0x20000000 */
229 4c3b29b8 Peter Maydell
230 4c3b29b8 Peter Maydell
    /* 0x10020000 PL111 CLCD (daughterboard) */
231 4c3b29b8 Peter Maydell
    sysbus_create_simple("pl111", 0x10020000, pic[44]);
232 4c3b29b8 Peter Maydell
233 4c3b29b8 Peter Maydell
    /* 0x10060000 AXI RAM */
234 4c3b29b8 Peter Maydell
    /* 0x100e0000 PL341 Dynamic Memory Controller */
235 4c3b29b8 Peter Maydell
    /* 0x100e1000 PL354 Static Memory Controller */
236 4c3b29b8 Peter Maydell
    /* 0x100e2000 System Configuration Controller */
237 4c3b29b8 Peter Maydell
238 4c3b29b8 Peter Maydell
    sysbus_create_simple("sp804", 0x100e4000, pic[48]);
239 4c3b29b8 Peter Maydell
    /* 0x100e5000 SP805 Watchdog module */
240 4c3b29b8 Peter Maydell
    /* 0x100e6000 BP147 TrustZone Protection Controller */
241 4c3b29b8 Peter Maydell
    /* 0x100e9000 PL301 'Fast' AXI matrix */
242 4c3b29b8 Peter Maydell
    /* 0x100ea000 PL301 'Slow' AXI matrix */
243 4c3b29b8 Peter Maydell
    /* 0x100ec000 TrustZone Address Space Controller */
244 4c3b29b8 Peter Maydell
    /* 0x10200000 CoreSight debug APB */
245 4c3b29b8 Peter Maydell
    /* 0x1e00a000 PL310 L2 Cache Controller */
246 4c3b29b8 Peter Maydell
    sysbus_create_varargs("l2x0", 0x1e00a000, NULL);
247 4c3b29b8 Peter Maydell
}
248 4c3b29b8 Peter Maydell
249 4c3b29b8 Peter Maydell
static const VEDBoardInfo a9_daughterboard = {
250 4c3b29b8 Peter Maydell
    .motherboard_map = motherboard_legacy_map,
251 4c3b29b8 Peter Maydell
    .loader_start = 0x60000000,
252 96eacf64 Peter Maydell
    .gic_cpu_if_addr = 0x1e000100,
253 4c3b29b8 Peter Maydell
    .init = a9_daughterboard_init,
254 4c3b29b8 Peter Maydell
};
255 4c3b29b8 Peter Maydell
256 961f195e Peter Maydell
static void a15_daughterboard_init(const VEDBoardInfo *daughterboard,
257 961f195e Peter Maydell
                                   ram_addr_t ram_size,
258 961f195e Peter Maydell
                                   const char *cpu_model,
259 961f195e Peter Maydell
                                   qemu_irq *pic, uint32_t *proc_id)
260 961f195e Peter Maydell
{
261 961f195e Peter Maydell
    int n;
262 961f195e Peter Maydell
    CPUState *env = NULL;
263 961f195e Peter Maydell
    MemoryRegion *sysmem = get_system_memory();
264 961f195e Peter Maydell
    MemoryRegion *ram = g_new(MemoryRegion, 1);
265 961f195e Peter Maydell
    MemoryRegion *sram = g_new(MemoryRegion, 1);
266 961f195e Peter Maydell
    qemu_irq cpu_irq[4];
267 961f195e Peter Maydell
    DeviceState *dev;
268 961f195e Peter Maydell
    SysBusDevice *busdev;
269 961f195e Peter Maydell
270 961f195e Peter Maydell
    if (!cpu_model) {
271 961f195e Peter Maydell
        cpu_model = "cortex-a15";
272 961f195e Peter Maydell
    }
273 961f195e Peter Maydell
274 961f195e Peter Maydell
    *proc_id = 0x14000217;
275 961f195e Peter Maydell
276 961f195e Peter Maydell
    for (n = 0; n < smp_cpus; n++) {
277 961f195e Peter Maydell
        qemu_irq *irqp;
278 961f195e Peter Maydell
        env = cpu_init(cpu_model);
279 961f195e Peter Maydell
        if (!env) {
280 961f195e Peter Maydell
            fprintf(stderr, "Unable to find CPU definition\n");
281 961f195e Peter Maydell
            exit(1);
282 961f195e Peter Maydell
        }
283 961f195e Peter Maydell
        irqp = arm_pic_init_cpu(env);
284 961f195e Peter Maydell
        cpu_irq[n] = irqp[ARM_PIC_CPU_IRQ];
285 961f195e Peter Maydell
    }
286 961f195e Peter Maydell
287 961f195e Peter Maydell
    if (ram_size > 0x80000000) {
288 961f195e Peter Maydell
        fprintf(stderr, "vexpress-a15: cannot model more than 2GB RAM\n");
289 961f195e Peter Maydell
        exit(1);
290 961f195e Peter Maydell
    }
291 961f195e Peter Maydell
292 961f195e Peter Maydell
    memory_region_init_ram(ram, "vexpress.highmem", ram_size);
293 961f195e Peter Maydell
    vmstate_register_ram_global(ram);
294 961f195e Peter Maydell
    /* RAM is from 0x80000000 upwards; there is no low-memory alias for it. */
295 961f195e Peter Maydell
    memory_region_add_subregion(sysmem, 0x80000000, ram);
296 961f195e Peter Maydell
297 961f195e Peter Maydell
    /* 0x2c000000 A15MPCore private memory region (GIC) */
298 961f195e Peter Maydell
    dev = qdev_create(NULL, "a15mpcore_priv");
299 961f195e Peter Maydell
    qdev_prop_set_uint32(dev, "num-cpu", smp_cpus);
300 961f195e Peter Maydell
    qdev_init_nofail(dev);
301 961f195e Peter Maydell
    busdev = sysbus_from_qdev(dev);
302 961f195e Peter Maydell
    sysbus_mmio_map(busdev, 0, 0x2c000000);
303 961f195e Peter Maydell
    for (n = 0; n < smp_cpus; n++) {
304 961f195e Peter Maydell
        sysbus_connect_irq(busdev, n, cpu_irq[n]);
305 961f195e Peter Maydell
    }
306 961f195e Peter Maydell
    /* Interrupts [42:0] are from the motherboard;
307 961f195e Peter Maydell
     * [47:43] are reserved; [63:48] are daughterboard
308 961f195e Peter Maydell
     * peripherals. Note that some documentation numbers
309 961f195e Peter Maydell
     * external interrupts starting from 32 (because there
310 961f195e Peter Maydell
     * are internal interrupts 0..31).
311 961f195e Peter Maydell
     */
312 961f195e Peter Maydell
    for (n = 0; n < 64; n++) {
313 961f195e Peter Maydell
        pic[n] = qdev_get_gpio_in(dev, n);
314 961f195e Peter Maydell
    }
315 961f195e Peter Maydell
316 961f195e Peter Maydell
    /* A15 daughterboard peripherals: */
317 961f195e Peter Maydell
318 961f195e Peter Maydell
    /* 0x20000000: CoreSight interfaces: not modelled */
319 961f195e Peter Maydell
    /* 0x2a000000: PL301 AXI interconnect: not modelled */
320 961f195e Peter Maydell
    /* 0x2a420000: SCC: not modelled */
321 961f195e Peter Maydell
    /* 0x2a430000: system counter: not modelled */
322 961f195e Peter Maydell
    /* 0x2b000000: HDLCD controller: not modelled */
323 961f195e Peter Maydell
    /* 0x2b060000: SP805 watchdog: not modelled */
324 961f195e Peter Maydell
    /* 0x2b0a0000: PL341 dynamic memory controller: not modelled */
325 961f195e Peter Maydell
    /* 0x2e000000: system SRAM */
326 961f195e Peter Maydell
    memory_region_init_ram(sram, "vexpress.a15sram", 0x10000);
327 961f195e Peter Maydell
    vmstate_register_ram_global(sram);
328 961f195e Peter Maydell
    memory_region_add_subregion(sysmem, 0x2e000000, sram);
329 961f195e Peter Maydell
330 961f195e Peter Maydell
    /* 0x7ffb0000: DMA330 DMA controller: not modelled */
331 961f195e Peter Maydell
    /* 0x7ffd0000: PL354 static memory controller: not modelled */
332 961f195e Peter Maydell
}
333 961f195e Peter Maydell
334 961f195e Peter Maydell
static const VEDBoardInfo a15_daughterboard = {
335 961f195e Peter Maydell
    .motherboard_map = motherboard_aseries_map,
336 961f195e Peter Maydell
    .loader_start = 0x80000000,
337 961f195e Peter Maydell
    .gic_cpu_if_addr = 0x2c002000,
338 961f195e Peter Maydell
    .init = a15_daughterboard_init,
339 961f195e Peter Maydell
};
340 961f195e Peter Maydell
341 4c3b29b8 Peter Maydell
static void vexpress_common_init(const VEDBoardInfo *daughterboard,
342 4c3b29b8 Peter Maydell
                                 ram_addr_t ram_size,
343 4c3b29b8 Peter Maydell
                                 const char *boot_device,
344 4c3b29b8 Peter Maydell
                                 const char *kernel_filename,
345 4c3b29b8 Peter Maydell
                                 const char *kernel_cmdline,
346 4c3b29b8 Peter Maydell
                                 const char *initrd_filename,
347 4c3b29b8 Peter Maydell
                                 const char *cpu_model)
348 4c3b29b8 Peter Maydell
{
349 4c3b29b8 Peter Maydell
    DeviceState *dev, *sysctl, *pl041;
350 4c3b29b8 Peter Maydell
    qemu_irq pic[64];
351 4c3b29b8 Peter Maydell
    uint32_t proc_id;
352 4c3b29b8 Peter Maydell
    uint32_t sys_id;
353 4c3b29b8 Peter Maydell
    ram_addr_t vram_size, sram_size;
354 4c3b29b8 Peter Maydell
    MemoryRegion *sysmem = get_system_memory();
355 4c3b29b8 Peter Maydell
    MemoryRegion *vram = g_new(MemoryRegion, 1);
356 4c3b29b8 Peter Maydell
    MemoryRegion *sram = g_new(MemoryRegion, 1);
357 4c3b29b8 Peter Maydell
    const target_phys_addr_t *map = daughterboard->motherboard_map;
358 4c3b29b8 Peter Maydell
359 4c3b29b8 Peter Maydell
    daughterboard->init(daughterboard, ram_size, cpu_model, pic, &proc_id);
360 4c3b29b8 Peter Maydell
361 2558e0a6 Peter Maydell
    /* Motherboard peripherals: the wiring is the same but the
362 2558e0a6 Peter Maydell
     * addresses vary between the legacy and A-Series memory maps.
363 2558e0a6 Peter Maydell
     */
364 2558e0a6 Peter Maydell
365 2055283b Peter Maydell
    sys_id = 0x1190f500;
366 2055283b Peter Maydell
367 2055283b Peter Maydell
    sysctl = qdev_create(NULL, "realview_sysctl");
368 2055283b Peter Maydell
    qdev_prop_set_uint32(sysctl, "sys_id", sys_id);
369 2055283b Peter Maydell
    qdev_prop_set_uint32(sysctl, "proc_id", proc_id);
370 7a65c8cc Peter Maydell
    qdev_init_nofail(sysctl);
371 2558e0a6 Peter Maydell
    sysbus_mmio_map(sysbus_from_qdev(sysctl), 0, map[VE_SYSREGS]);
372 2558e0a6 Peter Maydell
373 2558e0a6 Peter Maydell
    /* VE_SP810: not modelled */
374 2558e0a6 Peter Maydell
    /* VE_SERIALPCI: not modelled */
375 2055283b Peter Maydell
376 03a0e944 Peter Maydell
    pl041 = qdev_create(NULL, "pl041");
377 03a0e944 Peter Maydell
    qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512);
378 03a0e944 Peter Maydell
    qdev_init_nofail(pl041);
379 2558e0a6 Peter Maydell
    sysbus_mmio_map(sysbus_from_qdev(pl041), 0, map[VE_PL041]);
380 03a0e944 Peter Maydell
    sysbus_connect_irq(sysbus_from_qdev(pl041), 0, pic[11]);
381 2055283b Peter Maydell
382 2558e0a6 Peter Maydell
    dev = sysbus_create_varargs("pl181", map[VE_MMCI], pic[9], pic[10], NULL);
383 2055283b Peter Maydell
    /* Wire up MMC card detect and read-only signals */
384 2055283b Peter Maydell
    qdev_connect_gpio_out(dev, 0,
385 2055283b Peter Maydell
                          qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT));
386 2055283b Peter Maydell
    qdev_connect_gpio_out(dev, 1,
387 2055283b Peter Maydell
                          qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN));
388 2055283b Peter Maydell
389 2558e0a6 Peter Maydell
    sysbus_create_simple("pl050_keyboard", map[VE_KMI0], pic[12]);
390 2558e0a6 Peter Maydell
    sysbus_create_simple("pl050_mouse", map[VE_KMI1], pic[13]);
391 2055283b Peter Maydell
392 2558e0a6 Peter Maydell
    sysbus_create_simple("pl011", map[VE_UART0], pic[5]);
393 2558e0a6 Peter Maydell
    sysbus_create_simple("pl011", map[VE_UART1], pic[6]);
394 2558e0a6 Peter Maydell
    sysbus_create_simple("pl011", map[VE_UART2], pic[7]);
395 2558e0a6 Peter Maydell
    sysbus_create_simple("pl011", map[VE_UART3], pic[8]);
396 2055283b Peter Maydell
397 2558e0a6 Peter Maydell
    sysbus_create_simple("sp804", map[VE_TIMER01], pic[2]);
398 2558e0a6 Peter Maydell
    sysbus_create_simple("sp804", map[VE_TIMER23], pic[3]);
399 2055283b Peter Maydell
400 2558e0a6 Peter Maydell
    /* VE_SERIALDVI: not modelled */
401 2055283b Peter Maydell
402 2558e0a6 Peter Maydell
    sysbus_create_simple("pl031", map[VE_RTC], pic[4]); /* RTC */
403 2055283b Peter Maydell
404 2558e0a6 Peter Maydell
    /* VE_COMPACTFLASH: not modelled */
405 2055283b Peter Maydell
406 b7206878 Peter Maydell
    sysbus_create_simple("pl111", map[VE_CLCD], pic[14]);
407 2055283b Peter Maydell
408 2558e0a6 Peter Maydell
    /* VE_NORFLASH0: not modelled */
409 2558e0a6 Peter Maydell
    /* VE_NORFLASH0ALIAS: not modelled */
410 2558e0a6 Peter Maydell
    /* VE_NORFLASH1: not modelled */
411 2558e0a6 Peter Maydell
412 2055283b Peter Maydell
    sram_size = 0x2000000;
413 c5705a77 Avi Kivity
    memory_region_init_ram(sram, "vexpress.sram", sram_size);
414 c5705a77 Avi Kivity
    vmstate_register_ram_global(sram);
415 2558e0a6 Peter Maydell
    memory_region_add_subregion(sysmem, map[VE_SRAM], sram);
416 2055283b Peter Maydell
417 2055283b Peter Maydell
    vram_size = 0x800000;
418 c5705a77 Avi Kivity
    memory_region_init_ram(vram, "vexpress.vram", vram_size);
419 c5705a77 Avi Kivity
    vmstate_register_ram_global(vram);
420 2558e0a6 Peter Maydell
    memory_region_add_subregion(sysmem, map[VE_VIDEORAM], vram);
421 2055283b Peter Maydell
422 2055283b Peter Maydell
    /* 0x4e000000 LAN9118 Ethernet */
423 2055283b Peter Maydell
    if (nd_table[0].vlan) {
424 2558e0a6 Peter Maydell
        lan9118_init(&nd_table[0], map[VE_ETHERNET], pic[15]);
425 2055283b Peter Maydell
    }
426 2055283b Peter Maydell
427 2558e0a6 Peter Maydell
    /* VE_USB: not modelled */
428 2558e0a6 Peter Maydell
429 2558e0a6 Peter Maydell
    /* VE_DAPROM: not modelled */
430 2055283b Peter Maydell
431 2055283b Peter Maydell
    vexpress_binfo.ram_size = ram_size;
432 2055283b Peter Maydell
    vexpress_binfo.kernel_filename = kernel_filename;
433 2055283b Peter Maydell
    vexpress_binfo.kernel_cmdline = kernel_cmdline;
434 2055283b Peter Maydell
    vexpress_binfo.initrd_filename = initrd_filename;
435 2055283b Peter Maydell
    vexpress_binfo.nb_cpus = smp_cpus;
436 2055283b Peter Maydell
    vexpress_binfo.board_id = VEXPRESS_BOARD_ID;
437 4c3b29b8 Peter Maydell
    vexpress_binfo.loader_start = daughterboard->loader_start;
438 aac1e02c Peter Maydell
    vexpress_binfo.smp_loader_start = map[VE_SRAM];
439 2558e0a6 Peter Maydell
    vexpress_binfo.smp_bootreg_addr = map[VE_SYSREGS] + 0x30;
440 96eacf64 Peter Maydell
    vexpress_binfo.gic_cpu_if_addr = daughterboard->gic_cpu_if_addr;
441 2055283b Peter Maydell
    arm_load_kernel(first_cpu, &vexpress_binfo);
442 2055283b Peter Maydell
}
443 2055283b Peter Maydell
444 4c3b29b8 Peter Maydell
static void vexpress_a9_init(ram_addr_t ram_size,
445 4c3b29b8 Peter Maydell
                             const char *boot_device,
446 4c3b29b8 Peter Maydell
                             const char *kernel_filename,
447 4c3b29b8 Peter Maydell
                             const char *kernel_cmdline,
448 4c3b29b8 Peter Maydell
                             const char *initrd_filename,
449 4c3b29b8 Peter Maydell
                             const char *cpu_model)
450 4c3b29b8 Peter Maydell
{
451 4c3b29b8 Peter Maydell
    vexpress_common_init(&a9_daughterboard,
452 4c3b29b8 Peter Maydell
                         ram_size, boot_device, kernel_filename,
453 4c3b29b8 Peter Maydell
                         kernel_cmdline, initrd_filename, cpu_model);
454 4c3b29b8 Peter Maydell
}
455 2055283b Peter Maydell
456 961f195e Peter Maydell
static void vexpress_a15_init(ram_addr_t ram_size,
457 961f195e Peter Maydell
                              const char *boot_device,
458 961f195e Peter Maydell
                              const char *kernel_filename,
459 961f195e Peter Maydell
                              const char *kernel_cmdline,
460 961f195e Peter Maydell
                              const char *initrd_filename,
461 961f195e Peter Maydell
                              const char *cpu_model)
462 961f195e Peter Maydell
{
463 961f195e Peter Maydell
    vexpress_common_init(&a15_daughterboard,
464 961f195e Peter Maydell
                         ram_size, boot_device, kernel_filename,
465 961f195e Peter Maydell
                         kernel_cmdline, initrd_filename, cpu_model);
466 961f195e Peter Maydell
}
467 961f195e Peter Maydell
468 2055283b Peter Maydell
static QEMUMachine vexpress_a9_machine = {
469 2055283b Peter Maydell
    .name = "vexpress-a9",
470 2055283b Peter Maydell
    .desc = "ARM Versatile Express for Cortex-A9",
471 2055283b Peter Maydell
    .init = vexpress_a9_init,
472 2055283b Peter Maydell
    .use_scsi = 1,
473 2055283b Peter Maydell
    .max_cpus = 4,
474 2055283b Peter Maydell
};
475 2055283b Peter Maydell
476 961f195e Peter Maydell
static QEMUMachine vexpress_a15_machine = {
477 961f195e Peter Maydell
    .name = "vexpress-a15",
478 961f195e Peter Maydell
    .desc = "ARM Versatile Express for Cortex-A15",
479 961f195e Peter Maydell
    .init = vexpress_a15_init,
480 961f195e Peter Maydell
    .use_scsi = 1,
481 961f195e Peter Maydell
    .max_cpus = 4,
482 961f195e Peter Maydell
};
483 961f195e Peter Maydell
484 2055283b Peter Maydell
static void vexpress_machine_init(void)
485 2055283b Peter Maydell
{
486 2055283b Peter Maydell
    qemu_register_machine(&vexpress_a9_machine);
487 961f195e Peter Maydell
    qemu_register_machine(&vexpress_a15_machine);
488 2055283b Peter Maydell
}
489 2055283b Peter Maydell
490 2055283b Peter Maydell
machine_init(vexpress_machine_init);