Statistics
| Branch: | Revision:

root / target-i386 / cpu.h @ 2157fa06

History | View | Annotate | Download (18.5 kB)

1 2c0262af bellard
/*
2 2c0262af bellard
 * i386 virtual CPU header
3 2c0262af bellard
 * 
4 2c0262af bellard
 *  Copyright (c) 2003 Fabrice Bellard
5 2c0262af bellard
 *
6 2c0262af bellard
 * This library is free software; you can redistribute it and/or
7 2c0262af bellard
 * modify it under the terms of the GNU Lesser General Public
8 2c0262af bellard
 * License as published by the Free Software Foundation; either
9 2c0262af bellard
 * version 2 of the License, or (at your option) any later version.
10 2c0262af bellard
 *
11 2c0262af bellard
 * This library is distributed in the hope that it will be useful,
12 2c0262af bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 2c0262af bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 2c0262af bellard
 * Lesser General Public License for more details.
15 2c0262af bellard
 *
16 2c0262af bellard
 * You should have received a copy of the GNU Lesser General Public
17 2c0262af bellard
 * License along with this library; if not, write to the Free Software
18 2c0262af bellard
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19 2c0262af bellard
 */
20 2c0262af bellard
#ifndef CPU_I386_H
21 2c0262af bellard
#define CPU_I386_H
22 2c0262af bellard
23 14ce26e7 bellard
#include "config.h"
24 14ce26e7 bellard
25 14ce26e7 bellard
#ifdef TARGET_X86_64
26 14ce26e7 bellard
#define TARGET_LONG_BITS 64
27 14ce26e7 bellard
#else
28 3cf1e035 bellard
#define TARGET_LONG_BITS 32
29 14ce26e7 bellard
#endif
30 3cf1e035 bellard
31 d720b93d bellard
/* target supports implicit self modifying code */
32 d720b93d bellard
#define TARGET_HAS_SMC
33 d720b93d bellard
/* support for self modifying code even if the modified instruction is
34 d720b93d bellard
   close to the modifying instruction */
35 d720b93d bellard
#define TARGET_HAS_PRECISE_SMC
36 d720b93d bellard
37 1fddef4b bellard
#define TARGET_HAS_ICE 1
38 1fddef4b bellard
39 2c0262af bellard
#include "cpu-defs.h"
40 2c0262af bellard
41 7a0e1f41 bellard
#include "softfloat.h"
42 7a0e1f41 bellard
43 58fe2f10 bellard
#if defined(__i386__) && !defined(CONFIG_SOFTMMU)
44 58fe2f10 bellard
#define USE_CODE_COPY
45 58fe2f10 bellard
#endif
46 58fe2f10 bellard
47 2c0262af bellard
#define R_EAX 0
48 2c0262af bellard
#define R_ECX 1
49 2c0262af bellard
#define R_EDX 2
50 2c0262af bellard
#define R_EBX 3
51 2c0262af bellard
#define R_ESP 4
52 2c0262af bellard
#define R_EBP 5
53 2c0262af bellard
#define R_ESI 6
54 2c0262af bellard
#define R_EDI 7
55 2c0262af bellard
56 2c0262af bellard
#define R_AL 0
57 2c0262af bellard
#define R_CL 1
58 2c0262af bellard
#define R_DL 2
59 2c0262af bellard
#define R_BL 3
60 2c0262af bellard
#define R_AH 4
61 2c0262af bellard
#define R_CH 5
62 2c0262af bellard
#define R_DH 6
63 2c0262af bellard
#define R_BH 7
64 2c0262af bellard
65 2c0262af bellard
#define R_ES 0
66 2c0262af bellard
#define R_CS 1
67 2c0262af bellard
#define R_SS 2
68 2c0262af bellard
#define R_DS 3
69 2c0262af bellard
#define R_FS 4
70 2c0262af bellard
#define R_GS 5
71 2c0262af bellard
72 2c0262af bellard
/* segment descriptor fields */
73 2c0262af bellard
#define DESC_G_MASK     (1 << 23)
74 2c0262af bellard
#define DESC_B_SHIFT    22
75 2c0262af bellard
#define DESC_B_MASK     (1 << DESC_B_SHIFT)
76 14ce26e7 bellard
#define DESC_L_SHIFT    21 /* x86_64 only : 64 bit code segment */
77 14ce26e7 bellard
#define DESC_L_MASK     (1 << DESC_L_SHIFT)
78 2c0262af bellard
#define DESC_AVL_MASK   (1 << 20)
79 2c0262af bellard
#define DESC_P_MASK     (1 << 15)
80 2c0262af bellard
#define DESC_DPL_SHIFT  13
81 2c0262af bellard
#define DESC_S_MASK     (1 << 12)
82 2c0262af bellard
#define DESC_TYPE_SHIFT 8
83 2c0262af bellard
#define DESC_A_MASK     (1 << 8)
84 2c0262af bellard
85 e670b89e bellard
#define DESC_CS_MASK    (1 << 11) /* 1=code segment 0=data segment */
86 e670b89e bellard
#define DESC_C_MASK     (1 << 10) /* code: conforming */
87 e670b89e bellard
#define DESC_R_MASK     (1 << 9)  /* code: readable */
88 2c0262af bellard
89 e670b89e bellard
#define DESC_E_MASK     (1 << 10) /* data: expansion direction */
90 e670b89e bellard
#define DESC_W_MASK     (1 << 9)  /* data: writable */
91 e670b89e bellard
92 e670b89e bellard
#define DESC_TSS_BUSY_MASK (1 << 9)
93 2c0262af bellard
94 2c0262af bellard
/* eflags masks */
95 2c0262af bellard
#define CC_C           0x0001
96 2c0262af bellard
#define CC_P         0x0004
97 2c0262af bellard
#define CC_A        0x0010
98 2c0262af bellard
#define CC_Z        0x0040
99 2c0262af bellard
#define CC_S    0x0080
100 2c0262af bellard
#define CC_O    0x0800
101 2c0262af bellard
102 2c0262af bellard
#define TF_SHIFT   8
103 2c0262af bellard
#define IOPL_SHIFT 12
104 2c0262af bellard
#define VM_SHIFT   17
105 2c0262af bellard
106 2c0262af bellard
#define TF_MASK                 0x00000100
107 2c0262af bellard
#define IF_MASK                 0x00000200
108 2c0262af bellard
#define DF_MASK                 0x00000400
109 2c0262af bellard
#define IOPL_MASK                0x00003000
110 2c0262af bellard
#define NT_MASK                         0x00004000
111 2c0262af bellard
#define RF_MASK                        0x00010000
112 2c0262af bellard
#define VM_MASK                        0x00020000
113 2c0262af bellard
#define AC_MASK                        0x00040000 
114 2c0262af bellard
#define VIF_MASK                0x00080000
115 2c0262af bellard
#define VIP_MASK                0x00100000
116 2c0262af bellard
#define ID_MASK                 0x00200000
117 2c0262af bellard
118 2c0262af bellard
/* hidden flags - used internally by qemu to represent additionnal cpu
119 2c0262af bellard
   states. Only the CPL and INHIBIT_IRQ are not redundant. We avoid
120 2c0262af bellard
   using the IOPL_MASK, TF_MASK and VM_MASK bit position to ease oring
121 2c0262af bellard
   with eflags. */
122 2c0262af bellard
/* current cpl */
123 2c0262af bellard
#define HF_CPL_SHIFT         0
124 2c0262af bellard
/* true if soft mmu is being used */
125 2c0262af bellard
#define HF_SOFTMMU_SHIFT     2
126 2c0262af bellard
/* true if hardware interrupts must be disabled for next instruction */
127 2c0262af bellard
#define HF_INHIBIT_IRQ_SHIFT 3
128 2c0262af bellard
/* 16 or 32 segments */
129 2c0262af bellard
#define HF_CS32_SHIFT        4
130 2c0262af bellard
#define HF_SS32_SHIFT        5
131 dc196a57 bellard
/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
132 2c0262af bellard
#define HF_ADDSEG_SHIFT      6
133 65262d57 bellard
/* copy of CR0.PE (protected mode) */
134 65262d57 bellard
#define HF_PE_SHIFT          7
135 65262d57 bellard
#define HF_TF_SHIFT          8 /* must be same as eflags */
136 7eee2a50 bellard
#define HF_MP_SHIFT          9 /* the order must be MP, EM, TS */
137 7eee2a50 bellard
#define HF_EM_SHIFT         10
138 7eee2a50 bellard
#define HF_TS_SHIFT         11
139 65262d57 bellard
#define HF_IOPL_SHIFT       12 /* must be same as eflags */
140 14ce26e7 bellard
#define HF_LMA_SHIFT        14 /* only used on x86_64: long mode active */
141 14ce26e7 bellard
#define HF_CS64_SHIFT       15 /* only used on x86_64: 64 bit code segment  */
142 664e0f19 bellard
#define HF_OSFXSR_SHIFT     16 /* CR4.OSFXSR */
143 65262d57 bellard
#define HF_VM_SHIFT         17 /* must be same as eflags */
144 2c0262af bellard
145 2c0262af bellard
#define HF_CPL_MASK          (3 << HF_CPL_SHIFT)
146 2c0262af bellard
#define HF_SOFTMMU_MASK      (1 << HF_SOFTMMU_SHIFT)
147 2c0262af bellard
#define HF_INHIBIT_IRQ_MASK  (1 << HF_INHIBIT_IRQ_SHIFT)
148 2c0262af bellard
#define HF_CS32_MASK         (1 << HF_CS32_SHIFT)
149 2c0262af bellard
#define HF_SS32_MASK         (1 << HF_SS32_SHIFT)
150 2c0262af bellard
#define HF_ADDSEG_MASK       (1 << HF_ADDSEG_SHIFT)
151 65262d57 bellard
#define HF_PE_MASK           (1 << HF_PE_SHIFT)
152 58fe2f10 bellard
#define HF_TF_MASK           (1 << HF_TF_SHIFT)
153 7eee2a50 bellard
#define HF_MP_MASK           (1 << HF_MP_SHIFT)
154 7eee2a50 bellard
#define HF_EM_MASK           (1 << HF_EM_SHIFT)
155 7eee2a50 bellard
#define HF_TS_MASK           (1 << HF_TS_SHIFT)
156 14ce26e7 bellard
#define HF_LMA_MASK          (1 << HF_LMA_SHIFT)
157 14ce26e7 bellard
#define HF_CS64_MASK         (1 << HF_CS64_SHIFT)
158 664e0f19 bellard
#define HF_OSFXSR_MASK       (1 << HF_OSFXSR_SHIFT)
159 2c0262af bellard
160 2c0262af bellard
#define CR0_PE_MASK  (1 << 0)
161 7eee2a50 bellard
#define CR0_MP_MASK  (1 << 1)
162 7eee2a50 bellard
#define CR0_EM_MASK  (1 << 2)
163 2c0262af bellard
#define CR0_TS_MASK  (1 << 3)
164 2ee73ac3 bellard
#define CR0_ET_MASK  (1 << 4)
165 7eee2a50 bellard
#define CR0_NE_MASK  (1 << 5)
166 2c0262af bellard
#define CR0_WP_MASK  (1 << 16)
167 2c0262af bellard
#define CR0_AM_MASK  (1 << 18)
168 2c0262af bellard
#define CR0_PG_MASK  (1 << 31)
169 2c0262af bellard
170 2c0262af bellard
#define CR4_VME_MASK  (1 << 0)
171 2c0262af bellard
#define CR4_PVI_MASK  (1 << 1)
172 2c0262af bellard
#define CR4_TSD_MASK  (1 << 2)
173 2c0262af bellard
#define CR4_DE_MASK   (1 << 3)
174 2c0262af bellard
#define CR4_PSE_MASK  (1 << 4)
175 64a595f2 bellard
#define CR4_PAE_MASK  (1 << 5)
176 64a595f2 bellard
#define CR4_PGE_MASK  (1 << 7)
177 14ce26e7 bellard
#define CR4_PCE_MASK  (1 << 8)
178 14ce26e7 bellard
#define CR4_OSFXSR_MASK (1 << 9)
179 14ce26e7 bellard
#define CR4_OSXMMEXCPT_MASK  (1 << 10)
180 2c0262af bellard
181 2c0262af bellard
#define PG_PRESENT_BIT        0
182 2c0262af bellard
#define PG_RW_BIT        1
183 2c0262af bellard
#define PG_USER_BIT        2
184 2c0262af bellard
#define PG_PWT_BIT        3
185 2c0262af bellard
#define PG_PCD_BIT        4
186 2c0262af bellard
#define PG_ACCESSED_BIT        5
187 2c0262af bellard
#define PG_DIRTY_BIT        6
188 2c0262af bellard
#define PG_PSE_BIT        7
189 2c0262af bellard
#define PG_GLOBAL_BIT        8
190 2c0262af bellard
191 2c0262af bellard
#define PG_PRESENT_MASK  (1 << PG_PRESENT_BIT)
192 2c0262af bellard
#define PG_RW_MASK         (1 << PG_RW_BIT)
193 2c0262af bellard
#define PG_USER_MASK         (1 << PG_USER_BIT)
194 2c0262af bellard
#define PG_PWT_MASK         (1 << PG_PWT_BIT)
195 2c0262af bellard
#define PG_PCD_MASK         (1 << PG_PCD_BIT)
196 2c0262af bellard
#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
197 2c0262af bellard
#define PG_DIRTY_MASK         (1 << PG_DIRTY_BIT)
198 2c0262af bellard
#define PG_PSE_MASK         (1 << PG_PSE_BIT)
199 2c0262af bellard
#define PG_GLOBAL_MASK         (1 << PG_GLOBAL_BIT)
200 2c0262af bellard
201 2c0262af bellard
#define PG_ERROR_W_BIT     1
202 2c0262af bellard
203 2c0262af bellard
#define PG_ERROR_P_MASK    0x01
204 2c0262af bellard
#define PG_ERROR_W_MASK    (1 << PG_ERROR_W_BIT)
205 2c0262af bellard
#define PG_ERROR_U_MASK    0x04
206 2c0262af bellard
#define PG_ERROR_RSVD_MASK 0x08
207 2c0262af bellard
208 2c0262af bellard
#define MSR_IA32_APICBASE               0x1b
209 2c0262af bellard
#define MSR_IA32_APICBASE_BSP           (1<<8)
210 2c0262af bellard
#define MSR_IA32_APICBASE_ENABLE        (1<<11)
211 2c0262af bellard
#define MSR_IA32_APICBASE_BASE          (0xfffff<<12)
212 2c0262af bellard
213 2c0262af bellard
#define MSR_IA32_SYSENTER_CS            0x174
214 2c0262af bellard
#define MSR_IA32_SYSENTER_ESP           0x175
215 2c0262af bellard
#define MSR_IA32_SYSENTER_EIP           0x176
216 2c0262af bellard
217 14ce26e7 bellard
#define MSR_EFER                        0xc0000080
218 14ce26e7 bellard
219 14ce26e7 bellard
#define MSR_EFER_SCE   (1 << 0)
220 14ce26e7 bellard
#define MSR_EFER_LME   (1 << 8)
221 14ce26e7 bellard
#define MSR_EFER_LMA   (1 << 10)
222 14ce26e7 bellard
#define MSR_EFER_NXE   (1 << 11)
223 14ce26e7 bellard
#define MSR_EFER_FFXSR (1 << 14)
224 14ce26e7 bellard
225 14ce26e7 bellard
#define MSR_STAR                        0xc0000081
226 14ce26e7 bellard
#define MSR_LSTAR                       0xc0000082
227 14ce26e7 bellard
#define MSR_CSTAR                       0xc0000083
228 14ce26e7 bellard
#define MSR_FMASK                       0xc0000084
229 14ce26e7 bellard
#define MSR_FSBASE                      0xc0000100
230 14ce26e7 bellard
#define MSR_GSBASE                      0xc0000101
231 14ce26e7 bellard
#define MSR_KERNELGSBASE                0xc0000102
232 14ce26e7 bellard
233 14ce26e7 bellard
/* cpuid_features bits */
234 14ce26e7 bellard
#define CPUID_FP87 (1 << 0)
235 14ce26e7 bellard
#define CPUID_VME  (1 << 1)
236 14ce26e7 bellard
#define CPUID_DE   (1 << 2)
237 14ce26e7 bellard
#define CPUID_PSE  (1 << 3)
238 14ce26e7 bellard
#define CPUID_TSC  (1 << 4)
239 14ce26e7 bellard
#define CPUID_MSR  (1 << 5)
240 14ce26e7 bellard
#define CPUID_PAE  (1 << 6)
241 14ce26e7 bellard
#define CPUID_MCE  (1 << 7)
242 14ce26e7 bellard
#define CPUID_CX8  (1 << 8)
243 14ce26e7 bellard
#define CPUID_APIC (1 << 9)
244 14ce26e7 bellard
#define CPUID_SEP  (1 << 11) /* sysenter/sysexit */
245 14ce26e7 bellard
#define CPUID_MTRR (1 << 12)
246 14ce26e7 bellard
#define CPUID_PGE  (1 << 13)
247 14ce26e7 bellard
#define CPUID_MCA  (1 << 14)
248 14ce26e7 bellard
#define CPUID_CMOV (1 << 15)
249 14ce26e7 bellard
/* ... */
250 14ce26e7 bellard
#define CPUID_MMX  (1 << 23)
251 14ce26e7 bellard
#define CPUID_FXSR (1 << 24)
252 14ce26e7 bellard
#define CPUID_SSE  (1 << 25)
253 14ce26e7 bellard
#define CPUID_SSE2 (1 << 26)
254 14ce26e7 bellard
255 9df217a3 bellard
#define CPUID_EXT_SS3      (1 << 0)
256 9df217a3 bellard
#define CPUID_EXT_MONITOR  (1 << 3)
257 9df217a3 bellard
#define CPUID_EXT_CX16     (1 << 13)
258 9df217a3 bellard
259 9df217a3 bellard
#define CPUID_EXT2_SYSCALL (1 << 11)
260 9df217a3 bellard
#define CPUID_EXT2_NX      (1 << 20)
261 8d9bfc2b bellard
#define CPUID_EXT2_FFXSR   (1 << 25)
262 9df217a3 bellard
#define CPUID_EXT2_LM      (1 << 29)
263 9df217a3 bellard
264 2c0262af bellard
#define EXCP00_DIVZ        0
265 2c0262af bellard
#define EXCP01_SSTP        1
266 2c0262af bellard
#define EXCP02_NMI        2
267 2c0262af bellard
#define EXCP03_INT3        3
268 2c0262af bellard
#define EXCP04_INTO        4
269 2c0262af bellard
#define EXCP05_BOUND        5
270 2c0262af bellard
#define EXCP06_ILLOP        6
271 2c0262af bellard
#define EXCP07_PREX        7
272 2c0262af bellard
#define EXCP08_DBLE        8
273 2c0262af bellard
#define EXCP09_XERR        9
274 2c0262af bellard
#define EXCP0A_TSS        10
275 2c0262af bellard
#define EXCP0B_NOSEG        11
276 2c0262af bellard
#define EXCP0C_STACK        12
277 2c0262af bellard
#define EXCP0D_GPF        13
278 2c0262af bellard
#define EXCP0E_PAGE        14
279 2c0262af bellard
#define EXCP10_COPR        16
280 2c0262af bellard
#define EXCP11_ALGN        17
281 2c0262af bellard
#define EXCP12_MCHK        18
282 2c0262af bellard
283 2c0262af bellard
enum {
284 2c0262af bellard
    CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
285 2c0262af bellard
    CC_OP_EFLAGS,  /* all cc are explicitely computed, CC_SRC = flags */
286 d36cd60e bellard
287 d36cd60e bellard
    CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
288 d36cd60e bellard
    CC_OP_MULW,
289 d36cd60e bellard
    CC_OP_MULL,
290 14ce26e7 bellard
    CC_OP_MULQ,
291 2c0262af bellard
292 2c0262af bellard
    CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
293 2c0262af bellard
    CC_OP_ADDW,
294 2c0262af bellard
    CC_OP_ADDL,
295 14ce26e7 bellard
    CC_OP_ADDQ,
296 2c0262af bellard
297 2c0262af bellard
    CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
298 2c0262af bellard
    CC_OP_ADCW,
299 2c0262af bellard
    CC_OP_ADCL,
300 14ce26e7 bellard
    CC_OP_ADCQ,
301 2c0262af bellard
302 2c0262af bellard
    CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
303 2c0262af bellard
    CC_OP_SUBW,
304 2c0262af bellard
    CC_OP_SUBL,
305 14ce26e7 bellard
    CC_OP_SUBQ,
306 2c0262af bellard
307 2c0262af bellard
    CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
308 2c0262af bellard
    CC_OP_SBBW,
309 2c0262af bellard
    CC_OP_SBBL,
310 14ce26e7 bellard
    CC_OP_SBBQ,
311 2c0262af bellard
312 2c0262af bellard
    CC_OP_LOGICB, /* modify all flags, CC_DST = res */
313 2c0262af bellard
    CC_OP_LOGICW,
314 2c0262af bellard
    CC_OP_LOGICL,
315 14ce26e7 bellard
    CC_OP_LOGICQ,
316 2c0262af bellard
317 2c0262af bellard
    CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
318 2c0262af bellard
    CC_OP_INCW,
319 2c0262af bellard
    CC_OP_INCL,
320 14ce26e7 bellard
    CC_OP_INCQ,
321 2c0262af bellard
322 2c0262af bellard
    CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C  */
323 2c0262af bellard
    CC_OP_DECW,
324 2c0262af bellard
    CC_OP_DECL,
325 14ce26e7 bellard
    CC_OP_DECQ,
326 2c0262af bellard
327 6b652794 bellard
    CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
328 2c0262af bellard
    CC_OP_SHLW,
329 2c0262af bellard
    CC_OP_SHLL,
330 14ce26e7 bellard
    CC_OP_SHLQ,
331 2c0262af bellard
332 2c0262af bellard
    CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
333 2c0262af bellard
    CC_OP_SARW,
334 2c0262af bellard
    CC_OP_SARL,
335 14ce26e7 bellard
    CC_OP_SARQ,
336 2c0262af bellard
337 2c0262af bellard
    CC_OP_NB,
338 2c0262af bellard
};
339 2c0262af bellard
340 7a0e1f41 bellard
#ifdef FLOATX80
341 2c0262af bellard
#define USE_X86LDOUBLE
342 2c0262af bellard
#endif
343 2c0262af bellard
344 2c0262af bellard
#ifdef USE_X86LDOUBLE
345 7a0e1f41 bellard
typedef floatx80 CPU86_LDouble;
346 2c0262af bellard
#else
347 7a0e1f41 bellard
typedef float64 CPU86_LDouble;
348 2c0262af bellard
#endif
349 2c0262af bellard
350 2c0262af bellard
typedef struct SegmentCache {
351 2c0262af bellard
    uint32_t selector;
352 14ce26e7 bellard
    target_ulong base;
353 2c0262af bellard
    uint32_t limit;
354 2c0262af bellard
    uint32_t flags;
355 2c0262af bellard
} SegmentCache;
356 2c0262af bellard
357 826461bb bellard
typedef union {
358 664e0f19 bellard
    uint8_t _b[16];
359 664e0f19 bellard
    uint16_t _w[8];
360 664e0f19 bellard
    uint32_t _l[4];
361 664e0f19 bellard
    uint64_t _q[2];
362 7a0e1f41 bellard
    float32 _s[4];
363 7a0e1f41 bellard
    float64 _d[2];
364 14ce26e7 bellard
} XMMReg;
365 14ce26e7 bellard
366 826461bb bellard
typedef union {
367 826461bb bellard
    uint8_t _b[8];
368 826461bb bellard
    uint16_t _w[2];
369 826461bb bellard
    uint32_t _l[1];
370 826461bb bellard
    uint64_t q;
371 826461bb bellard
} MMXReg;
372 826461bb bellard
373 826461bb bellard
#ifdef WORDS_BIGENDIAN
374 826461bb bellard
#define XMM_B(n) _b[15 - (n)]
375 826461bb bellard
#define XMM_W(n) _w[7 - (n)]
376 826461bb bellard
#define XMM_L(n) _l[3 - (n)]
377 664e0f19 bellard
#define XMM_S(n) _s[3 - (n)]
378 826461bb bellard
#define XMM_Q(n) _q[1 - (n)]
379 664e0f19 bellard
#define XMM_D(n) _d[1 - (n)]
380 826461bb bellard
381 826461bb bellard
#define MMX_B(n) _b[7 - (n)]
382 826461bb bellard
#define MMX_W(n) _w[3 - (n)]
383 826461bb bellard
#define MMX_L(n) _l[1 - (n)]
384 826461bb bellard
#else
385 826461bb bellard
#define XMM_B(n) _b[n]
386 826461bb bellard
#define XMM_W(n) _w[n]
387 826461bb bellard
#define XMM_L(n) _l[n]
388 664e0f19 bellard
#define XMM_S(n) _s[n]
389 826461bb bellard
#define XMM_Q(n) _q[n]
390 664e0f19 bellard
#define XMM_D(n) _d[n]
391 826461bb bellard
392 826461bb bellard
#define MMX_B(n) _b[n]
393 826461bb bellard
#define MMX_W(n) _w[n]
394 826461bb bellard
#define MMX_L(n) _l[n]
395 826461bb bellard
#endif
396 664e0f19 bellard
#define MMX_Q(n) q
397 826461bb bellard
398 14ce26e7 bellard
#ifdef TARGET_X86_64
399 14ce26e7 bellard
#define CPU_NB_REGS 16
400 14ce26e7 bellard
#else
401 14ce26e7 bellard
#define CPU_NB_REGS 8
402 14ce26e7 bellard
#endif
403 14ce26e7 bellard
404 2c0262af bellard
typedef struct CPUX86State {
405 14ce26e7 bellard
#if TARGET_LONG_BITS > HOST_LONG_BITS
406 14ce26e7 bellard
    /* temporaries if we cannot store them in host registers */
407 14ce26e7 bellard
    target_ulong t0, t1, t2;
408 14ce26e7 bellard
#endif
409 14ce26e7 bellard
410 2c0262af bellard
    /* standard registers */
411 14ce26e7 bellard
    target_ulong regs[CPU_NB_REGS];
412 14ce26e7 bellard
    target_ulong eip;
413 14ce26e7 bellard
    target_ulong eflags; /* eflags register. During CPU emulation, CC
414 2c0262af bellard
                        flags and DF are set to zero because they are
415 2c0262af bellard
                        stored elsewhere */
416 2c0262af bellard
417 2c0262af bellard
    /* emulator internal eflags handling */
418 14ce26e7 bellard
    target_ulong cc_src;
419 14ce26e7 bellard
    target_ulong cc_dst;
420 2c0262af bellard
    uint32_t cc_op;
421 2c0262af bellard
    int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
422 2c0262af bellard
    uint32_t hflags; /* hidden flags, see HF_xxx constants */
423 2c0262af bellard
424 9df217a3 bellard
    /* segments */
425 9df217a3 bellard
    SegmentCache segs[6]; /* selector values */
426 9df217a3 bellard
    SegmentCache ldt;
427 9df217a3 bellard
    SegmentCache tr;
428 9df217a3 bellard
    SegmentCache gdt; /* only base and limit are used */
429 9df217a3 bellard
    SegmentCache idt; /* only base and limit are used */
430 9df217a3 bellard
431 9df217a3 bellard
    target_ulong cr[5]; /* NOTE: cr1 is unused */
432 9df217a3 bellard
    uint32_t a20_mask;
433 9df217a3 bellard
434 2c0262af bellard
    /* FPU state */
435 2c0262af bellard
    unsigned int fpstt; /* top of stack index */
436 2c0262af bellard
    unsigned int fpus;
437 2c0262af bellard
    unsigned int fpuc;
438 2c0262af bellard
    uint8_t fptags[8];   /* 0 = valid, 1 = empty */
439 664e0f19 bellard
    union {
440 664e0f19 bellard
#ifdef USE_X86LDOUBLE
441 664e0f19 bellard
        CPU86_LDouble d __attribute__((aligned(16)));
442 664e0f19 bellard
#else
443 664e0f19 bellard
        CPU86_LDouble d;
444 664e0f19 bellard
#endif
445 664e0f19 bellard
        MMXReg mmx;
446 664e0f19 bellard
    } fpregs[8];
447 2c0262af bellard
448 2c0262af bellard
    /* emulator internal variables */
449 7a0e1f41 bellard
    float_status fp_status;
450 2c0262af bellard
    CPU86_LDouble ft0;
451 2c0262af bellard
    union {
452 2c0262af bellard
        float f;
453 2c0262af bellard
        double d;
454 2c0262af bellard
        int i32;
455 2c0262af bellard
        int64_t i64;
456 2c0262af bellard
    } fp_convert;
457 2c0262af bellard
    
458 7a0e1f41 bellard
    float_status sse_status;
459 664e0f19 bellard
    uint32_t mxcsr;
460 14ce26e7 bellard
    XMMReg xmm_regs[CPU_NB_REGS];
461 14ce26e7 bellard
    XMMReg xmm_t0;
462 664e0f19 bellard
    MMXReg mmx_t0;
463 14ce26e7 bellard
464 2c0262af bellard
    /* sysenter registers */
465 2c0262af bellard
    uint32_t sysenter_cs;
466 2c0262af bellard
    uint32_t sysenter_esp;
467 2c0262af bellard
    uint32_t sysenter_eip;
468 8d9bfc2b bellard
    uint64_t efer;
469 8d9bfc2b bellard
    uint64_t star;
470 14ce26e7 bellard
#ifdef TARGET_X86_64
471 14ce26e7 bellard
    target_ulong lstar;
472 14ce26e7 bellard
    target_ulong cstar;
473 14ce26e7 bellard
    target_ulong fmask;
474 14ce26e7 bellard
    target_ulong kernelgsbase;
475 14ce26e7 bellard
#endif
476 58fe2f10 bellard
477 58fe2f10 bellard
    /* temporary data for USE_CODE_COPY mode */
478 7eee2a50 bellard
#ifdef USE_CODE_COPY
479 58fe2f10 bellard
    uint32_t tmp0;
480 58fe2f10 bellard
    uint32_t saved_esp;
481 7eee2a50 bellard
    int native_fp_regs; /* if true, the FPU state is in the native CPU regs */
482 7eee2a50 bellard
#endif
483 2c0262af bellard
    
484 2c0262af bellard
    /* exception/interrupt handling */
485 2c0262af bellard
    jmp_buf jmp_env;
486 2c0262af bellard
    int exception_index;
487 2c0262af bellard
    int error_code;
488 2c0262af bellard
    int exception_is_int;
489 826461bb bellard
    target_ulong exception_next_eip;
490 2c0262af bellard
    struct TranslationBlock *current_tb; /* currently executing TB */
491 14ce26e7 bellard
    target_ulong dr[8]; /* debug registers */
492 2c0262af bellard
    int interrupt_request; 
493 2c0262af bellard
    int user_mode_only; /* user mode only simulation */
494 2c0262af bellard
495 d720b93d bellard
    /* soft mmu support */
496 d720b93d bellard
    /* in order to avoid passing too many arguments to the memory
497 d720b93d bellard
       write helpers, we store some rarely used information in the CPU
498 d720b93d bellard
       context) */
499 d720b93d bellard
    unsigned long mem_write_pc; /* host pc at which the memory was
500 d720b93d bellard
                                   written */
501 14ce26e7 bellard
    target_ulong mem_write_vaddr; /* target virtual addr at which the
502 14ce26e7 bellard
                                     memory was written */
503 2c0262af bellard
    /* 0 = kernel, 1 = user */
504 2c0262af bellard
    CPUTLBEntry tlb_read[2][CPU_TLB_SIZE];
505 2c0262af bellard
    CPUTLBEntry tlb_write[2][CPU_TLB_SIZE];
506 2c0262af bellard
    
507 ffddfee3 bellard
    /* from this point: preserved by CPU reset */
508 2c0262af bellard
    /* ice debug support */
509 14ce26e7 bellard
    target_ulong breakpoints[MAX_BREAKPOINTS];
510 2c0262af bellard
    int nb_breakpoints;
511 2c0262af bellard
    int singlestep_enabled;
512 2c0262af bellard
513 14ce26e7 bellard
    /* processor features (e.g. for CPUID insn) */
514 8d9bfc2b bellard
    uint32_t cpuid_level;
515 14ce26e7 bellard
    uint32_t cpuid_vendor1;
516 14ce26e7 bellard
    uint32_t cpuid_vendor2;
517 14ce26e7 bellard
    uint32_t cpuid_vendor3;
518 14ce26e7 bellard
    uint32_t cpuid_version;
519 14ce26e7 bellard
    uint32_t cpuid_features;
520 9df217a3 bellard
    uint32_t cpuid_ext_features;
521 8d9bfc2b bellard
    uint32_t cpuid_xlevel;
522 8d9bfc2b bellard
    uint32_t cpuid_model[12];
523 8d9bfc2b bellard
    uint32_t cpuid_ext2_features;
524 8d9bfc2b bellard
    
525 9df217a3 bellard
#ifdef USE_KQEMU
526 9df217a3 bellard
    int kqemu_enabled;
527 9df217a3 bellard
#endif
528 14ce26e7 bellard
    /* in order to simplify APIC support, we leave this pointer to the
529 14ce26e7 bellard
       user */
530 14ce26e7 bellard
    struct APICState *apic_state;
531 2c0262af bellard
    /* user data */
532 2c0262af bellard
    void *opaque;
533 2c0262af bellard
} CPUX86State;
534 2c0262af bellard
535 2c0262af bellard
CPUX86State *cpu_x86_init(void);
536 2c0262af bellard
int cpu_x86_exec(CPUX86State *s);
537 2c0262af bellard
void cpu_x86_close(CPUX86State *s);
538 d720b93d bellard
int cpu_get_pic_interrupt(CPUX86State *s);
539 2ee73ac3 bellard
/* MSDOS compatibility mode FPU exception support */
540 2ee73ac3 bellard
void cpu_set_ferr(CPUX86State *s);
541 2c0262af bellard
542 2c0262af bellard
/* this function must always be used to load data in the segment
543 2c0262af bellard
   cache: it synchronizes the hflags with the segment cache values */
544 2c0262af bellard
static inline void cpu_x86_load_seg_cache(CPUX86State *env, 
545 2c0262af bellard
                                          int seg_reg, unsigned int selector,
546 14ce26e7 bellard
                                          uint32_t base, unsigned int limit, 
547 2c0262af bellard
                                          unsigned int flags)
548 2c0262af bellard
{
549 2c0262af bellard
    SegmentCache *sc;
550 2c0262af bellard
    unsigned int new_hflags;
551 2c0262af bellard
    
552 2c0262af bellard
    sc = &env->segs[seg_reg];
553 2c0262af bellard
    sc->selector = selector;
554 2c0262af bellard
    sc->base = base;
555 2c0262af bellard
    sc->limit = limit;
556 2c0262af bellard
    sc->flags = flags;
557 2c0262af bellard
558 2c0262af bellard
    /* update the hidden flags */
559 14ce26e7 bellard
    {
560 14ce26e7 bellard
        if (seg_reg == R_CS) {
561 14ce26e7 bellard
#ifdef TARGET_X86_64
562 14ce26e7 bellard
            if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
563 14ce26e7 bellard
                /* long mode */
564 14ce26e7 bellard
                env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
565 14ce26e7 bellard
                env->hflags &= ~(HF_ADDSEG_MASK);
566 14ce26e7 bellard
            } else 
567 14ce26e7 bellard
#endif
568 14ce26e7 bellard
            {
569 14ce26e7 bellard
                /* legacy / compatibility case */
570 14ce26e7 bellard
                new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
571 14ce26e7 bellard
                    >> (DESC_B_SHIFT - HF_CS32_SHIFT);
572 14ce26e7 bellard
                env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
573 14ce26e7 bellard
                    new_hflags;
574 14ce26e7 bellard
            }
575 14ce26e7 bellard
        }
576 14ce26e7 bellard
        new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
577 14ce26e7 bellard
            >> (DESC_B_SHIFT - HF_SS32_SHIFT);
578 14ce26e7 bellard
        if (env->hflags & HF_CS64_MASK) {
579 14ce26e7 bellard
            /* zero base assumed for DS, ES and SS in long mode */
580 14ce26e7 bellard
        } else if (!(env->cr[0] & CR0_PE_MASK) || 
581 735a8fd3 bellard
                   (env->eflags & VM_MASK) ||
582 735a8fd3 bellard
                   !(env->hflags & HF_CS32_MASK)) {
583 14ce26e7 bellard
            /* XXX: try to avoid this test. The problem comes from the
584 14ce26e7 bellard
               fact that is real mode or vm86 mode we only modify the
585 14ce26e7 bellard
               'base' and 'selector' fields of the segment cache to go
586 14ce26e7 bellard
               faster. A solution may be to force addseg to one in
587 14ce26e7 bellard
               translate-i386.c. */
588 14ce26e7 bellard
            new_hflags |= HF_ADDSEG_MASK;
589 14ce26e7 bellard
        } else {
590 735a8fd3 bellard
            new_hflags |= ((env->segs[R_DS].base | 
591 735a8fd3 bellard
                            env->segs[R_ES].base |
592 735a8fd3 bellard
                            env->segs[R_SS].base) != 0) << 
593 14ce26e7 bellard
                HF_ADDSEG_SHIFT;
594 14ce26e7 bellard
        }
595 14ce26e7 bellard
        env->hflags = (env->hflags & 
596 14ce26e7 bellard
                       ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
597 2c0262af bellard
    }
598 2c0262af bellard
}
599 2c0262af bellard
600 2c0262af bellard
/* wrapper, just in case memory mappings must be changed */
601 2c0262af bellard
static inline void cpu_x86_set_cpl(CPUX86State *s, int cpl)
602 2c0262af bellard
{
603 2c0262af bellard
#if HF_CPL_MASK == 3
604 2c0262af bellard
    s->hflags = (s->hflags & ~HF_CPL_MASK) | cpl;
605 2c0262af bellard
#else
606 2c0262af bellard
#error HF_CPL_MASK is hardcoded
607 2c0262af bellard
#endif
608 2c0262af bellard
}
609 2c0262af bellard
610 1f1af9fd bellard
/* used for debug or cpu save/restore */
611 1f1af9fd bellard
void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, CPU86_LDouble f);
612 1f1af9fd bellard
CPU86_LDouble cpu_set_fp80(uint64_t mant, uint16_t upper);
613 1f1af9fd bellard
614 2c0262af bellard
/* the following helpers are only usable in user mode simulation as
615 2c0262af bellard
   they can trigger unexpected exceptions */
616 2c0262af bellard
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
617 2c0262af bellard
void cpu_x86_fsave(CPUX86State *s, uint8_t *ptr, int data32);
618 2c0262af bellard
void cpu_x86_frstor(CPUX86State *s, uint8_t *ptr, int data32);
619 2c0262af bellard
620 2c0262af bellard
/* you can call this signal handler from your SIGBUS and SIGSEGV
621 2c0262af bellard
   signal handlers to inform the virtual CPU of exceptions. non zero
622 2c0262af bellard
   is returned if the signal was handled by the virtual CPU.  */
623 2c0262af bellard
struct siginfo;
624 2c0262af bellard
int cpu_x86_signal_handler(int host_signum, struct siginfo *info, 
625 2c0262af bellard
                           void *puc);
626 461c0471 bellard
void cpu_x86_set_a20(CPUX86State *env, int a20_state);
627 2c0262af bellard
628 28ab0e2e bellard
uint64_t cpu_get_tsc(CPUX86State *env);
629 28ab0e2e bellard
630 14ce26e7 bellard
void cpu_set_apic_base(CPUX86State *env, uint64_t val);
631 14ce26e7 bellard
uint64_t cpu_get_apic_base(CPUX86State *env);
632 9230e66e bellard
void cpu_set_apic_tpr(CPUX86State *env, uint8_t val);
633 9230e66e bellard
#ifndef NO_CPU_IO_DEFS
634 9230e66e bellard
uint8_t cpu_get_apic_tpr(CPUX86State *env);
635 9230e66e bellard
#endif
636 14ce26e7 bellard
637 64a595f2 bellard
/* will be suppressed */
638 64a595f2 bellard
void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
639 64a595f2 bellard
640 2c0262af bellard
/* used to debug */
641 2c0262af bellard
#define X86_DUMP_FPU  0x0001 /* dump FPU state too */
642 2c0262af bellard
#define X86_DUMP_CCOP 0x0002 /* dump qemu flag cache */
643 2c0262af bellard
644 2c0262af bellard
#define TARGET_PAGE_BITS 12
645 2c0262af bellard
#include "cpu-all.h"
646 2c0262af bellard
647 2c0262af bellard
#endif /* CPU_I386_H */