Statistics
| Branch: | Revision:

root / hw / omap_i2c.c @ 24865167

History | View | Annotate | Download (14.6 kB)

1 02645926 balrog
/*
2 02645926 balrog
 * TI OMAP on-chip I2C controller.  Only "new I2C" mode supported.
3 02645926 balrog
 *
4 02645926 balrog
 * Copyright (C) 2007 Andrzej Zaborowski  <balrog@zabor.org>
5 02645926 balrog
 *
6 02645926 balrog
 * This program is free software; you can redistribute it and/or
7 02645926 balrog
 * modify it under the terms of the GNU General Public License as
8 02645926 balrog
 * published by the Free Software Foundation; either version 2 of
9 02645926 balrog
 * the License, or (at your option) any later version.
10 02645926 balrog
 *
11 02645926 balrog
 * This program is distributed in the hope that it will be useful,
12 02645926 balrog
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 02645926 balrog
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14 02645926 balrog
 * GNU General Public License for more details.
15 02645926 balrog
 *
16 fad6cb1a aurel32
 * You should have received a copy of the GNU General Public License along
17 fad6cb1a aurel32
 * with this program; if not, write to the Free Software Foundation, Inc.,
18 fad6cb1a aurel32
 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
19 02645926 balrog
 */
20 87ecb68b pbrook
#include "hw.h"
21 87ecb68b pbrook
#include "i2c.h"
22 87ecb68b pbrook
#include "omap.h"
23 02645926 balrog
24 02645926 balrog
struct omap_i2c_s {
25 02645926 balrog
    qemu_irq irq;
26 02645926 balrog
    qemu_irq drq[2];
27 02645926 balrog
    i2c_slave slave;
28 02645926 balrog
    i2c_bus *bus;
29 02645926 balrog
30 29885477 balrog
    uint8_t revision;
31 02645926 balrog
    uint8_t mask;
32 02645926 balrog
    uint16_t stat;
33 02645926 balrog
    uint16_t dma;
34 02645926 balrog
    uint16_t count;
35 02645926 balrog
    int count_cur;
36 02645926 balrog
    uint32_t fifo;
37 02645926 balrog
    int rxlen;
38 02645926 balrog
    int txlen;
39 02645926 balrog
    uint16_t control;
40 02645926 balrog
    uint16_t addr[2];
41 02645926 balrog
    uint8_t divider;
42 02645926 balrog
    uint8_t times[2];
43 02645926 balrog
    uint16_t test;
44 02645926 balrog
};
45 02645926 balrog
46 29885477 balrog
#define OMAP2_INTR_REV        0x34
47 29885477 balrog
#define OMAP2_GC_REV        0x34
48 29885477 balrog
49 02645926 balrog
static void omap_i2c_interrupts_update(struct omap_i2c_s *s)
50 02645926 balrog
{
51 02645926 balrog
    qemu_set_irq(s->irq, s->stat & s->mask);
52 02645926 balrog
    if ((s->dma >> 15) & 1)                                        /* RDMA_EN */
53 02645926 balrog
        qemu_set_irq(s->drq[0], (s->stat >> 3) & 1);                /* RRDY */
54 02645926 balrog
    if ((s->dma >> 7) & 1)                                        /* XDMA_EN */
55 02645926 balrog
        qemu_set_irq(s->drq[1], (s->stat >> 4) & 1);                /* XRDY */
56 02645926 balrog
}
57 02645926 balrog
58 02645926 balrog
/* These are only stubs now.  */
59 02645926 balrog
static void omap_i2c_event(i2c_slave *i2c, enum i2c_event event)
60 02645926 balrog
{
61 02645926 balrog
    struct omap_i2c_s *s = (struct omap_i2c_s *) i2c;
62 02645926 balrog
63 02645926 balrog
    if ((~s->control >> 15) & 1)                                /* I2C_EN */
64 02645926 balrog
        return;
65 02645926 balrog
66 02645926 balrog
    switch (event) {
67 02645926 balrog
    case I2C_START_SEND:
68 02645926 balrog
    case I2C_START_RECV:
69 02645926 balrog
        s->stat |= 1 << 9;                                        /* AAS */
70 02645926 balrog
        break;
71 02645926 balrog
    case I2C_FINISH:
72 02645926 balrog
        s->stat |= 1 << 2;                                        /* ARDY */
73 02645926 balrog
        break;
74 02645926 balrog
    case I2C_NACK:
75 02645926 balrog
        s->stat |= 1 << 1;                                        /* NACK */
76 02645926 balrog
        break;
77 02645926 balrog
    }
78 02645926 balrog
79 02645926 balrog
    omap_i2c_interrupts_update(s);
80 02645926 balrog
}
81 02645926 balrog
82 02645926 balrog
static int omap_i2c_rx(i2c_slave *i2c)
83 02645926 balrog
{
84 02645926 balrog
    struct omap_i2c_s *s = (struct omap_i2c_s *) i2c;
85 02645926 balrog
    uint8_t ret = 0;
86 02645926 balrog
87 02645926 balrog
    if ((~s->control >> 15) & 1)                                /* I2C_EN */
88 02645926 balrog
        return -1;
89 02645926 balrog
90 02645926 balrog
    if (s->txlen)
91 02645926 balrog
        ret = s->fifo >> ((-- s->txlen) << 3) & 0xff;
92 02645926 balrog
    else
93 02645926 balrog
        s->stat |= 1 << 10;                                        /* XUDF */
94 02645926 balrog
    s->stat |= 1 << 4;                                                /* XRDY */
95 02645926 balrog
96 02645926 balrog
    omap_i2c_interrupts_update(s);
97 02645926 balrog
    return ret;
98 02645926 balrog
}
99 02645926 balrog
100 02645926 balrog
static int omap_i2c_tx(i2c_slave *i2c, uint8_t data)
101 02645926 balrog
{
102 02645926 balrog
    struct omap_i2c_s *s = (struct omap_i2c_s *) i2c;
103 02645926 balrog
104 02645926 balrog
    if ((~s->control >> 15) & 1)                                /* I2C_EN */
105 02645926 balrog
        return 1;
106 02645926 balrog
107 02645926 balrog
    if (s->rxlen < 4)
108 02645926 balrog
        s->fifo |= data << ((s->rxlen ++) << 3);
109 02645926 balrog
    else
110 02645926 balrog
        s->stat |= 1 << 11;                                        /* ROVR */
111 02645926 balrog
    s->stat |= 1 << 3;                                                /* RRDY */
112 02645926 balrog
113 02645926 balrog
    omap_i2c_interrupts_update(s);
114 02645926 balrog
    return 1;
115 02645926 balrog
}
116 02645926 balrog
117 02645926 balrog
static void omap_i2c_fifo_run(struct omap_i2c_s *s)
118 02645926 balrog
{
119 02645926 balrog
    int ack = 1;
120 02645926 balrog
121 02645926 balrog
    if (!i2c_bus_busy(s->bus))
122 02645926 balrog
        return;
123 02645926 balrog
124 02645926 balrog
    if ((s->control >> 2) & 1) {                                /* RM */
125 02645926 balrog
        if ((s->control >> 1) & 1) {                                /* STP */
126 02645926 balrog
            i2c_end_transfer(s->bus);
127 02645926 balrog
            s->control &= ~(1 << 1);                                /* STP */
128 02645926 balrog
            s->count_cur = s->count;
129 29885477 balrog
            s->txlen = 0;
130 02645926 balrog
        } else if ((s->control >> 9) & 1) {                        /* TRX */
131 02645926 balrog
            while (ack && s->txlen)
132 02645926 balrog
                ack = (i2c_send(s->bus,
133 02645926 balrog
                                        (s->fifo >> ((-- s->txlen) << 3)) &
134 02645926 balrog
                                        0xff) >= 0);
135 02645926 balrog
            s->stat |= 1 << 4;                                        /* XRDY */
136 02645926 balrog
        } else {
137 02645926 balrog
            while (s->rxlen < 4)
138 02645926 balrog
                s->fifo |= i2c_recv(s->bus) << ((s->rxlen ++) << 3);
139 02645926 balrog
            s->stat |= 1 << 3;                                        /* RRDY */
140 02645926 balrog
        }
141 02645926 balrog
    } else {
142 02645926 balrog
        if ((s->control >> 9) & 1) {                                /* TRX */
143 02645926 balrog
            while (ack && s->count_cur && s->txlen) {
144 02645926 balrog
                ack = (i2c_send(s->bus,
145 02645926 balrog
                                        (s->fifo >> ((-- s->txlen) << 3)) &
146 02645926 balrog
                                        0xff) >= 0);
147 02645926 balrog
                s->count_cur --;
148 02645926 balrog
            }
149 02645926 balrog
            if (ack && s->count_cur)
150 02645926 balrog
                s->stat |= 1 << 4;                                /* XRDY */
151 827df9f3 balrog
            else
152 827df9f3 balrog
                s->stat &= ~(1 << 4);                                /* XRDY */
153 02645926 balrog
            if (!s->count_cur) {
154 02645926 balrog
                s->stat |= 1 << 2;                                /* ARDY */
155 02645926 balrog
                s->control &= ~(1 << 10);                        /* MST */
156 02645926 balrog
            }
157 02645926 balrog
        } else {
158 02645926 balrog
            while (s->count_cur && s->rxlen < 4) {
159 02645926 balrog
                s->fifo |= i2c_recv(s->bus) << ((s->rxlen ++) << 3);
160 02645926 balrog
                s->count_cur --;
161 02645926 balrog
            }
162 02645926 balrog
            if (s->rxlen)
163 02645926 balrog
                s->stat |= 1 << 3;                                /* RRDY */
164 827df9f3 balrog
            else
165 827df9f3 balrog
                s->stat &= ~(1 << 3);                                /* RRDY */
166 02645926 balrog
        }
167 02645926 balrog
        if (!s->count_cur) {
168 02645926 balrog
            if ((s->control >> 1) & 1) {                        /* STP */
169 02645926 balrog
                i2c_end_transfer(s->bus);
170 02645926 balrog
                s->control &= ~(1 << 1);                        /* STP */
171 02645926 balrog
                s->count_cur = s->count;
172 29885477 balrog
                s->txlen = 0;
173 02645926 balrog
            } else {
174 02645926 balrog
                s->stat |= 1 << 2;                                /* ARDY */
175 02645926 balrog
                s->control &= ~(1 << 10);                        /* MST */
176 02645926 balrog
            }
177 02645926 balrog
        }
178 02645926 balrog
    }
179 02645926 balrog
180 02645926 balrog
    s->stat |= (!ack) << 1;                                        /* NACK */
181 02645926 balrog
    if (!ack)
182 02645926 balrog
        s->control &= ~(1 << 1);                                /* STP */
183 02645926 balrog
}
184 02645926 balrog
185 02645926 balrog
void omap_i2c_reset(struct omap_i2c_s *s)
186 02645926 balrog
{
187 02645926 balrog
    s->mask = 0;
188 02645926 balrog
    s->stat = 0;
189 02645926 balrog
    s->dma = 0;
190 02645926 balrog
    s->count = 0;
191 02645926 balrog
    s->count_cur = 0;
192 02645926 balrog
    s->fifo = 0;
193 02645926 balrog
    s->rxlen = 0;
194 02645926 balrog
    s->txlen = 0;
195 02645926 balrog
    s->control = 0;
196 02645926 balrog
    s->addr[0] = 0;
197 02645926 balrog
    s->addr[1] = 0;
198 02645926 balrog
    s->divider = 0;
199 02645926 balrog
    s->times[0] = 0;
200 02645926 balrog
    s->times[1] = 0;
201 02645926 balrog
    s->test = 0;
202 02645926 balrog
}
203 02645926 balrog
204 02645926 balrog
static uint32_t omap_i2c_read(void *opaque, target_phys_addr_t addr)
205 02645926 balrog
{
206 02645926 balrog
    struct omap_i2c_s *s = (struct omap_i2c_s *) opaque;
207 cf965d24 balrog
    int offset = addr & OMAP_MPUI_REG_MASK;
208 02645926 balrog
    uint16_t ret;
209 02645926 balrog
210 02645926 balrog
    switch (offset) {
211 02645926 balrog
    case 0x00:        /* I2C_REV */
212 29885477 balrog
        return s->revision;                                        /* REV */
213 02645926 balrog
214 02645926 balrog
    case 0x04:        /* I2C_IE */
215 02645926 balrog
        return s->mask;
216 02645926 balrog
217 02645926 balrog
    case 0x08:        /* I2C_STAT */
218 02645926 balrog
        return s->stat | (i2c_bus_busy(s->bus) << 12);
219 02645926 balrog
220 02645926 balrog
    case 0x0c:        /* I2C_IV */
221 29885477 balrog
        if (s->revision >= OMAP2_INTR_REV)
222 29885477 balrog
            break;
223 02645926 balrog
        ret = ffs(s->stat & s->mask);
224 02645926 balrog
        if (ret)
225 02645926 balrog
            s->stat ^= 1 << (ret - 1);
226 02645926 balrog
        omap_i2c_interrupts_update(s);
227 02645926 balrog
        return ret;
228 02645926 balrog
229 29885477 balrog
    case 0x10:        /* I2C_SYSS */
230 29885477 balrog
        return (s->control >> 15) & 1;                                /* I2C_EN */
231 29885477 balrog
232 02645926 balrog
    case 0x14:        /* I2C_BUF */
233 02645926 balrog
        return s->dma;
234 02645926 balrog
235 02645926 balrog
    case 0x18:        /* I2C_CNT */
236 02645926 balrog
        return s->count_cur;                                        /* DCOUNT */
237 02645926 balrog
238 02645926 balrog
    case 0x1c:        /* I2C_DATA */
239 02645926 balrog
        ret = 0;
240 02645926 balrog
        if (s->control & (1 << 14)) {                                /* BE */
241 02645926 balrog
            ret |= ((s->fifo >> 0) & 0xff) << 8;
242 02645926 balrog
            ret |= ((s->fifo >> 8) & 0xff) << 0;
243 02645926 balrog
        } else {
244 02645926 balrog
            ret |= ((s->fifo >> 8) & 0xff) << 8;
245 02645926 balrog
            ret |= ((s->fifo >> 0) & 0xff) << 0;
246 02645926 balrog
        }
247 02645926 balrog
        if (s->rxlen == 1) {
248 02645926 balrog
            s->stat |= 1 << 15;                                        /* SBD */
249 02645926 balrog
            s->rxlen = 0;
250 02645926 balrog
        } else if (s->rxlen > 1) {
251 02645926 balrog
            if (s->rxlen > 2)
252 02645926 balrog
                s->fifo >>= 16;
253 02645926 balrog
            s->rxlen -= 2;
254 02645926 balrog
        } else
255 02645926 balrog
            /* XXX: remote access (qualifier) error - what's that?  */;
256 02645926 balrog
        if (!s->rxlen) {
257 29885477 balrog
            s->stat &= ~(1 << 3);                                /* RRDY */
258 02645926 balrog
            if (((s->control >> 10) & 1) &&                        /* MST */
259 02645926 balrog
                            ((~s->control >> 9) & 1)) {                /* TRX */
260 02645926 balrog
                s->stat |= 1 << 2;                                /* ARDY */
261 02645926 balrog
                s->control &= ~(1 << 10);                        /* MST */
262 02645926 balrog
            }
263 02645926 balrog
        }
264 02645926 balrog
        s->stat &= ~(1 << 11);                                        /* ROVR */
265 02645926 balrog
        omap_i2c_fifo_run(s);
266 02645926 balrog
        omap_i2c_interrupts_update(s);
267 02645926 balrog
        return ret;
268 02645926 balrog
269 29885477 balrog
    case 0x20:        /* I2C_SYSC */
270 29885477 balrog
        return 0;
271 29885477 balrog
272 02645926 balrog
    case 0x24:        /* I2C_CON */
273 02645926 balrog
        return s->control;
274 02645926 balrog
275 02645926 balrog
    case 0x28:        /* I2C_OA */
276 02645926 balrog
        return s->addr[0];
277 02645926 balrog
278 02645926 balrog
    case 0x2c:        /* I2C_SA */
279 02645926 balrog
        return s->addr[1];
280 02645926 balrog
281 02645926 balrog
    case 0x30:        /* I2C_PSC */
282 02645926 balrog
        return s->divider;
283 02645926 balrog
284 02645926 balrog
    case 0x34:        /* I2C_SCLL */
285 02645926 balrog
        return s->times[0];
286 02645926 balrog
287 02645926 balrog
    case 0x38:        /* I2C_SCLH */
288 02645926 balrog
        return s->times[1];
289 02645926 balrog
290 02645926 balrog
    case 0x3c:        /* I2C_SYSTEST */
291 02645926 balrog
        if (s->test & (1 << 15)) {                                /* ST_EN */
292 02645926 balrog
            s->test ^= 0xa;
293 02645926 balrog
            return s->test;
294 02645926 balrog
        } else
295 02645926 balrog
            return s->test & ~0x300f;
296 02645926 balrog
    }
297 02645926 balrog
298 02645926 balrog
    OMAP_BAD_REG(addr);
299 02645926 balrog
    return 0;
300 02645926 balrog
}
301 02645926 balrog
302 02645926 balrog
static void omap_i2c_write(void *opaque, target_phys_addr_t addr,
303 02645926 balrog
                uint32_t value)
304 02645926 balrog
{
305 02645926 balrog
    struct omap_i2c_s *s = (struct omap_i2c_s *) opaque;
306 cf965d24 balrog
    int offset = addr & OMAP_MPUI_REG_MASK;
307 02645926 balrog
    int nack;
308 02645926 balrog
309 02645926 balrog
    switch (offset) {
310 02645926 balrog
    case 0x00:        /* I2C_REV */
311 02645926 balrog
    case 0x0c:        /* I2C_IV */
312 29885477 balrog
    case 0x10:        /* I2C_SYSS */
313 29885477 balrog
        OMAP_RO_REG(addr);
314 02645926 balrog
        return;
315 02645926 balrog
316 02645926 balrog
    case 0x04:        /* I2C_IE */
317 29885477 balrog
        s->mask = value & (s->revision < OMAP2_GC_REV ? 0x1f : 0x3f);
318 29885477 balrog
        break;
319 29885477 balrog
320 29885477 balrog
    case 0x08:        /* I2C_STAT */
321 29885477 balrog
        if (s->revision < OMAP2_INTR_REV) {
322 29885477 balrog
            OMAP_RO_REG(addr);
323 29885477 balrog
            return;
324 29885477 balrog
        }
325 29885477 balrog
326 827df9f3 balrog
        /* RRDY and XRDY are reset by hardware. (in all versions???) */
327 827df9f3 balrog
        s->stat &= ~(value & 0x27);
328 29885477 balrog
        omap_i2c_interrupts_update(s);
329 02645926 balrog
        break;
330 02645926 balrog
331 02645926 balrog
    case 0x14:        /* I2C_BUF */
332 02645926 balrog
        s->dma = value & 0x8080;
333 02645926 balrog
        if (value & (1 << 15))                                        /* RDMA_EN */
334 02645926 balrog
            s->mask &= ~(1 << 3);                                /* RRDY_IE */
335 02645926 balrog
        if (value & (1 << 7))                                        /* XDMA_EN */
336 02645926 balrog
            s->mask &= ~(1 << 4);                                /* XRDY_IE */
337 02645926 balrog
        break;
338 02645926 balrog
339 02645926 balrog
    case 0x18:        /* I2C_CNT */
340 02645926 balrog
        s->count = value;                                        /* DCOUNT */
341 02645926 balrog
        break;
342 02645926 balrog
343 02645926 balrog
    case 0x1c:        /* I2C_DATA */
344 02645926 balrog
        if (s->txlen > 2) {
345 02645926 balrog
            /* XXX: remote access (qualifier) error - what's that?  */
346 02645926 balrog
            break;
347 02645926 balrog
        }
348 02645926 balrog
        s->fifo <<= 16;
349 02645926 balrog
        s->txlen += 2;
350 02645926 balrog
        if (s->control & (1 << 14)) {                                /* BE */
351 02645926 balrog
            s->fifo |= ((value >> 8) & 0xff) << 8;
352 02645926 balrog
            s->fifo |= ((value >> 0) & 0xff) << 0;
353 02645926 balrog
        } else {
354 02645926 balrog
            s->fifo |= ((value >> 0) & 0xff) << 8;
355 02645926 balrog
            s->fifo |= ((value >> 8) & 0xff) << 0;
356 02645926 balrog
        }
357 02645926 balrog
        s->stat &= ~(1 << 10);                                        /* XUDF */
358 02645926 balrog
        if (s->txlen > 2)
359 02645926 balrog
            s->stat &= ~(1 << 4);                                /* XRDY */
360 02645926 balrog
        omap_i2c_fifo_run(s);
361 02645926 balrog
        omap_i2c_interrupts_update(s);
362 02645926 balrog
        break;
363 02645926 balrog
364 29885477 balrog
    case 0x20:        /* I2C_SYSC */
365 29885477 balrog
        if (s->revision < OMAP2_INTR_REV) {
366 29885477 balrog
            OMAP_BAD_REG(addr);
367 29885477 balrog
            return;
368 29885477 balrog
        }
369 29885477 balrog
370 29885477 balrog
        if (value & 2)
371 29885477 balrog
            omap_i2c_reset(s);
372 29885477 balrog
        break;
373 29885477 balrog
374 02645926 balrog
    case 0x24:        /* I2C_CON */
375 29885477 balrog
        s->control = value & 0xcf87;
376 02645926 balrog
        if (~value & (1 << 15)) {                                /* I2C_EN */
377 29885477 balrog
            if (s->revision < OMAP2_INTR_REV)
378 29885477 balrog
                omap_i2c_reset(s);
379 02645926 balrog
            break;
380 02645926 balrog
        }
381 29885477 balrog
        if ((value & (1 << 15)) && !(value & (1 << 10))) {        /* MST */
382 827df9f3 balrog
            fprintf(stderr, "%s: I^2C slave mode not supported\n",
383 827df9f3 balrog
                            __FUNCTION__);
384 02645926 balrog
            break;
385 02645926 balrog
        }
386 29885477 balrog
        if ((value & (1 << 15)) && value & (1 << 8)) {                /* XA */
387 827df9f3 balrog
            fprintf(stderr, "%s: 10-bit addressing mode not supported\n",
388 827df9f3 balrog
                            __FUNCTION__);
389 02645926 balrog
            break;
390 02645926 balrog
        }
391 29885477 balrog
        if ((value & (1 << 15)) && value & (1 << 0)) {                /* STT */
392 02645926 balrog
            nack = !!i2c_start_transfer(s->bus, s->addr[1],        /* SA */
393 02645926 balrog
                            (~value >> 9) & 1);                        /* TRX */
394 02645926 balrog
            s->stat |= nack << 1;                                /* NACK */
395 02645926 balrog
            s->control &= ~(1 << 0);                                /* STT */
396 51fec3cc balrog
            s->fifo = 0;
397 02645926 balrog
            if (nack)
398 02645926 balrog
                s->control &= ~(1 << 1);                        /* STP */
399 29885477 balrog
            else {
400 29885477 balrog
                s->count_cur = s->count;
401 02645926 balrog
                omap_i2c_fifo_run(s);
402 29885477 balrog
            }
403 02645926 balrog
            omap_i2c_interrupts_update(s);
404 02645926 balrog
        }
405 02645926 balrog
        break;
406 02645926 balrog
407 02645926 balrog
    case 0x28:        /* I2C_OA */
408 02645926 balrog
        s->addr[0] = value & 0x3ff;
409 02645926 balrog
        i2c_set_slave_address(&s->slave, value & 0x7f);
410 02645926 balrog
        break;
411 02645926 balrog
412 02645926 balrog
    case 0x2c:        /* I2C_SA */
413 02645926 balrog
        s->addr[1] = value & 0x3ff;
414 02645926 balrog
        break;
415 02645926 balrog
416 02645926 balrog
    case 0x30:        /* I2C_PSC */
417 02645926 balrog
        s->divider = value;
418 02645926 balrog
        break;
419 02645926 balrog
420 02645926 balrog
    case 0x34:        /* I2C_SCLL */
421 02645926 balrog
        s->times[0] = value;
422 02645926 balrog
        break;
423 02645926 balrog
424 02645926 balrog
    case 0x38:        /* I2C_SCLH */
425 02645926 balrog
        s->times[1] = value;
426 02645926 balrog
        break;
427 02645926 balrog
428 02645926 balrog
    case 0x3c:        /* I2C_SYSTEST */
429 29885477 balrog
        s->test = value & 0xf80f;
430 29885477 balrog
        if (value & (1 << 11))                                        /* SBB */
431 29885477 balrog
            if (s->revision >= OMAP2_INTR_REV) {
432 29885477 balrog
                s->stat |= 0x3f;
433 29885477 balrog
                omap_i2c_interrupts_update(s);
434 29885477 balrog
            }
435 02645926 balrog
        if (value & (1 << 15))                                        /* ST_EN */
436 827df9f3 balrog
            fprintf(stderr, "%s: System Test not supported\n", __FUNCTION__);
437 02645926 balrog
        break;
438 02645926 balrog
439 02645926 balrog
    default:
440 02645926 balrog
        OMAP_BAD_REG(addr);
441 02645926 balrog
        return;
442 02645926 balrog
    }
443 02645926 balrog
}
444 02645926 balrog
445 29885477 balrog
static void omap_i2c_writeb(void *opaque, target_phys_addr_t addr,
446 29885477 balrog
                uint32_t value)
447 29885477 balrog
{
448 29885477 balrog
    struct omap_i2c_s *s = (struct omap_i2c_s *) opaque;
449 29885477 balrog
    int offset = addr & OMAP_MPUI_REG_MASK;
450 29885477 balrog
451 29885477 balrog
    switch (offset) {
452 29885477 balrog
    case 0x1c:        /* I2C_DATA */
453 29885477 balrog
        if (s->txlen > 2) {
454 29885477 balrog
            /* XXX: remote access (qualifier) error - what's that?  */
455 29885477 balrog
            break;
456 29885477 balrog
        }
457 29885477 balrog
        s->fifo <<= 8;
458 29885477 balrog
        s->txlen += 1;
459 29885477 balrog
        s->fifo |= value & 0xff;
460 29885477 balrog
        s->stat &= ~(1 << 10);                                        /* XUDF */
461 29885477 balrog
        if (s->txlen > 2)
462 29885477 balrog
            s->stat &= ~(1 << 4);                                /* XRDY */
463 29885477 balrog
        omap_i2c_fifo_run(s);
464 29885477 balrog
        omap_i2c_interrupts_update(s);
465 29885477 balrog
        break;
466 29885477 balrog
467 29885477 balrog
    default:
468 29885477 balrog
        OMAP_BAD_REG(addr);
469 29885477 balrog
        return;
470 29885477 balrog
    }
471 29885477 balrog
}
472 29885477 balrog
473 02645926 balrog
static CPUReadMemoryFunc *omap_i2c_readfn[] = {
474 02645926 balrog
    omap_badwidth_read16,
475 02645926 balrog
    omap_i2c_read,
476 02645926 balrog
    omap_badwidth_read16,
477 02645926 balrog
};
478 02645926 balrog
479 02645926 balrog
static CPUWriteMemoryFunc *omap_i2c_writefn[] = {
480 29885477 balrog
    omap_i2c_writeb,        /* Only the last fifo write can be 8 bit.  */
481 02645926 balrog
    omap_i2c_write,
482 29885477 balrog
    omap_badwidth_write16,
483 02645926 balrog
};
484 02645926 balrog
485 02645926 balrog
struct omap_i2c_s *omap_i2c_init(target_phys_addr_t base,
486 02645926 balrog
                qemu_irq irq, qemu_irq *dma, omap_clk clk)
487 02645926 balrog
{
488 02645926 balrog
    int iomemtype;
489 02645926 balrog
    struct omap_i2c_s *s = (struct omap_i2c_s *)
490 02645926 balrog
            qemu_mallocz(sizeof(struct omap_i2c_s));
491 02645926 balrog
492 29885477 balrog
    /* TODO: set a value greater or equal to real hardware */
493 29885477 balrog
    s->revision = 0x11;
494 02645926 balrog
    s->irq = irq;
495 02645926 balrog
    s->drq[0] = dma[0];
496 02645926 balrog
    s->drq[1] = dma[1];
497 02645926 balrog
    s->slave.event = omap_i2c_event;
498 02645926 balrog
    s->slave.recv = omap_i2c_rx;
499 02645926 balrog
    s->slave.send = omap_i2c_tx;
500 02645926 balrog
    s->bus = i2c_init_bus();
501 02645926 balrog
    omap_i2c_reset(s);
502 02645926 balrog
503 02645926 balrog
    iomemtype = cpu_register_io_memory(0, omap_i2c_readfn,
504 02645926 balrog
                    omap_i2c_writefn, s);
505 8da3ff18 pbrook
    cpu_register_physical_memory(base, 0x800, iomemtype);
506 02645926 balrog
507 02645926 balrog
    return s;
508 02645926 balrog
}
509 02645926 balrog
510 29885477 balrog
struct omap_i2c_s *omap2_i2c_init(struct omap_target_agent_s *ta,
511 29885477 balrog
                qemu_irq irq, qemu_irq *dma, omap_clk fclk, omap_clk iclk)
512 29885477 balrog
{
513 29885477 balrog
    int iomemtype;
514 29885477 balrog
    struct omap_i2c_s *s = (struct omap_i2c_s *)
515 29885477 balrog
            qemu_mallocz(sizeof(struct omap_i2c_s));
516 29885477 balrog
517 29885477 balrog
    s->revision = 0x34;
518 29885477 balrog
    s->irq = irq;
519 29885477 balrog
    s->drq[0] = dma[0];
520 29885477 balrog
    s->drq[1] = dma[1];
521 29885477 balrog
    s->slave.event = omap_i2c_event;
522 29885477 balrog
    s->slave.recv = omap_i2c_rx;
523 29885477 balrog
    s->slave.send = omap_i2c_tx;
524 29885477 balrog
    s->bus = i2c_init_bus();
525 29885477 balrog
    omap_i2c_reset(s);
526 29885477 balrog
527 c66fb5bc balrog
    iomemtype = l4_register_io_memory(0, omap_i2c_readfn,
528 29885477 balrog
                    omap_i2c_writefn, s);
529 8da3ff18 pbrook
    omap_l4_attach(ta, 0, iomemtype);
530 29885477 balrog
531 29885477 balrog
    return s;
532 29885477 balrog
}
533 29885477 balrog
534 02645926 balrog
i2c_bus *omap_i2c_bus(struct omap_i2c_s *s)
535 02645926 balrog
{
536 02645926 balrog
    return s->bus;
537 02645926 balrog
}