Statistics
| Branch: | Revision:

root / hw / sun4m.c @ 269eba07

History | View | Annotate | Download (53.8 kB)

1 420557e8 bellard
/*
2 ee76f82e blueswir1
 * QEMU Sun4m & Sun4d & Sun4c System Emulator
3 5fafdf24 ths
 *
4 b81b3b10 bellard
 * Copyright (c) 2003-2005 Fabrice Bellard
5 5fafdf24 ths
 *
6 420557e8 bellard
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 420557e8 bellard
 * of this software and associated documentation files (the "Software"), to deal
8 420557e8 bellard
 * in the Software without restriction, including without limitation the rights
9 420557e8 bellard
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 420557e8 bellard
 * copies of the Software, and to permit persons to whom the Software is
11 420557e8 bellard
 * furnished to do so, subject to the following conditions:
12 420557e8 bellard
 *
13 420557e8 bellard
 * The above copyright notice and this permission notice shall be included in
14 420557e8 bellard
 * all copies or substantial portions of the Software.
15 420557e8 bellard
 *
16 420557e8 bellard
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 420557e8 bellard
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 420557e8 bellard
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 420557e8 bellard
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 420557e8 bellard
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 420557e8 bellard
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 420557e8 bellard
 * THE SOFTWARE.
23 420557e8 bellard
 */
24 9d07d757 Paul Brook
#include "sysbus.h"
25 87ecb68b pbrook
#include "qemu-timer.h"
26 87ecb68b pbrook
#include "sun4m.h"
27 87ecb68b pbrook
#include "nvram.h"
28 87ecb68b pbrook
#include "sparc32_dma.h"
29 87ecb68b pbrook
#include "fdc.h"
30 87ecb68b pbrook
#include "sysemu.h"
31 87ecb68b pbrook
#include "net.h"
32 87ecb68b pbrook
#include "boards.h"
33 d2c63fc1 blueswir1
#include "firmware_abi.h"
34 1cd3af54 Gerd Hoffmann
#include "esp.h"
35 22548760 blueswir1
#include "pc.h"
36 22548760 blueswir1
#include "isa.h"
37 3cce6243 blueswir1
#include "fw_cfg.h"
38 b4ed08e0 blueswir1
#include "escc.h"
39 4b48bf05 Blue Swirl
#include "qdev-addr.h"
40 ca20cf32 Blue Swirl
#include "loader.h"
41 ca20cf32 Blue Swirl
#include "elf.h"
42 d2c63fc1 blueswir1
43 b3a23197 blueswir1
//#define DEBUG_IRQ
44 420557e8 bellard
45 36cd9210 blueswir1
/*
46 36cd9210 blueswir1
 * Sun4m architecture was used in the following machines:
47 36cd9210 blueswir1
 *
48 36cd9210 blueswir1
 * SPARCserver 6xxMP/xx
49 77f193da blueswir1
 * SPARCclassic (SPARCclassic Server)(SPARCstation LC) (4/15),
50 77f193da blueswir1
 * SPARCclassic X (4/10)
51 36cd9210 blueswir1
 * SPARCstation LX/ZX (4/30)
52 36cd9210 blueswir1
 * SPARCstation Voyager
53 36cd9210 blueswir1
 * SPARCstation 10/xx, SPARCserver 10/xx
54 36cd9210 blueswir1
 * SPARCstation 5, SPARCserver 5
55 36cd9210 blueswir1
 * SPARCstation 20/xx, SPARCserver 20
56 36cd9210 blueswir1
 * SPARCstation 4
57 36cd9210 blueswir1
 *
58 7d85892b blueswir1
 * Sun4d architecture was used in the following machines:
59 7d85892b blueswir1
 *
60 7d85892b blueswir1
 * SPARCcenter 2000
61 7d85892b blueswir1
 * SPARCserver 1000
62 7d85892b blueswir1
 *
63 ee76f82e blueswir1
 * Sun4c architecture was used in the following machines:
64 ee76f82e blueswir1
 * SPARCstation 1/1+, SPARCserver 1/1+
65 ee76f82e blueswir1
 * SPARCstation SLC
66 ee76f82e blueswir1
 * SPARCstation IPC
67 ee76f82e blueswir1
 * SPARCstation ELC
68 ee76f82e blueswir1
 * SPARCstation IPX
69 ee76f82e blueswir1
 *
70 36cd9210 blueswir1
 * See for example: http://www.sunhelp.org/faq/sunref1.html
71 36cd9210 blueswir1
 */
72 36cd9210 blueswir1
73 b3a23197 blueswir1
#ifdef DEBUG_IRQ
74 001faf32 Blue Swirl
#define DPRINTF(fmt, ...)                                       \
75 001faf32 Blue Swirl
    do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
76 b3a23197 blueswir1
#else
77 001faf32 Blue Swirl
#define DPRINTF(fmt, ...)
78 b3a23197 blueswir1
#endif
79 b3a23197 blueswir1
80 420557e8 bellard
#define KERNEL_LOAD_ADDR     0x00004000
81 b6f479d3 bellard
#define CMDLINE_ADDR         0x007ff000
82 713c45fa bellard
#define INITRD_LOAD_ADDR     0x00800000
83 a7227727 blueswir1
#define PROM_SIZE_MAX        (1024 * 1024)
84 40ce0a9a blueswir1
#define PROM_VADDR           0xffd00000
85 f930d07e blueswir1
#define PROM_FILENAME        "openbios-sparc32"
86 3cce6243 blueswir1
#define CFG_ADDR             0xd00000510ULL
87 fbfcf955 blueswir1
#define FW_CFG_SUN4M_DEPTH   (FW_CFG_ARCH_LOCAL + 0x00)
88 b8174937 bellard
89 ba3c64fb bellard
#define MAX_CPUS 16
90 b3a23197 blueswir1
#define MAX_PILS 16
91 420557e8 bellard
92 b4ed08e0 blueswir1
#define ESCC_CLOCK 4915200
93 b4ed08e0 blueswir1
94 8137cde8 blueswir1
struct sun4m_hwdef {
95 c227f099 Anthony Liguori
    target_phys_addr_t iommu_base, slavio_base;
96 c227f099 Anthony Liguori
    target_phys_addr_t intctl_base, counter_base, nvram_base, ms_kb_base;
97 c227f099 Anthony Liguori
    target_phys_addr_t serial_base, fd_base;
98 c5de386a Artyom Tarasenko
    target_phys_addr_t afx_base, idreg_base, dma_base, esp_base, le_base;
99 c227f099 Anthony Liguori
    target_phys_addr_t tcx_base, cs_base, apc_base, aux1_base, aux2_base;
100 c227f099 Anthony Liguori
    target_phys_addr_t ecc_base;
101 7eb0c8e8 blueswir1
    uint32_t ecc_version;
102 905fdcb5 blueswir1
    uint8_t nvram_machine_id;
103 905fdcb5 blueswir1
    uint16_t machine_id;
104 7fbfb139 blueswir1
    uint32_t iommu_version;
105 3ebf5aaf blueswir1
    uint64_t max_mem;
106 3ebf5aaf blueswir1
    const char * const default_cpu_model;
107 36cd9210 blueswir1
};
108 36cd9210 blueswir1
109 7d85892b blueswir1
#define MAX_IOUNITS 5
110 7d85892b blueswir1
111 7d85892b blueswir1
struct sun4d_hwdef {
112 c227f099 Anthony Liguori
    target_phys_addr_t iounit_bases[MAX_IOUNITS], slavio_base;
113 c227f099 Anthony Liguori
    target_phys_addr_t counter_base, nvram_base, ms_kb_base;
114 c227f099 Anthony Liguori
    target_phys_addr_t serial_base;
115 c227f099 Anthony Liguori
    target_phys_addr_t espdma_base, esp_base;
116 c227f099 Anthony Liguori
    target_phys_addr_t ledma_base, le_base;
117 c227f099 Anthony Liguori
    target_phys_addr_t tcx_base;
118 c227f099 Anthony Liguori
    target_phys_addr_t sbi_base;
119 905fdcb5 blueswir1
    uint8_t nvram_machine_id;
120 905fdcb5 blueswir1
    uint16_t machine_id;
121 7d85892b blueswir1
    uint32_t iounit_version;
122 7d85892b blueswir1
    uint64_t max_mem;
123 7d85892b blueswir1
    const char * const default_cpu_model;
124 7d85892b blueswir1
};
125 7d85892b blueswir1
126 8137cde8 blueswir1
struct sun4c_hwdef {
127 c227f099 Anthony Liguori
    target_phys_addr_t iommu_base, slavio_base;
128 c227f099 Anthony Liguori
    target_phys_addr_t intctl_base, counter_base, nvram_base, ms_kb_base;
129 c227f099 Anthony Liguori
    target_phys_addr_t serial_base, fd_base;
130 c227f099 Anthony Liguori
    target_phys_addr_t idreg_base, dma_base, esp_base, le_base;
131 c227f099 Anthony Liguori
    target_phys_addr_t tcx_base, aux1_base;
132 8137cde8 blueswir1
    uint8_t nvram_machine_id;
133 8137cde8 blueswir1
    uint16_t machine_id;
134 8137cde8 blueswir1
    uint32_t iommu_version;
135 8137cde8 blueswir1
    uint64_t max_mem;
136 8137cde8 blueswir1
    const char * const default_cpu_model;
137 8137cde8 blueswir1
};
138 8137cde8 blueswir1
139 6f7e9aec bellard
int DMA_get_channel_mode (int nchan)
140 6f7e9aec bellard
{
141 6f7e9aec bellard
    return 0;
142 6f7e9aec bellard
}
143 6f7e9aec bellard
int DMA_read_memory (int nchan, void *buf, int pos, int size)
144 6f7e9aec bellard
{
145 6f7e9aec bellard
    return 0;
146 6f7e9aec bellard
}
147 6f7e9aec bellard
int DMA_write_memory (int nchan, void *buf, int pos, int size)
148 6f7e9aec bellard
{
149 6f7e9aec bellard
    return 0;
150 6f7e9aec bellard
}
151 6f7e9aec bellard
void DMA_hold_DREQ (int nchan) {}
152 6f7e9aec bellard
void DMA_release_DREQ (int nchan) {}
153 6f7e9aec bellard
void DMA_schedule(int nchan) {}
154 6f7e9aec bellard
void DMA_init (int high_page_enable) {}
155 6f7e9aec bellard
void DMA_register_channel (int nchan,
156 6f7e9aec bellard
                           DMA_transfer_handler transfer_handler,
157 6f7e9aec bellard
                           void *opaque)
158 6f7e9aec bellard
{
159 6f7e9aec bellard
}
160 6f7e9aec bellard
161 513f789f blueswir1
static int fw_cfg_boot_set(void *opaque, const char *boot_device)
162 81864572 blueswir1
{
163 513f789f blueswir1
    fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
164 81864572 blueswir1
    return 0;
165 81864572 blueswir1
}
166 81864572 blueswir1
167 43a34704 Blue Swirl
static void nvram_init(M48t59State *nvram, uint8_t *macaddr,
168 43a34704 Blue Swirl
                       const char *cmdline, const char *boot_devices,
169 43a34704 Blue Swirl
                       ram_addr_t RAM_size, uint32_t kernel_size,
170 f930d07e blueswir1
                       int width, int height, int depth,
171 905fdcb5 blueswir1
                       int nvram_machine_id, const char *arch)
172 e80cfcfc bellard
{
173 d2c63fc1 blueswir1
    unsigned int i;
174 66508601 blueswir1
    uint32_t start, end;
175 d2c63fc1 blueswir1
    uint8_t image[0x1ff0];
176 d2c63fc1 blueswir1
    struct OpenBIOS_nvpart_v1 *part_header;
177 d2c63fc1 blueswir1
178 d2c63fc1 blueswir1
    memset(image, '\0', sizeof(image));
179 e80cfcfc bellard
180 513f789f blueswir1
    start = 0;
181 b6f479d3 bellard
182 66508601 blueswir1
    // OpenBIOS nvram variables
183 66508601 blueswir1
    // Variable partition
184 d2c63fc1 blueswir1
    part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
185 d2c63fc1 blueswir1
    part_header->signature = OPENBIOS_PART_SYSTEM;
186 363a37d5 blueswir1
    pstrcpy(part_header->name, sizeof(part_header->name), "system");
187 66508601 blueswir1
188 d2c63fc1 blueswir1
    end = start + sizeof(struct OpenBIOS_nvpart_v1);
189 66508601 blueswir1
    for (i = 0; i < nb_prom_envs; i++)
190 d2c63fc1 blueswir1
        end = OpenBIOS_set_var(image, end, prom_envs[i]);
191 d2c63fc1 blueswir1
192 d2c63fc1 blueswir1
    // End marker
193 d2c63fc1 blueswir1
    image[end++] = '\0';
194 66508601 blueswir1
195 66508601 blueswir1
    end = start + ((end - start + 15) & ~15);
196 d2c63fc1 blueswir1
    OpenBIOS_finish_partition(part_header, end - start);
197 66508601 blueswir1
198 66508601 blueswir1
    // free partition
199 66508601 blueswir1
    start = end;
200 d2c63fc1 blueswir1
    part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
201 d2c63fc1 blueswir1
    part_header->signature = OPENBIOS_PART_FREE;
202 363a37d5 blueswir1
    pstrcpy(part_header->name, sizeof(part_header->name), "free");
203 66508601 blueswir1
204 66508601 blueswir1
    end = 0x1fd0;
205 d2c63fc1 blueswir1
    OpenBIOS_finish_partition(part_header, end - start);
206 d2c63fc1 blueswir1
207 905fdcb5 blueswir1
    Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr,
208 905fdcb5 blueswir1
                    nvram_machine_id);
209 d2c63fc1 blueswir1
210 d2c63fc1 blueswir1
    for (i = 0; i < sizeof(image); i++)
211 d2c63fc1 blueswir1
        m48t59_write(nvram, i, image[i]);
212 e80cfcfc bellard
}
213 e80cfcfc bellard
214 d453c2c3 Blue Swirl
static DeviceState *slavio_intctl;
215 e80cfcfc bellard
216 376253ec aliguori
void pic_info(Monitor *mon)
217 e80cfcfc bellard
{
218 7d85892b blueswir1
    if (slavio_intctl)
219 376253ec aliguori
        slavio_pic_info(mon, slavio_intctl);
220 e80cfcfc bellard
}
221 e80cfcfc bellard
222 376253ec aliguori
void irq_info(Monitor *mon)
223 e80cfcfc bellard
{
224 7d85892b blueswir1
    if (slavio_intctl)
225 376253ec aliguori
        slavio_irq_info(mon, slavio_intctl);
226 e80cfcfc bellard
}
227 e80cfcfc bellard
228 327ac2e7 blueswir1
void cpu_check_irqs(CPUState *env)
229 327ac2e7 blueswir1
{
230 327ac2e7 blueswir1
    if (env->pil_in && (env->interrupt_index == 0 ||
231 327ac2e7 blueswir1
                        (env->interrupt_index & ~15) == TT_EXTINT)) {
232 327ac2e7 blueswir1
        unsigned int i;
233 327ac2e7 blueswir1
234 327ac2e7 blueswir1
        for (i = 15; i > 0; i--) {
235 327ac2e7 blueswir1
            if (env->pil_in & (1 << i)) {
236 327ac2e7 blueswir1
                int old_interrupt = env->interrupt_index;
237 327ac2e7 blueswir1
238 327ac2e7 blueswir1
                env->interrupt_index = TT_EXTINT | i;
239 f32d7ec5 blueswir1
                if (old_interrupt != env->interrupt_index) {
240 f32d7ec5 blueswir1
                    DPRINTF("Set CPU IRQ %d\n", i);
241 327ac2e7 blueswir1
                    cpu_interrupt(env, CPU_INTERRUPT_HARD);
242 f32d7ec5 blueswir1
                }
243 327ac2e7 blueswir1
                break;
244 327ac2e7 blueswir1
            }
245 327ac2e7 blueswir1
        }
246 327ac2e7 blueswir1
    } else if (!env->pil_in && (env->interrupt_index & ~15) == TT_EXTINT) {
247 f32d7ec5 blueswir1
        DPRINTF("Reset CPU IRQ %d\n", env->interrupt_index & 15);
248 327ac2e7 blueswir1
        env->interrupt_index = 0;
249 327ac2e7 blueswir1
        cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
250 327ac2e7 blueswir1
    }
251 327ac2e7 blueswir1
}
252 327ac2e7 blueswir1
253 b3a23197 blueswir1
static void cpu_set_irq(void *opaque, int irq, int level)
254 b3a23197 blueswir1
{
255 b3a23197 blueswir1
    CPUState *env = opaque;
256 b3a23197 blueswir1
257 b3a23197 blueswir1
    if (level) {
258 b3a23197 blueswir1
        DPRINTF("Raise CPU IRQ %d\n", irq);
259 b3a23197 blueswir1
        env->halted = 0;
260 327ac2e7 blueswir1
        env->pil_in |= 1 << irq;
261 327ac2e7 blueswir1
        cpu_check_irqs(env);
262 b3a23197 blueswir1
    } else {
263 b3a23197 blueswir1
        DPRINTF("Lower CPU IRQ %d\n", irq);
264 327ac2e7 blueswir1
        env->pil_in &= ~(1 << irq);
265 327ac2e7 blueswir1
        cpu_check_irqs(env);
266 b3a23197 blueswir1
    }
267 b3a23197 blueswir1
}
268 b3a23197 blueswir1
269 b3a23197 blueswir1
static void dummy_cpu_set_irq(void *opaque, int irq, int level)
270 b3a23197 blueswir1
{
271 b3a23197 blueswir1
}
272 b3a23197 blueswir1
273 c68ea704 bellard
static void main_cpu_reset(void *opaque)
274 c68ea704 bellard
{
275 c68ea704 bellard
    CPUState *env = opaque;
276 3d29fbef blueswir1
277 3d29fbef blueswir1
    cpu_reset(env);
278 3d29fbef blueswir1
    env->halted = 0;
279 3d29fbef blueswir1
}
280 3d29fbef blueswir1
281 3d29fbef blueswir1
static void secondary_cpu_reset(void *opaque)
282 3d29fbef blueswir1
{
283 3d29fbef blueswir1
    CPUState *env = opaque;
284 3d29fbef blueswir1
285 c68ea704 bellard
    cpu_reset(env);
286 3d29fbef blueswir1
    env->halted = 1;
287 c68ea704 bellard
}
288 c68ea704 bellard
289 6d0c293d blueswir1
static void cpu_halt_signal(void *opaque, int irq, int level)
290 6d0c293d blueswir1
{
291 6d0c293d blueswir1
    if (level && cpu_single_env)
292 6d0c293d blueswir1
        cpu_interrupt(cpu_single_env, CPU_INTERRUPT_HALT);
293 6d0c293d blueswir1
}
294 6d0c293d blueswir1
295 409dbce5 Aurelien Jarno
static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
296 409dbce5 Aurelien Jarno
{
297 409dbce5 Aurelien Jarno
    return addr - 0xf0000000ULL;
298 409dbce5 Aurelien Jarno
}
299 409dbce5 Aurelien Jarno
300 3ebf5aaf blueswir1
static unsigned long sun4m_load_kernel(const char *kernel_filename,
301 293f78bc blueswir1
                                       const char *initrd_filename,
302 c227f099 Anthony Liguori
                                       ram_addr_t RAM_size)
303 3ebf5aaf blueswir1
{
304 3ebf5aaf blueswir1
    int linux_boot;
305 3ebf5aaf blueswir1
    unsigned int i;
306 3ebf5aaf blueswir1
    long initrd_size, kernel_size;
307 3c178e72 Gerd Hoffmann
    uint8_t *ptr;
308 3ebf5aaf blueswir1
309 3ebf5aaf blueswir1
    linux_boot = (kernel_filename != NULL);
310 3ebf5aaf blueswir1
311 3ebf5aaf blueswir1
    kernel_size = 0;
312 3ebf5aaf blueswir1
    if (linux_boot) {
313 ca20cf32 Blue Swirl
        int bswap_needed;
314 ca20cf32 Blue Swirl
315 ca20cf32 Blue Swirl
#ifdef BSWAP_NEEDED
316 ca20cf32 Blue Swirl
        bswap_needed = 1;
317 ca20cf32 Blue Swirl
#else
318 ca20cf32 Blue Swirl
        bswap_needed = 0;
319 ca20cf32 Blue Swirl
#endif
320 409dbce5 Aurelien Jarno
        kernel_size = load_elf(kernel_filename, translate_kernel_address, NULL,
321 409dbce5 Aurelien Jarno
                               NULL, NULL, NULL, 1, ELF_MACHINE, 0);
322 3ebf5aaf blueswir1
        if (kernel_size < 0)
323 293f78bc blueswir1
            kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
324 ca20cf32 Blue Swirl
                                    RAM_size - KERNEL_LOAD_ADDR, bswap_needed,
325 ca20cf32 Blue Swirl
                                    TARGET_PAGE_SIZE);
326 3ebf5aaf blueswir1
        if (kernel_size < 0)
327 293f78bc blueswir1
            kernel_size = load_image_targphys(kernel_filename,
328 293f78bc blueswir1
                                              KERNEL_LOAD_ADDR,
329 293f78bc blueswir1
                                              RAM_size - KERNEL_LOAD_ADDR);
330 3ebf5aaf blueswir1
        if (kernel_size < 0) {
331 3ebf5aaf blueswir1
            fprintf(stderr, "qemu: could not load kernel '%s'\n",
332 3ebf5aaf blueswir1
                    kernel_filename);
333 3ebf5aaf blueswir1
            exit(1);
334 3ebf5aaf blueswir1
        }
335 3ebf5aaf blueswir1
336 3ebf5aaf blueswir1
        /* load initrd */
337 3ebf5aaf blueswir1
        initrd_size = 0;
338 3ebf5aaf blueswir1
        if (initrd_filename) {
339 293f78bc blueswir1
            initrd_size = load_image_targphys(initrd_filename,
340 293f78bc blueswir1
                                              INITRD_LOAD_ADDR,
341 293f78bc blueswir1
                                              RAM_size - INITRD_LOAD_ADDR);
342 3ebf5aaf blueswir1
            if (initrd_size < 0) {
343 3ebf5aaf blueswir1
                fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
344 3ebf5aaf blueswir1
                        initrd_filename);
345 3ebf5aaf blueswir1
                exit(1);
346 3ebf5aaf blueswir1
            }
347 3ebf5aaf blueswir1
        }
348 3ebf5aaf blueswir1
        if (initrd_size > 0) {
349 3ebf5aaf blueswir1
            for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
350 3c178e72 Gerd Hoffmann
                ptr = rom_ptr(KERNEL_LOAD_ADDR + i);
351 3c178e72 Gerd Hoffmann
                if (ldl_p(ptr) == 0x48647253) { // HdrS
352 3c178e72 Gerd Hoffmann
                    stl_p(ptr + 16, INITRD_LOAD_ADDR);
353 3c178e72 Gerd Hoffmann
                    stl_p(ptr + 20, initrd_size);
354 3ebf5aaf blueswir1
                    break;
355 3ebf5aaf blueswir1
                }
356 3ebf5aaf blueswir1
            }
357 3ebf5aaf blueswir1
        }
358 3ebf5aaf blueswir1
    }
359 3ebf5aaf blueswir1
    return kernel_size;
360 3ebf5aaf blueswir1
}
361 3ebf5aaf blueswir1
362 c227f099 Anthony Liguori
static void *iommu_init(target_phys_addr_t addr, uint32_t version, qemu_irq irq)
363 4b48bf05 Blue Swirl
{
364 4b48bf05 Blue Swirl
    DeviceState *dev;
365 4b48bf05 Blue Swirl
    SysBusDevice *s;
366 4b48bf05 Blue Swirl
367 4b48bf05 Blue Swirl
    dev = qdev_create(NULL, "iommu");
368 4b48bf05 Blue Swirl
    qdev_prop_set_uint32(dev, "version", version);
369 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
370 4b48bf05 Blue Swirl
    s = sysbus_from_qdev(dev);
371 4b48bf05 Blue Swirl
    sysbus_connect_irq(s, 0, irq);
372 4b48bf05 Blue Swirl
    sysbus_mmio_map(s, 0, addr);
373 4b48bf05 Blue Swirl
374 4b48bf05 Blue Swirl
    return s;
375 4b48bf05 Blue Swirl
}
376 4b48bf05 Blue Swirl
377 c227f099 Anthony Liguori
static void *sparc32_dma_init(target_phys_addr_t daddr, qemu_irq parent_irq,
378 74ff8d90 Blue Swirl
                              void *iommu, qemu_irq *dev_irq)
379 74ff8d90 Blue Swirl
{
380 74ff8d90 Blue Swirl
    DeviceState *dev;
381 74ff8d90 Blue Swirl
    SysBusDevice *s;
382 74ff8d90 Blue Swirl
383 74ff8d90 Blue Swirl
    dev = qdev_create(NULL, "sparc32_dma");
384 74ff8d90 Blue Swirl
    qdev_prop_set_ptr(dev, "iommu_opaque", iommu);
385 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
386 74ff8d90 Blue Swirl
    s = sysbus_from_qdev(dev);
387 74ff8d90 Blue Swirl
    sysbus_connect_irq(s, 0, parent_irq);
388 74ff8d90 Blue Swirl
    *dev_irq = qdev_get_gpio_in(dev, 0);
389 74ff8d90 Blue Swirl
    sysbus_mmio_map(s, 0, daddr);
390 74ff8d90 Blue Swirl
391 74ff8d90 Blue Swirl
    return s;
392 74ff8d90 Blue Swirl
}
393 74ff8d90 Blue Swirl
394 c227f099 Anthony Liguori
static void lance_init(NICInfo *nd, target_phys_addr_t leaddr,
395 74ff8d90 Blue Swirl
                       void *dma_opaque, qemu_irq irq)
396 9d07d757 Paul Brook
{
397 9d07d757 Paul Brook
    DeviceState *dev;
398 9d07d757 Paul Brook
    SysBusDevice *s;
399 74ff8d90 Blue Swirl
    qemu_irq reset;
400 9d07d757 Paul Brook
401 9d07d757 Paul Brook
    qemu_check_nic_model(&nd_table[0], "lance");
402 9d07d757 Paul Brook
403 9d07d757 Paul Brook
    dev = qdev_create(NULL, "lance");
404 76224833 Gerd Hoffmann
    qdev_set_nic_properties(dev, nd);
405 daa65491 Blue Swirl
    qdev_prop_set_ptr(dev, "dma", dma_opaque);
406 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
407 9d07d757 Paul Brook
    s = sysbus_from_qdev(dev);
408 9d07d757 Paul Brook
    sysbus_mmio_map(s, 0, leaddr);
409 9d07d757 Paul Brook
    sysbus_connect_irq(s, 0, irq);
410 74ff8d90 Blue Swirl
    reset = qdev_get_gpio_in(dev, 0);
411 74ff8d90 Blue Swirl
    qdev_connect_gpio_out(dma_opaque, 0, reset);
412 9d07d757 Paul Brook
}
413 9d07d757 Paul Brook
414 c227f099 Anthony Liguori
static DeviceState *slavio_intctl_init(target_phys_addr_t addr,
415 c227f099 Anthony Liguori
                                       target_phys_addr_t addrg,
416 462eda24 Blue Swirl
                                       qemu_irq **parent_irq)
417 4b48bf05 Blue Swirl
{
418 4b48bf05 Blue Swirl
    DeviceState *dev;
419 4b48bf05 Blue Swirl
    SysBusDevice *s;
420 4b48bf05 Blue Swirl
    unsigned int i, j;
421 4b48bf05 Blue Swirl
422 4b48bf05 Blue Swirl
    dev = qdev_create(NULL, "slavio_intctl");
423 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
424 4b48bf05 Blue Swirl
425 4b48bf05 Blue Swirl
    s = sysbus_from_qdev(dev);
426 4b48bf05 Blue Swirl
427 4b48bf05 Blue Swirl
    for (i = 0; i < MAX_CPUS; i++) {
428 4b48bf05 Blue Swirl
        for (j = 0; j < MAX_PILS; j++) {
429 4b48bf05 Blue Swirl
            sysbus_connect_irq(s, i * MAX_PILS + j, parent_irq[i][j]);
430 4b48bf05 Blue Swirl
        }
431 4b48bf05 Blue Swirl
    }
432 4b48bf05 Blue Swirl
    sysbus_mmio_map(s, 0, addrg);
433 4b48bf05 Blue Swirl
    for (i = 0; i < MAX_CPUS; i++) {
434 4b48bf05 Blue Swirl
        sysbus_mmio_map(s, i + 1, addr + i * TARGET_PAGE_SIZE);
435 4b48bf05 Blue Swirl
    }
436 4b48bf05 Blue Swirl
437 4b48bf05 Blue Swirl
    return dev;
438 4b48bf05 Blue Swirl
}
439 4b48bf05 Blue Swirl
440 4b48bf05 Blue Swirl
#define SYS_TIMER_OFFSET      0x10000ULL
441 4b48bf05 Blue Swirl
#define CPU_TIMER_OFFSET(cpu) (0x1000ULL * cpu)
442 4b48bf05 Blue Swirl
443 c227f099 Anthony Liguori
static void slavio_timer_init_all(target_phys_addr_t addr, qemu_irq master_irq,
444 4b48bf05 Blue Swirl
                                  qemu_irq *cpu_irqs, unsigned int num_cpus)
445 4b48bf05 Blue Swirl
{
446 4b48bf05 Blue Swirl
    DeviceState *dev;
447 4b48bf05 Blue Swirl
    SysBusDevice *s;
448 4b48bf05 Blue Swirl
    unsigned int i;
449 4b48bf05 Blue Swirl
450 4b48bf05 Blue Swirl
    dev = qdev_create(NULL, "slavio_timer");
451 4b48bf05 Blue Swirl
    qdev_prop_set_uint32(dev, "num_cpus", num_cpus);
452 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
453 4b48bf05 Blue Swirl
    s = sysbus_from_qdev(dev);
454 4b48bf05 Blue Swirl
    sysbus_connect_irq(s, 0, master_irq);
455 4b48bf05 Blue Swirl
    sysbus_mmio_map(s, 0, addr + SYS_TIMER_OFFSET);
456 4b48bf05 Blue Swirl
457 4b48bf05 Blue Swirl
    for (i = 0; i < MAX_CPUS; i++) {
458 c227f099 Anthony Liguori
        sysbus_mmio_map(s, i + 1, addr + (target_phys_addr_t)CPU_TIMER_OFFSET(i));
459 4b48bf05 Blue Swirl
        sysbus_connect_irq(s, i + 1, cpu_irqs[i]);
460 4b48bf05 Blue Swirl
    }
461 4b48bf05 Blue Swirl
}
462 4b48bf05 Blue Swirl
463 4b48bf05 Blue Swirl
#define MISC_LEDS 0x01600000
464 4b48bf05 Blue Swirl
#define MISC_CFG  0x01800000
465 4b48bf05 Blue Swirl
#define MISC_DIAG 0x01a00000
466 4b48bf05 Blue Swirl
#define MISC_MDM  0x01b00000
467 4b48bf05 Blue Swirl
#define MISC_SYS  0x01f00000
468 4b48bf05 Blue Swirl
469 c227f099 Anthony Liguori
static void slavio_misc_init(target_phys_addr_t base,
470 c227f099 Anthony Liguori
                             target_phys_addr_t aux1_base,
471 c227f099 Anthony Liguori
                             target_phys_addr_t aux2_base, qemu_irq irq,
472 b2b6f6ec Blue Swirl
                             qemu_irq fdc_tc)
473 4b48bf05 Blue Swirl
{
474 4b48bf05 Blue Swirl
    DeviceState *dev;
475 4b48bf05 Blue Swirl
    SysBusDevice *s;
476 4b48bf05 Blue Swirl
477 4b48bf05 Blue Swirl
    dev = qdev_create(NULL, "slavio_misc");
478 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
479 4b48bf05 Blue Swirl
    s = sysbus_from_qdev(dev);
480 4b48bf05 Blue Swirl
    if (base) {
481 4b48bf05 Blue Swirl
        /* 8 bit registers */
482 4b48bf05 Blue Swirl
        /* Slavio control */
483 4b48bf05 Blue Swirl
        sysbus_mmio_map(s, 0, base + MISC_CFG);
484 4b48bf05 Blue Swirl
        /* Diagnostics */
485 4b48bf05 Blue Swirl
        sysbus_mmio_map(s, 1, base + MISC_DIAG);
486 4b48bf05 Blue Swirl
        /* Modem control */
487 4b48bf05 Blue Swirl
        sysbus_mmio_map(s, 2, base + MISC_MDM);
488 4b48bf05 Blue Swirl
        /* 16 bit registers */
489 4b48bf05 Blue Swirl
        /* ss600mp diag LEDs */
490 4b48bf05 Blue Swirl
        sysbus_mmio_map(s, 3, base + MISC_LEDS);
491 4b48bf05 Blue Swirl
        /* 32 bit registers */
492 4b48bf05 Blue Swirl
        /* System control */
493 4b48bf05 Blue Swirl
        sysbus_mmio_map(s, 4, base + MISC_SYS);
494 4b48bf05 Blue Swirl
    }
495 4b48bf05 Blue Swirl
    if (aux1_base) {
496 4b48bf05 Blue Swirl
        /* AUX 1 (Misc System Functions) */
497 4b48bf05 Blue Swirl
        sysbus_mmio_map(s, 5, aux1_base);
498 4b48bf05 Blue Swirl
    }
499 4b48bf05 Blue Swirl
    if (aux2_base) {
500 4b48bf05 Blue Swirl
        /* AUX 2 (Software Powerdown Control) */
501 4b48bf05 Blue Swirl
        sysbus_mmio_map(s, 6, aux2_base);
502 4b48bf05 Blue Swirl
    }
503 4b48bf05 Blue Swirl
    sysbus_connect_irq(s, 0, irq);
504 4b48bf05 Blue Swirl
    sysbus_connect_irq(s, 1, fdc_tc);
505 d9c32310 Blue Swirl
    qemu_system_powerdown = qdev_get_gpio_in(dev, 0);
506 4b48bf05 Blue Swirl
}
507 4b48bf05 Blue Swirl
508 c227f099 Anthony Liguori
static void ecc_init(target_phys_addr_t base, qemu_irq irq, uint32_t version)
509 4b48bf05 Blue Swirl
{
510 4b48bf05 Blue Swirl
    DeviceState *dev;
511 4b48bf05 Blue Swirl
    SysBusDevice *s;
512 4b48bf05 Blue Swirl
513 4b48bf05 Blue Swirl
    dev = qdev_create(NULL, "eccmemctl");
514 4b48bf05 Blue Swirl
    qdev_prop_set_uint32(dev, "version", version);
515 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
516 4b48bf05 Blue Swirl
    s = sysbus_from_qdev(dev);
517 4b48bf05 Blue Swirl
    sysbus_connect_irq(s, 0, irq);
518 4b48bf05 Blue Swirl
    sysbus_mmio_map(s, 0, base);
519 4b48bf05 Blue Swirl
    if (version == 0) { // SS-600MP only
520 4b48bf05 Blue Swirl
        sysbus_mmio_map(s, 1, base + 0x1000);
521 4b48bf05 Blue Swirl
    }
522 4b48bf05 Blue Swirl
}
523 4b48bf05 Blue Swirl
524 c227f099 Anthony Liguori
static void apc_init(target_phys_addr_t power_base, qemu_irq cpu_halt)
525 4b48bf05 Blue Swirl
{
526 4b48bf05 Blue Swirl
    DeviceState *dev;
527 4b48bf05 Blue Swirl
    SysBusDevice *s;
528 4b48bf05 Blue Swirl
529 4b48bf05 Blue Swirl
    dev = qdev_create(NULL, "apc");
530 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
531 4b48bf05 Blue Swirl
    s = sysbus_from_qdev(dev);
532 4b48bf05 Blue Swirl
    /* Power management (APC) XXX: not a Slavio device */
533 4b48bf05 Blue Swirl
    sysbus_mmio_map(s, 0, power_base);
534 4b48bf05 Blue Swirl
    sysbus_connect_irq(s, 0, cpu_halt);
535 4b48bf05 Blue Swirl
}
536 4b48bf05 Blue Swirl
537 c227f099 Anthony Liguori
static void tcx_init(target_phys_addr_t addr, int vram_size, int width,
538 4b48bf05 Blue Swirl
                     int height, int depth)
539 4b48bf05 Blue Swirl
{
540 4b48bf05 Blue Swirl
    DeviceState *dev;
541 4b48bf05 Blue Swirl
    SysBusDevice *s;
542 4b48bf05 Blue Swirl
543 4b48bf05 Blue Swirl
    dev = qdev_create(NULL, "SUNW,tcx");
544 4b48bf05 Blue Swirl
    qdev_prop_set_taddr(dev, "addr", addr);
545 4b48bf05 Blue Swirl
    qdev_prop_set_uint32(dev, "vram_size", vram_size);
546 4b48bf05 Blue Swirl
    qdev_prop_set_uint16(dev, "width", width);
547 4b48bf05 Blue Swirl
    qdev_prop_set_uint16(dev, "height", height);
548 4b48bf05 Blue Swirl
    qdev_prop_set_uint16(dev, "depth", depth);
549 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
550 4b48bf05 Blue Swirl
    s = sysbus_from_qdev(dev);
551 4b48bf05 Blue Swirl
    /* 8-bit plane */
552 4b48bf05 Blue Swirl
    sysbus_mmio_map(s, 0, addr + 0x00800000ULL);
553 4b48bf05 Blue Swirl
    /* DAC */
554 4b48bf05 Blue Swirl
    sysbus_mmio_map(s, 1, addr + 0x00200000ULL);
555 4b48bf05 Blue Swirl
    /* TEC (dummy) */
556 4b48bf05 Blue Swirl
    sysbus_mmio_map(s, 2, addr + 0x00700000ULL);
557 4b48bf05 Blue Swirl
    /* THC 24 bit: NetBSD writes here even with 8-bit display: dummy */
558 4b48bf05 Blue Swirl
    sysbus_mmio_map(s, 3, addr + 0x00301000ULL);
559 4b48bf05 Blue Swirl
    if (depth == 24) {
560 4b48bf05 Blue Swirl
        /* 24-bit plane */
561 4b48bf05 Blue Swirl
        sysbus_mmio_map(s, 4, addr + 0x02000000ULL);
562 4b48bf05 Blue Swirl
        /* Control plane */
563 4b48bf05 Blue Swirl
        sysbus_mmio_map(s, 5, addr + 0x0a000000ULL);
564 4b48bf05 Blue Swirl
    } else {
565 4b48bf05 Blue Swirl
        /* THC 8 bit (dummy) */
566 4b48bf05 Blue Swirl
        sysbus_mmio_map(s, 4, addr + 0x00300000ULL);
567 4b48bf05 Blue Swirl
    }
568 4b48bf05 Blue Swirl
}
569 4b48bf05 Blue Swirl
570 325f2747 Blue Swirl
/* NCR89C100/MACIO Internal ID register */
571 325f2747 Blue Swirl
static const uint8_t idreg_data[] = { 0xfe, 0x81, 0x01, 0x03 };
572 325f2747 Blue Swirl
573 c227f099 Anthony Liguori
static void idreg_init(target_phys_addr_t addr)
574 325f2747 Blue Swirl
{
575 325f2747 Blue Swirl
    DeviceState *dev;
576 325f2747 Blue Swirl
    SysBusDevice *s;
577 325f2747 Blue Swirl
578 325f2747 Blue Swirl
    dev = qdev_create(NULL, "macio_idreg");
579 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
580 325f2747 Blue Swirl
    s = sysbus_from_qdev(dev);
581 325f2747 Blue Swirl
582 325f2747 Blue Swirl
    sysbus_mmio_map(s, 0, addr);
583 325f2747 Blue Swirl
    cpu_physical_memory_write_rom(addr, idreg_data, sizeof(idreg_data));
584 325f2747 Blue Swirl
}
585 325f2747 Blue Swirl
586 81a322d4 Gerd Hoffmann
static int idreg_init1(SysBusDevice *dev)
587 325f2747 Blue Swirl
{
588 c227f099 Anthony Liguori
    ram_addr_t idreg_offset;
589 325f2747 Blue Swirl
590 325f2747 Blue Swirl
    idreg_offset = qemu_ram_alloc(sizeof(idreg_data));
591 325f2747 Blue Swirl
    sysbus_init_mmio(dev, sizeof(idreg_data), idreg_offset | IO_MEM_ROM);
592 81a322d4 Gerd Hoffmann
    return 0;
593 325f2747 Blue Swirl
}
594 325f2747 Blue Swirl
595 325f2747 Blue Swirl
static SysBusDeviceInfo idreg_info = {
596 325f2747 Blue Swirl
    .init = idreg_init1,
597 325f2747 Blue Swirl
    .qdev.name  = "macio_idreg",
598 325f2747 Blue Swirl
    .qdev.size  = sizeof(SysBusDevice),
599 325f2747 Blue Swirl
};
600 325f2747 Blue Swirl
601 325f2747 Blue Swirl
static void idreg_register_devices(void)
602 325f2747 Blue Swirl
{
603 325f2747 Blue Swirl
    sysbus_register_withprop(&idreg_info);
604 325f2747 Blue Swirl
}
605 325f2747 Blue Swirl
606 325f2747 Blue Swirl
device_init(idreg_register_devices);
607 325f2747 Blue Swirl
608 c5de386a Artyom Tarasenko
/* SS-5 TCX AFX register */
609 c5de386a Artyom Tarasenko
static void afx_init(target_phys_addr_t addr)
610 c5de386a Artyom Tarasenko
{
611 c5de386a Artyom Tarasenko
    DeviceState *dev;
612 c5de386a Artyom Tarasenko
    SysBusDevice *s;
613 c5de386a Artyom Tarasenko
614 c5de386a Artyom Tarasenko
    dev = qdev_create(NULL, "tcx_afx");
615 c5de386a Artyom Tarasenko
    qdev_init_nofail(dev);
616 c5de386a Artyom Tarasenko
    s = sysbus_from_qdev(dev);
617 c5de386a Artyom Tarasenko
618 c5de386a Artyom Tarasenko
    sysbus_mmio_map(s, 0, addr);
619 c5de386a Artyom Tarasenko
}
620 c5de386a Artyom Tarasenko
621 c5de386a Artyom Tarasenko
static int afx_init1(SysBusDevice *dev)
622 c5de386a Artyom Tarasenko
{
623 c5de386a Artyom Tarasenko
    ram_addr_t afx_offset;
624 c5de386a Artyom Tarasenko
625 c5de386a Artyom Tarasenko
    afx_offset = qemu_ram_alloc(4);
626 c5de386a Artyom Tarasenko
    sysbus_init_mmio(dev, 4, afx_offset | IO_MEM_RAM);
627 c5de386a Artyom Tarasenko
    return 0;
628 c5de386a Artyom Tarasenko
}
629 c5de386a Artyom Tarasenko
630 c5de386a Artyom Tarasenko
static SysBusDeviceInfo afx_info = {
631 c5de386a Artyom Tarasenko
    .init = afx_init1,
632 c5de386a Artyom Tarasenko
    .qdev.name  = "tcx_afx",
633 c5de386a Artyom Tarasenko
    .qdev.size  = sizeof(SysBusDevice),
634 c5de386a Artyom Tarasenko
};
635 c5de386a Artyom Tarasenko
636 c5de386a Artyom Tarasenko
static void afx_register_devices(void)
637 c5de386a Artyom Tarasenko
{
638 c5de386a Artyom Tarasenko
    sysbus_register_withprop(&afx_info);
639 c5de386a Artyom Tarasenko
}
640 c5de386a Artyom Tarasenko
641 c5de386a Artyom Tarasenko
device_init(afx_register_devices);
642 c5de386a Artyom Tarasenko
643 f48f6569 Blue Swirl
/* Boot PROM (OpenBIOS) */
644 409dbce5 Aurelien Jarno
static uint64_t translate_prom_address(void *opaque, uint64_t addr)
645 409dbce5 Aurelien Jarno
{
646 409dbce5 Aurelien Jarno
    target_phys_addr_t *base_addr = (target_phys_addr_t *)opaque;
647 409dbce5 Aurelien Jarno
    return addr + *base_addr - PROM_VADDR;
648 409dbce5 Aurelien Jarno
}
649 409dbce5 Aurelien Jarno
650 c227f099 Anthony Liguori
static void prom_init(target_phys_addr_t addr, const char *bios_name)
651 f48f6569 Blue Swirl
{
652 f48f6569 Blue Swirl
    DeviceState *dev;
653 f48f6569 Blue Swirl
    SysBusDevice *s;
654 f48f6569 Blue Swirl
    char *filename;
655 f48f6569 Blue Swirl
    int ret;
656 f48f6569 Blue Swirl
657 f48f6569 Blue Swirl
    dev = qdev_create(NULL, "openprom");
658 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
659 f48f6569 Blue Swirl
    s = sysbus_from_qdev(dev);
660 f48f6569 Blue Swirl
661 f48f6569 Blue Swirl
    sysbus_mmio_map(s, 0, addr);
662 f48f6569 Blue Swirl
663 f48f6569 Blue Swirl
    /* load boot prom */
664 f48f6569 Blue Swirl
    if (bios_name == NULL) {
665 f48f6569 Blue Swirl
        bios_name = PROM_FILENAME;
666 f48f6569 Blue Swirl
    }
667 f48f6569 Blue Swirl
    filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
668 f48f6569 Blue Swirl
    if (filename) {
669 409dbce5 Aurelien Jarno
        ret = load_elf(filename, translate_prom_address, &addr, NULL,
670 409dbce5 Aurelien Jarno
                       NULL, NULL, 1, ELF_MACHINE, 0);
671 f48f6569 Blue Swirl
        if (ret < 0 || ret > PROM_SIZE_MAX) {
672 f48f6569 Blue Swirl
            ret = load_image_targphys(filename, addr, PROM_SIZE_MAX);
673 f48f6569 Blue Swirl
        }
674 f48f6569 Blue Swirl
        qemu_free(filename);
675 f48f6569 Blue Swirl
    } else {
676 f48f6569 Blue Swirl
        ret = -1;
677 f48f6569 Blue Swirl
    }
678 f48f6569 Blue Swirl
    if (ret < 0 || ret > PROM_SIZE_MAX) {
679 f48f6569 Blue Swirl
        fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name);
680 f48f6569 Blue Swirl
        exit(1);
681 f48f6569 Blue Swirl
    }
682 f48f6569 Blue Swirl
}
683 f48f6569 Blue Swirl
684 81a322d4 Gerd Hoffmann
static int prom_init1(SysBusDevice *dev)
685 f48f6569 Blue Swirl
{
686 c227f099 Anthony Liguori
    ram_addr_t prom_offset;
687 f48f6569 Blue Swirl
688 f48f6569 Blue Swirl
    prom_offset = qemu_ram_alloc(PROM_SIZE_MAX);
689 f48f6569 Blue Swirl
    sysbus_init_mmio(dev, PROM_SIZE_MAX, prom_offset | IO_MEM_ROM);
690 81a322d4 Gerd Hoffmann
    return 0;
691 f48f6569 Blue Swirl
}
692 f48f6569 Blue Swirl
693 f48f6569 Blue Swirl
static SysBusDeviceInfo prom_info = {
694 f48f6569 Blue Swirl
    .init = prom_init1,
695 f48f6569 Blue Swirl
    .qdev.name  = "openprom",
696 f48f6569 Blue Swirl
    .qdev.size  = sizeof(SysBusDevice),
697 ee6847d1 Gerd Hoffmann
    .qdev.props = (Property[]) {
698 ee6847d1 Gerd Hoffmann
        {/* end of property list */}
699 f48f6569 Blue Swirl
    }
700 f48f6569 Blue Swirl
};
701 f48f6569 Blue Swirl
702 f48f6569 Blue Swirl
static void prom_register_devices(void)
703 f48f6569 Blue Swirl
{
704 f48f6569 Blue Swirl
    sysbus_register_withprop(&prom_info);
705 f48f6569 Blue Swirl
}
706 f48f6569 Blue Swirl
707 f48f6569 Blue Swirl
device_init(prom_register_devices);
708 f48f6569 Blue Swirl
709 ee6847d1 Gerd Hoffmann
typedef struct RamDevice
710 ee6847d1 Gerd Hoffmann
{
711 ee6847d1 Gerd Hoffmann
    SysBusDevice busdev;
712 04843626 Blue Swirl
    uint64_t size;
713 ee6847d1 Gerd Hoffmann
} RamDevice;
714 ee6847d1 Gerd Hoffmann
715 a350db85 Blue Swirl
/* System RAM */
716 81a322d4 Gerd Hoffmann
static int ram_init1(SysBusDevice *dev)
717 a350db85 Blue Swirl
{
718 c227f099 Anthony Liguori
    ram_addr_t RAM_size, ram_offset;
719 ee6847d1 Gerd Hoffmann
    RamDevice *d = FROM_SYSBUS(RamDevice, dev);
720 a350db85 Blue Swirl
721 ee6847d1 Gerd Hoffmann
    RAM_size = d->size;
722 a350db85 Blue Swirl
723 a350db85 Blue Swirl
    ram_offset = qemu_ram_alloc(RAM_size);
724 a350db85 Blue Swirl
    sysbus_init_mmio(dev, RAM_size, ram_offset);
725 81a322d4 Gerd Hoffmann
    return 0;
726 a350db85 Blue Swirl
}
727 a350db85 Blue Swirl
728 c227f099 Anthony Liguori
static void ram_init(target_phys_addr_t addr, ram_addr_t RAM_size,
729 a350db85 Blue Swirl
                     uint64_t max_mem)
730 a350db85 Blue Swirl
{
731 a350db85 Blue Swirl
    DeviceState *dev;
732 a350db85 Blue Swirl
    SysBusDevice *s;
733 ee6847d1 Gerd Hoffmann
    RamDevice *d;
734 a350db85 Blue Swirl
735 a350db85 Blue Swirl
    /* allocate RAM */
736 a350db85 Blue Swirl
    if ((uint64_t)RAM_size > max_mem) {
737 a350db85 Blue Swirl
        fprintf(stderr,
738 a350db85 Blue Swirl
                "qemu: Too much memory for this machine: %d, maximum %d\n",
739 a350db85 Blue Swirl
                (unsigned int)(RAM_size / (1024 * 1024)),
740 a350db85 Blue Swirl
                (unsigned int)(max_mem / (1024 * 1024)));
741 a350db85 Blue Swirl
        exit(1);
742 a350db85 Blue Swirl
    }
743 a350db85 Blue Swirl
    dev = qdev_create(NULL, "memory");
744 a350db85 Blue Swirl
    s = sysbus_from_qdev(dev);
745 a350db85 Blue Swirl
746 ee6847d1 Gerd Hoffmann
    d = FROM_SYSBUS(RamDevice, s);
747 ee6847d1 Gerd Hoffmann
    d->size = RAM_size;
748 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
749 ee6847d1 Gerd Hoffmann
750 a350db85 Blue Swirl
    sysbus_mmio_map(s, 0, addr);
751 a350db85 Blue Swirl
}
752 a350db85 Blue Swirl
753 a350db85 Blue Swirl
static SysBusDeviceInfo ram_info = {
754 a350db85 Blue Swirl
    .init = ram_init1,
755 a350db85 Blue Swirl
    .qdev.name  = "memory",
756 ee6847d1 Gerd Hoffmann
    .qdev.size  = sizeof(RamDevice),
757 ee6847d1 Gerd Hoffmann
    .qdev.props = (Property[]) {
758 c885159a Gerd Hoffmann
        DEFINE_PROP_UINT64("size", RamDevice, size, 0),
759 c885159a Gerd Hoffmann
        DEFINE_PROP_END_OF_LIST(),
760 a350db85 Blue Swirl
    }
761 a350db85 Blue Swirl
};
762 a350db85 Blue Swirl
763 a350db85 Blue Swirl
static void ram_register_devices(void)
764 a350db85 Blue Swirl
{
765 a350db85 Blue Swirl
    sysbus_register_withprop(&ram_info);
766 a350db85 Blue Swirl
}
767 a350db85 Blue Swirl
768 a350db85 Blue Swirl
device_init(ram_register_devices);
769 a350db85 Blue Swirl
770 89835363 Blue Swirl
static void cpu_devinit(const char *cpu_model, unsigned int id,
771 89835363 Blue Swirl
                        uint64_t prom_addr, qemu_irq **cpu_irqs)
772 666713c0 Blue Swirl
{
773 666713c0 Blue Swirl
    CPUState *env;
774 666713c0 Blue Swirl
775 666713c0 Blue Swirl
    env = cpu_init(cpu_model);
776 666713c0 Blue Swirl
    if (!env) {
777 666713c0 Blue Swirl
        fprintf(stderr, "qemu: Unable to find Sparc CPU definition\n");
778 666713c0 Blue Swirl
        exit(1);
779 666713c0 Blue Swirl
    }
780 666713c0 Blue Swirl
781 666713c0 Blue Swirl
    cpu_sparc_set_id(env, id);
782 666713c0 Blue Swirl
    if (id == 0) {
783 666713c0 Blue Swirl
        qemu_register_reset(main_cpu_reset, env);
784 666713c0 Blue Swirl
    } else {
785 666713c0 Blue Swirl
        qemu_register_reset(secondary_cpu_reset, env);
786 666713c0 Blue Swirl
        env->halted = 1;
787 666713c0 Blue Swirl
    }
788 666713c0 Blue Swirl
    *cpu_irqs = qemu_allocate_irqs(cpu_set_irq, env, MAX_PILS);
789 666713c0 Blue Swirl
    env->prom_addr = prom_addr;
790 666713c0 Blue Swirl
}
791 666713c0 Blue Swirl
792 c227f099 Anthony Liguori
static void sun4m_hw_init(const struct sun4m_hwdef *hwdef, ram_addr_t RAM_size,
793 3ebf5aaf blueswir1
                          const char *boot_device,
794 3023f332 aliguori
                          const char *kernel_filename,
795 3ebf5aaf blueswir1
                          const char *kernel_cmdline,
796 3ebf5aaf blueswir1
                          const char *initrd_filename, const char *cpu_model)
797 420557e8 bellard
{
798 713c45fa bellard
    unsigned int i;
799 cfb9de9c Paul Brook
    void *iommu, *espdma, *ledma, *nvram;
800 a1961a4b Blue Swirl
    qemu_irq *cpu_irqs[MAX_CPUS], slavio_irq[32], slavio_cpu_irq[MAX_CPUS],
801 6f6260c7 Blue Swirl
        espdma_irq, ledma_irq;
802 74ff8d90 Blue Swirl
    qemu_irq esp_reset;
803 2582cfa0 Blue Swirl
    qemu_irq fdc_tc;
804 6d0c293d blueswir1
    qemu_irq *cpu_halt;
805 5c6602c5 blueswir1
    unsigned long kernel_size;
806 fd8014e1 Gerd Hoffmann
    DriveInfo *fd[MAX_FD];
807 3cce6243 blueswir1
    void *fw_cfg;
808 420557e8 bellard
809 ba3c64fb bellard
    /* init CPUs */
810 3ebf5aaf blueswir1
    if (!cpu_model)
811 3ebf5aaf blueswir1
        cpu_model = hwdef->default_cpu_model;
812 b3a23197 blueswir1
813 ba3c64fb bellard
    for(i = 0; i < smp_cpus; i++) {
814 89835363 Blue Swirl
        cpu_devinit(cpu_model, i, hwdef->slavio_base, &cpu_irqs[i]);
815 ba3c64fb bellard
    }
816 b3a23197 blueswir1
817 b3a23197 blueswir1
    for (i = smp_cpus; i < MAX_CPUS; i++)
818 b3a23197 blueswir1
        cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS);
819 b3a23197 blueswir1
820 3ebf5aaf blueswir1
821 3ebf5aaf blueswir1
    /* set up devices */
822 a350db85 Blue Swirl
    ram_init(0, RAM_size, hwdef->max_mem);
823 a350db85 Blue Swirl
824 f48f6569 Blue Swirl
    prom_init(hwdef->slavio_base, bios_name);
825 f48f6569 Blue Swirl
826 d453c2c3 Blue Swirl
    slavio_intctl = slavio_intctl_init(hwdef->intctl_base,
827 d453c2c3 Blue Swirl
                                       hwdef->intctl_base + 0x10000ULL,
828 462eda24 Blue Swirl
                                       cpu_irqs);
829 a1961a4b Blue Swirl
830 a1961a4b Blue Swirl
    for (i = 0; i < 32; i++) {
831 d453c2c3 Blue Swirl
        slavio_irq[i] = qdev_get_gpio_in(slavio_intctl, i);
832 a1961a4b Blue Swirl
    }
833 a1961a4b Blue Swirl
    for (i = 0; i < MAX_CPUS; i++) {
834 d453c2c3 Blue Swirl
        slavio_cpu_irq[i] = qdev_get_gpio_in(slavio_intctl, 32 + i);
835 a1961a4b Blue Swirl
    }
836 b3a23197 blueswir1
837 fe096129 blueswir1
    if (hwdef->idreg_base) {
838 325f2747 Blue Swirl
        idreg_init(hwdef->idreg_base);
839 4c2485de blueswir1
    }
840 4c2485de blueswir1
841 c5de386a Artyom Tarasenko
    if (hwdef->afx_base) {
842 c5de386a Artyom Tarasenko
        afx_init(hwdef->afx_base);
843 c5de386a Artyom Tarasenko
    }
844 c5de386a Artyom Tarasenko
845 ff403da6 blueswir1
    iommu = iommu_init(hwdef->iommu_base, hwdef->iommu_version,
846 c533e0b3 Blue Swirl
                       slavio_irq[30]);
847 ff403da6 blueswir1
848 c533e0b3 Blue Swirl
    espdma = sparc32_dma_init(hwdef->dma_base, slavio_irq[18],
849 74ff8d90 Blue Swirl
                              iommu, &espdma_irq);
850 2d069bab blueswir1
851 5aca8c3b blueswir1
    ledma = sparc32_dma_init(hwdef->dma_base + 16ULL,
852 74ff8d90 Blue Swirl
                             slavio_irq[16], iommu, &ledma_irq);
853 ba3c64fb bellard
854 eee0b836 blueswir1
    if (graphic_depth != 8 && graphic_depth != 24) {
855 eee0b836 blueswir1
        fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
856 eee0b836 blueswir1
        exit (1);
857 eee0b836 blueswir1
    }
858 d95d8f1c Blue Swirl
    tcx_init(hwdef->tcx_base, 0x00100000, graphic_width, graphic_height,
859 dc828ca1 pbrook
             graphic_depth);
860 dbe06e18 blueswir1
861 74ff8d90 Blue Swirl
    lance_init(&nd_table[0], hwdef->le_base, ledma, ledma_irq);
862 dbe06e18 blueswir1
863 d95d8f1c Blue Swirl
    nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0, 0x2000, 8);
864 81732d19 blueswir1
865 c533e0b3 Blue Swirl
    slavio_timer_init_all(hwdef->counter_base, slavio_irq[19], slavio_cpu_irq, smp_cpus);
866 81732d19 blueswir1
867 c533e0b3 Blue Swirl
    slavio_serial_ms_kbd_init(hwdef->ms_kb_base, slavio_irq[14],
868 993fbfdb Anthony Liguori
                              display_type == DT_NOGRAPHIC, ESCC_CLOCK, 1);
869 b81b3b10 bellard
    // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device
870 b81b3b10 bellard
    // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device
871 c533e0b3 Blue Swirl
    escc_init(hwdef->serial_base, slavio_irq[15], slavio_irq[15],
872 aeeb69c7 aurel32
              serial_hds[0], serial_hds[1], ESCC_CLOCK, 1);
873 741402f9 blueswir1
874 6d0c293d blueswir1
    cpu_halt = qemu_allocate_irqs(cpu_halt_signal, NULL, 1);
875 b2b6f6ec Blue Swirl
    slavio_misc_init(hwdef->slavio_base, hwdef->aux1_base, hwdef->aux2_base,
876 b2b6f6ec Blue Swirl
                     slavio_irq[30], fdc_tc);
877 b2b6f6ec Blue Swirl
878 2582cfa0 Blue Swirl
    if (hwdef->apc_base) {
879 2582cfa0 Blue Swirl
        apc_init(hwdef->apc_base, cpu_halt[0]);
880 2582cfa0 Blue Swirl
    }
881 2be17ebd blueswir1
882 fe096129 blueswir1
    if (hwdef->fd_base) {
883 e4bcb14c ths
        /* there is zero or one floppy drive */
884 309e60bd blueswir1
        memset(fd, 0, sizeof(fd));
885 fd8014e1 Gerd Hoffmann
        fd[0] = drive_get(IF_FLOPPY, 0, 0);
886 c533e0b3 Blue Swirl
        sun4m_fdctrl_init(slavio_irq[22], hwdef->fd_base, fd,
887 2582cfa0 Blue Swirl
                          &fdc_tc);
888 e4bcb14c ths
    }
889 e4bcb14c ths
890 e4bcb14c ths
    if (drive_get_max_bus(IF_SCSI) > 0) {
891 e4bcb14c ths
        fprintf(stderr, "qemu: too many SCSI bus\n");
892 e4bcb14c ths
        exit(1);
893 e4bcb14c ths
    }
894 e4bcb14c ths
895 74ff8d90 Blue Swirl
    esp_reset = qdev_get_gpio_in(espdma, 0);
896 cfb9de9c Paul Brook
    esp_init(hwdef->esp_base, 2,
897 cfb9de9c Paul Brook
             espdma_memory_read, espdma_memory_write,
898 74ff8d90 Blue Swirl
             espdma, espdma_irq, &esp_reset);
899 74ff8d90 Blue Swirl
900 f1587550 ths
901 fa28ec52 Blue Swirl
    if (hwdef->cs_base) {
902 fa28ec52 Blue Swirl
        sysbus_create_simple("SUNW,CS4231", hwdef->cs_base,
903 c533e0b3 Blue Swirl
                             slavio_irq[5]);
904 fa28ec52 Blue Swirl
    }
905 b3ceef24 blueswir1
906 293f78bc blueswir1
    kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename,
907 293f78bc blueswir1
                                    RAM_size);
908 36cd9210 blueswir1
909 36cd9210 blueswir1
    nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline,
910 b3ceef24 blueswir1
               boot_device, RAM_size, kernel_size, graphic_width,
911 905fdcb5 blueswir1
               graphic_height, graphic_depth, hwdef->nvram_machine_id,
912 905fdcb5 blueswir1
               "Sun4m");
913 7eb0c8e8 blueswir1
914 fe096129 blueswir1
    if (hwdef->ecc_base)
915 c533e0b3 Blue Swirl
        ecc_init(hwdef->ecc_base, slavio_irq[28],
916 e42c20b4 blueswir1
                 hwdef->ecc_version);
917 3cce6243 blueswir1
918 3cce6243 blueswir1
    fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
919 3cce6243 blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
920 905fdcb5 blueswir1
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
921 905fdcb5 blueswir1
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
922 fbfcf955 blueswir1
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
923 513f789f blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
924 513f789f blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
925 513f789f blueswir1
    if (kernel_cmdline) {
926 513f789f blueswir1
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
927 3c178e72 Gerd Hoffmann
        pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
928 6bb4ca57 Blue Swirl
        fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
929 6bb4ca57 Blue Swirl
                         (uint8_t*)strdup(kernel_cmdline),
930 6bb4ca57 Blue Swirl
                         strlen(kernel_cmdline) + 1);
931 513f789f blueswir1
    } else {
932 513f789f blueswir1
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
933 513f789f blueswir1
    }
934 513f789f blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
935 513f789f blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used
936 513f789f blueswir1
    fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_device[0]);
937 513f789f blueswir1
    qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
938 36cd9210 blueswir1
}
939 36cd9210 blueswir1
940 905fdcb5 blueswir1
enum {
941 905fdcb5 blueswir1
    ss2_id = 0,
942 905fdcb5 blueswir1
    ss5_id = 32,
943 905fdcb5 blueswir1
    vger_id,
944 905fdcb5 blueswir1
    lx_id,
945 905fdcb5 blueswir1
    ss4_id,
946 905fdcb5 blueswir1
    scls_id,
947 905fdcb5 blueswir1
    sbook_id,
948 905fdcb5 blueswir1
    ss10_id = 64,
949 905fdcb5 blueswir1
    ss20_id,
950 905fdcb5 blueswir1
    ss600mp_id,
951 905fdcb5 blueswir1
    ss1000_id = 96,
952 905fdcb5 blueswir1
    ss2000_id,
953 905fdcb5 blueswir1
};
954 905fdcb5 blueswir1
955 8137cde8 blueswir1
static const struct sun4m_hwdef sun4m_hwdefs[] = {
956 36cd9210 blueswir1
    /* SS-5 */
957 36cd9210 blueswir1
    {
958 36cd9210 blueswir1
        .iommu_base   = 0x10000000,
959 36cd9210 blueswir1
        .tcx_base     = 0x50000000,
960 36cd9210 blueswir1
        .cs_base      = 0x6c000000,
961 384ccb5d blueswir1
        .slavio_base  = 0x70000000,
962 36cd9210 blueswir1
        .ms_kb_base   = 0x71000000,
963 36cd9210 blueswir1
        .serial_base  = 0x71100000,
964 36cd9210 blueswir1
        .nvram_base   = 0x71200000,
965 36cd9210 blueswir1
        .fd_base      = 0x71400000,
966 36cd9210 blueswir1
        .counter_base = 0x71d00000,
967 36cd9210 blueswir1
        .intctl_base  = 0x71e00000,
968 4c2485de blueswir1
        .idreg_base   = 0x78000000,
969 36cd9210 blueswir1
        .dma_base     = 0x78400000,
970 36cd9210 blueswir1
        .esp_base     = 0x78800000,
971 36cd9210 blueswir1
        .le_base      = 0x78c00000,
972 127fc407 blueswir1
        .apc_base     = 0x6a000000,
973 c5de386a Artyom Tarasenko
        .afx_base     = 0x6e000000,
974 0019ad53 blueswir1
        .aux1_base    = 0x71900000,
975 0019ad53 blueswir1
        .aux2_base    = 0x71910000,
976 905fdcb5 blueswir1
        .nvram_machine_id = 0x80,
977 905fdcb5 blueswir1
        .machine_id = ss5_id,
978 cf3102ac blueswir1
        .iommu_version = 0x05000000,
979 3ebf5aaf blueswir1
        .max_mem = 0x10000000,
980 3ebf5aaf blueswir1
        .default_cpu_model = "Fujitsu MB86904",
981 e0353fe2 blueswir1
    },
982 e0353fe2 blueswir1
    /* SS-10 */
983 e0353fe2 blueswir1
    {
984 5dcb6b91 blueswir1
        .iommu_base   = 0xfe0000000ULL,
985 5dcb6b91 blueswir1
        .tcx_base     = 0xe20000000ULL,
986 5dcb6b91 blueswir1
        .slavio_base  = 0xff0000000ULL,
987 5dcb6b91 blueswir1
        .ms_kb_base   = 0xff1000000ULL,
988 5dcb6b91 blueswir1
        .serial_base  = 0xff1100000ULL,
989 5dcb6b91 blueswir1
        .nvram_base   = 0xff1200000ULL,
990 5dcb6b91 blueswir1
        .fd_base      = 0xff1700000ULL,
991 5dcb6b91 blueswir1
        .counter_base = 0xff1300000ULL,
992 5dcb6b91 blueswir1
        .intctl_base  = 0xff1400000ULL,
993 4c2485de blueswir1
        .idreg_base   = 0xef0000000ULL,
994 5dcb6b91 blueswir1
        .dma_base     = 0xef0400000ULL,
995 5dcb6b91 blueswir1
        .esp_base     = 0xef0800000ULL,
996 5dcb6b91 blueswir1
        .le_base      = 0xef0c00000ULL,
997 0019ad53 blueswir1
        .apc_base     = 0xefa000000ULL, // XXX should not exist
998 127fc407 blueswir1
        .aux1_base    = 0xff1800000ULL,
999 127fc407 blueswir1
        .aux2_base    = 0xff1a01000ULL,
1000 7eb0c8e8 blueswir1
        .ecc_base     = 0xf00000000ULL,
1001 7eb0c8e8 blueswir1
        .ecc_version  = 0x10000000, // version 0, implementation 1
1002 905fdcb5 blueswir1
        .nvram_machine_id = 0x72,
1003 905fdcb5 blueswir1
        .machine_id = ss10_id,
1004 7fbfb139 blueswir1
        .iommu_version = 0x03000000,
1005 6ef05b95 blueswir1
        .max_mem = 0xf00000000ULL,
1006 3ebf5aaf blueswir1
        .default_cpu_model = "TI SuperSparc II",
1007 36cd9210 blueswir1
    },
1008 6a3b9cc9 blueswir1
    /* SS-600MP */
1009 6a3b9cc9 blueswir1
    {
1010 6a3b9cc9 blueswir1
        .iommu_base   = 0xfe0000000ULL,
1011 6a3b9cc9 blueswir1
        .tcx_base     = 0xe20000000ULL,
1012 6a3b9cc9 blueswir1
        .slavio_base  = 0xff0000000ULL,
1013 6a3b9cc9 blueswir1
        .ms_kb_base   = 0xff1000000ULL,
1014 6a3b9cc9 blueswir1
        .serial_base  = 0xff1100000ULL,
1015 6a3b9cc9 blueswir1
        .nvram_base   = 0xff1200000ULL,
1016 6a3b9cc9 blueswir1
        .counter_base = 0xff1300000ULL,
1017 6a3b9cc9 blueswir1
        .intctl_base  = 0xff1400000ULL,
1018 6a3b9cc9 blueswir1
        .dma_base     = 0xef0081000ULL,
1019 6a3b9cc9 blueswir1
        .esp_base     = 0xef0080000ULL,
1020 6a3b9cc9 blueswir1
        .le_base      = 0xef0060000ULL,
1021 0019ad53 blueswir1
        .apc_base     = 0xefa000000ULL, // XXX should not exist
1022 127fc407 blueswir1
        .aux1_base    = 0xff1800000ULL,
1023 127fc407 blueswir1
        .aux2_base    = 0xff1a01000ULL, // XXX should not exist
1024 7eb0c8e8 blueswir1
        .ecc_base     = 0xf00000000ULL,
1025 7eb0c8e8 blueswir1
        .ecc_version  = 0x00000000, // version 0, implementation 0
1026 905fdcb5 blueswir1
        .nvram_machine_id = 0x71,
1027 905fdcb5 blueswir1
        .machine_id = ss600mp_id,
1028 7fbfb139 blueswir1
        .iommu_version = 0x01000000,
1029 6ef05b95 blueswir1
        .max_mem = 0xf00000000ULL,
1030 3ebf5aaf blueswir1
        .default_cpu_model = "TI SuperSparc II",
1031 6a3b9cc9 blueswir1
    },
1032 ae40972f blueswir1
    /* SS-20 */
1033 ae40972f blueswir1
    {
1034 ae40972f blueswir1
        .iommu_base   = 0xfe0000000ULL,
1035 ae40972f blueswir1
        .tcx_base     = 0xe20000000ULL,
1036 ae40972f blueswir1
        .slavio_base  = 0xff0000000ULL,
1037 ae40972f blueswir1
        .ms_kb_base   = 0xff1000000ULL,
1038 ae40972f blueswir1
        .serial_base  = 0xff1100000ULL,
1039 ae40972f blueswir1
        .nvram_base   = 0xff1200000ULL,
1040 ae40972f blueswir1
        .fd_base      = 0xff1700000ULL,
1041 ae40972f blueswir1
        .counter_base = 0xff1300000ULL,
1042 ae40972f blueswir1
        .intctl_base  = 0xff1400000ULL,
1043 4c2485de blueswir1
        .idreg_base   = 0xef0000000ULL,
1044 ae40972f blueswir1
        .dma_base     = 0xef0400000ULL,
1045 ae40972f blueswir1
        .esp_base     = 0xef0800000ULL,
1046 ae40972f blueswir1
        .le_base      = 0xef0c00000ULL,
1047 0019ad53 blueswir1
        .apc_base     = 0xefa000000ULL, // XXX should not exist
1048 577d8dd4 blueswir1
        .aux1_base    = 0xff1800000ULL,
1049 577d8dd4 blueswir1
        .aux2_base    = 0xff1a01000ULL,
1050 ae40972f blueswir1
        .ecc_base     = 0xf00000000ULL,
1051 ae40972f blueswir1
        .ecc_version  = 0x20000000, // version 0, implementation 2
1052 905fdcb5 blueswir1
        .nvram_machine_id = 0x72,
1053 905fdcb5 blueswir1
        .machine_id = ss20_id,
1054 ae40972f blueswir1
        .iommu_version = 0x13000000,
1055 6ef05b95 blueswir1
        .max_mem = 0xf00000000ULL,
1056 ae40972f blueswir1
        .default_cpu_model = "TI SuperSparc II",
1057 ae40972f blueswir1
    },
1058 a526a31c blueswir1
    /* Voyager */
1059 a526a31c blueswir1
    {
1060 a526a31c blueswir1
        .iommu_base   = 0x10000000,
1061 a526a31c blueswir1
        .tcx_base     = 0x50000000,
1062 a526a31c blueswir1
        .slavio_base  = 0x70000000,
1063 a526a31c blueswir1
        .ms_kb_base   = 0x71000000,
1064 a526a31c blueswir1
        .serial_base  = 0x71100000,
1065 a526a31c blueswir1
        .nvram_base   = 0x71200000,
1066 a526a31c blueswir1
        .fd_base      = 0x71400000,
1067 a526a31c blueswir1
        .counter_base = 0x71d00000,
1068 a526a31c blueswir1
        .intctl_base  = 0x71e00000,
1069 a526a31c blueswir1
        .idreg_base   = 0x78000000,
1070 a526a31c blueswir1
        .dma_base     = 0x78400000,
1071 a526a31c blueswir1
        .esp_base     = 0x78800000,
1072 a526a31c blueswir1
        .le_base      = 0x78c00000,
1073 a526a31c blueswir1
        .apc_base     = 0x71300000, // pmc
1074 a526a31c blueswir1
        .aux1_base    = 0x71900000,
1075 a526a31c blueswir1
        .aux2_base    = 0x71910000,
1076 905fdcb5 blueswir1
        .nvram_machine_id = 0x80,
1077 905fdcb5 blueswir1
        .machine_id = vger_id,
1078 a526a31c blueswir1
        .iommu_version = 0x05000000,
1079 a526a31c blueswir1
        .max_mem = 0x10000000,
1080 a526a31c blueswir1
        .default_cpu_model = "Fujitsu MB86904",
1081 a526a31c blueswir1
    },
1082 a526a31c blueswir1
    /* LX */
1083 a526a31c blueswir1
    {
1084 a526a31c blueswir1
        .iommu_base   = 0x10000000,
1085 a526a31c blueswir1
        .tcx_base     = 0x50000000,
1086 a526a31c blueswir1
        .slavio_base  = 0x70000000,
1087 a526a31c blueswir1
        .ms_kb_base   = 0x71000000,
1088 a526a31c blueswir1
        .serial_base  = 0x71100000,
1089 a526a31c blueswir1
        .nvram_base   = 0x71200000,
1090 a526a31c blueswir1
        .fd_base      = 0x71400000,
1091 a526a31c blueswir1
        .counter_base = 0x71d00000,
1092 a526a31c blueswir1
        .intctl_base  = 0x71e00000,
1093 a526a31c blueswir1
        .idreg_base   = 0x78000000,
1094 a526a31c blueswir1
        .dma_base     = 0x78400000,
1095 a526a31c blueswir1
        .esp_base     = 0x78800000,
1096 a526a31c blueswir1
        .le_base      = 0x78c00000,
1097 a526a31c blueswir1
        .aux1_base    = 0x71900000,
1098 a526a31c blueswir1
        .aux2_base    = 0x71910000,
1099 905fdcb5 blueswir1
        .nvram_machine_id = 0x80,
1100 905fdcb5 blueswir1
        .machine_id = lx_id,
1101 a526a31c blueswir1
        .iommu_version = 0x04000000,
1102 a526a31c blueswir1
        .max_mem = 0x10000000,
1103 a526a31c blueswir1
        .default_cpu_model = "TI MicroSparc I",
1104 a526a31c blueswir1
    },
1105 a526a31c blueswir1
    /* SS-4 */
1106 a526a31c blueswir1
    {
1107 a526a31c blueswir1
        .iommu_base   = 0x10000000,
1108 a526a31c blueswir1
        .tcx_base     = 0x50000000,
1109 a526a31c blueswir1
        .cs_base      = 0x6c000000,
1110 a526a31c blueswir1
        .slavio_base  = 0x70000000,
1111 a526a31c blueswir1
        .ms_kb_base   = 0x71000000,
1112 a526a31c blueswir1
        .serial_base  = 0x71100000,
1113 a526a31c blueswir1
        .nvram_base   = 0x71200000,
1114 a526a31c blueswir1
        .fd_base      = 0x71400000,
1115 a526a31c blueswir1
        .counter_base = 0x71d00000,
1116 a526a31c blueswir1
        .intctl_base  = 0x71e00000,
1117 a526a31c blueswir1
        .idreg_base   = 0x78000000,
1118 a526a31c blueswir1
        .dma_base     = 0x78400000,
1119 a526a31c blueswir1
        .esp_base     = 0x78800000,
1120 a526a31c blueswir1
        .le_base      = 0x78c00000,
1121 a526a31c blueswir1
        .apc_base     = 0x6a000000,
1122 a526a31c blueswir1
        .aux1_base    = 0x71900000,
1123 a526a31c blueswir1
        .aux2_base    = 0x71910000,
1124 905fdcb5 blueswir1
        .nvram_machine_id = 0x80,
1125 905fdcb5 blueswir1
        .machine_id = ss4_id,
1126 a526a31c blueswir1
        .iommu_version = 0x05000000,
1127 a526a31c blueswir1
        .max_mem = 0x10000000,
1128 a526a31c blueswir1
        .default_cpu_model = "Fujitsu MB86904",
1129 a526a31c blueswir1
    },
1130 a526a31c blueswir1
    /* SPARCClassic */
1131 a526a31c blueswir1
    {
1132 a526a31c blueswir1
        .iommu_base   = 0x10000000,
1133 a526a31c blueswir1
        .tcx_base     = 0x50000000,
1134 a526a31c blueswir1
        .slavio_base  = 0x70000000,
1135 a526a31c blueswir1
        .ms_kb_base   = 0x71000000,
1136 a526a31c blueswir1
        .serial_base  = 0x71100000,
1137 a526a31c blueswir1
        .nvram_base   = 0x71200000,
1138 a526a31c blueswir1
        .fd_base      = 0x71400000,
1139 a526a31c blueswir1
        .counter_base = 0x71d00000,
1140 a526a31c blueswir1
        .intctl_base  = 0x71e00000,
1141 a526a31c blueswir1
        .idreg_base   = 0x78000000,
1142 a526a31c blueswir1
        .dma_base     = 0x78400000,
1143 a526a31c blueswir1
        .esp_base     = 0x78800000,
1144 a526a31c blueswir1
        .le_base      = 0x78c00000,
1145 a526a31c blueswir1
        .apc_base     = 0x6a000000,
1146 a526a31c blueswir1
        .aux1_base    = 0x71900000,
1147 a526a31c blueswir1
        .aux2_base    = 0x71910000,
1148 905fdcb5 blueswir1
        .nvram_machine_id = 0x80,
1149 905fdcb5 blueswir1
        .machine_id = scls_id,
1150 a526a31c blueswir1
        .iommu_version = 0x05000000,
1151 a526a31c blueswir1
        .max_mem = 0x10000000,
1152 a526a31c blueswir1
        .default_cpu_model = "TI MicroSparc I",
1153 a526a31c blueswir1
    },
1154 a526a31c blueswir1
    /* SPARCbook */
1155 a526a31c blueswir1
    {
1156 a526a31c blueswir1
        .iommu_base   = 0x10000000,
1157 a526a31c blueswir1
        .tcx_base     = 0x50000000, // XXX
1158 a526a31c blueswir1
        .slavio_base  = 0x70000000,
1159 a526a31c blueswir1
        .ms_kb_base   = 0x71000000,
1160 a526a31c blueswir1
        .serial_base  = 0x71100000,
1161 a526a31c blueswir1
        .nvram_base   = 0x71200000,
1162 a526a31c blueswir1
        .fd_base      = 0x71400000,
1163 a526a31c blueswir1
        .counter_base = 0x71d00000,
1164 a526a31c blueswir1
        .intctl_base  = 0x71e00000,
1165 a526a31c blueswir1
        .idreg_base   = 0x78000000,
1166 a526a31c blueswir1
        .dma_base     = 0x78400000,
1167 a526a31c blueswir1
        .esp_base     = 0x78800000,
1168 a526a31c blueswir1
        .le_base      = 0x78c00000,
1169 a526a31c blueswir1
        .apc_base     = 0x6a000000,
1170 a526a31c blueswir1
        .aux1_base    = 0x71900000,
1171 a526a31c blueswir1
        .aux2_base    = 0x71910000,
1172 905fdcb5 blueswir1
        .nvram_machine_id = 0x80,
1173 905fdcb5 blueswir1
        .machine_id = sbook_id,
1174 a526a31c blueswir1
        .iommu_version = 0x05000000,
1175 a526a31c blueswir1
        .max_mem = 0x10000000,
1176 a526a31c blueswir1
        .default_cpu_model = "TI MicroSparc I",
1177 a526a31c blueswir1
    },
1178 36cd9210 blueswir1
};
1179 36cd9210 blueswir1
1180 36cd9210 blueswir1
/* SPARCstation 5 hardware initialisation */
1181 c227f099 Anthony Liguori
static void ss5_init(ram_addr_t RAM_size,
1182 3023f332 aliguori
                     const char *boot_device,
1183 b881c2c6 blueswir1
                     const char *kernel_filename, const char *kernel_cmdline,
1184 b881c2c6 blueswir1
                     const char *initrd_filename, const char *cpu_model)
1185 36cd9210 blueswir1
{
1186 3023f332 aliguori
    sun4m_hw_init(&sun4m_hwdefs[0], RAM_size, boot_device, kernel_filename,
1187 3ebf5aaf blueswir1
                  kernel_cmdline, initrd_filename, cpu_model);
1188 420557e8 bellard
}
1189 c0e564d5 bellard
1190 e0353fe2 blueswir1
/* SPARCstation 10 hardware initialisation */
1191 c227f099 Anthony Liguori
static void ss10_init(ram_addr_t RAM_size,
1192 3023f332 aliguori
                      const char *boot_device,
1193 b881c2c6 blueswir1
                      const char *kernel_filename, const char *kernel_cmdline,
1194 b881c2c6 blueswir1
                      const char *initrd_filename, const char *cpu_model)
1195 e0353fe2 blueswir1
{
1196 3023f332 aliguori
    sun4m_hw_init(&sun4m_hwdefs[1], RAM_size, boot_device, kernel_filename,
1197 3ebf5aaf blueswir1
                  kernel_cmdline, initrd_filename, cpu_model);
1198 e0353fe2 blueswir1
}
1199 e0353fe2 blueswir1
1200 6a3b9cc9 blueswir1
/* SPARCserver 600MP hardware initialisation */
1201 c227f099 Anthony Liguori
static void ss600mp_init(ram_addr_t RAM_size,
1202 3023f332 aliguori
                         const char *boot_device,
1203 77f193da blueswir1
                         const char *kernel_filename,
1204 77f193da blueswir1
                         const char *kernel_cmdline,
1205 6a3b9cc9 blueswir1
                         const char *initrd_filename, const char *cpu_model)
1206 6a3b9cc9 blueswir1
{
1207 3023f332 aliguori
    sun4m_hw_init(&sun4m_hwdefs[2], RAM_size, boot_device, kernel_filename,
1208 3ebf5aaf blueswir1
                  kernel_cmdline, initrd_filename, cpu_model);
1209 6a3b9cc9 blueswir1
}
1210 6a3b9cc9 blueswir1
1211 ae40972f blueswir1
/* SPARCstation 20 hardware initialisation */
1212 c227f099 Anthony Liguori
static void ss20_init(ram_addr_t RAM_size,
1213 3023f332 aliguori
                      const char *boot_device,
1214 ae40972f blueswir1
                      const char *kernel_filename, const char *kernel_cmdline,
1215 ae40972f blueswir1
                      const char *initrd_filename, const char *cpu_model)
1216 ae40972f blueswir1
{
1217 3023f332 aliguori
    sun4m_hw_init(&sun4m_hwdefs[3], RAM_size, boot_device, kernel_filename,
1218 ee76f82e blueswir1
                  kernel_cmdline, initrd_filename, cpu_model);
1219 ee76f82e blueswir1
}
1220 ee76f82e blueswir1
1221 a526a31c blueswir1
/* SPARCstation Voyager hardware initialisation */
1222 c227f099 Anthony Liguori
static void vger_init(ram_addr_t RAM_size,
1223 3023f332 aliguori
                      const char *boot_device,
1224 a526a31c blueswir1
                      const char *kernel_filename, const char *kernel_cmdline,
1225 a526a31c blueswir1
                      const char *initrd_filename, const char *cpu_model)
1226 a526a31c blueswir1
{
1227 3023f332 aliguori
    sun4m_hw_init(&sun4m_hwdefs[4], RAM_size, boot_device, kernel_filename,
1228 a526a31c blueswir1
                  kernel_cmdline, initrd_filename, cpu_model);
1229 a526a31c blueswir1
}
1230 a526a31c blueswir1
1231 a526a31c blueswir1
/* SPARCstation LX hardware initialisation */
1232 c227f099 Anthony Liguori
static void ss_lx_init(ram_addr_t RAM_size,
1233 3023f332 aliguori
                       const char *boot_device,
1234 a526a31c blueswir1
                       const char *kernel_filename, const char *kernel_cmdline,
1235 a526a31c blueswir1
                       const char *initrd_filename, const char *cpu_model)
1236 a526a31c blueswir1
{
1237 3023f332 aliguori
    sun4m_hw_init(&sun4m_hwdefs[5], RAM_size, boot_device, kernel_filename,
1238 a526a31c blueswir1
                  kernel_cmdline, initrd_filename, cpu_model);
1239 a526a31c blueswir1
}
1240 a526a31c blueswir1
1241 a526a31c blueswir1
/* SPARCstation 4 hardware initialisation */
1242 c227f099 Anthony Liguori
static void ss4_init(ram_addr_t RAM_size,
1243 3023f332 aliguori
                     const char *boot_device,
1244 a526a31c blueswir1
                     const char *kernel_filename, const char *kernel_cmdline,
1245 a526a31c blueswir1
                     const char *initrd_filename, const char *cpu_model)
1246 a526a31c blueswir1
{
1247 3023f332 aliguori
    sun4m_hw_init(&sun4m_hwdefs[6], RAM_size, boot_device, kernel_filename,
1248 a526a31c blueswir1
                  kernel_cmdline, initrd_filename, cpu_model);
1249 a526a31c blueswir1
}
1250 a526a31c blueswir1
1251 a526a31c blueswir1
/* SPARCClassic hardware initialisation */
1252 c227f099 Anthony Liguori
static void scls_init(ram_addr_t RAM_size,
1253 3023f332 aliguori
                      const char *boot_device,
1254 a526a31c blueswir1
                      const char *kernel_filename, const char *kernel_cmdline,
1255 a526a31c blueswir1
                      const char *initrd_filename, const char *cpu_model)
1256 a526a31c blueswir1
{
1257 3023f332 aliguori
    sun4m_hw_init(&sun4m_hwdefs[7], RAM_size, boot_device, kernel_filename,
1258 a526a31c blueswir1
                  kernel_cmdline, initrd_filename, cpu_model);
1259 a526a31c blueswir1
}
1260 a526a31c blueswir1
1261 a526a31c blueswir1
/* SPARCbook hardware initialisation */
1262 c227f099 Anthony Liguori
static void sbook_init(ram_addr_t RAM_size,
1263 3023f332 aliguori
                       const char *boot_device,
1264 a526a31c blueswir1
                       const char *kernel_filename, const char *kernel_cmdline,
1265 a526a31c blueswir1
                       const char *initrd_filename, const char *cpu_model)
1266 a526a31c blueswir1
{
1267 3023f332 aliguori
    sun4m_hw_init(&sun4m_hwdefs[8], RAM_size, boot_device, kernel_filename,
1268 a526a31c blueswir1
                  kernel_cmdline, initrd_filename, cpu_model);
1269 a526a31c blueswir1
}
1270 a526a31c blueswir1
1271 f80f9ec9 Anthony Liguori
static QEMUMachine ss5_machine = {
1272 66de733b blueswir1
    .name = "SS-5",
1273 66de733b blueswir1
    .desc = "Sun4m platform, SPARCstation 5",
1274 66de733b blueswir1
    .init = ss5_init,
1275 c9b1ae2c blueswir1
    .use_scsi = 1,
1276 0c257437 Anthony Liguori
    .is_default = 1,
1277 c0e564d5 bellard
};
1278 e0353fe2 blueswir1
1279 f80f9ec9 Anthony Liguori
static QEMUMachine ss10_machine = {
1280 66de733b blueswir1
    .name = "SS-10",
1281 66de733b blueswir1
    .desc = "Sun4m platform, SPARCstation 10",
1282 66de733b blueswir1
    .init = ss10_init,
1283 c9b1ae2c blueswir1
    .use_scsi = 1,
1284 1bcee014 blueswir1
    .max_cpus = 4,
1285 e0353fe2 blueswir1
};
1286 6a3b9cc9 blueswir1
1287 f80f9ec9 Anthony Liguori
static QEMUMachine ss600mp_machine = {
1288 66de733b blueswir1
    .name = "SS-600MP",
1289 66de733b blueswir1
    .desc = "Sun4m platform, SPARCserver 600MP",
1290 66de733b blueswir1
    .init = ss600mp_init,
1291 c9b1ae2c blueswir1
    .use_scsi = 1,
1292 1bcee014 blueswir1
    .max_cpus = 4,
1293 6a3b9cc9 blueswir1
};
1294 ae40972f blueswir1
1295 f80f9ec9 Anthony Liguori
static QEMUMachine ss20_machine = {
1296 66de733b blueswir1
    .name = "SS-20",
1297 66de733b blueswir1
    .desc = "Sun4m platform, SPARCstation 20",
1298 66de733b blueswir1
    .init = ss20_init,
1299 c9b1ae2c blueswir1
    .use_scsi = 1,
1300 1bcee014 blueswir1
    .max_cpus = 4,
1301 ae40972f blueswir1
};
1302 ae40972f blueswir1
1303 f80f9ec9 Anthony Liguori
static QEMUMachine voyager_machine = {
1304 66de733b blueswir1
    .name = "Voyager",
1305 66de733b blueswir1
    .desc = "Sun4m platform, SPARCstation Voyager",
1306 66de733b blueswir1
    .init = vger_init,
1307 c9b1ae2c blueswir1
    .use_scsi = 1,
1308 a526a31c blueswir1
};
1309 a526a31c blueswir1
1310 f80f9ec9 Anthony Liguori
static QEMUMachine ss_lx_machine = {
1311 66de733b blueswir1
    .name = "LX",
1312 66de733b blueswir1
    .desc = "Sun4m platform, SPARCstation LX",
1313 66de733b blueswir1
    .init = ss_lx_init,
1314 c9b1ae2c blueswir1
    .use_scsi = 1,
1315 a526a31c blueswir1
};
1316 a526a31c blueswir1
1317 f80f9ec9 Anthony Liguori
static QEMUMachine ss4_machine = {
1318 66de733b blueswir1
    .name = "SS-4",
1319 66de733b blueswir1
    .desc = "Sun4m platform, SPARCstation 4",
1320 66de733b blueswir1
    .init = ss4_init,
1321 c9b1ae2c blueswir1
    .use_scsi = 1,
1322 a526a31c blueswir1
};
1323 a526a31c blueswir1
1324 f80f9ec9 Anthony Liguori
static QEMUMachine scls_machine = {
1325 66de733b blueswir1
    .name = "SPARCClassic",
1326 66de733b blueswir1
    .desc = "Sun4m platform, SPARCClassic",
1327 66de733b blueswir1
    .init = scls_init,
1328 c9b1ae2c blueswir1
    .use_scsi = 1,
1329 a526a31c blueswir1
};
1330 a526a31c blueswir1
1331 f80f9ec9 Anthony Liguori
static QEMUMachine sbook_machine = {
1332 66de733b blueswir1
    .name = "SPARCbook",
1333 66de733b blueswir1
    .desc = "Sun4m platform, SPARCbook",
1334 66de733b blueswir1
    .init = sbook_init,
1335 c9b1ae2c blueswir1
    .use_scsi = 1,
1336 a526a31c blueswir1
};
1337 a526a31c blueswir1
1338 7d85892b blueswir1
static const struct sun4d_hwdef sun4d_hwdefs[] = {
1339 7d85892b blueswir1
    /* SS-1000 */
1340 7d85892b blueswir1
    {
1341 7d85892b blueswir1
        .iounit_bases   = {
1342 7d85892b blueswir1
            0xfe0200000ULL,
1343 7d85892b blueswir1
            0xfe1200000ULL,
1344 7d85892b blueswir1
            0xfe2200000ULL,
1345 7d85892b blueswir1
            0xfe3200000ULL,
1346 7d85892b blueswir1
            -1,
1347 7d85892b blueswir1
        },
1348 7d85892b blueswir1
        .tcx_base     = 0x820000000ULL,
1349 7d85892b blueswir1
        .slavio_base  = 0xf00000000ULL,
1350 7d85892b blueswir1
        .ms_kb_base   = 0xf00240000ULL,
1351 7d85892b blueswir1
        .serial_base  = 0xf00200000ULL,
1352 7d85892b blueswir1
        .nvram_base   = 0xf00280000ULL,
1353 7d85892b blueswir1
        .counter_base = 0xf00300000ULL,
1354 7d85892b blueswir1
        .espdma_base  = 0x800081000ULL,
1355 7d85892b blueswir1
        .esp_base     = 0x800080000ULL,
1356 7d85892b blueswir1
        .ledma_base   = 0x800040000ULL,
1357 7d85892b blueswir1
        .le_base      = 0x800060000ULL,
1358 7d85892b blueswir1
        .sbi_base     = 0xf02800000ULL,
1359 905fdcb5 blueswir1
        .nvram_machine_id = 0x80,
1360 905fdcb5 blueswir1
        .machine_id = ss1000_id,
1361 7d85892b blueswir1
        .iounit_version = 0x03000000,
1362 6ef05b95 blueswir1
        .max_mem = 0xf00000000ULL,
1363 7d85892b blueswir1
        .default_cpu_model = "TI SuperSparc II",
1364 7d85892b blueswir1
    },
1365 7d85892b blueswir1
    /* SS-2000 */
1366 7d85892b blueswir1
    {
1367 7d85892b blueswir1
        .iounit_bases   = {
1368 7d85892b blueswir1
            0xfe0200000ULL,
1369 7d85892b blueswir1
            0xfe1200000ULL,
1370 7d85892b blueswir1
            0xfe2200000ULL,
1371 7d85892b blueswir1
            0xfe3200000ULL,
1372 7d85892b blueswir1
            0xfe4200000ULL,
1373 7d85892b blueswir1
        },
1374 7d85892b blueswir1
        .tcx_base     = 0x820000000ULL,
1375 7d85892b blueswir1
        .slavio_base  = 0xf00000000ULL,
1376 7d85892b blueswir1
        .ms_kb_base   = 0xf00240000ULL,
1377 7d85892b blueswir1
        .serial_base  = 0xf00200000ULL,
1378 7d85892b blueswir1
        .nvram_base   = 0xf00280000ULL,
1379 7d85892b blueswir1
        .counter_base = 0xf00300000ULL,
1380 7d85892b blueswir1
        .espdma_base  = 0x800081000ULL,
1381 7d85892b blueswir1
        .esp_base     = 0x800080000ULL,
1382 7d85892b blueswir1
        .ledma_base   = 0x800040000ULL,
1383 7d85892b blueswir1
        .le_base      = 0x800060000ULL,
1384 7d85892b blueswir1
        .sbi_base     = 0xf02800000ULL,
1385 905fdcb5 blueswir1
        .nvram_machine_id = 0x80,
1386 905fdcb5 blueswir1
        .machine_id = ss2000_id,
1387 7d85892b blueswir1
        .iounit_version = 0x03000000,
1388 6ef05b95 blueswir1
        .max_mem = 0xf00000000ULL,
1389 7d85892b blueswir1
        .default_cpu_model = "TI SuperSparc II",
1390 7d85892b blueswir1
    },
1391 7d85892b blueswir1
};
1392 7d85892b blueswir1
1393 c227f099 Anthony Liguori
static DeviceState *sbi_init(target_phys_addr_t addr, qemu_irq **parent_irq)
1394 4b48bf05 Blue Swirl
{
1395 4b48bf05 Blue Swirl
    DeviceState *dev;
1396 4b48bf05 Blue Swirl
    SysBusDevice *s;
1397 4b48bf05 Blue Swirl
    unsigned int i;
1398 4b48bf05 Blue Swirl
1399 4b48bf05 Blue Swirl
    dev = qdev_create(NULL, "sbi");
1400 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
1401 4b48bf05 Blue Swirl
1402 4b48bf05 Blue Swirl
    s = sysbus_from_qdev(dev);
1403 4b48bf05 Blue Swirl
1404 4b48bf05 Blue Swirl
    for (i = 0; i < MAX_CPUS; i++) {
1405 4b48bf05 Blue Swirl
        sysbus_connect_irq(s, i, *parent_irq[i]);
1406 4b48bf05 Blue Swirl
    }
1407 4b48bf05 Blue Swirl
1408 4b48bf05 Blue Swirl
    sysbus_mmio_map(s, 0, addr);
1409 4b48bf05 Blue Swirl
1410 4b48bf05 Blue Swirl
    return dev;
1411 4b48bf05 Blue Swirl
}
1412 4b48bf05 Blue Swirl
1413 c227f099 Anthony Liguori
static void sun4d_hw_init(const struct sun4d_hwdef *hwdef, ram_addr_t RAM_size,
1414 7d85892b blueswir1
                          const char *boot_device,
1415 3023f332 aliguori
                          const char *kernel_filename,
1416 7d85892b blueswir1
                          const char *kernel_cmdline,
1417 7d85892b blueswir1
                          const char *initrd_filename, const char *cpu_model)
1418 7d85892b blueswir1
{
1419 7d85892b blueswir1
    unsigned int i;
1420 7fc06735 Blue Swirl
    void *iounits[MAX_IOUNITS], *espdma, *ledma, *nvram;
1421 7fc06735 Blue Swirl
    qemu_irq *cpu_irqs[MAX_CPUS], sbi_irq[32], sbi_cpu_irq[MAX_CPUS],
1422 6f6260c7 Blue Swirl
        espdma_irq, ledma_irq;
1423 74ff8d90 Blue Swirl
    qemu_irq esp_reset;
1424 5c6602c5 blueswir1
    unsigned long kernel_size;
1425 3cce6243 blueswir1
    void *fw_cfg;
1426 7fc06735 Blue Swirl
    DeviceState *dev;
1427 7d85892b blueswir1
1428 7d85892b blueswir1
    /* init CPUs */
1429 7d85892b blueswir1
    if (!cpu_model)
1430 7d85892b blueswir1
        cpu_model = hwdef->default_cpu_model;
1431 7d85892b blueswir1
1432 666713c0 Blue Swirl
    for(i = 0; i < smp_cpus; i++) {
1433 89835363 Blue Swirl
        cpu_devinit(cpu_model, i, hwdef->slavio_base, &cpu_irqs[i]);
1434 7d85892b blueswir1
    }
1435 7d85892b blueswir1
1436 7d85892b blueswir1
    for (i = smp_cpus; i < MAX_CPUS; i++)
1437 7d85892b blueswir1
        cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS);
1438 7d85892b blueswir1
1439 7d85892b blueswir1
    /* set up devices */
1440 a350db85 Blue Swirl
    ram_init(0, RAM_size, hwdef->max_mem);
1441 a350db85 Blue Swirl
1442 f48f6569 Blue Swirl
    prom_init(hwdef->slavio_base, bios_name);
1443 f48f6569 Blue Swirl
1444 7fc06735 Blue Swirl
    dev = sbi_init(hwdef->sbi_base, cpu_irqs);
1445 7fc06735 Blue Swirl
1446 7fc06735 Blue Swirl
    for (i = 0; i < 32; i++) {
1447 7fc06735 Blue Swirl
        sbi_irq[i] = qdev_get_gpio_in(dev, i);
1448 7fc06735 Blue Swirl
    }
1449 7fc06735 Blue Swirl
    for (i = 0; i < MAX_CPUS; i++) {
1450 7fc06735 Blue Swirl
        sbi_cpu_irq[i] = qdev_get_gpio_in(dev, 32 + i);
1451 7fc06735 Blue Swirl
    }
1452 7d85892b blueswir1
1453 7d85892b blueswir1
    for (i = 0; i < MAX_IOUNITS; i++)
1454 c227f099 Anthony Liguori
        if (hwdef->iounit_bases[i] != (target_phys_addr_t)-1)
1455 ff403da6 blueswir1
            iounits[i] = iommu_init(hwdef->iounit_bases[i],
1456 ff403da6 blueswir1
                                    hwdef->iounit_version,
1457 c533e0b3 Blue Swirl
                                    sbi_irq[0]);
1458 7d85892b blueswir1
1459 c533e0b3 Blue Swirl
    espdma = sparc32_dma_init(hwdef->espdma_base, sbi_irq[3],
1460 74ff8d90 Blue Swirl
                              iounits[0], &espdma_irq);
1461 7d85892b blueswir1
1462 c533e0b3 Blue Swirl
    ledma = sparc32_dma_init(hwdef->ledma_base, sbi_irq[4],
1463 74ff8d90 Blue Swirl
                             iounits[0], &ledma_irq);
1464 7d85892b blueswir1
1465 7d85892b blueswir1
    if (graphic_depth != 8 && graphic_depth != 24) {
1466 7d85892b blueswir1
        fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
1467 7d85892b blueswir1
        exit (1);
1468 7d85892b blueswir1
    }
1469 d95d8f1c Blue Swirl
    tcx_init(hwdef->tcx_base, 0x00100000, graphic_width, graphic_height,
1470 dc828ca1 pbrook
             graphic_depth);
1471 7d85892b blueswir1
1472 74ff8d90 Blue Swirl
    lance_init(&nd_table[0], hwdef->le_base, ledma, ledma_irq);
1473 7d85892b blueswir1
1474 d95d8f1c Blue Swirl
    nvram = m48t59_init(sbi_irq[0], hwdef->nvram_base, 0, 0x2000, 8);
1475 7d85892b blueswir1
1476 c533e0b3 Blue Swirl
    slavio_timer_init_all(hwdef->counter_base, sbi_irq[10], sbi_cpu_irq, smp_cpus);
1477 7d85892b blueswir1
1478 c533e0b3 Blue Swirl
    slavio_serial_ms_kbd_init(hwdef->ms_kb_base, sbi_irq[12],
1479 993fbfdb Anthony Liguori
                              display_type == DT_NOGRAPHIC, ESCC_CLOCK, 1);
1480 7d85892b blueswir1
    // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device
1481 7d85892b blueswir1
    // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device
1482 c533e0b3 Blue Swirl
    escc_init(hwdef->serial_base, sbi_irq[12], sbi_irq[12],
1483 aeeb69c7 aurel32
              serial_hds[0], serial_hds[1], ESCC_CLOCK, 1);
1484 7d85892b blueswir1
1485 7d85892b blueswir1
    if (drive_get_max_bus(IF_SCSI) > 0) {
1486 7d85892b blueswir1
        fprintf(stderr, "qemu: too many SCSI bus\n");
1487 7d85892b blueswir1
        exit(1);
1488 7d85892b blueswir1
    }
1489 7d85892b blueswir1
1490 74ff8d90 Blue Swirl
    esp_reset = qdev_get_gpio_in(espdma, 0);
1491 cfb9de9c Paul Brook
    esp_init(hwdef->esp_base, 2,
1492 cfb9de9c Paul Brook
             espdma_memory_read, espdma_memory_write,
1493 74ff8d90 Blue Swirl
             espdma, espdma_irq, &esp_reset);
1494 7d85892b blueswir1
1495 293f78bc blueswir1
    kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename,
1496 293f78bc blueswir1
                                    RAM_size);
1497 7d85892b blueswir1
1498 7d85892b blueswir1
    nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline,
1499 7d85892b blueswir1
               boot_device, RAM_size, kernel_size, graphic_width,
1500 905fdcb5 blueswir1
               graphic_height, graphic_depth, hwdef->nvram_machine_id,
1501 905fdcb5 blueswir1
               "Sun4d");
1502 3cce6243 blueswir1
1503 3cce6243 blueswir1
    fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
1504 3cce6243 blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
1505 905fdcb5 blueswir1
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
1506 905fdcb5 blueswir1
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
1507 513f789f blueswir1
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
1508 513f789f blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
1509 513f789f blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
1510 513f789f blueswir1
    if (kernel_cmdline) {
1511 513f789f blueswir1
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
1512 3c178e72 Gerd Hoffmann
        pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
1513 6bb4ca57 Blue Swirl
        fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
1514 6bb4ca57 Blue Swirl
                         (uint8_t*)strdup(kernel_cmdline),
1515 6bb4ca57 Blue Swirl
                         strlen(kernel_cmdline) + 1);
1516 513f789f blueswir1
    } else {
1517 513f789f blueswir1
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
1518 513f789f blueswir1
    }
1519 513f789f blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
1520 513f789f blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used
1521 513f789f blueswir1
    fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_device[0]);
1522 513f789f blueswir1
    qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
1523 7d85892b blueswir1
}
1524 7d85892b blueswir1
1525 7d85892b blueswir1
/* SPARCserver 1000 hardware initialisation */
1526 c227f099 Anthony Liguori
static void ss1000_init(ram_addr_t RAM_size,
1527 3023f332 aliguori
                        const char *boot_device,
1528 7d85892b blueswir1
                        const char *kernel_filename, const char *kernel_cmdline,
1529 7d85892b blueswir1
                        const char *initrd_filename, const char *cpu_model)
1530 7d85892b blueswir1
{
1531 3023f332 aliguori
    sun4d_hw_init(&sun4d_hwdefs[0], RAM_size, boot_device, kernel_filename,
1532 7d85892b blueswir1
                  kernel_cmdline, initrd_filename, cpu_model);
1533 7d85892b blueswir1
}
1534 7d85892b blueswir1
1535 7d85892b blueswir1
/* SPARCcenter 2000 hardware initialisation */
1536 c227f099 Anthony Liguori
static void ss2000_init(ram_addr_t RAM_size,
1537 3023f332 aliguori
                        const char *boot_device,
1538 7d85892b blueswir1
                        const char *kernel_filename, const char *kernel_cmdline,
1539 7d85892b blueswir1
                        const char *initrd_filename, const char *cpu_model)
1540 7d85892b blueswir1
{
1541 3023f332 aliguori
    sun4d_hw_init(&sun4d_hwdefs[1], RAM_size, boot_device, kernel_filename,
1542 7d85892b blueswir1
                  kernel_cmdline, initrd_filename, cpu_model);
1543 7d85892b blueswir1
}
1544 7d85892b blueswir1
1545 f80f9ec9 Anthony Liguori
static QEMUMachine ss1000_machine = {
1546 66de733b blueswir1
    .name = "SS-1000",
1547 66de733b blueswir1
    .desc = "Sun4d platform, SPARCserver 1000",
1548 66de733b blueswir1
    .init = ss1000_init,
1549 c9b1ae2c blueswir1
    .use_scsi = 1,
1550 1bcee014 blueswir1
    .max_cpus = 8,
1551 7d85892b blueswir1
};
1552 7d85892b blueswir1
1553 f80f9ec9 Anthony Liguori
static QEMUMachine ss2000_machine = {
1554 66de733b blueswir1
    .name = "SS-2000",
1555 66de733b blueswir1
    .desc = "Sun4d platform, SPARCcenter 2000",
1556 66de733b blueswir1
    .init = ss2000_init,
1557 c9b1ae2c blueswir1
    .use_scsi = 1,
1558 1bcee014 blueswir1
    .max_cpus = 20,
1559 7d85892b blueswir1
};
1560 8137cde8 blueswir1
1561 8137cde8 blueswir1
static const struct sun4c_hwdef sun4c_hwdefs[] = {
1562 8137cde8 blueswir1
    /* SS-2 */
1563 8137cde8 blueswir1
    {
1564 8137cde8 blueswir1
        .iommu_base   = 0xf8000000,
1565 8137cde8 blueswir1
        .tcx_base     = 0xfe000000,
1566 8137cde8 blueswir1
        .slavio_base  = 0xf6000000,
1567 8137cde8 blueswir1
        .intctl_base  = 0xf5000000,
1568 8137cde8 blueswir1
        .counter_base = 0xf3000000,
1569 8137cde8 blueswir1
        .ms_kb_base   = 0xf0000000,
1570 8137cde8 blueswir1
        .serial_base  = 0xf1000000,
1571 8137cde8 blueswir1
        .nvram_base   = 0xf2000000,
1572 8137cde8 blueswir1
        .fd_base      = 0xf7200000,
1573 8137cde8 blueswir1
        .dma_base     = 0xf8400000,
1574 8137cde8 blueswir1
        .esp_base     = 0xf8800000,
1575 8137cde8 blueswir1
        .le_base      = 0xf8c00000,
1576 8137cde8 blueswir1
        .aux1_base    = 0xf7400003,
1577 8137cde8 blueswir1
        .nvram_machine_id = 0x55,
1578 8137cde8 blueswir1
        .machine_id = ss2_id,
1579 8137cde8 blueswir1
        .max_mem = 0x10000000,
1580 8137cde8 blueswir1
        .default_cpu_model = "Cypress CY7C601",
1581 8137cde8 blueswir1
    },
1582 8137cde8 blueswir1
};
1583 8137cde8 blueswir1
1584 c227f099 Anthony Liguori
static DeviceState *sun4c_intctl_init(target_phys_addr_t addr,
1585 4b48bf05 Blue Swirl
                                      qemu_irq *parent_irq)
1586 4b48bf05 Blue Swirl
{
1587 4b48bf05 Blue Swirl
    DeviceState *dev;
1588 4b48bf05 Blue Swirl
    SysBusDevice *s;
1589 4b48bf05 Blue Swirl
    unsigned int i;
1590 4b48bf05 Blue Swirl
1591 4b48bf05 Blue Swirl
    dev = qdev_create(NULL, "sun4c_intctl");
1592 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
1593 4b48bf05 Blue Swirl
1594 4b48bf05 Blue Swirl
    s = sysbus_from_qdev(dev);
1595 4b48bf05 Blue Swirl
1596 4b48bf05 Blue Swirl
    for (i = 0; i < MAX_PILS; i++) {
1597 4b48bf05 Blue Swirl
        sysbus_connect_irq(s, i, parent_irq[i]);
1598 4b48bf05 Blue Swirl
    }
1599 4b48bf05 Blue Swirl
    sysbus_mmio_map(s, 0, addr);
1600 4b48bf05 Blue Swirl
1601 4b48bf05 Blue Swirl
    return dev;
1602 4b48bf05 Blue Swirl
}
1603 4b48bf05 Blue Swirl
1604 c227f099 Anthony Liguori
static void sun4c_hw_init(const struct sun4c_hwdef *hwdef, ram_addr_t RAM_size,
1605 8137cde8 blueswir1
                          const char *boot_device,
1606 3023f332 aliguori
                          const char *kernel_filename,
1607 8137cde8 blueswir1
                          const char *kernel_cmdline,
1608 8137cde8 blueswir1
                          const char *initrd_filename, const char *cpu_model)
1609 8137cde8 blueswir1
{
1610 cfb9de9c Paul Brook
    void *iommu, *espdma, *ledma, *nvram;
1611 e32cba29 Blue Swirl
    qemu_irq *cpu_irqs, slavio_irq[8], espdma_irq, ledma_irq;
1612 74ff8d90 Blue Swirl
    qemu_irq esp_reset;
1613 2582cfa0 Blue Swirl
    qemu_irq fdc_tc;
1614 5c6602c5 blueswir1
    unsigned long kernel_size;
1615 fd8014e1 Gerd Hoffmann
    DriveInfo *fd[MAX_FD];
1616 8137cde8 blueswir1
    void *fw_cfg;
1617 e32cba29 Blue Swirl
    DeviceState *dev;
1618 e32cba29 Blue Swirl
    unsigned int i;
1619 8137cde8 blueswir1
1620 8137cde8 blueswir1
    /* init CPU */
1621 8137cde8 blueswir1
    if (!cpu_model)
1622 8137cde8 blueswir1
        cpu_model = hwdef->default_cpu_model;
1623 8137cde8 blueswir1
1624 89835363 Blue Swirl
    cpu_devinit(cpu_model, 0, hwdef->slavio_base, &cpu_irqs);
1625 8137cde8 blueswir1
1626 8137cde8 blueswir1
    /* set up devices */
1627 a350db85 Blue Swirl
    ram_init(0, RAM_size, hwdef->max_mem);
1628 a350db85 Blue Swirl
1629 f48f6569 Blue Swirl
    prom_init(hwdef->slavio_base, bios_name);
1630 f48f6569 Blue Swirl
1631 e32cba29 Blue Swirl
    dev = sun4c_intctl_init(hwdef->intctl_base, cpu_irqs);
1632 e32cba29 Blue Swirl
1633 e32cba29 Blue Swirl
    for (i = 0; i < 8; i++) {
1634 e32cba29 Blue Swirl
        slavio_irq[i] = qdev_get_gpio_in(dev, i);
1635 e32cba29 Blue Swirl
    }
1636 8137cde8 blueswir1
1637 8137cde8 blueswir1
    iommu = iommu_init(hwdef->iommu_base, hwdef->iommu_version,
1638 c533e0b3 Blue Swirl
                       slavio_irq[1]);
1639 8137cde8 blueswir1
1640 c533e0b3 Blue Swirl
    espdma = sparc32_dma_init(hwdef->dma_base, slavio_irq[2],
1641 74ff8d90 Blue Swirl
                              iommu, &espdma_irq);
1642 8137cde8 blueswir1
1643 8137cde8 blueswir1
    ledma = sparc32_dma_init(hwdef->dma_base + 16ULL,
1644 74ff8d90 Blue Swirl
                             slavio_irq[3], iommu, &ledma_irq);
1645 8137cde8 blueswir1
1646 8137cde8 blueswir1
    if (graphic_depth != 8 && graphic_depth != 24) {
1647 8137cde8 blueswir1
        fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
1648 8137cde8 blueswir1
        exit (1);
1649 8137cde8 blueswir1
    }
1650 d95d8f1c Blue Swirl
    tcx_init(hwdef->tcx_base, 0x00100000, graphic_width, graphic_height,
1651 dc828ca1 pbrook
             graphic_depth);
1652 8137cde8 blueswir1
1653 74ff8d90 Blue Swirl
    lance_init(&nd_table[0], hwdef->le_base, ledma, ledma_irq);
1654 8137cde8 blueswir1
1655 d95d8f1c Blue Swirl
    nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0, 0x800, 2);
1656 8137cde8 blueswir1
1657 c533e0b3 Blue Swirl
    slavio_serial_ms_kbd_init(hwdef->ms_kb_base, slavio_irq[1],
1658 993fbfdb Anthony Liguori
                              display_type == DT_NOGRAPHIC, ESCC_CLOCK, 1);
1659 8137cde8 blueswir1
    // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device
1660 8137cde8 blueswir1
    // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device
1661 c533e0b3 Blue Swirl
    escc_init(hwdef->serial_base, slavio_irq[1],
1662 c533e0b3 Blue Swirl
              slavio_irq[1], serial_hds[0], serial_hds[1],
1663 aeeb69c7 aurel32
              ESCC_CLOCK, 1);
1664 8137cde8 blueswir1
1665 b2b6f6ec Blue Swirl
    slavio_misc_init(0, hwdef->aux1_base, 0, slavio_irq[1], fdc_tc);
1666 8137cde8 blueswir1
1667 c227f099 Anthony Liguori
    if (hwdef->fd_base != (target_phys_addr_t)-1) {
1668 8137cde8 blueswir1
        /* there is zero or one floppy drive */
1669 ce802585 blueswir1
        memset(fd, 0, sizeof(fd));
1670 fd8014e1 Gerd Hoffmann
        fd[0] = drive_get(IF_FLOPPY, 0, 0);
1671 c533e0b3 Blue Swirl
        sun4m_fdctrl_init(slavio_irq[1], hwdef->fd_base, fd,
1672 2582cfa0 Blue Swirl
                          &fdc_tc);
1673 8137cde8 blueswir1
    }
1674 8137cde8 blueswir1
1675 8137cde8 blueswir1
    if (drive_get_max_bus(IF_SCSI) > 0) {
1676 8137cde8 blueswir1
        fprintf(stderr, "qemu: too many SCSI bus\n");
1677 8137cde8 blueswir1
        exit(1);
1678 8137cde8 blueswir1
    }
1679 8137cde8 blueswir1
1680 74ff8d90 Blue Swirl
    esp_reset = qdev_get_gpio_in(espdma, 0);
1681 cfb9de9c Paul Brook
    esp_init(hwdef->esp_base, 2,
1682 cfb9de9c Paul Brook
             espdma_memory_read, espdma_memory_write,
1683 74ff8d90 Blue Swirl
             espdma, espdma_irq, &esp_reset);
1684 8137cde8 blueswir1
1685 8137cde8 blueswir1
    kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename,
1686 8137cde8 blueswir1
                                    RAM_size);
1687 8137cde8 blueswir1
1688 8137cde8 blueswir1
    nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline,
1689 8137cde8 blueswir1
               boot_device, RAM_size, kernel_size, graphic_width,
1690 8137cde8 blueswir1
               graphic_height, graphic_depth, hwdef->nvram_machine_id,
1691 8137cde8 blueswir1
               "Sun4c");
1692 8137cde8 blueswir1
1693 8137cde8 blueswir1
    fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
1694 8137cde8 blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
1695 8137cde8 blueswir1
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
1696 8137cde8 blueswir1
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
1697 513f789f blueswir1
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
1698 513f789f blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
1699 513f789f blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
1700 513f789f blueswir1
    if (kernel_cmdline) {
1701 513f789f blueswir1
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
1702 3c178e72 Gerd Hoffmann
        pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
1703 6bb4ca57 Blue Swirl
        fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
1704 6bb4ca57 Blue Swirl
                         (uint8_t*)strdup(kernel_cmdline),
1705 6bb4ca57 Blue Swirl
                         strlen(kernel_cmdline) + 1);
1706 513f789f blueswir1
    } else {
1707 513f789f blueswir1
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
1708 513f789f blueswir1
    }
1709 513f789f blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
1710 513f789f blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used
1711 513f789f blueswir1
    fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_device[0]);
1712 513f789f blueswir1
    qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
1713 8137cde8 blueswir1
}
1714 8137cde8 blueswir1
1715 8137cde8 blueswir1
/* SPARCstation 2 hardware initialisation */
1716 c227f099 Anthony Liguori
static void ss2_init(ram_addr_t RAM_size,
1717 3023f332 aliguori
                     const char *boot_device,
1718 8137cde8 blueswir1
                     const char *kernel_filename, const char *kernel_cmdline,
1719 8137cde8 blueswir1
                     const char *initrd_filename, const char *cpu_model)
1720 8137cde8 blueswir1
{
1721 3023f332 aliguori
    sun4c_hw_init(&sun4c_hwdefs[0], RAM_size, boot_device, kernel_filename,
1722 8137cde8 blueswir1
                  kernel_cmdline, initrd_filename, cpu_model);
1723 8137cde8 blueswir1
}
1724 8137cde8 blueswir1
1725 f80f9ec9 Anthony Liguori
static QEMUMachine ss2_machine = {
1726 8137cde8 blueswir1
    .name = "SS-2",
1727 8137cde8 blueswir1
    .desc = "Sun4c platform, SPARCstation 2",
1728 8137cde8 blueswir1
    .init = ss2_init,
1729 8137cde8 blueswir1
    .use_scsi = 1,
1730 8137cde8 blueswir1
};
1731 f80f9ec9 Anthony Liguori
1732 f80f9ec9 Anthony Liguori
static void ss2_machine_init(void)
1733 f80f9ec9 Anthony Liguori
{
1734 f80f9ec9 Anthony Liguori
    qemu_register_machine(&ss5_machine);
1735 f80f9ec9 Anthony Liguori
    qemu_register_machine(&ss10_machine);
1736 f80f9ec9 Anthony Liguori
    qemu_register_machine(&ss600mp_machine);
1737 f80f9ec9 Anthony Liguori
    qemu_register_machine(&ss20_machine);
1738 f80f9ec9 Anthony Liguori
    qemu_register_machine(&voyager_machine);
1739 f80f9ec9 Anthony Liguori
    qemu_register_machine(&ss_lx_machine);
1740 f80f9ec9 Anthony Liguori
    qemu_register_machine(&ss4_machine);
1741 f80f9ec9 Anthony Liguori
    qemu_register_machine(&scls_machine);
1742 f80f9ec9 Anthony Liguori
    qemu_register_machine(&sbook_machine);
1743 f80f9ec9 Anthony Liguori
    qemu_register_machine(&ss1000_machine);
1744 f80f9ec9 Anthony Liguori
    qemu_register_machine(&ss2000_machine);
1745 f80f9ec9 Anthony Liguori
    qemu_register_machine(&ss2_machine);
1746 f80f9ec9 Anthony Liguori
}
1747 f80f9ec9 Anthony Liguori
1748 f80f9ec9 Anthony Liguori
machine_init(ss2_machine_init);