Statistics
| Branch: | Revision:

root / hw / pc.c @ 2850ca9e

History | View | Annotate | Download (32.1 kB)

1
/*
2
 * QEMU PC System Emulator
3
 *
4
 * Copyright (c) 2003-2004 Fabrice Bellard
5
 *
6
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7
 * of this software and associated documentation files (the "Software"), to deal
8
 * in the Software without restriction, including without limitation the rights
9
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10
 * copies of the Software, and to permit persons to whom the Software is
11
 * furnished to do so, subject to the following conditions:
12
 *
13
 * The above copyright notice and this permission notice shall be included in
14
 * all copies or substantial portions of the Software.
15
 *
16
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22
 * THE SOFTWARE.
23
 */
24
#include "hw.h"
25
#include "pc.h"
26
#include "apic.h"
27
#include "fdc.h"
28
#include "ide.h"
29
#include "pci.h"
30
#include "vmware_vga.h"
31
#include "monitor.h"
32
#include "fw_cfg.h"
33
#include "hpet_emul.h"
34
#include "smbios.h"
35
#include "loader.h"
36
#include "elf.h"
37
#include "multiboot.h"
38
#include "mc146818rtc.h"
39
#include "i8254.h"
40
#include "pcspk.h"
41
#include "msi.h"
42
#include "sysbus.h"
43
#include "sysemu.h"
44
#include "kvm.h"
45
#include "blockdev.h"
46
#include "ui/qemu-spice.h"
47
#include "memory.h"
48
#include "exec-memory.h"
49

    
50
/* output Bochs bios info messages */
51
//#define DEBUG_BIOS
52

    
53
/* debug PC/ISA interrupts */
54
//#define DEBUG_IRQ
55

    
56
#ifdef DEBUG_IRQ
57
#define DPRINTF(fmt, ...)                                       \
58
    do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
59
#else
60
#define DPRINTF(fmt, ...)
61
#endif
62

    
63
/* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables.  */
64
#define ACPI_DATA_SIZE       0x10000
65
#define BIOS_CFG_IOPORT 0x510
66
#define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
67
#define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
68
#define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2)
69
#define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3)
70
#define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4)
71

    
72
#define MSI_ADDR_BASE 0xfee00000
73

    
74
#define E820_NR_ENTRIES                16
75

    
76
struct e820_entry {
77
    uint64_t address;
78
    uint64_t length;
79
    uint32_t type;
80
} QEMU_PACKED __attribute((__aligned__(4)));
81

    
82
struct e820_table {
83
    uint32_t count;
84
    struct e820_entry entry[E820_NR_ENTRIES];
85
} QEMU_PACKED __attribute((__aligned__(4)));
86

    
87
static struct e820_table e820_table;
88
struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX};
89

    
90
void gsi_handler(void *opaque, int n, int level)
91
{
92
    GSIState *s = opaque;
93

    
94
    DPRINTF("pc: %s GSI %d\n", level ? "raising" : "lowering", n);
95
    if (n < ISA_NUM_IRQS) {
96
        qemu_set_irq(s->i8259_irq[n], level);
97
    }
98
    qemu_set_irq(s->ioapic_irq[n], level);
99
}
100

    
101
static void ioport80_write(void *opaque, uint32_t addr, uint32_t data)
102
{
103
}
104

    
105
/* MSDOS compatibility mode FPU exception support */
106
static qemu_irq ferr_irq;
107

    
108
void pc_register_ferr_irq(qemu_irq irq)
109
{
110
    ferr_irq = irq;
111
}
112

    
113
/* XXX: add IGNNE support */
114
void cpu_set_ferr(CPUX86State *s)
115
{
116
    qemu_irq_raise(ferr_irq);
117
}
118

    
119
static void ioportF0_write(void *opaque, uint32_t addr, uint32_t data)
120
{
121
    qemu_irq_lower(ferr_irq);
122
}
123

    
124
/* TSC handling */
125
uint64_t cpu_get_tsc(CPUX86State *env)
126
{
127
    return cpu_get_ticks();
128
}
129

    
130
/* SMM support */
131

    
132
static cpu_set_smm_t smm_set;
133
static void *smm_arg;
134

    
135
void cpu_smm_register(cpu_set_smm_t callback, void *arg)
136
{
137
    assert(smm_set == NULL);
138
    assert(smm_arg == NULL);
139
    smm_set = callback;
140
    smm_arg = arg;
141
}
142

    
143
void cpu_smm_update(CPUState *env)
144
{
145
    if (smm_set && smm_arg && env == first_cpu)
146
        smm_set(!!(env->hflags & HF_SMM_MASK), smm_arg);
147
}
148

    
149

    
150
/* IRQ handling */
151
int cpu_get_pic_interrupt(CPUState *env)
152
{
153
    int intno;
154

    
155
    intno = apic_get_interrupt(env->apic_state);
156
    if (intno >= 0) {
157
        return intno;
158
    }
159
    /* read the irq from the PIC */
160
    if (!apic_accept_pic_intr(env->apic_state)) {
161
        return -1;
162
    }
163

    
164
    intno = pic_read_irq(isa_pic);
165
    return intno;
166
}
167

    
168
static void pic_irq_request(void *opaque, int irq, int level)
169
{
170
    CPUState *env = first_cpu;
171

    
172
    DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq);
173
    if (env->apic_state) {
174
        while (env) {
175
            if (apic_accept_pic_intr(env->apic_state)) {
176
                apic_deliver_pic_intr(env->apic_state, level);
177
            }
178
            env = env->next_cpu;
179
        }
180
    } else {
181
        if (level)
182
            cpu_interrupt(env, CPU_INTERRUPT_HARD);
183
        else
184
            cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
185
    }
186
}
187

    
188
/* PC cmos mappings */
189

    
190
#define REG_EQUIPMENT_BYTE          0x14
191

    
192
static int cmos_get_fd_drive_type(FDriveType fd0)
193
{
194
    int val;
195

    
196
    switch (fd0) {
197
    case FDRIVE_DRV_144:
198
        /* 1.44 Mb 3"5 drive */
199
        val = 4;
200
        break;
201
    case FDRIVE_DRV_288:
202
        /* 2.88 Mb 3"5 drive */
203
        val = 5;
204
        break;
205
    case FDRIVE_DRV_120:
206
        /* 1.2 Mb 5"5 drive */
207
        val = 2;
208
        break;
209
    case FDRIVE_DRV_NONE:
210
    default:
211
        val = 0;
212
        break;
213
    }
214
    return val;
215
}
216

    
217
static void cmos_init_hd(int type_ofs, int info_ofs, BlockDriverState *hd,
218
                         ISADevice *s)
219
{
220
    int cylinders, heads, sectors;
221
    bdrv_get_geometry_hint(hd, &cylinders, &heads, &sectors);
222
    rtc_set_memory(s, type_ofs, 47);
223
    rtc_set_memory(s, info_ofs, cylinders);
224
    rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
225
    rtc_set_memory(s, info_ofs + 2, heads);
226
    rtc_set_memory(s, info_ofs + 3, 0xff);
227
    rtc_set_memory(s, info_ofs + 4, 0xff);
228
    rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
229
    rtc_set_memory(s, info_ofs + 6, cylinders);
230
    rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
231
    rtc_set_memory(s, info_ofs + 8, sectors);
232
}
233

    
234
/* convert boot_device letter to something recognizable by the bios */
235
static int boot_device2nibble(char boot_device)
236
{
237
    switch(boot_device) {
238
    case 'a':
239
    case 'b':
240
        return 0x01; /* floppy boot */
241
    case 'c':
242
        return 0x02; /* hard drive boot */
243
    case 'd':
244
        return 0x03; /* CD-ROM boot */
245
    case 'n':
246
        return 0x04; /* Network boot */
247
    }
248
    return 0;
249
}
250

    
251
static int set_boot_dev(ISADevice *s, const char *boot_device, int fd_bootchk)
252
{
253
#define PC_MAX_BOOT_DEVICES 3
254
    int nbds, bds[3] = { 0, };
255
    int i;
256

    
257
    nbds = strlen(boot_device);
258
    if (nbds > PC_MAX_BOOT_DEVICES) {
259
        error_report("Too many boot devices for PC");
260
        return(1);
261
    }
262
    for (i = 0; i < nbds; i++) {
263
        bds[i] = boot_device2nibble(boot_device[i]);
264
        if (bds[i] == 0) {
265
            error_report("Invalid boot device for PC: '%c'",
266
                         boot_device[i]);
267
            return(1);
268
        }
269
    }
270
    rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
271
    rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
272
    return(0);
273
}
274

    
275
static int pc_boot_set(void *opaque, const char *boot_device)
276
{
277
    return set_boot_dev(opaque, boot_device, 0);
278
}
279

    
280
typedef struct pc_cmos_init_late_arg {
281
    ISADevice *rtc_state;
282
    BusState *idebus0, *idebus1;
283
} pc_cmos_init_late_arg;
284

    
285
static void pc_cmos_init_late(void *opaque)
286
{
287
    pc_cmos_init_late_arg *arg = opaque;
288
    ISADevice *s = arg->rtc_state;
289
    int val;
290
    BlockDriverState *hd_table[4];
291
    int i;
292

    
293
    ide_get_bs(hd_table, arg->idebus0);
294
    ide_get_bs(hd_table + 2, arg->idebus1);
295

    
296
    rtc_set_memory(s, 0x12, (hd_table[0] ? 0xf0 : 0) | (hd_table[1] ? 0x0f : 0));
297
    if (hd_table[0])
298
        cmos_init_hd(0x19, 0x1b, hd_table[0], s);
299
    if (hd_table[1])
300
        cmos_init_hd(0x1a, 0x24, hd_table[1], s);
301

    
302
    val = 0;
303
    for (i = 0; i < 4; i++) {
304
        if (hd_table[i]) {
305
            int cylinders, heads, sectors, translation;
306
            /* NOTE: bdrv_get_geometry_hint() returns the physical
307
                geometry.  It is always such that: 1 <= sects <= 63, 1
308
                <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
309
                geometry can be different if a translation is done. */
310
            translation = bdrv_get_translation_hint(hd_table[i]);
311
            if (translation == BIOS_ATA_TRANSLATION_AUTO) {
312
                bdrv_get_geometry_hint(hd_table[i], &cylinders, &heads, &sectors);
313
                if (cylinders <= 1024 && heads <= 16 && sectors <= 63) {
314
                    /* No translation. */
315
                    translation = 0;
316
                } else {
317
                    /* LBA translation. */
318
                    translation = 1;
319
                }
320
            } else {
321
                translation--;
322
            }
323
            val |= translation << (i * 2);
324
        }
325
    }
326
    rtc_set_memory(s, 0x39, val);
327

    
328
    qemu_unregister_reset(pc_cmos_init_late, opaque);
329
}
330

    
331
void pc_cmos_init(ram_addr_t ram_size, ram_addr_t above_4g_mem_size,
332
                  const char *boot_device,
333
                  ISADevice *floppy, BusState *idebus0, BusState *idebus1,
334
                  ISADevice *s)
335
{
336
    int val, nb, nb_heads, max_track, last_sect, i;
337
    FDriveType fd_type[2] = { FDRIVE_DRV_NONE, FDRIVE_DRV_NONE };
338
    FDriveRate rate;
339
    BlockDriverState *fd[MAX_FD];
340
    static pc_cmos_init_late_arg arg;
341

    
342
    /* various important CMOS locations needed by PC/Bochs bios */
343

    
344
    /* memory size */
345
    val = 640; /* base memory in K */
346
    rtc_set_memory(s, 0x15, val);
347
    rtc_set_memory(s, 0x16, val >> 8);
348

    
349
    val = (ram_size / 1024) - 1024;
350
    if (val > 65535)
351
        val = 65535;
352
    rtc_set_memory(s, 0x17, val);
353
    rtc_set_memory(s, 0x18, val >> 8);
354
    rtc_set_memory(s, 0x30, val);
355
    rtc_set_memory(s, 0x31, val >> 8);
356

    
357
    if (above_4g_mem_size) {
358
        rtc_set_memory(s, 0x5b, (unsigned int)above_4g_mem_size >> 16);
359
        rtc_set_memory(s, 0x5c, (unsigned int)above_4g_mem_size >> 24);
360
        rtc_set_memory(s, 0x5d, (uint64_t)above_4g_mem_size >> 32);
361
    }
362

    
363
    if (ram_size > (16 * 1024 * 1024))
364
        val = (ram_size / 65536) - ((16 * 1024 * 1024) / 65536);
365
    else
366
        val = 0;
367
    if (val > 65535)
368
        val = 65535;
369
    rtc_set_memory(s, 0x34, val);
370
    rtc_set_memory(s, 0x35, val >> 8);
371

    
372
    /* set the number of CPU */
373
    rtc_set_memory(s, 0x5f, smp_cpus - 1);
374

    
375
    /* set boot devices, and disable floppy signature check if requested */
376
    if (set_boot_dev(s, boot_device, fd_bootchk)) {
377
        exit(1);
378
    }
379

    
380
    /* floppy type */
381
    if (floppy) {
382
        fdc_get_bs(fd, floppy);
383
        for (i = 0; i < 2; i++) {
384
            if (fd[i] && bdrv_is_inserted(fd[i])) {
385
                bdrv_get_floppy_geometry_hint(fd[i], &nb_heads, &max_track,
386
                                              &last_sect, FDRIVE_DRV_NONE,
387
                                              &fd_type[i], &rate);
388
            }
389
        }
390
    }
391
    val = (cmos_get_fd_drive_type(fd_type[0]) << 4) |
392
        cmos_get_fd_drive_type(fd_type[1]);
393
    rtc_set_memory(s, 0x10, val);
394

    
395
    val = 0;
396
    nb = 0;
397
    if (fd_type[0] < FDRIVE_DRV_NONE) {
398
        nb++;
399
    }
400
    if (fd_type[1] < FDRIVE_DRV_NONE) {
401
        nb++;
402
    }
403
    switch (nb) {
404
    case 0:
405
        break;
406
    case 1:
407
        val |= 0x01; /* 1 drive, ready for boot */
408
        break;
409
    case 2:
410
        val |= 0x41; /* 2 drives, ready for boot */
411
        break;
412
    }
413
    val |= 0x02; /* FPU is there */
414
    val |= 0x04; /* PS/2 mouse installed */
415
    rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
416

    
417
    /* hard drives */
418
    arg.rtc_state = s;
419
    arg.idebus0 = idebus0;
420
    arg.idebus1 = idebus1;
421
    qemu_register_reset(pc_cmos_init_late, &arg);
422
}
423

    
424
/* port 92 stuff: could be split off */
425
typedef struct Port92State {
426
    ISADevice dev;
427
    MemoryRegion io;
428
    uint8_t outport;
429
    qemu_irq *a20_out;
430
} Port92State;
431

    
432
static void port92_write(void *opaque, uint32_t addr, uint32_t val)
433
{
434
    Port92State *s = opaque;
435

    
436
    DPRINTF("port92: write 0x%02x\n", val);
437
    s->outport = val;
438
    qemu_set_irq(*s->a20_out, (val >> 1) & 1);
439
    if (val & 1) {
440
        qemu_system_reset_request();
441
    }
442
}
443

    
444
static uint32_t port92_read(void *opaque, uint32_t addr)
445
{
446
    Port92State *s = opaque;
447
    uint32_t ret;
448

    
449
    ret = s->outport;
450
    DPRINTF("port92: read 0x%02x\n", ret);
451
    return ret;
452
}
453

    
454
static void port92_init(ISADevice *dev, qemu_irq *a20_out)
455
{
456
    Port92State *s = DO_UPCAST(Port92State, dev, dev);
457

    
458
    s->a20_out = a20_out;
459
}
460

    
461
static const VMStateDescription vmstate_port92_isa = {
462
    .name = "port92",
463
    .version_id = 1,
464
    .minimum_version_id = 1,
465
    .minimum_version_id_old = 1,
466
    .fields      = (VMStateField []) {
467
        VMSTATE_UINT8(outport, Port92State),
468
        VMSTATE_END_OF_LIST()
469
    }
470
};
471

    
472
static void port92_reset(DeviceState *d)
473
{
474
    Port92State *s = container_of(d, Port92State, dev.qdev);
475

    
476
    s->outport &= ~1;
477
}
478

    
479
static const MemoryRegionPortio port92_portio[] = {
480
    { 0, 1, 1, .read = port92_read, .write = port92_write },
481
    PORTIO_END_OF_LIST(),
482
};
483

    
484
static const MemoryRegionOps port92_ops = {
485
    .old_portio = port92_portio
486
};
487

    
488
static int port92_initfn(ISADevice *dev)
489
{
490
    Port92State *s = DO_UPCAST(Port92State, dev, dev);
491

    
492
    memory_region_init_io(&s->io, &port92_ops, s, "port92", 1);
493
    isa_register_ioport(dev, &s->io, 0x92);
494

    
495
    s->outport = 0;
496
    return 0;
497
}
498

    
499
static void port92_class_initfn(ObjectClass *klass, void *data)
500
{
501
    DeviceClass *dc = DEVICE_CLASS(klass);
502
    ISADeviceClass *ic = ISA_DEVICE_CLASS(klass);
503
    ic->init = port92_initfn;
504
    dc->no_user = 1;
505
    dc->reset = port92_reset;
506
    dc->vmsd = &vmstate_port92_isa;
507
}
508

    
509
static TypeInfo port92_info = {
510
    .name          = "port92",
511
    .parent        = TYPE_ISA_DEVICE,
512
    .instance_size = sizeof(Port92State),
513
    .class_init    = port92_class_initfn,
514
};
515

    
516
static void port92_register_types(void)
517
{
518
    type_register_static(&port92_info);
519
}
520

    
521
type_init(port92_register_types)
522

    
523
static void handle_a20_line_change(void *opaque, int irq, int level)
524
{
525
    CPUState *cpu = opaque;
526

    
527
    /* XXX: send to all CPUs ? */
528
    /* XXX: add logic to handle multiple A20 line sources */
529
    cpu_x86_set_a20(cpu, level);
530
}
531

    
532
/***********************************************************/
533
/* Bochs BIOS debug ports */
534

    
535
static void bochs_bios_write(void *opaque, uint32_t addr, uint32_t val)
536
{
537
    static const char shutdown_str[8] = "Shutdown";
538
    static int shutdown_index = 0;
539

    
540
    switch(addr) {
541
        /* Bochs BIOS messages */
542
    case 0x400:
543
    case 0x401:
544
        /* used to be panic, now unused */
545
        break;
546
    case 0x402:
547
    case 0x403:
548
#ifdef DEBUG_BIOS
549
        fprintf(stderr, "%c", val);
550
#endif
551
        break;
552
    case 0x8900:
553
        /* same as Bochs power off */
554
        if (val == shutdown_str[shutdown_index]) {
555
            shutdown_index++;
556
            if (shutdown_index == 8) {
557
                shutdown_index = 0;
558
                qemu_system_shutdown_request();
559
            }
560
        } else {
561
            shutdown_index = 0;
562
        }
563
        break;
564

    
565
        /* LGPL'ed VGA BIOS messages */
566
    case 0x501:
567
    case 0x502:
568
        exit((val << 1) | 1);
569
    case 0x500:
570
    case 0x503:
571
#ifdef DEBUG_BIOS
572
        fprintf(stderr, "%c", val);
573
#endif
574
        break;
575
    }
576
}
577

    
578
int e820_add_entry(uint64_t address, uint64_t length, uint32_t type)
579
{
580
    int index = le32_to_cpu(e820_table.count);
581
    struct e820_entry *entry;
582

    
583
    if (index >= E820_NR_ENTRIES)
584
        return -EBUSY;
585
    entry = &e820_table.entry[index++];
586

    
587
    entry->address = cpu_to_le64(address);
588
    entry->length = cpu_to_le64(length);
589
    entry->type = cpu_to_le32(type);
590

    
591
    e820_table.count = cpu_to_le32(index);
592
    return index;
593
}
594

    
595
static void *bochs_bios_init(void)
596
{
597
    void *fw_cfg;
598
    uint8_t *smbios_table;
599
    size_t smbios_len;
600
    uint64_t *numa_fw_cfg;
601
    int i, j;
602

    
603
    register_ioport_write(0x400, 1, 2, bochs_bios_write, NULL);
604
    register_ioport_write(0x401, 1, 2, bochs_bios_write, NULL);
605
    register_ioport_write(0x402, 1, 1, bochs_bios_write, NULL);
606
    register_ioport_write(0x403, 1, 1, bochs_bios_write, NULL);
607
    register_ioport_write(0x8900, 1, 1, bochs_bios_write, NULL);
608

    
609
    register_ioport_write(0x501, 1, 1, bochs_bios_write, NULL);
610
    register_ioport_write(0x501, 1, 2, bochs_bios_write, NULL);
611
    register_ioport_write(0x502, 1, 2, bochs_bios_write, NULL);
612
    register_ioport_write(0x500, 1, 1, bochs_bios_write, NULL);
613
    register_ioport_write(0x503, 1, 1, bochs_bios_write, NULL);
614

    
615
    fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0);
616

    
617
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
618
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
619
    fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES, (uint8_t *)acpi_tables,
620
                     acpi_tables_len);
621
    fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, kvm_allows_irq0_override());
622

    
623
    smbios_table = smbios_get_table(&smbios_len);
624
    if (smbios_table)
625
        fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES,
626
                         smbios_table, smbios_len);
627
    fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE, (uint8_t *)&e820_table,
628
                     sizeof(struct e820_table));
629

    
630
    fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, (uint8_t *)&hpet_cfg,
631
                     sizeof(struct hpet_fw_config));
632
    /* allocate memory for the NUMA channel: one (64bit) word for the number
633
     * of nodes, one word for each VCPU->node and one word for each node to
634
     * hold the amount of memory.
635
     */
636
    numa_fw_cfg = g_malloc0((1 + max_cpus + nb_numa_nodes) * 8);
637
    numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
638
    for (i = 0; i < max_cpus; i++) {
639
        for (j = 0; j < nb_numa_nodes; j++) {
640
            if (node_cpumask[j] & (1 << i)) {
641
                numa_fw_cfg[i + 1] = cpu_to_le64(j);
642
                break;
643
            }
644
        }
645
    }
646
    for (i = 0; i < nb_numa_nodes; i++) {
647
        numa_fw_cfg[max_cpus + 1 + i] = cpu_to_le64(node_mem[i]);
648
    }
649
    fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, (uint8_t *)numa_fw_cfg,
650
                     (1 + max_cpus + nb_numa_nodes) * 8);
651

    
652
    return fw_cfg;
653
}
654

    
655
static long get_file_size(FILE *f)
656
{
657
    long where, size;
658

    
659
    /* XXX: on Unix systems, using fstat() probably makes more sense */
660

    
661
    where = ftell(f);
662
    fseek(f, 0, SEEK_END);
663
    size = ftell(f);
664
    fseek(f, where, SEEK_SET);
665

    
666
    return size;
667
}
668

    
669
static void load_linux(void *fw_cfg,
670
                       const char *kernel_filename,
671
                       const char *initrd_filename,
672
                       const char *kernel_cmdline,
673
                       target_phys_addr_t max_ram_size)
674
{
675
    uint16_t protocol;
676
    int setup_size, kernel_size, initrd_size = 0, cmdline_size;
677
    uint32_t initrd_max;
678
    uint8_t header[8192], *setup, *kernel, *initrd_data;
679
    target_phys_addr_t real_addr, prot_addr, cmdline_addr, initrd_addr = 0;
680
    FILE *f;
681
    char *vmode;
682

    
683
    /* Align to 16 bytes as a paranoia measure */
684
    cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
685

    
686
    /* load the kernel header */
687
    f = fopen(kernel_filename, "rb");
688
    if (!f || !(kernel_size = get_file_size(f)) ||
689
        fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) !=
690
        MIN(ARRAY_SIZE(header), kernel_size)) {
691
        fprintf(stderr, "qemu: could not load kernel '%s': %s\n",
692
                kernel_filename, strerror(errno));
693
        exit(1);
694
    }
695

    
696
    /* kernel protocol version */
697
#if 0
698
    fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
699
#endif
700
    if (ldl_p(header+0x202) == 0x53726448)
701
        protocol = lduw_p(header+0x206);
702
    else {
703
        /* This looks like a multiboot kernel. If it is, let's stop
704
           treating it like a Linux kernel. */
705
        if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename,
706
                           kernel_cmdline, kernel_size, header))
707
            return;
708
        protocol = 0;
709
    }
710

    
711
    if (protocol < 0x200 || !(header[0x211] & 0x01)) {
712
        /* Low kernel */
713
        real_addr    = 0x90000;
714
        cmdline_addr = 0x9a000 - cmdline_size;
715
        prot_addr    = 0x10000;
716
    } else if (protocol < 0x202) {
717
        /* High but ancient kernel */
718
        real_addr    = 0x90000;
719
        cmdline_addr = 0x9a000 - cmdline_size;
720
        prot_addr    = 0x100000;
721
    } else {
722
        /* High and recent kernel */
723
        real_addr    = 0x10000;
724
        cmdline_addr = 0x20000;
725
        prot_addr    = 0x100000;
726
    }
727

    
728
#if 0
729
    fprintf(stderr,
730
            "qemu: real_addr     = 0x" TARGET_FMT_plx "\n"
731
            "qemu: cmdline_addr  = 0x" TARGET_FMT_plx "\n"
732
            "qemu: prot_addr     = 0x" TARGET_FMT_plx "\n",
733
            real_addr,
734
            cmdline_addr,
735
            prot_addr);
736
#endif
737

    
738
    /* highest address for loading the initrd */
739
    if (protocol >= 0x203)
740
        initrd_max = ldl_p(header+0x22c);
741
    else
742
        initrd_max = 0x37ffffff;
743

    
744
    if (initrd_max >= max_ram_size-ACPI_DATA_SIZE)
745
            initrd_max = max_ram_size-ACPI_DATA_SIZE-1;
746

    
747
    fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr);
748
    fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1);
749
    fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
750
                     (uint8_t*)strdup(kernel_cmdline),
751
                     strlen(kernel_cmdline)+1);
752

    
753
    if (protocol >= 0x202) {
754
        stl_p(header+0x228, cmdline_addr);
755
    } else {
756
        stw_p(header+0x20, 0xA33F);
757
        stw_p(header+0x22, cmdline_addr-real_addr);
758
    }
759

    
760
    /* handle vga= parameter */
761
    vmode = strstr(kernel_cmdline, "vga=");
762
    if (vmode) {
763
        unsigned int video_mode;
764
        /* skip "vga=" */
765
        vmode += 4;
766
        if (!strncmp(vmode, "normal", 6)) {
767
            video_mode = 0xffff;
768
        } else if (!strncmp(vmode, "ext", 3)) {
769
            video_mode = 0xfffe;
770
        } else if (!strncmp(vmode, "ask", 3)) {
771
            video_mode = 0xfffd;
772
        } else {
773
            video_mode = strtol(vmode, NULL, 0);
774
        }
775
        stw_p(header+0x1fa, video_mode);
776
    }
777

    
778
    /* loader type */
779
    /* High nybble = B reserved for Qemu; low nybble is revision number.
780
       If this code is substantially changed, you may want to consider
781
       incrementing the revision. */
782
    if (protocol >= 0x200)
783
        header[0x210] = 0xB0;
784

    
785
    /* heap */
786
    if (protocol >= 0x201) {
787
        header[0x211] |= 0x80;        /* CAN_USE_HEAP */
788
        stw_p(header+0x224, cmdline_addr-real_addr-0x200);
789
    }
790

    
791
    /* load initrd */
792
    if (initrd_filename) {
793
        if (protocol < 0x200) {
794
            fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
795
            exit(1);
796
        }
797

    
798
        initrd_size = get_image_size(initrd_filename);
799
        if (initrd_size < 0) {
800
            fprintf(stderr, "qemu: error reading initrd %s\n",
801
                    initrd_filename);
802
            exit(1);
803
        }
804

    
805
        initrd_addr = (initrd_max-initrd_size) & ~4095;
806

    
807
        initrd_data = g_malloc(initrd_size);
808
        load_image(initrd_filename, initrd_data);
809

    
810
        fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
811
        fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
812
        fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size);
813

    
814
        stl_p(header+0x218, initrd_addr);
815
        stl_p(header+0x21c, initrd_size);
816
    }
817

    
818
    /* load kernel and setup */
819
    setup_size = header[0x1f1];
820
    if (setup_size == 0)
821
        setup_size = 4;
822
    setup_size = (setup_size+1)*512;
823
    kernel_size -= setup_size;
824

    
825
    setup  = g_malloc(setup_size);
826
    kernel = g_malloc(kernel_size);
827
    fseek(f, 0, SEEK_SET);
828
    if (fread(setup, 1, setup_size, f) != setup_size) {
829
        fprintf(stderr, "fread() failed\n");
830
        exit(1);
831
    }
832
    if (fread(kernel, 1, kernel_size, f) != kernel_size) {
833
        fprintf(stderr, "fread() failed\n");
834
        exit(1);
835
    }
836
    fclose(f);
837
    memcpy(setup, header, MIN(sizeof(header), setup_size));
838

    
839
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr);
840
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
841
    fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size);
842

    
843
    fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr);
844
    fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size);
845
    fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size);
846

    
847
    option_rom[nb_option_roms].name = "linuxboot.bin";
848
    option_rom[nb_option_roms].bootindex = 0;
849
    nb_option_roms++;
850
}
851

    
852
#define NE2000_NB_MAX 6
853

    
854
static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360,
855
                                              0x280, 0x380 };
856
static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
857

    
858
static const int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
859
static const int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 };
860

    
861
void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd)
862
{
863
    static int nb_ne2k = 0;
864

    
865
    if (nb_ne2k == NE2000_NB_MAX)
866
        return;
867
    isa_ne2000_init(bus, ne2000_io[nb_ne2k],
868
                    ne2000_irq[nb_ne2k], nd);
869
    nb_ne2k++;
870
}
871

    
872
int cpu_is_bsp(CPUState *env)
873
{
874
    /* We hard-wire the BSP to the first CPU. */
875
    return env->cpu_index == 0;
876
}
877

    
878
DeviceState *cpu_get_current_apic(void)
879
{
880
    if (cpu_single_env) {
881
        return cpu_single_env->apic_state;
882
    } else {
883
        return NULL;
884
    }
885
}
886

    
887
static DeviceState *apic_init(void *env, uint8_t apic_id)
888
{
889
    DeviceState *dev;
890
    static int apic_mapped;
891

    
892
    if (kvm_irqchip_in_kernel()) {
893
        dev = qdev_create(NULL, "kvm-apic");
894
    } else {
895
        dev = qdev_create(NULL, "apic");
896
    }
897
    qdev_prop_set_uint8(dev, "id", apic_id);
898
    qdev_prop_set_ptr(dev, "cpu_env", env);
899
    qdev_init_nofail(dev);
900

    
901
    /* XXX: mapping more APICs at the same memory location */
902
    if (apic_mapped == 0) {
903
        /* NOTE: the APIC is directly connected to the CPU - it is not
904
           on the global memory bus. */
905
        /* XXX: what if the base changes? */
906
        sysbus_mmio_map(sysbus_from_qdev(dev), 0, MSI_ADDR_BASE);
907
        apic_mapped = 1;
908
    }
909

    
910
    /* KVM does not support MSI yet. */
911
    if (!kvm_irqchip_in_kernel()) {
912
        msi_supported = true;
913
    }
914

    
915
    return dev;
916
}
917

    
918
void pc_acpi_smi_interrupt(void *opaque, int irq, int level)
919
{
920
    CPUState *s = opaque;
921

    
922
    if (level) {
923
        cpu_interrupt(s, CPU_INTERRUPT_SMI);
924
    }
925
}
926

    
927
static void pc_cpu_reset(void *opaque)
928
{
929
    CPUState *env = opaque;
930

    
931
    cpu_reset(env);
932
    env->halted = !cpu_is_bsp(env);
933
}
934

    
935
static CPUState *pc_new_cpu(const char *cpu_model)
936
{
937
    CPUState *env;
938

    
939
    env = cpu_init(cpu_model);
940
    if (!env) {
941
        fprintf(stderr, "Unable to find x86 CPU definition\n");
942
        exit(1);
943
    }
944
    if ((env->cpuid_features & CPUID_APIC) || smp_cpus > 1) {
945
        env->apic_state = apic_init(env, env->cpuid_apic_id);
946
    }
947
    qemu_register_reset(pc_cpu_reset, env);
948
    pc_cpu_reset(env);
949
    return env;
950
}
951

    
952
void pc_cpus_init(const char *cpu_model)
953
{
954
    int i;
955

    
956
    /* init CPUs */
957
    if (cpu_model == NULL) {
958
#ifdef TARGET_X86_64
959
        cpu_model = "qemu64";
960
#else
961
        cpu_model = "qemu32";
962
#endif
963
    }
964

    
965
    for(i = 0; i < smp_cpus; i++) {
966
        pc_new_cpu(cpu_model);
967
    }
968
}
969

    
970
void pc_memory_init(MemoryRegion *system_memory,
971
                    const char *kernel_filename,
972
                    const char *kernel_cmdline,
973
                    const char *initrd_filename,
974
                    ram_addr_t below_4g_mem_size,
975
                    ram_addr_t above_4g_mem_size,
976
                    MemoryRegion *rom_memory,
977
                    MemoryRegion **ram_memory)
978
{
979
    int linux_boot, i;
980
    MemoryRegion *ram, *option_rom_mr;
981
    MemoryRegion *ram_below_4g, *ram_above_4g;
982
    void *fw_cfg;
983

    
984
    linux_boot = (kernel_filename != NULL);
985

    
986
    /* Allocate RAM.  We allocate it as a single memory region and use
987
     * aliases to address portions of it, mostly for backwards compatibility
988
     * with older qemus that used qemu_ram_alloc().
989
     */
990
    ram = g_malloc(sizeof(*ram));
991
    memory_region_init_ram(ram, "pc.ram",
992
                           below_4g_mem_size + above_4g_mem_size);
993
    vmstate_register_ram_global(ram);
994
    *ram_memory = ram;
995
    ram_below_4g = g_malloc(sizeof(*ram_below_4g));
996
    memory_region_init_alias(ram_below_4g, "ram-below-4g", ram,
997
                             0, below_4g_mem_size);
998
    memory_region_add_subregion(system_memory, 0, ram_below_4g);
999
    if (above_4g_mem_size > 0) {
1000
        ram_above_4g = g_malloc(sizeof(*ram_above_4g));
1001
        memory_region_init_alias(ram_above_4g, "ram-above-4g", ram,
1002
                                 below_4g_mem_size, above_4g_mem_size);
1003
        memory_region_add_subregion(system_memory, 0x100000000ULL,
1004
                                    ram_above_4g);
1005
    }
1006

    
1007

    
1008
    /* Initialize PC system firmware */
1009
    pc_system_firmware_init(rom_memory);
1010

    
1011
    option_rom_mr = g_malloc(sizeof(*option_rom_mr));
1012
    memory_region_init_ram(option_rom_mr, "pc.rom", PC_ROM_SIZE);
1013
    vmstate_register_ram_global(option_rom_mr);
1014
    memory_region_add_subregion_overlap(rom_memory,
1015
                                        PC_ROM_MIN_VGA,
1016
                                        option_rom_mr,
1017
                                        1);
1018

    
1019
    fw_cfg = bochs_bios_init();
1020
    rom_set_fw(fw_cfg);
1021

    
1022
    if (linux_boot) {
1023
        load_linux(fw_cfg, kernel_filename, initrd_filename, kernel_cmdline, below_4g_mem_size);
1024
    }
1025

    
1026
    for (i = 0; i < nb_option_roms; i++) {
1027
        rom_add_option(option_rom[i].name, option_rom[i].bootindex);
1028
    }
1029
}
1030

    
1031
qemu_irq *pc_allocate_cpu_irq(void)
1032
{
1033
    return qemu_allocate_irqs(pic_irq_request, NULL, 1);
1034
}
1035

    
1036
DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus)
1037
{
1038
    DeviceState *dev = NULL;
1039

    
1040
    if (cirrus_vga_enabled) {
1041
        if (pci_bus) {
1042
            dev = pci_cirrus_vga_init(pci_bus);
1043
        } else {
1044
            dev = &isa_create_simple(isa_bus, "isa-cirrus-vga")->qdev;
1045
        }
1046
    } else if (vmsvga_enabled) {
1047
        if (pci_bus) {
1048
            dev = pci_vmsvga_init(pci_bus);
1049
        } else {
1050
            fprintf(stderr, "%s: vmware_vga: no PCI bus\n", __FUNCTION__);
1051
        }
1052
#ifdef CONFIG_SPICE
1053
    } else if (qxl_enabled) {
1054
        if (pci_bus) {
1055
            dev = &pci_create_simple(pci_bus, -1, "qxl-vga")->qdev;
1056
        } else {
1057
            fprintf(stderr, "%s: qxl: no PCI bus\n", __FUNCTION__);
1058
        }
1059
#endif
1060
    } else if (std_vga_enabled) {
1061
        if (pci_bus) {
1062
            dev = pci_vga_init(pci_bus);
1063
        } else {
1064
            dev = isa_vga_init(isa_bus);
1065
        }
1066
    }
1067

    
1068
    return dev;
1069
}
1070

    
1071
static void cpu_request_exit(void *opaque, int irq, int level)
1072
{
1073
    CPUState *env = cpu_single_env;
1074

    
1075
    if (env && level) {
1076
        cpu_exit(env);
1077
    }
1078
}
1079

    
1080
void pc_basic_device_init(ISABus *isa_bus, qemu_irq *gsi,
1081
                          ISADevice **rtc_state,
1082
                          ISADevice **floppy,
1083
                          bool no_vmport)
1084
{
1085
    int i;
1086
    DriveInfo *fd[MAX_FD];
1087
    DeviceState *hpet = NULL;
1088
    int pit_isa_irq = 0;
1089
    qemu_irq pit_alt_irq = NULL;
1090
    qemu_irq rtc_irq = NULL;
1091
    qemu_irq *a20_line;
1092
    ISADevice *i8042, *port92, *vmmouse, *pit;
1093
    qemu_irq *cpu_exit_irq;
1094

    
1095
    register_ioport_write(0x80, 1, 1, ioport80_write, NULL);
1096

    
1097
    register_ioport_write(0xf0, 1, 1, ioportF0_write, NULL);
1098

    
1099
    if (!no_hpet) {
1100
        hpet = sysbus_try_create_simple("hpet", HPET_BASE, NULL);
1101

    
1102
        if (hpet) {
1103
            for (i = 0; i < GSI_NUM_PINS; i++) {
1104
                sysbus_connect_irq(sysbus_from_qdev(hpet), i, gsi[i]);
1105
            }
1106
            pit_isa_irq = -1;
1107
            pit_alt_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_PIT_INT);
1108
            rtc_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_RTC_INT);
1109
        }
1110
    }
1111
    *rtc_state = rtc_init(isa_bus, 2000, rtc_irq);
1112

    
1113
    qemu_register_boot_set(pc_boot_set, *rtc_state);
1114

    
1115
    pit = pit_init(isa_bus, 0x40, pit_isa_irq, pit_alt_irq);
1116
    if (hpet) {
1117
        /* connect PIT to output control line of the HPET */
1118
        qdev_connect_gpio_out(hpet, 0, qdev_get_gpio_in(&pit->qdev, 0));
1119
    }
1120
    pcspk_init(isa_bus, pit);
1121

    
1122
    for(i = 0; i < MAX_SERIAL_PORTS; i++) {
1123
        if (serial_hds[i]) {
1124
            serial_isa_init(isa_bus, i, serial_hds[i]);
1125
        }
1126
    }
1127

    
1128
    for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
1129
        if (parallel_hds[i]) {
1130
            parallel_init(isa_bus, i, parallel_hds[i]);
1131
        }
1132
    }
1133

    
1134
    a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 2);
1135
    i8042 = isa_create_simple(isa_bus, "i8042");
1136
    i8042_setup_a20_line(i8042, &a20_line[0]);
1137
    if (!no_vmport) {
1138
        vmport_init(isa_bus);
1139
        vmmouse = isa_try_create(isa_bus, "vmmouse");
1140
    } else {
1141
        vmmouse = NULL;
1142
    }
1143
    if (vmmouse) {
1144
        qdev_prop_set_ptr(&vmmouse->qdev, "ps2_mouse", i8042);
1145
        qdev_init_nofail(&vmmouse->qdev);
1146
    }
1147
    port92 = isa_create_simple(isa_bus, "port92");
1148
    port92_init(port92, &a20_line[1]);
1149

    
1150
    cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
1151
    DMA_init(0, cpu_exit_irq);
1152

    
1153
    for(i = 0; i < MAX_FD; i++) {
1154
        fd[i] = drive_get(IF_FLOPPY, 0, i);
1155
    }
1156
    *floppy = fdctrl_init_isa(isa_bus, fd);
1157
}
1158

    
1159
void pc_pci_device_init(PCIBus *pci_bus)
1160
{
1161
    int max_bus;
1162
    int bus;
1163

    
1164
    max_bus = drive_get_max_bus(IF_SCSI);
1165
    for (bus = 0; bus <= max_bus; bus++) {
1166
        pci_create_simple(pci_bus, -1, "lsi53c895a");
1167
    }
1168
}