Statistics
| Branch: | Revision:

root / hw / ide / mmio.c @ 2860e3eb

History | View | Annotate | Download (4.1 kB)

1 3d2bf4a1 Gerd Hoffmann
/*
2 3d2bf4a1 Gerd Hoffmann
 * QEMU IDE Emulation: mmio support (for embedded).
3 3d2bf4a1 Gerd Hoffmann
 *
4 3d2bf4a1 Gerd Hoffmann
 * Copyright (c) 2003 Fabrice Bellard
5 3d2bf4a1 Gerd Hoffmann
 * Copyright (c) 2006 Openedhand Ltd.
6 3d2bf4a1 Gerd Hoffmann
 *
7 3d2bf4a1 Gerd Hoffmann
 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 3d2bf4a1 Gerd Hoffmann
 * of this software and associated documentation files (the "Software"), to deal
9 3d2bf4a1 Gerd Hoffmann
 * in the Software without restriction, including without limitation the rights
10 3d2bf4a1 Gerd Hoffmann
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 3d2bf4a1 Gerd Hoffmann
 * copies of the Software, and to permit persons to whom the Software is
12 3d2bf4a1 Gerd Hoffmann
 * furnished to do so, subject to the following conditions:
13 3d2bf4a1 Gerd Hoffmann
 *
14 3d2bf4a1 Gerd Hoffmann
 * The above copyright notice and this permission notice shall be included in
15 3d2bf4a1 Gerd Hoffmann
 * all copies or substantial portions of the Software.
16 3d2bf4a1 Gerd Hoffmann
 *
17 3d2bf4a1 Gerd Hoffmann
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 3d2bf4a1 Gerd Hoffmann
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 3d2bf4a1 Gerd Hoffmann
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 3d2bf4a1 Gerd Hoffmann
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 3d2bf4a1 Gerd Hoffmann
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 3d2bf4a1 Gerd Hoffmann
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 3d2bf4a1 Gerd Hoffmann
 * THE SOFTWARE.
24 3d2bf4a1 Gerd Hoffmann
 */
25 59f2a787 Gerd Hoffmann
#include <hw/hw.h>
26 3d2bf4a1 Gerd Hoffmann
#include "block.h"
27 3d2bf4a1 Gerd Hoffmann
#include "block_int.h"
28 3d2bf4a1 Gerd Hoffmann
#include "dma.h"
29 59f2a787 Gerd Hoffmann
30 59f2a787 Gerd Hoffmann
#include <hw/ide/internal.h>
31 3d2bf4a1 Gerd Hoffmann
32 3d2bf4a1 Gerd Hoffmann
/***********************************************************/
33 3d2bf4a1 Gerd Hoffmann
/* MMIO based ide port
34 3d2bf4a1 Gerd Hoffmann
 * This emulates IDE device connected directly to the CPU bus without
35 3d2bf4a1 Gerd Hoffmann
 * dedicated ide controller, which is often seen on embedded boards.
36 3d2bf4a1 Gerd Hoffmann
 */
37 3d2bf4a1 Gerd Hoffmann
38 3d2bf4a1 Gerd Hoffmann
typedef struct {
39 0ce51e92 Juan Quintela
    IDEBus bus;
40 3d2bf4a1 Gerd Hoffmann
    int shift;
41 3d2bf4a1 Gerd Hoffmann
} MMIOState;
42 3d2bf4a1 Gerd Hoffmann
43 4a643563 Blue Swirl
static void mmio_ide_reset(void *opaque)
44 4a643563 Blue Swirl
{
45 4a643563 Blue Swirl
    MMIOState *s = opaque;
46 4a643563 Blue Swirl
47 4a643563 Blue Swirl
    ide_bus_reset(&s->bus);
48 4a643563 Blue Swirl
}
49 4a643563 Blue Swirl
50 c227f099 Anthony Liguori
static uint32_t mmio_ide_read (void *opaque, target_phys_addr_t addr)
51 3d2bf4a1 Gerd Hoffmann
{
52 18c0fb30 Juan Quintela
    MMIOState *s = opaque;
53 3d2bf4a1 Gerd Hoffmann
    addr >>= s->shift;
54 3d2bf4a1 Gerd Hoffmann
    if (addr & 7)
55 0ce51e92 Juan Quintela
        return ide_ioport_read(&s->bus, addr);
56 3d2bf4a1 Gerd Hoffmann
    else
57 0ce51e92 Juan Quintela
        return ide_data_readw(&s->bus, 0);
58 3d2bf4a1 Gerd Hoffmann
}
59 3d2bf4a1 Gerd Hoffmann
60 c227f099 Anthony Liguori
static void mmio_ide_write (void *opaque, target_phys_addr_t addr,
61 3d2bf4a1 Gerd Hoffmann
        uint32_t val)
62 3d2bf4a1 Gerd Hoffmann
{
63 18c0fb30 Juan Quintela
    MMIOState *s = opaque;
64 3d2bf4a1 Gerd Hoffmann
    addr >>= s->shift;
65 3d2bf4a1 Gerd Hoffmann
    if (addr & 7)
66 0ce51e92 Juan Quintela
        ide_ioport_write(&s->bus, addr, val);
67 3d2bf4a1 Gerd Hoffmann
    else
68 0ce51e92 Juan Quintela
        ide_data_writew(&s->bus, 0, val);
69 3d2bf4a1 Gerd Hoffmann
}
70 3d2bf4a1 Gerd Hoffmann
71 3d2bf4a1 Gerd Hoffmann
static CPUReadMemoryFunc * const mmio_ide_reads[] = {
72 3d2bf4a1 Gerd Hoffmann
    mmio_ide_read,
73 3d2bf4a1 Gerd Hoffmann
    mmio_ide_read,
74 3d2bf4a1 Gerd Hoffmann
    mmio_ide_read,
75 3d2bf4a1 Gerd Hoffmann
};
76 3d2bf4a1 Gerd Hoffmann
77 3d2bf4a1 Gerd Hoffmann
static CPUWriteMemoryFunc * const mmio_ide_writes[] = {
78 3d2bf4a1 Gerd Hoffmann
    mmio_ide_write,
79 3d2bf4a1 Gerd Hoffmann
    mmio_ide_write,
80 3d2bf4a1 Gerd Hoffmann
    mmio_ide_write,
81 3d2bf4a1 Gerd Hoffmann
};
82 3d2bf4a1 Gerd Hoffmann
83 c227f099 Anthony Liguori
static uint32_t mmio_ide_status_read (void *opaque, target_phys_addr_t addr)
84 3d2bf4a1 Gerd Hoffmann
{
85 18c0fb30 Juan Quintela
    MMIOState *s= opaque;
86 0ce51e92 Juan Quintela
    return ide_status_read(&s->bus, 0);
87 3d2bf4a1 Gerd Hoffmann
}
88 3d2bf4a1 Gerd Hoffmann
89 c227f099 Anthony Liguori
static void mmio_ide_cmd_write (void *opaque, target_phys_addr_t addr,
90 3d2bf4a1 Gerd Hoffmann
        uint32_t val)
91 3d2bf4a1 Gerd Hoffmann
{
92 18c0fb30 Juan Quintela
    MMIOState *s = opaque;
93 0ce51e92 Juan Quintela
    ide_cmd_write(&s->bus, 0, val);
94 3d2bf4a1 Gerd Hoffmann
}
95 3d2bf4a1 Gerd Hoffmann
96 3d2bf4a1 Gerd Hoffmann
static CPUReadMemoryFunc * const mmio_ide_status[] = {
97 3d2bf4a1 Gerd Hoffmann
    mmio_ide_status_read,
98 3d2bf4a1 Gerd Hoffmann
    mmio_ide_status_read,
99 3d2bf4a1 Gerd Hoffmann
    mmio_ide_status_read,
100 3d2bf4a1 Gerd Hoffmann
};
101 3d2bf4a1 Gerd Hoffmann
102 3d2bf4a1 Gerd Hoffmann
static CPUWriteMemoryFunc * const mmio_ide_cmd[] = {
103 3d2bf4a1 Gerd Hoffmann
    mmio_ide_cmd_write,
104 3d2bf4a1 Gerd Hoffmann
    mmio_ide_cmd_write,
105 3d2bf4a1 Gerd Hoffmann
    mmio_ide_cmd_write,
106 3d2bf4a1 Gerd Hoffmann
};
107 3d2bf4a1 Gerd Hoffmann
108 24daf35c Juan Quintela
static const VMStateDescription vmstate_ide_mmio = {
109 24daf35c Juan Quintela
    .name = "mmio-ide",
110 24daf35c Juan Quintela
    .version_id = 3,
111 24daf35c Juan Quintela
    .minimum_version_id = 0,
112 24daf35c Juan Quintela
    .minimum_version_id_old = 0,
113 24daf35c Juan Quintela
    .fields      = (VMStateField []) {
114 24daf35c Juan Quintela
        VMSTATE_IDE_BUS(bus, MMIOState),
115 24daf35c Juan Quintela
        VMSTATE_IDE_DRIVES(bus.ifs, MMIOState),
116 24daf35c Juan Quintela
        VMSTATE_END_OF_LIST()
117 24daf35c Juan Quintela
    }
118 24daf35c Juan Quintela
};
119 2bcbf7e4 Gerd Hoffmann
120 c227f099 Anthony Liguori
void mmio_ide_init (target_phys_addr_t membase, target_phys_addr_t membase2,
121 3d2bf4a1 Gerd Hoffmann
                    qemu_irq irq, int shift,
122 f455e98c Gerd Hoffmann
                    DriveInfo *hd0, DriveInfo *hd1)
123 3d2bf4a1 Gerd Hoffmann
{
124 3d2bf4a1 Gerd Hoffmann
    MMIOState *s = qemu_mallocz(sizeof(MMIOState));
125 3d2bf4a1 Gerd Hoffmann
    int mem1, mem2;
126 3d2bf4a1 Gerd Hoffmann
127 57234ee4 Markus Armbruster
    ide_init2_with_non_qdev_drives(&s->bus, hd0, hd1, irq);
128 3d2bf4a1 Gerd Hoffmann
129 3d2bf4a1 Gerd Hoffmann
    s->shift = shift;
130 3d2bf4a1 Gerd Hoffmann
131 2507c12a Alexander Graf
    mem1 = cpu_register_io_memory(mmio_ide_reads, mmio_ide_writes, s,
132 2507c12a Alexander Graf
                                  DEVICE_NATIVE_ENDIAN);
133 2507c12a Alexander Graf
    mem2 = cpu_register_io_memory(mmio_ide_status, mmio_ide_cmd, s,
134 2507c12a Alexander Graf
                                  DEVICE_NATIVE_ENDIAN);
135 3d2bf4a1 Gerd Hoffmann
    cpu_register_physical_memory(membase, 16 << shift, mem1);
136 3d2bf4a1 Gerd Hoffmann
    cpu_register_physical_memory(membase2, 2 << shift, mem2);
137 0be71e32 Alex Williamson
    vmstate_register(NULL, 0, &vmstate_ide_mmio, s);
138 4a643563 Blue Swirl
    qemu_register_reset(mmio_ide_reset, s);
139 3d2bf4a1 Gerd Hoffmann
}