Statistics
| Branch: | Revision:

root / hw / ne2000.c @ 28c2c264

History | View | Annotate | Download (24.2 kB)

1 80cabfad bellard
/*
2 80cabfad bellard
 * QEMU NE2000 emulation
3 5fafdf24 ths
 *
4 80cabfad bellard
 * Copyright (c) 2003-2004 Fabrice Bellard
5 5fafdf24 ths
 *
6 80cabfad bellard
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 80cabfad bellard
 * of this software and associated documentation files (the "Software"), to deal
8 80cabfad bellard
 * in the Software without restriction, including without limitation the rights
9 80cabfad bellard
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 80cabfad bellard
 * copies of the Software, and to permit persons to whom the Software is
11 80cabfad bellard
 * furnished to do so, subject to the following conditions:
12 80cabfad bellard
 *
13 80cabfad bellard
 * The above copyright notice and this permission notice shall be included in
14 80cabfad bellard
 * all copies or substantial portions of the Software.
15 80cabfad bellard
 *
16 80cabfad bellard
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 80cabfad bellard
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 80cabfad bellard
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 80cabfad bellard
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 80cabfad bellard
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 80cabfad bellard
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 80cabfad bellard
 * THE SOFTWARE.
23 80cabfad bellard
 */
24 87ecb68b pbrook
#include "hw.h"
25 87ecb68b pbrook
#include "pci.h"
26 9596ebb7 pbrook
#include "pc.h"
27 87ecb68b pbrook
#include "net.h"
28 80cabfad bellard
29 80cabfad bellard
/* debug NE2000 card */
30 80cabfad bellard
//#define DEBUG_NE2000
31 80cabfad bellard
32 b41a2cd1 bellard
#define MAX_ETH_FRAME_SIZE 1514
33 80cabfad bellard
34 80cabfad bellard
#define E8390_CMD        0x00  /* The command register (for all pages) */
35 80cabfad bellard
/* Page 0 register offsets. */
36 80cabfad bellard
#define EN0_CLDALO        0x01        /* Low byte of current local dma addr  RD */
37 80cabfad bellard
#define EN0_STARTPG        0x01        /* Starting page of ring bfr WR */
38 80cabfad bellard
#define EN0_CLDAHI        0x02        /* High byte of current local dma addr  RD */
39 80cabfad bellard
#define EN0_STOPPG        0x02        /* Ending page +1 of ring bfr WR */
40 80cabfad bellard
#define EN0_BOUNDARY        0x03        /* Boundary page of ring bfr RD WR */
41 80cabfad bellard
#define EN0_TSR                0x04        /* Transmit status reg RD */
42 80cabfad bellard
#define EN0_TPSR        0x04        /* Transmit starting page WR */
43 80cabfad bellard
#define EN0_NCR                0x05        /* Number of collision reg RD */
44 80cabfad bellard
#define EN0_TCNTLO        0x05        /* Low  byte of tx byte count WR */
45 80cabfad bellard
#define EN0_FIFO        0x06        /* FIFO RD */
46 80cabfad bellard
#define EN0_TCNTHI        0x06        /* High byte of tx byte count WR */
47 80cabfad bellard
#define EN0_ISR                0x07        /* Interrupt status reg RD WR */
48 80cabfad bellard
#define EN0_CRDALO        0x08        /* low byte of current remote dma address RD */
49 80cabfad bellard
#define EN0_RSARLO        0x08        /* Remote start address reg 0 */
50 80cabfad bellard
#define EN0_CRDAHI        0x09        /* high byte, current remote dma address RD */
51 80cabfad bellard
#define EN0_RSARHI        0x09        /* Remote start address reg 1 */
52 80cabfad bellard
#define EN0_RCNTLO        0x0a        /* Remote byte count reg WR */
53 089af991 bellard
#define EN0_RTL8029ID0        0x0a        /* Realtek ID byte #1 RD */
54 80cabfad bellard
#define EN0_RCNTHI        0x0b        /* Remote byte count reg WR */
55 089af991 bellard
#define EN0_RTL8029ID1        0x0b        /* Realtek ID byte #2 RD */
56 80cabfad bellard
#define EN0_RSR                0x0c        /* rx status reg RD */
57 80cabfad bellard
#define EN0_RXCR        0x0c        /* RX configuration reg WR */
58 80cabfad bellard
#define EN0_TXCR        0x0d        /* TX configuration reg WR */
59 80cabfad bellard
#define EN0_COUNTER0        0x0d        /* Rcv alignment error counter RD */
60 80cabfad bellard
#define EN0_DCFG        0x0e        /* Data configuration reg WR */
61 80cabfad bellard
#define EN0_COUNTER1        0x0e        /* Rcv CRC error counter RD */
62 80cabfad bellard
#define EN0_IMR                0x0f        /* Interrupt mask reg WR */
63 80cabfad bellard
#define EN0_COUNTER2        0x0f        /* Rcv missed frame error counter RD */
64 80cabfad bellard
65 80cabfad bellard
#define EN1_PHYS        0x11
66 80cabfad bellard
#define EN1_CURPAG      0x17
67 80cabfad bellard
#define EN1_MULT        0x18
68 80cabfad bellard
69 a343df16 bellard
#define EN2_STARTPG        0x21        /* Starting page of ring bfr RD */
70 a343df16 bellard
#define EN2_STOPPG        0x22        /* Ending page +1 of ring bfr RD */
71 a343df16 bellard
72 089af991 bellard
#define EN3_CONFIG0        0x33
73 089af991 bellard
#define EN3_CONFIG1        0x34
74 089af991 bellard
#define EN3_CONFIG2        0x35
75 089af991 bellard
#define EN3_CONFIG3        0x36
76 089af991 bellard
77 80cabfad bellard
/*  Register accessed at EN_CMD, the 8390 base addr.  */
78 80cabfad bellard
#define E8390_STOP        0x01        /* Stop and reset the chip */
79 80cabfad bellard
#define E8390_START        0x02        /* Start the chip, clear reset */
80 80cabfad bellard
#define E8390_TRANS        0x04        /* Transmit a frame */
81 80cabfad bellard
#define E8390_RREAD        0x08        /* Remote read */
82 80cabfad bellard
#define E8390_RWRITE        0x10        /* Remote write  */
83 80cabfad bellard
#define E8390_NODMA        0x20        /* Remote DMA */
84 80cabfad bellard
#define E8390_PAGE0        0x00        /* Select page chip registers */
85 80cabfad bellard
#define E8390_PAGE1        0x40        /* using the two high-order bits */
86 80cabfad bellard
#define E8390_PAGE2        0x80        /* Page 3 is invalid. */
87 80cabfad bellard
88 80cabfad bellard
/* Bits in EN0_ISR - Interrupt status register */
89 80cabfad bellard
#define ENISR_RX        0x01        /* Receiver, no error */
90 80cabfad bellard
#define ENISR_TX        0x02        /* Transmitter, no error */
91 80cabfad bellard
#define ENISR_RX_ERR        0x04        /* Receiver, with error */
92 80cabfad bellard
#define ENISR_TX_ERR        0x08        /* Transmitter, with error */
93 80cabfad bellard
#define ENISR_OVER        0x10        /* Receiver overwrote the ring */
94 80cabfad bellard
#define ENISR_COUNTERS        0x20        /* Counters need emptying */
95 80cabfad bellard
#define ENISR_RDC        0x40        /* remote dma complete */
96 80cabfad bellard
#define ENISR_RESET        0x80        /* Reset completed */
97 80cabfad bellard
#define ENISR_ALL        0x3f        /* Interrupts we will enable */
98 80cabfad bellard
99 80cabfad bellard
/* Bits in received packet status byte and EN0_RSR*/
100 80cabfad bellard
#define ENRSR_RXOK        0x01        /* Received a good packet */
101 80cabfad bellard
#define ENRSR_CRC        0x02        /* CRC error */
102 80cabfad bellard
#define ENRSR_FAE        0x04        /* frame alignment error */
103 80cabfad bellard
#define ENRSR_FO        0x08        /* FIFO overrun */
104 80cabfad bellard
#define ENRSR_MPA        0x10        /* missed pkt */
105 80cabfad bellard
#define ENRSR_PHY        0x20        /* physical/multicast address */
106 80cabfad bellard
#define ENRSR_DIS        0x40        /* receiver disable. set in monitor mode */
107 80cabfad bellard
#define ENRSR_DEF        0x80        /* deferring */
108 80cabfad bellard
109 80cabfad bellard
/* Transmitted packet status, EN0_TSR. */
110 80cabfad bellard
#define ENTSR_PTX 0x01        /* Packet transmitted without error */
111 80cabfad bellard
#define ENTSR_ND  0x02        /* The transmit wasn't deferred. */
112 80cabfad bellard
#define ENTSR_COL 0x04        /* The transmit collided at least once. */
113 80cabfad bellard
#define ENTSR_ABT 0x08  /* The transmit collided 16 times, and was deferred. */
114 80cabfad bellard
#define ENTSR_CRS 0x10        /* The carrier sense was lost. */
115 80cabfad bellard
#define ENTSR_FU  0x20  /* A "FIFO underrun" occurred during transmit. */
116 80cabfad bellard
#define ENTSR_CDH 0x40        /* The collision detect "heartbeat" signal was lost. */
117 80cabfad bellard
#define ENTSR_OWC 0x80  /* There was an out-of-window collision. */
118 80cabfad bellard
119 ee9dbb29 bellard
#define NE2000_PMEM_SIZE    (32*1024)
120 ee9dbb29 bellard
#define NE2000_PMEM_START   (16*1024)
121 ee9dbb29 bellard
#define NE2000_PMEM_END     (NE2000_PMEM_SIZE+NE2000_PMEM_START)
122 ee9dbb29 bellard
#define NE2000_MEM_SIZE     NE2000_PMEM_END
123 80cabfad bellard
124 80cabfad bellard
typedef struct NE2000State {
125 80cabfad bellard
    uint8_t cmd;
126 80cabfad bellard
    uint32_t start;
127 80cabfad bellard
    uint32_t stop;
128 80cabfad bellard
    uint8_t boundary;
129 80cabfad bellard
    uint8_t tsr;
130 80cabfad bellard
    uint8_t tpsr;
131 80cabfad bellard
    uint16_t tcnt;
132 80cabfad bellard
    uint16_t rcnt;
133 80cabfad bellard
    uint32_t rsar;
134 8d6c7eb8 bellard
    uint8_t rsr;
135 7c9d8e07 bellard
    uint8_t rxcr;
136 80cabfad bellard
    uint8_t isr;
137 80cabfad bellard
    uint8_t dcfg;
138 80cabfad bellard
    uint8_t imr;
139 80cabfad bellard
    uint8_t phys[6]; /* mac address */
140 80cabfad bellard
    uint8_t curpag;
141 80cabfad bellard
    uint8_t mult[8]; /* multicast mask array */
142 d537cf6c pbrook
    qemu_irq irq;
143 b946a153 aliguori
    int isa_io_base;
144 4a9c9687 bellard
    PCIDevice *pci_dev;
145 7c9d8e07 bellard
    VLANClientState *vc;
146 7c9d8e07 bellard
    uint8_t macaddr[6];
147 80cabfad bellard
    uint8_t mem[NE2000_MEM_SIZE];
148 80cabfad bellard
} NE2000State;
149 80cabfad bellard
150 80cabfad bellard
static void ne2000_reset(NE2000State *s)
151 80cabfad bellard
{
152 80cabfad bellard
    int i;
153 80cabfad bellard
154 80cabfad bellard
    s->isr = ENISR_RESET;
155 7c9d8e07 bellard
    memcpy(s->mem, s->macaddr, 6);
156 80cabfad bellard
    s->mem[14] = 0x57;
157 80cabfad bellard
    s->mem[15] = 0x57;
158 80cabfad bellard
159 80cabfad bellard
    /* duplicate prom data */
160 80cabfad bellard
    for(i = 15;i >= 0; i--) {
161 80cabfad bellard
        s->mem[2 * i] = s->mem[i];
162 80cabfad bellard
        s->mem[2 * i + 1] = s->mem[i];
163 80cabfad bellard
    }
164 80cabfad bellard
}
165 80cabfad bellard
166 80cabfad bellard
static void ne2000_update_irq(NE2000State *s)
167 80cabfad bellard
{
168 80cabfad bellard
    int isr;
169 a343df16 bellard
    isr = (s->isr & s->imr) & 0x7f;
170 a541f297 bellard
#if defined(DEBUG_NE2000)
171 d537cf6c pbrook
    printf("NE2000: Set IRQ to %d (%02x %02x)\n",
172 d537cf6c pbrook
           isr ? 1 : 0, s->isr, s->imr);
173 a541f297 bellard
#endif
174 d537cf6c pbrook
    qemu_set_irq(s->irq, (isr != 0));
175 80cabfad bellard
}
176 80cabfad bellard
177 7c9d8e07 bellard
#define POLYNOMIAL 0x04c11db6
178 7c9d8e07 bellard
179 7c9d8e07 bellard
/* From FreeBSD */
180 7c9d8e07 bellard
/* XXX: optimize */
181 7c9d8e07 bellard
static int compute_mcast_idx(const uint8_t *ep)
182 7c9d8e07 bellard
{
183 7c9d8e07 bellard
    uint32_t crc;
184 7c9d8e07 bellard
    int carry, i, j;
185 7c9d8e07 bellard
    uint8_t b;
186 7c9d8e07 bellard
187 7c9d8e07 bellard
    crc = 0xffffffff;
188 7c9d8e07 bellard
    for (i = 0; i < 6; i++) {
189 7c9d8e07 bellard
        b = *ep++;
190 7c9d8e07 bellard
        for (j = 0; j < 8; j++) {
191 7c9d8e07 bellard
            carry = ((crc & 0x80000000L) ? 1 : 0) ^ (b & 0x01);
192 7c9d8e07 bellard
            crc <<= 1;
193 7c9d8e07 bellard
            b >>= 1;
194 7c9d8e07 bellard
            if (carry)
195 7c9d8e07 bellard
                crc = ((crc ^ POLYNOMIAL) | carry);
196 7c9d8e07 bellard
        }
197 7c9d8e07 bellard
    }
198 7c9d8e07 bellard
    return (crc >> 26);
199 7c9d8e07 bellard
}
200 7c9d8e07 bellard
201 d861b05e pbrook
static int ne2000_buffer_full(NE2000State *s)
202 80cabfad bellard
{
203 80cabfad bellard
    int avail, index, boundary;
204 d861b05e pbrook
205 80cabfad bellard
    index = s->curpag << 8;
206 80cabfad bellard
    boundary = s->boundary << 8;
207 28c1c656 ths
    if (index < boundary)
208 80cabfad bellard
        avail = boundary - index;
209 80cabfad bellard
    else
210 80cabfad bellard
        avail = (s->stop - s->start) - (index - boundary);
211 80cabfad bellard
    if (avail < (MAX_ETH_FRAME_SIZE + 4))
212 d861b05e pbrook
        return 1;
213 d861b05e pbrook
    return 0;
214 d861b05e pbrook
}
215 d861b05e pbrook
216 e3f5ec2b Mark McLoughlin
static int ne2000_can_receive(VLANClientState *vc)
217 d861b05e pbrook
{
218 e3f5ec2b Mark McLoughlin
    NE2000State *s = vc->opaque;
219 3b46e624 ths
220 d861b05e pbrook
    if (s->cmd & E8390_STOP)
221 e89f00e6 aurel32
        return 1;
222 d861b05e pbrook
    return !ne2000_buffer_full(s);
223 80cabfad bellard
}
224 80cabfad bellard
225 b41a2cd1 bellard
#define MIN_BUF_SIZE 60
226 b41a2cd1 bellard
227 4f1c942b Mark McLoughlin
static ssize_t ne2000_receive(VLANClientState *vc, const uint8_t *buf, size_t size_)
228 80cabfad bellard
{
229 e3f5ec2b Mark McLoughlin
    NE2000State *s = vc->opaque;
230 4f1c942b Mark McLoughlin
    int size = size_;
231 80cabfad bellard
    uint8_t *p;
232 0ae045ae ths
    unsigned int total_len, next, avail, len, index, mcast_idx;
233 b41a2cd1 bellard
    uint8_t buf1[60];
234 5fafdf24 ths
    static const uint8_t broadcast_macaddr[6] =
235 7c9d8e07 bellard
        { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
236 3b46e624 ths
237 80cabfad bellard
#if defined(DEBUG_NE2000)
238 80cabfad bellard
    printf("NE2000: received len=%d\n", size);
239 80cabfad bellard
#endif
240 80cabfad bellard
241 d861b05e pbrook
    if (s->cmd & E8390_STOP || ne2000_buffer_full(s))
242 4f1c942b Mark McLoughlin
        return -1;
243 3b46e624 ths
244 7c9d8e07 bellard
    /* XXX: check this */
245 7c9d8e07 bellard
    if (s->rxcr & 0x10) {
246 7c9d8e07 bellard
        /* promiscuous: receive all */
247 7c9d8e07 bellard
    } else {
248 7c9d8e07 bellard
        if (!memcmp(buf,  broadcast_macaddr, 6)) {
249 7c9d8e07 bellard
            /* broadcast address */
250 7c9d8e07 bellard
            if (!(s->rxcr & 0x04))
251 4f1c942b Mark McLoughlin
                return size;
252 7c9d8e07 bellard
        } else if (buf[0] & 0x01) {
253 7c9d8e07 bellard
            /* multicast */
254 7c9d8e07 bellard
            if (!(s->rxcr & 0x08))
255 4f1c942b Mark McLoughlin
                return size;
256 7c9d8e07 bellard
            mcast_idx = compute_mcast_idx(buf);
257 7c9d8e07 bellard
            if (!(s->mult[mcast_idx >> 3] & (1 << (mcast_idx & 7))))
258 4f1c942b Mark McLoughlin
                return size;
259 7c9d8e07 bellard
        } else if (s->mem[0] == buf[0] &&
260 3b46e624 ths
                   s->mem[2] == buf[1] &&
261 3b46e624 ths
                   s->mem[4] == buf[2] &&
262 3b46e624 ths
                   s->mem[6] == buf[3] &&
263 3b46e624 ths
                   s->mem[8] == buf[4] &&
264 7c9d8e07 bellard
                   s->mem[10] == buf[5]) {
265 7c9d8e07 bellard
            /* match */
266 7c9d8e07 bellard
        } else {
267 4f1c942b Mark McLoughlin
            return size;
268 7c9d8e07 bellard
        }
269 7c9d8e07 bellard
    }
270 7c9d8e07 bellard
271 7c9d8e07 bellard
272 b41a2cd1 bellard
    /* if too small buffer, then expand it */
273 b41a2cd1 bellard
    if (size < MIN_BUF_SIZE) {
274 b41a2cd1 bellard
        memcpy(buf1, buf, size);
275 b41a2cd1 bellard
        memset(buf1 + size, 0, MIN_BUF_SIZE - size);
276 b41a2cd1 bellard
        buf = buf1;
277 b41a2cd1 bellard
        size = MIN_BUF_SIZE;
278 b41a2cd1 bellard
    }
279 b41a2cd1 bellard
280 80cabfad bellard
    index = s->curpag << 8;
281 80cabfad bellard
    /* 4 bytes for header */
282 80cabfad bellard
    total_len = size + 4;
283 80cabfad bellard
    /* address for next packet (4 bytes for CRC) */
284 80cabfad bellard
    next = index + ((total_len + 4 + 255) & ~0xff);
285 80cabfad bellard
    if (next >= s->stop)
286 80cabfad bellard
        next -= (s->stop - s->start);
287 80cabfad bellard
    /* prepare packet header */
288 80cabfad bellard
    p = s->mem + index;
289 8d6c7eb8 bellard
    s->rsr = ENRSR_RXOK; /* receive status */
290 8d6c7eb8 bellard
    /* XXX: check this */
291 8d6c7eb8 bellard
    if (buf[0] & 0x01)
292 8d6c7eb8 bellard
        s->rsr |= ENRSR_PHY;
293 8d6c7eb8 bellard
    p[0] = s->rsr;
294 80cabfad bellard
    p[1] = next >> 8;
295 80cabfad bellard
    p[2] = total_len;
296 80cabfad bellard
    p[3] = total_len >> 8;
297 80cabfad bellard
    index += 4;
298 80cabfad bellard
299 80cabfad bellard
    /* write packet data */
300 80cabfad bellard
    while (size > 0) {
301 0ae045ae ths
        if (index <= s->stop)
302 0ae045ae ths
            avail = s->stop - index;
303 0ae045ae ths
        else
304 0ae045ae ths
            avail = 0;
305 80cabfad bellard
        len = size;
306 80cabfad bellard
        if (len > avail)
307 80cabfad bellard
            len = avail;
308 80cabfad bellard
        memcpy(s->mem + index, buf, len);
309 80cabfad bellard
        buf += len;
310 80cabfad bellard
        index += len;
311 80cabfad bellard
        if (index == s->stop)
312 80cabfad bellard
            index = s->start;
313 80cabfad bellard
        size -= len;
314 80cabfad bellard
    }
315 80cabfad bellard
    s->curpag = next >> 8;
316 8d6c7eb8 bellard
317 9f083493 ths
    /* now we can signal we have received something */
318 80cabfad bellard
    s->isr |= ENISR_RX;
319 80cabfad bellard
    ne2000_update_irq(s);
320 4f1c942b Mark McLoughlin
321 4f1c942b Mark McLoughlin
    return size_;
322 80cabfad bellard
}
323 80cabfad bellard
324 b41a2cd1 bellard
static void ne2000_ioport_write(void *opaque, uint32_t addr, uint32_t val)
325 80cabfad bellard
{
326 b41a2cd1 bellard
    NE2000State *s = opaque;
327 40545f84 bellard
    int offset, page, index;
328 80cabfad bellard
329 80cabfad bellard
    addr &= 0xf;
330 80cabfad bellard
#ifdef DEBUG_NE2000
331 80cabfad bellard
    printf("NE2000: write addr=0x%x val=0x%02x\n", addr, val);
332 80cabfad bellard
#endif
333 80cabfad bellard
    if (addr == E8390_CMD) {
334 80cabfad bellard
        /* control register */
335 80cabfad bellard
        s->cmd = val;
336 a343df16 bellard
        if (!(val & E8390_STOP)) { /* START bit makes no sense on RTL8029... */
337 ee9dbb29 bellard
            s->isr &= ~ENISR_RESET;
338 e91c8a77 ths
            /* test specific case: zero length transfer */
339 80cabfad bellard
            if ((val & (E8390_RREAD | E8390_RWRITE)) &&
340 80cabfad bellard
                s->rcnt == 0) {
341 80cabfad bellard
                s->isr |= ENISR_RDC;
342 80cabfad bellard
                ne2000_update_irq(s);
343 80cabfad bellard
            }
344 80cabfad bellard
            if (val & E8390_TRANS) {
345 40545f84 bellard
                index = (s->tpsr << 8);
346 5fafdf24 ths
                /* XXX: next 2 lines are a hack to make netware 3.11 work */
347 40545f84 bellard
                if (index >= NE2000_PMEM_END)
348 40545f84 bellard
                    index -= NE2000_PMEM_SIZE;
349 40545f84 bellard
                /* fail safe: check range on the transmitted length  */
350 40545f84 bellard
                if (index + s->tcnt <= NE2000_PMEM_END) {
351 7c9d8e07 bellard
                    qemu_send_packet(s->vc, s->mem + index, s->tcnt);
352 40545f84 bellard
                }
353 e91c8a77 ths
                /* signal end of transfer */
354 80cabfad bellard
                s->tsr = ENTSR_PTX;
355 80cabfad bellard
                s->isr |= ENISR_TX;
356 5fafdf24 ths
                s->cmd &= ~E8390_TRANS;
357 80cabfad bellard
                ne2000_update_irq(s);
358 80cabfad bellard
            }
359 80cabfad bellard
        }
360 80cabfad bellard
    } else {
361 80cabfad bellard
        page = s->cmd >> 6;
362 80cabfad bellard
        offset = addr | (page << 4);
363 80cabfad bellard
        switch(offset) {
364 80cabfad bellard
        case EN0_STARTPG:
365 80cabfad bellard
            s->start = val << 8;
366 80cabfad bellard
            break;
367 80cabfad bellard
        case EN0_STOPPG:
368 80cabfad bellard
            s->stop = val << 8;
369 80cabfad bellard
            break;
370 80cabfad bellard
        case EN0_BOUNDARY:
371 80cabfad bellard
            s->boundary = val;
372 80cabfad bellard
            break;
373 80cabfad bellard
        case EN0_IMR:
374 80cabfad bellard
            s->imr = val;
375 80cabfad bellard
            ne2000_update_irq(s);
376 80cabfad bellard
            break;
377 80cabfad bellard
        case EN0_TPSR:
378 80cabfad bellard
            s->tpsr = val;
379 80cabfad bellard
            break;
380 80cabfad bellard
        case EN0_TCNTLO:
381 80cabfad bellard
            s->tcnt = (s->tcnt & 0xff00) | val;
382 80cabfad bellard
            break;
383 80cabfad bellard
        case EN0_TCNTHI:
384 80cabfad bellard
            s->tcnt = (s->tcnt & 0x00ff) | (val << 8);
385 80cabfad bellard
            break;
386 80cabfad bellard
        case EN0_RSARLO:
387 80cabfad bellard
            s->rsar = (s->rsar & 0xff00) | val;
388 80cabfad bellard
            break;
389 80cabfad bellard
        case EN0_RSARHI:
390 80cabfad bellard
            s->rsar = (s->rsar & 0x00ff) | (val << 8);
391 80cabfad bellard
            break;
392 80cabfad bellard
        case EN0_RCNTLO:
393 80cabfad bellard
            s->rcnt = (s->rcnt & 0xff00) | val;
394 80cabfad bellard
            break;
395 80cabfad bellard
        case EN0_RCNTHI:
396 80cabfad bellard
            s->rcnt = (s->rcnt & 0x00ff) | (val << 8);
397 80cabfad bellard
            break;
398 7c9d8e07 bellard
        case EN0_RXCR:
399 7c9d8e07 bellard
            s->rxcr = val;
400 7c9d8e07 bellard
            break;
401 80cabfad bellard
        case EN0_DCFG:
402 80cabfad bellard
            s->dcfg = val;
403 80cabfad bellard
            break;
404 80cabfad bellard
        case EN0_ISR:
405 ee9dbb29 bellard
            s->isr &= ~(val & 0x7f);
406 80cabfad bellard
            ne2000_update_irq(s);
407 80cabfad bellard
            break;
408 80cabfad bellard
        case EN1_PHYS ... EN1_PHYS + 5:
409 80cabfad bellard
            s->phys[offset - EN1_PHYS] = val;
410 80cabfad bellard
            break;
411 80cabfad bellard
        case EN1_CURPAG:
412 80cabfad bellard
            s->curpag = val;
413 80cabfad bellard
            break;
414 80cabfad bellard
        case EN1_MULT ... EN1_MULT + 7:
415 80cabfad bellard
            s->mult[offset - EN1_MULT] = val;
416 80cabfad bellard
            break;
417 80cabfad bellard
        }
418 80cabfad bellard
    }
419 80cabfad bellard
}
420 80cabfad bellard
421 b41a2cd1 bellard
static uint32_t ne2000_ioport_read(void *opaque, uint32_t addr)
422 80cabfad bellard
{
423 b41a2cd1 bellard
    NE2000State *s = opaque;
424 80cabfad bellard
    int offset, page, ret;
425 80cabfad bellard
426 80cabfad bellard
    addr &= 0xf;
427 80cabfad bellard
    if (addr == E8390_CMD) {
428 80cabfad bellard
        ret = s->cmd;
429 80cabfad bellard
    } else {
430 80cabfad bellard
        page = s->cmd >> 6;
431 80cabfad bellard
        offset = addr | (page << 4);
432 80cabfad bellard
        switch(offset) {
433 80cabfad bellard
        case EN0_TSR:
434 80cabfad bellard
            ret = s->tsr;
435 80cabfad bellard
            break;
436 80cabfad bellard
        case EN0_BOUNDARY:
437 80cabfad bellard
            ret = s->boundary;
438 80cabfad bellard
            break;
439 80cabfad bellard
        case EN0_ISR:
440 80cabfad bellard
            ret = s->isr;
441 80cabfad bellard
            break;
442 ee9dbb29 bellard
        case EN0_RSARLO:
443 ee9dbb29 bellard
            ret = s->rsar & 0x00ff;
444 ee9dbb29 bellard
            break;
445 ee9dbb29 bellard
        case EN0_RSARHI:
446 ee9dbb29 bellard
            ret = s->rsar >> 8;
447 ee9dbb29 bellard
            break;
448 80cabfad bellard
        case EN1_PHYS ... EN1_PHYS + 5:
449 80cabfad bellard
            ret = s->phys[offset - EN1_PHYS];
450 80cabfad bellard
            break;
451 80cabfad bellard
        case EN1_CURPAG:
452 80cabfad bellard
            ret = s->curpag;
453 80cabfad bellard
            break;
454 80cabfad bellard
        case EN1_MULT ... EN1_MULT + 7:
455 80cabfad bellard
            ret = s->mult[offset - EN1_MULT];
456 80cabfad bellard
            break;
457 8d6c7eb8 bellard
        case EN0_RSR:
458 8d6c7eb8 bellard
            ret = s->rsr;
459 8d6c7eb8 bellard
            break;
460 a343df16 bellard
        case EN2_STARTPG:
461 a343df16 bellard
            ret = s->start >> 8;
462 a343df16 bellard
            break;
463 a343df16 bellard
        case EN2_STOPPG:
464 a343df16 bellard
            ret = s->stop >> 8;
465 a343df16 bellard
            break;
466 089af991 bellard
        case EN0_RTL8029ID0:
467 089af991 bellard
            ret = 0x50;
468 089af991 bellard
            break;
469 089af991 bellard
        case EN0_RTL8029ID1:
470 089af991 bellard
            ret = 0x43;
471 089af991 bellard
            break;
472 089af991 bellard
        case EN3_CONFIG0:
473 089af991 bellard
            ret = 0;                /* 10baseT media */
474 089af991 bellard
            break;
475 089af991 bellard
        case EN3_CONFIG2:
476 089af991 bellard
            ret = 0x40;                /* 10baseT active */
477 089af991 bellard
            break;
478 089af991 bellard
        case EN3_CONFIG3:
479 089af991 bellard
            ret = 0x40;                /* Full duplex */
480 089af991 bellard
            break;
481 80cabfad bellard
        default:
482 80cabfad bellard
            ret = 0x00;
483 80cabfad bellard
            break;
484 80cabfad bellard
        }
485 80cabfad bellard
    }
486 80cabfad bellard
#ifdef DEBUG_NE2000
487 80cabfad bellard
    printf("NE2000: read addr=0x%x val=%02x\n", addr, ret);
488 80cabfad bellard
#endif
489 80cabfad bellard
    return ret;
490 80cabfad bellard
}
491 80cabfad bellard
492 5fafdf24 ths
static inline void ne2000_mem_writeb(NE2000State *s, uint32_t addr,
493 69b91039 bellard
                                     uint32_t val)
494 ee9dbb29 bellard
{
495 5fafdf24 ths
    if (addr < 32 ||
496 ee9dbb29 bellard
        (addr >= NE2000_PMEM_START && addr < NE2000_MEM_SIZE)) {
497 ee9dbb29 bellard
        s->mem[addr] = val;
498 ee9dbb29 bellard
    }
499 ee9dbb29 bellard
}
500 ee9dbb29 bellard
501 5fafdf24 ths
static inline void ne2000_mem_writew(NE2000State *s, uint32_t addr,
502 ee9dbb29 bellard
                                     uint32_t val)
503 ee9dbb29 bellard
{
504 ee9dbb29 bellard
    addr &= ~1; /* XXX: check exact behaviour if not even */
505 5fafdf24 ths
    if (addr < 32 ||
506 ee9dbb29 bellard
        (addr >= NE2000_PMEM_START && addr < NE2000_MEM_SIZE)) {
507 69b91039 bellard
        *(uint16_t *)(s->mem + addr) = cpu_to_le16(val);
508 69b91039 bellard
    }
509 69b91039 bellard
}
510 69b91039 bellard
511 5fafdf24 ths
static inline void ne2000_mem_writel(NE2000State *s, uint32_t addr,
512 69b91039 bellard
                                     uint32_t val)
513 69b91039 bellard
{
514 57ccbabe bellard
    addr &= ~1; /* XXX: check exact behaviour if not even */
515 5fafdf24 ths
    if (addr < 32 ||
516 69b91039 bellard
        (addr >= NE2000_PMEM_START && addr < NE2000_MEM_SIZE)) {
517 57ccbabe bellard
        cpu_to_le32wu((uint32_t *)(s->mem + addr), val);
518 ee9dbb29 bellard
    }
519 ee9dbb29 bellard
}
520 ee9dbb29 bellard
521 ee9dbb29 bellard
static inline uint32_t ne2000_mem_readb(NE2000State *s, uint32_t addr)
522 ee9dbb29 bellard
{
523 5fafdf24 ths
    if (addr < 32 ||
524 ee9dbb29 bellard
        (addr >= NE2000_PMEM_START && addr < NE2000_MEM_SIZE)) {
525 ee9dbb29 bellard
        return s->mem[addr];
526 ee9dbb29 bellard
    } else {
527 ee9dbb29 bellard
        return 0xff;
528 ee9dbb29 bellard
    }
529 ee9dbb29 bellard
}
530 ee9dbb29 bellard
531 ee9dbb29 bellard
static inline uint32_t ne2000_mem_readw(NE2000State *s, uint32_t addr)
532 ee9dbb29 bellard
{
533 ee9dbb29 bellard
    addr &= ~1; /* XXX: check exact behaviour if not even */
534 5fafdf24 ths
    if (addr < 32 ||
535 ee9dbb29 bellard
        (addr >= NE2000_PMEM_START && addr < NE2000_MEM_SIZE)) {
536 69b91039 bellard
        return le16_to_cpu(*(uint16_t *)(s->mem + addr));
537 ee9dbb29 bellard
    } else {
538 ee9dbb29 bellard
        return 0xffff;
539 ee9dbb29 bellard
    }
540 ee9dbb29 bellard
}
541 ee9dbb29 bellard
542 69b91039 bellard
static inline uint32_t ne2000_mem_readl(NE2000State *s, uint32_t addr)
543 69b91039 bellard
{
544 57ccbabe bellard
    addr &= ~1; /* XXX: check exact behaviour if not even */
545 5fafdf24 ths
    if (addr < 32 ||
546 69b91039 bellard
        (addr >= NE2000_PMEM_START && addr < NE2000_MEM_SIZE)) {
547 57ccbabe bellard
        return le32_to_cpupu((uint32_t *)(s->mem + addr));
548 69b91039 bellard
    } else {
549 69b91039 bellard
        return 0xffffffff;
550 69b91039 bellard
    }
551 69b91039 bellard
}
552 69b91039 bellard
553 3df3f6fd bellard
static inline void ne2000_dma_update(NE2000State *s, int len)
554 3df3f6fd bellard
{
555 3df3f6fd bellard
    s->rsar += len;
556 3df3f6fd bellard
    /* wrap */
557 3df3f6fd bellard
    /* XXX: check what to do if rsar > stop */
558 3df3f6fd bellard
    if (s->rsar == s->stop)
559 3df3f6fd bellard
        s->rsar = s->start;
560 3df3f6fd bellard
561 3df3f6fd bellard
    if (s->rcnt <= len) {
562 3df3f6fd bellard
        s->rcnt = 0;
563 e91c8a77 ths
        /* signal end of transfer */
564 3df3f6fd bellard
        s->isr |= ENISR_RDC;
565 3df3f6fd bellard
        ne2000_update_irq(s);
566 3df3f6fd bellard
    } else {
567 3df3f6fd bellard
        s->rcnt -= len;
568 3df3f6fd bellard
    }
569 3df3f6fd bellard
}
570 3df3f6fd bellard
571 b41a2cd1 bellard
static void ne2000_asic_ioport_write(void *opaque, uint32_t addr, uint32_t val)
572 80cabfad bellard
{
573 b41a2cd1 bellard
    NE2000State *s = opaque;
574 80cabfad bellard
575 80cabfad bellard
#ifdef DEBUG_NE2000
576 80cabfad bellard
    printf("NE2000: asic write val=0x%04x\n", val);
577 80cabfad bellard
#endif
578 ee9dbb29 bellard
    if (s->rcnt == 0)
579 3df3f6fd bellard
        return;
580 80cabfad bellard
    if (s->dcfg & 0x01) {
581 80cabfad bellard
        /* 16 bit access */
582 ee9dbb29 bellard
        ne2000_mem_writew(s, s->rsar, val);
583 3df3f6fd bellard
        ne2000_dma_update(s, 2);
584 80cabfad bellard
    } else {
585 80cabfad bellard
        /* 8 bit access */
586 ee9dbb29 bellard
        ne2000_mem_writeb(s, s->rsar, val);
587 3df3f6fd bellard
        ne2000_dma_update(s, 1);
588 80cabfad bellard
    }
589 80cabfad bellard
}
590 80cabfad bellard
591 b41a2cd1 bellard
static uint32_t ne2000_asic_ioport_read(void *opaque, uint32_t addr)
592 80cabfad bellard
{
593 b41a2cd1 bellard
    NE2000State *s = opaque;
594 80cabfad bellard
    int ret;
595 80cabfad bellard
596 80cabfad bellard
    if (s->dcfg & 0x01) {
597 80cabfad bellard
        /* 16 bit access */
598 ee9dbb29 bellard
        ret = ne2000_mem_readw(s, s->rsar);
599 3df3f6fd bellard
        ne2000_dma_update(s, 2);
600 80cabfad bellard
    } else {
601 80cabfad bellard
        /* 8 bit access */
602 ee9dbb29 bellard
        ret = ne2000_mem_readb(s, s->rsar);
603 3df3f6fd bellard
        ne2000_dma_update(s, 1);
604 80cabfad bellard
    }
605 80cabfad bellard
#ifdef DEBUG_NE2000
606 80cabfad bellard
    printf("NE2000: asic read val=0x%04x\n", ret);
607 80cabfad bellard
#endif
608 80cabfad bellard
    return ret;
609 80cabfad bellard
}
610 80cabfad bellard
611 69b91039 bellard
static void ne2000_asic_ioport_writel(void *opaque, uint32_t addr, uint32_t val)
612 69b91039 bellard
{
613 69b91039 bellard
    NE2000State *s = opaque;
614 69b91039 bellard
615 69b91039 bellard
#ifdef DEBUG_NE2000
616 69b91039 bellard
    printf("NE2000: asic writel val=0x%04x\n", val);
617 69b91039 bellard
#endif
618 69b91039 bellard
    if (s->rcnt == 0)
619 3df3f6fd bellard
        return;
620 69b91039 bellard
    /* 32 bit access */
621 69b91039 bellard
    ne2000_mem_writel(s, s->rsar, val);
622 3df3f6fd bellard
    ne2000_dma_update(s, 4);
623 69b91039 bellard
}
624 69b91039 bellard
625 69b91039 bellard
static uint32_t ne2000_asic_ioport_readl(void *opaque, uint32_t addr)
626 69b91039 bellard
{
627 69b91039 bellard
    NE2000State *s = opaque;
628 69b91039 bellard
    int ret;
629 69b91039 bellard
630 69b91039 bellard
    /* 32 bit access */
631 69b91039 bellard
    ret = ne2000_mem_readl(s, s->rsar);
632 3df3f6fd bellard
    ne2000_dma_update(s, 4);
633 69b91039 bellard
#ifdef DEBUG_NE2000
634 69b91039 bellard
    printf("NE2000: asic readl val=0x%04x\n", ret);
635 69b91039 bellard
#endif
636 69b91039 bellard
    return ret;
637 69b91039 bellard
}
638 69b91039 bellard
639 b41a2cd1 bellard
static void ne2000_reset_ioport_write(void *opaque, uint32_t addr, uint32_t val)
640 80cabfad bellard
{
641 80cabfad bellard
    /* nothing to do (end of reset pulse) */
642 80cabfad bellard
}
643 80cabfad bellard
644 b41a2cd1 bellard
static uint32_t ne2000_reset_ioport_read(void *opaque, uint32_t addr)
645 80cabfad bellard
{
646 b41a2cd1 bellard
    NE2000State *s = opaque;
647 80cabfad bellard
    ne2000_reset(s);
648 80cabfad bellard
    return 0;
649 80cabfad bellard
}
650 80cabfad bellard
651 30ca2aab bellard
static void ne2000_save(QEMUFile* f,void* opaque)
652 30ca2aab bellard
{
653 30ca2aab bellard
        NE2000State* s=(NE2000State*)opaque;
654 60fe76f3 ths
        uint32_t tmp;
655 30ca2aab bellard
656 1941d19c bellard
        if (s->pci_dev)
657 1941d19c bellard
            pci_device_save(s->pci_dev, f);
658 1941d19c bellard
659 acff9df6 bellard
        qemu_put_8s(f, &s->rxcr);
660 acff9df6 bellard
661 30ca2aab bellard
        qemu_put_8s(f, &s->cmd);
662 30ca2aab bellard
        qemu_put_be32s(f, &s->start);
663 30ca2aab bellard
        qemu_put_be32s(f, &s->stop);
664 30ca2aab bellard
        qemu_put_8s(f, &s->boundary);
665 30ca2aab bellard
        qemu_put_8s(f, &s->tsr);
666 30ca2aab bellard
        qemu_put_8s(f, &s->tpsr);
667 30ca2aab bellard
        qemu_put_be16s(f, &s->tcnt);
668 30ca2aab bellard
        qemu_put_be16s(f, &s->rcnt);
669 30ca2aab bellard
        qemu_put_be32s(f, &s->rsar);
670 30ca2aab bellard
        qemu_put_8s(f, &s->rsr);
671 30ca2aab bellard
        qemu_put_8s(f, &s->isr);
672 30ca2aab bellard
        qemu_put_8s(f, &s->dcfg);
673 30ca2aab bellard
        qemu_put_8s(f, &s->imr);
674 30ca2aab bellard
        qemu_put_buffer(f, s->phys, 6);
675 30ca2aab bellard
        qemu_put_8s(f, &s->curpag);
676 30ca2aab bellard
        qemu_put_buffer(f, s->mult, 8);
677 d537cf6c pbrook
        tmp = 0;
678 d537cf6c pbrook
        qemu_put_be32s(f, &tmp); /* ignored, was irq */
679 30ca2aab bellard
        qemu_put_buffer(f, s->mem, NE2000_MEM_SIZE);
680 30ca2aab bellard
}
681 30ca2aab bellard
682 30ca2aab bellard
static int ne2000_load(QEMUFile* f,void* opaque,int version_id)
683 30ca2aab bellard
{
684 30ca2aab bellard
        NE2000State* s=(NE2000State*)opaque;
685 1941d19c bellard
        int ret;
686 60fe76f3 ths
        uint32_t tmp;
687 1941d19c bellard
688 1941d19c bellard
        if (version_id > 3)
689 1941d19c bellard
            return -EINVAL;
690 1941d19c bellard
691 1941d19c bellard
        if (s->pci_dev && version_id >= 3) {
692 1941d19c bellard
            ret = pci_device_load(s->pci_dev, f);
693 1941d19c bellard
            if (ret < 0)
694 1941d19c bellard
                return ret;
695 1941d19c bellard
        }
696 30ca2aab bellard
697 1941d19c bellard
        if (version_id >= 2) {
698 acff9df6 bellard
            qemu_get_8s(f, &s->rxcr);
699 acff9df6 bellard
        } else {
700 1941d19c bellard
            s->rxcr = 0x0c;
701 acff9df6 bellard
        }
702 30ca2aab bellard
703 30ca2aab bellard
        qemu_get_8s(f, &s->cmd);
704 30ca2aab bellard
        qemu_get_be32s(f, &s->start);
705 30ca2aab bellard
        qemu_get_be32s(f, &s->stop);
706 30ca2aab bellard
        qemu_get_8s(f, &s->boundary);
707 30ca2aab bellard
        qemu_get_8s(f, &s->tsr);
708 30ca2aab bellard
        qemu_get_8s(f, &s->tpsr);
709 30ca2aab bellard
        qemu_get_be16s(f, &s->tcnt);
710 30ca2aab bellard
        qemu_get_be16s(f, &s->rcnt);
711 30ca2aab bellard
        qemu_get_be32s(f, &s->rsar);
712 30ca2aab bellard
        qemu_get_8s(f, &s->rsr);
713 30ca2aab bellard
        qemu_get_8s(f, &s->isr);
714 30ca2aab bellard
        qemu_get_8s(f, &s->dcfg);
715 30ca2aab bellard
        qemu_get_8s(f, &s->imr);
716 30ca2aab bellard
        qemu_get_buffer(f, s->phys, 6);
717 30ca2aab bellard
        qemu_get_8s(f, &s->curpag);
718 30ca2aab bellard
        qemu_get_buffer(f, s->mult, 8);
719 d537cf6c pbrook
        qemu_get_be32s(f, &tmp); /* ignored */
720 30ca2aab bellard
        qemu_get_buffer(f, s->mem, NE2000_MEM_SIZE);
721 30ca2aab bellard
722 30ca2aab bellard
        return 0;
723 30ca2aab bellard
}
724 30ca2aab bellard
725 b946a153 aliguori
static void isa_ne2000_cleanup(VLANClientState *vc)
726 b946a153 aliguori
{
727 b946a153 aliguori
    NE2000State *s = vc->opaque;
728 b946a153 aliguori
729 b946a153 aliguori
    unregister_savevm("ne2000", s);
730 b946a153 aliguori
731 b946a153 aliguori
    isa_unassign_ioport(s->isa_io_base, 16);
732 b946a153 aliguori
    isa_unassign_ioport(s->isa_io_base + 0x10, 2);
733 b946a153 aliguori
    isa_unassign_ioport(s->isa_io_base + 0x1f, 1);
734 b946a153 aliguori
735 b946a153 aliguori
    qemu_free(s);
736 b946a153 aliguori
}
737 b946a153 aliguori
738 d537cf6c pbrook
void isa_ne2000_init(int base, qemu_irq irq, NICInfo *nd)
739 80cabfad bellard
{
740 b41a2cd1 bellard
    NE2000State *s;
741 3b46e624 ths
742 0ae18cee aliguori
    qemu_check_nic_model(nd, "ne2k_isa");
743 0ae18cee aliguori
744 b41a2cd1 bellard
    s = qemu_mallocz(sizeof(NE2000State));
745 3b46e624 ths
746 b41a2cd1 bellard
    register_ioport_write(base, 16, 1, ne2000_ioport_write, s);
747 b41a2cd1 bellard
    register_ioport_read(base, 16, 1, ne2000_ioport_read, s);
748 80cabfad bellard
749 b41a2cd1 bellard
    register_ioport_write(base + 0x10, 1, 1, ne2000_asic_ioport_write, s);
750 b41a2cd1 bellard
    register_ioport_read(base + 0x10, 1, 1, ne2000_asic_ioport_read, s);
751 b41a2cd1 bellard
    register_ioport_write(base + 0x10, 2, 2, ne2000_asic_ioport_write, s);
752 b41a2cd1 bellard
    register_ioport_read(base + 0x10, 2, 2, ne2000_asic_ioport_read, s);
753 80cabfad bellard
754 b41a2cd1 bellard
    register_ioport_write(base + 0x1f, 1, 1, ne2000_reset_ioport_write, s);
755 b41a2cd1 bellard
    register_ioport_read(base + 0x1f, 1, 1, ne2000_reset_ioport_read, s);
756 b946a153 aliguori
    s->isa_io_base = base;
757 80cabfad bellard
    s->irq = irq;
758 7c9d8e07 bellard
    memcpy(s->macaddr, nd->macaddr, 6);
759 80cabfad bellard
760 80cabfad bellard
    ne2000_reset(s);
761 b41a2cd1 bellard
762 7a9f6e4a aliguori
    s->vc = qemu_new_vlan_client(nd->vlan, nd->model, nd->name,
763 463af534 Mark McLoughlin
                                 ne2000_can_receive, ne2000_receive, NULL,
764 b946a153 aliguori
                                 isa_ne2000_cleanup, s);
765 7c9d8e07 bellard
766 7cb7434b aliguori
    qemu_format_nic_info_str(s->vc, s->macaddr);
767 3b46e624 ths
768 18fdb1c5 ths
    register_savevm("ne2000", -1, 2, ne2000_save, ne2000_load, s);
769 80cabfad bellard
}
770 69b91039 bellard
771 69b91039 bellard
/***********************************************************/
772 69b91039 bellard
/* PCI NE2000 definitions */
773 69b91039 bellard
774 69b91039 bellard
typedef struct PCINE2000State {
775 69b91039 bellard
    PCIDevice dev;
776 69b91039 bellard
    NE2000State ne2000;
777 69b91039 bellard
} PCINE2000State;
778 69b91039 bellard
779 5fafdf24 ths
static void ne2000_map(PCIDevice *pci_dev, int region_num,
780 69b91039 bellard
                       uint32_t addr, uint32_t size, int type)
781 69b91039 bellard
{
782 69b91039 bellard
    PCINE2000State *d = (PCINE2000State *)pci_dev;
783 69b91039 bellard
    NE2000State *s = &d->ne2000;
784 69b91039 bellard
785 69b91039 bellard
    register_ioport_write(addr, 16, 1, ne2000_ioport_write, s);
786 69b91039 bellard
    register_ioport_read(addr, 16, 1, ne2000_ioport_read, s);
787 69b91039 bellard
788 69b91039 bellard
    register_ioport_write(addr + 0x10, 1, 1, ne2000_asic_ioport_write, s);
789 69b91039 bellard
    register_ioport_read(addr + 0x10, 1, 1, ne2000_asic_ioport_read, s);
790 69b91039 bellard
    register_ioport_write(addr + 0x10, 2, 2, ne2000_asic_ioport_write, s);
791 69b91039 bellard
    register_ioport_read(addr + 0x10, 2, 2, ne2000_asic_ioport_read, s);
792 69b91039 bellard
    register_ioport_write(addr + 0x10, 4, 4, ne2000_asic_ioport_writel, s);
793 69b91039 bellard
    register_ioport_read(addr + 0x10, 4, 4, ne2000_asic_ioport_readl, s);
794 69b91039 bellard
795 69b91039 bellard
    register_ioport_write(addr + 0x1f, 1, 1, ne2000_reset_ioport_write, s);
796 69b91039 bellard
    register_ioport_read(addr + 0x1f, 1, 1, ne2000_reset_ioport_read, s);
797 69b91039 bellard
}
798 69b91039 bellard
799 b946a153 aliguori
static void ne2000_cleanup(VLANClientState *vc)
800 b946a153 aliguori
{
801 b946a153 aliguori
    NE2000State *s = vc->opaque;
802 b946a153 aliguori
803 b946a153 aliguori
    unregister_savevm("ne2000", s);
804 b946a153 aliguori
}
805 b946a153 aliguori
806 9d07d757 Paul Brook
static void pci_ne2000_init(PCIDevice *pci_dev)
807 69b91039 bellard
{
808 9d07d757 Paul Brook
    PCINE2000State *d = (PCINE2000State *)pci_dev;
809 69b91039 bellard
    NE2000State *s;
810 69b91039 bellard
    uint8_t *pci_conf;
811 3b46e624 ths
812 69b91039 bellard
    pci_conf = d->dev.config;
813 deb54399 aliguori
    pci_config_set_vendor_id(pci_conf, PCI_VENDOR_ID_REALTEK);
814 a770dc7e aliguori
    pci_config_set_device_id(pci_conf, PCI_DEVICE_ID_REALTEK_8029);
815 173a543b blueswir1
    pci_config_set_class(pci_conf, PCI_CLASS_NETWORK_ETHERNET);
816 6407f373 Isaku Yamahata
    pci_conf[PCI_HEADER_TYPE] = PCI_HEADER_TYPE_NORMAL; // header_type
817 4a9c9687 bellard
    pci_conf[0x3d] = 1; // interrupt pin 0
818 3b46e624 ths
819 28c2c264 Avi Kivity
    pci_register_bar(&d->dev, 0, 0x100,
820 69b91039 bellard
                           PCI_ADDRESS_SPACE_IO, ne2000_map);
821 69b91039 bellard
    s = &d->ne2000;
822 d537cf6c pbrook
    s->irq = d->dev.irq[0];
823 4a9c9687 bellard
    s->pci_dev = (PCIDevice *)d;
824 9d07d757 Paul Brook
    qdev_get_macaddr(&d->dev.qdev, s->macaddr);
825 69b91039 bellard
    ne2000_reset(s);
826 9d07d757 Paul Brook
    s->vc = qdev_get_vlan_client(&d->dev.qdev,
827 463af534 Mark McLoughlin
                                 ne2000_can_receive, ne2000_receive, NULL,
828 b946a153 aliguori
                                 ne2000_cleanup, s);
829 7c9d8e07 bellard
830 7cb7434b aliguori
    qemu_format_nic_info_str(s->vc, s->macaddr);
831 3b46e624 ths
832 18fdb1c5 ths
    register_savevm("ne2000", -1, 3, ne2000_save, ne2000_load, s);
833 9d07d757 Paul Brook
}
834 72da4208 aliguori
835 9d07d757 Paul Brook
static void ne2000_register_devices(void)
836 9d07d757 Paul Brook
{
837 9d07d757 Paul Brook
    pci_qdev_register("ne2k_pci", sizeof(PCINE2000State), pci_ne2000_init);
838 69b91039 bellard
}
839 9d07d757 Paul Brook
840 9d07d757 Paul Brook
device_init(ne2000_register_devices)