Statistics
| Branch: | Revision:

root / hw / sun4m.c @ 295587f7

History | View | Annotate | Download (54 kB)

1 420557e8 bellard
/*
2 ee76f82e blueswir1
 * QEMU Sun4m & Sun4d & Sun4c System Emulator
3 5fafdf24 ths
 *
4 b81b3b10 bellard
 * Copyright (c) 2003-2005 Fabrice Bellard
5 5fafdf24 ths
 *
6 420557e8 bellard
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 420557e8 bellard
 * of this software and associated documentation files (the "Software"), to deal
8 420557e8 bellard
 * in the Software without restriction, including without limitation the rights
9 420557e8 bellard
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 420557e8 bellard
 * copies of the Software, and to permit persons to whom the Software is
11 420557e8 bellard
 * furnished to do so, subject to the following conditions:
12 420557e8 bellard
 *
13 420557e8 bellard
 * The above copyright notice and this permission notice shall be included in
14 420557e8 bellard
 * all copies or substantial portions of the Software.
15 420557e8 bellard
 *
16 420557e8 bellard
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 420557e8 bellard
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 420557e8 bellard
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 420557e8 bellard
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 420557e8 bellard
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 420557e8 bellard
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 420557e8 bellard
 * THE SOFTWARE.
23 420557e8 bellard
 */
24 9d07d757 Paul Brook
#include "sysbus.h"
25 87ecb68b pbrook
#include "qemu-timer.h"
26 87ecb68b pbrook
#include "sun4m.h"
27 87ecb68b pbrook
#include "nvram.h"
28 87ecb68b pbrook
#include "sparc32_dma.h"
29 87ecb68b pbrook
#include "fdc.h"
30 87ecb68b pbrook
#include "sysemu.h"
31 87ecb68b pbrook
#include "net.h"
32 87ecb68b pbrook
#include "boards.h"
33 d2c63fc1 blueswir1
#include "firmware_abi.h"
34 1cd3af54 Gerd Hoffmann
#include "esp.h"
35 22548760 blueswir1
#include "pc.h"
36 22548760 blueswir1
#include "isa.h"
37 3cce6243 blueswir1
#include "fw_cfg.h"
38 b4ed08e0 blueswir1
#include "escc.h"
39 676d9b9b Artyom Tarasenko
#include "empty_slot.h"
40 4b48bf05 Blue Swirl
#include "qdev-addr.h"
41 ca20cf32 Blue Swirl
#include "loader.h"
42 ca20cf32 Blue Swirl
#include "elf.h"
43 d2c63fc1 blueswir1
44 b3a23197 blueswir1
//#define DEBUG_IRQ
45 420557e8 bellard
46 36cd9210 blueswir1
/*
47 36cd9210 blueswir1
 * Sun4m architecture was used in the following machines:
48 36cd9210 blueswir1
 *
49 36cd9210 blueswir1
 * SPARCserver 6xxMP/xx
50 77f193da blueswir1
 * SPARCclassic (SPARCclassic Server)(SPARCstation LC) (4/15),
51 77f193da blueswir1
 * SPARCclassic X (4/10)
52 36cd9210 blueswir1
 * SPARCstation LX/ZX (4/30)
53 36cd9210 blueswir1
 * SPARCstation Voyager
54 36cd9210 blueswir1
 * SPARCstation 10/xx, SPARCserver 10/xx
55 36cd9210 blueswir1
 * SPARCstation 5, SPARCserver 5
56 36cd9210 blueswir1
 * SPARCstation 20/xx, SPARCserver 20
57 36cd9210 blueswir1
 * SPARCstation 4
58 36cd9210 blueswir1
 *
59 7d85892b blueswir1
 * Sun4d architecture was used in the following machines:
60 7d85892b blueswir1
 *
61 7d85892b blueswir1
 * SPARCcenter 2000
62 7d85892b blueswir1
 * SPARCserver 1000
63 7d85892b blueswir1
 *
64 ee76f82e blueswir1
 * Sun4c architecture was used in the following machines:
65 ee76f82e blueswir1
 * SPARCstation 1/1+, SPARCserver 1/1+
66 ee76f82e blueswir1
 * SPARCstation SLC
67 ee76f82e blueswir1
 * SPARCstation IPC
68 ee76f82e blueswir1
 * SPARCstation ELC
69 ee76f82e blueswir1
 * SPARCstation IPX
70 ee76f82e blueswir1
 *
71 36cd9210 blueswir1
 * See for example: http://www.sunhelp.org/faq/sunref1.html
72 36cd9210 blueswir1
 */
73 36cd9210 blueswir1
74 b3a23197 blueswir1
#ifdef DEBUG_IRQ
75 001faf32 Blue Swirl
#define DPRINTF(fmt, ...)                                       \
76 001faf32 Blue Swirl
    do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
77 b3a23197 blueswir1
#else
78 001faf32 Blue Swirl
#define DPRINTF(fmt, ...)
79 b3a23197 blueswir1
#endif
80 b3a23197 blueswir1
81 420557e8 bellard
#define KERNEL_LOAD_ADDR     0x00004000
82 b6f479d3 bellard
#define CMDLINE_ADDR         0x007ff000
83 713c45fa bellard
#define INITRD_LOAD_ADDR     0x00800000
84 a7227727 blueswir1
#define PROM_SIZE_MAX        (1024 * 1024)
85 40ce0a9a blueswir1
#define PROM_VADDR           0xffd00000
86 f930d07e blueswir1
#define PROM_FILENAME        "openbios-sparc32"
87 3cce6243 blueswir1
#define CFG_ADDR             0xd00000510ULL
88 fbfcf955 blueswir1
#define FW_CFG_SUN4M_DEPTH   (FW_CFG_ARCH_LOCAL + 0x00)
89 b8174937 bellard
90 ba3c64fb bellard
#define MAX_CPUS 16
91 b3a23197 blueswir1
#define MAX_PILS 16
92 420557e8 bellard
93 b4ed08e0 blueswir1
#define ESCC_CLOCK 4915200
94 b4ed08e0 blueswir1
95 8137cde8 blueswir1
struct sun4m_hwdef {
96 c227f099 Anthony Liguori
    target_phys_addr_t iommu_base, slavio_base;
97 c227f099 Anthony Liguori
    target_phys_addr_t intctl_base, counter_base, nvram_base, ms_kb_base;
98 c227f099 Anthony Liguori
    target_phys_addr_t serial_base, fd_base;
99 c5de386a Artyom Tarasenko
    target_phys_addr_t afx_base, idreg_base, dma_base, esp_base, le_base;
100 c227f099 Anthony Liguori
    target_phys_addr_t tcx_base, cs_base, apc_base, aux1_base, aux2_base;
101 c227f099 Anthony Liguori
    target_phys_addr_t ecc_base;
102 7eb0c8e8 blueswir1
    uint32_t ecc_version;
103 905fdcb5 blueswir1
    uint8_t nvram_machine_id;
104 905fdcb5 blueswir1
    uint16_t machine_id;
105 7fbfb139 blueswir1
    uint32_t iommu_version;
106 3ebf5aaf blueswir1
    uint64_t max_mem;
107 3ebf5aaf blueswir1
    const char * const default_cpu_model;
108 36cd9210 blueswir1
};
109 36cd9210 blueswir1
110 7d85892b blueswir1
#define MAX_IOUNITS 5
111 7d85892b blueswir1
112 7d85892b blueswir1
struct sun4d_hwdef {
113 c227f099 Anthony Liguori
    target_phys_addr_t iounit_bases[MAX_IOUNITS], slavio_base;
114 c227f099 Anthony Liguori
    target_phys_addr_t counter_base, nvram_base, ms_kb_base;
115 c227f099 Anthony Liguori
    target_phys_addr_t serial_base;
116 c227f099 Anthony Liguori
    target_phys_addr_t espdma_base, esp_base;
117 c227f099 Anthony Liguori
    target_phys_addr_t ledma_base, le_base;
118 c227f099 Anthony Liguori
    target_phys_addr_t tcx_base;
119 c227f099 Anthony Liguori
    target_phys_addr_t sbi_base;
120 905fdcb5 blueswir1
    uint8_t nvram_machine_id;
121 905fdcb5 blueswir1
    uint16_t machine_id;
122 7d85892b blueswir1
    uint32_t iounit_version;
123 7d85892b blueswir1
    uint64_t max_mem;
124 7d85892b blueswir1
    const char * const default_cpu_model;
125 7d85892b blueswir1
};
126 7d85892b blueswir1
127 8137cde8 blueswir1
struct sun4c_hwdef {
128 c227f099 Anthony Liguori
    target_phys_addr_t iommu_base, slavio_base;
129 c227f099 Anthony Liguori
    target_phys_addr_t intctl_base, counter_base, nvram_base, ms_kb_base;
130 c227f099 Anthony Liguori
    target_phys_addr_t serial_base, fd_base;
131 c227f099 Anthony Liguori
    target_phys_addr_t idreg_base, dma_base, esp_base, le_base;
132 c227f099 Anthony Liguori
    target_phys_addr_t tcx_base, aux1_base;
133 8137cde8 blueswir1
    uint8_t nvram_machine_id;
134 8137cde8 blueswir1
    uint16_t machine_id;
135 8137cde8 blueswir1
    uint32_t iommu_version;
136 8137cde8 blueswir1
    uint64_t max_mem;
137 8137cde8 blueswir1
    const char * const default_cpu_model;
138 8137cde8 blueswir1
};
139 8137cde8 blueswir1
140 6f7e9aec bellard
int DMA_get_channel_mode (int nchan)
141 6f7e9aec bellard
{
142 6f7e9aec bellard
    return 0;
143 6f7e9aec bellard
}
144 6f7e9aec bellard
int DMA_read_memory (int nchan, void *buf, int pos, int size)
145 6f7e9aec bellard
{
146 6f7e9aec bellard
    return 0;
147 6f7e9aec bellard
}
148 6f7e9aec bellard
int DMA_write_memory (int nchan, void *buf, int pos, int size)
149 6f7e9aec bellard
{
150 6f7e9aec bellard
    return 0;
151 6f7e9aec bellard
}
152 6f7e9aec bellard
void DMA_hold_DREQ (int nchan) {}
153 6f7e9aec bellard
void DMA_release_DREQ (int nchan) {}
154 6f7e9aec bellard
void DMA_schedule(int nchan) {}
155 6f7e9aec bellard
void DMA_init (int high_page_enable) {}
156 6f7e9aec bellard
void DMA_register_channel (int nchan,
157 6f7e9aec bellard
                           DMA_transfer_handler transfer_handler,
158 6f7e9aec bellard
                           void *opaque)
159 6f7e9aec bellard
{
160 6f7e9aec bellard
}
161 6f7e9aec bellard
162 513f789f blueswir1
static int fw_cfg_boot_set(void *opaque, const char *boot_device)
163 81864572 blueswir1
{
164 513f789f blueswir1
    fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
165 81864572 blueswir1
    return 0;
166 81864572 blueswir1
}
167 81864572 blueswir1
168 43a34704 Blue Swirl
static void nvram_init(M48t59State *nvram, uint8_t *macaddr,
169 43a34704 Blue Swirl
                       const char *cmdline, const char *boot_devices,
170 43a34704 Blue Swirl
                       ram_addr_t RAM_size, uint32_t kernel_size,
171 f930d07e blueswir1
                       int width, int height, int depth,
172 905fdcb5 blueswir1
                       int nvram_machine_id, const char *arch)
173 e80cfcfc bellard
{
174 d2c63fc1 blueswir1
    unsigned int i;
175 66508601 blueswir1
    uint32_t start, end;
176 d2c63fc1 blueswir1
    uint8_t image[0x1ff0];
177 d2c63fc1 blueswir1
    struct OpenBIOS_nvpart_v1 *part_header;
178 d2c63fc1 blueswir1
179 d2c63fc1 blueswir1
    memset(image, '\0', sizeof(image));
180 e80cfcfc bellard
181 513f789f blueswir1
    start = 0;
182 b6f479d3 bellard
183 66508601 blueswir1
    // OpenBIOS nvram variables
184 66508601 blueswir1
    // Variable partition
185 d2c63fc1 blueswir1
    part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
186 d2c63fc1 blueswir1
    part_header->signature = OPENBIOS_PART_SYSTEM;
187 363a37d5 blueswir1
    pstrcpy(part_header->name, sizeof(part_header->name), "system");
188 66508601 blueswir1
189 d2c63fc1 blueswir1
    end = start + sizeof(struct OpenBIOS_nvpart_v1);
190 66508601 blueswir1
    for (i = 0; i < nb_prom_envs; i++)
191 d2c63fc1 blueswir1
        end = OpenBIOS_set_var(image, end, prom_envs[i]);
192 d2c63fc1 blueswir1
193 d2c63fc1 blueswir1
    // End marker
194 d2c63fc1 blueswir1
    image[end++] = '\0';
195 66508601 blueswir1
196 66508601 blueswir1
    end = start + ((end - start + 15) & ~15);
197 d2c63fc1 blueswir1
    OpenBIOS_finish_partition(part_header, end - start);
198 66508601 blueswir1
199 66508601 blueswir1
    // free partition
200 66508601 blueswir1
    start = end;
201 d2c63fc1 blueswir1
    part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
202 d2c63fc1 blueswir1
    part_header->signature = OPENBIOS_PART_FREE;
203 363a37d5 blueswir1
    pstrcpy(part_header->name, sizeof(part_header->name), "free");
204 66508601 blueswir1
205 66508601 blueswir1
    end = 0x1fd0;
206 d2c63fc1 blueswir1
    OpenBIOS_finish_partition(part_header, end - start);
207 d2c63fc1 blueswir1
208 905fdcb5 blueswir1
    Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr,
209 905fdcb5 blueswir1
                    nvram_machine_id);
210 d2c63fc1 blueswir1
211 d2c63fc1 blueswir1
    for (i = 0; i < sizeof(image); i++)
212 d2c63fc1 blueswir1
        m48t59_write(nvram, i, image[i]);
213 e80cfcfc bellard
}
214 e80cfcfc bellard
215 d453c2c3 Blue Swirl
static DeviceState *slavio_intctl;
216 e80cfcfc bellard
217 376253ec aliguori
void pic_info(Monitor *mon)
218 e80cfcfc bellard
{
219 7d85892b blueswir1
    if (slavio_intctl)
220 376253ec aliguori
        slavio_pic_info(mon, slavio_intctl);
221 e80cfcfc bellard
}
222 e80cfcfc bellard
223 376253ec aliguori
void irq_info(Monitor *mon)
224 e80cfcfc bellard
{
225 7d85892b blueswir1
    if (slavio_intctl)
226 376253ec aliguori
        slavio_irq_info(mon, slavio_intctl);
227 e80cfcfc bellard
}
228 e80cfcfc bellard
229 327ac2e7 blueswir1
void cpu_check_irqs(CPUState *env)
230 327ac2e7 blueswir1
{
231 327ac2e7 blueswir1
    if (env->pil_in && (env->interrupt_index == 0 ||
232 327ac2e7 blueswir1
                        (env->interrupt_index & ~15) == TT_EXTINT)) {
233 327ac2e7 blueswir1
        unsigned int i;
234 327ac2e7 blueswir1
235 327ac2e7 blueswir1
        for (i = 15; i > 0; i--) {
236 327ac2e7 blueswir1
            if (env->pil_in & (1 << i)) {
237 327ac2e7 blueswir1
                int old_interrupt = env->interrupt_index;
238 327ac2e7 blueswir1
239 327ac2e7 blueswir1
                env->interrupt_index = TT_EXTINT | i;
240 f32d7ec5 blueswir1
                if (old_interrupt != env->interrupt_index) {
241 f32d7ec5 blueswir1
                    DPRINTF("Set CPU IRQ %d\n", i);
242 327ac2e7 blueswir1
                    cpu_interrupt(env, CPU_INTERRUPT_HARD);
243 f32d7ec5 blueswir1
                }
244 327ac2e7 blueswir1
                break;
245 327ac2e7 blueswir1
            }
246 327ac2e7 blueswir1
        }
247 327ac2e7 blueswir1
    } else if (!env->pil_in && (env->interrupt_index & ~15) == TT_EXTINT) {
248 f32d7ec5 blueswir1
        DPRINTF("Reset CPU IRQ %d\n", env->interrupt_index & 15);
249 327ac2e7 blueswir1
        env->interrupt_index = 0;
250 327ac2e7 blueswir1
        cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
251 327ac2e7 blueswir1
    }
252 327ac2e7 blueswir1
}
253 327ac2e7 blueswir1
254 b3a23197 blueswir1
static void cpu_set_irq(void *opaque, int irq, int level)
255 b3a23197 blueswir1
{
256 b3a23197 blueswir1
    CPUState *env = opaque;
257 b3a23197 blueswir1
258 b3a23197 blueswir1
    if (level) {
259 b3a23197 blueswir1
        DPRINTF("Raise CPU IRQ %d\n", irq);
260 b3a23197 blueswir1
        env->halted = 0;
261 327ac2e7 blueswir1
        env->pil_in |= 1 << irq;
262 327ac2e7 blueswir1
        cpu_check_irqs(env);
263 b3a23197 blueswir1
    } else {
264 b3a23197 blueswir1
        DPRINTF("Lower CPU IRQ %d\n", irq);
265 327ac2e7 blueswir1
        env->pil_in &= ~(1 << irq);
266 327ac2e7 blueswir1
        cpu_check_irqs(env);
267 b3a23197 blueswir1
    }
268 b3a23197 blueswir1
}
269 b3a23197 blueswir1
270 b3a23197 blueswir1
static void dummy_cpu_set_irq(void *opaque, int irq, int level)
271 b3a23197 blueswir1
{
272 b3a23197 blueswir1
}
273 b3a23197 blueswir1
274 c68ea704 bellard
static void main_cpu_reset(void *opaque)
275 c68ea704 bellard
{
276 c68ea704 bellard
    CPUState *env = opaque;
277 3d29fbef blueswir1
278 3d29fbef blueswir1
    cpu_reset(env);
279 3d29fbef blueswir1
    env->halted = 0;
280 3d29fbef blueswir1
}
281 3d29fbef blueswir1
282 3d29fbef blueswir1
static void secondary_cpu_reset(void *opaque)
283 3d29fbef blueswir1
{
284 3d29fbef blueswir1
    CPUState *env = opaque;
285 3d29fbef blueswir1
286 c68ea704 bellard
    cpu_reset(env);
287 3d29fbef blueswir1
    env->halted = 1;
288 c68ea704 bellard
}
289 c68ea704 bellard
290 6d0c293d blueswir1
static void cpu_halt_signal(void *opaque, int irq, int level)
291 6d0c293d blueswir1
{
292 6d0c293d blueswir1
    if (level && cpu_single_env)
293 6d0c293d blueswir1
        cpu_interrupt(cpu_single_env, CPU_INTERRUPT_HALT);
294 6d0c293d blueswir1
}
295 6d0c293d blueswir1
296 409dbce5 Aurelien Jarno
static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
297 409dbce5 Aurelien Jarno
{
298 409dbce5 Aurelien Jarno
    return addr - 0xf0000000ULL;
299 409dbce5 Aurelien Jarno
}
300 409dbce5 Aurelien Jarno
301 3ebf5aaf blueswir1
static unsigned long sun4m_load_kernel(const char *kernel_filename,
302 293f78bc blueswir1
                                       const char *initrd_filename,
303 c227f099 Anthony Liguori
                                       ram_addr_t RAM_size)
304 3ebf5aaf blueswir1
{
305 3ebf5aaf blueswir1
    int linux_boot;
306 3ebf5aaf blueswir1
    unsigned int i;
307 3ebf5aaf blueswir1
    long initrd_size, kernel_size;
308 3c178e72 Gerd Hoffmann
    uint8_t *ptr;
309 3ebf5aaf blueswir1
310 3ebf5aaf blueswir1
    linux_boot = (kernel_filename != NULL);
311 3ebf5aaf blueswir1
312 3ebf5aaf blueswir1
    kernel_size = 0;
313 3ebf5aaf blueswir1
    if (linux_boot) {
314 ca20cf32 Blue Swirl
        int bswap_needed;
315 ca20cf32 Blue Swirl
316 ca20cf32 Blue Swirl
#ifdef BSWAP_NEEDED
317 ca20cf32 Blue Swirl
        bswap_needed = 1;
318 ca20cf32 Blue Swirl
#else
319 ca20cf32 Blue Swirl
        bswap_needed = 0;
320 ca20cf32 Blue Swirl
#endif
321 409dbce5 Aurelien Jarno
        kernel_size = load_elf(kernel_filename, translate_kernel_address, NULL,
322 409dbce5 Aurelien Jarno
                               NULL, NULL, NULL, 1, ELF_MACHINE, 0);
323 3ebf5aaf blueswir1
        if (kernel_size < 0)
324 293f78bc blueswir1
            kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
325 ca20cf32 Blue Swirl
                                    RAM_size - KERNEL_LOAD_ADDR, bswap_needed,
326 ca20cf32 Blue Swirl
                                    TARGET_PAGE_SIZE);
327 3ebf5aaf blueswir1
        if (kernel_size < 0)
328 293f78bc blueswir1
            kernel_size = load_image_targphys(kernel_filename,
329 293f78bc blueswir1
                                              KERNEL_LOAD_ADDR,
330 293f78bc blueswir1
                                              RAM_size - KERNEL_LOAD_ADDR);
331 3ebf5aaf blueswir1
        if (kernel_size < 0) {
332 3ebf5aaf blueswir1
            fprintf(stderr, "qemu: could not load kernel '%s'\n",
333 3ebf5aaf blueswir1
                    kernel_filename);
334 3ebf5aaf blueswir1
            exit(1);
335 3ebf5aaf blueswir1
        }
336 3ebf5aaf blueswir1
337 3ebf5aaf blueswir1
        /* load initrd */
338 3ebf5aaf blueswir1
        initrd_size = 0;
339 3ebf5aaf blueswir1
        if (initrd_filename) {
340 293f78bc blueswir1
            initrd_size = load_image_targphys(initrd_filename,
341 293f78bc blueswir1
                                              INITRD_LOAD_ADDR,
342 293f78bc blueswir1
                                              RAM_size - INITRD_LOAD_ADDR);
343 3ebf5aaf blueswir1
            if (initrd_size < 0) {
344 3ebf5aaf blueswir1
                fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
345 3ebf5aaf blueswir1
                        initrd_filename);
346 3ebf5aaf blueswir1
                exit(1);
347 3ebf5aaf blueswir1
            }
348 3ebf5aaf blueswir1
        }
349 3ebf5aaf blueswir1
        if (initrd_size > 0) {
350 3ebf5aaf blueswir1
            for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
351 3c178e72 Gerd Hoffmann
                ptr = rom_ptr(KERNEL_LOAD_ADDR + i);
352 3c178e72 Gerd Hoffmann
                if (ldl_p(ptr) == 0x48647253) { // HdrS
353 3c178e72 Gerd Hoffmann
                    stl_p(ptr + 16, INITRD_LOAD_ADDR);
354 3c178e72 Gerd Hoffmann
                    stl_p(ptr + 20, initrd_size);
355 3ebf5aaf blueswir1
                    break;
356 3ebf5aaf blueswir1
                }
357 3ebf5aaf blueswir1
            }
358 3ebf5aaf blueswir1
        }
359 3ebf5aaf blueswir1
    }
360 3ebf5aaf blueswir1
    return kernel_size;
361 3ebf5aaf blueswir1
}
362 3ebf5aaf blueswir1
363 c227f099 Anthony Liguori
static void *iommu_init(target_phys_addr_t addr, uint32_t version, qemu_irq irq)
364 4b48bf05 Blue Swirl
{
365 4b48bf05 Blue Swirl
    DeviceState *dev;
366 4b48bf05 Blue Swirl
    SysBusDevice *s;
367 4b48bf05 Blue Swirl
368 4b48bf05 Blue Swirl
    dev = qdev_create(NULL, "iommu");
369 4b48bf05 Blue Swirl
    qdev_prop_set_uint32(dev, "version", version);
370 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
371 4b48bf05 Blue Swirl
    s = sysbus_from_qdev(dev);
372 4b48bf05 Blue Swirl
    sysbus_connect_irq(s, 0, irq);
373 4b48bf05 Blue Swirl
    sysbus_mmio_map(s, 0, addr);
374 4b48bf05 Blue Swirl
375 4b48bf05 Blue Swirl
    return s;
376 4b48bf05 Blue Swirl
}
377 4b48bf05 Blue Swirl
378 c227f099 Anthony Liguori
static void *sparc32_dma_init(target_phys_addr_t daddr, qemu_irq parent_irq,
379 74ff8d90 Blue Swirl
                              void *iommu, qemu_irq *dev_irq)
380 74ff8d90 Blue Swirl
{
381 74ff8d90 Blue Swirl
    DeviceState *dev;
382 74ff8d90 Blue Swirl
    SysBusDevice *s;
383 74ff8d90 Blue Swirl
384 74ff8d90 Blue Swirl
    dev = qdev_create(NULL, "sparc32_dma");
385 74ff8d90 Blue Swirl
    qdev_prop_set_ptr(dev, "iommu_opaque", iommu);
386 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
387 74ff8d90 Blue Swirl
    s = sysbus_from_qdev(dev);
388 74ff8d90 Blue Swirl
    sysbus_connect_irq(s, 0, parent_irq);
389 74ff8d90 Blue Swirl
    *dev_irq = qdev_get_gpio_in(dev, 0);
390 74ff8d90 Blue Swirl
    sysbus_mmio_map(s, 0, daddr);
391 74ff8d90 Blue Swirl
392 74ff8d90 Blue Swirl
    return s;
393 74ff8d90 Blue Swirl
}
394 74ff8d90 Blue Swirl
395 c227f099 Anthony Liguori
static void lance_init(NICInfo *nd, target_phys_addr_t leaddr,
396 74ff8d90 Blue Swirl
                       void *dma_opaque, qemu_irq irq)
397 9d07d757 Paul Brook
{
398 9d07d757 Paul Brook
    DeviceState *dev;
399 9d07d757 Paul Brook
    SysBusDevice *s;
400 74ff8d90 Blue Swirl
    qemu_irq reset;
401 9d07d757 Paul Brook
402 9d07d757 Paul Brook
    qemu_check_nic_model(&nd_table[0], "lance");
403 9d07d757 Paul Brook
404 9d07d757 Paul Brook
    dev = qdev_create(NULL, "lance");
405 76224833 Gerd Hoffmann
    qdev_set_nic_properties(dev, nd);
406 daa65491 Blue Swirl
    qdev_prop_set_ptr(dev, "dma", dma_opaque);
407 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
408 9d07d757 Paul Brook
    s = sysbus_from_qdev(dev);
409 9d07d757 Paul Brook
    sysbus_mmio_map(s, 0, leaddr);
410 9d07d757 Paul Brook
    sysbus_connect_irq(s, 0, irq);
411 74ff8d90 Blue Swirl
    reset = qdev_get_gpio_in(dev, 0);
412 74ff8d90 Blue Swirl
    qdev_connect_gpio_out(dma_opaque, 0, reset);
413 9d07d757 Paul Brook
}
414 9d07d757 Paul Brook
415 c227f099 Anthony Liguori
static DeviceState *slavio_intctl_init(target_phys_addr_t addr,
416 c227f099 Anthony Liguori
                                       target_phys_addr_t addrg,
417 462eda24 Blue Swirl
                                       qemu_irq **parent_irq)
418 4b48bf05 Blue Swirl
{
419 4b48bf05 Blue Swirl
    DeviceState *dev;
420 4b48bf05 Blue Swirl
    SysBusDevice *s;
421 4b48bf05 Blue Swirl
    unsigned int i, j;
422 4b48bf05 Blue Swirl
423 4b48bf05 Blue Swirl
    dev = qdev_create(NULL, "slavio_intctl");
424 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
425 4b48bf05 Blue Swirl
426 4b48bf05 Blue Swirl
    s = sysbus_from_qdev(dev);
427 4b48bf05 Blue Swirl
428 4b48bf05 Blue Swirl
    for (i = 0; i < MAX_CPUS; i++) {
429 4b48bf05 Blue Swirl
        for (j = 0; j < MAX_PILS; j++) {
430 4b48bf05 Blue Swirl
            sysbus_connect_irq(s, i * MAX_PILS + j, parent_irq[i][j]);
431 4b48bf05 Blue Swirl
        }
432 4b48bf05 Blue Swirl
    }
433 4b48bf05 Blue Swirl
    sysbus_mmio_map(s, 0, addrg);
434 4b48bf05 Blue Swirl
    for (i = 0; i < MAX_CPUS; i++) {
435 4b48bf05 Blue Swirl
        sysbus_mmio_map(s, i + 1, addr + i * TARGET_PAGE_SIZE);
436 4b48bf05 Blue Swirl
    }
437 4b48bf05 Blue Swirl
438 4b48bf05 Blue Swirl
    return dev;
439 4b48bf05 Blue Swirl
}
440 4b48bf05 Blue Swirl
441 4b48bf05 Blue Swirl
#define SYS_TIMER_OFFSET      0x10000ULL
442 4b48bf05 Blue Swirl
#define CPU_TIMER_OFFSET(cpu) (0x1000ULL * cpu)
443 4b48bf05 Blue Swirl
444 c227f099 Anthony Liguori
static void slavio_timer_init_all(target_phys_addr_t addr, qemu_irq master_irq,
445 4b48bf05 Blue Swirl
                                  qemu_irq *cpu_irqs, unsigned int num_cpus)
446 4b48bf05 Blue Swirl
{
447 4b48bf05 Blue Swirl
    DeviceState *dev;
448 4b48bf05 Blue Swirl
    SysBusDevice *s;
449 4b48bf05 Blue Swirl
    unsigned int i;
450 4b48bf05 Blue Swirl
451 4b48bf05 Blue Swirl
    dev = qdev_create(NULL, "slavio_timer");
452 4b48bf05 Blue Swirl
    qdev_prop_set_uint32(dev, "num_cpus", num_cpus);
453 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
454 4b48bf05 Blue Swirl
    s = sysbus_from_qdev(dev);
455 4b48bf05 Blue Swirl
    sysbus_connect_irq(s, 0, master_irq);
456 4b48bf05 Blue Swirl
    sysbus_mmio_map(s, 0, addr + SYS_TIMER_OFFSET);
457 4b48bf05 Blue Swirl
458 4b48bf05 Blue Swirl
    for (i = 0; i < MAX_CPUS; i++) {
459 c227f099 Anthony Liguori
        sysbus_mmio_map(s, i + 1, addr + (target_phys_addr_t)CPU_TIMER_OFFSET(i));
460 4b48bf05 Blue Swirl
        sysbus_connect_irq(s, i + 1, cpu_irqs[i]);
461 4b48bf05 Blue Swirl
    }
462 4b48bf05 Blue Swirl
}
463 4b48bf05 Blue Swirl
464 4b48bf05 Blue Swirl
#define MISC_LEDS 0x01600000
465 4b48bf05 Blue Swirl
#define MISC_CFG  0x01800000
466 4b48bf05 Blue Swirl
#define MISC_DIAG 0x01a00000
467 4b48bf05 Blue Swirl
#define MISC_MDM  0x01b00000
468 4b48bf05 Blue Swirl
#define MISC_SYS  0x01f00000
469 4b48bf05 Blue Swirl
470 c227f099 Anthony Liguori
static void slavio_misc_init(target_phys_addr_t base,
471 c227f099 Anthony Liguori
                             target_phys_addr_t aux1_base,
472 c227f099 Anthony Liguori
                             target_phys_addr_t aux2_base, qemu_irq irq,
473 b2b6f6ec Blue Swirl
                             qemu_irq fdc_tc)
474 4b48bf05 Blue Swirl
{
475 4b48bf05 Blue Swirl
    DeviceState *dev;
476 4b48bf05 Blue Swirl
    SysBusDevice *s;
477 4b48bf05 Blue Swirl
478 4b48bf05 Blue Swirl
    dev = qdev_create(NULL, "slavio_misc");
479 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
480 4b48bf05 Blue Swirl
    s = sysbus_from_qdev(dev);
481 4b48bf05 Blue Swirl
    if (base) {
482 4b48bf05 Blue Swirl
        /* 8 bit registers */
483 4b48bf05 Blue Swirl
        /* Slavio control */
484 4b48bf05 Blue Swirl
        sysbus_mmio_map(s, 0, base + MISC_CFG);
485 4b48bf05 Blue Swirl
        /* Diagnostics */
486 4b48bf05 Blue Swirl
        sysbus_mmio_map(s, 1, base + MISC_DIAG);
487 4b48bf05 Blue Swirl
        /* Modem control */
488 4b48bf05 Blue Swirl
        sysbus_mmio_map(s, 2, base + MISC_MDM);
489 4b48bf05 Blue Swirl
        /* 16 bit registers */
490 4b48bf05 Blue Swirl
        /* ss600mp diag LEDs */
491 4b48bf05 Blue Swirl
        sysbus_mmio_map(s, 3, base + MISC_LEDS);
492 4b48bf05 Blue Swirl
        /* 32 bit registers */
493 4b48bf05 Blue Swirl
        /* System control */
494 4b48bf05 Blue Swirl
        sysbus_mmio_map(s, 4, base + MISC_SYS);
495 4b48bf05 Blue Swirl
    }
496 4b48bf05 Blue Swirl
    if (aux1_base) {
497 4b48bf05 Blue Swirl
        /* AUX 1 (Misc System Functions) */
498 4b48bf05 Blue Swirl
        sysbus_mmio_map(s, 5, aux1_base);
499 4b48bf05 Blue Swirl
    }
500 4b48bf05 Blue Swirl
    if (aux2_base) {
501 4b48bf05 Blue Swirl
        /* AUX 2 (Software Powerdown Control) */
502 4b48bf05 Blue Swirl
        sysbus_mmio_map(s, 6, aux2_base);
503 4b48bf05 Blue Swirl
    }
504 4b48bf05 Blue Swirl
    sysbus_connect_irq(s, 0, irq);
505 4b48bf05 Blue Swirl
    sysbus_connect_irq(s, 1, fdc_tc);
506 d9c32310 Blue Swirl
    qemu_system_powerdown = qdev_get_gpio_in(dev, 0);
507 4b48bf05 Blue Swirl
}
508 4b48bf05 Blue Swirl
509 c227f099 Anthony Liguori
static void ecc_init(target_phys_addr_t base, qemu_irq irq, uint32_t version)
510 4b48bf05 Blue Swirl
{
511 4b48bf05 Blue Swirl
    DeviceState *dev;
512 4b48bf05 Blue Swirl
    SysBusDevice *s;
513 4b48bf05 Blue Swirl
514 4b48bf05 Blue Swirl
    dev = qdev_create(NULL, "eccmemctl");
515 4b48bf05 Blue Swirl
    qdev_prop_set_uint32(dev, "version", version);
516 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
517 4b48bf05 Blue Swirl
    s = sysbus_from_qdev(dev);
518 4b48bf05 Blue Swirl
    sysbus_connect_irq(s, 0, irq);
519 4b48bf05 Blue Swirl
    sysbus_mmio_map(s, 0, base);
520 4b48bf05 Blue Swirl
    if (version == 0) { // SS-600MP only
521 4b48bf05 Blue Swirl
        sysbus_mmio_map(s, 1, base + 0x1000);
522 4b48bf05 Blue Swirl
    }
523 4b48bf05 Blue Swirl
}
524 4b48bf05 Blue Swirl
525 c227f099 Anthony Liguori
static void apc_init(target_phys_addr_t power_base, qemu_irq cpu_halt)
526 4b48bf05 Blue Swirl
{
527 4b48bf05 Blue Swirl
    DeviceState *dev;
528 4b48bf05 Blue Swirl
    SysBusDevice *s;
529 4b48bf05 Blue Swirl
530 4b48bf05 Blue Swirl
    dev = qdev_create(NULL, "apc");
531 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
532 4b48bf05 Blue Swirl
    s = sysbus_from_qdev(dev);
533 4b48bf05 Blue Swirl
    /* Power management (APC) XXX: not a Slavio device */
534 4b48bf05 Blue Swirl
    sysbus_mmio_map(s, 0, power_base);
535 4b48bf05 Blue Swirl
    sysbus_connect_irq(s, 0, cpu_halt);
536 4b48bf05 Blue Swirl
}
537 4b48bf05 Blue Swirl
538 c227f099 Anthony Liguori
static void tcx_init(target_phys_addr_t addr, int vram_size, int width,
539 4b48bf05 Blue Swirl
                     int height, int depth)
540 4b48bf05 Blue Swirl
{
541 4b48bf05 Blue Swirl
    DeviceState *dev;
542 4b48bf05 Blue Swirl
    SysBusDevice *s;
543 4b48bf05 Blue Swirl
544 4b48bf05 Blue Swirl
    dev = qdev_create(NULL, "SUNW,tcx");
545 4b48bf05 Blue Swirl
    qdev_prop_set_taddr(dev, "addr", addr);
546 4b48bf05 Blue Swirl
    qdev_prop_set_uint32(dev, "vram_size", vram_size);
547 4b48bf05 Blue Swirl
    qdev_prop_set_uint16(dev, "width", width);
548 4b48bf05 Blue Swirl
    qdev_prop_set_uint16(dev, "height", height);
549 4b48bf05 Blue Swirl
    qdev_prop_set_uint16(dev, "depth", depth);
550 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
551 4b48bf05 Blue Swirl
    s = sysbus_from_qdev(dev);
552 4b48bf05 Blue Swirl
    /* 8-bit plane */
553 4b48bf05 Blue Swirl
    sysbus_mmio_map(s, 0, addr + 0x00800000ULL);
554 4b48bf05 Blue Swirl
    /* DAC */
555 4b48bf05 Blue Swirl
    sysbus_mmio_map(s, 1, addr + 0x00200000ULL);
556 4b48bf05 Blue Swirl
    /* TEC (dummy) */
557 4b48bf05 Blue Swirl
    sysbus_mmio_map(s, 2, addr + 0x00700000ULL);
558 4b48bf05 Blue Swirl
    /* THC 24 bit: NetBSD writes here even with 8-bit display: dummy */
559 4b48bf05 Blue Swirl
    sysbus_mmio_map(s, 3, addr + 0x00301000ULL);
560 4b48bf05 Blue Swirl
    if (depth == 24) {
561 4b48bf05 Blue Swirl
        /* 24-bit plane */
562 4b48bf05 Blue Swirl
        sysbus_mmio_map(s, 4, addr + 0x02000000ULL);
563 4b48bf05 Blue Swirl
        /* Control plane */
564 4b48bf05 Blue Swirl
        sysbus_mmio_map(s, 5, addr + 0x0a000000ULL);
565 4b48bf05 Blue Swirl
    } else {
566 4b48bf05 Blue Swirl
        /* THC 8 bit (dummy) */
567 4b48bf05 Blue Swirl
        sysbus_mmio_map(s, 4, addr + 0x00300000ULL);
568 4b48bf05 Blue Swirl
    }
569 4b48bf05 Blue Swirl
}
570 4b48bf05 Blue Swirl
571 325f2747 Blue Swirl
/* NCR89C100/MACIO Internal ID register */
572 325f2747 Blue Swirl
static const uint8_t idreg_data[] = { 0xfe, 0x81, 0x01, 0x03 };
573 325f2747 Blue Swirl
574 c227f099 Anthony Liguori
static void idreg_init(target_phys_addr_t addr)
575 325f2747 Blue Swirl
{
576 325f2747 Blue Swirl
    DeviceState *dev;
577 325f2747 Blue Swirl
    SysBusDevice *s;
578 325f2747 Blue Swirl
579 325f2747 Blue Swirl
    dev = qdev_create(NULL, "macio_idreg");
580 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
581 325f2747 Blue Swirl
    s = sysbus_from_qdev(dev);
582 325f2747 Blue Swirl
583 325f2747 Blue Swirl
    sysbus_mmio_map(s, 0, addr);
584 325f2747 Blue Swirl
    cpu_physical_memory_write_rom(addr, idreg_data, sizeof(idreg_data));
585 325f2747 Blue Swirl
}
586 325f2747 Blue Swirl
587 81a322d4 Gerd Hoffmann
static int idreg_init1(SysBusDevice *dev)
588 325f2747 Blue Swirl
{
589 c227f099 Anthony Liguori
    ram_addr_t idreg_offset;
590 325f2747 Blue Swirl
591 325f2747 Blue Swirl
    idreg_offset = qemu_ram_alloc(sizeof(idreg_data));
592 325f2747 Blue Swirl
    sysbus_init_mmio(dev, sizeof(idreg_data), idreg_offset | IO_MEM_ROM);
593 81a322d4 Gerd Hoffmann
    return 0;
594 325f2747 Blue Swirl
}
595 325f2747 Blue Swirl
596 325f2747 Blue Swirl
static SysBusDeviceInfo idreg_info = {
597 325f2747 Blue Swirl
    .init = idreg_init1,
598 325f2747 Blue Swirl
    .qdev.name  = "macio_idreg",
599 325f2747 Blue Swirl
    .qdev.size  = sizeof(SysBusDevice),
600 325f2747 Blue Swirl
};
601 325f2747 Blue Swirl
602 325f2747 Blue Swirl
static void idreg_register_devices(void)
603 325f2747 Blue Swirl
{
604 325f2747 Blue Swirl
    sysbus_register_withprop(&idreg_info);
605 325f2747 Blue Swirl
}
606 325f2747 Blue Swirl
607 325f2747 Blue Swirl
device_init(idreg_register_devices);
608 325f2747 Blue Swirl
609 c5de386a Artyom Tarasenko
/* SS-5 TCX AFX register */
610 c5de386a Artyom Tarasenko
static void afx_init(target_phys_addr_t addr)
611 c5de386a Artyom Tarasenko
{
612 c5de386a Artyom Tarasenko
    DeviceState *dev;
613 c5de386a Artyom Tarasenko
    SysBusDevice *s;
614 c5de386a Artyom Tarasenko
615 c5de386a Artyom Tarasenko
    dev = qdev_create(NULL, "tcx_afx");
616 c5de386a Artyom Tarasenko
    qdev_init_nofail(dev);
617 c5de386a Artyom Tarasenko
    s = sysbus_from_qdev(dev);
618 c5de386a Artyom Tarasenko
619 c5de386a Artyom Tarasenko
    sysbus_mmio_map(s, 0, addr);
620 c5de386a Artyom Tarasenko
}
621 c5de386a Artyom Tarasenko
622 c5de386a Artyom Tarasenko
static int afx_init1(SysBusDevice *dev)
623 c5de386a Artyom Tarasenko
{
624 c5de386a Artyom Tarasenko
    ram_addr_t afx_offset;
625 c5de386a Artyom Tarasenko
626 c5de386a Artyom Tarasenko
    afx_offset = qemu_ram_alloc(4);
627 c5de386a Artyom Tarasenko
    sysbus_init_mmio(dev, 4, afx_offset | IO_MEM_RAM);
628 c5de386a Artyom Tarasenko
    return 0;
629 c5de386a Artyom Tarasenko
}
630 c5de386a Artyom Tarasenko
631 c5de386a Artyom Tarasenko
static SysBusDeviceInfo afx_info = {
632 c5de386a Artyom Tarasenko
    .init = afx_init1,
633 c5de386a Artyom Tarasenko
    .qdev.name  = "tcx_afx",
634 c5de386a Artyom Tarasenko
    .qdev.size  = sizeof(SysBusDevice),
635 c5de386a Artyom Tarasenko
};
636 c5de386a Artyom Tarasenko
637 c5de386a Artyom Tarasenko
static void afx_register_devices(void)
638 c5de386a Artyom Tarasenko
{
639 c5de386a Artyom Tarasenko
    sysbus_register_withprop(&afx_info);
640 c5de386a Artyom Tarasenko
}
641 c5de386a Artyom Tarasenko
642 c5de386a Artyom Tarasenko
device_init(afx_register_devices);
643 c5de386a Artyom Tarasenko
644 f48f6569 Blue Swirl
/* Boot PROM (OpenBIOS) */
645 409dbce5 Aurelien Jarno
static uint64_t translate_prom_address(void *opaque, uint64_t addr)
646 409dbce5 Aurelien Jarno
{
647 409dbce5 Aurelien Jarno
    target_phys_addr_t *base_addr = (target_phys_addr_t *)opaque;
648 409dbce5 Aurelien Jarno
    return addr + *base_addr - PROM_VADDR;
649 409dbce5 Aurelien Jarno
}
650 409dbce5 Aurelien Jarno
651 c227f099 Anthony Liguori
static void prom_init(target_phys_addr_t addr, const char *bios_name)
652 f48f6569 Blue Swirl
{
653 f48f6569 Blue Swirl
    DeviceState *dev;
654 f48f6569 Blue Swirl
    SysBusDevice *s;
655 f48f6569 Blue Swirl
    char *filename;
656 f48f6569 Blue Swirl
    int ret;
657 f48f6569 Blue Swirl
658 f48f6569 Blue Swirl
    dev = qdev_create(NULL, "openprom");
659 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
660 f48f6569 Blue Swirl
    s = sysbus_from_qdev(dev);
661 f48f6569 Blue Swirl
662 f48f6569 Blue Swirl
    sysbus_mmio_map(s, 0, addr);
663 f48f6569 Blue Swirl
664 f48f6569 Blue Swirl
    /* load boot prom */
665 f48f6569 Blue Swirl
    if (bios_name == NULL) {
666 f48f6569 Blue Swirl
        bios_name = PROM_FILENAME;
667 f48f6569 Blue Swirl
    }
668 f48f6569 Blue Swirl
    filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
669 f48f6569 Blue Swirl
    if (filename) {
670 409dbce5 Aurelien Jarno
        ret = load_elf(filename, translate_prom_address, &addr, NULL,
671 409dbce5 Aurelien Jarno
                       NULL, NULL, 1, ELF_MACHINE, 0);
672 f48f6569 Blue Swirl
        if (ret < 0 || ret > PROM_SIZE_MAX) {
673 f48f6569 Blue Swirl
            ret = load_image_targphys(filename, addr, PROM_SIZE_MAX);
674 f48f6569 Blue Swirl
        }
675 f48f6569 Blue Swirl
        qemu_free(filename);
676 f48f6569 Blue Swirl
    } else {
677 f48f6569 Blue Swirl
        ret = -1;
678 f48f6569 Blue Swirl
    }
679 f48f6569 Blue Swirl
    if (ret < 0 || ret > PROM_SIZE_MAX) {
680 f48f6569 Blue Swirl
        fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name);
681 f48f6569 Blue Swirl
        exit(1);
682 f48f6569 Blue Swirl
    }
683 f48f6569 Blue Swirl
}
684 f48f6569 Blue Swirl
685 81a322d4 Gerd Hoffmann
static int prom_init1(SysBusDevice *dev)
686 f48f6569 Blue Swirl
{
687 c227f099 Anthony Liguori
    ram_addr_t prom_offset;
688 f48f6569 Blue Swirl
689 f48f6569 Blue Swirl
    prom_offset = qemu_ram_alloc(PROM_SIZE_MAX);
690 f48f6569 Blue Swirl
    sysbus_init_mmio(dev, PROM_SIZE_MAX, prom_offset | IO_MEM_ROM);
691 81a322d4 Gerd Hoffmann
    return 0;
692 f48f6569 Blue Swirl
}
693 f48f6569 Blue Swirl
694 f48f6569 Blue Swirl
static SysBusDeviceInfo prom_info = {
695 f48f6569 Blue Swirl
    .init = prom_init1,
696 f48f6569 Blue Swirl
    .qdev.name  = "openprom",
697 f48f6569 Blue Swirl
    .qdev.size  = sizeof(SysBusDevice),
698 ee6847d1 Gerd Hoffmann
    .qdev.props = (Property[]) {
699 ee6847d1 Gerd Hoffmann
        {/* end of property list */}
700 f48f6569 Blue Swirl
    }
701 f48f6569 Blue Swirl
};
702 f48f6569 Blue Swirl
703 f48f6569 Blue Swirl
static void prom_register_devices(void)
704 f48f6569 Blue Swirl
{
705 f48f6569 Blue Swirl
    sysbus_register_withprop(&prom_info);
706 f48f6569 Blue Swirl
}
707 f48f6569 Blue Swirl
708 f48f6569 Blue Swirl
device_init(prom_register_devices);
709 f48f6569 Blue Swirl
710 ee6847d1 Gerd Hoffmann
typedef struct RamDevice
711 ee6847d1 Gerd Hoffmann
{
712 ee6847d1 Gerd Hoffmann
    SysBusDevice busdev;
713 04843626 Blue Swirl
    uint64_t size;
714 ee6847d1 Gerd Hoffmann
} RamDevice;
715 ee6847d1 Gerd Hoffmann
716 a350db85 Blue Swirl
/* System RAM */
717 81a322d4 Gerd Hoffmann
static int ram_init1(SysBusDevice *dev)
718 a350db85 Blue Swirl
{
719 c227f099 Anthony Liguori
    ram_addr_t RAM_size, ram_offset;
720 ee6847d1 Gerd Hoffmann
    RamDevice *d = FROM_SYSBUS(RamDevice, dev);
721 a350db85 Blue Swirl
722 ee6847d1 Gerd Hoffmann
    RAM_size = d->size;
723 a350db85 Blue Swirl
724 a350db85 Blue Swirl
    ram_offset = qemu_ram_alloc(RAM_size);
725 a350db85 Blue Swirl
    sysbus_init_mmio(dev, RAM_size, ram_offset);
726 81a322d4 Gerd Hoffmann
    return 0;
727 a350db85 Blue Swirl
}
728 a350db85 Blue Swirl
729 c227f099 Anthony Liguori
static void ram_init(target_phys_addr_t addr, ram_addr_t RAM_size,
730 a350db85 Blue Swirl
                     uint64_t max_mem)
731 a350db85 Blue Swirl
{
732 a350db85 Blue Swirl
    DeviceState *dev;
733 a350db85 Blue Swirl
    SysBusDevice *s;
734 ee6847d1 Gerd Hoffmann
    RamDevice *d;
735 a350db85 Blue Swirl
736 a350db85 Blue Swirl
    /* allocate RAM */
737 a350db85 Blue Swirl
    if ((uint64_t)RAM_size > max_mem) {
738 a350db85 Blue Swirl
        fprintf(stderr,
739 a350db85 Blue Swirl
                "qemu: Too much memory for this machine: %d, maximum %d\n",
740 a350db85 Blue Swirl
                (unsigned int)(RAM_size / (1024 * 1024)),
741 a350db85 Blue Swirl
                (unsigned int)(max_mem / (1024 * 1024)));
742 a350db85 Blue Swirl
        exit(1);
743 a350db85 Blue Swirl
    }
744 a350db85 Blue Swirl
    dev = qdev_create(NULL, "memory");
745 a350db85 Blue Swirl
    s = sysbus_from_qdev(dev);
746 a350db85 Blue Swirl
747 ee6847d1 Gerd Hoffmann
    d = FROM_SYSBUS(RamDevice, s);
748 ee6847d1 Gerd Hoffmann
    d->size = RAM_size;
749 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
750 ee6847d1 Gerd Hoffmann
751 a350db85 Blue Swirl
    sysbus_mmio_map(s, 0, addr);
752 a350db85 Blue Swirl
}
753 a350db85 Blue Swirl
754 a350db85 Blue Swirl
static SysBusDeviceInfo ram_info = {
755 a350db85 Blue Swirl
    .init = ram_init1,
756 a350db85 Blue Swirl
    .qdev.name  = "memory",
757 ee6847d1 Gerd Hoffmann
    .qdev.size  = sizeof(RamDevice),
758 ee6847d1 Gerd Hoffmann
    .qdev.props = (Property[]) {
759 c885159a Gerd Hoffmann
        DEFINE_PROP_UINT64("size", RamDevice, size, 0),
760 c885159a Gerd Hoffmann
        DEFINE_PROP_END_OF_LIST(),
761 a350db85 Blue Swirl
    }
762 a350db85 Blue Swirl
};
763 a350db85 Blue Swirl
764 a350db85 Blue Swirl
static void ram_register_devices(void)
765 a350db85 Blue Swirl
{
766 a350db85 Blue Swirl
    sysbus_register_withprop(&ram_info);
767 a350db85 Blue Swirl
}
768 a350db85 Blue Swirl
769 a350db85 Blue Swirl
device_init(ram_register_devices);
770 a350db85 Blue Swirl
771 89835363 Blue Swirl
static void cpu_devinit(const char *cpu_model, unsigned int id,
772 89835363 Blue Swirl
                        uint64_t prom_addr, qemu_irq **cpu_irqs)
773 666713c0 Blue Swirl
{
774 666713c0 Blue Swirl
    CPUState *env;
775 666713c0 Blue Swirl
776 666713c0 Blue Swirl
    env = cpu_init(cpu_model);
777 666713c0 Blue Swirl
    if (!env) {
778 666713c0 Blue Swirl
        fprintf(stderr, "qemu: Unable to find Sparc CPU definition\n");
779 666713c0 Blue Swirl
        exit(1);
780 666713c0 Blue Swirl
    }
781 666713c0 Blue Swirl
782 666713c0 Blue Swirl
    cpu_sparc_set_id(env, id);
783 666713c0 Blue Swirl
    if (id == 0) {
784 666713c0 Blue Swirl
        qemu_register_reset(main_cpu_reset, env);
785 666713c0 Blue Swirl
    } else {
786 666713c0 Blue Swirl
        qemu_register_reset(secondary_cpu_reset, env);
787 666713c0 Blue Swirl
        env->halted = 1;
788 666713c0 Blue Swirl
    }
789 666713c0 Blue Swirl
    *cpu_irqs = qemu_allocate_irqs(cpu_set_irq, env, MAX_PILS);
790 666713c0 Blue Swirl
    env->prom_addr = prom_addr;
791 666713c0 Blue Swirl
}
792 666713c0 Blue Swirl
793 c227f099 Anthony Liguori
static void sun4m_hw_init(const struct sun4m_hwdef *hwdef, ram_addr_t RAM_size,
794 3ebf5aaf blueswir1
                          const char *boot_device,
795 3023f332 aliguori
                          const char *kernel_filename,
796 3ebf5aaf blueswir1
                          const char *kernel_cmdline,
797 3ebf5aaf blueswir1
                          const char *initrd_filename, const char *cpu_model)
798 420557e8 bellard
{
799 713c45fa bellard
    unsigned int i;
800 cfb9de9c Paul Brook
    void *iommu, *espdma, *ledma, *nvram;
801 a1961a4b Blue Swirl
    qemu_irq *cpu_irqs[MAX_CPUS], slavio_irq[32], slavio_cpu_irq[MAX_CPUS],
802 6f6260c7 Blue Swirl
        espdma_irq, ledma_irq;
803 74ff8d90 Blue Swirl
    qemu_irq esp_reset;
804 2582cfa0 Blue Swirl
    qemu_irq fdc_tc;
805 6d0c293d blueswir1
    qemu_irq *cpu_halt;
806 5c6602c5 blueswir1
    unsigned long kernel_size;
807 fd8014e1 Gerd Hoffmann
    DriveInfo *fd[MAX_FD];
808 3cce6243 blueswir1
    void *fw_cfg;
809 420557e8 bellard
810 ba3c64fb bellard
    /* init CPUs */
811 3ebf5aaf blueswir1
    if (!cpu_model)
812 3ebf5aaf blueswir1
        cpu_model = hwdef->default_cpu_model;
813 b3a23197 blueswir1
814 ba3c64fb bellard
    for(i = 0; i < smp_cpus; i++) {
815 89835363 Blue Swirl
        cpu_devinit(cpu_model, i, hwdef->slavio_base, &cpu_irqs[i]);
816 ba3c64fb bellard
    }
817 b3a23197 blueswir1
818 b3a23197 blueswir1
    for (i = smp_cpus; i < MAX_CPUS; i++)
819 b3a23197 blueswir1
        cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS);
820 b3a23197 blueswir1
821 3ebf5aaf blueswir1
822 3ebf5aaf blueswir1
    /* set up devices */
823 a350db85 Blue Swirl
    ram_init(0, RAM_size, hwdef->max_mem);
824 676d9b9b Artyom Tarasenko
    /* models without ECC don't trap when missing ram is accessed */
825 676d9b9b Artyom Tarasenko
    if (!hwdef->ecc_base) {
826 676d9b9b Artyom Tarasenko
        empty_slot_init(RAM_size, hwdef->max_mem - RAM_size);
827 676d9b9b Artyom Tarasenko
    }
828 a350db85 Blue Swirl
829 f48f6569 Blue Swirl
    prom_init(hwdef->slavio_base, bios_name);
830 f48f6569 Blue Swirl
831 d453c2c3 Blue Swirl
    slavio_intctl = slavio_intctl_init(hwdef->intctl_base,
832 d453c2c3 Blue Swirl
                                       hwdef->intctl_base + 0x10000ULL,
833 462eda24 Blue Swirl
                                       cpu_irqs);
834 a1961a4b Blue Swirl
835 a1961a4b Blue Swirl
    for (i = 0; i < 32; i++) {
836 d453c2c3 Blue Swirl
        slavio_irq[i] = qdev_get_gpio_in(slavio_intctl, i);
837 a1961a4b Blue Swirl
    }
838 a1961a4b Blue Swirl
    for (i = 0; i < MAX_CPUS; i++) {
839 d453c2c3 Blue Swirl
        slavio_cpu_irq[i] = qdev_get_gpio_in(slavio_intctl, 32 + i);
840 a1961a4b Blue Swirl
    }
841 b3a23197 blueswir1
842 fe096129 blueswir1
    if (hwdef->idreg_base) {
843 325f2747 Blue Swirl
        idreg_init(hwdef->idreg_base);
844 4c2485de blueswir1
    }
845 4c2485de blueswir1
846 c5de386a Artyom Tarasenko
    if (hwdef->afx_base) {
847 c5de386a Artyom Tarasenko
        afx_init(hwdef->afx_base);
848 c5de386a Artyom Tarasenko
    }
849 c5de386a Artyom Tarasenko
850 ff403da6 blueswir1
    iommu = iommu_init(hwdef->iommu_base, hwdef->iommu_version,
851 c533e0b3 Blue Swirl
                       slavio_irq[30]);
852 ff403da6 blueswir1
853 c533e0b3 Blue Swirl
    espdma = sparc32_dma_init(hwdef->dma_base, slavio_irq[18],
854 74ff8d90 Blue Swirl
                              iommu, &espdma_irq);
855 2d069bab blueswir1
856 5aca8c3b blueswir1
    ledma = sparc32_dma_init(hwdef->dma_base + 16ULL,
857 74ff8d90 Blue Swirl
                             slavio_irq[16], iommu, &ledma_irq);
858 ba3c64fb bellard
859 eee0b836 blueswir1
    if (graphic_depth != 8 && graphic_depth != 24) {
860 eee0b836 blueswir1
        fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
861 eee0b836 blueswir1
        exit (1);
862 eee0b836 blueswir1
    }
863 d95d8f1c Blue Swirl
    tcx_init(hwdef->tcx_base, 0x00100000, graphic_width, graphic_height,
864 dc828ca1 pbrook
             graphic_depth);
865 dbe06e18 blueswir1
866 74ff8d90 Blue Swirl
    lance_init(&nd_table[0], hwdef->le_base, ledma, ledma_irq);
867 dbe06e18 blueswir1
868 d95d8f1c Blue Swirl
    nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0, 0x2000, 8);
869 81732d19 blueswir1
870 c533e0b3 Blue Swirl
    slavio_timer_init_all(hwdef->counter_base, slavio_irq[19], slavio_cpu_irq, smp_cpus);
871 81732d19 blueswir1
872 c533e0b3 Blue Swirl
    slavio_serial_ms_kbd_init(hwdef->ms_kb_base, slavio_irq[14],
873 993fbfdb Anthony Liguori
                              display_type == DT_NOGRAPHIC, ESCC_CLOCK, 1);
874 b81b3b10 bellard
    // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device
875 b81b3b10 bellard
    // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device
876 c533e0b3 Blue Swirl
    escc_init(hwdef->serial_base, slavio_irq[15], slavio_irq[15],
877 aeeb69c7 aurel32
              serial_hds[0], serial_hds[1], ESCC_CLOCK, 1);
878 741402f9 blueswir1
879 6d0c293d blueswir1
    cpu_halt = qemu_allocate_irqs(cpu_halt_signal, NULL, 1);
880 b2b6f6ec Blue Swirl
    slavio_misc_init(hwdef->slavio_base, hwdef->aux1_base, hwdef->aux2_base,
881 b2b6f6ec Blue Swirl
                     slavio_irq[30], fdc_tc);
882 b2b6f6ec Blue Swirl
883 2582cfa0 Blue Swirl
    if (hwdef->apc_base) {
884 2582cfa0 Blue Swirl
        apc_init(hwdef->apc_base, cpu_halt[0]);
885 2582cfa0 Blue Swirl
    }
886 2be17ebd blueswir1
887 fe096129 blueswir1
    if (hwdef->fd_base) {
888 e4bcb14c ths
        /* there is zero or one floppy drive */
889 309e60bd blueswir1
        memset(fd, 0, sizeof(fd));
890 fd8014e1 Gerd Hoffmann
        fd[0] = drive_get(IF_FLOPPY, 0, 0);
891 c533e0b3 Blue Swirl
        sun4m_fdctrl_init(slavio_irq[22], hwdef->fd_base, fd,
892 2582cfa0 Blue Swirl
                          &fdc_tc);
893 e4bcb14c ths
    }
894 e4bcb14c ths
895 e4bcb14c ths
    if (drive_get_max_bus(IF_SCSI) > 0) {
896 e4bcb14c ths
        fprintf(stderr, "qemu: too many SCSI bus\n");
897 e4bcb14c ths
        exit(1);
898 e4bcb14c ths
    }
899 e4bcb14c ths
900 74ff8d90 Blue Swirl
    esp_reset = qdev_get_gpio_in(espdma, 0);
901 cfb9de9c Paul Brook
    esp_init(hwdef->esp_base, 2,
902 cfb9de9c Paul Brook
             espdma_memory_read, espdma_memory_write,
903 74ff8d90 Blue Swirl
             espdma, espdma_irq, &esp_reset);
904 74ff8d90 Blue Swirl
905 f1587550 ths
906 fa28ec52 Blue Swirl
    if (hwdef->cs_base) {
907 fa28ec52 Blue Swirl
        sysbus_create_simple("SUNW,CS4231", hwdef->cs_base,
908 c533e0b3 Blue Swirl
                             slavio_irq[5]);
909 fa28ec52 Blue Swirl
    }
910 b3ceef24 blueswir1
911 293f78bc blueswir1
    kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename,
912 293f78bc blueswir1
                                    RAM_size);
913 36cd9210 blueswir1
914 36cd9210 blueswir1
    nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline,
915 b3ceef24 blueswir1
               boot_device, RAM_size, kernel_size, graphic_width,
916 905fdcb5 blueswir1
               graphic_height, graphic_depth, hwdef->nvram_machine_id,
917 905fdcb5 blueswir1
               "Sun4m");
918 7eb0c8e8 blueswir1
919 fe096129 blueswir1
    if (hwdef->ecc_base)
920 c533e0b3 Blue Swirl
        ecc_init(hwdef->ecc_base, slavio_irq[28],
921 e42c20b4 blueswir1
                 hwdef->ecc_version);
922 3cce6243 blueswir1
923 3cce6243 blueswir1
    fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
924 3cce6243 blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
925 905fdcb5 blueswir1
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
926 905fdcb5 blueswir1
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
927 fbfcf955 blueswir1
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
928 513f789f blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
929 513f789f blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
930 513f789f blueswir1
    if (kernel_cmdline) {
931 513f789f blueswir1
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
932 3c178e72 Gerd Hoffmann
        pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
933 6bb4ca57 Blue Swirl
        fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
934 6bb4ca57 Blue Swirl
                         (uint8_t*)strdup(kernel_cmdline),
935 6bb4ca57 Blue Swirl
                         strlen(kernel_cmdline) + 1);
936 513f789f blueswir1
    } else {
937 513f789f blueswir1
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
938 513f789f blueswir1
    }
939 513f789f blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
940 513f789f blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used
941 513f789f blueswir1
    fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_device[0]);
942 513f789f blueswir1
    qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
943 36cd9210 blueswir1
}
944 36cd9210 blueswir1
945 905fdcb5 blueswir1
enum {
946 905fdcb5 blueswir1
    ss2_id = 0,
947 905fdcb5 blueswir1
    ss5_id = 32,
948 905fdcb5 blueswir1
    vger_id,
949 905fdcb5 blueswir1
    lx_id,
950 905fdcb5 blueswir1
    ss4_id,
951 905fdcb5 blueswir1
    scls_id,
952 905fdcb5 blueswir1
    sbook_id,
953 905fdcb5 blueswir1
    ss10_id = 64,
954 905fdcb5 blueswir1
    ss20_id,
955 905fdcb5 blueswir1
    ss600mp_id,
956 905fdcb5 blueswir1
    ss1000_id = 96,
957 905fdcb5 blueswir1
    ss2000_id,
958 905fdcb5 blueswir1
};
959 905fdcb5 blueswir1
960 8137cde8 blueswir1
static const struct sun4m_hwdef sun4m_hwdefs[] = {
961 36cd9210 blueswir1
    /* SS-5 */
962 36cd9210 blueswir1
    {
963 36cd9210 blueswir1
        .iommu_base   = 0x10000000,
964 36cd9210 blueswir1
        .tcx_base     = 0x50000000,
965 36cd9210 blueswir1
        .cs_base      = 0x6c000000,
966 384ccb5d blueswir1
        .slavio_base  = 0x70000000,
967 36cd9210 blueswir1
        .ms_kb_base   = 0x71000000,
968 36cd9210 blueswir1
        .serial_base  = 0x71100000,
969 36cd9210 blueswir1
        .nvram_base   = 0x71200000,
970 36cd9210 blueswir1
        .fd_base      = 0x71400000,
971 36cd9210 blueswir1
        .counter_base = 0x71d00000,
972 36cd9210 blueswir1
        .intctl_base  = 0x71e00000,
973 4c2485de blueswir1
        .idreg_base   = 0x78000000,
974 36cd9210 blueswir1
        .dma_base     = 0x78400000,
975 36cd9210 blueswir1
        .esp_base     = 0x78800000,
976 36cd9210 blueswir1
        .le_base      = 0x78c00000,
977 127fc407 blueswir1
        .apc_base     = 0x6a000000,
978 c5de386a Artyom Tarasenko
        .afx_base     = 0x6e000000,
979 0019ad53 blueswir1
        .aux1_base    = 0x71900000,
980 0019ad53 blueswir1
        .aux2_base    = 0x71910000,
981 905fdcb5 blueswir1
        .nvram_machine_id = 0x80,
982 905fdcb5 blueswir1
        .machine_id = ss5_id,
983 cf3102ac blueswir1
        .iommu_version = 0x05000000,
984 3ebf5aaf blueswir1
        .max_mem = 0x10000000,
985 3ebf5aaf blueswir1
        .default_cpu_model = "Fujitsu MB86904",
986 e0353fe2 blueswir1
    },
987 e0353fe2 blueswir1
    /* SS-10 */
988 e0353fe2 blueswir1
    {
989 5dcb6b91 blueswir1
        .iommu_base   = 0xfe0000000ULL,
990 5dcb6b91 blueswir1
        .tcx_base     = 0xe20000000ULL,
991 5dcb6b91 blueswir1
        .slavio_base  = 0xff0000000ULL,
992 5dcb6b91 blueswir1
        .ms_kb_base   = 0xff1000000ULL,
993 5dcb6b91 blueswir1
        .serial_base  = 0xff1100000ULL,
994 5dcb6b91 blueswir1
        .nvram_base   = 0xff1200000ULL,
995 5dcb6b91 blueswir1
        .fd_base      = 0xff1700000ULL,
996 5dcb6b91 blueswir1
        .counter_base = 0xff1300000ULL,
997 5dcb6b91 blueswir1
        .intctl_base  = 0xff1400000ULL,
998 4c2485de blueswir1
        .idreg_base   = 0xef0000000ULL,
999 5dcb6b91 blueswir1
        .dma_base     = 0xef0400000ULL,
1000 5dcb6b91 blueswir1
        .esp_base     = 0xef0800000ULL,
1001 5dcb6b91 blueswir1
        .le_base      = 0xef0c00000ULL,
1002 0019ad53 blueswir1
        .apc_base     = 0xefa000000ULL, // XXX should not exist
1003 127fc407 blueswir1
        .aux1_base    = 0xff1800000ULL,
1004 127fc407 blueswir1
        .aux2_base    = 0xff1a01000ULL,
1005 7eb0c8e8 blueswir1
        .ecc_base     = 0xf00000000ULL,
1006 7eb0c8e8 blueswir1
        .ecc_version  = 0x10000000, // version 0, implementation 1
1007 905fdcb5 blueswir1
        .nvram_machine_id = 0x72,
1008 905fdcb5 blueswir1
        .machine_id = ss10_id,
1009 7fbfb139 blueswir1
        .iommu_version = 0x03000000,
1010 6ef05b95 blueswir1
        .max_mem = 0xf00000000ULL,
1011 3ebf5aaf blueswir1
        .default_cpu_model = "TI SuperSparc II",
1012 36cd9210 blueswir1
    },
1013 6a3b9cc9 blueswir1
    /* SS-600MP */
1014 6a3b9cc9 blueswir1
    {
1015 6a3b9cc9 blueswir1
        .iommu_base   = 0xfe0000000ULL,
1016 6a3b9cc9 blueswir1
        .tcx_base     = 0xe20000000ULL,
1017 6a3b9cc9 blueswir1
        .slavio_base  = 0xff0000000ULL,
1018 6a3b9cc9 blueswir1
        .ms_kb_base   = 0xff1000000ULL,
1019 6a3b9cc9 blueswir1
        .serial_base  = 0xff1100000ULL,
1020 6a3b9cc9 blueswir1
        .nvram_base   = 0xff1200000ULL,
1021 6a3b9cc9 blueswir1
        .counter_base = 0xff1300000ULL,
1022 6a3b9cc9 blueswir1
        .intctl_base  = 0xff1400000ULL,
1023 6a3b9cc9 blueswir1
        .dma_base     = 0xef0081000ULL,
1024 6a3b9cc9 blueswir1
        .esp_base     = 0xef0080000ULL,
1025 6a3b9cc9 blueswir1
        .le_base      = 0xef0060000ULL,
1026 0019ad53 blueswir1
        .apc_base     = 0xefa000000ULL, // XXX should not exist
1027 127fc407 blueswir1
        .aux1_base    = 0xff1800000ULL,
1028 127fc407 blueswir1
        .aux2_base    = 0xff1a01000ULL, // XXX should not exist
1029 7eb0c8e8 blueswir1
        .ecc_base     = 0xf00000000ULL,
1030 7eb0c8e8 blueswir1
        .ecc_version  = 0x00000000, // version 0, implementation 0
1031 905fdcb5 blueswir1
        .nvram_machine_id = 0x71,
1032 905fdcb5 blueswir1
        .machine_id = ss600mp_id,
1033 7fbfb139 blueswir1
        .iommu_version = 0x01000000,
1034 6ef05b95 blueswir1
        .max_mem = 0xf00000000ULL,
1035 3ebf5aaf blueswir1
        .default_cpu_model = "TI SuperSparc II",
1036 6a3b9cc9 blueswir1
    },
1037 ae40972f blueswir1
    /* SS-20 */
1038 ae40972f blueswir1
    {
1039 ae40972f blueswir1
        .iommu_base   = 0xfe0000000ULL,
1040 ae40972f blueswir1
        .tcx_base     = 0xe20000000ULL,
1041 ae40972f blueswir1
        .slavio_base  = 0xff0000000ULL,
1042 ae40972f blueswir1
        .ms_kb_base   = 0xff1000000ULL,
1043 ae40972f blueswir1
        .serial_base  = 0xff1100000ULL,
1044 ae40972f blueswir1
        .nvram_base   = 0xff1200000ULL,
1045 ae40972f blueswir1
        .fd_base      = 0xff1700000ULL,
1046 ae40972f blueswir1
        .counter_base = 0xff1300000ULL,
1047 ae40972f blueswir1
        .intctl_base  = 0xff1400000ULL,
1048 4c2485de blueswir1
        .idreg_base   = 0xef0000000ULL,
1049 ae40972f blueswir1
        .dma_base     = 0xef0400000ULL,
1050 ae40972f blueswir1
        .esp_base     = 0xef0800000ULL,
1051 ae40972f blueswir1
        .le_base      = 0xef0c00000ULL,
1052 0019ad53 blueswir1
        .apc_base     = 0xefa000000ULL, // XXX should not exist
1053 577d8dd4 blueswir1
        .aux1_base    = 0xff1800000ULL,
1054 577d8dd4 blueswir1
        .aux2_base    = 0xff1a01000ULL,
1055 ae40972f blueswir1
        .ecc_base     = 0xf00000000ULL,
1056 ae40972f blueswir1
        .ecc_version  = 0x20000000, // version 0, implementation 2
1057 905fdcb5 blueswir1
        .nvram_machine_id = 0x72,
1058 905fdcb5 blueswir1
        .machine_id = ss20_id,
1059 ae40972f blueswir1
        .iommu_version = 0x13000000,
1060 6ef05b95 blueswir1
        .max_mem = 0xf00000000ULL,
1061 ae40972f blueswir1
        .default_cpu_model = "TI SuperSparc II",
1062 ae40972f blueswir1
    },
1063 a526a31c blueswir1
    /* Voyager */
1064 a526a31c blueswir1
    {
1065 a526a31c blueswir1
        .iommu_base   = 0x10000000,
1066 a526a31c blueswir1
        .tcx_base     = 0x50000000,
1067 a526a31c blueswir1
        .slavio_base  = 0x70000000,
1068 a526a31c blueswir1
        .ms_kb_base   = 0x71000000,
1069 a526a31c blueswir1
        .serial_base  = 0x71100000,
1070 a526a31c blueswir1
        .nvram_base   = 0x71200000,
1071 a526a31c blueswir1
        .fd_base      = 0x71400000,
1072 a526a31c blueswir1
        .counter_base = 0x71d00000,
1073 a526a31c blueswir1
        .intctl_base  = 0x71e00000,
1074 a526a31c blueswir1
        .idreg_base   = 0x78000000,
1075 a526a31c blueswir1
        .dma_base     = 0x78400000,
1076 a526a31c blueswir1
        .esp_base     = 0x78800000,
1077 a526a31c blueswir1
        .le_base      = 0x78c00000,
1078 a526a31c blueswir1
        .apc_base     = 0x71300000, // pmc
1079 a526a31c blueswir1
        .aux1_base    = 0x71900000,
1080 a526a31c blueswir1
        .aux2_base    = 0x71910000,
1081 905fdcb5 blueswir1
        .nvram_machine_id = 0x80,
1082 905fdcb5 blueswir1
        .machine_id = vger_id,
1083 a526a31c blueswir1
        .iommu_version = 0x05000000,
1084 a526a31c blueswir1
        .max_mem = 0x10000000,
1085 a526a31c blueswir1
        .default_cpu_model = "Fujitsu MB86904",
1086 a526a31c blueswir1
    },
1087 a526a31c blueswir1
    /* LX */
1088 a526a31c blueswir1
    {
1089 a526a31c blueswir1
        .iommu_base   = 0x10000000,
1090 a526a31c blueswir1
        .tcx_base     = 0x50000000,
1091 a526a31c blueswir1
        .slavio_base  = 0x70000000,
1092 a526a31c blueswir1
        .ms_kb_base   = 0x71000000,
1093 a526a31c blueswir1
        .serial_base  = 0x71100000,
1094 a526a31c blueswir1
        .nvram_base   = 0x71200000,
1095 a526a31c blueswir1
        .fd_base      = 0x71400000,
1096 a526a31c blueswir1
        .counter_base = 0x71d00000,
1097 a526a31c blueswir1
        .intctl_base  = 0x71e00000,
1098 a526a31c blueswir1
        .idreg_base   = 0x78000000,
1099 a526a31c blueswir1
        .dma_base     = 0x78400000,
1100 a526a31c blueswir1
        .esp_base     = 0x78800000,
1101 a526a31c blueswir1
        .le_base      = 0x78c00000,
1102 a526a31c blueswir1
        .aux1_base    = 0x71900000,
1103 a526a31c blueswir1
        .aux2_base    = 0x71910000,
1104 905fdcb5 blueswir1
        .nvram_machine_id = 0x80,
1105 905fdcb5 blueswir1
        .machine_id = lx_id,
1106 a526a31c blueswir1
        .iommu_version = 0x04000000,
1107 a526a31c blueswir1
        .max_mem = 0x10000000,
1108 a526a31c blueswir1
        .default_cpu_model = "TI MicroSparc I",
1109 a526a31c blueswir1
    },
1110 a526a31c blueswir1
    /* SS-4 */
1111 a526a31c blueswir1
    {
1112 a526a31c blueswir1
        .iommu_base   = 0x10000000,
1113 a526a31c blueswir1
        .tcx_base     = 0x50000000,
1114 a526a31c blueswir1
        .cs_base      = 0x6c000000,
1115 a526a31c blueswir1
        .slavio_base  = 0x70000000,
1116 a526a31c blueswir1
        .ms_kb_base   = 0x71000000,
1117 a526a31c blueswir1
        .serial_base  = 0x71100000,
1118 a526a31c blueswir1
        .nvram_base   = 0x71200000,
1119 a526a31c blueswir1
        .fd_base      = 0x71400000,
1120 a526a31c blueswir1
        .counter_base = 0x71d00000,
1121 a526a31c blueswir1
        .intctl_base  = 0x71e00000,
1122 a526a31c blueswir1
        .idreg_base   = 0x78000000,
1123 a526a31c blueswir1
        .dma_base     = 0x78400000,
1124 a526a31c blueswir1
        .esp_base     = 0x78800000,
1125 a526a31c blueswir1
        .le_base      = 0x78c00000,
1126 a526a31c blueswir1
        .apc_base     = 0x6a000000,
1127 a526a31c blueswir1
        .aux1_base    = 0x71900000,
1128 a526a31c blueswir1
        .aux2_base    = 0x71910000,
1129 905fdcb5 blueswir1
        .nvram_machine_id = 0x80,
1130 905fdcb5 blueswir1
        .machine_id = ss4_id,
1131 a526a31c blueswir1
        .iommu_version = 0x05000000,
1132 a526a31c blueswir1
        .max_mem = 0x10000000,
1133 a526a31c blueswir1
        .default_cpu_model = "Fujitsu MB86904",
1134 a526a31c blueswir1
    },
1135 a526a31c blueswir1
    /* SPARCClassic */
1136 a526a31c blueswir1
    {
1137 a526a31c blueswir1
        .iommu_base   = 0x10000000,
1138 a526a31c blueswir1
        .tcx_base     = 0x50000000,
1139 a526a31c blueswir1
        .slavio_base  = 0x70000000,
1140 a526a31c blueswir1
        .ms_kb_base   = 0x71000000,
1141 a526a31c blueswir1
        .serial_base  = 0x71100000,
1142 a526a31c blueswir1
        .nvram_base   = 0x71200000,
1143 a526a31c blueswir1
        .fd_base      = 0x71400000,
1144 a526a31c blueswir1
        .counter_base = 0x71d00000,
1145 a526a31c blueswir1
        .intctl_base  = 0x71e00000,
1146 a526a31c blueswir1
        .idreg_base   = 0x78000000,
1147 a526a31c blueswir1
        .dma_base     = 0x78400000,
1148 a526a31c blueswir1
        .esp_base     = 0x78800000,
1149 a526a31c blueswir1
        .le_base      = 0x78c00000,
1150 a526a31c blueswir1
        .apc_base     = 0x6a000000,
1151 a526a31c blueswir1
        .aux1_base    = 0x71900000,
1152 a526a31c blueswir1
        .aux2_base    = 0x71910000,
1153 905fdcb5 blueswir1
        .nvram_machine_id = 0x80,
1154 905fdcb5 blueswir1
        .machine_id = scls_id,
1155 a526a31c blueswir1
        .iommu_version = 0x05000000,
1156 a526a31c blueswir1
        .max_mem = 0x10000000,
1157 a526a31c blueswir1
        .default_cpu_model = "TI MicroSparc I",
1158 a526a31c blueswir1
    },
1159 a526a31c blueswir1
    /* SPARCbook */
1160 a526a31c blueswir1
    {
1161 a526a31c blueswir1
        .iommu_base   = 0x10000000,
1162 a526a31c blueswir1
        .tcx_base     = 0x50000000, // XXX
1163 a526a31c blueswir1
        .slavio_base  = 0x70000000,
1164 a526a31c blueswir1
        .ms_kb_base   = 0x71000000,
1165 a526a31c blueswir1
        .serial_base  = 0x71100000,
1166 a526a31c blueswir1
        .nvram_base   = 0x71200000,
1167 a526a31c blueswir1
        .fd_base      = 0x71400000,
1168 a526a31c blueswir1
        .counter_base = 0x71d00000,
1169 a526a31c blueswir1
        .intctl_base  = 0x71e00000,
1170 a526a31c blueswir1
        .idreg_base   = 0x78000000,
1171 a526a31c blueswir1
        .dma_base     = 0x78400000,
1172 a526a31c blueswir1
        .esp_base     = 0x78800000,
1173 a526a31c blueswir1
        .le_base      = 0x78c00000,
1174 a526a31c blueswir1
        .apc_base     = 0x6a000000,
1175 a526a31c blueswir1
        .aux1_base    = 0x71900000,
1176 a526a31c blueswir1
        .aux2_base    = 0x71910000,
1177 905fdcb5 blueswir1
        .nvram_machine_id = 0x80,
1178 905fdcb5 blueswir1
        .machine_id = sbook_id,
1179 a526a31c blueswir1
        .iommu_version = 0x05000000,
1180 a526a31c blueswir1
        .max_mem = 0x10000000,
1181 a526a31c blueswir1
        .default_cpu_model = "TI MicroSparc I",
1182 a526a31c blueswir1
    },
1183 36cd9210 blueswir1
};
1184 36cd9210 blueswir1
1185 36cd9210 blueswir1
/* SPARCstation 5 hardware initialisation */
1186 c227f099 Anthony Liguori
static void ss5_init(ram_addr_t RAM_size,
1187 3023f332 aliguori
                     const char *boot_device,
1188 b881c2c6 blueswir1
                     const char *kernel_filename, const char *kernel_cmdline,
1189 b881c2c6 blueswir1
                     const char *initrd_filename, const char *cpu_model)
1190 36cd9210 blueswir1
{
1191 3023f332 aliguori
    sun4m_hw_init(&sun4m_hwdefs[0], RAM_size, boot_device, kernel_filename,
1192 3ebf5aaf blueswir1
                  kernel_cmdline, initrd_filename, cpu_model);
1193 420557e8 bellard
}
1194 c0e564d5 bellard
1195 e0353fe2 blueswir1
/* SPARCstation 10 hardware initialisation */
1196 c227f099 Anthony Liguori
static void ss10_init(ram_addr_t RAM_size,
1197 3023f332 aliguori
                      const char *boot_device,
1198 b881c2c6 blueswir1
                      const char *kernel_filename, const char *kernel_cmdline,
1199 b881c2c6 blueswir1
                      const char *initrd_filename, const char *cpu_model)
1200 e0353fe2 blueswir1
{
1201 3023f332 aliguori
    sun4m_hw_init(&sun4m_hwdefs[1], RAM_size, boot_device, kernel_filename,
1202 3ebf5aaf blueswir1
                  kernel_cmdline, initrd_filename, cpu_model);
1203 e0353fe2 blueswir1
}
1204 e0353fe2 blueswir1
1205 6a3b9cc9 blueswir1
/* SPARCserver 600MP hardware initialisation */
1206 c227f099 Anthony Liguori
static void ss600mp_init(ram_addr_t RAM_size,
1207 3023f332 aliguori
                         const char *boot_device,
1208 77f193da blueswir1
                         const char *kernel_filename,
1209 77f193da blueswir1
                         const char *kernel_cmdline,
1210 6a3b9cc9 blueswir1
                         const char *initrd_filename, const char *cpu_model)
1211 6a3b9cc9 blueswir1
{
1212 3023f332 aliguori
    sun4m_hw_init(&sun4m_hwdefs[2], RAM_size, boot_device, kernel_filename,
1213 3ebf5aaf blueswir1
                  kernel_cmdline, initrd_filename, cpu_model);
1214 6a3b9cc9 blueswir1
}
1215 6a3b9cc9 blueswir1
1216 ae40972f blueswir1
/* SPARCstation 20 hardware initialisation */
1217 c227f099 Anthony Liguori
static void ss20_init(ram_addr_t RAM_size,
1218 3023f332 aliguori
                      const char *boot_device,
1219 ae40972f blueswir1
                      const char *kernel_filename, const char *kernel_cmdline,
1220 ae40972f blueswir1
                      const char *initrd_filename, const char *cpu_model)
1221 ae40972f blueswir1
{
1222 3023f332 aliguori
    sun4m_hw_init(&sun4m_hwdefs[3], RAM_size, boot_device, kernel_filename,
1223 ee76f82e blueswir1
                  kernel_cmdline, initrd_filename, cpu_model);
1224 ee76f82e blueswir1
}
1225 ee76f82e blueswir1
1226 a526a31c blueswir1
/* SPARCstation Voyager hardware initialisation */
1227 c227f099 Anthony Liguori
static void vger_init(ram_addr_t RAM_size,
1228 3023f332 aliguori
                      const char *boot_device,
1229 a526a31c blueswir1
                      const char *kernel_filename, const char *kernel_cmdline,
1230 a526a31c blueswir1
                      const char *initrd_filename, const char *cpu_model)
1231 a526a31c blueswir1
{
1232 3023f332 aliguori
    sun4m_hw_init(&sun4m_hwdefs[4], RAM_size, boot_device, kernel_filename,
1233 a526a31c blueswir1
                  kernel_cmdline, initrd_filename, cpu_model);
1234 a526a31c blueswir1
}
1235 a526a31c blueswir1
1236 a526a31c blueswir1
/* SPARCstation LX hardware initialisation */
1237 c227f099 Anthony Liguori
static void ss_lx_init(ram_addr_t RAM_size,
1238 3023f332 aliguori
                       const char *boot_device,
1239 a526a31c blueswir1
                       const char *kernel_filename, const char *kernel_cmdline,
1240 a526a31c blueswir1
                       const char *initrd_filename, const char *cpu_model)
1241 a526a31c blueswir1
{
1242 3023f332 aliguori
    sun4m_hw_init(&sun4m_hwdefs[5], RAM_size, boot_device, kernel_filename,
1243 a526a31c blueswir1
                  kernel_cmdline, initrd_filename, cpu_model);
1244 a526a31c blueswir1
}
1245 a526a31c blueswir1
1246 a526a31c blueswir1
/* SPARCstation 4 hardware initialisation */
1247 c227f099 Anthony Liguori
static void ss4_init(ram_addr_t RAM_size,
1248 3023f332 aliguori
                     const char *boot_device,
1249 a526a31c blueswir1
                     const char *kernel_filename, const char *kernel_cmdline,
1250 a526a31c blueswir1
                     const char *initrd_filename, const char *cpu_model)
1251 a526a31c blueswir1
{
1252 3023f332 aliguori
    sun4m_hw_init(&sun4m_hwdefs[6], RAM_size, boot_device, kernel_filename,
1253 a526a31c blueswir1
                  kernel_cmdline, initrd_filename, cpu_model);
1254 a526a31c blueswir1
}
1255 a526a31c blueswir1
1256 a526a31c blueswir1
/* SPARCClassic hardware initialisation */
1257 c227f099 Anthony Liguori
static void scls_init(ram_addr_t RAM_size,
1258 3023f332 aliguori
                      const char *boot_device,
1259 a526a31c blueswir1
                      const char *kernel_filename, const char *kernel_cmdline,
1260 a526a31c blueswir1
                      const char *initrd_filename, const char *cpu_model)
1261 a526a31c blueswir1
{
1262 3023f332 aliguori
    sun4m_hw_init(&sun4m_hwdefs[7], RAM_size, boot_device, kernel_filename,
1263 a526a31c blueswir1
                  kernel_cmdline, initrd_filename, cpu_model);
1264 a526a31c blueswir1
}
1265 a526a31c blueswir1
1266 a526a31c blueswir1
/* SPARCbook hardware initialisation */
1267 c227f099 Anthony Liguori
static void sbook_init(ram_addr_t RAM_size,
1268 3023f332 aliguori
                       const char *boot_device,
1269 a526a31c blueswir1
                       const char *kernel_filename, const char *kernel_cmdline,
1270 a526a31c blueswir1
                       const char *initrd_filename, const char *cpu_model)
1271 a526a31c blueswir1
{
1272 3023f332 aliguori
    sun4m_hw_init(&sun4m_hwdefs[8], RAM_size, boot_device, kernel_filename,
1273 a526a31c blueswir1
                  kernel_cmdline, initrd_filename, cpu_model);
1274 a526a31c blueswir1
}
1275 a526a31c blueswir1
1276 f80f9ec9 Anthony Liguori
static QEMUMachine ss5_machine = {
1277 66de733b blueswir1
    .name = "SS-5",
1278 66de733b blueswir1
    .desc = "Sun4m platform, SPARCstation 5",
1279 66de733b blueswir1
    .init = ss5_init,
1280 c9b1ae2c blueswir1
    .use_scsi = 1,
1281 0c257437 Anthony Liguori
    .is_default = 1,
1282 c0e564d5 bellard
};
1283 e0353fe2 blueswir1
1284 f80f9ec9 Anthony Liguori
static QEMUMachine ss10_machine = {
1285 66de733b blueswir1
    .name = "SS-10",
1286 66de733b blueswir1
    .desc = "Sun4m platform, SPARCstation 10",
1287 66de733b blueswir1
    .init = ss10_init,
1288 c9b1ae2c blueswir1
    .use_scsi = 1,
1289 1bcee014 blueswir1
    .max_cpus = 4,
1290 e0353fe2 blueswir1
};
1291 6a3b9cc9 blueswir1
1292 f80f9ec9 Anthony Liguori
static QEMUMachine ss600mp_machine = {
1293 66de733b blueswir1
    .name = "SS-600MP",
1294 66de733b blueswir1
    .desc = "Sun4m platform, SPARCserver 600MP",
1295 66de733b blueswir1
    .init = ss600mp_init,
1296 c9b1ae2c blueswir1
    .use_scsi = 1,
1297 1bcee014 blueswir1
    .max_cpus = 4,
1298 6a3b9cc9 blueswir1
};
1299 ae40972f blueswir1
1300 f80f9ec9 Anthony Liguori
static QEMUMachine ss20_machine = {
1301 66de733b blueswir1
    .name = "SS-20",
1302 66de733b blueswir1
    .desc = "Sun4m platform, SPARCstation 20",
1303 66de733b blueswir1
    .init = ss20_init,
1304 c9b1ae2c blueswir1
    .use_scsi = 1,
1305 1bcee014 blueswir1
    .max_cpus = 4,
1306 ae40972f blueswir1
};
1307 ae40972f blueswir1
1308 f80f9ec9 Anthony Liguori
static QEMUMachine voyager_machine = {
1309 66de733b blueswir1
    .name = "Voyager",
1310 66de733b blueswir1
    .desc = "Sun4m platform, SPARCstation Voyager",
1311 66de733b blueswir1
    .init = vger_init,
1312 c9b1ae2c blueswir1
    .use_scsi = 1,
1313 a526a31c blueswir1
};
1314 a526a31c blueswir1
1315 f80f9ec9 Anthony Liguori
static QEMUMachine ss_lx_machine = {
1316 66de733b blueswir1
    .name = "LX",
1317 66de733b blueswir1
    .desc = "Sun4m platform, SPARCstation LX",
1318 66de733b blueswir1
    .init = ss_lx_init,
1319 c9b1ae2c blueswir1
    .use_scsi = 1,
1320 a526a31c blueswir1
};
1321 a526a31c blueswir1
1322 f80f9ec9 Anthony Liguori
static QEMUMachine ss4_machine = {
1323 66de733b blueswir1
    .name = "SS-4",
1324 66de733b blueswir1
    .desc = "Sun4m platform, SPARCstation 4",
1325 66de733b blueswir1
    .init = ss4_init,
1326 c9b1ae2c blueswir1
    .use_scsi = 1,
1327 a526a31c blueswir1
};
1328 a526a31c blueswir1
1329 f80f9ec9 Anthony Liguori
static QEMUMachine scls_machine = {
1330 66de733b blueswir1
    .name = "SPARCClassic",
1331 66de733b blueswir1
    .desc = "Sun4m platform, SPARCClassic",
1332 66de733b blueswir1
    .init = scls_init,
1333 c9b1ae2c blueswir1
    .use_scsi = 1,
1334 a526a31c blueswir1
};
1335 a526a31c blueswir1
1336 f80f9ec9 Anthony Liguori
static QEMUMachine sbook_machine = {
1337 66de733b blueswir1
    .name = "SPARCbook",
1338 66de733b blueswir1
    .desc = "Sun4m platform, SPARCbook",
1339 66de733b blueswir1
    .init = sbook_init,
1340 c9b1ae2c blueswir1
    .use_scsi = 1,
1341 a526a31c blueswir1
};
1342 a526a31c blueswir1
1343 7d85892b blueswir1
static const struct sun4d_hwdef sun4d_hwdefs[] = {
1344 7d85892b blueswir1
    /* SS-1000 */
1345 7d85892b blueswir1
    {
1346 7d85892b blueswir1
        .iounit_bases   = {
1347 7d85892b blueswir1
            0xfe0200000ULL,
1348 7d85892b blueswir1
            0xfe1200000ULL,
1349 7d85892b blueswir1
            0xfe2200000ULL,
1350 7d85892b blueswir1
            0xfe3200000ULL,
1351 7d85892b blueswir1
            -1,
1352 7d85892b blueswir1
        },
1353 7d85892b blueswir1
        .tcx_base     = 0x820000000ULL,
1354 7d85892b blueswir1
        .slavio_base  = 0xf00000000ULL,
1355 7d85892b blueswir1
        .ms_kb_base   = 0xf00240000ULL,
1356 7d85892b blueswir1
        .serial_base  = 0xf00200000ULL,
1357 7d85892b blueswir1
        .nvram_base   = 0xf00280000ULL,
1358 7d85892b blueswir1
        .counter_base = 0xf00300000ULL,
1359 7d85892b blueswir1
        .espdma_base  = 0x800081000ULL,
1360 7d85892b blueswir1
        .esp_base     = 0x800080000ULL,
1361 7d85892b blueswir1
        .ledma_base   = 0x800040000ULL,
1362 7d85892b blueswir1
        .le_base      = 0x800060000ULL,
1363 7d85892b blueswir1
        .sbi_base     = 0xf02800000ULL,
1364 905fdcb5 blueswir1
        .nvram_machine_id = 0x80,
1365 905fdcb5 blueswir1
        .machine_id = ss1000_id,
1366 7d85892b blueswir1
        .iounit_version = 0x03000000,
1367 6ef05b95 blueswir1
        .max_mem = 0xf00000000ULL,
1368 7d85892b blueswir1
        .default_cpu_model = "TI SuperSparc II",
1369 7d85892b blueswir1
    },
1370 7d85892b blueswir1
    /* SS-2000 */
1371 7d85892b blueswir1
    {
1372 7d85892b blueswir1
        .iounit_bases   = {
1373 7d85892b blueswir1
            0xfe0200000ULL,
1374 7d85892b blueswir1
            0xfe1200000ULL,
1375 7d85892b blueswir1
            0xfe2200000ULL,
1376 7d85892b blueswir1
            0xfe3200000ULL,
1377 7d85892b blueswir1
            0xfe4200000ULL,
1378 7d85892b blueswir1
        },
1379 7d85892b blueswir1
        .tcx_base     = 0x820000000ULL,
1380 7d85892b blueswir1
        .slavio_base  = 0xf00000000ULL,
1381 7d85892b blueswir1
        .ms_kb_base   = 0xf00240000ULL,
1382 7d85892b blueswir1
        .serial_base  = 0xf00200000ULL,
1383 7d85892b blueswir1
        .nvram_base   = 0xf00280000ULL,
1384 7d85892b blueswir1
        .counter_base = 0xf00300000ULL,
1385 7d85892b blueswir1
        .espdma_base  = 0x800081000ULL,
1386 7d85892b blueswir1
        .esp_base     = 0x800080000ULL,
1387 7d85892b blueswir1
        .ledma_base   = 0x800040000ULL,
1388 7d85892b blueswir1
        .le_base      = 0x800060000ULL,
1389 7d85892b blueswir1
        .sbi_base     = 0xf02800000ULL,
1390 905fdcb5 blueswir1
        .nvram_machine_id = 0x80,
1391 905fdcb5 blueswir1
        .machine_id = ss2000_id,
1392 7d85892b blueswir1
        .iounit_version = 0x03000000,
1393 6ef05b95 blueswir1
        .max_mem = 0xf00000000ULL,
1394 7d85892b blueswir1
        .default_cpu_model = "TI SuperSparc II",
1395 7d85892b blueswir1
    },
1396 7d85892b blueswir1
};
1397 7d85892b blueswir1
1398 c227f099 Anthony Liguori
static DeviceState *sbi_init(target_phys_addr_t addr, qemu_irq **parent_irq)
1399 4b48bf05 Blue Swirl
{
1400 4b48bf05 Blue Swirl
    DeviceState *dev;
1401 4b48bf05 Blue Swirl
    SysBusDevice *s;
1402 4b48bf05 Blue Swirl
    unsigned int i;
1403 4b48bf05 Blue Swirl
1404 4b48bf05 Blue Swirl
    dev = qdev_create(NULL, "sbi");
1405 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
1406 4b48bf05 Blue Swirl
1407 4b48bf05 Blue Swirl
    s = sysbus_from_qdev(dev);
1408 4b48bf05 Blue Swirl
1409 4b48bf05 Blue Swirl
    for (i = 0; i < MAX_CPUS; i++) {
1410 4b48bf05 Blue Swirl
        sysbus_connect_irq(s, i, *parent_irq[i]);
1411 4b48bf05 Blue Swirl
    }
1412 4b48bf05 Blue Swirl
1413 4b48bf05 Blue Swirl
    sysbus_mmio_map(s, 0, addr);
1414 4b48bf05 Blue Swirl
1415 4b48bf05 Blue Swirl
    return dev;
1416 4b48bf05 Blue Swirl
}
1417 4b48bf05 Blue Swirl
1418 c227f099 Anthony Liguori
static void sun4d_hw_init(const struct sun4d_hwdef *hwdef, ram_addr_t RAM_size,
1419 7d85892b blueswir1
                          const char *boot_device,
1420 3023f332 aliguori
                          const char *kernel_filename,
1421 7d85892b blueswir1
                          const char *kernel_cmdline,
1422 7d85892b blueswir1
                          const char *initrd_filename, const char *cpu_model)
1423 7d85892b blueswir1
{
1424 7d85892b blueswir1
    unsigned int i;
1425 7fc06735 Blue Swirl
    void *iounits[MAX_IOUNITS], *espdma, *ledma, *nvram;
1426 7fc06735 Blue Swirl
    qemu_irq *cpu_irqs[MAX_CPUS], sbi_irq[32], sbi_cpu_irq[MAX_CPUS],
1427 6f6260c7 Blue Swirl
        espdma_irq, ledma_irq;
1428 74ff8d90 Blue Swirl
    qemu_irq esp_reset;
1429 5c6602c5 blueswir1
    unsigned long kernel_size;
1430 3cce6243 blueswir1
    void *fw_cfg;
1431 7fc06735 Blue Swirl
    DeviceState *dev;
1432 7d85892b blueswir1
1433 7d85892b blueswir1
    /* init CPUs */
1434 7d85892b blueswir1
    if (!cpu_model)
1435 7d85892b blueswir1
        cpu_model = hwdef->default_cpu_model;
1436 7d85892b blueswir1
1437 666713c0 Blue Swirl
    for(i = 0; i < smp_cpus; i++) {
1438 89835363 Blue Swirl
        cpu_devinit(cpu_model, i, hwdef->slavio_base, &cpu_irqs[i]);
1439 7d85892b blueswir1
    }
1440 7d85892b blueswir1
1441 7d85892b blueswir1
    for (i = smp_cpus; i < MAX_CPUS; i++)
1442 7d85892b blueswir1
        cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS);
1443 7d85892b blueswir1
1444 7d85892b blueswir1
    /* set up devices */
1445 a350db85 Blue Swirl
    ram_init(0, RAM_size, hwdef->max_mem);
1446 a350db85 Blue Swirl
1447 f48f6569 Blue Swirl
    prom_init(hwdef->slavio_base, bios_name);
1448 f48f6569 Blue Swirl
1449 7fc06735 Blue Swirl
    dev = sbi_init(hwdef->sbi_base, cpu_irqs);
1450 7fc06735 Blue Swirl
1451 7fc06735 Blue Swirl
    for (i = 0; i < 32; i++) {
1452 7fc06735 Blue Swirl
        sbi_irq[i] = qdev_get_gpio_in(dev, i);
1453 7fc06735 Blue Swirl
    }
1454 7fc06735 Blue Swirl
    for (i = 0; i < MAX_CPUS; i++) {
1455 7fc06735 Blue Swirl
        sbi_cpu_irq[i] = qdev_get_gpio_in(dev, 32 + i);
1456 7fc06735 Blue Swirl
    }
1457 7d85892b blueswir1
1458 7d85892b blueswir1
    for (i = 0; i < MAX_IOUNITS; i++)
1459 c227f099 Anthony Liguori
        if (hwdef->iounit_bases[i] != (target_phys_addr_t)-1)
1460 ff403da6 blueswir1
            iounits[i] = iommu_init(hwdef->iounit_bases[i],
1461 ff403da6 blueswir1
                                    hwdef->iounit_version,
1462 c533e0b3 Blue Swirl
                                    sbi_irq[0]);
1463 7d85892b blueswir1
1464 c533e0b3 Blue Swirl
    espdma = sparc32_dma_init(hwdef->espdma_base, sbi_irq[3],
1465 74ff8d90 Blue Swirl
                              iounits[0], &espdma_irq);
1466 7d85892b blueswir1
1467 c533e0b3 Blue Swirl
    ledma = sparc32_dma_init(hwdef->ledma_base, sbi_irq[4],
1468 74ff8d90 Blue Swirl
                             iounits[0], &ledma_irq);
1469 7d85892b blueswir1
1470 7d85892b blueswir1
    if (graphic_depth != 8 && graphic_depth != 24) {
1471 7d85892b blueswir1
        fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
1472 7d85892b blueswir1
        exit (1);
1473 7d85892b blueswir1
    }
1474 d95d8f1c Blue Swirl
    tcx_init(hwdef->tcx_base, 0x00100000, graphic_width, graphic_height,
1475 dc828ca1 pbrook
             graphic_depth);
1476 7d85892b blueswir1
1477 74ff8d90 Blue Swirl
    lance_init(&nd_table[0], hwdef->le_base, ledma, ledma_irq);
1478 7d85892b blueswir1
1479 d95d8f1c Blue Swirl
    nvram = m48t59_init(sbi_irq[0], hwdef->nvram_base, 0, 0x2000, 8);
1480 7d85892b blueswir1
1481 c533e0b3 Blue Swirl
    slavio_timer_init_all(hwdef->counter_base, sbi_irq[10], sbi_cpu_irq, smp_cpus);
1482 7d85892b blueswir1
1483 c533e0b3 Blue Swirl
    slavio_serial_ms_kbd_init(hwdef->ms_kb_base, sbi_irq[12],
1484 993fbfdb Anthony Liguori
                              display_type == DT_NOGRAPHIC, ESCC_CLOCK, 1);
1485 7d85892b blueswir1
    // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device
1486 7d85892b blueswir1
    // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device
1487 c533e0b3 Blue Swirl
    escc_init(hwdef->serial_base, sbi_irq[12], sbi_irq[12],
1488 aeeb69c7 aurel32
              serial_hds[0], serial_hds[1], ESCC_CLOCK, 1);
1489 7d85892b blueswir1
1490 7d85892b blueswir1
    if (drive_get_max_bus(IF_SCSI) > 0) {
1491 7d85892b blueswir1
        fprintf(stderr, "qemu: too many SCSI bus\n");
1492 7d85892b blueswir1
        exit(1);
1493 7d85892b blueswir1
    }
1494 7d85892b blueswir1
1495 74ff8d90 Blue Swirl
    esp_reset = qdev_get_gpio_in(espdma, 0);
1496 cfb9de9c Paul Brook
    esp_init(hwdef->esp_base, 2,
1497 cfb9de9c Paul Brook
             espdma_memory_read, espdma_memory_write,
1498 74ff8d90 Blue Swirl
             espdma, espdma_irq, &esp_reset);
1499 7d85892b blueswir1
1500 293f78bc blueswir1
    kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename,
1501 293f78bc blueswir1
                                    RAM_size);
1502 7d85892b blueswir1
1503 7d85892b blueswir1
    nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline,
1504 7d85892b blueswir1
               boot_device, RAM_size, kernel_size, graphic_width,
1505 905fdcb5 blueswir1
               graphic_height, graphic_depth, hwdef->nvram_machine_id,
1506 905fdcb5 blueswir1
               "Sun4d");
1507 3cce6243 blueswir1
1508 3cce6243 blueswir1
    fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
1509 3cce6243 blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
1510 905fdcb5 blueswir1
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
1511 905fdcb5 blueswir1
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
1512 513f789f blueswir1
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
1513 513f789f blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
1514 513f789f blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
1515 513f789f blueswir1
    if (kernel_cmdline) {
1516 513f789f blueswir1
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
1517 3c178e72 Gerd Hoffmann
        pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
1518 6bb4ca57 Blue Swirl
        fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
1519 6bb4ca57 Blue Swirl
                         (uint8_t*)strdup(kernel_cmdline),
1520 6bb4ca57 Blue Swirl
                         strlen(kernel_cmdline) + 1);
1521 513f789f blueswir1
    } else {
1522 513f789f blueswir1
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
1523 513f789f blueswir1
    }
1524 513f789f blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
1525 513f789f blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used
1526 513f789f blueswir1
    fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_device[0]);
1527 513f789f blueswir1
    qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
1528 7d85892b blueswir1
}
1529 7d85892b blueswir1
1530 7d85892b blueswir1
/* SPARCserver 1000 hardware initialisation */
1531 c227f099 Anthony Liguori
static void ss1000_init(ram_addr_t RAM_size,
1532 3023f332 aliguori
                        const char *boot_device,
1533 7d85892b blueswir1
                        const char *kernel_filename, const char *kernel_cmdline,
1534 7d85892b blueswir1
                        const char *initrd_filename, const char *cpu_model)
1535 7d85892b blueswir1
{
1536 3023f332 aliguori
    sun4d_hw_init(&sun4d_hwdefs[0], RAM_size, boot_device, kernel_filename,
1537 7d85892b blueswir1
                  kernel_cmdline, initrd_filename, cpu_model);
1538 7d85892b blueswir1
}
1539 7d85892b blueswir1
1540 7d85892b blueswir1
/* SPARCcenter 2000 hardware initialisation */
1541 c227f099 Anthony Liguori
static void ss2000_init(ram_addr_t RAM_size,
1542 3023f332 aliguori
                        const char *boot_device,
1543 7d85892b blueswir1
                        const char *kernel_filename, const char *kernel_cmdline,
1544 7d85892b blueswir1
                        const char *initrd_filename, const char *cpu_model)
1545 7d85892b blueswir1
{
1546 3023f332 aliguori
    sun4d_hw_init(&sun4d_hwdefs[1], RAM_size, boot_device, kernel_filename,
1547 7d85892b blueswir1
                  kernel_cmdline, initrd_filename, cpu_model);
1548 7d85892b blueswir1
}
1549 7d85892b blueswir1
1550 f80f9ec9 Anthony Liguori
static QEMUMachine ss1000_machine = {
1551 66de733b blueswir1
    .name = "SS-1000",
1552 66de733b blueswir1
    .desc = "Sun4d platform, SPARCserver 1000",
1553 66de733b blueswir1
    .init = ss1000_init,
1554 c9b1ae2c blueswir1
    .use_scsi = 1,
1555 1bcee014 blueswir1
    .max_cpus = 8,
1556 7d85892b blueswir1
};
1557 7d85892b blueswir1
1558 f80f9ec9 Anthony Liguori
static QEMUMachine ss2000_machine = {
1559 66de733b blueswir1
    .name = "SS-2000",
1560 66de733b blueswir1
    .desc = "Sun4d platform, SPARCcenter 2000",
1561 66de733b blueswir1
    .init = ss2000_init,
1562 c9b1ae2c blueswir1
    .use_scsi = 1,
1563 1bcee014 blueswir1
    .max_cpus = 20,
1564 7d85892b blueswir1
};
1565 8137cde8 blueswir1
1566 8137cde8 blueswir1
static const struct sun4c_hwdef sun4c_hwdefs[] = {
1567 8137cde8 blueswir1
    /* SS-2 */
1568 8137cde8 blueswir1
    {
1569 8137cde8 blueswir1
        .iommu_base   = 0xf8000000,
1570 8137cde8 blueswir1
        .tcx_base     = 0xfe000000,
1571 8137cde8 blueswir1
        .slavio_base  = 0xf6000000,
1572 8137cde8 blueswir1
        .intctl_base  = 0xf5000000,
1573 8137cde8 blueswir1
        .counter_base = 0xf3000000,
1574 8137cde8 blueswir1
        .ms_kb_base   = 0xf0000000,
1575 8137cde8 blueswir1
        .serial_base  = 0xf1000000,
1576 8137cde8 blueswir1
        .nvram_base   = 0xf2000000,
1577 8137cde8 blueswir1
        .fd_base      = 0xf7200000,
1578 8137cde8 blueswir1
        .dma_base     = 0xf8400000,
1579 8137cde8 blueswir1
        .esp_base     = 0xf8800000,
1580 8137cde8 blueswir1
        .le_base      = 0xf8c00000,
1581 8137cde8 blueswir1
        .aux1_base    = 0xf7400003,
1582 8137cde8 blueswir1
        .nvram_machine_id = 0x55,
1583 8137cde8 blueswir1
        .machine_id = ss2_id,
1584 8137cde8 blueswir1
        .max_mem = 0x10000000,
1585 8137cde8 blueswir1
        .default_cpu_model = "Cypress CY7C601",
1586 8137cde8 blueswir1
    },
1587 8137cde8 blueswir1
};
1588 8137cde8 blueswir1
1589 c227f099 Anthony Liguori
static DeviceState *sun4c_intctl_init(target_phys_addr_t addr,
1590 4b48bf05 Blue Swirl
                                      qemu_irq *parent_irq)
1591 4b48bf05 Blue Swirl
{
1592 4b48bf05 Blue Swirl
    DeviceState *dev;
1593 4b48bf05 Blue Swirl
    SysBusDevice *s;
1594 4b48bf05 Blue Swirl
    unsigned int i;
1595 4b48bf05 Blue Swirl
1596 4b48bf05 Blue Swirl
    dev = qdev_create(NULL, "sun4c_intctl");
1597 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
1598 4b48bf05 Blue Swirl
1599 4b48bf05 Blue Swirl
    s = sysbus_from_qdev(dev);
1600 4b48bf05 Blue Swirl
1601 4b48bf05 Blue Swirl
    for (i = 0; i < MAX_PILS; i++) {
1602 4b48bf05 Blue Swirl
        sysbus_connect_irq(s, i, parent_irq[i]);
1603 4b48bf05 Blue Swirl
    }
1604 4b48bf05 Blue Swirl
    sysbus_mmio_map(s, 0, addr);
1605 4b48bf05 Blue Swirl
1606 4b48bf05 Blue Swirl
    return dev;
1607 4b48bf05 Blue Swirl
}
1608 4b48bf05 Blue Swirl
1609 c227f099 Anthony Liguori
static void sun4c_hw_init(const struct sun4c_hwdef *hwdef, ram_addr_t RAM_size,
1610 8137cde8 blueswir1
                          const char *boot_device,
1611 3023f332 aliguori
                          const char *kernel_filename,
1612 8137cde8 blueswir1
                          const char *kernel_cmdline,
1613 8137cde8 blueswir1
                          const char *initrd_filename, const char *cpu_model)
1614 8137cde8 blueswir1
{
1615 cfb9de9c Paul Brook
    void *iommu, *espdma, *ledma, *nvram;
1616 e32cba29 Blue Swirl
    qemu_irq *cpu_irqs, slavio_irq[8], espdma_irq, ledma_irq;
1617 74ff8d90 Blue Swirl
    qemu_irq esp_reset;
1618 2582cfa0 Blue Swirl
    qemu_irq fdc_tc;
1619 5c6602c5 blueswir1
    unsigned long kernel_size;
1620 fd8014e1 Gerd Hoffmann
    DriveInfo *fd[MAX_FD];
1621 8137cde8 blueswir1
    void *fw_cfg;
1622 e32cba29 Blue Swirl
    DeviceState *dev;
1623 e32cba29 Blue Swirl
    unsigned int i;
1624 8137cde8 blueswir1
1625 8137cde8 blueswir1
    /* init CPU */
1626 8137cde8 blueswir1
    if (!cpu_model)
1627 8137cde8 blueswir1
        cpu_model = hwdef->default_cpu_model;
1628 8137cde8 blueswir1
1629 89835363 Blue Swirl
    cpu_devinit(cpu_model, 0, hwdef->slavio_base, &cpu_irqs);
1630 8137cde8 blueswir1
1631 8137cde8 blueswir1
    /* set up devices */
1632 a350db85 Blue Swirl
    ram_init(0, RAM_size, hwdef->max_mem);
1633 a350db85 Blue Swirl
1634 f48f6569 Blue Swirl
    prom_init(hwdef->slavio_base, bios_name);
1635 f48f6569 Blue Swirl
1636 e32cba29 Blue Swirl
    dev = sun4c_intctl_init(hwdef->intctl_base, cpu_irqs);
1637 e32cba29 Blue Swirl
1638 e32cba29 Blue Swirl
    for (i = 0; i < 8; i++) {
1639 e32cba29 Blue Swirl
        slavio_irq[i] = qdev_get_gpio_in(dev, i);
1640 e32cba29 Blue Swirl
    }
1641 8137cde8 blueswir1
1642 8137cde8 blueswir1
    iommu = iommu_init(hwdef->iommu_base, hwdef->iommu_version,
1643 c533e0b3 Blue Swirl
                       slavio_irq[1]);
1644 8137cde8 blueswir1
1645 c533e0b3 Blue Swirl
    espdma = sparc32_dma_init(hwdef->dma_base, slavio_irq[2],
1646 74ff8d90 Blue Swirl
                              iommu, &espdma_irq);
1647 8137cde8 blueswir1
1648 8137cde8 blueswir1
    ledma = sparc32_dma_init(hwdef->dma_base + 16ULL,
1649 74ff8d90 Blue Swirl
                             slavio_irq[3], iommu, &ledma_irq);
1650 8137cde8 blueswir1
1651 8137cde8 blueswir1
    if (graphic_depth != 8 && graphic_depth != 24) {
1652 8137cde8 blueswir1
        fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
1653 8137cde8 blueswir1
        exit (1);
1654 8137cde8 blueswir1
    }
1655 d95d8f1c Blue Swirl
    tcx_init(hwdef->tcx_base, 0x00100000, graphic_width, graphic_height,
1656 dc828ca1 pbrook
             graphic_depth);
1657 8137cde8 blueswir1
1658 74ff8d90 Blue Swirl
    lance_init(&nd_table[0], hwdef->le_base, ledma, ledma_irq);
1659 8137cde8 blueswir1
1660 d95d8f1c Blue Swirl
    nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0, 0x800, 2);
1661 8137cde8 blueswir1
1662 c533e0b3 Blue Swirl
    slavio_serial_ms_kbd_init(hwdef->ms_kb_base, slavio_irq[1],
1663 993fbfdb Anthony Liguori
                              display_type == DT_NOGRAPHIC, ESCC_CLOCK, 1);
1664 8137cde8 blueswir1
    // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device
1665 8137cde8 blueswir1
    // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device
1666 c533e0b3 Blue Swirl
    escc_init(hwdef->serial_base, slavio_irq[1],
1667 c533e0b3 Blue Swirl
              slavio_irq[1], serial_hds[0], serial_hds[1],
1668 aeeb69c7 aurel32
              ESCC_CLOCK, 1);
1669 8137cde8 blueswir1
1670 b2b6f6ec Blue Swirl
    slavio_misc_init(0, hwdef->aux1_base, 0, slavio_irq[1], fdc_tc);
1671 8137cde8 blueswir1
1672 c227f099 Anthony Liguori
    if (hwdef->fd_base != (target_phys_addr_t)-1) {
1673 8137cde8 blueswir1
        /* there is zero or one floppy drive */
1674 ce802585 blueswir1
        memset(fd, 0, sizeof(fd));
1675 fd8014e1 Gerd Hoffmann
        fd[0] = drive_get(IF_FLOPPY, 0, 0);
1676 c533e0b3 Blue Swirl
        sun4m_fdctrl_init(slavio_irq[1], hwdef->fd_base, fd,
1677 2582cfa0 Blue Swirl
                          &fdc_tc);
1678 8137cde8 blueswir1
    }
1679 8137cde8 blueswir1
1680 8137cde8 blueswir1
    if (drive_get_max_bus(IF_SCSI) > 0) {
1681 8137cde8 blueswir1
        fprintf(stderr, "qemu: too many SCSI bus\n");
1682 8137cde8 blueswir1
        exit(1);
1683 8137cde8 blueswir1
    }
1684 8137cde8 blueswir1
1685 74ff8d90 Blue Swirl
    esp_reset = qdev_get_gpio_in(espdma, 0);
1686 cfb9de9c Paul Brook
    esp_init(hwdef->esp_base, 2,
1687 cfb9de9c Paul Brook
             espdma_memory_read, espdma_memory_write,
1688 74ff8d90 Blue Swirl
             espdma, espdma_irq, &esp_reset);
1689 8137cde8 blueswir1
1690 8137cde8 blueswir1
    kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename,
1691 8137cde8 blueswir1
                                    RAM_size);
1692 8137cde8 blueswir1
1693 8137cde8 blueswir1
    nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline,
1694 8137cde8 blueswir1
               boot_device, RAM_size, kernel_size, graphic_width,
1695 8137cde8 blueswir1
               graphic_height, graphic_depth, hwdef->nvram_machine_id,
1696 8137cde8 blueswir1
               "Sun4c");
1697 8137cde8 blueswir1
1698 8137cde8 blueswir1
    fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
1699 8137cde8 blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
1700 8137cde8 blueswir1
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
1701 8137cde8 blueswir1
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
1702 513f789f blueswir1
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
1703 513f789f blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
1704 513f789f blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
1705 513f789f blueswir1
    if (kernel_cmdline) {
1706 513f789f blueswir1
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
1707 3c178e72 Gerd Hoffmann
        pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
1708 6bb4ca57 Blue Swirl
        fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA,
1709 6bb4ca57 Blue Swirl
                         (uint8_t*)strdup(kernel_cmdline),
1710 6bb4ca57 Blue Swirl
                         strlen(kernel_cmdline) + 1);
1711 513f789f blueswir1
    } else {
1712 513f789f blueswir1
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
1713 513f789f blueswir1
    }
1714 513f789f blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
1715 513f789f blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used
1716 513f789f blueswir1
    fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_device[0]);
1717 513f789f blueswir1
    qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
1718 8137cde8 blueswir1
}
1719 8137cde8 blueswir1
1720 8137cde8 blueswir1
/* SPARCstation 2 hardware initialisation */
1721 c227f099 Anthony Liguori
static void ss2_init(ram_addr_t RAM_size,
1722 3023f332 aliguori
                     const char *boot_device,
1723 8137cde8 blueswir1
                     const char *kernel_filename, const char *kernel_cmdline,
1724 8137cde8 blueswir1
                     const char *initrd_filename, const char *cpu_model)
1725 8137cde8 blueswir1
{
1726 3023f332 aliguori
    sun4c_hw_init(&sun4c_hwdefs[0], RAM_size, boot_device, kernel_filename,
1727 8137cde8 blueswir1
                  kernel_cmdline, initrd_filename, cpu_model);
1728 8137cde8 blueswir1
}
1729 8137cde8 blueswir1
1730 f80f9ec9 Anthony Liguori
static QEMUMachine ss2_machine = {
1731 8137cde8 blueswir1
    .name = "SS-2",
1732 8137cde8 blueswir1
    .desc = "Sun4c platform, SPARCstation 2",
1733 8137cde8 blueswir1
    .init = ss2_init,
1734 8137cde8 blueswir1
    .use_scsi = 1,
1735 8137cde8 blueswir1
};
1736 f80f9ec9 Anthony Liguori
1737 f80f9ec9 Anthony Liguori
static void ss2_machine_init(void)
1738 f80f9ec9 Anthony Liguori
{
1739 f80f9ec9 Anthony Liguori
    qemu_register_machine(&ss5_machine);
1740 f80f9ec9 Anthony Liguori
    qemu_register_machine(&ss10_machine);
1741 f80f9ec9 Anthony Liguori
    qemu_register_machine(&ss600mp_machine);
1742 f80f9ec9 Anthony Liguori
    qemu_register_machine(&ss20_machine);
1743 f80f9ec9 Anthony Liguori
    qemu_register_machine(&voyager_machine);
1744 f80f9ec9 Anthony Liguori
    qemu_register_machine(&ss_lx_machine);
1745 f80f9ec9 Anthony Liguori
    qemu_register_machine(&ss4_machine);
1746 f80f9ec9 Anthony Liguori
    qemu_register_machine(&scls_machine);
1747 f80f9ec9 Anthony Liguori
    qemu_register_machine(&sbook_machine);
1748 f80f9ec9 Anthony Liguori
    qemu_register_machine(&ss1000_machine);
1749 f80f9ec9 Anthony Liguori
    qemu_register_machine(&ss2000_machine);
1750 f80f9ec9 Anthony Liguori
    qemu_register_machine(&ss2_machine);
1751 f80f9ec9 Anthony Liguori
}
1752 f80f9ec9 Anthony Liguori
1753 f80f9ec9 Anthony Liguori
machine_init(ss2_machine_init);