Statistics
| Branch: | Revision:

root / target-microblaze / cpu.h @ 29b358f9

History | View | Annotate | Download (11.8 kB)

1 4acb54ba Edgar E. Iglesias
/*
2 4acb54ba Edgar E. Iglesias
 *  MicroBlaze virtual CPU header
3 4acb54ba Edgar E. Iglesias
 *
4 4acb54ba Edgar E. Iglesias
 *  Copyright (c) 2009 Edgar E. Iglesias
5 4acb54ba Edgar E. Iglesias
 *
6 4acb54ba Edgar E. Iglesias
 * This library is free software; you can redistribute it and/or
7 4acb54ba Edgar E. Iglesias
 * modify it under the terms of the GNU Lesser General Public
8 4acb54ba Edgar E. Iglesias
 * License as published by the Free Software Foundation; either
9 4acb54ba Edgar E. Iglesias
 * version 2 of the License, or (at your option) any later version.
10 4acb54ba Edgar E. Iglesias
 *
11 4acb54ba Edgar E. Iglesias
 * This library is distributed in the hope that it will be useful,
12 4acb54ba Edgar E. Iglesias
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 4acb54ba Edgar E. Iglesias
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 4acb54ba Edgar E. Iglesias
 * General Public License for more details.
15 4acb54ba Edgar E. Iglesias
 *
16 4acb54ba Edgar E. Iglesias
 * You should have received a copy of the GNU Lesser General Public
17 8167ee88 Blue Swirl
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 4acb54ba Edgar E. Iglesias
 */
19 4acb54ba Edgar E. Iglesias
#ifndef CPU_MICROBLAZE_H
20 4acb54ba Edgar E. Iglesias
#define CPU_MICROBLAZE_H
21 4acb54ba Edgar E. Iglesias
22 94598c1d Stefan Weil
#include "config.h"
23 94598c1d Stefan Weil
#include "qemu-common.h"
24 94598c1d Stefan Weil
25 4acb54ba Edgar E. Iglesias
#define TARGET_LONG_BITS 32
26 4acb54ba Edgar E. Iglesias
27 9349b4f9 Andreas Färber
#define CPUArchState struct CPUMBState
28 4acb54ba Edgar E. Iglesias
29 022c62cb Paolo Bonzini
#include "exec/cpu-defs.h"
30 6b4c305c Paolo Bonzini
#include "fpu/softfloat.h"
31 4acb54ba Edgar E. Iglesias
struct CPUMBState;
32 9b9a970a Andreas Färber
typedef struct CPUMBState CPUMBState;
33 4acb54ba Edgar E. Iglesias
#if !defined(CONFIG_USER_ONLY)
34 4acb54ba Edgar E. Iglesias
#include "mmu.h"
35 4acb54ba Edgar E. Iglesias
#endif
36 4acb54ba Edgar E. Iglesias
37 4acb54ba Edgar E. Iglesias
#define TARGET_HAS_ICE 1
38 4acb54ba Edgar E. Iglesias
39 0d5d4699 Edgar E. Iglesias
#define ELF_MACHINE        EM_MICROBLAZE
40 4acb54ba Edgar E. Iglesias
41 4acb54ba Edgar E. Iglesias
#define EXCP_NMI        1
42 4acb54ba Edgar E. Iglesias
#define EXCP_MMU        2
43 4acb54ba Edgar E. Iglesias
#define EXCP_IRQ        3
44 4acb54ba Edgar E. Iglesias
#define EXCP_BREAK      4
45 4acb54ba Edgar E. Iglesias
#define EXCP_HW_BREAK   5
46 cedb936b Edgar E. Iglesias
#define EXCP_HW_EXCP    6
47 4acb54ba Edgar E. Iglesias
48 85097db6 Richard Henderson
/* MicroBlaze-specific interrupt pending bits.  */
49 85097db6 Richard Henderson
#define CPU_INTERRUPT_NMI       CPU_INTERRUPT_TGT_EXT_3
50 85097db6 Richard Henderson
51 4acb54ba Edgar E. Iglesias
/* Register aliases. R0 - R15 */
52 4acb54ba Edgar E. Iglesias
#define R_SP     1
53 4acb54ba Edgar E. Iglesias
#define SR_PC    0
54 4acb54ba Edgar E. Iglesias
#define SR_MSR   1
55 4acb54ba Edgar E. Iglesias
#define SR_EAR   3
56 4acb54ba Edgar E. Iglesias
#define SR_ESR   5
57 4acb54ba Edgar E. Iglesias
#define SR_FSR   7
58 4acb54ba Edgar E. Iglesias
#define SR_BTR   0xb
59 4acb54ba Edgar E. Iglesias
#define SR_EDR   0xd
60 4acb54ba Edgar E. Iglesias
61 4acb54ba Edgar E. Iglesias
/* MSR flags.  */
62 4acb54ba Edgar E. Iglesias
#define MSR_BE  (1<<0) /* 0x001 */
63 4acb54ba Edgar E. Iglesias
#define MSR_IE  (1<<1) /* 0x002 */
64 4acb54ba Edgar E. Iglesias
#define MSR_C   (1<<2) /* 0x004 */
65 4acb54ba Edgar E. Iglesias
#define MSR_BIP (1<<3) /* 0x008 */
66 4acb54ba Edgar E. Iglesias
#define MSR_FSL (1<<4) /* 0x010 */
67 4acb54ba Edgar E. Iglesias
#define MSR_ICE (1<<5) /* 0x020 */
68 4acb54ba Edgar E. Iglesias
#define MSR_DZ  (1<<6) /* 0x040 */
69 4acb54ba Edgar E. Iglesias
#define MSR_DCE (1<<7) /* 0x080 */
70 4acb54ba Edgar E. Iglesias
#define MSR_EE  (1<<8) /* 0x100 */
71 4acb54ba Edgar E. Iglesias
#define MSR_EIP (1<<9) /* 0x200 */
72 8a84fc6b Edgar E. Iglesias
#define MSR_PVR (1<<10) /* 0x400 */
73 4acb54ba Edgar E. Iglesias
#define MSR_CC  (1<<31)
74 4acb54ba Edgar E. Iglesias
75 4acb54ba Edgar E. Iglesias
/* Machine State Register (MSR) Fields */
76 4acb54ba Edgar E. Iglesias
#define MSR_UM (1<<11) /* User Mode */
77 4acb54ba Edgar E. Iglesias
#define MSR_UMS        (1<<12) /* User Mode Save */
78 4acb54ba Edgar E. Iglesias
#define MSR_VM (1<<13) /* Virtual Mode */
79 4acb54ba Edgar E. Iglesias
#define MSR_VMS        (1<<14) /* Virtual Mode Save */
80 4acb54ba Edgar E. Iglesias
81 4acb54ba Edgar E. Iglesias
#define MSR_KERNEL      MSR_EE|MSR_VM
82 4acb54ba Edgar E. Iglesias
//#define MSR_USER     MSR_KERNEL|MSR_UM|MSR_IE
83 4acb54ba Edgar E. Iglesias
#define MSR_KERNEL_VMS  MSR_EE|MSR_VMS
84 4acb54ba Edgar E. Iglesias
//#define MSR_USER_VMS MSR_KERNEL_VMS|MSR_UMS|MSR_IE
85 4acb54ba Edgar E. Iglesias
86 4acb54ba Edgar E. Iglesias
/* Exception State Register (ESR) Fields */
87 4acb54ba Edgar E. Iglesias
#define          ESR_DIZ       (1<<11) /* Zone Protection */
88 4acb54ba Edgar E. Iglesias
#define          ESR_S         (1<<10) /* Store instruction */
89 4acb54ba Edgar E. Iglesias
90 85453641 Edgar E. Iglesias
#define          ESR_ESS_FSL_OFFSET     5
91 85453641 Edgar E. Iglesias
92 cedb936b Edgar E. Iglesias
#define          ESR_EC_FSL             0
93 cedb936b Edgar E. Iglesias
#define          ESR_EC_UNALIGNED_DATA  1
94 cedb936b Edgar E. Iglesias
#define          ESR_EC_ILLEGAL_OP      2
95 cedb936b Edgar E. Iglesias
#define          ESR_EC_INSN_BUS        3
96 cedb936b Edgar E. Iglesias
#define          ESR_EC_DATA_BUS        4
97 cedb936b Edgar E. Iglesias
#define          ESR_EC_DIVZERO         5
98 cedb936b Edgar E. Iglesias
#define          ESR_EC_FPU             6
99 cedb936b Edgar E. Iglesias
#define          ESR_EC_PRIVINSN        7
100 5818dee5 Edgar E. Iglesias
#define          ESR_EC_STACKPROT       7  /* Same as PRIVINSN.  */
101 cedb936b Edgar E. Iglesias
#define          ESR_EC_DATA_STORAGE    8
102 cedb936b Edgar E. Iglesias
#define          ESR_EC_INSN_STORAGE    9
103 cedb936b Edgar E. Iglesias
#define          ESR_EC_DATA_TLB        10
104 cedb936b Edgar E. Iglesias
#define          ESR_EC_INSN_TLB        11
105 3b584046 Edgar E. Iglesias
#define          ESR_EC_MASK            31
106 4acb54ba Edgar E. Iglesias
107 bdc0bf29 Edgar E. Iglesias
/* Floating Point Status Register (FSR) Bits */
108 bdc0bf29 Edgar E. Iglesias
#define FSR_IO          (1<<4) /* Invalid operation */
109 bdc0bf29 Edgar E. Iglesias
#define FSR_DZ          (1<<3) /* Divide-by-zero */
110 bdc0bf29 Edgar E. Iglesias
#define FSR_OF          (1<<2) /* Overflow */
111 bdc0bf29 Edgar E. Iglesias
#define FSR_UF          (1<<1) /* Underflow */
112 bdc0bf29 Edgar E. Iglesias
#define FSR_DO          (1<<0) /* Denormalized operand error */
113 bdc0bf29 Edgar E. Iglesias
114 4acb54ba Edgar E. Iglesias
/* Version reg.  */
115 4acb54ba Edgar E. Iglesias
/* Basic PVR mask */
116 4acb54ba Edgar E. Iglesias
#define PVR0_PVR_FULL_MASK              0x80000000
117 4acb54ba Edgar E. Iglesias
#define PVR0_USE_BARREL_MASK            0x40000000
118 4acb54ba Edgar E. Iglesias
#define PVR0_USE_DIV_MASK               0x20000000
119 4acb54ba Edgar E. Iglesias
#define PVR0_USE_HW_MUL_MASK            0x10000000
120 4acb54ba Edgar E. Iglesias
#define PVR0_USE_FPU_MASK               0x08000000
121 4acb54ba Edgar E. Iglesias
#define PVR0_USE_EXC_MASK               0x04000000
122 4acb54ba Edgar E. Iglesias
#define PVR0_USE_ICACHE_MASK            0x02000000
123 4acb54ba Edgar E. Iglesias
#define PVR0_USE_DCACHE_MASK            0x01000000
124 4acb54ba Edgar E. Iglesias
#define PVR0_USE_MMU                    0x00800000      /* new */
125 c4374bb7 Michal Simek
#define PVR0_USE_BTC                        0x00400000
126 c4374bb7 Michal Simek
#define PVR0_ENDI                        0x00200000
127 c4374bb7 Michal Simek
#define PVR0_FAULT                        0x00100000
128 4acb54ba Edgar E. Iglesias
#define PVR0_VERSION_MASK               0x0000FF00
129 4acb54ba Edgar E. Iglesias
#define PVR0_USER1_MASK                 0x000000FF
130 4acb54ba Edgar E. Iglesias
131 4acb54ba Edgar E. Iglesias
/* User 2 PVR mask */
132 4acb54ba Edgar E. Iglesias
#define PVR1_USER2_MASK                 0xFFFFFFFF
133 4acb54ba Edgar E. Iglesias
134 4acb54ba Edgar E. Iglesias
/* Configuration PVR masks */
135 4acb54ba Edgar E. Iglesias
#define PVR2_D_OPB_MASK                 0x80000000
136 4acb54ba Edgar E. Iglesias
#define PVR2_D_LMB_MASK                 0x40000000
137 4acb54ba Edgar E. Iglesias
#define PVR2_I_OPB_MASK                 0x20000000
138 4acb54ba Edgar E. Iglesias
#define PVR2_I_LMB_MASK                 0x10000000
139 4acb54ba Edgar E. Iglesias
#define PVR2_INTERRUPT_IS_EDGE_MASK     0x08000000
140 4acb54ba Edgar E. Iglesias
#define PVR2_EDGE_IS_POSITIVE_MASK      0x04000000
141 4acb54ba Edgar E. Iglesias
#define PVR2_D_PLB_MASK                 0x02000000      /* new */
142 4acb54ba Edgar E. Iglesias
#define PVR2_I_PLB_MASK                 0x01000000      /* new */
143 4acb54ba Edgar E. Iglesias
#define PVR2_INTERCONNECT               0x00800000      /* new */
144 4acb54ba Edgar E. Iglesias
#define PVR2_USE_EXTEND_FSL             0x00080000      /* new */
145 4acb54ba Edgar E. Iglesias
#define PVR2_USE_FSL_EXC                0x00040000      /* new */
146 4acb54ba Edgar E. Iglesias
#define PVR2_USE_MSR_INSTR              0x00020000
147 4acb54ba Edgar E. Iglesias
#define PVR2_USE_PCMP_INSTR             0x00010000
148 4acb54ba Edgar E. Iglesias
#define PVR2_AREA_OPTIMISED             0x00008000
149 4acb54ba Edgar E. Iglesias
#define PVR2_USE_BARREL_MASK            0x00004000
150 4acb54ba Edgar E. Iglesias
#define PVR2_USE_DIV_MASK               0x00002000
151 4acb54ba Edgar E. Iglesias
#define PVR2_USE_HW_MUL_MASK            0x00001000
152 4acb54ba Edgar E. Iglesias
#define PVR2_USE_FPU_MASK               0x00000800
153 4acb54ba Edgar E. Iglesias
#define PVR2_USE_MUL64_MASK             0x00000400
154 4acb54ba Edgar E. Iglesias
#define PVR2_USE_FPU2_MASK              0x00000200      /* new */
155 4acb54ba Edgar E. Iglesias
#define PVR2_USE_IPLBEXC                0x00000100
156 4acb54ba Edgar E. Iglesias
#define PVR2_USE_DPLBEXC                0x00000080
157 4acb54ba Edgar E. Iglesias
#define PVR2_OPCODE_0x0_ILL_MASK        0x00000040
158 4acb54ba Edgar E. Iglesias
#define PVR2_UNALIGNED_EXC_MASK         0x00000020
159 4acb54ba Edgar E. Iglesias
#define PVR2_ILL_OPCODE_EXC_MASK        0x00000010
160 4acb54ba Edgar E. Iglesias
#define PVR2_IOPB_BUS_EXC_MASK          0x00000008
161 4acb54ba Edgar E. Iglesias
#define PVR2_DOPB_BUS_EXC_MASK          0x00000004
162 4acb54ba Edgar E. Iglesias
#define PVR2_DIV_ZERO_EXC_MASK          0x00000002
163 4acb54ba Edgar E. Iglesias
#define PVR2_FPU_EXC_MASK               0x00000001
164 4acb54ba Edgar E. Iglesias
165 4acb54ba Edgar E. Iglesias
/* Debug and exception PVR masks */
166 4acb54ba Edgar E. Iglesias
#define PVR3_DEBUG_ENABLED_MASK         0x80000000
167 4acb54ba Edgar E. Iglesias
#define PVR3_NUMBER_OF_PC_BRK_MASK      0x1E000000
168 4acb54ba Edgar E. Iglesias
#define PVR3_NUMBER_OF_RD_ADDR_BRK_MASK 0x00380000
169 4acb54ba Edgar E. Iglesias
#define PVR3_NUMBER_OF_WR_ADDR_BRK_MASK 0x0000E000
170 4acb54ba Edgar E. Iglesias
#define PVR3_FSL_LINKS_MASK             0x00000380
171 4acb54ba Edgar E. Iglesias
172 4acb54ba Edgar E. Iglesias
/* ICache config PVR masks */
173 4acb54ba Edgar E. Iglesias
#define PVR4_USE_ICACHE_MASK            0x80000000
174 4acb54ba Edgar E. Iglesias
#define PVR4_ICACHE_ADDR_TAG_BITS_MASK  0x7C000000
175 4acb54ba Edgar E. Iglesias
#define PVR4_ICACHE_USE_FSL_MASK        0x02000000
176 4acb54ba Edgar E. Iglesias
#define PVR4_ICACHE_ALLOW_WR_MASK       0x01000000
177 4acb54ba Edgar E. Iglesias
#define PVR4_ICACHE_LINE_LEN_MASK       0x00E00000
178 4acb54ba Edgar E. Iglesias
#define PVR4_ICACHE_BYTE_SIZE_MASK      0x001F0000
179 4acb54ba Edgar E. Iglesias
180 4acb54ba Edgar E. Iglesias
/* DCache config PVR masks */
181 4acb54ba Edgar E. Iglesias
#define PVR5_USE_DCACHE_MASK            0x80000000
182 4acb54ba Edgar E. Iglesias
#define PVR5_DCACHE_ADDR_TAG_BITS_MASK  0x7C000000
183 4acb54ba Edgar E. Iglesias
#define PVR5_DCACHE_USE_FSL_MASK        0x02000000
184 4acb54ba Edgar E. Iglesias
#define PVR5_DCACHE_ALLOW_WR_MASK       0x01000000
185 4acb54ba Edgar E. Iglesias
#define PVR5_DCACHE_LINE_LEN_MASK       0x00E00000
186 4acb54ba Edgar E. Iglesias
#define PVR5_DCACHE_BYTE_SIZE_MASK      0x001F0000
187 c4374bb7 Michal Simek
#define PVR5_DCACHE_WRITEBACK_MASK      0x00004000
188 4acb54ba Edgar E. Iglesias
189 4acb54ba Edgar E. Iglesias
/* ICache base address PVR mask */
190 4acb54ba Edgar E. Iglesias
#define PVR6_ICACHE_BASEADDR_MASK       0xFFFFFFFF
191 4acb54ba Edgar E. Iglesias
192 4acb54ba Edgar E. Iglesias
/* ICache high address PVR mask */
193 4acb54ba Edgar E. Iglesias
#define PVR7_ICACHE_HIGHADDR_MASK       0xFFFFFFFF
194 4acb54ba Edgar E. Iglesias
195 4acb54ba Edgar E. Iglesias
/* DCache base address PVR mask */
196 4acb54ba Edgar E. Iglesias
#define PVR8_DCACHE_BASEADDR_MASK       0xFFFFFFFF
197 4acb54ba Edgar E. Iglesias
198 4acb54ba Edgar E. Iglesias
/* DCache high address PVR mask */
199 4acb54ba Edgar E. Iglesias
#define PVR9_DCACHE_HIGHADDR_MASK       0xFFFFFFFF
200 4acb54ba Edgar E. Iglesias
201 4acb54ba Edgar E. Iglesias
/* Target family PVR mask */
202 4acb54ba Edgar E. Iglesias
#define PVR10_TARGET_FAMILY_MASK        0xFF000000
203 4acb54ba Edgar E. Iglesias
204 4acb54ba Edgar E. Iglesias
/* MMU descrtiption */
205 4acb54ba Edgar E. Iglesias
#define PVR11_USE_MMU                   0xC0000000
206 4acb54ba Edgar E. Iglesias
#define PVR11_MMU_ITLB_SIZE             0x38000000
207 4acb54ba Edgar E. Iglesias
#define PVR11_MMU_DTLB_SIZE             0x07000000
208 4acb54ba Edgar E. Iglesias
#define PVR11_MMU_TLB_ACCESS            0x00C00000
209 7458a432 Alejandro Cabrera
#define PVR11_MMU_ZONES                 0x003E0000
210 4acb54ba Edgar E. Iglesias
/* MSR Reset value PVR mask */
211 4acb54ba Edgar E. Iglesias
#define PVR11_MSR_RESET_VALUE_MASK      0x000007FF
212 4acb54ba Edgar E. Iglesias
213 4acb54ba Edgar E. Iglesias
214 4acb54ba Edgar E. Iglesias
215 4acb54ba Edgar E. Iglesias
/* CPU flags.  */
216 4acb54ba Edgar E. Iglesias
217 4acb54ba Edgar E. Iglesias
/* Condition codes.  */
218 4acb54ba Edgar E. Iglesias
#define CC_GE  5
219 4acb54ba Edgar E. Iglesias
#define CC_GT  4
220 4acb54ba Edgar E. Iglesias
#define CC_LE  3
221 4acb54ba Edgar E. Iglesias
#define CC_LT  2
222 4acb54ba Edgar E. Iglesias
#define CC_NE  1
223 4acb54ba Edgar E. Iglesias
#define CC_EQ  0
224 4acb54ba Edgar E. Iglesias
225 4acb54ba Edgar E. Iglesias
#define NB_MMU_MODES    3
226 85453641 Edgar E. Iglesias
227 85453641 Edgar E. Iglesias
#define STREAM_EXCEPTION (1 << 0)
228 85453641 Edgar E. Iglesias
#define STREAM_ATOMIC    (1 << 1)
229 85453641 Edgar E. Iglesias
#define STREAM_TEST      (1 << 2)
230 85453641 Edgar E. Iglesias
#define STREAM_CONTROL   (1 << 3)
231 85453641 Edgar E. Iglesias
#define STREAM_NONBLOCK  (1 << 4)
232 85453641 Edgar E. Iglesias
233 ae7d54d4 Andreas Färber
struct CPUMBState {
234 4acb54ba Edgar E. Iglesias
    uint32_t debug;
235 4acb54ba Edgar E. Iglesias
    uint32_t btaken;
236 4acb54ba Edgar E. Iglesias
    uint32_t btarget;
237 4acb54ba Edgar E. Iglesias
    uint32_t bimm;
238 4acb54ba Edgar E. Iglesias
239 4acb54ba Edgar E. Iglesias
    uint32_t imm;
240 4acb54ba Edgar E. Iglesias
    uint32_t regs[33];
241 4acb54ba Edgar E. Iglesias
    uint32_t sregs[24];
242 97694c57 Edgar E. Iglesias
    float_status fp_status;
243 5818dee5 Edgar E. Iglesias
    /* Stack protectors. Yes, it's a hw feature.  */
244 5818dee5 Edgar E. Iglesias
    uint32_t slr, shr;
245 4acb54ba Edgar E. Iglesias
246 8cc9b43f Peter A. G. Crosthwaite
    /* lwx/swx reserved address */
247 8cc9b43f Peter A. G. Crosthwaite
#define RES_ADDR_NONE 0xffffffff /* Use 0xffffffff to indicate no reservation */
248 8cc9b43f Peter A. G. Crosthwaite
    uint32_t res_addr;
249 8cc9b43f Peter A. G. Crosthwaite
250 4acb54ba Edgar E. Iglesias
    /* Internal flags.  */
251 cedb936b Edgar E. Iglesias
#define IMM_FLAG        4
252 cedb936b Edgar E. Iglesias
#define MSR_EE_FLAG     (1 << 8)
253 4acb54ba Edgar E. Iglesias
#define DRTI_FLAG        (1 << 16)
254 4acb54ba Edgar E. Iglesias
#define DRTE_FLAG        (1 << 17)
255 4acb54ba Edgar E. Iglesias
#define DRTB_FLAG        (1 << 18)
256 4acb54ba Edgar E. Iglesias
#define D_FLAG                (1 << 19)  /* Bit in ESR.  */
257 68cee38a Andreas Färber
/* TB dependent CPUMBState.  */
258 fd1dc858 Edgar E. Iglesias
#define IFLAGS_TB_MASK  (D_FLAG | IMM_FLAG | DRTI_FLAG | DRTE_FLAG | DRTB_FLAG)
259 4acb54ba Edgar E. Iglesias
    uint32_t iflags;
260 4acb54ba Edgar E. Iglesias
261 4acb54ba Edgar E. Iglesias
    struct {
262 4acb54ba Edgar E. Iglesias
        uint32_t regs[16];
263 4acb54ba Edgar E. Iglesias
    } pvr;
264 4acb54ba Edgar E. Iglesias
265 4acb54ba Edgar E. Iglesias
#if !defined(CONFIG_USER_ONLY)
266 4acb54ba Edgar E. Iglesias
    /* Unified MMU.  */
267 4acb54ba Edgar E. Iglesias
    struct microblaze_mmu mmu;
268 4acb54ba Edgar E. Iglesias
#endif
269 4acb54ba Edgar E. Iglesias
270 4acb54ba Edgar E. Iglesias
    CPU_COMMON
271 ae7d54d4 Andreas Färber
};
272 4acb54ba Edgar E. Iglesias
273 b77f98ca Andreas Färber
#include "cpu-qom.h"
274 b77f98ca Andreas Färber
275 cd0c24f9 Andreas Färber
void mb_tcg_init(void);
276 b33ab1f7 Andreas Färber
MicroBlazeCPU *cpu_mb_init(const char *cpu_model);
277 68cee38a Andreas Färber
int cpu_mb_exec(CPUMBState *s);
278 4acb54ba Edgar E. Iglesias
/* you can call this signal handler from your SIGBUS and SIGSEGV
279 4acb54ba Edgar E. Iglesias
   signal handlers to inform the virtual CPU of exceptions. non zero
280 4acb54ba Edgar E. Iglesias
   is returned if the signal was handled by the virtual CPU.  */
281 4acb54ba Edgar E. Iglesias
int cpu_mb_signal_handler(int host_signum, void *pinfo,
282 4acb54ba Edgar E. Iglesias
                          void *puc);
283 4acb54ba Edgar E. Iglesias
284 4acb54ba Edgar E. Iglesias
enum {
285 4acb54ba Edgar E. Iglesias
    CC_OP_DYNAMIC, /* Use env->cc_op  */
286 4acb54ba Edgar E. Iglesias
    CC_OP_FLAGS,
287 4acb54ba Edgar E. Iglesias
    CC_OP_CMP,
288 4acb54ba Edgar E. Iglesias
};
289 4acb54ba Edgar E. Iglesias
290 4acb54ba Edgar E. Iglesias
/* FIXME: MB uses variable pages down to 1K but linux only uses 4k.  */
291 4acb54ba Edgar E. Iglesias
#define TARGET_PAGE_BITS 12
292 4acb54ba Edgar E. Iglesias
#define MMAP_SHIFT TARGET_PAGE_BITS
293 4acb54ba Edgar E. Iglesias
294 52705890 Richard Henderson
#define TARGET_PHYS_ADDR_SPACE_BITS 32
295 52705890 Richard Henderson
#define TARGET_VIRT_ADDR_SPACE_BITS 32
296 52705890 Richard Henderson
297 b33ab1f7 Andreas Färber
static inline CPUMBState *cpu_init(const char *cpu_model)
298 b33ab1f7 Andreas Färber
{
299 b33ab1f7 Andreas Färber
    MicroBlazeCPU *cpu = cpu_mb_init(cpu_model);
300 b33ab1f7 Andreas Färber
    if (cpu == NULL) {
301 b33ab1f7 Andreas Färber
        return NULL;
302 b33ab1f7 Andreas Färber
    }
303 b33ab1f7 Andreas Färber
    return &cpu->env;
304 b33ab1f7 Andreas Färber
}
305 b33ab1f7 Andreas Färber
306 4acb54ba Edgar E. Iglesias
#define cpu_exec cpu_mb_exec
307 4acb54ba Edgar E. Iglesias
#define cpu_gen_code cpu_mb_gen_code
308 4acb54ba Edgar E. Iglesias
#define cpu_signal_handler cpu_mb_signal_handler
309 4acb54ba Edgar E. Iglesias
310 4acb54ba Edgar E. Iglesias
/* MMU modes definitions */
311 4acb54ba Edgar E. Iglesias
#define MMU_MODE0_SUFFIX _nommu
312 4acb54ba Edgar E. Iglesias
#define MMU_MODE1_SUFFIX _kernel
313 4acb54ba Edgar E. Iglesias
#define MMU_MODE2_SUFFIX _user
314 4acb54ba Edgar E. Iglesias
#define MMU_NOMMU_IDX   0
315 4acb54ba Edgar E. Iglesias
#define MMU_KERNEL_IDX  1
316 4acb54ba Edgar E. Iglesias
#define MMU_USER_IDX    2
317 4acb54ba Edgar E. Iglesias
/* See NB_MMU_MODES further up the file.  */
318 4acb54ba Edgar E. Iglesias
319 68cee38a Andreas Färber
static inline int cpu_mmu_index (CPUMBState *env)
320 4acb54ba Edgar E. Iglesias
{
321 4acb54ba Edgar E. Iglesias
        /* Are we in nommu mode?.  */
322 4acb54ba Edgar E. Iglesias
        if (!(env->sregs[SR_MSR] & MSR_VM))
323 4acb54ba Edgar E. Iglesias
            return MMU_NOMMU_IDX;
324 4acb54ba Edgar E. Iglesias
325 4acb54ba Edgar E. Iglesias
        if (env->sregs[SR_MSR] & MSR_UM)
326 4acb54ba Edgar E. Iglesias
            return MMU_USER_IDX;
327 4acb54ba Edgar E. Iglesias
        return MMU_KERNEL_IDX;
328 4acb54ba Edgar E. Iglesias
}
329 4acb54ba Edgar E. Iglesias
330 68cee38a Andreas Färber
int cpu_mb_handle_mmu_fault(CPUMBState *env, target_ulong address, int rw,
331 97b348e7 Blue Swirl
                            int mmu_idx);
332 0b5c1ce8 Nathan Froyd
#define cpu_handle_mmu_fault cpu_mb_handle_mmu_fault
333 4acb54ba Edgar E. Iglesias
334 4acb54ba Edgar E. Iglesias
#if defined(CONFIG_USER_ONLY)
335 68cee38a Andreas Färber
static inline void cpu_clone_regs(CPUMBState *env, target_ulong newsp)
336 4acb54ba Edgar E. Iglesias
{
337 4acb54ba Edgar E. Iglesias
    if (newsp)
338 4acb54ba Edgar E. Iglesias
        env->regs[R_SP] = newsp;
339 4acb54ba Edgar E. Iglesias
    env->regs[3] = 0;
340 4acb54ba Edgar E. Iglesias
}
341 4acb54ba Edgar E. Iglesias
#endif
342 4acb54ba Edgar E. Iglesias
343 68cee38a Andreas Färber
static inline void cpu_set_tls(CPUMBState *env, target_ulong newtls)
344 4acb54ba Edgar E. Iglesias
{
345 a5b3bdcb Edgar E. Iglesias
    env->regs[21] = newtls;
346 4acb54ba Edgar E. Iglesias
}
347 4acb54ba Edgar E. Iglesias
348 68cee38a Andreas Färber
static inline int cpu_interrupts_enabled(CPUMBState *env)
349 4acb54ba Edgar E. Iglesias
{
350 4acb54ba Edgar E. Iglesias
    return env->sregs[SR_MSR] & MSR_IE;
351 4acb54ba Edgar E. Iglesias
}
352 4acb54ba Edgar E. Iglesias
353 022c62cb Paolo Bonzini
#include "exec/cpu-all.h"
354 4acb54ba Edgar E. Iglesias
355 68cee38a Andreas Färber
static inline target_ulong cpu_get_pc(CPUMBState *env)
356 4acb54ba Edgar E. Iglesias
{
357 4acb54ba Edgar E. Iglesias
    return env->sregs[SR_PC];
358 4acb54ba Edgar E. Iglesias
}
359 4acb54ba Edgar E. Iglesias
360 68cee38a Andreas Färber
static inline void cpu_get_tb_cpu_state(CPUMBState *env, target_ulong *pc,
361 4acb54ba Edgar E. Iglesias
                                        target_ulong *cs_base, int *flags)
362 4acb54ba Edgar E. Iglesias
{
363 4acb54ba Edgar E. Iglesias
    *pc = env->sregs[SR_PC];
364 4acb54ba Edgar E. Iglesias
    *cs_base = 0;
365 fd1dc858 Edgar E. Iglesias
    *flags = (env->iflags & IFLAGS_TB_MASK) |
366 fd1dc858 Edgar E. Iglesias
                 (env->sregs[SR_MSR] & (MSR_UM | MSR_VM | MSR_EE));
367 4acb54ba Edgar E. Iglesias
}
368 faed1c2a Edgar E. Iglesias
369 3c7b48b7 Paul Brook
#if !defined(CONFIG_USER_ONLY)
370 c658b94f Andreas Färber
void mb_cpu_unassigned_access(CPUState *cpu, hwaddr addr,
371 c658b94f Andreas Färber
                              bool is_write, bool is_exec, int is_asi,
372 c658b94f Andreas Färber
                              unsigned size);
373 4acb54ba Edgar E. Iglesias
#endif
374 f081c76c Blue Swirl
375 3993c6bd Andreas Färber
static inline bool cpu_has_work(CPUState *cpu)
376 f081c76c Blue Swirl
{
377 259186a7 Andreas Färber
    return cpu->interrupt_request & (CPU_INTERRUPT_HARD | CPU_INTERRUPT_NMI);
378 f081c76c Blue Swirl
}
379 f081c76c Blue Swirl
380 022c62cb Paolo Bonzini
#include "exec/exec-all.h"
381 f081c76c Blue Swirl
382 68cee38a Andreas Färber
static inline void cpu_pc_from_tb(CPUMBState *env, TranslationBlock *tb)
383 f081c76c Blue Swirl
{
384 f081c76c Blue Swirl
    env->sregs[SR_PC] = tb->pc;
385 f081c76c Blue Swirl
}
386 f081c76c Blue Swirl
387 3c7b48b7 Paul Brook
#endif