Statistics
| Branch: | Revision:

root / translate.c @ 2c1794c4

History | View | Annotate | Download (5.2 kB)

1 d19893da bellard
/*
2 d19893da bellard
 *  Host code generation
3 d19893da bellard
 * 
4 d19893da bellard
 *  Copyright (c) 2003 Fabrice Bellard
5 d19893da bellard
 *
6 d19893da bellard
 * This library is free software; you can redistribute it and/or
7 d19893da bellard
 * modify it under the terms of the GNU Lesser General Public
8 d19893da bellard
 * License as published by the Free Software Foundation; either
9 d19893da bellard
 * version 2 of the License, or (at your option) any later version.
10 d19893da bellard
 *
11 d19893da bellard
 * This library is distributed in the hope that it will be useful,
12 d19893da bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 d19893da bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 d19893da bellard
 * Lesser General Public License for more details.
15 d19893da bellard
 *
16 d19893da bellard
 * You should have received a copy of the GNU Lesser General Public
17 d19893da bellard
 * License along with this library; if not, write to the Free Software
18 d19893da bellard
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19 d19893da bellard
 */
20 d19893da bellard
#include <stdarg.h>
21 d19893da bellard
#include <stdlib.h>
22 d19893da bellard
#include <stdio.h>
23 d19893da bellard
#include <string.h>
24 d19893da bellard
#include <inttypes.h>
25 d19893da bellard
26 d19893da bellard
#include "config.h"
27 2054396a bellard
28 d19893da bellard
#define IN_OP_I386
29 2054396a bellard
#if defined(TARGET_I386)
30 2054396a bellard
#include "cpu-i386.h"
31 2054396a bellard
#define OPC_CPU_H "opc-i386.h"
32 2054396a bellard
#elif defined(TARGET_ARM)
33 2054396a bellard
#include "cpu-arm.h"
34 2054396a bellard
#define OPC_CPU_H "opc-arm.h"
35 2054396a bellard
#else
36 2054396a bellard
#error unsupported target CPU
37 2054396a bellard
#endif
38 2054396a bellard
39 d19893da bellard
#include "exec.h"
40 d19893da bellard
#include "disas.h"
41 d19893da bellard
42 d19893da bellard
enum {
43 d19893da bellard
#define DEF(s, n, copy_size) INDEX_op_ ## s,
44 2054396a bellard
#include OPC_CPU_H
45 d19893da bellard
#undef DEF
46 d19893da bellard
    NB_OPS,
47 d19893da bellard
};
48 d19893da bellard
49 d19893da bellard
#include "dyngen.h"
50 2054396a bellard
#if defined(TARGET_I386)
51 2054396a bellard
#include "op-i386.h"
52 2054396a bellard
#elif defined(TARGET_ARM)
53 2054396a bellard
#include "op-arm.h"
54 2054396a bellard
#else
55 2054396a bellard
#error unsupported target CPU
56 2054396a bellard
#endif
57 d19893da bellard
58 d19893da bellard
uint16_t gen_opc_buf[OPC_BUF_SIZE];
59 d19893da bellard
uint32_t gen_opparam_buf[OPPARAM_BUF_SIZE];
60 d19893da bellard
uint32_t gen_opc_pc[OPC_BUF_SIZE];
61 d19893da bellard
uint8_t gen_opc_instr_start[OPC_BUF_SIZE];
62 f76af4b3 bellard
#if defined(TARGET_I386)
63 f76af4b3 bellard
uint8_t gen_opc_cc_op[OPC_BUF_SIZE];
64 f76af4b3 bellard
#endif
65 d19893da bellard
66 d19893da bellard
#ifdef DEBUG_DISAS
67 d19893da bellard
static const char *op_str[] = {
68 d19893da bellard
#define DEF(s, n, copy_size) #s,
69 2054396a bellard
#include OPC_CPU_H
70 d19893da bellard
#undef DEF
71 d19893da bellard
};
72 d19893da bellard
73 d19893da bellard
static uint8_t op_nb_args[] = {
74 d19893da bellard
#define DEF(s, n, copy_size) n,
75 2054396a bellard
#include OPC_CPU_H
76 d19893da bellard
#undef DEF
77 d19893da bellard
};
78 d19893da bellard
79 d19893da bellard
void dump_ops(const uint16_t *opc_buf, const uint32_t *opparam_buf)
80 d19893da bellard
{
81 d19893da bellard
    const uint16_t *opc_ptr;
82 d19893da bellard
    const uint32_t *opparam_ptr;
83 d19893da bellard
    int c, n, i;
84 d19893da bellard
85 d19893da bellard
    opc_ptr = opc_buf;
86 d19893da bellard
    opparam_ptr = opparam_buf;
87 d19893da bellard
    for(;;) {
88 d19893da bellard
        c = *opc_ptr++;
89 d19893da bellard
        n = op_nb_args[c];
90 d19893da bellard
        fprintf(logfile, "0x%04x: %s", 
91 d19893da bellard
                (int)(opc_ptr - opc_buf - 1), op_str[c]);
92 d19893da bellard
        for(i = 0; i < n; i++) {
93 d19893da bellard
            fprintf(logfile, " 0x%x", opparam_ptr[i]);
94 d19893da bellard
        }
95 d19893da bellard
        fprintf(logfile, "\n");
96 d19893da bellard
        if (c == INDEX_op_end)
97 d19893da bellard
            break;
98 d19893da bellard
        opparam_ptr += n;
99 d19893da bellard
    }
100 d19893da bellard
}
101 d19893da bellard
102 d19893da bellard
#endif
103 d19893da bellard
104 d19893da bellard
/* return non zero if the very first instruction is invalid so that
105 d19893da bellard
   the virtual CPU can trigger an exception. 
106 d19893da bellard

107 d19893da bellard
   '*gen_code_size_ptr' contains the size of the generated code (host
108 d19893da bellard
   code).
109 d19893da bellard
*/
110 4c3a88a2 bellard
int cpu_gen_code(CPUState *env, TranslationBlock *tb,
111 d19893da bellard
                 int max_code_size, int *gen_code_size_ptr)
112 d19893da bellard
{
113 d19893da bellard
    uint8_t *gen_code_buf;
114 d19893da bellard
    int gen_code_size;
115 d19893da bellard
116 4c3a88a2 bellard
    if (gen_intermediate_code(env, tb) < 0)
117 d19893da bellard
        return -1;
118 d19893da bellard
119 d19893da bellard
    /* generate machine code */
120 d19893da bellard
    tb->tb_next_offset[0] = 0xffff;
121 d19893da bellard
    tb->tb_next_offset[1] = 0xffff;
122 d19893da bellard
    gen_code_buf = tb->tc_ptr;
123 d19893da bellard
    gen_code_size = dyngen_code(gen_code_buf, tb->tb_next_offset,
124 d19893da bellard
#ifdef USE_DIRECT_JUMP
125 d19893da bellard
                                tb->tb_jmp_offset,
126 d19893da bellard
#else
127 d19893da bellard
                                NULL,
128 d19893da bellard
#endif
129 d19893da bellard
                                gen_opc_buf, gen_opparam_buf);
130 d19893da bellard
    *gen_code_size_ptr = gen_code_size;
131 d19893da bellard
#ifdef DEBUG_DISAS
132 d19893da bellard
    if (loglevel) {
133 d19893da bellard
        fprintf(logfile, "OUT: [size=%d]\n", *gen_code_size_ptr);
134 d19893da bellard
        disas(logfile, gen_code_buf, *gen_code_size_ptr, 1, 0);
135 d19893da bellard
        fprintf(logfile, "\n");
136 d19893da bellard
        fflush(logfile);
137 d19893da bellard
    }
138 d19893da bellard
#endif
139 d19893da bellard
    return 0;
140 d19893da bellard
}
141 d19893da bellard
142 d19893da bellard
static const unsigned short opc_copy_size[] = {
143 d19893da bellard
#define DEF(s, n, copy_size) copy_size,
144 2054396a bellard
#include OPC_CPU_H
145 d19893da bellard
#undef DEF
146 d19893da bellard
};
147 d19893da bellard
148 f76af4b3 bellard
/* The cpu state corresponding to 'searched_pc' is restored. 
149 d19893da bellard
 */
150 f76af4b3 bellard
int cpu_restore_state(TranslationBlock *tb, 
151 f76af4b3 bellard
                      CPUState *env, unsigned long searched_pc)
152 d19893da bellard
{
153 d19893da bellard
    int j, c;
154 d19893da bellard
    unsigned long tc_ptr;
155 d19893da bellard
    uint16_t *opc_ptr;
156 d19893da bellard
157 4c3a88a2 bellard
    if (gen_intermediate_code_pc(env, tb) < 0)
158 d19893da bellard
        return -1;
159 d19893da bellard
    
160 d19893da bellard
    /* find opc index corresponding to search_pc */
161 d19893da bellard
    tc_ptr = (unsigned long)tb->tc_ptr;
162 d19893da bellard
    if (searched_pc < tc_ptr)
163 d19893da bellard
        return -1;
164 d19893da bellard
    j = 0;
165 d19893da bellard
    opc_ptr = gen_opc_buf;
166 d19893da bellard
    for(;;) {
167 d19893da bellard
        c = *opc_ptr;
168 d19893da bellard
        if (c == INDEX_op_end)
169 d19893da bellard
            return -1;
170 d19893da bellard
        tc_ptr += opc_copy_size[c];
171 d19893da bellard
        if (searched_pc < tc_ptr)
172 d19893da bellard
            break;
173 d19893da bellard
        opc_ptr++;
174 d19893da bellard
    }
175 d19893da bellard
    j = opc_ptr - gen_opc_buf;
176 d19893da bellard
    /* now find start of instruction before */
177 d19893da bellard
    while (gen_opc_instr_start[j] == 0)
178 d19893da bellard
        j--;
179 f76af4b3 bellard
#if defined(TARGET_I386)
180 f76af4b3 bellard
    {
181 f76af4b3 bellard
        int cc_op;
182 3c1cf9fa bellard
#ifdef DEBUG_DISAS
183 3c1cf9fa bellard
        if (loglevel) {
184 3c1cf9fa bellard
            int i;
185 6e0374f6 bellard
            fprintf(logfile, "RESTORE:\n");
186 3c1cf9fa bellard
            for(i=0;i<=j; i++) {
187 3c1cf9fa bellard
                if (gen_opc_instr_start[i]) {
188 6e0374f6 bellard
                    fprintf(logfile, "0x%04x: 0x%08x\n", i, gen_opc_pc[i]);
189 3c1cf9fa bellard
                }
190 3c1cf9fa bellard
            }
191 6e0374f6 bellard
            fprintf(logfile, "spc=0x%08lx j=0x%x eip=0x%lx cs_base=%lx\n", 
192 6e0374f6 bellard
                    searched_pc, j, gen_opc_pc[j] - tb->cs_base, tb->cs_base);
193 3c1cf9fa bellard
        }
194 3c1cf9fa bellard
#endif
195 f76af4b3 bellard
        env->eip = gen_opc_pc[j] - tb->cs_base;
196 f76af4b3 bellard
        cc_op = gen_opc_cc_op[j];
197 f76af4b3 bellard
        if (cc_op != CC_OP_DYNAMIC)
198 f76af4b3 bellard
            env->cc_op = cc_op;
199 f76af4b3 bellard
    }
200 f76af4b3 bellard
#elif defined(TARGET_ARM)
201 f76af4b3 bellard
    env->regs[15] = gen_opc_pc[j];
202 f76af4b3 bellard
#endif
203 d19893da bellard
    return 0;
204 d19893da bellard
}
205 d19893da bellard