Statistics
| Branch: | Revision:

root / hw / arm / musicpal.c @ 2c62f08d

History | View | Annotate | Download (47.1 kB)

1 24859b68 balrog
/*
2 24859b68 balrog
 * Marvell MV88W8618 / Freecom MusicPal emulation.
3 24859b68 balrog
 *
4 24859b68 balrog
 * Copyright (c) 2008 Jan Kiszka
5 24859b68 balrog
 *
6 8e31bf38 Matthew Fernandez
 * This code is licensed under the GNU GPL v2.
7 6b620ca3 Paolo Bonzini
 *
8 6b620ca3 Paolo Bonzini
 * Contributions after 2012-01-13 are licensed under the terms of the
9 6b620ca3 Paolo Bonzini
 * GNU GPL, version 2 or (at your option) any later version.
10 24859b68 balrog
 */
11 24859b68 balrog
12 83c9f4ca Paolo Bonzini
#include "hw/sysbus.h"
13 bd2be150 Peter Maydell
#include "hw/arm/arm.h"
14 bd2be150 Peter Maydell
#include "hw/devices.h"
15 1422e32d Paolo Bonzini
#include "net/net.h"
16 9c17d615 Paolo Bonzini
#include "sysemu/sysemu.h"
17 83c9f4ca Paolo Bonzini
#include "hw/boards.h"
18 0d09e41a Paolo Bonzini
#include "hw/char/serial.h"
19 1de7afc9 Paolo Bonzini
#include "qemu/timer.h"
20 83c9f4ca Paolo Bonzini
#include "hw/ptimer.h"
21 737e150e Paolo Bonzini
#include "block/block.h"
22 0d09e41a Paolo Bonzini
#include "hw/block/flash.h"
23 28ecbaee Paolo Bonzini
#include "ui/console.h"
24 0d09e41a Paolo Bonzini
#include "hw/i2c/i2c.h"
25 9c17d615 Paolo Bonzini
#include "sysemu/blockdev.h"
26 022c62cb Paolo Bonzini
#include "exec/address-spaces.h"
27 28ecbaee Paolo Bonzini
#include "ui/pixel_ops.h"
28 24859b68 balrog
29 718ec0be malc
#define MP_MISC_BASE            0x80002000
30 718ec0be malc
#define MP_MISC_SIZE            0x00001000
31 718ec0be malc
32 24859b68 balrog
#define MP_ETH_BASE             0x80008000
33 24859b68 balrog
#define MP_ETH_SIZE             0x00001000
34 24859b68 balrog
35 718ec0be malc
#define MP_WLAN_BASE            0x8000C000
36 718ec0be malc
#define MP_WLAN_SIZE            0x00000800
37 718ec0be malc
38 24859b68 balrog
#define MP_UART1_BASE           0x8000C840
39 24859b68 balrog
#define MP_UART2_BASE           0x8000C940
40 24859b68 balrog
41 718ec0be malc
#define MP_GPIO_BASE            0x8000D000
42 718ec0be malc
#define MP_GPIO_SIZE            0x00001000
43 718ec0be malc
44 24859b68 balrog
#define MP_FLASHCFG_BASE        0x90006000
45 24859b68 balrog
#define MP_FLASHCFG_SIZE        0x00001000
46 24859b68 balrog
47 24859b68 balrog
#define MP_AUDIO_BASE           0x90007000
48 24859b68 balrog
49 24859b68 balrog
#define MP_PIC_BASE             0x90008000
50 24859b68 balrog
#define MP_PIC_SIZE             0x00001000
51 24859b68 balrog
52 24859b68 balrog
#define MP_PIT_BASE             0x90009000
53 24859b68 balrog
#define MP_PIT_SIZE             0x00001000
54 24859b68 balrog
55 24859b68 balrog
#define MP_LCD_BASE             0x9000c000
56 24859b68 balrog
#define MP_LCD_SIZE             0x00001000
57 24859b68 balrog
58 24859b68 balrog
#define MP_SRAM_BASE            0xC0000000
59 24859b68 balrog
#define MP_SRAM_SIZE            0x00020000
60 24859b68 balrog
61 24859b68 balrog
#define MP_RAM_DEFAULT_SIZE     32*1024*1024
62 24859b68 balrog
#define MP_FLASH_SIZE_MAX       32*1024*1024
63 24859b68 balrog
64 24859b68 balrog
#define MP_TIMER1_IRQ           4
65 b47b50fa Paul Brook
#define MP_TIMER2_IRQ           5
66 b47b50fa Paul Brook
#define MP_TIMER3_IRQ           6
67 24859b68 balrog
#define MP_TIMER4_IRQ           7
68 24859b68 balrog
#define MP_EHCI_IRQ             8
69 24859b68 balrog
#define MP_ETH_IRQ              9
70 24859b68 balrog
#define MP_UART1_IRQ            11
71 24859b68 balrog
#define MP_UART2_IRQ            11
72 24859b68 balrog
#define MP_GPIO_IRQ             12
73 24859b68 balrog
#define MP_RTC_IRQ              28
74 24859b68 balrog
#define MP_AUDIO_IRQ            30
75 24859b68 balrog
76 24859b68 balrog
/* Wolfson 8750 I2C address */
77 64258229 Jan Kiszka
#define MP_WM_ADDR              0x1A
78 24859b68 balrog
79 24859b68 balrog
/* Ethernet register offsets */
80 24859b68 balrog
#define MP_ETH_SMIR             0x010
81 24859b68 balrog
#define MP_ETH_PCXR             0x408
82 24859b68 balrog
#define MP_ETH_SDCMR            0x448
83 24859b68 balrog
#define MP_ETH_ICR              0x450
84 24859b68 balrog
#define MP_ETH_IMR              0x458
85 24859b68 balrog
#define MP_ETH_FRDP0            0x480
86 24859b68 balrog
#define MP_ETH_FRDP1            0x484
87 24859b68 balrog
#define MP_ETH_FRDP2            0x488
88 24859b68 balrog
#define MP_ETH_FRDP3            0x48C
89 24859b68 balrog
#define MP_ETH_CRDP0            0x4A0
90 24859b68 balrog
#define MP_ETH_CRDP1            0x4A4
91 24859b68 balrog
#define MP_ETH_CRDP2            0x4A8
92 24859b68 balrog
#define MP_ETH_CRDP3            0x4AC
93 24859b68 balrog
#define MP_ETH_CTDP0            0x4E0
94 24859b68 balrog
#define MP_ETH_CTDP1            0x4E4
95 24859b68 balrog
#define MP_ETH_CTDP2            0x4E8
96 24859b68 balrog
#define MP_ETH_CTDP3            0x4EC
97 24859b68 balrog
98 24859b68 balrog
/* MII PHY access */
99 24859b68 balrog
#define MP_ETH_SMIR_DATA        0x0000FFFF
100 24859b68 balrog
#define MP_ETH_SMIR_ADDR        0x03FF0000
101 24859b68 balrog
#define MP_ETH_SMIR_OPCODE      (1 << 26) /* Read value */
102 24859b68 balrog
#define MP_ETH_SMIR_RDVALID     (1 << 27)
103 24859b68 balrog
104 24859b68 balrog
/* PHY registers */
105 24859b68 balrog
#define MP_ETH_PHY1_BMSR        0x00210000
106 24859b68 balrog
#define MP_ETH_PHY1_PHYSID1     0x00410000
107 24859b68 balrog
#define MP_ETH_PHY1_PHYSID2     0x00610000
108 24859b68 balrog
109 24859b68 balrog
#define MP_PHY_BMSR_LINK        0x0004
110 24859b68 balrog
#define MP_PHY_BMSR_AUTONEG     0x0008
111 24859b68 balrog
112 24859b68 balrog
#define MP_PHY_88E3015          0x01410E20
113 24859b68 balrog
114 24859b68 balrog
/* TX descriptor status */
115 24859b68 balrog
#define MP_ETH_TX_OWN           (1 << 31)
116 24859b68 balrog
117 24859b68 balrog
/* RX descriptor status */
118 24859b68 balrog
#define MP_ETH_RX_OWN           (1 << 31)
119 24859b68 balrog
120 24859b68 balrog
/* Interrupt cause/mask bits */
121 24859b68 balrog
#define MP_ETH_IRQ_RX_BIT       0
122 24859b68 balrog
#define MP_ETH_IRQ_RX           (1 << MP_ETH_IRQ_RX_BIT)
123 24859b68 balrog
#define MP_ETH_IRQ_TXHI_BIT     2
124 24859b68 balrog
#define MP_ETH_IRQ_TXLO_BIT     3
125 24859b68 balrog
126 24859b68 balrog
/* Port config bits */
127 24859b68 balrog
#define MP_ETH_PCXR_2BSM_BIT    28 /* 2-byte incoming suffix */
128 24859b68 balrog
129 24859b68 balrog
/* SDMA command bits */
130 24859b68 balrog
#define MP_ETH_CMD_TXHI         (1 << 23)
131 24859b68 balrog
#define MP_ETH_CMD_TXLO         (1 << 22)
132 24859b68 balrog
133 24859b68 balrog
typedef struct mv88w8618_tx_desc {
134 24859b68 balrog
    uint32_t cmdstat;
135 24859b68 balrog
    uint16_t res;
136 24859b68 balrog
    uint16_t bytes;
137 24859b68 balrog
    uint32_t buffer;
138 24859b68 balrog
    uint32_t next;
139 24859b68 balrog
} mv88w8618_tx_desc;
140 24859b68 balrog
141 24859b68 balrog
typedef struct mv88w8618_rx_desc {
142 24859b68 balrog
    uint32_t cmdstat;
143 24859b68 balrog
    uint16_t bytes;
144 24859b68 balrog
    uint16_t buffer_size;
145 24859b68 balrog
    uint32_t buffer;
146 24859b68 balrog
    uint32_t next;
147 24859b68 balrog
} mv88w8618_rx_desc;
148 24859b68 balrog
149 24859b68 balrog
typedef struct mv88w8618_eth_state {
150 b47b50fa Paul Brook
    SysBusDevice busdev;
151 19b4a424 Avi Kivity
    MemoryRegion iomem;
152 24859b68 balrog
    qemu_irq irq;
153 24859b68 balrog
    uint32_t smir;
154 24859b68 balrog
    uint32_t icr;
155 24859b68 balrog
    uint32_t imr;
156 b946a153 aliguori
    int mmio_index;
157 d5b61ddd Jan Kiszka
    uint32_t vlan_header;
158 930c8682 pbrook
    uint32_t tx_queue[2];
159 930c8682 pbrook
    uint32_t rx_queue[4];
160 930c8682 pbrook
    uint32_t frx_queue[4];
161 930c8682 pbrook
    uint32_t cur_rx[4];
162 3a94dd18 Mark McLoughlin
    NICState *nic;
163 4c91cd28 Gerd Hoffmann
    NICConf conf;
164 24859b68 balrog
} mv88w8618_eth_state;
165 24859b68 balrog
166 930c8682 pbrook
static void eth_rx_desc_put(uint32_t addr, mv88w8618_rx_desc *desc)
167 930c8682 pbrook
{
168 930c8682 pbrook
    cpu_to_le32s(&desc->cmdstat);
169 930c8682 pbrook
    cpu_to_le16s(&desc->bytes);
170 930c8682 pbrook
    cpu_to_le16s(&desc->buffer_size);
171 930c8682 pbrook
    cpu_to_le32s(&desc->buffer);
172 930c8682 pbrook
    cpu_to_le32s(&desc->next);
173 930c8682 pbrook
    cpu_physical_memory_write(addr, (void *)desc, sizeof(*desc));
174 930c8682 pbrook
}
175 930c8682 pbrook
176 930c8682 pbrook
static void eth_rx_desc_get(uint32_t addr, mv88w8618_rx_desc *desc)
177 930c8682 pbrook
{
178 930c8682 pbrook
    cpu_physical_memory_read(addr, (void *)desc, sizeof(*desc));
179 930c8682 pbrook
    le32_to_cpus(&desc->cmdstat);
180 930c8682 pbrook
    le16_to_cpus(&desc->bytes);
181 930c8682 pbrook
    le16_to_cpus(&desc->buffer_size);
182 930c8682 pbrook
    le32_to_cpus(&desc->buffer);
183 930c8682 pbrook
    le32_to_cpus(&desc->next);
184 930c8682 pbrook
}
185 930c8682 pbrook
186 4e68f7a0 Stefan Hajnoczi
static int eth_can_receive(NetClientState *nc)
187 24859b68 balrog
{
188 24859b68 balrog
    return 1;
189 24859b68 balrog
}
190 24859b68 balrog
191 4e68f7a0 Stefan Hajnoczi
static ssize_t eth_receive(NetClientState *nc, const uint8_t *buf, size_t size)
192 24859b68 balrog
{
193 cc1f0f45 Jason Wang
    mv88w8618_eth_state *s = qemu_get_nic_opaque(nc);
194 930c8682 pbrook
    uint32_t desc_addr;
195 930c8682 pbrook
    mv88w8618_rx_desc desc;
196 24859b68 balrog
    int i;
197 24859b68 balrog
198 24859b68 balrog
    for (i = 0; i < 4; i++) {
199 930c8682 pbrook
        desc_addr = s->cur_rx[i];
200 49fedd0d Jan Kiszka
        if (!desc_addr) {
201 24859b68 balrog
            continue;
202 49fedd0d Jan Kiszka
        }
203 24859b68 balrog
        do {
204 930c8682 pbrook
            eth_rx_desc_get(desc_addr, &desc);
205 930c8682 pbrook
            if ((desc.cmdstat & MP_ETH_RX_OWN) && desc.buffer_size >= size) {
206 930c8682 pbrook
                cpu_physical_memory_write(desc.buffer + s->vlan_header,
207 930c8682 pbrook
                                          buf, size);
208 930c8682 pbrook
                desc.bytes = size + s->vlan_header;
209 930c8682 pbrook
                desc.cmdstat &= ~MP_ETH_RX_OWN;
210 930c8682 pbrook
                s->cur_rx[i] = desc.next;
211 24859b68 balrog
212 24859b68 balrog
                s->icr |= MP_ETH_IRQ_RX;
213 49fedd0d Jan Kiszka
                if (s->icr & s->imr) {
214 24859b68 balrog
                    qemu_irq_raise(s->irq);
215 49fedd0d Jan Kiszka
                }
216 930c8682 pbrook
                eth_rx_desc_put(desc_addr, &desc);
217 4f1c942b Mark McLoughlin
                return size;
218 24859b68 balrog
            }
219 930c8682 pbrook
            desc_addr = desc.next;
220 930c8682 pbrook
        } while (desc_addr != s->rx_queue[i]);
221 24859b68 balrog
    }
222 4f1c942b Mark McLoughlin
    return size;
223 24859b68 balrog
}
224 24859b68 balrog
225 930c8682 pbrook
static void eth_tx_desc_put(uint32_t addr, mv88w8618_tx_desc *desc)
226 930c8682 pbrook
{
227 930c8682 pbrook
    cpu_to_le32s(&desc->cmdstat);
228 930c8682 pbrook
    cpu_to_le16s(&desc->res);
229 930c8682 pbrook
    cpu_to_le16s(&desc->bytes);
230 930c8682 pbrook
    cpu_to_le32s(&desc->buffer);
231 930c8682 pbrook
    cpu_to_le32s(&desc->next);
232 930c8682 pbrook
    cpu_physical_memory_write(addr, (void *)desc, sizeof(*desc));
233 930c8682 pbrook
}
234 930c8682 pbrook
235 930c8682 pbrook
static void eth_tx_desc_get(uint32_t addr, mv88w8618_tx_desc *desc)
236 930c8682 pbrook
{
237 930c8682 pbrook
    cpu_physical_memory_read(addr, (void *)desc, sizeof(*desc));
238 930c8682 pbrook
    le32_to_cpus(&desc->cmdstat);
239 930c8682 pbrook
    le16_to_cpus(&desc->res);
240 930c8682 pbrook
    le16_to_cpus(&desc->bytes);
241 930c8682 pbrook
    le32_to_cpus(&desc->buffer);
242 930c8682 pbrook
    le32_to_cpus(&desc->next);
243 930c8682 pbrook
}
244 930c8682 pbrook
245 24859b68 balrog
static void eth_send(mv88w8618_eth_state *s, int queue_index)
246 24859b68 balrog
{
247 930c8682 pbrook
    uint32_t desc_addr = s->tx_queue[queue_index];
248 930c8682 pbrook
    mv88w8618_tx_desc desc;
249 07b064e9 Jan Kiszka
    uint32_t next_desc;
250 930c8682 pbrook
    uint8_t buf[2048];
251 930c8682 pbrook
    int len;
252 930c8682 pbrook
253 24859b68 balrog
    do {
254 930c8682 pbrook
        eth_tx_desc_get(desc_addr, &desc);
255 07b064e9 Jan Kiszka
        next_desc = desc.next;
256 930c8682 pbrook
        if (desc.cmdstat & MP_ETH_TX_OWN) {
257 930c8682 pbrook
            len = desc.bytes;
258 930c8682 pbrook
            if (len < 2048) {
259 930c8682 pbrook
                cpu_physical_memory_read(desc.buffer, buf, len);
260 b356f76d Jason Wang
                qemu_send_packet(qemu_get_queue(s->nic), buf, len);
261 930c8682 pbrook
            }
262 930c8682 pbrook
            desc.cmdstat &= ~MP_ETH_TX_OWN;
263 24859b68 balrog
            s->icr |= 1 << (MP_ETH_IRQ_TXLO_BIT - queue_index);
264 930c8682 pbrook
            eth_tx_desc_put(desc_addr, &desc);
265 24859b68 balrog
        }
266 07b064e9 Jan Kiszka
        desc_addr = next_desc;
267 930c8682 pbrook
    } while (desc_addr != s->tx_queue[queue_index]);
268 24859b68 balrog
}
269 24859b68 balrog
270 a8170e5e Avi Kivity
static uint64_t mv88w8618_eth_read(void *opaque, hwaddr offset,
271 19b4a424 Avi Kivity
                                   unsigned size)
272 24859b68 balrog
{
273 24859b68 balrog
    mv88w8618_eth_state *s = opaque;
274 24859b68 balrog
275 24859b68 balrog
    switch (offset) {
276 24859b68 balrog
    case MP_ETH_SMIR:
277 24859b68 balrog
        if (s->smir & MP_ETH_SMIR_OPCODE) {
278 24859b68 balrog
            switch (s->smir & MP_ETH_SMIR_ADDR) {
279 24859b68 balrog
            case MP_ETH_PHY1_BMSR:
280 24859b68 balrog
                return MP_PHY_BMSR_LINK | MP_PHY_BMSR_AUTONEG |
281 24859b68 balrog
                       MP_ETH_SMIR_RDVALID;
282 24859b68 balrog
            case MP_ETH_PHY1_PHYSID1:
283 24859b68 balrog
                return (MP_PHY_88E3015 >> 16) | MP_ETH_SMIR_RDVALID;
284 24859b68 balrog
            case MP_ETH_PHY1_PHYSID2:
285 24859b68 balrog
                return (MP_PHY_88E3015 & 0xFFFF) | MP_ETH_SMIR_RDVALID;
286 24859b68 balrog
            default:
287 24859b68 balrog
                return MP_ETH_SMIR_RDVALID;
288 24859b68 balrog
            }
289 24859b68 balrog
        }
290 24859b68 balrog
        return 0;
291 24859b68 balrog
292 24859b68 balrog
    case MP_ETH_ICR:
293 24859b68 balrog
        return s->icr;
294 24859b68 balrog
295 24859b68 balrog
    case MP_ETH_IMR:
296 24859b68 balrog
        return s->imr;
297 24859b68 balrog
298 24859b68 balrog
    case MP_ETH_FRDP0 ... MP_ETH_FRDP3:
299 930c8682 pbrook
        return s->frx_queue[(offset - MP_ETH_FRDP0)/4];
300 24859b68 balrog
301 24859b68 balrog
    case MP_ETH_CRDP0 ... MP_ETH_CRDP3:
302 930c8682 pbrook
        return s->rx_queue[(offset - MP_ETH_CRDP0)/4];
303 24859b68 balrog
304 24859b68 balrog
    case MP_ETH_CTDP0 ... MP_ETH_CTDP3:
305 930c8682 pbrook
        return s->tx_queue[(offset - MP_ETH_CTDP0)/4];
306 24859b68 balrog
307 24859b68 balrog
    default:
308 24859b68 balrog
        return 0;
309 24859b68 balrog
    }
310 24859b68 balrog
}
311 24859b68 balrog
312 a8170e5e Avi Kivity
static void mv88w8618_eth_write(void *opaque, hwaddr offset,
313 19b4a424 Avi Kivity
                                uint64_t value, unsigned size)
314 24859b68 balrog
{
315 24859b68 balrog
    mv88w8618_eth_state *s = opaque;
316 24859b68 balrog
317 24859b68 balrog
    switch (offset) {
318 24859b68 balrog
    case MP_ETH_SMIR:
319 24859b68 balrog
        s->smir = value;
320 24859b68 balrog
        break;
321 24859b68 balrog
322 24859b68 balrog
    case MP_ETH_PCXR:
323 24859b68 balrog
        s->vlan_header = ((value >> MP_ETH_PCXR_2BSM_BIT) & 1) * 2;
324 24859b68 balrog
        break;
325 24859b68 balrog
326 24859b68 balrog
    case MP_ETH_SDCMR:
327 49fedd0d Jan Kiszka
        if (value & MP_ETH_CMD_TXHI) {
328 24859b68 balrog
            eth_send(s, 1);
329 49fedd0d Jan Kiszka
        }
330 49fedd0d Jan Kiszka
        if (value & MP_ETH_CMD_TXLO) {
331 24859b68 balrog
            eth_send(s, 0);
332 49fedd0d Jan Kiszka
        }
333 49fedd0d Jan Kiszka
        if (value & (MP_ETH_CMD_TXHI | MP_ETH_CMD_TXLO) && s->icr & s->imr) {
334 24859b68 balrog
            qemu_irq_raise(s->irq);
335 49fedd0d Jan Kiszka
        }
336 24859b68 balrog
        break;
337 24859b68 balrog
338 24859b68 balrog
    case MP_ETH_ICR:
339 24859b68 balrog
        s->icr &= value;
340 24859b68 balrog
        break;
341 24859b68 balrog
342 24859b68 balrog
    case MP_ETH_IMR:
343 24859b68 balrog
        s->imr = value;
344 49fedd0d Jan Kiszka
        if (s->icr & s->imr) {
345 24859b68 balrog
            qemu_irq_raise(s->irq);
346 49fedd0d Jan Kiszka
        }
347 24859b68 balrog
        break;
348 24859b68 balrog
349 24859b68 balrog
    case MP_ETH_FRDP0 ... MP_ETH_FRDP3:
350 930c8682 pbrook
        s->frx_queue[(offset - MP_ETH_FRDP0)/4] = value;
351 24859b68 balrog
        break;
352 24859b68 balrog
353 24859b68 balrog
    case MP_ETH_CRDP0 ... MP_ETH_CRDP3:
354 24859b68 balrog
        s->rx_queue[(offset - MP_ETH_CRDP0)/4] =
355 930c8682 pbrook
            s->cur_rx[(offset - MP_ETH_CRDP0)/4] = value;
356 24859b68 balrog
        break;
357 24859b68 balrog
358 24859b68 balrog
    case MP_ETH_CTDP0 ... MP_ETH_CTDP3:
359 930c8682 pbrook
        s->tx_queue[(offset - MP_ETH_CTDP0)/4] = value;
360 24859b68 balrog
        break;
361 24859b68 balrog
    }
362 24859b68 balrog
}
363 24859b68 balrog
364 19b4a424 Avi Kivity
static const MemoryRegionOps mv88w8618_eth_ops = {
365 19b4a424 Avi Kivity
    .read = mv88w8618_eth_read,
366 19b4a424 Avi Kivity
    .write = mv88w8618_eth_write,
367 19b4a424 Avi Kivity
    .endianness = DEVICE_NATIVE_ENDIAN,
368 24859b68 balrog
};
369 24859b68 balrog
370 4e68f7a0 Stefan Hajnoczi
static void eth_cleanup(NetClientState *nc)
371 b946a153 aliguori
{
372 cc1f0f45 Jason Wang
    mv88w8618_eth_state *s = qemu_get_nic_opaque(nc);
373 b946a153 aliguori
374 3a94dd18 Mark McLoughlin
    s->nic = NULL;
375 b946a153 aliguori
}
376 b946a153 aliguori
377 3a94dd18 Mark McLoughlin
static NetClientInfo net_mv88w8618_info = {
378 2be64a68 Laszlo Ersek
    .type = NET_CLIENT_OPTIONS_KIND_NIC,
379 3a94dd18 Mark McLoughlin
    .size = sizeof(NICState),
380 3a94dd18 Mark McLoughlin
    .can_receive = eth_can_receive,
381 3a94dd18 Mark McLoughlin
    .receive = eth_receive,
382 3a94dd18 Mark McLoughlin
    .cleanup = eth_cleanup,
383 3a94dd18 Mark McLoughlin
};
384 3a94dd18 Mark McLoughlin
385 81a322d4 Gerd Hoffmann
static int mv88w8618_eth_init(SysBusDevice *dev)
386 24859b68 balrog
{
387 b47b50fa Paul Brook
    mv88w8618_eth_state *s = FROM_SYSBUS(mv88w8618_eth_state, dev);
388 0ae18cee aliguori
389 b47b50fa Paul Brook
    sysbus_init_irq(dev, &s->irq);
390 3a94dd18 Mark McLoughlin
    s->nic = qemu_new_nic(&net_mv88w8618_info, &s->conf,
391 f79f2bfc Anthony Liguori
                          object_get_typename(OBJECT(dev)), dev->qdev.id, s);
392 19b4a424 Avi Kivity
    memory_region_init_io(&s->iomem, &mv88w8618_eth_ops, s, "mv88w8618-eth",
393 19b4a424 Avi Kivity
                          MP_ETH_SIZE);
394 750ecd44 Avi Kivity
    sysbus_init_mmio(dev, &s->iomem);
395 81a322d4 Gerd Hoffmann
    return 0;
396 24859b68 balrog
}
397 24859b68 balrog
398 d5b61ddd Jan Kiszka
static const VMStateDescription mv88w8618_eth_vmsd = {
399 d5b61ddd Jan Kiszka
    .name = "mv88w8618_eth",
400 d5b61ddd Jan Kiszka
    .version_id = 1,
401 d5b61ddd Jan Kiszka
    .minimum_version_id = 1,
402 d5b61ddd Jan Kiszka
    .minimum_version_id_old = 1,
403 d5b61ddd Jan Kiszka
    .fields = (VMStateField[]) {
404 d5b61ddd Jan Kiszka
        VMSTATE_UINT32(smir, mv88w8618_eth_state),
405 d5b61ddd Jan Kiszka
        VMSTATE_UINT32(icr, mv88w8618_eth_state),
406 d5b61ddd Jan Kiszka
        VMSTATE_UINT32(imr, mv88w8618_eth_state),
407 d5b61ddd Jan Kiszka
        VMSTATE_UINT32(vlan_header, mv88w8618_eth_state),
408 d5b61ddd Jan Kiszka
        VMSTATE_UINT32_ARRAY(tx_queue, mv88w8618_eth_state, 2),
409 d5b61ddd Jan Kiszka
        VMSTATE_UINT32_ARRAY(rx_queue, mv88w8618_eth_state, 4),
410 d5b61ddd Jan Kiszka
        VMSTATE_UINT32_ARRAY(frx_queue, mv88w8618_eth_state, 4),
411 d5b61ddd Jan Kiszka
        VMSTATE_UINT32_ARRAY(cur_rx, mv88w8618_eth_state, 4),
412 d5b61ddd Jan Kiszka
        VMSTATE_END_OF_LIST()
413 d5b61ddd Jan Kiszka
    }
414 d5b61ddd Jan Kiszka
};
415 d5b61ddd Jan Kiszka
416 999e12bb Anthony Liguori
static Property mv88w8618_eth_properties[] = {
417 999e12bb Anthony Liguori
    DEFINE_NIC_PROPERTIES(mv88w8618_eth_state, conf),
418 999e12bb Anthony Liguori
    DEFINE_PROP_END_OF_LIST(),
419 999e12bb Anthony Liguori
};
420 999e12bb Anthony Liguori
421 999e12bb Anthony Liguori
static void mv88w8618_eth_class_init(ObjectClass *klass, void *data)
422 999e12bb Anthony Liguori
{
423 39bffca2 Anthony Liguori
    DeviceClass *dc = DEVICE_CLASS(klass);
424 999e12bb Anthony Liguori
    SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
425 999e12bb Anthony Liguori
426 999e12bb Anthony Liguori
    k->init = mv88w8618_eth_init;
427 39bffca2 Anthony Liguori
    dc->vmsd = &mv88w8618_eth_vmsd;
428 39bffca2 Anthony Liguori
    dc->props = mv88w8618_eth_properties;
429 999e12bb Anthony Liguori
}
430 999e12bb Anthony Liguori
431 8c43a6f0 Andreas Färber
static const TypeInfo mv88w8618_eth_info = {
432 39bffca2 Anthony Liguori
    .name          = "mv88w8618_eth",
433 39bffca2 Anthony Liguori
    .parent        = TYPE_SYS_BUS_DEVICE,
434 39bffca2 Anthony Liguori
    .instance_size = sizeof(mv88w8618_eth_state),
435 39bffca2 Anthony Liguori
    .class_init    = mv88w8618_eth_class_init,
436 d5b61ddd Jan Kiszka
};
437 d5b61ddd Jan Kiszka
438 24859b68 balrog
/* LCD register offsets */
439 24859b68 balrog
#define MP_LCD_IRQCTRL          0x180
440 24859b68 balrog
#define MP_LCD_IRQSTAT          0x184
441 24859b68 balrog
#define MP_LCD_SPICTRL          0x1ac
442 24859b68 balrog
#define MP_LCD_INST             0x1bc
443 24859b68 balrog
#define MP_LCD_DATA             0x1c0
444 24859b68 balrog
445 24859b68 balrog
/* Mode magics */
446 24859b68 balrog
#define MP_LCD_SPI_DATA         0x00100011
447 24859b68 balrog
#define MP_LCD_SPI_CMD          0x00104011
448 24859b68 balrog
#define MP_LCD_SPI_INVALID      0x00000000
449 24859b68 balrog
450 24859b68 balrog
/* Commmands */
451 24859b68 balrog
#define MP_LCD_INST_SETPAGE0    0xB0
452 24859b68 balrog
/* ... */
453 24859b68 balrog
#define MP_LCD_INST_SETPAGE7    0xB7
454 24859b68 balrog
455 24859b68 balrog
#define MP_LCD_TEXTCOLOR        0xe0e0ff /* RRGGBB */
456 24859b68 balrog
457 24859b68 balrog
typedef struct musicpal_lcd_state {
458 b47b50fa Paul Brook
    SysBusDevice busdev;
459 19b4a424 Avi Kivity
    MemoryRegion iomem;
460 343ec8e4 Benoit Canet
    uint32_t brightness;
461 24859b68 balrog
    uint32_t mode;
462 24859b68 balrog
    uint32_t irqctrl;
463 d5b61ddd Jan Kiszka
    uint32_t page;
464 d5b61ddd Jan Kiszka
    uint32_t page_off;
465 c78f7137 Gerd Hoffmann
    QemuConsole *con;
466 24859b68 balrog
    uint8_t video_ram[128*64/8];
467 24859b68 balrog
} musicpal_lcd_state;
468 24859b68 balrog
469 343ec8e4 Benoit Canet
static uint8_t scale_lcd_color(musicpal_lcd_state *s, uint8_t col)
470 24859b68 balrog
{
471 343ec8e4 Benoit Canet
    switch (s->brightness) {
472 343ec8e4 Benoit Canet
    case 7:
473 343ec8e4 Benoit Canet
        return col;
474 343ec8e4 Benoit Canet
    case 0:
475 24859b68 balrog
        return 0;
476 24859b68 balrog
    default:
477 343ec8e4 Benoit Canet
        return (col * s->brightness) / 7;
478 24859b68 balrog
    }
479 24859b68 balrog
}
480 24859b68 balrog
481 0266f2c7 balrog
#define SET_LCD_PIXEL(depth, type) \
482 0266f2c7 balrog
static inline void glue(set_lcd_pixel, depth) \
483 0266f2c7 balrog
        (musicpal_lcd_state *s, int x, int y, type col) \
484 0266f2c7 balrog
{ \
485 0266f2c7 balrog
    int dx, dy; \
486 c78f7137 Gerd Hoffmann
    DisplaySurface *surface = qemu_console_surface(s->con); \
487 c78f7137 Gerd Hoffmann
    type *pixel = &((type *) surface_data(surface))[(y * 128 * 3 + x) * 3]; \
488 0266f2c7 balrog
\
489 0266f2c7 balrog
    for (dy = 0; dy < 3; dy++, pixel += 127 * 3) \
490 0266f2c7 balrog
        for (dx = 0; dx < 3; dx++, pixel++) \
491 0266f2c7 balrog
            *pixel = col; \
492 24859b68 balrog
}
493 0266f2c7 balrog
SET_LCD_PIXEL(8, uint8_t)
494 0266f2c7 balrog
SET_LCD_PIXEL(16, uint16_t)
495 0266f2c7 balrog
SET_LCD_PIXEL(32, uint32_t)
496 0266f2c7 balrog
497 24859b68 balrog
static void lcd_refresh(void *opaque)
498 24859b68 balrog
{
499 24859b68 balrog
    musicpal_lcd_state *s = opaque;
500 c78f7137 Gerd Hoffmann
    DisplaySurface *surface = qemu_console_surface(s->con);
501 0266f2c7 balrog
    int x, y, col;
502 24859b68 balrog
503 c78f7137 Gerd Hoffmann
    switch (surface_bits_per_pixel(surface)) {
504 0266f2c7 balrog
    case 0:
505 0266f2c7 balrog
        return;
506 0266f2c7 balrog
#define LCD_REFRESH(depth, func) \
507 0266f2c7 balrog
    case depth: \
508 343ec8e4 Benoit Canet
        col = func(scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 16) & 0xff), \
509 343ec8e4 Benoit Canet
                   scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 8) & 0xff), \
510 343ec8e4 Benoit Canet
                   scale_lcd_color(s, MP_LCD_TEXTCOLOR & 0xff)); \
511 49fedd0d Jan Kiszka
        for (x = 0; x < 128; x++) { \
512 49fedd0d Jan Kiszka
            for (y = 0; y < 64; y++) { \
513 49fedd0d Jan Kiszka
                if (s->video_ram[x + (y/8)*128] & (1 << (y % 8))) { \
514 0266f2c7 balrog
                    glue(set_lcd_pixel, depth)(s, x, y, col); \
515 49fedd0d Jan Kiszka
                } else { \
516 0266f2c7 balrog
                    glue(set_lcd_pixel, depth)(s, x, y, 0); \
517 49fedd0d Jan Kiszka
                } \
518 49fedd0d Jan Kiszka
            } \
519 49fedd0d Jan Kiszka
        } \
520 0266f2c7 balrog
        break;
521 0266f2c7 balrog
    LCD_REFRESH(8, rgb_to_pixel8)
522 0266f2c7 balrog
    LCD_REFRESH(16, rgb_to_pixel16)
523 c78f7137 Gerd Hoffmann
    LCD_REFRESH(32, (is_surface_bgr(surface) ?
524 bf9b48af aliguori
                     rgb_to_pixel32bgr : rgb_to_pixel32))
525 0266f2c7 balrog
    default:
526 2ac71179 Paul Brook
        hw_error("unsupported colour depth %i\n",
527 c78f7137 Gerd Hoffmann
                 surface_bits_per_pixel(surface));
528 0266f2c7 balrog
    }
529 24859b68 balrog
530 c78f7137 Gerd Hoffmann
    dpy_gfx_update(s->con, 0, 0, 128*3, 64*3);
531 24859b68 balrog
}
532 24859b68 balrog
533 167bc3d2 balrog
static void lcd_invalidate(void *opaque)
534 167bc3d2 balrog
{
535 167bc3d2 balrog
}
536 167bc3d2 balrog
537 343ec8e4 Benoit Canet
static void musicpal_lcd_gpio_brigthness_in(void *opaque, int irq, int level)
538 343ec8e4 Benoit Canet
{
539 243cd13c Jan Kiszka
    musicpal_lcd_state *s = opaque;
540 343ec8e4 Benoit Canet
    s->brightness &= ~(1 << irq);
541 343ec8e4 Benoit Canet
    s->brightness |= level << irq;
542 343ec8e4 Benoit Canet
}
543 343ec8e4 Benoit Canet
544 a8170e5e Avi Kivity
static uint64_t musicpal_lcd_read(void *opaque, hwaddr offset,
545 19b4a424 Avi Kivity
                                  unsigned size)
546 24859b68 balrog
{
547 24859b68 balrog
    musicpal_lcd_state *s = opaque;
548 24859b68 balrog
549 24859b68 balrog
    switch (offset) {
550 24859b68 balrog
    case MP_LCD_IRQCTRL:
551 24859b68 balrog
        return s->irqctrl;
552 24859b68 balrog
553 24859b68 balrog
    default:
554 24859b68 balrog
        return 0;
555 24859b68 balrog
    }
556 24859b68 balrog
}
557 24859b68 balrog
558 a8170e5e Avi Kivity
static void musicpal_lcd_write(void *opaque, hwaddr offset,
559 19b4a424 Avi Kivity
                               uint64_t value, unsigned size)
560 24859b68 balrog
{
561 24859b68 balrog
    musicpal_lcd_state *s = opaque;
562 24859b68 balrog
563 24859b68 balrog
    switch (offset) {
564 24859b68 balrog
    case MP_LCD_IRQCTRL:
565 24859b68 balrog
        s->irqctrl = value;
566 24859b68 balrog
        break;
567 24859b68 balrog
568 24859b68 balrog
    case MP_LCD_SPICTRL:
569 49fedd0d Jan Kiszka
        if (value == MP_LCD_SPI_DATA || value == MP_LCD_SPI_CMD) {
570 24859b68 balrog
            s->mode = value;
571 49fedd0d Jan Kiszka
        } else {
572 24859b68 balrog
            s->mode = MP_LCD_SPI_INVALID;
573 49fedd0d Jan Kiszka
        }
574 24859b68 balrog
        break;
575 24859b68 balrog
576 24859b68 balrog
    case MP_LCD_INST:
577 24859b68 balrog
        if (value >= MP_LCD_INST_SETPAGE0 && value <= MP_LCD_INST_SETPAGE7) {
578 24859b68 balrog
            s->page = value - MP_LCD_INST_SETPAGE0;
579 24859b68 balrog
            s->page_off = 0;
580 24859b68 balrog
        }
581 24859b68 balrog
        break;
582 24859b68 balrog
583 24859b68 balrog
    case MP_LCD_DATA:
584 24859b68 balrog
        if (s->mode == MP_LCD_SPI_CMD) {
585 24859b68 balrog
            if (value >= MP_LCD_INST_SETPAGE0 &&
586 24859b68 balrog
                value <= MP_LCD_INST_SETPAGE7) {
587 24859b68 balrog
                s->page = value - MP_LCD_INST_SETPAGE0;
588 24859b68 balrog
                s->page_off = 0;
589 24859b68 balrog
            }
590 24859b68 balrog
        } else if (s->mode == MP_LCD_SPI_DATA) {
591 24859b68 balrog
            s->video_ram[s->page*128 + s->page_off] = value;
592 24859b68 balrog
            s->page_off = (s->page_off + 1) & 127;
593 24859b68 balrog
        }
594 24859b68 balrog
        break;
595 24859b68 balrog
    }
596 24859b68 balrog
}
597 24859b68 balrog
598 19b4a424 Avi Kivity
static const MemoryRegionOps musicpal_lcd_ops = {
599 19b4a424 Avi Kivity
    .read = musicpal_lcd_read,
600 19b4a424 Avi Kivity
    .write = musicpal_lcd_write,
601 19b4a424 Avi Kivity
    .endianness = DEVICE_NATIVE_ENDIAN,
602 24859b68 balrog
};
603 24859b68 balrog
604 81a322d4 Gerd Hoffmann
static int musicpal_lcd_init(SysBusDevice *dev)
605 24859b68 balrog
{
606 b47b50fa Paul Brook
    musicpal_lcd_state *s = FROM_SYSBUS(musicpal_lcd_state, dev);
607 24859b68 balrog
608 343ec8e4 Benoit Canet
    s->brightness = 7;
609 343ec8e4 Benoit Canet
610 19b4a424 Avi Kivity
    memory_region_init_io(&s->iomem, &musicpal_lcd_ops, s,
611 19b4a424 Avi Kivity
                          "musicpal-lcd", MP_LCD_SIZE);
612 750ecd44 Avi Kivity
    sysbus_init_mmio(dev, &s->iomem);
613 24859b68 balrog
614 c78f7137 Gerd Hoffmann
    s->con = graphic_console_init(lcd_refresh, lcd_invalidate,
615 2c62f08d Gerd Hoffmann
                                  NULL, s);
616 c78f7137 Gerd Hoffmann
    qemu_console_resize(s->con, 128*3, 64*3);
617 343ec8e4 Benoit Canet
618 343ec8e4 Benoit Canet
    qdev_init_gpio_in(&dev->qdev, musicpal_lcd_gpio_brigthness_in, 3);
619 81a322d4 Gerd Hoffmann
620 81a322d4 Gerd Hoffmann
    return 0;
621 24859b68 balrog
}
622 24859b68 balrog
623 d5b61ddd Jan Kiszka
static const VMStateDescription musicpal_lcd_vmsd = {
624 d5b61ddd Jan Kiszka
    .name = "musicpal_lcd",
625 d5b61ddd Jan Kiszka
    .version_id = 1,
626 d5b61ddd Jan Kiszka
    .minimum_version_id = 1,
627 d5b61ddd Jan Kiszka
    .minimum_version_id_old = 1,
628 d5b61ddd Jan Kiszka
    .fields = (VMStateField[]) {
629 d5b61ddd Jan Kiszka
        VMSTATE_UINT32(brightness, musicpal_lcd_state),
630 d5b61ddd Jan Kiszka
        VMSTATE_UINT32(mode, musicpal_lcd_state),
631 d5b61ddd Jan Kiszka
        VMSTATE_UINT32(irqctrl, musicpal_lcd_state),
632 d5b61ddd Jan Kiszka
        VMSTATE_UINT32(page, musicpal_lcd_state),
633 d5b61ddd Jan Kiszka
        VMSTATE_UINT32(page_off, musicpal_lcd_state),
634 d5b61ddd Jan Kiszka
        VMSTATE_BUFFER(video_ram, musicpal_lcd_state),
635 d5b61ddd Jan Kiszka
        VMSTATE_END_OF_LIST()
636 d5b61ddd Jan Kiszka
    }
637 d5b61ddd Jan Kiszka
};
638 d5b61ddd Jan Kiszka
639 999e12bb Anthony Liguori
static void musicpal_lcd_class_init(ObjectClass *klass, void *data)
640 999e12bb Anthony Liguori
{
641 39bffca2 Anthony Liguori
    DeviceClass *dc = DEVICE_CLASS(klass);
642 999e12bb Anthony Liguori
    SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
643 999e12bb Anthony Liguori
644 999e12bb Anthony Liguori
    k->init = musicpal_lcd_init;
645 39bffca2 Anthony Liguori
    dc->vmsd = &musicpal_lcd_vmsd;
646 999e12bb Anthony Liguori
}
647 999e12bb Anthony Liguori
648 8c43a6f0 Andreas Färber
static const TypeInfo musicpal_lcd_info = {
649 39bffca2 Anthony Liguori
    .name          = "musicpal_lcd",
650 39bffca2 Anthony Liguori
    .parent        = TYPE_SYS_BUS_DEVICE,
651 39bffca2 Anthony Liguori
    .instance_size = sizeof(musicpal_lcd_state),
652 39bffca2 Anthony Liguori
    .class_init    = musicpal_lcd_class_init,
653 d5b61ddd Jan Kiszka
};
654 d5b61ddd Jan Kiszka
655 24859b68 balrog
/* PIC register offsets */
656 24859b68 balrog
#define MP_PIC_STATUS           0x00
657 24859b68 balrog
#define MP_PIC_ENABLE_SET       0x08
658 24859b68 balrog
#define MP_PIC_ENABLE_CLR       0x0C
659 24859b68 balrog
660 24859b68 balrog
typedef struct mv88w8618_pic_state
661 24859b68 balrog
{
662 b47b50fa Paul Brook
    SysBusDevice busdev;
663 19b4a424 Avi Kivity
    MemoryRegion iomem;
664 24859b68 balrog
    uint32_t level;
665 24859b68 balrog
    uint32_t enabled;
666 24859b68 balrog
    qemu_irq parent_irq;
667 24859b68 balrog
} mv88w8618_pic_state;
668 24859b68 balrog
669 24859b68 balrog
static void mv88w8618_pic_update(mv88w8618_pic_state *s)
670 24859b68 balrog
{
671 24859b68 balrog
    qemu_set_irq(s->parent_irq, (s->level & s->enabled));
672 24859b68 balrog
}
673 24859b68 balrog
674 24859b68 balrog
static void mv88w8618_pic_set_irq(void *opaque, int irq, int level)
675 24859b68 balrog
{
676 24859b68 balrog
    mv88w8618_pic_state *s = opaque;
677 24859b68 balrog
678 49fedd0d Jan Kiszka
    if (level) {
679 24859b68 balrog
        s->level |= 1 << irq;
680 49fedd0d Jan Kiszka
    } else {
681 24859b68 balrog
        s->level &= ~(1 << irq);
682 49fedd0d Jan Kiszka
    }
683 24859b68 balrog
    mv88w8618_pic_update(s);
684 24859b68 balrog
}
685 24859b68 balrog
686 a8170e5e Avi Kivity
static uint64_t mv88w8618_pic_read(void *opaque, hwaddr offset,
687 19b4a424 Avi Kivity
                                   unsigned size)
688 24859b68 balrog
{
689 24859b68 balrog
    mv88w8618_pic_state *s = opaque;
690 24859b68 balrog
691 24859b68 balrog
    switch (offset) {
692 24859b68 balrog
    case MP_PIC_STATUS:
693 24859b68 balrog
        return s->level & s->enabled;
694 24859b68 balrog
695 24859b68 balrog
    default:
696 24859b68 balrog
        return 0;
697 24859b68 balrog
    }
698 24859b68 balrog
}
699 24859b68 balrog
700 a8170e5e Avi Kivity
static void mv88w8618_pic_write(void *opaque, hwaddr offset,
701 19b4a424 Avi Kivity
                                uint64_t value, unsigned size)
702 24859b68 balrog
{
703 24859b68 balrog
    mv88w8618_pic_state *s = opaque;
704 24859b68 balrog
705 24859b68 balrog
    switch (offset) {
706 24859b68 balrog
    case MP_PIC_ENABLE_SET:
707 24859b68 balrog
        s->enabled |= value;
708 24859b68 balrog
        break;
709 24859b68 balrog
710 24859b68 balrog
    case MP_PIC_ENABLE_CLR:
711 24859b68 balrog
        s->enabled &= ~value;
712 24859b68 balrog
        s->level &= ~value;
713 24859b68 balrog
        break;
714 24859b68 balrog
    }
715 24859b68 balrog
    mv88w8618_pic_update(s);
716 24859b68 balrog
}
717 24859b68 balrog
718 d5b61ddd Jan Kiszka
static void mv88w8618_pic_reset(DeviceState *d)
719 24859b68 balrog
{
720 d5b61ddd Jan Kiszka
    mv88w8618_pic_state *s = FROM_SYSBUS(mv88w8618_pic_state,
721 1356b98d Andreas Färber
                                         SYS_BUS_DEVICE(d));
722 24859b68 balrog
723 24859b68 balrog
    s->level = 0;
724 24859b68 balrog
    s->enabled = 0;
725 24859b68 balrog
}
726 24859b68 balrog
727 19b4a424 Avi Kivity
static const MemoryRegionOps mv88w8618_pic_ops = {
728 19b4a424 Avi Kivity
    .read = mv88w8618_pic_read,
729 19b4a424 Avi Kivity
    .write = mv88w8618_pic_write,
730 19b4a424 Avi Kivity
    .endianness = DEVICE_NATIVE_ENDIAN,
731 24859b68 balrog
};
732 24859b68 balrog
733 81a322d4 Gerd Hoffmann
static int mv88w8618_pic_init(SysBusDevice *dev)
734 24859b68 balrog
{
735 b47b50fa Paul Brook
    mv88w8618_pic_state *s = FROM_SYSBUS(mv88w8618_pic_state, dev);
736 24859b68 balrog
737 067a3ddc Paul Brook
    qdev_init_gpio_in(&dev->qdev, mv88w8618_pic_set_irq, 32);
738 b47b50fa Paul Brook
    sysbus_init_irq(dev, &s->parent_irq);
739 19b4a424 Avi Kivity
    memory_region_init_io(&s->iomem, &mv88w8618_pic_ops, s,
740 19b4a424 Avi Kivity
                          "musicpal-pic", MP_PIC_SIZE);
741 750ecd44 Avi Kivity
    sysbus_init_mmio(dev, &s->iomem);
742 81a322d4 Gerd Hoffmann
    return 0;
743 24859b68 balrog
}
744 24859b68 balrog
745 d5b61ddd Jan Kiszka
static const VMStateDescription mv88w8618_pic_vmsd = {
746 d5b61ddd Jan Kiszka
    .name = "mv88w8618_pic",
747 d5b61ddd Jan Kiszka
    .version_id = 1,
748 d5b61ddd Jan Kiszka
    .minimum_version_id = 1,
749 d5b61ddd Jan Kiszka
    .minimum_version_id_old = 1,
750 d5b61ddd Jan Kiszka
    .fields = (VMStateField[]) {
751 d5b61ddd Jan Kiszka
        VMSTATE_UINT32(level, mv88w8618_pic_state),
752 d5b61ddd Jan Kiszka
        VMSTATE_UINT32(enabled, mv88w8618_pic_state),
753 d5b61ddd Jan Kiszka
        VMSTATE_END_OF_LIST()
754 d5b61ddd Jan Kiszka
    }
755 d5b61ddd Jan Kiszka
};
756 d5b61ddd Jan Kiszka
757 999e12bb Anthony Liguori
static void mv88w8618_pic_class_init(ObjectClass *klass, void *data)
758 999e12bb Anthony Liguori
{
759 39bffca2 Anthony Liguori
    DeviceClass *dc = DEVICE_CLASS(klass);
760 999e12bb Anthony Liguori
    SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
761 999e12bb Anthony Liguori
762 999e12bb Anthony Liguori
    k->init = mv88w8618_pic_init;
763 39bffca2 Anthony Liguori
    dc->reset = mv88w8618_pic_reset;
764 39bffca2 Anthony Liguori
    dc->vmsd = &mv88w8618_pic_vmsd;
765 999e12bb Anthony Liguori
}
766 999e12bb Anthony Liguori
767 8c43a6f0 Andreas Färber
static const TypeInfo mv88w8618_pic_info = {
768 39bffca2 Anthony Liguori
    .name          = "mv88w8618_pic",
769 39bffca2 Anthony Liguori
    .parent        = TYPE_SYS_BUS_DEVICE,
770 39bffca2 Anthony Liguori
    .instance_size = sizeof(mv88w8618_pic_state),
771 39bffca2 Anthony Liguori
    .class_init    = mv88w8618_pic_class_init,
772 d5b61ddd Jan Kiszka
};
773 d5b61ddd Jan Kiszka
774 24859b68 balrog
/* PIT register offsets */
775 24859b68 balrog
#define MP_PIT_TIMER1_LENGTH    0x00
776 24859b68 balrog
/* ... */
777 24859b68 balrog
#define MP_PIT_TIMER4_LENGTH    0x0C
778 24859b68 balrog
#define MP_PIT_CONTROL          0x10
779 24859b68 balrog
#define MP_PIT_TIMER1_VALUE     0x14
780 24859b68 balrog
/* ... */
781 24859b68 balrog
#define MP_PIT_TIMER4_VALUE     0x20
782 24859b68 balrog
#define MP_BOARD_RESET          0x34
783 24859b68 balrog
784 24859b68 balrog
/* Magic board reset value (probably some watchdog behind it) */
785 24859b68 balrog
#define MP_BOARD_RESET_MAGIC    0x10000
786 24859b68 balrog
787 24859b68 balrog
typedef struct mv88w8618_timer_state {
788 b47b50fa Paul Brook
    ptimer_state *ptimer;
789 24859b68 balrog
    uint32_t limit;
790 24859b68 balrog
    int freq;
791 24859b68 balrog
    qemu_irq irq;
792 24859b68 balrog
} mv88w8618_timer_state;
793 24859b68 balrog
794 24859b68 balrog
typedef struct mv88w8618_pit_state {
795 b47b50fa Paul Brook
    SysBusDevice busdev;
796 19b4a424 Avi Kivity
    MemoryRegion iomem;
797 b47b50fa Paul Brook
    mv88w8618_timer_state timer[4];
798 24859b68 balrog
} mv88w8618_pit_state;
799 24859b68 balrog
800 24859b68 balrog
static void mv88w8618_timer_tick(void *opaque)
801 24859b68 balrog
{
802 24859b68 balrog
    mv88w8618_timer_state *s = opaque;
803 24859b68 balrog
804 24859b68 balrog
    qemu_irq_raise(s->irq);
805 24859b68 balrog
}
806 24859b68 balrog
807 b47b50fa Paul Brook
static void mv88w8618_timer_init(SysBusDevice *dev, mv88w8618_timer_state *s,
808 b47b50fa Paul Brook
                                 uint32_t freq)
809 24859b68 balrog
{
810 24859b68 balrog
    QEMUBH *bh;
811 24859b68 balrog
812 b47b50fa Paul Brook
    sysbus_init_irq(dev, &s->irq);
813 24859b68 balrog
    s->freq = freq;
814 24859b68 balrog
815 24859b68 balrog
    bh = qemu_bh_new(mv88w8618_timer_tick, s);
816 b47b50fa Paul Brook
    s->ptimer = ptimer_init(bh);
817 24859b68 balrog
}
818 24859b68 balrog
819 a8170e5e Avi Kivity
static uint64_t mv88w8618_pit_read(void *opaque, hwaddr offset,
820 19b4a424 Avi Kivity
                                   unsigned size)
821 24859b68 balrog
{
822 24859b68 balrog
    mv88w8618_pit_state *s = opaque;
823 24859b68 balrog
    mv88w8618_timer_state *t;
824 24859b68 balrog
825 24859b68 balrog
    switch (offset) {
826 24859b68 balrog
    case MP_PIT_TIMER1_VALUE ... MP_PIT_TIMER4_VALUE:
827 b47b50fa Paul Brook
        t = &s->timer[(offset-MP_PIT_TIMER1_VALUE) >> 2];
828 b47b50fa Paul Brook
        return ptimer_get_count(t->ptimer);
829 24859b68 balrog
830 24859b68 balrog
    default:
831 24859b68 balrog
        return 0;
832 24859b68 balrog
    }
833 24859b68 balrog
}
834 24859b68 balrog
835 a8170e5e Avi Kivity
static void mv88w8618_pit_write(void *opaque, hwaddr offset,
836 19b4a424 Avi Kivity
                                uint64_t value, unsigned size)
837 24859b68 balrog
{
838 24859b68 balrog
    mv88w8618_pit_state *s = opaque;
839 24859b68 balrog
    mv88w8618_timer_state *t;
840 24859b68 balrog
    int i;
841 24859b68 balrog
842 24859b68 balrog
    switch (offset) {
843 24859b68 balrog
    case MP_PIT_TIMER1_LENGTH ... MP_PIT_TIMER4_LENGTH:
844 b47b50fa Paul Brook
        t = &s->timer[offset >> 2];
845 24859b68 balrog
        t->limit = value;
846 c88d6bde Jan Kiszka
        if (t->limit > 0) {
847 c88d6bde Jan Kiszka
            ptimer_set_limit(t->ptimer, t->limit, 1);
848 c88d6bde Jan Kiszka
        } else {
849 c88d6bde Jan Kiszka
            ptimer_stop(t->ptimer);
850 c88d6bde Jan Kiszka
        }
851 24859b68 balrog
        break;
852 24859b68 balrog
853 24859b68 balrog
    case MP_PIT_CONTROL:
854 24859b68 balrog
        for (i = 0; i < 4; i++) {
855 c88d6bde Jan Kiszka
            t = &s->timer[i];
856 c88d6bde Jan Kiszka
            if (value & 0xf && t->limit > 0) {
857 b47b50fa Paul Brook
                ptimer_set_limit(t->ptimer, t->limit, 0);
858 b47b50fa Paul Brook
                ptimer_set_freq(t->ptimer, t->freq);
859 b47b50fa Paul Brook
                ptimer_run(t->ptimer, 0);
860 c88d6bde Jan Kiszka
            } else {
861 c88d6bde Jan Kiszka
                ptimer_stop(t->ptimer);
862 24859b68 balrog
            }
863 24859b68 balrog
            value >>= 4;
864 24859b68 balrog
        }
865 24859b68 balrog
        break;
866 24859b68 balrog
867 24859b68 balrog
    case MP_BOARD_RESET:
868 49fedd0d Jan Kiszka
        if (value == MP_BOARD_RESET_MAGIC) {
869 24859b68 balrog
            qemu_system_reset_request();
870 49fedd0d Jan Kiszka
        }
871 24859b68 balrog
        break;
872 24859b68 balrog
    }
873 24859b68 balrog
}
874 24859b68 balrog
875 d5b61ddd Jan Kiszka
static void mv88w8618_pit_reset(DeviceState *d)
876 c88d6bde Jan Kiszka
{
877 d5b61ddd Jan Kiszka
    mv88w8618_pit_state *s = FROM_SYSBUS(mv88w8618_pit_state,
878 1356b98d Andreas Färber
                                         SYS_BUS_DEVICE(d));
879 c88d6bde Jan Kiszka
    int i;
880 c88d6bde Jan Kiszka
881 c88d6bde Jan Kiszka
    for (i = 0; i < 4; i++) {
882 c88d6bde Jan Kiszka
        ptimer_stop(s->timer[i].ptimer);
883 c88d6bde Jan Kiszka
        s->timer[i].limit = 0;
884 c88d6bde Jan Kiszka
    }
885 c88d6bde Jan Kiszka
}
886 c88d6bde Jan Kiszka
887 19b4a424 Avi Kivity
static const MemoryRegionOps mv88w8618_pit_ops = {
888 19b4a424 Avi Kivity
    .read = mv88w8618_pit_read,
889 19b4a424 Avi Kivity
    .write = mv88w8618_pit_write,
890 19b4a424 Avi Kivity
    .endianness = DEVICE_NATIVE_ENDIAN,
891 24859b68 balrog
};
892 24859b68 balrog
893 81a322d4 Gerd Hoffmann
static int mv88w8618_pit_init(SysBusDevice *dev)
894 24859b68 balrog
{
895 b47b50fa Paul Brook
    mv88w8618_pit_state *s = FROM_SYSBUS(mv88w8618_pit_state, dev);
896 b47b50fa Paul Brook
    int i;
897 24859b68 balrog
898 24859b68 balrog
    /* Letting them all run at 1 MHz is likely just a pragmatic
899 24859b68 balrog
     * simplification. */
900 b47b50fa Paul Brook
    for (i = 0; i < 4; i++) {
901 b47b50fa Paul Brook
        mv88w8618_timer_init(dev, &s->timer[i], 1000000);
902 b47b50fa Paul Brook
    }
903 24859b68 balrog
904 19b4a424 Avi Kivity
    memory_region_init_io(&s->iomem, &mv88w8618_pit_ops, s,
905 19b4a424 Avi Kivity
                          "musicpal-pit", MP_PIT_SIZE);
906 750ecd44 Avi Kivity
    sysbus_init_mmio(dev, &s->iomem);
907 81a322d4 Gerd Hoffmann
    return 0;
908 24859b68 balrog
}
909 24859b68 balrog
910 d5b61ddd Jan Kiszka
static const VMStateDescription mv88w8618_timer_vmsd = {
911 d5b61ddd Jan Kiszka
    .name = "timer",
912 d5b61ddd Jan Kiszka
    .version_id = 1,
913 d5b61ddd Jan Kiszka
    .minimum_version_id = 1,
914 d5b61ddd Jan Kiszka
    .minimum_version_id_old = 1,
915 d5b61ddd Jan Kiszka
    .fields = (VMStateField[]) {
916 d5b61ddd Jan Kiszka
        VMSTATE_PTIMER(ptimer, mv88w8618_timer_state),
917 d5b61ddd Jan Kiszka
        VMSTATE_UINT32(limit, mv88w8618_timer_state),
918 d5b61ddd Jan Kiszka
        VMSTATE_END_OF_LIST()
919 d5b61ddd Jan Kiszka
    }
920 d5b61ddd Jan Kiszka
};
921 d5b61ddd Jan Kiszka
922 d5b61ddd Jan Kiszka
static const VMStateDescription mv88w8618_pit_vmsd = {
923 d5b61ddd Jan Kiszka
    .name = "mv88w8618_pit",
924 d5b61ddd Jan Kiszka
    .version_id = 1,
925 d5b61ddd Jan Kiszka
    .minimum_version_id = 1,
926 d5b61ddd Jan Kiszka
    .minimum_version_id_old = 1,
927 d5b61ddd Jan Kiszka
    .fields = (VMStateField[]) {
928 d5b61ddd Jan Kiszka
        VMSTATE_STRUCT_ARRAY(timer, mv88w8618_pit_state, 4, 1,
929 d5b61ddd Jan Kiszka
                             mv88w8618_timer_vmsd, mv88w8618_timer_state),
930 d5b61ddd Jan Kiszka
        VMSTATE_END_OF_LIST()
931 d5b61ddd Jan Kiszka
    }
932 d5b61ddd Jan Kiszka
};
933 d5b61ddd Jan Kiszka
934 999e12bb Anthony Liguori
static void mv88w8618_pit_class_init(ObjectClass *klass, void *data)
935 999e12bb Anthony Liguori
{
936 39bffca2 Anthony Liguori
    DeviceClass *dc = DEVICE_CLASS(klass);
937 999e12bb Anthony Liguori
    SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
938 999e12bb Anthony Liguori
939 999e12bb Anthony Liguori
    k->init = mv88w8618_pit_init;
940 39bffca2 Anthony Liguori
    dc->reset = mv88w8618_pit_reset;
941 39bffca2 Anthony Liguori
    dc->vmsd = &mv88w8618_pit_vmsd;
942 999e12bb Anthony Liguori
}
943 999e12bb Anthony Liguori
944 8c43a6f0 Andreas Färber
static const TypeInfo mv88w8618_pit_info = {
945 39bffca2 Anthony Liguori
    .name          = "mv88w8618_pit",
946 39bffca2 Anthony Liguori
    .parent        = TYPE_SYS_BUS_DEVICE,
947 39bffca2 Anthony Liguori
    .instance_size = sizeof(mv88w8618_pit_state),
948 39bffca2 Anthony Liguori
    .class_init    = mv88w8618_pit_class_init,
949 c88d6bde Jan Kiszka
};
950 c88d6bde Jan Kiszka
951 24859b68 balrog
/* Flash config register offsets */
952 24859b68 balrog
#define MP_FLASHCFG_CFGR0    0x04
953 24859b68 balrog
954 24859b68 balrog
typedef struct mv88w8618_flashcfg_state {
955 b47b50fa Paul Brook
    SysBusDevice busdev;
956 19b4a424 Avi Kivity
    MemoryRegion iomem;
957 24859b68 balrog
    uint32_t cfgr0;
958 24859b68 balrog
} mv88w8618_flashcfg_state;
959 24859b68 balrog
960 19b4a424 Avi Kivity
static uint64_t mv88w8618_flashcfg_read(void *opaque,
961 a8170e5e Avi Kivity
                                        hwaddr offset,
962 19b4a424 Avi Kivity
                                        unsigned size)
963 24859b68 balrog
{
964 24859b68 balrog
    mv88w8618_flashcfg_state *s = opaque;
965 24859b68 balrog
966 24859b68 balrog
    switch (offset) {
967 24859b68 balrog
    case MP_FLASHCFG_CFGR0:
968 24859b68 balrog
        return s->cfgr0;
969 24859b68 balrog
970 24859b68 balrog
    default:
971 24859b68 balrog
        return 0;
972 24859b68 balrog
    }
973 24859b68 balrog
}
974 24859b68 balrog
975 a8170e5e Avi Kivity
static void mv88w8618_flashcfg_write(void *opaque, hwaddr offset,
976 19b4a424 Avi Kivity
                                     uint64_t value, unsigned size)
977 24859b68 balrog
{
978 24859b68 balrog
    mv88w8618_flashcfg_state *s = opaque;
979 24859b68 balrog
980 24859b68 balrog
    switch (offset) {
981 24859b68 balrog
    case MP_FLASHCFG_CFGR0:
982 24859b68 balrog
        s->cfgr0 = value;
983 24859b68 balrog
        break;
984 24859b68 balrog
    }
985 24859b68 balrog
}
986 24859b68 balrog
987 19b4a424 Avi Kivity
static const MemoryRegionOps mv88w8618_flashcfg_ops = {
988 19b4a424 Avi Kivity
    .read = mv88w8618_flashcfg_read,
989 19b4a424 Avi Kivity
    .write = mv88w8618_flashcfg_write,
990 19b4a424 Avi Kivity
    .endianness = DEVICE_NATIVE_ENDIAN,
991 24859b68 balrog
};
992 24859b68 balrog
993 81a322d4 Gerd Hoffmann
static int mv88w8618_flashcfg_init(SysBusDevice *dev)
994 24859b68 balrog
{
995 b47b50fa Paul Brook
    mv88w8618_flashcfg_state *s = FROM_SYSBUS(mv88w8618_flashcfg_state, dev);
996 24859b68 balrog
997 24859b68 balrog
    s->cfgr0 = 0xfffe4285; /* Default as set by U-Boot for 8 MB flash */
998 19b4a424 Avi Kivity
    memory_region_init_io(&s->iomem, &mv88w8618_flashcfg_ops, s,
999 19b4a424 Avi Kivity
                          "musicpal-flashcfg", MP_FLASHCFG_SIZE);
1000 750ecd44 Avi Kivity
    sysbus_init_mmio(dev, &s->iomem);
1001 81a322d4 Gerd Hoffmann
    return 0;
1002 24859b68 balrog
}
1003 24859b68 balrog
1004 d5b61ddd Jan Kiszka
static const VMStateDescription mv88w8618_flashcfg_vmsd = {
1005 d5b61ddd Jan Kiszka
    .name = "mv88w8618_flashcfg",
1006 d5b61ddd Jan Kiszka
    .version_id = 1,
1007 d5b61ddd Jan Kiszka
    .minimum_version_id = 1,
1008 d5b61ddd Jan Kiszka
    .minimum_version_id_old = 1,
1009 d5b61ddd Jan Kiszka
    .fields = (VMStateField[]) {
1010 d5b61ddd Jan Kiszka
        VMSTATE_UINT32(cfgr0, mv88w8618_flashcfg_state),
1011 d5b61ddd Jan Kiszka
        VMSTATE_END_OF_LIST()
1012 d5b61ddd Jan Kiszka
    }
1013 d5b61ddd Jan Kiszka
};
1014 d5b61ddd Jan Kiszka
1015 999e12bb Anthony Liguori
static void mv88w8618_flashcfg_class_init(ObjectClass *klass, void *data)
1016 999e12bb Anthony Liguori
{
1017 39bffca2 Anthony Liguori
    DeviceClass *dc = DEVICE_CLASS(klass);
1018 999e12bb Anthony Liguori
    SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1019 999e12bb Anthony Liguori
1020 999e12bb Anthony Liguori
    k->init = mv88w8618_flashcfg_init;
1021 39bffca2 Anthony Liguori
    dc->vmsd = &mv88w8618_flashcfg_vmsd;
1022 999e12bb Anthony Liguori
}
1023 999e12bb Anthony Liguori
1024 8c43a6f0 Andreas Färber
static const TypeInfo mv88w8618_flashcfg_info = {
1025 39bffca2 Anthony Liguori
    .name          = "mv88w8618_flashcfg",
1026 39bffca2 Anthony Liguori
    .parent        = TYPE_SYS_BUS_DEVICE,
1027 39bffca2 Anthony Liguori
    .instance_size = sizeof(mv88w8618_flashcfg_state),
1028 39bffca2 Anthony Liguori
    .class_init    = mv88w8618_flashcfg_class_init,
1029 d5b61ddd Jan Kiszka
};
1030 d5b61ddd Jan Kiszka
1031 718ec0be malc
/* Misc register offsets */
1032 718ec0be malc
#define MP_MISC_BOARD_REVISION  0x18
1033 718ec0be malc
1034 718ec0be malc
#define MP_BOARD_REVISION       0x31
1035 718ec0be malc
1036 a86f200a Peter Maydell
typedef struct {
1037 a86f200a Peter Maydell
    SysBusDevice parent_obj;
1038 a86f200a Peter Maydell
    MemoryRegion iomem;
1039 a86f200a Peter Maydell
} MusicPalMiscState;
1040 a86f200a Peter Maydell
1041 a86f200a Peter Maydell
#define TYPE_MUSICPAL_MISC "musicpal-misc"
1042 a86f200a Peter Maydell
#define MUSICPAL_MISC(obj) \
1043 a86f200a Peter Maydell
     OBJECT_CHECK(MusicPalMiscState, (obj), TYPE_MUSICPAL_MISC)
1044 a86f200a Peter Maydell
1045 a8170e5e Avi Kivity
static uint64_t musicpal_misc_read(void *opaque, hwaddr offset,
1046 19b4a424 Avi Kivity
                                   unsigned size)
1047 718ec0be malc
{
1048 718ec0be malc
    switch (offset) {
1049 718ec0be malc
    case MP_MISC_BOARD_REVISION:
1050 718ec0be malc
        return MP_BOARD_REVISION;
1051 718ec0be malc
1052 718ec0be malc
    default:
1053 718ec0be malc
        return 0;
1054 718ec0be malc
    }
1055 718ec0be malc
}
1056 718ec0be malc
1057 a8170e5e Avi Kivity
static void musicpal_misc_write(void *opaque, hwaddr offset,
1058 19b4a424 Avi Kivity
                                uint64_t value, unsigned size)
1059 718ec0be malc
{
1060 718ec0be malc
}
1061 718ec0be malc
1062 19b4a424 Avi Kivity
static const MemoryRegionOps musicpal_misc_ops = {
1063 19b4a424 Avi Kivity
    .read = musicpal_misc_read,
1064 19b4a424 Avi Kivity
    .write = musicpal_misc_write,
1065 19b4a424 Avi Kivity
    .endianness = DEVICE_NATIVE_ENDIAN,
1066 718ec0be malc
};
1067 718ec0be malc
1068 a86f200a Peter Maydell
static void musicpal_misc_init(Object *obj)
1069 718ec0be malc
{
1070 a86f200a Peter Maydell
    SysBusDevice *sd = SYS_BUS_DEVICE(obj);
1071 a86f200a Peter Maydell
    MusicPalMiscState *s = MUSICPAL_MISC(obj);
1072 718ec0be malc
1073 a86f200a Peter Maydell
    memory_region_init_io(&s->iomem, &musicpal_misc_ops, NULL,
1074 19b4a424 Avi Kivity
                          "musicpal-misc", MP_MISC_SIZE);
1075 a86f200a Peter Maydell
    sysbus_init_mmio(sd, &s->iomem);
1076 718ec0be malc
}
1077 718ec0be malc
1078 a86f200a Peter Maydell
static const TypeInfo musicpal_misc_info = {
1079 a86f200a Peter Maydell
    .name = TYPE_MUSICPAL_MISC,
1080 a86f200a Peter Maydell
    .parent = TYPE_SYS_BUS_DEVICE,
1081 a86f200a Peter Maydell
    .instance_init = musicpal_misc_init,
1082 a86f200a Peter Maydell
    .instance_size = sizeof(MusicPalMiscState),
1083 a86f200a Peter Maydell
};
1084 a86f200a Peter Maydell
1085 718ec0be malc
/* WLAN register offsets */
1086 718ec0be malc
#define MP_WLAN_MAGIC1          0x11c
1087 718ec0be malc
#define MP_WLAN_MAGIC2          0x124
1088 718ec0be malc
1089 a8170e5e Avi Kivity
static uint64_t mv88w8618_wlan_read(void *opaque, hwaddr offset,
1090 19b4a424 Avi Kivity
                                    unsigned size)
1091 718ec0be malc
{
1092 718ec0be malc
    switch (offset) {
1093 718ec0be malc
    /* Workaround to allow loading the binary-only wlandrv.ko crap
1094 718ec0be malc
     * from the original Freecom firmware. */
1095 718ec0be malc
    case MP_WLAN_MAGIC1:
1096 718ec0be malc
        return ~3;
1097 718ec0be malc
    case MP_WLAN_MAGIC2:
1098 718ec0be malc
        return -1;
1099 718ec0be malc
1100 718ec0be malc
    default:
1101 718ec0be malc
        return 0;
1102 718ec0be malc
    }
1103 718ec0be malc
}
1104 718ec0be malc
1105 a8170e5e Avi Kivity
static void mv88w8618_wlan_write(void *opaque, hwaddr offset,
1106 19b4a424 Avi Kivity
                                 uint64_t value, unsigned size)
1107 718ec0be malc
{
1108 718ec0be malc
}
1109 718ec0be malc
1110 19b4a424 Avi Kivity
static const MemoryRegionOps mv88w8618_wlan_ops = {
1111 19b4a424 Avi Kivity
    .read = mv88w8618_wlan_read,
1112 19b4a424 Avi Kivity
    .write =mv88w8618_wlan_write,
1113 19b4a424 Avi Kivity
    .endianness = DEVICE_NATIVE_ENDIAN,
1114 718ec0be malc
};
1115 718ec0be malc
1116 81a322d4 Gerd Hoffmann
static int mv88w8618_wlan_init(SysBusDevice *dev)
1117 718ec0be malc
{
1118 19b4a424 Avi Kivity
    MemoryRegion *iomem = g_new(MemoryRegion, 1);
1119 24859b68 balrog
1120 19b4a424 Avi Kivity
    memory_region_init_io(iomem, &mv88w8618_wlan_ops, NULL,
1121 19b4a424 Avi Kivity
                          "musicpal-wlan", MP_WLAN_SIZE);
1122 750ecd44 Avi Kivity
    sysbus_init_mmio(dev, iomem);
1123 81a322d4 Gerd Hoffmann
    return 0;
1124 718ec0be malc
}
1125 24859b68 balrog
1126 718ec0be malc
/* GPIO register offsets */
1127 718ec0be malc
#define MP_GPIO_OE_LO           0x008
1128 718ec0be malc
#define MP_GPIO_OUT_LO          0x00c
1129 718ec0be malc
#define MP_GPIO_IN_LO           0x010
1130 708afdf3 Jan Kiszka
#define MP_GPIO_IER_LO          0x014
1131 708afdf3 Jan Kiszka
#define MP_GPIO_IMR_LO          0x018
1132 718ec0be malc
#define MP_GPIO_ISR_LO          0x020
1133 718ec0be malc
#define MP_GPIO_OE_HI           0x508
1134 718ec0be malc
#define MP_GPIO_OUT_HI          0x50c
1135 718ec0be malc
#define MP_GPIO_IN_HI           0x510
1136 708afdf3 Jan Kiszka
#define MP_GPIO_IER_HI          0x514
1137 708afdf3 Jan Kiszka
#define MP_GPIO_IMR_HI          0x518
1138 718ec0be malc
#define MP_GPIO_ISR_HI          0x520
1139 24859b68 balrog
1140 24859b68 balrog
/* GPIO bits & masks */
1141 24859b68 balrog
#define MP_GPIO_LCD_BRIGHTNESS  0x00070000
1142 24859b68 balrog
#define MP_GPIO_I2C_DATA_BIT    29
1143 24859b68 balrog
#define MP_GPIO_I2C_CLOCK_BIT   30
1144 24859b68 balrog
1145 24859b68 balrog
/* LCD brightness bits in GPIO_OE_HI */
1146 24859b68 balrog
#define MP_OE_LCD_BRIGHTNESS    0x0007
1147 24859b68 balrog
1148 343ec8e4 Benoit Canet
typedef struct musicpal_gpio_state {
1149 343ec8e4 Benoit Canet
    SysBusDevice busdev;
1150 19b4a424 Avi Kivity
    MemoryRegion iomem;
1151 343ec8e4 Benoit Canet
    uint32_t lcd_brightness;
1152 343ec8e4 Benoit Canet
    uint32_t out_state;
1153 343ec8e4 Benoit Canet
    uint32_t in_state;
1154 708afdf3 Jan Kiszka
    uint32_t ier;
1155 708afdf3 Jan Kiszka
    uint32_t imr;
1156 343ec8e4 Benoit Canet
    uint32_t isr;
1157 343ec8e4 Benoit Canet
    qemu_irq irq;
1158 708afdf3 Jan Kiszka
    qemu_irq out[5]; /* 3 brightness out + 2 lcd (data and clock ) */
1159 343ec8e4 Benoit Canet
} musicpal_gpio_state;
1160 343ec8e4 Benoit Canet
1161 343ec8e4 Benoit Canet
static void musicpal_gpio_brightness_update(musicpal_gpio_state *s) {
1162 343ec8e4 Benoit Canet
    int i;
1163 343ec8e4 Benoit Canet
    uint32_t brightness;
1164 343ec8e4 Benoit Canet
1165 343ec8e4 Benoit Canet
    /* compute brightness ratio */
1166 343ec8e4 Benoit Canet
    switch (s->lcd_brightness) {
1167 343ec8e4 Benoit Canet
    case 0x00000007:
1168 343ec8e4 Benoit Canet
        brightness = 0;
1169 343ec8e4 Benoit Canet
        break;
1170 343ec8e4 Benoit Canet
1171 343ec8e4 Benoit Canet
    case 0x00020000:
1172 343ec8e4 Benoit Canet
        brightness = 1;
1173 343ec8e4 Benoit Canet
        break;
1174 343ec8e4 Benoit Canet
1175 343ec8e4 Benoit Canet
    case 0x00020001:
1176 343ec8e4 Benoit Canet
        brightness = 2;
1177 343ec8e4 Benoit Canet
        break;
1178 343ec8e4 Benoit Canet
1179 343ec8e4 Benoit Canet
    case 0x00040000:
1180 343ec8e4 Benoit Canet
        brightness = 3;
1181 343ec8e4 Benoit Canet
        break;
1182 343ec8e4 Benoit Canet
1183 343ec8e4 Benoit Canet
    case 0x00010006:
1184 343ec8e4 Benoit Canet
        brightness = 4;
1185 343ec8e4 Benoit Canet
        break;
1186 343ec8e4 Benoit Canet
1187 343ec8e4 Benoit Canet
    case 0x00020005:
1188 343ec8e4 Benoit Canet
        brightness = 5;
1189 343ec8e4 Benoit Canet
        break;
1190 343ec8e4 Benoit Canet
1191 343ec8e4 Benoit Canet
    case 0x00040003:
1192 343ec8e4 Benoit Canet
        brightness = 6;
1193 343ec8e4 Benoit Canet
        break;
1194 343ec8e4 Benoit Canet
1195 343ec8e4 Benoit Canet
    case 0x00030004:
1196 343ec8e4 Benoit Canet
    default:
1197 343ec8e4 Benoit Canet
        brightness = 7;
1198 343ec8e4 Benoit Canet
    }
1199 343ec8e4 Benoit Canet
1200 343ec8e4 Benoit Canet
    /* set lcd brightness GPIOs  */
1201 49fedd0d Jan Kiszka
    for (i = 0; i <= 2; i++) {
1202 343ec8e4 Benoit Canet
        qemu_set_irq(s->out[i], (brightness >> i) & 1);
1203 49fedd0d Jan Kiszka
    }
1204 343ec8e4 Benoit Canet
}
1205 343ec8e4 Benoit Canet
1206 708afdf3 Jan Kiszka
static void musicpal_gpio_pin_event(void *opaque, int pin, int level)
1207 343ec8e4 Benoit Canet
{
1208 243cd13c Jan Kiszka
    musicpal_gpio_state *s = opaque;
1209 708afdf3 Jan Kiszka
    uint32_t mask = 1 << pin;
1210 708afdf3 Jan Kiszka
    uint32_t delta = level << pin;
1211 708afdf3 Jan Kiszka
    uint32_t old = s->in_state & mask;
1212 343ec8e4 Benoit Canet
1213 708afdf3 Jan Kiszka
    s->in_state &= ~mask;
1214 708afdf3 Jan Kiszka
    s->in_state |= delta;
1215 343ec8e4 Benoit Canet
1216 708afdf3 Jan Kiszka
    if ((old ^ delta) &&
1217 708afdf3 Jan Kiszka
        ((level && (s->imr & mask)) || (!level && (s->ier & mask)))) {
1218 708afdf3 Jan Kiszka
        s->isr = mask;
1219 708afdf3 Jan Kiszka
        qemu_irq_raise(s->irq);
1220 343ec8e4 Benoit Canet
    }
1221 343ec8e4 Benoit Canet
}
1222 343ec8e4 Benoit Canet
1223 a8170e5e Avi Kivity
static uint64_t musicpal_gpio_read(void *opaque, hwaddr offset,
1224 19b4a424 Avi Kivity
                                   unsigned size)
1225 24859b68 balrog
{
1226 243cd13c Jan Kiszka
    musicpal_gpio_state *s = opaque;
1227 343ec8e4 Benoit Canet
1228 24859b68 balrog
    switch (offset) {
1229 24859b68 balrog
    case MP_GPIO_OE_HI: /* used for LCD brightness control */
1230 343ec8e4 Benoit Canet
        return s->lcd_brightness & MP_OE_LCD_BRIGHTNESS;
1231 24859b68 balrog
1232 24859b68 balrog
    case MP_GPIO_OUT_LO:
1233 343ec8e4 Benoit Canet
        return s->out_state & 0xFFFF;
1234 24859b68 balrog
    case MP_GPIO_OUT_HI:
1235 343ec8e4 Benoit Canet
        return s->out_state >> 16;
1236 24859b68 balrog
1237 24859b68 balrog
    case MP_GPIO_IN_LO:
1238 343ec8e4 Benoit Canet
        return s->in_state & 0xFFFF;
1239 24859b68 balrog
    case MP_GPIO_IN_HI:
1240 343ec8e4 Benoit Canet
        return s->in_state >> 16;
1241 24859b68 balrog
1242 708afdf3 Jan Kiszka
    case MP_GPIO_IER_LO:
1243 708afdf3 Jan Kiszka
        return s->ier & 0xFFFF;
1244 708afdf3 Jan Kiszka
    case MP_GPIO_IER_HI:
1245 708afdf3 Jan Kiszka
        return s->ier >> 16;
1246 708afdf3 Jan Kiszka
1247 708afdf3 Jan Kiszka
    case MP_GPIO_IMR_LO:
1248 708afdf3 Jan Kiszka
        return s->imr & 0xFFFF;
1249 708afdf3 Jan Kiszka
    case MP_GPIO_IMR_HI:
1250 708afdf3 Jan Kiszka
        return s->imr >> 16;
1251 708afdf3 Jan Kiszka
1252 24859b68 balrog
    case MP_GPIO_ISR_LO:
1253 343ec8e4 Benoit Canet
        return s->isr & 0xFFFF;
1254 24859b68 balrog
    case MP_GPIO_ISR_HI:
1255 343ec8e4 Benoit Canet
        return s->isr >> 16;
1256 24859b68 balrog
1257 24859b68 balrog
    default:
1258 24859b68 balrog
        return 0;
1259 24859b68 balrog
    }
1260 24859b68 balrog
}
1261 24859b68 balrog
1262 a8170e5e Avi Kivity
static void musicpal_gpio_write(void *opaque, hwaddr offset,
1263 19b4a424 Avi Kivity
                                uint64_t value, unsigned size)
1264 24859b68 balrog
{
1265 243cd13c Jan Kiszka
    musicpal_gpio_state *s = opaque;
1266 24859b68 balrog
    switch (offset) {
1267 24859b68 balrog
    case MP_GPIO_OE_HI: /* used for LCD brightness control */
1268 343ec8e4 Benoit Canet
        s->lcd_brightness = (s->lcd_brightness & MP_GPIO_LCD_BRIGHTNESS) |
1269 24859b68 balrog
                         (value & MP_OE_LCD_BRIGHTNESS);
1270 343ec8e4 Benoit Canet
        musicpal_gpio_brightness_update(s);
1271 24859b68 balrog
        break;
1272 24859b68 balrog
1273 24859b68 balrog
    case MP_GPIO_OUT_LO:
1274 343ec8e4 Benoit Canet
        s->out_state = (s->out_state & 0xFFFF0000) | (value & 0xFFFF);
1275 24859b68 balrog
        break;
1276 24859b68 balrog
    case MP_GPIO_OUT_HI:
1277 343ec8e4 Benoit Canet
        s->out_state = (s->out_state & 0xFFFF) | (value << 16);
1278 343ec8e4 Benoit Canet
        s->lcd_brightness = (s->lcd_brightness & 0xFFFF) |
1279 343ec8e4 Benoit Canet
                            (s->out_state & MP_GPIO_LCD_BRIGHTNESS);
1280 343ec8e4 Benoit Canet
        musicpal_gpio_brightness_update(s);
1281 d074769c Andrzej Zaborowski
        qemu_set_irq(s->out[3], (s->out_state >> MP_GPIO_I2C_DATA_BIT) & 1);
1282 d074769c Andrzej Zaborowski
        qemu_set_irq(s->out[4], (s->out_state >> MP_GPIO_I2C_CLOCK_BIT) & 1);
1283 24859b68 balrog
        break;
1284 24859b68 balrog
1285 708afdf3 Jan Kiszka
    case MP_GPIO_IER_LO:
1286 708afdf3 Jan Kiszka
        s->ier = (s->ier & 0xFFFF0000) | (value & 0xFFFF);
1287 708afdf3 Jan Kiszka
        break;
1288 708afdf3 Jan Kiszka
    case MP_GPIO_IER_HI:
1289 708afdf3 Jan Kiszka
        s->ier = (s->ier & 0xFFFF) | (value << 16);
1290 708afdf3 Jan Kiszka
        break;
1291 708afdf3 Jan Kiszka
1292 708afdf3 Jan Kiszka
    case MP_GPIO_IMR_LO:
1293 708afdf3 Jan Kiszka
        s->imr = (s->imr & 0xFFFF0000) | (value & 0xFFFF);
1294 708afdf3 Jan Kiszka
        break;
1295 708afdf3 Jan Kiszka
    case MP_GPIO_IMR_HI:
1296 708afdf3 Jan Kiszka
        s->imr = (s->imr & 0xFFFF) | (value << 16);
1297 708afdf3 Jan Kiszka
        break;
1298 24859b68 balrog
    }
1299 24859b68 balrog
}
1300 24859b68 balrog
1301 19b4a424 Avi Kivity
static const MemoryRegionOps musicpal_gpio_ops = {
1302 19b4a424 Avi Kivity
    .read = musicpal_gpio_read,
1303 19b4a424 Avi Kivity
    .write = musicpal_gpio_write,
1304 19b4a424 Avi Kivity
    .endianness = DEVICE_NATIVE_ENDIAN,
1305 718ec0be malc
};
1306 718ec0be malc
1307 d5b61ddd Jan Kiszka
static void musicpal_gpio_reset(DeviceState *d)
1308 718ec0be malc
{
1309 d5b61ddd Jan Kiszka
    musicpal_gpio_state *s = FROM_SYSBUS(musicpal_gpio_state,
1310 1356b98d Andreas Färber
                                         SYS_BUS_DEVICE(d));
1311 30624c92 Jan Kiszka
1312 30624c92 Jan Kiszka
    s->lcd_brightness = 0;
1313 30624c92 Jan Kiszka
    s->out_state = 0;
1314 343ec8e4 Benoit Canet
    s->in_state = 0xffffffff;
1315 708afdf3 Jan Kiszka
    s->ier = 0;
1316 708afdf3 Jan Kiszka
    s->imr = 0;
1317 343ec8e4 Benoit Canet
    s->isr = 0;
1318 343ec8e4 Benoit Canet
}
1319 343ec8e4 Benoit Canet
1320 81a322d4 Gerd Hoffmann
static int musicpal_gpio_init(SysBusDevice *dev)
1321 343ec8e4 Benoit Canet
{
1322 343ec8e4 Benoit Canet
    musicpal_gpio_state *s = FROM_SYSBUS(musicpal_gpio_state, dev);
1323 718ec0be malc
1324 343ec8e4 Benoit Canet
    sysbus_init_irq(dev, &s->irq);
1325 343ec8e4 Benoit Canet
1326 19b4a424 Avi Kivity
    memory_region_init_io(&s->iomem, &musicpal_gpio_ops, s,
1327 19b4a424 Avi Kivity
                          "musicpal-gpio", MP_GPIO_SIZE);
1328 750ecd44 Avi Kivity
    sysbus_init_mmio(dev, &s->iomem);
1329 343ec8e4 Benoit Canet
1330 708afdf3 Jan Kiszka
    qdev_init_gpio_out(&dev->qdev, s->out, ARRAY_SIZE(s->out));
1331 708afdf3 Jan Kiszka
1332 708afdf3 Jan Kiszka
    qdev_init_gpio_in(&dev->qdev, musicpal_gpio_pin_event, 32);
1333 81a322d4 Gerd Hoffmann
1334 81a322d4 Gerd Hoffmann
    return 0;
1335 718ec0be malc
}
1336 718ec0be malc
1337 d5b61ddd Jan Kiszka
static const VMStateDescription musicpal_gpio_vmsd = {
1338 d5b61ddd Jan Kiszka
    .name = "musicpal_gpio",
1339 d5b61ddd Jan Kiszka
    .version_id = 1,
1340 d5b61ddd Jan Kiszka
    .minimum_version_id = 1,
1341 d5b61ddd Jan Kiszka
    .minimum_version_id_old = 1,
1342 d5b61ddd Jan Kiszka
    .fields = (VMStateField[]) {
1343 d5b61ddd Jan Kiszka
        VMSTATE_UINT32(lcd_brightness, musicpal_gpio_state),
1344 d5b61ddd Jan Kiszka
        VMSTATE_UINT32(out_state, musicpal_gpio_state),
1345 d5b61ddd Jan Kiszka
        VMSTATE_UINT32(in_state, musicpal_gpio_state),
1346 d5b61ddd Jan Kiszka
        VMSTATE_UINT32(ier, musicpal_gpio_state),
1347 d5b61ddd Jan Kiszka
        VMSTATE_UINT32(imr, musicpal_gpio_state),
1348 d5b61ddd Jan Kiszka
        VMSTATE_UINT32(isr, musicpal_gpio_state),
1349 d5b61ddd Jan Kiszka
        VMSTATE_END_OF_LIST()
1350 d5b61ddd Jan Kiszka
    }
1351 d5b61ddd Jan Kiszka
};
1352 d5b61ddd Jan Kiszka
1353 999e12bb Anthony Liguori
static void musicpal_gpio_class_init(ObjectClass *klass, void *data)
1354 999e12bb Anthony Liguori
{
1355 39bffca2 Anthony Liguori
    DeviceClass *dc = DEVICE_CLASS(klass);
1356 999e12bb Anthony Liguori
    SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1357 999e12bb Anthony Liguori
1358 999e12bb Anthony Liguori
    k->init = musicpal_gpio_init;
1359 39bffca2 Anthony Liguori
    dc->reset = musicpal_gpio_reset;
1360 39bffca2 Anthony Liguori
    dc->vmsd = &musicpal_gpio_vmsd;
1361 999e12bb Anthony Liguori
}
1362 999e12bb Anthony Liguori
1363 8c43a6f0 Andreas Färber
static const TypeInfo musicpal_gpio_info = {
1364 39bffca2 Anthony Liguori
    .name          = "musicpal_gpio",
1365 39bffca2 Anthony Liguori
    .parent        = TYPE_SYS_BUS_DEVICE,
1366 39bffca2 Anthony Liguori
    .instance_size = sizeof(musicpal_gpio_state),
1367 39bffca2 Anthony Liguori
    .class_init    = musicpal_gpio_class_init,
1368 30624c92 Jan Kiszka
};
1369 30624c92 Jan Kiszka
1370 24859b68 balrog
/* Keyboard codes & masks */
1371 7c6ce4ba balrog
#define KEY_RELEASED            0x80
1372 24859b68 balrog
#define KEY_CODE                0x7f
1373 24859b68 balrog
1374 24859b68 balrog
#define KEYCODE_TAB             0x0f
1375 24859b68 balrog
#define KEYCODE_ENTER           0x1c
1376 24859b68 balrog
#define KEYCODE_F               0x21
1377 24859b68 balrog
#define KEYCODE_M               0x32
1378 24859b68 balrog
1379 24859b68 balrog
#define KEYCODE_EXTENDED        0xe0
1380 24859b68 balrog
#define KEYCODE_UP              0x48
1381 24859b68 balrog
#define KEYCODE_DOWN            0x50
1382 24859b68 balrog
#define KEYCODE_LEFT            0x4b
1383 24859b68 balrog
#define KEYCODE_RIGHT           0x4d
1384 24859b68 balrog
1385 708afdf3 Jan Kiszka
#define MP_KEY_WHEEL_VOL       (1 << 0)
1386 343ec8e4 Benoit Canet
#define MP_KEY_WHEEL_VOL_INV   (1 << 1)
1387 343ec8e4 Benoit Canet
#define MP_KEY_WHEEL_NAV       (1 << 2)
1388 343ec8e4 Benoit Canet
#define MP_KEY_WHEEL_NAV_INV   (1 << 3)
1389 343ec8e4 Benoit Canet
#define MP_KEY_BTN_FAVORITS    (1 << 4)
1390 343ec8e4 Benoit Canet
#define MP_KEY_BTN_MENU        (1 << 5)
1391 343ec8e4 Benoit Canet
#define MP_KEY_BTN_VOLUME      (1 << 6)
1392 343ec8e4 Benoit Canet
#define MP_KEY_BTN_NAVIGATION  (1 << 7)
1393 343ec8e4 Benoit Canet
1394 343ec8e4 Benoit Canet
typedef struct musicpal_key_state {
1395 343ec8e4 Benoit Canet
    SysBusDevice busdev;
1396 4f5c9479 Avi Kivity
    MemoryRegion iomem;
1397 343ec8e4 Benoit Canet
    uint32_t kbd_extended;
1398 708afdf3 Jan Kiszka
    uint32_t pressed_keys;
1399 708afdf3 Jan Kiszka
    qemu_irq out[8];
1400 343ec8e4 Benoit Canet
} musicpal_key_state;
1401 343ec8e4 Benoit Canet
1402 24859b68 balrog
static void musicpal_key_event(void *opaque, int keycode)
1403 24859b68 balrog
{
1404 243cd13c Jan Kiszka
    musicpal_key_state *s = opaque;
1405 24859b68 balrog
    uint32_t event = 0;
1406 343ec8e4 Benoit Canet
    int i;
1407 24859b68 balrog
1408 24859b68 balrog
    if (keycode == KEYCODE_EXTENDED) {
1409 343ec8e4 Benoit Canet
        s->kbd_extended = 1;
1410 24859b68 balrog
        return;
1411 24859b68 balrog
    }
1412 24859b68 balrog
1413 49fedd0d Jan Kiszka
    if (s->kbd_extended) {
1414 24859b68 balrog
        switch (keycode & KEY_CODE) {
1415 24859b68 balrog
        case KEYCODE_UP:
1416 343ec8e4 Benoit Canet
            event = MP_KEY_WHEEL_NAV | MP_KEY_WHEEL_NAV_INV;
1417 24859b68 balrog
            break;
1418 24859b68 balrog
1419 24859b68 balrog
        case KEYCODE_DOWN:
1420 343ec8e4 Benoit Canet
            event = MP_KEY_WHEEL_NAV;
1421 24859b68 balrog
            break;
1422 24859b68 balrog
1423 24859b68 balrog
        case KEYCODE_LEFT:
1424 343ec8e4 Benoit Canet
            event = MP_KEY_WHEEL_VOL | MP_KEY_WHEEL_VOL_INV;
1425 24859b68 balrog
            break;
1426 24859b68 balrog
1427 24859b68 balrog
        case KEYCODE_RIGHT:
1428 343ec8e4 Benoit Canet
            event = MP_KEY_WHEEL_VOL;
1429 24859b68 balrog
            break;
1430 24859b68 balrog
        }
1431 49fedd0d Jan Kiszka
    } else {
1432 24859b68 balrog
        switch (keycode & KEY_CODE) {
1433 24859b68 balrog
        case KEYCODE_F:
1434 343ec8e4 Benoit Canet
            event = MP_KEY_BTN_FAVORITS;
1435 24859b68 balrog
            break;
1436 24859b68 balrog
1437 24859b68 balrog
        case KEYCODE_TAB:
1438 343ec8e4 Benoit Canet
            event = MP_KEY_BTN_VOLUME;
1439 24859b68 balrog
            break;
1440 24859b68 balrog
1441 24859b68 balrog
        case KEYCODE_ENTER:
1442 343ec8e4 Benoit Canet
            event = MP_KEY_BTN_NAVIGATION;
1443 24859b68 balrog
            break;
1444 24859b68 balrog
1445 24859b68 balrog
        case KEYCODE_M:
1446 343ec8e4 Benoit Canet
            event = MP_KEY_BTN_MENU;
1447 24859b68 balrog
            break;
1448 24859b68 balrog
        }
1449 7c6ce4ba balrog
        /* Do not repeat already pressed buttons */
1450 708afdf3 Jan Kiszka
        if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) {
1451 7c6ce4ba balrog
            event = 0;
1452 708afdf3 Jan Kiszka
        }
1453 7c6ce4ba balrog
    }
1454 24859b68 balrog
1455 7c6ce4ba balrog
    if (event) {
1456 708afdf3 Jan Kiszka
        /* Raise GPIO pin first if repeating a key */
1457 708afdf3 Jan Kiszka
        if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) {
1458 708afdf3 Jan Kiszka
            for (i = 0; i <= 7; i++) {
1459 708afdf3 Jan Kiszka
                if (event & (1 << i)) {
1460 708afdf3 Jan Kiszka
                    qemu_set_irq(s->out[i], 1);
1461 708afdf3 Jan Kiszka
                }
1462 708afdf3 Jan Kiszka
            }
1463 708afdf3 Jan Kiszka
        }
1464 708afdf3 Jan Kiszka
        for (i = 0; i <= 7; i++) {
1465 708afdf3 Jan Kiszka
            if (event & (1 << i)) {
1466 708afdf3 Jan Kiszka
                qemu_set_irq(s->out[i], !!(keycode & KEY_RELEASED));
1467 708afdf3 Jan Kiszka
            }
1468 708afdf3 Jan Kiszka
        }
1469 7c6ce4ba balrog
        if (keycode & KEY_RELEASED) {
1470 708afdf3 Jan Kiszka
            s->pressed_keys &= ~event;
1471 7c6ce4ba balrog
        } else {
1472 708afdf3 Jan Kiszka
            s->pressed_keys |= event;
1473 7c6ce4ba balrog
        }
1474 24859b68 balrog
    }
1475 24859b68 balrog
1476 343ec8e4 Benoit Canet
    s->kbd_extended = 0;
1477 343ec8e4 Benoit Canet
}
1478 343ec8e4 Benoit Canet
1479 81a322d4 Gerd Hoffmann
static int musicpal_key_init(SysBusDevice *dev)
1480 343ec8e4 Benoit Canet
{
1481 343ec8e4 Benoit Canet
    musicpal_key_state *s = FROM_SYSBUS(musicpal_key_state, dev);
1482 343ec8e4 Benoit Canet
1483 4f5c9479 Avi Kivity
    memory_region_init(&s->iomem, "dummy", 0);
1484 750ecd44 Avi Kivity
    sysbus_init_mmio(dev, &s->iomem);
1485 343ec8e4 Benoit Canet
1486 343ec8e4 Benoit Canet
    s->kbd_extended = 0;
1487 708afdf3 Jan Kiszka
    s->pressed_keys = 0;
1488 343ec8e4 Benoit Canet
1489 708afdf3 Jan Kiszka
    qdev_init_gpio_out(&dev->qdev, s->out, ARRAY_SIZE(s->out));
1490 343ec8e4 Benoit Canet
1491 343ec8e4 Benoit Canet
    qemu_add_kbd_event_handler(musicpal_key_event, s);
1492 81a322d4 Gerd Hoffmann
1493 81a322d4 Gerd Hoffmann
    return 0;
1494 24859b68 balrog
}
1495 24859b68 balrog
1496 d5b61ddd Jan Kiszka
static const VMStateDescription musicpal_key_vmsd = {
1497 d5b61ddd Jan Kiszka
    .name = "musicpal_key",
1498 d5b61ddd Jan Kiszka
    .version_id = 1,
1499 d5b61ddd Jan Kiszka
    .minimum_version_id = 1,
1500 d5b61ddd Jan Kiszka
    .minimum_version_id_old = 1,
1501 d5b61ddd Jan Kiszka
    .fields = (VMStateField[]) {
1502 d5b61ddd Jan Kiszka
        VMSTATE_UINT32(kbd_extended, musicpal_key_state),
1503 d5b61ddd Jan Kiszka
        VMSTATE_UINT32(pressed_keys, musicpal_key_state),
1504 d5b61ddd Jan Kiszka
        VMSTATE_END_OF_LIST()
1505 d5b61ddd Jan Kiszka
    }
1506 d5b61ddd Jan Kiszka
};
1507 d5b61ddd Jan Kiszka
1508 999e12bb Anthony Liguori
static void musicpal_key_class_init(ObjectClass *klass, void *data)
1509 999e12bb Anthony Liguori
{
1510 39bffca2 Anthony Liguori
    DeviceClass *dc = DEVICE_CLASS(klass);
1511 999e12bb Anthony Liguori
    SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1512 999e12bb Anthony Liguori
1513 999e12bb Anthony Liguori
    k->init = musicpal_key_init;
1514 39bffca2 Anthony Liguori
    dc->vmsd = &musicpal_key_vmsd;
1515 999e12bb Anthony Liguori
}
1516 999e12bb Anthony Liguori
1517 8c43a6f0 Andreas Färber
static const TypeInfo musicpal_key_info = {
1518 39bffca2 Anthony Liguori
    .name          = "musicpal_key",
1519 39bffca2 Anthony Liguori
    .parent        = TYPE_SYS_BUS_DEVICE,
1520 39bffca2 Anthony Liguori
    .instance_size = sizeof(musicpal_key_state),
1521 39bffca2 Anthony Liguori
    .class_init    = musicpal_key_class_init,
1522 d5b61ddd Jan Kiszka
};
1523 d5b61ddd Jan Kiszka
1524 24859b68 balrog
static struct arm_boot_info musicpal_binfo = {
1525 24859b68 balrog
    .loader_start = 0x0,
1526 24859b68 balrog
    .board_id = 0x20e,
1527 24859b68 balrog
};
1528 24859b68 balrog
1529 5f072e1f Eduardo Habkost
static void musicpal_init(QEMUMachineInitArgs *args)
1530 24859b68 balrog
{
1531 5f072e1f Eduardo Habkost
    const char *cpu_model = args->cpu_model;
1532 5f072e1f Eduardo Habkost
    const char *kernel_filename = args->kernel_filename;
1533 5f072e1f Eduardo Habkost
    const char *kernel_cmdline = args->kernel_cmdline;
1534 5f072e1f Eduardo Habkost
    const char *initrd_filename = args->initrd_filename;
1535 f25608e9 Andreas Färber
    ARMCPU *cpu;
1536 b47b50fa Paul Brook
    qemu_irq *cpu_pic;
1537 b47b50fa Paul Brook
    qemu_irq pic[32];
1538 b47b50fa Paul Brook
    DeviceState *dev;
1539 d074769c Andrzej Zaborowski
    DeviceState *i2c_dev;
1540 343ec8e4 Benoit Canet
    DeviceState *lcd_dev;
1541 343ec8e4 Benoit Canet
    DeviceState *key_dev;
1542 d074769c Andrzej Zaborowski
    DeviceState *wm8750_dev;
1543 d074769c Andrzej Zaborowski
    SysBusDevice *s;
1544 d074769c Andrzej Zaborowski
    i2c_bus *i2c;
1545 b47b50fa Paul Brook
    int i;
1546 24859b68 balrog
    unsigned long flash_size;
1547 751c6a17 Gerd Hoffmann
    DriveInfo *dinfo;
1548 19b4a424 Avi Kivity
    MemoryRegion *address_space_mem = get_system_memory();
1549 19b4a424 Avi Kivity
    MemoryRegion *ram = g_new(MemoryRegion, 1);
1550 19b4a424 Avi Kivity
    MemoryRegion *sram = g_new(MemoryRegion, 1);
1551 24859b68 balrog
1552 49fedd0d Jan Kiszka
    if (!cpu_model) {
1553 24859b68 balrog
        cpu_model = "arm926";
1554 49fedd0d Jan Kiszka
    }
1555 f25608e9 Andreas Färber
    cpu = cpu_arm_init(cpu_model);
1556 f25608e9 Andreas Färber
    if (!cpu) {
1557 24859b68 balrog
        fprintf(stderr, "Unable to find CPU definition\n");
1558 24859b68 balrog
        exit(1);
1559 24859b68 balrog
    }
1560 4bd74661 Andreas Färber
    cpu_pic = arm_pic_init_cpu(cpu);
1561 24859b68 balrog
1562 24859b68 balrog
    /* For now we use a fixed - the original - RAM size */
1563 c5705a77 Avi Kivity
    memory_region_init_ram(ram, "musicpal.ram", MP_RAM_DEFAULT_SIZE);
1564 c5705a77 Avi Kivity
    vmstate_register_ram_global(ram);
1565 19b4a424 Avi Kivity
    memory_region_add_subregion(address_space_mem, 0, ram);
1566 24859b68 balrog
1567 c5705a77 Avi Kivity
    memory_region_init_ram(sram, "musicpal.sram", MP_SRAM_SIZE);
1568 c5705a77 Avi Kivity
    vmstate_register_ram_global(sram);
1569 19b4a424 Avi Kivity
    memory_region_add_subregion(address_space_mem, MP_SRAM_BASE, sram);
1570 24859b68 balrog
1571 b47b50fa Paul Brook
    dev = sysbus_create_simple("mv88w8618_pic", MP_PIC_BASE,
1572 b47b50fa Paul Brook
                               cpu_pic[ARM_PIC_CPU_IRQ]);
1573 b47b50fa Paul Brook
    for (i = 0; i < 32; i++) {
1574 067a3ddc Paul Brook
        pic[i] = qdev_get_gpio_in(dev, i);
1575 b47b50fa Paul Brook
    }
1576 b47b50fa Paul Brook
    sysbus_create_varargs("mv88w8618_pit", MP_PIT_BASE, pic[MP_TIMER1_IRQ],
1577 b47b50fa Paul Brook
                          pic[MP_TIMER2_IRQ], pic[MP_TIMER3_IRQ],
1578 b47b50fa Paul Brook
                          pic[MP_TIMER4_IRQ], NULL);
1579 24859b68 balrog
1580 49fedd0d Jan Kiszka
    if (serial_hds[0]) {
1581 39186d8a Richard Henderson
        serial_mm_init(address_space_mem, MP_UART1_BASE, 2, pic[MP_UART1_IRQ],
1582 39186d8a Richard Henderson
                       1825000, serial_hds[0], DEVICE_NATIVE_ENDIAN);
1583 49fedd0d Jan Kiszka
    }
1584 49fedd0d Jan Kiszka
    if (serial_hds[1]) {
1585 39186d8a Richard Henderson
        serial_mm_init(address_space_mem, MP_UART2_BASE, 2, pic[MP_UART2_IRQ],
1586 39186d8a Richard Henderson
                       1825000, serial_hds[1], DEVICE_NATIVE_ENDIAN);
1587 49fedd0d Jan Kiszka
    }
1588 24859b68 balrog
1589 24859b68 balrog
    /* Register flash */
1590 751c6a17 Gerd Hoffmann
    dinfo = drive_get(IF_PFLASH, 0, 0);
1591 751c6a17 Gerd Hoffmann
    if (dinfo) {
1592 751c6a17 Gerd Hoffmann
        flash_size = bdrv_getlength(dinfo->bdrv);
1593 24859b68 balrog
        if (flash_size != 8*1024*1024 && flash_size != 16*1024*1024 &&
1594 24859b68 balrog
            flash_size != 32*1024*1024) {
1595 24859b68 balrog
            fprintf(stderr, "Invalid flash image size\n");
1596 24859b68 balrog
            exit(1);
1597 24859b68 balrog
        }
1598 24859b68 balrog
1599 24859b68 balrog
        /*
1600 24859b68 balrog
         * The original U-Boot accesses the flash at 0xFE000000 instead of
1601 24859b68 balrog
         * 0xFF800000 (if there is 8 MB flash). So remap flash access if the
1602 24859b68 balrog
         * image is smaller than 32 MB.
1603 24859b68 balrog
         */
1604 5f9fc5ad Blue Swirl
#ifdef TARGET_WORDS_BIGENDIAN
1605 0c267217 Jan Kiszka
        pflash_cfi02_register(0x100000000ULL-MP_FLASH_SIZE_MAX, NULL,
1606 cfe5f011 Avi Kivity
                              "musicpal.flash", flash_size,
1607 751c6a17 Gerd Hoffmann
                              dinfo->bdrv, 0x10000,
1608 24859b68 balrog
                              (flash_size + 0xffff) >> 16,
1609 24859b68 balrog
                              MP_FLASH_SIZE_MAX / flash_size,
1610 24859b68 balrog
                              2, 0x00BF, 0x236D, 0x0000, 0x0000,
1611 01e0451a Anthony Liguori
                              0x5555, 0x2AAA, 1);
1612 5f9fc5ad Blue Swirl
#else
1613 0c267217 Jan Kiszka
        pflash_cfi02_register(0x100000000ULL-MP_FLASH_SIZE_MAX, NULL,
1614 cfe5f011 Avi Kivity
                              "musicpal.flash", flash_size,
1615 5f9fc5ad Blue Swirl
                              dinfo->bdrv, 0x10000,
1616 5f9fc5ad Blue Swirl
                              (flash_size + 0xffff) >> 16,
1617 5f9fc5ad Blue Swirl
                              MP_FLASH_SIZE_MAX / flash_size,
1618 5f9fc5ad Blue Swirl
                              2, 0x00BF, 0x236D, 0x0000, 0x0000,
1619 01e0451a Anthony Liguori
                              0x5555, 0x2AAA, 0);
1620 5f9fc5ad Blue Swirl
#endif
1621 5f9fc5ad Blue Swirl
1622 24859b68 balrog
    }
1623 b47b50fa Paul Brook
    sysbus_create_simple("mv88w8618_flashcfg", MP_FLASHCFG_BASE, NULL);
1624 24859b68 balrog
1625 b47b50fa Paul Brook
    qemu_check_nic_model(&nd_table[0], "mv88w8618");
1626 b47b50fa Paul Brook
    dev = qdev_create(NULL, "mv88w8618_eth");
1627 4c91cd28 Gerd Hoffmann
    qdev_set_nic_properties(dev, &nd_table[0]);
1628 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
1629 1356b98d Andreas Färber
    sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, MP_ETH_BASE);
1630 1356b98d Andreas Färber
    sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[MP_ETH_IRQ]);
1631 24859b68 balrog
1632 b47b50fa Paul Brook
    sysbus_create_simple("mv88w8618_wlan", MP_WLAN_BASE, NULL);
1633 718ec0be malc
1634 a86f200a Peter Maydell
    sysbus_create_simple(TYPE_MUSICPAL_MISC, MP_MISC_BASE, NULL);
1635 343ec8e4 Benoit Canet
1636 343ec8e4 Benoit Canet
    dev = sysbus_create_simple("musicpal_gpio", MP_GPIO_BASE, pic[MP_GPIO_IRQ]);
1637 d04fba94 Jan Kiszka
    i2c_dev = sysbus_create_simple("gpio_i2c", -1, NULL);
1638 d074769c Andrzej Zaborowski
    i2c = (i2c_bus *)qdev_get_child_bus(i2c_dev, "i2c");
1639 d074769c Andrzej Zaborowski
1640 343ec8e4 Benoit Canet
    lcd_dev = sysbus_create_simple("musicpal_lcd", MP_LCD_BASE, NULL);
1641 d04fba94 Jan Kiszka
    key_dev = sysbus_create_simple("musicpal_key", -1, NULL);
1642 343ec8e4 Benoit Canet
1643 d074769c Andrzej Zaborowski
    /* I2C read data */
1644 708afdf3 Jan Kiszka
    qdev_connect_gpio_out(i2c_dev, 0,
1645 708afdf3 Jan Kiszka
                          qdev_get_gpio_in(dev, MP_GPIO_I2C_DATA_BIT));
1646 d074769c Andrzej Zaborowski
    /* I2C data */
1647 d074769c Andrzej Zaborowski
    qdev_connect_gpio_out(dev, 3, qdev_get_gpio_in(i2c_dev, 0));
1648 d074769c Andrzej Zaborowski
    /* I2C clock */
1649 d074769c Andrzej Zaborowski
    qdev_connect_gpio_out(dev, 4, qdev_get_gpio_in(i2c_dev, 1));
1650 d074769c Andrzej Zaborowski
1651 49fedd0d Jan Kiszka
    for (i = 0; i < 3; i++) {
1652 343ec8e4 Benoit Canet
        qdev_connect_gpio_out(dev, i, qdev_get_gpio_in(lcd_dev, i));
1653 49fedd0d Jan Kiszka
    }
1654 708afdf3 Jan Kiszka
    for (i = 0; i < 4; i++) {
1655 708afdf3 Jan Kiszka
        qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 8));
1656 708afdf3 Jan Kiszka
    }
1657 708afdf3 Jan Kiszka
    for (i = 4; i < 8; i++) {
1658 708afdf3 Jan Kiszka
        qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 15));
1659 708afdf3 Jan Kiszka
    }
1660 24859b68 balrog
1661 d074769c Andrzej Zaborowski
    wm8750_dev = i2c_create_slave(i2c, "wm8750", MP_WM_ADDR);
1662 d074769c Andrzej Zaborowski
    dev = qdev_create(NULL, "mv88w8618_audio");
1663 1356b98d Andreas Färber
    s = SYS_BUS_DEVICE(dev);
1664 d074769c Andrzej Zaborowski
    qdev_prop_set_ptr(dev, "wm8750", wm8750_dev);
1665 e23a1b33 Markus Armbruster
    qdev_init_nofail(dev);
1666 d074769c Andrzej Zaborowski
    sysbus_mmio_map(s, 0, MP_AUDIO_BASE);
1667 d074769c Andrzej Zaborowski
    sysbus_connect_irq(s, 0, pic[MP_AUDIO_IRQ]);
1668 d074769c Andrzej Zaborowski
1669 24859b68 balrog
    musicpal_binfo.ram_size = MP_RAM_DEFAULT_SIZE;
1670 24859b68 balrog
    musicpal_binfo.kernel_filename = kernel_filename;
1671 24859b68 balrog
    musicpal_binfo.kernel_cmdline = kernel_cmdline;
1672 24859b68 balrog
    musicpal_binfo.initrd_filename = initrd_filename;
1673 3aaa8dfa Andreas Färber
    arm_load_kernel(cpu, &musicpal_binfo);
1674 24859b68 balrog
}
1675 24859b68 balrog
1676 f80f9ec9 Anthony Liguori
static QEMUMachine musicpal_machine = {
1677 4b32e168 aliguori
    .name = "musicpal",
1678 4b32e168 aliguori
    .desc = "Marvell 88w8618 / MusicPal (ARM926EJ-S)",
1679 4b32e168 aliguori
    .init = musicpal_init,
1680 e4ada29e Avik Sil
    DEFAULT_MACHINE_OPTIONS,
1681 24859b68 balrog
};
1682 b47b50fa Paul Brook
1683 f80f9ec9 Anthony Liguori
static void musicpal_machine_init(void)
1684 f80f9ec9 Anthony Liguori
{
1685 f80f9ec9 Anthony Liguori
    qemu_register_machine(&musicpal_machine);
1686 f80f9ec9 Anthony Liguori
}
1687 f80f9ec9 Anthony Liguori
1688 f80f9ec9 Anthony Liguori
machine_init(musicpal_machine_init);
1689 f80f9ec9 Anthony Liguori
1690 999e12bb Anthony Liguori
static void mv88w8618_wlan_class_init(ObjectClass *klass, void *data)
1691 999e12bb Anthony Liguori
{
1692 999e12bb Anthony Liguori
    SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
1693 999e12bb Anthony Liguori
1694 999e12bb Anthony Liguori
    sdc->init = mv88w8618_wlan_init;
1695 999e12bb Anthony Liguori
}
1696 999e12bb Anthony Liguori
1697 8c43a6f0 Andreas Färber
static const TypeInfo mv88w8618_wlan_info = {
1698 39bffca2 Anthony Liguori
    .name          = "mv88w8618_wlan",
1699 39bffca2 Anthony Liguori
    .parent        = TYPE_SYS_BUS_DEVICE,
1700 39bffca2 Anthony Liguori
    .instance_size = sizeof(SysBusDevice),
1701 39bffca2 Anthony Liguori
    .class_init    = mv88w8618_wlan_class_init,
1702 999e12bb Anthony Liguori
};
1703 999e12bb Anthony Liguori
1704 83f7d43a Andreas Färber
static void musicpal_register_types(void)
1705 b47b50fa Paul Brook
{
1706 39bffca2 Anthony Liguori
    type_register_static(&mv88w8618_pic_info);
1707 39bffca2 Anthony Liguori
    type_register_static(&mv88w8618_pit_info);
1708 39bffca2 Anthony Liguori
    type_register_static(&mv88w8618_flashcfg_info);
1709 39bffca2 Anthony Liguori
    type_register_static(&mv88w8618_eth_info);
1710 39bffca2 Anthony Liguori
    type_register_static(&mv88w8618_wlan_info);
1711 39bffca2 Anthony Liguori
    type_register_static(&musicpal_lcd_info);
1712 39bffca2 Anthony Liguori
    type_register_static(&musicpal_gpio_info);
1713 39bffca2 Anthony Liguori
    type_register_static(&musicpal_key_info);
1714 a86f200a Peter Maydell
    type_register_static(&musicpal_misc_info);
1715 b47b50fa Paul Brook
}
1716 b47b50fa Paul Brook
1717 83f7d43a Andreas Färber
type_init(musicpal_register_types)