Statistics
| Branch: | Revision:

root / target-arm / cpu.h @ 36802b6b

History | View | Annotate | Download (17 kB)

1 2c0262af bellard
/*
2 2c0262af bellard
 * ARM virtual CPU header
3 5fafdf24 ths
 *
4 2c0262af bellard
 *  Copyright (c) 2003 Fabrice Bellard
5 2c0262af bellard
 *
6 2c0262af bellard
 * This library is free software; you can redistribute it and/or
7 2c0262af bellard
 * modify it under the terms of the GNU Lesser General Public
8 2c0262af bellard
 * License as published by the Free Software Foundation; either
9 2c0262af bellard
 * version 2 of the License, or (at your option) any later version.
10 2c0262af bellard
 *
11 2c0262af bellard
 * This library is distributed in the hope that it will be useful,
12 2c0262af bellard
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 2c0262af bellard
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14 2c0262af bellard
 * Lesser General Public License for more details.
15 2c0262af bellard
 *
16 2c0262af bellard
 * You should have received a copy of the GNU Lesser General Public
17 8167ee88 Blue Swirl
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 2c0262af bellard
 */
19 2c0262af bellard
#ifndef CPU_ARM_H
20 2c0262af bellard
#define CPU_ARM_H
21 2c0262af bellard
22 3cf1e035 bellard
#define TARGET_LONG_BITS 32
23 3cf1e035 bellard
24 9042c0e2 ths
#define ELF_MACHINE        EM_ARM
25 9042c0e2 ths
26 c2764719 pbrook
#define CPUState struct CPUARMState
27 c2764719 pbrook
28 9a78eead Stefan Weil
#include "config.h"
29 9a78eead Stefan Weil
#include "qemu-common.h"
30 2c0262af bellard
#include "cpu-defs.h"
31 2c0262af bellard
32 53cd6637 bellard
#include "softfloat.h"
33 53cd6637 bellard
34 1fddef4b bellard
#define TARGET_HAS_ICE 1
35 1fddef4b bellard
36 b8a9e8f1 bellard
#define EXCP_UDEF            1   /* undefined instruction */
37 b8a9e8f1 bellard
#define EXCP_SWI             2   /* software interrupt */
38 b8a9e8f1 bellard
#define EXCP_PREFETCH_ABORT  3
39 b8a9e8f1 bellard
#define EXCP_DATA_ABORT      4
40 b5ff1b31 bellard
#define EXCP_IRQ             5
41 b5ff1b31 bellard
#define EXCP_FIQ             6
42 06c949e6 pbrook
#define EXCP_BKPT            7
43 9ee6e8bb pbrook
#define EXCP_EXCEPTION_EXIT  8   /* Return from v7M exception.  */
44 fbb4a2e3 pbrook
#define EXCP_KERNEL_TRAP     9   /* Jumped to kernel code page.  */
45 426f5abc Paul Brook
#define EXCP_STREX          10
46 9ee6e8bb pbrook
47 9ee6e8bb pbrook
#define ARMV7M_EXCP_RESET   1
48 9ee6e8bb pbrook
#define ARMV7M_EXCP_NMI     2
49 9ee6e8bb pbrook
#define ARMV7M_EXCP_HARD    3
50 9ee6e8bb pbrook
#define ARMV7M_EXCP_MEM     4
51 9ee6e8bb pbrook
#define ARMV7M_EXCP_BUS     5
52 9ee6e8bb pbrook
#define ARMV7M_EXCP_USAGE   6
53 9ee6e8bb pbrook
#define ARMV7M_EXCP_SVC     11
54 9ee6e8bb pbrook
#define ARMV7M_EXCP_DEBUG   12
55 9ee6e8bb pbrook
#define ARMV7M_EXCP_PENDSV  14
56 9ee6e8bb pbrook
#define ARMV7M_EXCP_SYSTICK 15
57 2c0262af bellard
58 403946c0 Richard Henderson
/* ARM-specific interrupt pending bits.  */
59 403946c0 Richard Henderson
#define CPU_INTERRUPT_FIQ   CPU_INTERRUPT_TGT_EXT_1
60 403946c0 Richard Henderson
61 403946c0 Richard Henderson
62 c1713132 balrog
typedef void ARMWriteCPFunc(void *opaque, int cp_info,
63 c1713132 balrog
                            int srcreg, int operand, uint32_t value);
64 c1713132 balrog
typedef uint32_t ARMReadCPFunc(void *opaque, int cp_info,
65 c1713132 balrog
                               int dstreg, int operand);
66 c1713132 balrog
67 f93eb9ff balrog
struct arm_boot_info;
68 f93eb9ff balrog
69 6ebbf390 j_mayer
#define NB_MMU_MODES 2
70 6ebbf390 j_mayer
71 b7bcbe95 bellard
/* We currently assume float and double are IEEE single and double
72 b7bcbe95 bellard
   precision respectively.
73 b7bcbe95 bellard
   Doing runtime conversions is tricky because VFP registers may contain
74 b7bcbe95 bellard
   integer values (eg. as the result of a FTOSI instruction).
75 8e96005d bellard
   s<2n> maps to the least significant half of d<n>
76 8e96005d bellard
   s<2n+1> maps to the most significant half of d<n>
77 8e96005d bellard
 */
78 b7bcbe95 bellard
79 2c0262af bellard
typedef struct CPUARMState {
80 b5ff1b31 bellard
    /* Regs for current mode.  */
81 2c0262af bellard
    uint32_t regs[16];
82 b5ff1b31 bellard
    /* Frequently accessed CPSR bits are stored separately for efficiently.
83 d37aca66 pbrook
       This contains all the other bits.  Use cpsr_{read,write} to access
84 b5ff1b31 bellard
       the whole CPSR.  */
85 b5ff1b31 bellard
    uint32_t uncached_cpsr;
86 b5ff1b31 bellard
    uint32_t spsr;
87 b5ff1b31 bellard
88 b5ff1b31 bellard
    /* Banked registers.  */
89 b5ff1b31 bellard
    uint32_t banked_spsr[6];
90 b5ff1b31 bellard
    uint32_t banked_r13[6];
91 b5ff1b31 bellard
    uint32_t banked_r14[6];
92 3b46e624 ths
93 b5ff1b31 bellard
    /* These hold r8-r12.  */
94 b5ff1b31 bellard
    uint32_t usr_regs[5];
95 b5ff1b31 bellard
    uint32_t fiq_regs[5];
96 3b46e624 ths
97 2c0262af bellard
    /* cpsr flag cache for faster execution */
98 2c0262af bellard
    uint32_t CF; /* 0 or 1 */
99 2c0262af bellard
    uint32_t VF; /* V is the bit 31. All other bits are undefined */
100 6fbe23d5 pbrook
    uint32_t NF; /* N is bit 31. All other bits are undefined.  */
101 6fbe23d5 pbrook
    uint32_t ZF; /* Z set if zero.  */
102 99c475ab bellard
    uint32_t QF; /* 0 or 1 */
103 9ee6e8bb pbrook
    uint32_t GE; /* cpsr[19:16] */
104 b26eefb6 pbrook
    uint32_t thumb; /* cpsr[5]. 0 = arm mode, 1 = thumb mode. */
105 9ee6e8bb pbrook
    uint32_t condexec_bits; /* IT bits.  cpsr[15:10,26:25].  */
106 2c0262af bellard
107 b5ff1b31 bellard
    /* System control coprocessor (cp15) */
108 b5ff1b31 bellard
    struct {
109 40f137e1 pbrook
        uint32_t c0_cpuid;
110 c1713132 balrog
        uint32_t c0_cachetype;
111 a49ea279 pbrook
        uint32_t c0_ccsid[16]; /* Cache size.  */
112 a49ea279 pbrook
        uint32_t c0_clid; /* Cache level.  */
113 a49ea279 pbrook
        uint32_t c0_cssel; /* Cache size selection.  */
114 9ee6e8bb pbrook
        uint32_t c0_c1[8]; /* Feature registers.  */
115 9ee6e8bb pbrook
        uint32_t c0_c2[8]; /* Instruction set registers.  */
116 b5ff1b31 bellard
        uint32_t c1_sys; /* System control register.  */
117 b5ff1b31 bellard
        uint32_t c1_coproc; /* Coprocessor access register.  */
118 610c3c8a balrog
        uint32_t c1_xscaleauxcr; /* XScale auxiliary control register.  */
119 9ee6e8bb pbrook
        uint32_t c2_base0; /* MMU translation table base 0.  */
120 9ee6e8bb pbrook
        uint32_t c2_base1; /* MMU translation table base 1.  */
121 b2fa1797 pbrook
        uint32_t c2_control; /* MMU translation table base control.  */
122 b2fa1797 pbrook
        uint32_t c2_mask; /* MMU translation table base selection mask.  */
123 b2fa1797 pbrook
        uint32_t c2_base_mask; /* MMU translation table base 0 mask. */
124 ce819861 pbrook
        uint32_t c2_data; /* MPU data cachable bits.  */
125 ce819861 pbrook
        uint32_t c2_insn; /* MPU instruction cachable bits.  */
126 ce819861 pbrook
        uint32_t c3; /* MMU domain access control register
127 ce819861 pbrook
                        MPU write buffer control.  */
128 b5ff1b31 bellard
        uint32_t c5_insn; /* Fault status registers.  */
129 b5ff1b31 bellard
        uint32_t c5_data;
130 ce819861 pbrook
        uint32_t c6_region[8]; /* MPU base/size registers.  */
131 b5ff1b31 bellard
        uint32_t c6_insn; /* Fault address registers.  */
132 b5ff1b31 bellard
        uint32_t c6_data;
133 f8bf8606 Adam Lackorzynski
        uint32_t c7_par;  /* Translation result. */
134 b5ff1b31 bellard
        uint32_t c9_insn; /* Cache lockdown registers.  */
135 b5ff1b31 bellard
        uint32_t c9_data;
136 b5ff1b31 bellard
        uint32_t c13_fcse; /* FCSE PID.  */
137 b5ff1b31 bellard
        uint32_t c13_context; /* Context ID.  */
138 9ee6e8bb pbrook
        uint32_t c13_tls1; /* User RW Thread register.  */
139 9ee6e8bb pbrook
        uint32_t c13_tls2; /* User RO Thread register.  */
140 9ee6e8bb pbrook
        uint32_t c13_tls3; /* Privileged Thread register.  */
141 c1713132 balrog
        uint32_t c15_cpar; /* XScale Coprocessor Access Register */
142 c3d2689d balrog
        uint32_t c15_ticonfig; /* TI925T configuration byte.  */
143 c3d2689d balrog
        uint32_t c15_i_max; /* Maximum D-cache dirty line index.  */
144 c3d2689d balrog
        uint32_t c15_i_min; /* Minimum D-cache dirty line index.  */
145 c3d2689d balrog
        uint32_t c15_threadid; /* TI debugger thread-ID.  */
146 b5ff1b31 bellard
    } cp15;
147 40f137e1 pbrook
148 9ee6e8bb pbrook
    struct {
149 9ee6e8bb pbrook
        uint32_t other_sp;
150 9ee6e8bb pbrook
        uint32_t vecbase;
151 9ee6e8bb pbrook
        uint32_t basepri;
152 9ee6e8bb pbrook
        uint32_t control;
153 9ee6e8bb pbrook
        int current_sp;
154 9ee6e8bb pbrook
        int exception;
155 9ee6e8bb pbrook
        int pending_exception;
156 9ee6e8bb pbrook
    } v7m;
157 9ee6e8bb pbrook
158 fe1479c3 pbrook
    /* Thumb-2 EE state.  */
159 fe1479c3 pbrook
    uint32_t teecr;
160 fe1479c3 pbrook
    uint32_t teehbr;
161 fe1479c3 pbrook
162 40f137e1 pbrook
    /* Internal CPU feature flags.  */
163 40f137e1 pbrook
    uint32_t features;
164 40f137e1 pbrook
165 b7bcbe95 bellard
    /* VFP coprocessor state.  */
166 b7bcbe95 bellard
    struct {
167 9ee6e8bb pbrook
        float64 regs[32];
168 b7bcbe95 bellard
169 40f137e1 pbrook
        uint32_t xregs[16];
170 b7bcbe95 bellard
        /* We store these fpcsr fields separately for convenience.  */
171 b7bcbe95 bellard
        int vec_len;
172 b7bcbe95 bellard
        int vec_stride;
173 b7bcbe95 bellard
174 9ee6e8bb pbrook
        /* scratch space when Tn are not sufficient.  */
175 9ee6e8bb pbrook
        uint32_t scratch[8];
176 3b46e624 ths
177 3a492f3a Peter Maydell
        /* fp_status is the "normal" fp status. standard_fp_status retains
178 3a492f3a Peter Maydell
         * values corresponding to the ARM "Standard FPSCR Value", ie
179 3a492f3a Peter Maydell
         * default-NaN, flush-to-zero, round-to-nearest and is used by
180 3a492f3a Peter Maydell
         * any operations (generally Neon) which the architecture defines
181 3a492f3a Peter Maydell
         * as controlled by the standard FPSCR value rather than the FPSCR.
182 3a492f3a Peter Maydell
         *
183 3a492f3a Peter Maydell
         * To avoid having to transfer exception bits around, we simply
184 3a492f3a Peter Maydell
         * say that the FPSCR cumulative exception flags are the logical
185 3a492f3a Peter Maydell
         * OR of the flags in the two fp statuses. This relies on the
186 3a492f3a Peter Maydell
         * only thing which needs to read the exception flags being
187 3a492f3a Peter Maydell
         * an explicit FPSCR read.
188 3a492f3a Peter Maydell
         */
189 53cd6637 bellard
        float_status fp_status;
190 3a492f3a Peter Maydell
        float_status standard_fp_status;
191 b7bcbe95 bellard
    } vfp;
192 426f5abc Paul Brook
    uint32_t exclusive_addr;
193 426f5abc Paul Brook
    uint32_t exclusive_val;
194 426f5abc Paul Brook
    uint32_t exclusive_high;
195 9ee6e8bb pbrook
#if defined(CONFIG_USER_ONLY)
196 426f5abc Paul Brook
    uint32_t exclusive_test;
197 426f5abc Paul Brook
    uint32_t exclusive_info;
198 9ee6e8bb pbrook
#endif
199 b7bcbe95 bellard
200 18c9b560 balrog
    /* iwMMXt coprocessor state.  */
201 18c9b560 balrog
    struct {
202 18c9b560 balrog
        uint64_t regs[16];
203 18c9b560 balrog
        uint64_t val;
204 18c9b560 balrog
205 18c9b560 balrog
        uint32_t cregs[16];
206 18c9b560 balrog
    } iwmmxt;
207 18c9b560 balrog
208 ce4defa0 pbrook
#if defined(CONFIG_USER_ONLY)
209 ce4defa0 pbrook
    /* For usermode syscall translation.  */
210 ce4defa0 pbrook
    int eabi;
211 ce4defa0 pbrook
#endif
212 ce4defa0 pbrook
213 a316d335 bellard
    CPU_COMMON
214 a316d335 bellard
215 9d551997 balrog
    /* These fields after the common ones so they are preserved on reset.  */
216 9ba8c3f4 Lars Munch
217 9ba8c3f4 Lars Munch
    /* Coprocessor IO used by peripherals */
218 9ba8c3f4 Lars Munch
    struct {
219 9ba8c3f4 Lars Munch
        ARMReadCPFunc *cp_read;
220 9ba8c3f4 Lars Munch
        ARMWriteCPFunc *cp_write;
221 9ba8c3f4 Lars Munch
        void *opaque;
222 9ba8c3f4 Lars Munch
    } cp[15];
223 983fe826 Paul Brook
    void *nvic;
224 f93eb9ff balrog
    struct arm_boot_info *boot_info;
225 2c0262af bellard
} CPUARMState;
226 2c0262af bellard
227 aaed909a bellard
CPUARMState *cpu_arm_init(const char *cpu_model);
228 b26eefb6 pbrook
void arm_translate_init(void);
229 2c0262af bellard
int cpu_arm_exec(CPUARMState *s);
230 2c0262af bellard
void cpu_arm_close(CPUARMState *s);
231 b5ff1b31 bellard
void do_interrupt(CPUARMState *);
232 b5ff1b31 bellard
void switch_mode(CPUARMState *, int);
233 9ee6e8bb pbrook
uint32_t do_arm_semihosting(CPUARMState *env);
234 b5ff1b31 bellard
235 2c0262af bellard
/* you can call this signal handler from your SIGBUS and SIGSEGV
236 2c0262af bellard
   signal handlers to inform the virtual CPU of exceptions. non zero
237 2c0262af bellard
   is returned if the signal was handled by the virtual CPU.  */
238 5fafdf24 ths
int cpu_arm_signal_handler(int host_signum, void *pinfo,
239 2c0262af bellard
                           void *puc);
240 84a031c6 aurel32
int cpu_arm_handle_mmu_fault (CPUARMState *env, target_ulong address, int rw,
241 84a031c6 aurel32
                              int mmu_idx, int is_softmuu);
242 0b5c1ce8 Nathan Froyd
#define cpu_handle_mmu_fault cpu_arm_handle_mmu_fault
243 2c0262af bellard
244 fbb4a2e3 pbrook
static inline void cpu_set_tls(CPUARMState *env, target_ulong newtls)
245 fbb4a2e3 pbrook
{
246 fbb4a2e3 pbrook
  env->cp15.c13_tls2 = newtls;
247 fbb4a2e3 pbrook
}
248 9ee6e8bb pbrook
249 b5ff1b31 bellard
#define CPSR_M (0x1f)
250 b5ff1b31 bellard
#define CPSR_T (1 << 5)
251 b5ff1b31 bellard
#define CPSR_F (1 << 6)
252 b5ff1b31 bellard
#define CPSR_I (1 << 7)
253 b5ff1b31 bellard
#define CPSR_A (1 << 8)
254 b5ff1b31 bellard
#define CPSR_E (1 << 9)
255 b5ff1b31 bellard
#define CPSR_IT_2_7 (0xfc00)
256 9ee6e8bb pbrook
#define CPSR_GE (0xf << 16)
257 9ee6e8bb pbrook
#define CPSR_RESERVED (0xf << 20)
258 b5ff1b31 bellard
#define CPSR_J (1 << 24)
259 b5ff1b31 bellard
#define CPSR_IT_0_1 (3 << 25)
260 b5ff1b31 bellard
#define CPSR_Q (1 << 27)
261 9ee6e8bb pbrook
#define CPSR_V (1 << 28)
262 9ee6e8bb pbrook
#define CPSR_C (1 << 29)
263 9ee6e8bb pbrook
#define CPSR_Z (1 << 30)
264 9ee6e8bb pbrook
#define CPSR_N (1 << 31)
265 9ee6e8bb pbrook
#define CPSR_NZCV (CPSR_N | CPSR_Z | CPSR_C | CPSR_V)
266 9ee6e8bb pbrook
267 9ee6e8bb pbrook
#define CPSR_IT (CPSR_IT_0_1 | CPSR_IT_2_7)
268 9ee6e8bb pbrook
#define CACHED_CPSR_BITS (CPSR_T | CPSR_GE | CPSR_IT | CPSR_Q | CPSR_NZCV)
269 9ee6e8bb pbrook
/* Bits writable in user mode.  */
270 9ee6e8bb pbrook
#define CPSR_USER (CPSR_NZCV | CPSR_Q | CPSR_GE)
271 9ee6e8bb pbrook
/* Execution state bits.  MRS read as zero, MSR writes ignored.  */
272 9ee6e8bb pbrook
#define CPSR_EXEC (CPSR_T | CPSR_IT | CPSR_J)
273 b5ff1b31 bellard
274 b5ff1b31 bellard
/* Return the current CPSR value.  */
275 2f4a40e5 balrog
uint32_t cpsr_read(CPUARMState *env);
276 2f4a40e5 balrog
/* Set the CPSR.  Note that some bits of mask must be all-set or all-clear.  */
277 2f4a40e5 balrog
void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask);
278 9ee6e8bb pbrook
279 9ee6e8bb pbrook
/* Return the current xPSR value.  */
280 9ee6e8bb pbrook
static inline uint32_t xpsr_read(CPUARMState *env)
281 9ee6e8bb pbrook
{
282 9ee6e8bb pbrook
    int ZF;
283 6fbe23d5 pbrook
    ZF = (env->ZF == 0);
284 6fbe23d5 pbrook
    return (env->NF & 0x80000000) | (ZF << 30)
285 9ee6e8bb pbrook
        | (env->CF << 29) | ((env->VF & 0x80000000) >> 3) | (env->QF << 27)
286 9ee6e8bb pbrook
        | (env->thumb << 24) | ((env->condexec_bits & 3) << 25)
287 9ee6e8bb pbrook
        | ((env->condexec_bits & 0xfc) << 8)
288 9ee6e8bb pbrook
        | env->v7m.exception;
289 b5ff1b31 bellard
}
290 b5ff1b31 bellard
291 9ee6e8bb pbrook
/* Set the xPSR.  Note that some bits of mask must be all-set or all-clear.  */
292 9ee6e8bb pbrook
static inline void xpsr_write(CPUARMState *env, uint32_t val, uint32_t mask)
293 9ee6e8bb pbrook
{
294 9ee6e8bb pbrook
    if (mask & CPSR_NZCV) {
295 6fbe23d5 pbrook
        env->ZF = (~val) & CPSR_Z;
296 6fbe23d5 pbrook
        env->NF = val;
297 9ee6e8bb pbrook
        env->CF = (val >> 29) & 1;
298 9ee6e8bb pbrook
        env->VF = (val << 3) & 0x80000000;
299 9ee6e8bb pbrook
    }
300 9ee6e8bb pbrook
    if (mask & CPSR_Q)
301 9ee6e8bb pbrook
        env->QF = ((val & CPSR_Q) != 0);
302 9ee6e8bb pbrook
    if (mask & (1 << 24))
303 9ee6e8bb pbrook
        env->thumb = ((val & (1 << 24)) != 0);
304 9ee6e8bb pbrook
    if (mask & CPSR_IT_0_1) {
305 9ee6e8bb pbrook
        env->condexec_bits &= ~3;
306 9ee6e8bb pbrook
        env->condexec_bits |= (val >> 25) & 3;
307 9ee6e8bb pbrook
    }
308 9ee6e8bb pbrook
    if (mask & CPSR_IT_2_7) {
309 9ee6e8bb pbrook
        env->condexec_bits &= 3;
310 9ee6e8bb pbrook
        env->condexec_bits |= (val >> 8) & 0xfc;
311 9ee6e8bb pbrook
    }
312 9ee6e8bb pbrook
    if (mask & 0x1ff) {
313 9ee6e8bb pbrook
        env->v7m.exception = val & 0x1ff;
314 9ee6e8bb pbrook
    }
315 9ee6e8bb pbrook
}
316 9ee6e8bb pbrook
317 01653295 Peter Maydell
/* Return the current FPSCR value.  */
318 01653295 Peter Maydell
uint32_t vfp_get_fpscr(CPUARMState *env);
319 01653295 Peter Maydell
void vfp_set_fpscr(CPUARMState *env, uint32_t val);
320 01653295 Peter Maydell
321 b5ff1b31 bellard
enum arm_cpu_mode {
322 b5ff1b31 bellard
  ARM_CPU_MODE_USR = 0x10,
323 b5ff1b31 bellard
  ARM_CPU_MODE_FIQ = 0x11,
324 b5ff1b31 bellard
  ARM_CPU_MODE_IRQ = 0x12,
325 b5ff1b31 bellard
  ARM_CPU_MODE_SVC = 0x13,
326 b5ff1b31 bellard
  ARM_CPU_MODE_ABT = 0x17,
327 b5ff1b31 bellard
  ARM_CPU_MODE_UND = 0x1b,
328 b5ff1b31 bellard
  ARM_CPU_MODE_SYS = 0x1f
329 b5ff1b31 bellard
};
330 b5ff1b31 bellard
331 40f137e1 pbrook
/* VFP system registers.  */
332 40f137e1 pbrook
#define ARM_VFP_FPSID   0
333 40f137e1 pbrook
#define ARM_VFP_FPSCR   1
334 9ee6e8bb pbrook
#define ARM_VFP_MVFR1   6
335 9ee6e8bb pbrook
#define ARM_VFP_MVFR0   7
336 40f137e1 pbrook
#define ARM_VFP_FPEXC   8
337 40f137e1 pbrook
#define ARM_VFP_FPINST  9
338 40f137e1 pbrook
#define ARM_VFP_FPINST2 10
339 40f137e1 pbrook
340 18c9b560 balrog
/* iwMMXt coprocessor control registers.  */
341 18c9b560 balrog
#define ARM_IWMMXT_wCID                0
342 18c9b560 balrog
#define ARM_IWMMXT_wCon                1
343 18c9b560 balrog
#define ARM_IWMMXT_wCSSF        2
344 18c9b560 balrog
#define ARM_IWMMXT_wCASF        3
345 18c9b560 balrog
#define ARM_IWMMXT_wCGR0        8
346 18c9b560 balrog
#define ARM_IWMMXT_wCGR1        9
347 18c9b560 balrog
#define ARM_IWMMXT_wCGR2        10
348 18c9b560 balrog
#define ARM_IWMMXT_wCGR3        11
349 18c9b560 balrog
350 40f137e1 pbrook
enum arm_features {
351 40f137e1 pbrook
    ARM_FEATURE_VFP,
352 c1713132 balrog
    ARM_FEATURE_AUXCR,  /* ARM1026 Auxiliary control register.  */
353 c1713132 balrog
    ARM_FEATURE_XSCALE, /* Intel XScale extensions.  */
354 ce819861 pbrook
    ARM_FEATURE_IWMMXT, /* Intel iwMMXt extension.  */
355 9ee6e8bb pbrook
    ARM_FEATURE_V6,
356 9ee6e8bb pbrook
    ARM_FEATURE_V6K,
357 9ee6e8bb pbrook
    ARM_FEATURE_V7,
358 9ee6e8bb pbrook
    ARM_FEATURE_THUMB2,
359 c3d2689d balrog
    ARM_FEATURE_MPU,    /* Only has Memory Protection Unit, not full MMU.  */
360 9ee6e8bb pbrook
    ARM_FEATURE_VFP3,
361 60011498 Paul Brook
    ARM_FEATURE_VFP_FP16,
362 9ee6e8bb pbrook
    ARM_FEATURE_NEON,
363 9ee6e8bb pbrook
    ARM_FEATURE_DIV,
364 9ee6e8bb pbrook
    ARM_FEATURE_M, /* Microcontroller profile.  */
365 fe1479c3 pbrook
    ARM_FEATURE_OMAPCP, /* OMAP specific CP15 ops handling.  */
366 e1bbf446 Peter Maydell
    ARM_FEATURE_THUMB2EE,
367 be5e7a76 Dmitry Eremin-Solenikov
    ARM_FEATURE_V7MP,    /* v7 Multiprocessing Extensions */
368 be5e7a76 Dmitry Eremin-Solenikov
    ARM_FEATURE_V4T,
369 be5e7a76 Dmitry Eremin-Solenikov
    ARM_FEATURE_V5,
370 5bc95aa2 Dmitry Eremin-Solenikov
    ARM_FEATURE_STRONGARM,
371 40f137e1 pbrook
};
372 40f137e1 pbrook
373 40f137e1 pbrook
static inline int arm_feature(CPUARMState *env, int feature)
374 40f137e1 pbrook
{
375 40f137e1 pbrook
    return (env->features & (1u << feature)) != 0;
376 40f137e1 pbrook
}
377 40f137e1 pbrook
378 9a78eead Stefan Weil
void arm_cpu_list(FILE *f, fprintf_function cpu_fprintf);
379 40f137e1 pbrook
380 9ee6e8bb pbrook
/* Interface between CPU and Interrupt controller.  */
381 9ee6e8bb pbrook
void armv7m_nvic_set_pending(void *opaque, int irq);
382 9ee6e8bb pbrook
int armv7m_nvic_acknowledge_irq(void *opaque);
383 9ee6e8bb pbrook
void armv7m_nvic_complete_irq(void *opaque, int irq);
384 9ee6e8bb pbrook
385 c1713132 balrog
void cpu_arm_set_cp_io(CPUARMState *env, int cpnum,
386 c1713132 balrog
                       ARMReadCPFunc *cp_read, ARMWriteCPFunc *cp_write,
387 c1713132 balrog
                       void *opaque);
388 c1713132 balrog
389 9ee6e8bb pbrook
/* Does the core conform to the the "MicroController" profile. e.g. Cortex-M3.
390 9ee6e8bb pbrook
   Note the M in older cores (eg. ARM7TDMI) stands for Multiply. These are
391 9ee6e8bb pbrook
   conventional cores (ie. Application or Realtime profile).  */
392 9ee6e8bb pbrook
393 9ee6e8bb pbrook
#define IS_M(env) arm_feature(env, ARM_FEATURE_M)
394 9ee6e8bb pbrook
#define ARM_CPUID(env) (env->cp15.c0_cpuid)
395 9ee6e8bb pbrook
396 9ee6e8bb pbrook
#define ARM_CPUID_ARM1026     0x4106a262
397 9ee6e8bb pbrook
#define ARM_CPUID_ARM926      0x41069265
398 9ee6e8bb pbrook
#define ARM_CPUID_ARM946      0x41059461
399 9ee6e8bb pbrook
#define ARM_CPUID_TI915T      0x54029152
400 9ee6e8bb pbrook
#define ARM_CPUID_TI925T      0x54029252
401 5bc95aa2 Dmitry Eremin-Solenikov
#define ARM_CPUID_SA1100      0x4401A11B
402 5bc95aa2 Dmitry Eremin-Solenikov
#define ARM_CPUID_SA1110      0x6901B119
403 9ee6e8bb pbrook
#define ARM_CPUID_PXA250      0x69052100
404 9ee6e8bb pbrook
#define ARM_CPUID_PXA255      0x69052d00
405 9ee6e8bb pbrook
#define ARM_CPUID_PXA260      0x69052903
406 9ee6e8bb pbrook
#define ARM_CPUID_PXA261      0x69052d05
407 9ee6e8bb pbrook
#define ARM_CPUID_PXA262      0x69052d06
408 9ee6e8bb pbrook
#define ARM_CPUID_PXA270      0x69054110
409 9ee6e8bb pbrook
#define ARM_CPUID_PXA270_A0   0x69054110
410 9ee6e8bb pbrook
#define ARM_CPUID_PXA270_A1   0x69054111
411 9ee6e8bb pbrook
#define ARM_CPUID_PXA270_B0   0x69054112
412 9ee6e8bb pbrook
#define ARM_CPUID_PXA270_B1   0x69054113
413 9ee6e8bb pbrook
#define ARM_CPUID_PXA270_C0   0x69054114
414 9ee6e8bb pbrook
#define ARM_CPUID_PXA270_C5   0x69054117
415 9ee6e8bb pbrook
#define ARM_CPUID_ARM1136     0x4117b363
416 827df9f3 balrog
#define ARM_CPUID_ARM1136_R2  0x4107b362
417 9ee6e8bb pbrook
#define ARM_CPUID_ARM11MPCORE 0x410fb022
418 9ee6e8bb pbrook
#define ARM_CPUID_CORTEXA8    0x410fc080
419 10055562 Paul Brook
#define ARM_CPUID_CORTEXA9    0x410fc090
420 9ee6e8bb pbrook
#define ARM_CPUID_CORTEXM3    0x410fc231
421 9ee6e8bb pbrook
#define ARM_CPUID_ANY         0xffffffff
422 40f137e1 pbrook
423 b5ff1b31 bellard
#if defined(CONFIG_USER_ONLY)
424 2c0262af bellard
#define TARGET_PAGE_BITS 12
425 b5ff1b31 bellard
#else
426 b5ff1b31 bellard
/* The ARM MMU allows 1k pages.  */
427 b5ff1b31 bellard
/* ??? Linux doesn't actually use these, and they're deprecated in recent
428 82d17978 balrog
   architecture revisions.  Maybe a configure option to disable them.  */
429 b5ff1b31 bellard
#define TARGET_PAGE_BITS 10
430 b5ff1b31 bellard
#endif
431 9467d44c ths
432 52705890 Richard Henderson
#define TARGET_PHYS_ADDR_SPACE_BITS 32
433 52705890 Richard Henderson
#define TARGET_VIRT_ADDR_SPACE_BITS 32
434 52705890 Richard Henderson
435 9467d44c ths
#define cpu_init cpu_arm_init
436 9467d44c ths
#define cpu_exec cpu_arm_exec
437 9467d44c ths
#define cpu_gen_code cpu_arm_gen_code
438 9467d44c ths
#define cpu_signal_handler cpu_arm_signal_handler
439 c732abe2 j_mayer
#define cpu_list arm_cpu_list
440 9467d44c ths
441 f8bf8606 Adam Lackorzynski
#define CPU_SAVE_VERSION 3
442 9ee6e8bb pbrook
443 6ebbf390 j_mayer
/* MMU modes definitions */
444 6ebbf390 j_mayer
#define MMU_MODE0_SUFFIX _kernel
445 6ebbf390 j_mayer
#define MMU_MODE1_SUFFIX _user
446 6ebbf390 j_mayer
#define MMU_USER_IDX 1
447 6ebbf390 j_mayer
static inline int cpu_mmu_index (CPUState *env)
448 6ebbf390 j_mayer
{
449 6ebbf390 j_mayer
    return (env->uncached_cpsr & CPSR_M) == ARM_CPU_MODE_USR ? 1 : 0;
450 6ebbf390 j_mayer
}
451 6ebbf390 j_mayer
452 6e68e076 pbrook
#if defined(CONFIG_USER_ONLY)
453 6e68e076 pbrook
static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
454 6e68e076 pbrook
{
455 f8ed7070 pbrook
    if (newsp)
456 6e68e076 pbrook
        env->regs[13] = newsp;
457 6e68e076 pbrook
    env->regs[0] = 0;
458 6e68e076 pbrook
}
459 6e68e076 pbrook
#endif
460 6e68e076 pbrook
461 2c0262af bellard
#include "cpu-all.h"
462 622ed360 aliguori
463 a1705768 Peter Maydell
/* Bit usage in the TB flags field: */
464 a1705768 Peter Maydell
#define ARM_TBFLAG_THUMB_SHIFT      0
465 a1705768 Peter Maydell
#define ARM_TBFLAG_THUMB_MASK       (1 << ARM_TBFLAG_THUMB_SHIFT)
466 a1705768 Peter Maydell
#define ARM_TBFLAG_VECLEN_SHIFT     1
467 a1705768 Peter Maydell
#define ARM_TBFLAG_VECLEN_MASK      (0x7 << ARM_TBFLAG_VECLEN_SHIFT)
468 a1705768 Peter Maydell
#define ARM_TBFLAG_VECSTRIDE_SHIFT  4
469 a1705768 Peter Maydell
#define ARM_TBFLAG_VECSTRIDE_MASK   (0x3 << ARM_TBFLAG_VECSTRIDE_SHIFT)
470 a1705768 Peter Maydell
#define ARM_TBFLAG_PRIV_SHIFT       6
471 a1705768 Peter Maydell
#define ARM_TBFLAG_PRIV_MASK        (1 << ARM_TBFLAG_PRIV_SHIFT)
472 a1705768 Peter Maydell
#define ARM_TBFLAG_VFPEN_SHIFT      7
473 a1705768 Peter Maydell
#define ARM_TBFLAG_VFPEN_MASK       (1 << ARM_TBFLAG_VFPEN_SHIFT)
474 a1705768 Peter Maydell
#define ARM_TBFLAG_CONDEXEC_SHIFT   8
475 a1705768 Peter Maydell
#define ARM_TBFLAG_CONDEXEC_MASK    (0xff << ARM_TBFLAG_CONDEXEC_SHIFT)
476 a1705768 Peter Maydell
/* Bits 31..16 are currently unused. */
477 a1705768 Peter Maydell
478 a1705768 Peter Maydell
/* some convenience accessor macros */
479 a1705768 Peter Maydell
#define ARM_TBFLAG_THUMB(F) \
480 a1705768 Peter Maydell
    (((F) & ARM_TBFLAG_THUMB_MASK) >> ARM_TBFLAG_THUMB_SHIFT)
481 a1705768 Peter Maydell
#define ARM_TBFLAG_VECLEN(F) \
482 a1705768 Peter Maydell
    (((F) & ARM_TBFLAG_VECLEN_MASK) >> ARM_TBFLAG_VECLEN_SHIFT)
483 a1705768 Peter Maydell
#define ARM_TBFLAG_VECSTRIDE(F) \
484 a1705768 Peter Maydell
    (((F) & ARM_TBFLAG_VECSTRIDE_MASK) >> ARM_TBFLAG_VECSTRIDE_SHIFT)
485 a1705768 Peter Maydell
#define ARM_TBFLAG_PRIV(F) \
486 a1705768 Peter Maydell
    (((F) & ARM_TBFLAG_PRIV_MASK) >> ARM_TBFLAG_PRIV_SHIFT)
487 a1705768 Peter Maydell
#define ARM_TBFLAG_VFPEN(F) \
488 a1705768 Peter Maydell
    (((F) & ARM_TBFLAG_VFPEN_MASK) >> ARM_TBFLAG_VFPEN_SHIFT)
489 a1705768 Peter Maydell
#define ARM_TBFLAG_CONDEXEC(F) \
490 a1705768 Peter Maydell
    (((F) & ARM_TBFLAG_CONDEXEC_MASK) >> ARM_TBFLAG_CONDEXEC_SHIFT)
491 a1705768 Peter Maydell
492 6b917547 aliguori
static inline void cpu_get_tb_cpu_state(CPUState *env, target_ulong *pc,
493 6b917547 aliguori
                                        target_ulong *cs_base, int *flags)
494 6b917547 aliguori
{
495 05ed9a99 Peter Maydell
    int privmode;
496 6b917547 aliguori
    *pc = env->regs[15];
497 6b917547 aliguori
    *cs_base = 0;
498 a1705768 Peter Maydell
    *flags = (env->thumb << ARM_TBFLAG_THUMB_SHIFT)
499 a1705768 Peter Maydell
        | (env->vfp.vec_len << ARM_TBFLAG_VECLEN_SHIFT)
500 a1705768 Peter Maydell
        | (env->vfp.vec_stride << ARM_TBFLAG_VECSTRIDE_SHIFT)
501 a1705768 Peter Maydell
        | (env->condexec_bits << ARM_TBFLAG_CONDEXEC_SHIFT);
502 05ed9a99 Peter Maydell
    if (arm_feature(env, ARM_FEATURE_M)) {
503 05ed9a99 Peter Maydell
        privmode = !((env->v7m.exception == 0) && (env->v7m.control & 1));
504 05ed9a99 Peter Maydell
    } else {
505 05ed9a99 Peter Maydell
        privmode = (env->uncached_cpsr & CPSR_M) != ARM_CPU_MODE_USR;
506 05ed9a99 Peter Maydell
    }
507 05ed9a99 Peter Maydell
    if (privmode) {
508 a1705768 Peter Maydell
        *flags |= ARM_TBFLAG_PRIV_MASK;
509 a1705768 Peter Maydell
    }
510 a1705768 Peter Maydell
    if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30)) {
511 a1705768 Peter Maydell
        *flags |= ARM_TBFLAG_VFPEN_MASK;
512 a1705768 Peter Maydell
    }
513 6b917547 aliguori
}
514 6b917547 aliguori
515 2c0262af bellard
#endif