Statistics
| Branch: | Revision:

root / hw / sun4u.c @ 368eb5d4

History | View | Annotate | Download (22 kB)

1 3475187d bellard
/*
2 c7ba218d blueswir1
 * QEMU Sun4u/Sun4v System Emulator
3 5fafdf24 ths
 *
4 3475187d bellard
 * Copyright (c) 2005 Fabrice Bellard
5 5fafdf24 ths
 *
6 3475187d bellard
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 3475187d bellard
 * of this software and associated documentation files (the "Software"), to deal
8 3475187d bellard
 * in the Software without restriction, including without limitation the rights
9 3475187d bellard
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 3475187d bellard
 * copies of the Software, and to permit persons to whom the Software is
11 3475187d bellard
 * furnished to do so, subject to the following conditions:
12 3475187d bellard
 *
13 3475187d bellard
 * The above copyright notice and this permission notice shall be included in
14 3475187d bellard
 * all copies or substantial portions of the Software.
15 3475187d bellard
 *
16 3475187d bellard
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 3475187d bellard
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 3475187d bellard
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 3475187d bellard
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 3475187d bellard
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 3475187d bellard
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 3475187d bellard
 * THE SOFTWARE.
23 3475187d bellard
 */
24 87ecb68b pbrook
#include "hw.h"
25 87ecb68b pbrook
#include "pci.h"
26 87ecb68b pbrook
#include "pc.h"
27 87ecb68b pbrook
#include "nvram.h"
28 87ecb68b pbrook
#include "fdc.h"
29 87ecb68b pbrook
#include "net.h"
30 87ecb68b pbrook
#include "qemu-timer.h"
31 87ecb68b pbrook
#include "sysemu.h"
32 87ecb68b pbrook
#include "boards.h"
33 d2c63fc1 blueswir1
#include "firmware_abi.h"
34 3cce6243 blueswir1
#include "fw_cfg.h"
35 1baffa46 Blue Swirl
#include "sysbus.h"
36 3475187d bellard
37 9d926598 blueswir1
//#define DEBUG_IRQ
38 9d926598 blueswir1
39 9d926598 blueswir1
#ifdef DEBUG_IRQ
40 001faf32 Blue Swirl
#define DPRINTF(fmt, ...)                                       \
41 001faf32 Blue Swirl
    do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
42 9d926598 blueswir1
#else
43 001faf32 Blue Swirl
#define DPRINTF(fmt, ...)
44 9d926598 blueswir1
#endif
45 9d926598 blueswir1
46 83469015 bellard
#define KERNEL_LOAD_ADDR     0x00404000
47 83469015 bellard
#define CMDLINE_ADDR         0x003ff000
48 83469015 bellard
#define INITRD_LOAD_ADDR     0x00300000
49 ac2e9d66 blueswir1
#define PROM_SIZE_MAX        (4 * 1024 * 1024)
50 f930d07e blueswir1
#define PROM_VADDR           0x000ffd00000ULL
51 83469015 bellard
#define APB_SPECIAL_BASE     0x1fe00000000ULL
52 f930d07e blueswir1
#define APB_MEM_BASE         0x1ff00000000ULL
53 f930d07e blueswir1
#define VGA_BASE             (APB_MEM_BASE + 0x400000ULL)
54 f930d07e blueswir1
#define PROM_FILENAME        "openbios-sparc64"
55 83469015 bellard
#define NVRAM_SIZE           0x2000
56 e4bcb14c ths
#define MAX_IDE_BUS          2
57 3cce6243 blueswir1
#define BIOS_CFG_IOPORT      0x510
58 7589690c Blue Swirl
#define FW_CFG_SPARC64_WIDTH (FW_CFG_ARCH_LOCAL + 0x00)
59 7589690c Blue Swirl
#define FW_CFG_SPARC64_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01)
60 7589690c Blue Swirl
#define FW_CFG_SPARC64_DEPTH (FW_CFG_ARCH_LOCAL + 0x02)
61 3475187d bellard
62 9d926598 blueswir1
#define MAX_PILS 16
63 9d926598 blueswir1
64 8fa211e8 blueswir1
#define TICK_INT_DIS         0x8000000000000000ULL
65 8fa211e8 blueswir1
#define TICK_MAX             0x7fffffffffffffffULL
66 8fa211e8 blueswir1
67 c7ba218d blueswir1
struct hwdef {
68 c7ba218d blueswir1
    const char * const default_cpu_model;
69 905fdcb5 blueswir1
    uint16_t machine_id;
70 e87231d4 blueswir1
    uint64_t prom_addr;
71 e87231d4 blueswir1
    uint64_t console_serial_base;
72 c7ba218d blueswir1
};
73 c7ba218d blueswir1
74 3475187d bellard
int DMA_get_channel_mode (int nchan)
75 3475187d bellard
{
76 3475187d bellard
    return 0;
77 3475187d bellard
}
78 3475187d bellard
int DMA_read_memory (int nchan, void *buf, int pos, int size)
79 3475187d bellard
{
80 3475187d bellard
    return 0;
81 3475187d bellard
}
82 3475187d bellard
int DMA_write_memory (int nchan, void *buf, int pos, int size)
83 3475187d bellard
{
84 3475187d bellard
    return 0;
85 3475187d bellard
}
86 3475187d bellard
void DMA_hold_DREQ (int nchan) {}
87 3475187d bellard
void DMA_release_DREQ (int nchan) {}
88 3475187d bellard
void DMA_schedule(int nchan) {}
89 3475187d bellard
void DMA_init (int high_page_enable) {}
90 3475187d bellard
void DMA_register_channel (int nchan,
91 3475187d bellard
                           DMA_transfer_handler transfer_handler,
92 3475187d bellard
                           void *opaque)
93 3475187d bellard
{
94 3475187d bellard
}
95 3475187d bellard
96 513f789f blueswir1
static int fw_cfg_boot_set(void *opaque, const char *boot_device)
97 81864572 blueswir1
{
98 513f789f blueswir1
    fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
99 81864572 blueswir1
    return 0;
100 81864572 blueswir1
}
101 81864572 blueswir1
102 d2c63fc1 blueswir1
static int sun4u_NVRAM_set_params (m48t59_t *nvram, uint16_t NVRAM_size,
103 e7fb1406 blueswir1
                                   const char *arch,
104 77f193da blueswir1
                                   ram_addr_t RAM_size,
105 77f193da blueswir1
                                   const char *boot_devices,
106 d2c63fc1 blueswir1
                                   uint32_t kernel_image, uint32_t kernel_size,
107 d2c63fc1 blueswir1
                                   const char *cmdline,
108 d2c63fc1 blueswir1
                                   uint32_t initrd_image, uint32_t initrd_size,
109 d2c63fc1 blueswir1
                                   uint32_t NVRAM_image,
110 0d31cb99 blueswir1
                                   int width, int height, int depth,
111 0d31cb99 blueswir1
                                   const uint8_t *macaddr)
112 83469015 bellard
{
113 66508601 blueswir1
    unsigned int i;
114 66508601 blueswir1
    uint32_t start, end;
115 d2c63fc1 blueswir1
    uint8_t image[0x1ff0];
116 d2c63fc1 blueswir1
    struct OpenBIOS_nvpart_v1 *part_header;
117 d2c63fc1 blueswir1
118 d2c63fc1 blueswir1
    memset(image, '\0', sizeof(image));
119 d2c63fc1 blueswir1
120 513f789f blueswir1
    start = 0;
121 83469015 bellard
122 66508601 blueswir1
    // OpenBIOS nvram variables
123 66508601 blueswir1
    // Variable partition
124 d2c63fc1 blueswir1
    part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
125 d2c63fc1 blueswir1
    part_header->signature = OPENBIOS_PART_SYSTEM;
126 363a37d5 blueswir1
    pstrcpy(part_header->name, sizeof(part_header->name), "system");
127 66508601 blueswir1
128 d2c63fc1 blueswir1
    end = start + sizeof(struct OpenBIOS_nvpart_v1);
129 66508601 blueswir1
    for (i = 0; i < nb_prom_envs; i++)
130 d2c63fc1 blueswir1
        end = OpenBIOS_set_var(image, end, prom_envs[i]);
131 d2c63fc1 blueswir1
132 d2c63fc1 blueswir1
    // End marker
133 d2c63fc1 blueswir1
    image[end++] = '\0';
134 66508601 blueswir1
135 66508601 blueswir1
    end = start + ((end - start + 15) & ~15);
136 d2c63fc1 blueswir1
    OpenBIOS_finish_partition(part_header, end - start);
137 66508601 blueswir1
138 66508601 blueswir1
    // free partition
139 66508601 blueswir1
    start = end;
140 d2c63fc1 blueswir1
    part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
141 d2c63fc1 blueswir1
    part_header->signature = OPENBIOS_PART_FREE;
142 363a37d5 blueswir1
    pstrcpy(part_header->name, sizeof(part_header->name), "free");
143 66508601 blueswir1
144 66508601 blueswir1
    end = 0x1fd0;
145 d2c63fc1 blueswir1
    OpenBIOS_finish_partition(part_header, end - start);
146 d2c63fc1 blueswir1
147 0d31cb99 blueswir1
    Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, 0x80);
148 0d31cb99 blueswir1
149 d2c63fc1 blueswir1
    for (i = 0; i < sizeof(image); i++)
150 d2c63fc1 blueswir1
        m48t59_write(nvram, i, image[i]);
151 66508601 blueswir1
152 83469015 bellard
    return 0;
153 3475187d bellard
}
154 636aa70a Blue Swirl
static unsigned long sun4u_load_kernel(const char *kernel_filename,
155 636aa70a Blue Swirl
                                       const char *initrd_filename,
156 636aa70a Blue Swirl
                                       ram_addr_t RAM_size, long *initrd_size)
157 636aa70a Blue Swirl
{
158 636aa70a Blue Swirl
    int linux_boot;
159 636aa70a Blue Swirl
    unsigned int i;
160 636aa70a Blue Swirl
    long kernel_size;
161 636aa70a Blue Swirl
162 636aa70a Blue Swirl
    linux_boot = (kernel_filename != NULL);
163 636aa70a Blue Swirl
164 636aa70a Blue Swirl
    kernel_size = 0;
165 636aa70a Blue Swirl
    if (linux_boot) {
166 636aa70a Blue Swirl
        kernel_size = load_elf(kernel_filename, 0, NULL, NULL, NULL);
167 636aa70a Blue Swirl
        if (kernel_size < 0)
168 636aa70a Blue Swirl
            kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
169 636aa70a Blue Swirl
                                    RAM_size - KERNEL_LOAD_ADDR);
170 636aa70a Blue Swirl
        if (kernel_size < 0)
171 636aa70a Blue Swirl
            kernel_size = load_image_targphys(kernel_filename,
172 636aa70a Blue Swirl
                                              KERNEL_LOAD_ADDR,
173 636aa70a Blue Swirl
                                              RAM_size - KERNEL_LOAD_ADDR);
174 636aa70a Blue Swirl
        if (kernel_size < 0) {
175 636aa70a Blue Swirl
            fprintf(stderr, "qemu: could not load kernel '%s'\n",
176 636aa70a Blue Swirl
                    kernel_filename);
177 636aa70a Blue Swirl
            exit(1);
178 636aa70a Blue Swirl
        }
179 636aa70a Blue Swirl
180 636aa70a Blue Swirl
        /* load initrd */
181 636aa70a Blue Swirl
        *initrd_size = 0;
182 636aa70a Blue Swirl
        if (initrd_filename) {
183 636aa70a Blue Swirl
            *initrd_size = load_image_targphys(initrd_filename,
184 636aa70a Blue Swirl
                                               INITRD_LOAD_ADDR,
185 636aa70a Blue Swirl
                                               RAM_size - INITRD_LOAD_ADDR);
186 636aa70a Blue Swirl
            if (*initrd_size < 0) {
187 636aa70a Blue Swirl
                fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
188 636aa70a Blue Swirl
                        initrd_filename);
189 636aa70a Blue Swirl
                exit(1);
190 636aa70a Blue Swirl
            }
191 636aa70a Blue Swirl
        }
192 636aa70a Blue Swirl
        if (*initrd_size > 0) {
193 636aa70a Blue Swirl
            for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
194 636aa70a Blue Swirl
                if (ldl_phys(KERNEL_LOAD_ADDR + i) == 0x48647253) { // HdrS
195 636aa70a Blue Swirl
                    stl_phys(KERNEL_LOAD_ADDR + i + 16, INITRD_LOAD_ADDR);
196 636aa70a Blue Swirl
                    stl_phys(KERNEL_LOAD_ADDR + i + 20, *initrd_size);
197 636aa70a Blue Swirl
                    break;
198 636aa70a Blue Swirl
                }
199 636aa70a Blue Swirl
            }
200 636aa70a Blue Swirl
        }
201 636aa70a Blue Swirl
    }
202 636aa70a Blue Swirl
    return kernel_size;
203 636aa70a Blue Swirl
}
204 3475187d bellard
205 b4950060 blueswir1
void pic_info(Monitor *mon)
206 3475187d bellard
{
207 3475187d bellard
}
208 3475187d bellard
209 b4950060 blueswir1
void irq_info(Monitor *mon)
210 3475187d bellard
{
211 3475187d bellard
}
212 3475187d bellard
213 9d926598 blueswir1
void cpu_check_irqs(CPUState *env)
214 9d926598 blueswir1
{
215 9d926598 blueswir1
    uint32_t pil = env->pil_in | (env->softint & ~SOFTINT_TIMER) |
216 9d926598 blueswir1
        ((env->softint & SOFTINT_TIMER) << 14);
217 9d926598 blueswir1
218 9d926598 blueswir1
    if (pil && (env->interrupt_index == 0 ||
219 9d926598 blueswir1
                (env->interrupt_index & ~15) == TT_EXTINT)) {
220 9d926598 blueswir1
        unsigned int i;
221 9d926598 blueswir1
222 9d926598 blueswir1
        for (i = 15; i > 0; i--) {
223 9d926598 blueswir1
            if (pil & (1 << i)) {
224 9d926598 blueswir1
                int old_interrupt = env->interrupt_index;
225 9d926598 blueswir1
226 9d926598 blueswir1
                env->interrupt_index = TT_EXTINT | i;
227 9d926598 blueswir1
                if (old_interrupt != env->interrupt_index) {
228 9d926598 blueswir1
                    DPRINTF("Set CPU IRQ %d\n", i);
229 9d926598 blueswir1
                    cpu_interrupt(env, CPU_INTERRUPT_HARD);
230 9d926598 blueswir1
                }
231 9d926598 blueswir1
                break;
232 9d926598 blueswir1
            }
233 9d926598 blueswir1
        }
234 9d926598 blueswir1
    } else if (!pil && (env->interrupt_index & ~15) == TT_EXTINT) {
235 9d926598 blueswir1
        DPRINTF("Reset CPU IRQ %d\n", env->interrupt_index & 15);
236 9d926598 blueswir1
        env->interrupt_index = 0;
237 9d926598 blueswir1
        cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
238 9d926598 blueswir1
    }
239 9d926598 blueswir1
}
240 9d926598 blueswir1
241 9d926598 blueswir1
static void cpu_set_irq(void *opaque, int irq, int level)
242 9d926598 blueswir1
{
243 9d926598 blueswir1
    CPUState *env = opaque;
244 9d926598 blueswir1
245 9d926598 blueswir1
    if (level) {
246 9d926598 blueswir1
        DPRINTF("Raise CPU IRQ %d\n", irq);
247 9d926598 blueswir1
        env->halted = 0;
248 9d926598 blueswir1
        env->pil_in |= 1 << irq;
249 9d926598 blueswir1
        cpu_check_irqs(env);
250 9d926598 blueswir1
    } else {
251 9d926598 blueswir1
        DPRINTF("Lower CPU IRQ %d\n", irq);
252 9d926598 blueswir1
        env->pil_in &= ~(1 << irq);
253 9d926598 blueswir1
        cpu_check_irqs(env);
254 9d926598 blueswir1
    }
255 9d926598 blueswir1
}
256 9d926598 blueswir1
257 e87231d4 blueswir1
typedef struct ResetData {
258 e87231d4 blueswir1
    CPUState *env;
259 e87231d4 blueswir1
    uint64_t reset_addr;
260 e87231d4 blueswir1
} ResetData;
261 e87231d4 blueswir1
262 c68ea704 bellard
static void main_cpu_reset(void *opaque)
263 c68ea704 bellard
{
264 e87231d4 blueswir1
    ResetData *s = (ResetData *)opaque;
265 e87231d4 blueswir1
    CPUState *env = s->env;
266 20c9f095 blueswir1
267 c68ea704 bellard
    cpu_reset(env);
268 8fa211e8 blueswir1
    env->tick_cmpr = TICK_INT_DIS | 0;
269 8fa211e8 blueswir1
    ptimer_set_limit(env->tick, TICK_MAX, 1);
270 2f43e00e blueswir1
    ptimer_run(env->tick, 1);
271 8fa211e8 blueswir1
    env->stick_cmpr = TICK_INT_DIS | 0;
272 8fa211e8 blueswir1
    ptimer_set_limit(env->stick, TICK_MAX, 1);
273 2f43e00e blueswir1
    ptimer_run(env->stick, 1);
274 8fa211e8 blueswir1
    env->hstick_cmpr = TICK_INT_DIS | 0;
275 8fa211e8 blueswir1
    ptimer_set_limit(env->hstick, TICK_MAX, 1);
276 2f43e00e blueswir1
    ptimer_run(env->hstick, 1);
277 e87231d4 blueswir1
    env->gregs[1] = 0; // Memory start
278 e87231d4 blueswir1
    env->gregs[2] = ram_size; // Memory size
279 e87231d4 blueswir1
    env->gregs[3] = 0; // Machine description XXX
280 e87231d4 blueswir1
    env->pc = s->reset_addr;
281 e87231d4 blueswir1
    env->npc = env->pc + 4;
282 20c9f095 blueswir1
}
283 20c9f095 blueswir1
284 22548760 blueswir1
static void tick_irq(void *opaque)
285 20c9f095 blueswir1
{
286 20c9f095 blueswir1
    CPUState *env = opaque;
287 20c9f095 blueswir1
288 8fa211e8 blueswir1
    if (!(env->tick_cmpr & TICK_INT_DIS)) {
289 8fa211e8 blueswir1
        env->softint |= SOFTINT_TIMER;
290 8fa211e8 blueswir1
        cpu_interrupt(env, CPU_INTERRUPT_TIMER);
291 8fa211e8 blueswir1
    }
292 20c9f095 blueswir1
}
293 20c9f095 blueswir1
294 22548760 blueswir1
static void stick_irq(void *opaque)
295 20c9f095 blueswir1
{
296 20c9f095 blueswir1
    CPUState *env = opaque;
297 20c9f095 blueswir1
298 8fa211e8 blueswir1
    if (!(env->stick_cmpr & TICK_INT_DIS)) {
299 8fa211e8 blueswir1
        env->softint |= SOFTINT_STIMER;
300 8fa211e8 blueswir1
        cpu_interrupt(env, CPU_INTERRUPT_TIMER);
301 8fa211e8 blueswir1
    }
302 20c9f095 blueswir1
}
303 20c9f095 blueswir1
304 22548760 blueswir1
static void hstick_irq(void *opaque)
305 20c9f095 blueswir1
{
306 20c9f095 blueswir1
    CPUState *env = opaque;
307 20c9f095 blueswir1
308 8fa211e8 blueswir1
    if (!(env->hstick_cmpr & TICK_INT_DIS)) {
309 8fa211e8 blueswir1
        cpu_interrupt(env, CPU_INTERRUPT_TIMER);
310 8fa211e8 blueswir1
    }
311 c68ea704 bellard
}
312 c68ea704 bellard
313 f4b1a842 blueswir1
void cpu_tick_set_count(void *opaque, uint64_t count)
314 f4b1a842 blueswir1
{
315 f4b1a842 blueswir1
    ptimer_set_count(opaque, -count);
316 f4b1a842 blueswir1
}
317 f4b1a842 blueswir1
318 f4b1a842 blueswir1
uint64_t cpu_tick_get_count(void *opaque)
319 f4b1a842 blueswir1
{
320 f4b1a842 blueswir1
    return -ptimer_get_count(opaque);
321 f4b1a842 blueswir1
}
322 f4b1a842 blueswir1
323 f4b1a842 blueswir1
void cpu_tick_set_limit(void *opaque, uint64_t limit)
324 f4b1a842 blueswir1
{
325 f4b1a842 blueswir1
    ptimer_set_limit(opaque, -limit, 0);
326 f4b1a842 blueswir1
}
327 f4b1a842 blueswir1
328 83469015 bellard
static const int ide_iobase[2] = { 0x1f0, 0x170 };
329 83469015 bellard
static const int ide_iobase2[2] = { 0x3f6, 0x376 };
330 83469015 bellard
static const int ide_irq[2] = { 14, 15 };
331 3475187d bellard
332 83469015 bellard
static const int serial_io[MAX_SERIAL_PORTS] = { 0x3f8, 0x2f8, 0x3e8, 0x2e8 };
333 83469015 bellard
static const int serial_irq[MAX_SERIAL_PORTS] = { 4, 3, 4, 3 };
334 83469015 bellard
335 83469015 bellard
static const int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
336 83469015 bellard
static const int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 };
337 83469015 bellard
338 83469015 bellard
static fdctrl_t *floppy_controller;
339 3475187d bellard
340 c190ea07 blueswir1
static void ebus_mmio_mapfunc(PCIDevice *pci_dev, int region_num,
341 c190ea07 blueswir1
                              uint32_t addr, uint32_t size, int type)
342 c190ea07 blueswir1
{
343 c190ea07 blueswir1
    DPRINTF("Mapping region %d registers at %08x\n", region_num, addr);
344 c190ea07 blueswir1
    switch (region_num) {
345 c190ea07 blueswir1
    case 0:
346 c190ea07 blueswir1
        isa_mmio_init(addr, 0x1000000);
347 c190ea07 blueswir1
        break;
348 c190ea07 blueswir1
    case 1:
349 c190ea07 blueswir1
        isa_mmio_init(addr, 0x800000);
350 c190ea07 blueswir1
        break;
351 c190ea07 blueswir1
    }
352 c190ea07 blueswir1
}
353 c190ea07 blueswir1
354 c190ea07 blueswir1
/* EBUS (Eight bit bus) bridge */
355 c190ea07 blueswir1
static void
356 c190ea07 blueswir1
pci_ebus_init(PCIBus *bus, int devfn)
357 c190ea07 blueswir1
{
358 53e3c4f9 Blue Swirl
    pci_create_simple(bus, devfn, "ebus");
359 53e3c4f9 Blue Swirl
}
360 c190ea07 blueswir1
361 53e3c4f9 Blue Swirl
static void
362 53e3c4f9 Blue Swirl
pci_ebus_init1(PCIDevice *s)
363 53e3c4f9 Blue Swirl
{
364 deb54399 aliguori
    pci_config_set_vendor_id(s->config, PCI_VENDOR_ID_SUN);
365 deb54399 aliguori
    pci_config_set_device_id(s->config, PCI_DEVICE_ID_SUN_EBUS);
366 c190ea07 blueswir1
    s->config[0x04] = 0x06; // command = bus master, pci mem
367 c190ea07 blueswir1
    s->config[0x05] = 0x00;
368 c190ea07 blueswir1
    s->config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error
369 c190ea07 blueswir1
    s->config[0x07] = 0x03; // status = medium devsel
370 c190ea07 blueswir1
    s->config[0x08] = 0x01; // revision
371 c190ea07 blueswir1
    s->config[0x09] = 0x00; // programming i/f
372 173a543b blueswir1
    pci_config_set_class(s->config, PCI_CLASS_BRIDGE_OTHER);
373 c190ea07 blueswir1
    s->config[0x0D] = 0x0a; // latency_timer
374 6407f373 Isaku Yamahata
    s->config[PCI_HEADER_TYPE] = PCI_HEADER_TYPE_NORMAL; // header_type
375 c190ea07 blueswir1
376 28c2c264 Avi Kivity
    pci_register_bar(s, 0, 0x1000000, PCI_ADDRESS_SPACE_MEM,
377 c190ea07 blueswir1
                           ebus_mmio_mapfunc);
378 28c2c264 Avi Kivity
    pci_register_bar(s, 1, 0x800000,  PCI_ADDRESS_SPACE_MEM,
379 c190ea07 blueswir1
                           ebus_mmio_mapfunc);
380 c190ea07 blueswir1
}
381 c190ea07 blueswir1
382 53e3c4f9 Blue Swirl
static PCIDeviceInfo ebus_info = {
383 53e3c4f9 Blue Swirl
    .qdev.name = "ebus",
384 53e3c4f9 Blue Swirl
    .qdev.size = sizeof(PCIDevice),
385 53e3c4f9 Blue Swirl
    .init = pci_ebus_init1,
386 53e3c4f9 Blue Swirl
};
387 53e3c4f9 Blue Swirl
388 53e3c4f9 Blue Swirl
static void pci_ebus_register(void)
389 53e3c4f9 Blue Swirl
{
390 53e3c4f9 Blue Swirl
    pci_qdev_register(&ebus_info);
391 53e3c4f9 Blue Swirl
}
392 53e3c4f9 Blue Swirl
393 53e3c4f9 Blue Swirl
device_init(pci_ebus_register);
394 53e3c4f9 Blue Swirl
395 1baffa46 Blue Swirl
/* Boot PROM (OpenBIOS) */
396 1baffa46 Blue Swirl
static void prom_init(target_phys_addr_t addr, const char *bios_name)
397 1baffa46 Blue Swirl
{
398 1baffa46 Blue Swirl
    DeviceState *dev;
399 1baffa46 Blue Swirl
    SysBusDevice *s;
400 1baffa46 Blue Swirl
    char *filename;
401 1baffa46 Blue Swirl
    int ret;
402 1baffa46 Blue Swirl
403 1baffa46 Blue Swirl
    dev = qdev_create(NULL, "openprom");
404 1baffa46 Blue Swirl
    qdev_init(dev);
405 1baffa46 Blue Swirl
    s = sysbus_from_qdev(dev);
406 1baffa46 Blue Swirl
407 1baffa46 Blue Swirl
    sysbus_mmio_map(s, 0, addr);
408 1baffa46 Blue Swirl
409 1baffa46 Blue Swirl
    /* load boot prom */
410 1baffa46 Blue Swirl
    if (bios_name == NULL) {
411 1baffa46 Blue Swirl
        bios_name = PROM_FILENAME;
412 1baffa46 Blue Swirl
    }
413 1baffa46 Blue Swirl
    filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
414 1baffa46 Blue Swirl
    if (filename) {
415 1baffa46 Blue Swirl
        ret = load_elf(filename, addr - PROM_VADDR, NULL, NULL, NULL);
416 1baffa46 Blue Swirl
        if (ret < 0 || ret > PROM_SIZE_MAX) {
417 1baffa46 Blue Swirl
            ret = load_image_targphys(filename, addr, PROM_SIZE_MAX);
418 1baffa46 Blue Swirl
        }
419 1baffa46 Blue Swirl
        qemu_free(filename);
420 1baffa46 Blue Swirl
    } else {
421 1baffa46 Blue Swirl
        ret = -1;
422 1baffa46 Blue Swirl
    }
423 1baffa46 Blue Swirl
    if (ret < 0 || ret > PROM_SIZE_MAX) {
424 1baffa46 Blue Swirl
        fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name);
425 1baffa46 Blue Swirl
        exit(1);
426 1baffa46 Blue Swirl
    }
427 1baffa46 Blue Swirl
}
428 1baffa46 Blue Swirl
429 1baffa46 Blue Swirl
static void prom_init1(SysBusDevice *dev)
430 1baffa46 Blue Swirl
{
431 1baffa46 Blue Swirl
    ram_addr_t prom_offset;
432 1baffa46 Blue Swirl
433 1baffa46 Blue Swirl
    prom_offset = qemu_ram_alloc(PROM_SIZE_MAX);
434 1baffa46 Blue Swirl
    sysbus_init_mmio(dev, PROM_SIZE_MAX, prom_offset | IO_MEM_ROM);
435 1baffa46 Blue Swirl
}
436 1baffa46 Blue Swirl
437 1baffa46 Blue Swirl
static SysBusDeviceInfo prom_info = {
438 1baffa46 Blue Swirl
    .init = prom_init1,
439 1baffa46 Blue Swirl
    .qdev.name  = "openprom",
440 1baffa46 Blue Swirl
    .qdev.size  = sizeof(SysBusDevice),
441 1baffa46 Blue Swirl
    .qdev.props = (Property[]) {
442 1baffa46 Blue Swirl
        {/* end of property list */}
443 1baffa46 Blue Swirl
    }
444 1baffa46 Blue Swirl
};
445 1baffa46 Blue Swirl
446 1baffa46 Blue Swirl
static void prom_register_devices(void)
447 1baffa46 Blue Swirl
{
448 1baffa46 Blue Swirl
    sysbus_register_withprop(&prom_info);
449 1baffa46 Blue Swirl
}
450 1baffa46 Blue Swirl
451 1baffa46 Blue Swirl
device_init(prom_register_devices);
452 1baffa46 Blue Swirl
453 bda42033 Blue Swirl
454 bda42033 Blue Swirl
typedef struct RamDevice
455 bda42033 Blue Swirl
{
456 bda42033 Blue Swirl
    SysBusDevice busdev;
457 04843626 Blue Swirl
    uint64_t size;
458 bda42033 Blue Swirl
} RamDevice;
459 bda42033 Blue Swirl
460 bda42033 Blue Swirl
/* System RAM */
461 bda42033 Blue Swirl
static void ram_init1(SysBusDevice *dev)
462 bda42033 Blue Swirl
{
463 bda42033 Blue Swirl
    ram_addr_t RAM_size, ram_offset;
464 bda42033 Blue Swirl
    RamDevice *d = FROM_SYSBUS(RamDevice, dev);
465 bda42033 Blue Swirl
466 bda42033 Blue Swirl
    RAM_size = d->size;
467 bda42033 Blue Swirl
468 bda42033 Blue Swirl
    ram_offset = qemu_ram_alloc(RAM_size);
469 bda42033 Blue Swirl
    sysbus_init_mmio(dev, RAM_size, ram_offset);
470 bda42033 Blue Swirl
}
471 bda42033 Blue Swirl
472 bda42033 Blue Swirl
static void ram_init(target_phys_addr_t addr, ram_addr_t RAM_size)
473 bda42033 Blue Swirl
{
474 bda42033 Blue Swirl
    DeviceState *dev;
475 bda42033 Blue Swirl
    SysBusDevice *s;
476 bda42033 Blue Swirl
    RamDevice *d;
477 bda42033 Blue Swirl
478 bda42033 Blue Swirl
    /* allocate RAM */
479 bda42033 Blue Swirl
    dev = qdev_create(NULL, "memory");
480 bda42033 Blue Swirl
    s = sysbus_from_qdev(dev);
481 bda42033 Blue Swirl
482 bda42033 Blue Swirl
    d = FROM_SYSBUS(RamDevice, s);
483 bda42033 Blue Swirl
    d->size = RAM_size;
484 bda42033 Blue Swirl
    qdev_init(dev);
485 bda42033 Blue Swirl
486 bda42033 Blue Swirl
    sysbus_mmio_map(s, 0, addr);
487 bda42033 Blue Swirl
}
488 bda42033 Blue Swirl
489 bda42033 Blue Swirl
static SysBusDeviceInfo ram_info = {
490 bda42033 Blue Swirl
    .init = ram_init1,
491 bda42033 Blue Swirl
    .qdev.name  = "memory",
492 bda42033 Blue Swirl
    .qdev.size  = sizeof(RamDevice),
493 bda42033 Blue Swirl
    .qdev.props = (Property[]) {
494 bda42033 Blue Swirl
        {
495 bda42033 Blue Swirl
            .name = "size",
496 04843626 Blue Swirl
            .info = &qdev_prop_uint64,
497 bda42033 Blue Swirl
            .offset = offsetof(RamDevice, size),
498 bda42033 Blue Swirl
        },
499 bda42033 Blue Swirl
        {/* end of property list */}
500 bda42033 Blue Swirl
    }
501 bda42033 Blue Swirl
};
502 bda42033 Blue Swirl
503 bda42033 Blue Swirl
static void ram_register_devices(void)
504 bda42033 Blue Swirl
{
505 bda42033 Blue Swirl
    sysbus_register_withprop(&ram_info);
506 bda42033 Blue Swirl
}
507 bda42033 Blue Swirl
508 bda42033 Blue Swirl
device_init(ram_register_devices);
509 bda42033 Blue Swirl
510 7b833f5b Blue Swirl
static CPUState *cpu_devinit(const char *cpu_model, const struct hwdef *hwdef)
511 3475187d bellard
{
512 c68ea704 bellard
    CPUState *env;
513 20c9f095 blueswir1
    QEMUBH *bh;
514 e87231d4 blueswir1
    ResetData *reset_info;
515 3475187d bellard
516 c7ba218d blueswir1
    if (!cpu_model)
517 c7ba218d blueswir1
        cpu_model = hwdef->default_cpu_model;
518 aaed909a bellard
    env = cpu_init(cpu_model);
519 aaed909a bellard
    if (!env) {
520 62724a37 blueswir1
        fprintf(stderr, "Unable to find Sparc CPU definition\n");
521 62724a37 blueswir1
        exit(1);
522 62724a37 blueswir1
    }
523 20c9f095 blueswir1
    bh = qemu_bh_new(tick_irq, env);
524 20c9f095 blueswir1
    env->tick = ptimer_init(bh);
525 20c9f095 blueswir1
    ptimer_set_period(env->tick, 1ULL);
526 20c9f095 blueswir1
527 20c9f095 blueswir1
    bh = qemu_bh_new(stick_irq, env);
528 20c9f095 blueswir1
    env->stick = ptimer_init(bh);
529 20c9f095 blueswir1
    ptimer_set_period(env->stick, 1ULL);
530 20c9f095 blueswir1
531 20c9f095 blueswir1
    bh = qemu_bh_new(hstick_irq, env);
532 20c9f095 blueswir1
    env->hstick = ptimer_init(bh);
533 20c9f095 blueswir1
    ptimer_set_period(env->hstick, 1ULL);
534 e87231d4 blueswir1
535 e87231d4 blueswir1
    reset_info = qemu_mallocz(sizeof(ResetData));
536 e87231d4 blueswir1
    reset_info->env = env;
537 e87231d4 blueswir1
    reset_info->reset_addr = hwdef->prom_addr + 0x40ULL;
538 a08d4367 Jan Kiszka
    qemu_register_reset(main_cpu_reset, reset_info);
539 e87231d4 blueswir1
    main_cpu_reset(reset_info);
540 e87231d4 blueswir1
    // Override warm reset address with cold start address
541 e87231d4 blueswir1
    env->pc = hwdef->prom_addr + 0x20ULL;
542 e87231d4 blueswir1
    env->npc = env->pc + 4;
543 c68ea704 bellard
544 7b833f5b Blue Swirl
    return env;
545 7b833f5b Blue Swirl
}
546 7b833f5b Blue Swirl
547 7b833f5b Blue Swirl
static void sun4uv_init(ram_addr_t RAM_size,
548 7b833f5b Blue Swirl
                        const char *boot_devices,
549 7b833f5b Blue Swirl
                        const char *kernel_filename, const char *kernel_cmdline,
550 7b833f5b Blue Swirl
                        const char *initrd_filename, const char *cpu_model,
551 7b833f5b Blue Swirl
                        const struct hwdef *hwdef)
552 7b833f5b Blue Swirl
{
553 7b833f5b Blue Swirl
    CPUState *env;
554 7b833f5b Blue Swirl
    m48t59_t *nvram;
555 7b833f5b Blue Swirl
    unsigned int i;
556 7b833f5b Blue Swirl
    long initrd_size, kernel_size;
557 7b833f5b Blue Swirl
    PCIBus *pci_bus, *pci_bus2, *pci_bus3;
558 7b833f5b Blue Swirl
    qemu_irq *irq;
559 7b833f5b Blue Swirl
    BlockDriverState *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
560 7b833f5b Blue Swirl
    BlockDriverState *fd[MAX_FD];
561 7b833f5b Blue Swirl
    void *fw_cfg;
562 751c6a17 Gerd Hoffmann
    DriveInfo *dinfo;
563 7b833f5b Blue Swirl
564 7b833f5b Blue Swirl
    /* init CPUs */
565 7b833f5b Blue Swirl
    env = cpu_devinit(cpu_model, hwdef);
566 7b833f5b Blue Swirl
567 bda42033 Blue Swirl
    /* set up devices */
568 bda42033 Blue Swirl
    ram_init(0, RAM_size);
569 3475187d bellard
570 1baffa46 Blue Swirl
    prom_init(hwdef->prom_addr, bios_name);
571 3475187d bellard
572 7d55273f Igor Kovalenko
573 7d55273f Igor Kovalenko
    irq = qemu_allocate_irqs(cpu_set_irq, env, MAX_PILS);
574 7d55273f Igor Kovalenko
    pci_bus = pci_apb_init(APB_SPECIAL_BASE, APB_MEM_BASE, irq, &pci_bus2,
575 c190ea07 blueswir1
                           &pci_bus3);
576 83469015 bellard
    isa_mem_base = VGA_BASE;
577 fbe1b595 Paul Brook
    pci_vga_init(pci_bus, 0, 0);
578 83469015 bellard
579 c190ea07 blueswir1
    // XXX Should be pci_bus3
580 c190ea07 blueswir1
    pci_ebus_init(pci_bus, -1);
581 c190ea07 blueswir1
582 e87231d4 blueswir1
    i = 0;
583 e87231d4 blueswir1
    if (hwdef->console_serial_base) {
584 e87231d4 blueswir1
        serial_mm_init(hwdef->console_serial_base, 0, NULL, 115200,
585 e87231d4 blueswir1
                       serial_hds[i], 1);
586 e87231d4 blueswir1
        i++;
587 e87231d4 blueswir1
    }
588 e87231d4 blueswir1
    for(; i < MAX_SERIAL_PORTS; i++) {
589 83469015 bellard
        if (serial_hds[i]) {
590 cbf5c748 blueswir1
            serial_init(serial_io[i], NULL/*serial_irq[i]*/, 115200,
591 cbf5c748 blueswir1
                        serial_hds[i]);
592 83469015 bellard
        }
593 83469015 bellard
    }
594 83469015 bellard
595 83469015 bellard
    for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
596 83469015 bellard
        if (parallel_hds[i]) {
597 77f193da blueswir1
            parallel_init(parallel_io[i], NULL/*parallel_irq[i]*/,
598 77f193da blueswir1
                          parallel_hds[i]);
599 83469015 bellard
        }
600 83469015 bellard
    }
601 83469015 bellard
602 cb457d76 aliguori
    for(i = 0; i < nb_nics; i++)
603 6d53bfd1 Igor V. Kovalenko
        pci_nic_init(&nd_table[i], "ne2k_pci", NULL);
604 83469015 bellard
605 e4bcb14c ths
    if (drive_get_max_bus(IF_IDE) >= MAX_IDE_BUS) {
606 e4bcb14c ths
        fprintf(stderr, "qemu: too many IDE bus\n");
607 e4bcb14c ths
        exit(1);
608 e4bcb14c ths
    }
609 e4bcb14c ths
    for(i = 0; i < MAX_IDE_BUS * MAX_IDE_DEVS; i++) {
610 751c6a17 Gerd Hoffmann
        dinfo = drive_get(IF_IDE, i / MAX_IDE_DEVS,
611 751c6a17 Gerd Hoffmann
                          i % MAX_IDE_DEVS);
612 751c6a17 Gerd Hoffmann
        hd[i] = dinfo ? dinfo->bdrv : NULL;
613 e4bcb14c ths
    }
614 e4bcb14c ths
615 3b898dda blueswir1
    pci_cmd646_ide_init(pci_bus, hd, 1);
616 3b898dda blueswir1
617 d537cf6c pbrook
    /* FIXME: wire up interrupts.  */
618 d537cf6c pbrook
    i8042_init(NULL/*1*/, NULL/*12*/, 0x60);
619 e4bcb14c ths
    for(i = 0; i < MAX_FD; i++) {
620 751c6a17 Gerd Hoffmann
        dinfo = drive_get(IF_FLOPPY, 0, i);
621 751c6a17 Gerd Hoffmann
        fd[i] = dinfo ? dinfo->bdrv : NULL;
622 e4bcb14c ths
    }
623 e4bcb14c ths
    floppy_controller = fdctrl_init(NULL/*6*/, 2, 0, 0x3f0, fd);
624 d537cf6c pbrook
    nvram = m48t59_init(NULL/*8*/, 0, 0x0074, NVRAM_SIZE, 59);
625 636aa70a Blue Swirl
626 636aa70a Blue Swirl
    initrd_size = 0;
627 636aa70a Blue Swirl
    kernel_size = sun4u_load_kernel(kernel_filename, initrd_filename,
628 636aa70a Blue Swirl
                                    ram_size, &initrd_size);
629 636aa70a Blue Swirl
630 22548760 blueswir1
    sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", RAM_size, boot_devices,
631 0d31cb99 blueswir1
                           KERNEL_LOAD_ADDR, kernel_size,
632 0d31cb99 blueswir1
                           kernel_cmdline,
633 0d31cb99 blueswir1
                           INITRD_LOAD_ADDR, initrd_size,
634 0d31cb99 blueswir1
                           /* XXX: need an option to load a NVRAM image */
635 0d31cb99 blueswir1
                           0,
636 0d31cb99 blueswir1
                           graphic_width, graphic_height, graphic_depth,
637 0d31cb99 blueswir1
                           (uint8_t *)&nd_table[0].macaddr);
638 83469015 bellard
639 3cce6243 blueswir1
    fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0);
640 3cce6243 blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
641 905fdcb5 blueswir1
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
642 905fdcb5 blueswir1
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
643 513f789f blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
644 513f789f blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
645 513f789f blueswir1
    if (kernel_cmdline) {
646 513f789f blueswir1
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
647 513f789f blueswir1
        pstrcpy_targphys(CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
648 513f789f blueswir1
    } else {
649 513f789f blueswir1
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
650 513f789f blueswir1
    }
651 513f789f blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
652 513f789f blueswir1
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
653 513f789f blueswir1
    fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_devices[0]);
654 7589690c Blue Swirl
655 7589690c Blue Swirl
    fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_WIDTH, graphic_width);
656 7589690c Blue Swirl
    fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_HEIGHT, graphic_height);
657 7589690c Blue Swirl
    fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_DEPTH, graphic_depth);
658 7589690c Blue Swirl
659 513f789f blueswir1
    qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
660 3475187d bellard
}
661 3475187d bellard
662 905fdcb5 blueswir1
enum {
663 905fdcb5 blueswir1
    sun4u_id = 0,
664 905fdcb5 blueswir1
    sun4v_id = 64,
665 e87231d4 blueswir1
    niagara_id,
666 905fdcb5 blueswir1
};
667 905fdcb5 blueswir1
668 c7ba218d blueswir1
static const struct hwdef hwdefs[] = {
669 c7ba218d blueswir1
    /* Sun4u generic PC-like machine */
670 c7ba218d blueswir1
    {
671 c7ba218d blueswir1
        .default_cpu_model = "TI UltraSparc II",
672 905fdcb5 blueswir1
        .machine_id = sun4u_id,
673 e87231d4 blueswir1
        .prom_addr = 0x1fff0000000ULL,
674 e87231d4 blueswir1
        .console_serial_base = 0,
675 c7ba218d blueswir1
    },
676 c7ba218d blueswir1
    /* Sun4v generic PC-like machine */
677 c7ba218d blueswir1
    {
678 c7ba218d blueswir1
        .default_cpu_model = "Sun UltraSparc T1",
679 905fdcb5 blueswir1
        .machine_id = sun4v_id,
680 e87231d4 blueswir1
        .prom_addr = 0x1fff0000000ULL,
681 e87231d4 blueswir1
        .console_serial_base = 0,
682 e87231d4 blueswir1
    },
683 e87231d4 blueswir1
    /* Sun4v generic Niagara machine */
684 e87231d4 blueswir1
    {
685 e87231d4 blueswir1
        .default_cpu_model = "Sun UltraSparc T1",
686 e87231d4 blueswir1
        .machine_id = niagara_id,
687 e87231d4 blueswir1
        .prom_addr = 0xfff0000000ULL,
688 e87231d4 blueswir1
        .console_serial_base = 0xfff0c2c000ULL,
689 c7ba218d blueswir1
    },
690 c7ba218d blueswir1
};
691 c7ba218d blueswir1
692 c7ba218d blueswir1
/* Sun4u hardware initialisation */
693 fbe1b595 Paul Brook
static void sun4u_init(ram_addr_t RAM_size,
694 3023f332 aliguori
                       const char *boot_devices,
695 c7ba218d blueswir1
                       const char *kernel_filename, const char *kernel_cmdline,
696 c7ba218d blueswir1
                       const char *initrd_filename, const char *cpu_model)
697 c7ba218d blueswir1
{
698 fbe1b595 Paul Brook
    sun4uv_init(RAM_size, boot_devices, kernel_filename,
699 c7ba218d blueswir1
                kernel_cmdline, initrd_filename, cpu_model, &hwdefs[0]);
700 c7ba218d blueswir1
}
701 c7ba218d blueswir1
702 c7ba218d blueswir1
/* Sun4v hardware initialisation */
703 fbe1b595 Paul Brook
static void sun4v_init(ram_addr_t RAM_size,
704 3023f332 aliguori
                       const char *boot_devices,
705 c7ba218d blueswir1
                       const char *kernel_filename, const char *kernel_cmdline,
706 c7ba218d blueswir1
                       const char *initrd_filename, const char *cpu_model)
707 c7ba218d blueswir1
{
708 fbe1b595 Paul Brook
    sun4uv_init(RAM_size, boot_devices, kernel_filename,
709 c7ba218d blueswir1
                kernel_cmdline, initrd_filename, cpu_model, &hwdefs[1]);
710 c7ba218d blueswir1
}
711 c7ba218d blueswir1
712 e87231d4 blueswir1
/* Niagara hardware initialisation */
713 fbe1b595 Paul Brook
static void niagara_init(ram_addr_t RAM_size,
714 3023f332 aliguori
                         const char *boot_devices,
715 e87231d4 blueswir1
                         const char *kernel_filename, const char *kernel_cmdline,
716 e87231d4 blueswir1
                         const char *initrd_filename, const char *cpu_model)
717 e87231d4 blueswir1
{
718 fbe1b595 Paul Brook
    sun4uv_init(RAM_size, boot_devices, kernel_filename,
719 e87231d4 blueswir1
                kernel_cmdline, initrd_filename, cpu_model, &hwdefs[2]);
720 e87231d4 blueswir1
}
721 e87231d4 blueswir1
722 f80f9ec9 Anthony Liguori
static QEMUMachine sun4u_machine = {
723 66de733b blueswir1
    .name = "sun4u",
724 66de733b blueswir1
    .desc = "Sun4u platform",
725 66de733b blueswir1
    .init = sun4u_init,
726 1bcee014 blueswir1
    .max_cpus = 1, // XXX for now
727 0c257437 Anthony Liguori
    .is_default = 1,
728 3475187d bellard
};
729 c7ba218d blueswir1
730 f80f9ec9 Anthony Liguori
static QEMUMachine sun4v_machine = {
731 66de733b blueswir1
    .name = "sun4v",
732 66de733b blueswir1
    .desc = "Sun4v platform",
733 66de733b blueswir1
    .init = sun4v_init,
734 1bcee014 blueswir1
    .max_cpus = 1, // XXX for now
735 c7ba218d blueswir1
};
736 e87231d4 blueswir1
737 f80f9ec9 Anthony Liguori
static QEMUMachine niagara_machine = {
738 e87231d4 blueswir1
    .name = "Niagara",
739 e87231d4 blueswir1
    .desc = "Sun4v platform, Niagara",
740 e87231d4 blueswir1
    .init = niagara_init,
741 1bcee014 blueswir1
    .max_cpus = 1, // XXX for now
742 e87231d4 blueswir1
};
743 f80f9ec9 Anthony Liguori
744 f80f9ec9 Anthony Liguori
static void sun4u_machine_init(void)
745 f80f9ec9 Anthony Liguori
{
746 f80f9ec9 Anthony Liguori
    qemu_register_machine(&sun4u_machine);
747 f80f9ec9 Anthony Liguori
    qemu_register_machine(&sun4v_machine);
748 f80f9ec9 Anthony Liguori
    qemu_register_machine(&niagara_machine);
749 f80f9ec9 Anthony Liguori
}
750 f80f9ec9 Anthony Liguori
751 f80f9ec9 Anthony Liguori
machine_init(sun4u_machine_init);