Statistics
| Branch: | Revision:

root / hw / intel-hda.c @ 3871481c

History | View | Annotate | Download (38.8 kB)

1 d61a4ce8 Gerd Hoffmann
/*
2 d61a4ce8 Gerd Hoffmann
 * Copyright (C) 2010 Red Hat, Inc.
3 d61a4ce8 Gerd Hoffmann
 *
4 d61a4ce8 Gerd Hoffmann
 * written by Gerd Hoffmann <kraxel@redhat.com>
5 d61a4ce8 Gerd Hoffmann
 *
6 d61a4ce8 Gerd Hoffmann
 * This program is free software; you can redistribute it and/or
7 d61a4ce8 Gerd Hoffmann
 * modify it under the terms of the GNU General Public License as
8 d61a4ce8 Gerd Hoffmann
 * published by the Free Software Foundation; either version 2 or
9 d61a4ce8 Gerd Hoffmann
 * (at your option) version 3 of the License.
10 d61a4ce8 Gerd Hoffmann
 *
11 d61a4ce8 Gerd Hoffmann
 * This program is distributed in the hope that it will be useful,
12 d61a4ce8 Gerd Hoffmann
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 d61a4ce8 Gerd Hoffmann
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14 d61a4ce8 Gerd Hoffmann
 * GNU General Public License for more details.
15 d61a4ce8 Gerd Hoffmann
 *
16 d61a4ce8 Gerd Hoffmann
 * You should have received a copy of the GNU General Public License
17 d61a4ce8 Gerd Hoffmann
 * along with this program; if not, see <http://www.gnu.org/licenses/>.
18 d61a4ce8 Gerd Hoffmann
 */
19 d61a4ce8 Gerd Hoffmann
20 d61a4ce8 Gerd Hoffmann
#include "hw.h"
21 d61a4ce8 Gerd Hoffmann
#include "pci.h"
22 17786d52 Gerd Hoffmann
#include "msi.h"
23 d61a4ce8 Gerd Hoffmann
#include "qemu-timer.h"
24 d61a4ce8 Gerd Hoffmann
#include "audiodev.h"
25 d61a4ce8 Gerd Hoffmann
#include "intel-hda.h"
26 d61a4ce8 Gerd Hoffmann
#include "intel-hda-defs.h"
27 fa0ce55c David Gibson
#include "dma.h"
28 d61a4ce8 Gerd Hoffmann
29 d61a4ce8 Gerd Hoffmann
/* --------------------------------------------------------------------- */
30 d61a4ce8 Gerd Hoffmann
/* hda bus                                                               */
31 d61a4ce8 Gerd Hoffmann
32 3cb75a7c Paolo Bonzini
static Property hda_props[] = {
33 3cb75a7c Paolo Bonzini
    DEFINE_PROP_UINT32("cad", HDACodecDevice, cad, -1),
34 3cb75a7c Paolo Bonzini
    DEFINE_PROP_END_OF_LIST()
35 3cb75a7c Paolo Bonzini
};
36 3cb75a7c Paolo Bonzini
37 0d936928 Anthony Liguori
static const TypeInfo hda_codec_bus_info = {
38 0d936928 Anthony Liguori
    .name = TYPE_HDA_BUS,
39 0d936928 Anthony Liguori
    .parent = TYPE_BUS,
40 0d936928 Anthony Liguori
    .instance_size = sizeof(HDACodecBus),
41 d61a4ce8 Gerd Hoffmann
};
42 d61a4ce8 Gerd Hoffmann
43 d61a4ce8 Gerd Hoffmann
void hda_codec_bus_init(DeviceState *dev, HDACodecBus *bus,
44 d61a4ce8 Gerd Hoffmann
                        hda_codec_response_func response,
45 d61a4ce8 Gerd Hoffmann
                        hda_codec_xfer_func xfer)
46 d61a4ce8 Gerd Hoffmann
{
47 0d936928 Anthony Liguori
    qbus_create_inplace(&bus->qbus, TYPE_HDA_BUS, dev, NULL);
48 d61a4ce8 Gerd Hoffmann
    bus->response = response;
49 d61a4ce8 Gerd Hoffmann
    bus->xfer = xfer;
50 d61a4ce8 Gerd Hoffmann
}
51 d61a4ce8 Gerd Hoffmann
52 d307af79 Anthony Liguori
static int hda_codec_dev_init(DeviceState *qdev)
53 d61a4ce8 Gerd Hoffmann
{
54 d61a4ce8 Gerd Hoffmann
    HDACodecBus *bus = DO_UPCAST(HDACodecBus, qbus, qdev->parent_bus);
55 d61a4ce8 Gerd Hoffmann
    HDACodecDevice *dev = DO_UPCAST(HDACodecDevice, qdev, qdev);
56 dbaa7904 Anthony Liguori
    HDACodecDeviceClass *cdc = HDA_CODEC_DEVICE_GET_CLASS(dev);
57 d61a4ce8 Gerd Hoffmann
58 d61a4ce8 Gerd Hoffmann
    if (dev->cad == -1) {
59 d61a4ce8 Gerd Hoffmann
        dev->cad = bus->next_cad;
60 d61a4ce8 Gerd Hoffmann
    }
61 df0db221 Gerd Hoffmann
    if (dev->cad >= 15) {
62 d61a4ce8 Gerd Hoffmann
        return -1;
63 df0db221 Gerd Hoffmann
    }
64 d61a4ce8 Gerd Hoffmann
    bus->next_cad = dev->cad + 1;
65 dbaa7904 Anthony Liguori
    return cdc->init(dev);
66 d61a4ce8 Gerd Hoffmann
}
67 d61a4ce8 Gerd Hoffmann
68 dc4b9240 Gerd Hoffmann
static int hda_codec_dev_exit(DeviceState *qdev)
69 dc4b9240 Gerd Hoffmann
{
70 dc4b9240 Gerd Hoffmann
    HDACodecDevice *dev = DO_UPCAST(HDACodecDevice, qdev, qdev);
71 dbaa7904 Anthony Liguori
    HDACodecDeviceClass *cdc = HDA_CODEC_DEVICE_GET_CLASS(dev);
72 dc4b9240 Gerd Hoffmann
73 dbaa7904 Anthony Liguori
    if (cdc->exit) {
74 dbaa7904 Anthony Liguori
        cdc->exit(dev);
75 dc4b9240 Gerd Hoffmann
    }
76 dc4b9240 Gerd Hoffmann
    return 0;
77 dc4b9240 Gerd Hoffmann
}
78 dc4b9240 Gerd Hoffmann
79 d61a4ce8 Gerd Hoffmann
HDACodecDevice *hda_codec_find(HDACodecBus *bus, uint32_t cad)
80 d61a4ce8 Gerd Hoffmann
{
81 0866aca1 Anthony Liguori
    BusChild *kid;
82 d61a4ce8 Gerd Hoffmann
    HDACodecDevice *cdev;
83 d61a4ce8 Gerd Hoffmann
84 0866aca1 Anthony Liguori
    QTAILQ_FOREACH(kid, &bus->qbus.children, sibling) {
85 0866aca1 Anthony Liguori
        DeviceState *qdev = kid->child;
86 d61a4ce8 Gerd Hoffmann
        cdev = DO_UPCAST(HDACodecDevice, qdev, qdev);
87 d61a4ce8 Gerd Hoffmann
        if (cdev->cad == cad) {
88 d61a4ce8 Gerd Hoffmann
            return cdev;
89 d61a4ce8 Gerd Hoffmann
        }
90 d61a4ce8 Gerd Hoffmann
    }
91 d61a4ce8 Gerd Hoffmann
    return NULL;
92 d61a4ce8 Gerd Hoffmann
}
93 d61a4ce8 Gerd Hoffmann
94 d61a4ce8 Gerd Hoffmann
void hda_codec_response(HDACodecDevice *dev, bool solicited, uint32_t response)
95 d61a4ce8 Gerd Hoffmann
{
96 d61a4ce8 Gerd Hoffmann
    HDACodecBus *bus = DO_UPCAST(HDACodecBus, qbus, dev->qdev.parent_bus);
97 d61a4ce8 Gerd Hoffmann
    bus->response(dev, solicited, response);
98 d61a4ce8 Gerd Hoffmann
}
99 d61a4ce8 Gerd Hoffmann
100 d61a4ce8 Gerd Hoffmann
bool hda_codec_xfer(HDACodecDevice *dev, uint32_t stnr, bool output,
101 d61a4ce8 Gerd Hoffmann
                    uint8_t *buf, uint32_t len)
102 d61a4ce8 Gerd Hoffmann
{
103 d61a4ce8 Gerd Hoffmann
    HDACodecBus *bus = DO_UPCAST(HDACodecBus, qbus, dev->qdev.parent_bus);
104 d61a4ce8 Gerd Hoffmann
    return bus->xfer(dev, stnr, output, buf, len);
105 d61a4ce8 Gerd Hoffmann
}
106 d61a4ce8 Gerd Hoffmann
107 d61a4ce8 Gerd Hoffmann
/* --------------------------------------------------------------------- */
108 d61a4ce8 Gerd Hoffmann
/* intel hda emulation                                                   */
109 d61a4ce8 Gerd Hoffmann
110 d61a4ce8 Gerd Hoffmann
typedef struct IntelHDAStream IntelHDAStream;
111 d61a4ce8 Gerd Hoffmann
typedef struct IntelHDAState IntelHDAState;
112 d61a4ce8 Gerd Hoffmann
typedef struct IntelHDAReg IntelHDAReg;
113 d61a4ce8 Gerd Hoffmann
114 d61a4ce8 Gerd Hoffmann
typedef struct bpl {
115 d61a4ce8 Gerd Hoffmann
    uint64_t addr;
116 d61a4ce8 Gerd Hoffmann
    uint32_t len;
117 d61a4ce8 Gerd Hoffmann
    uint32_t flags;
118 d61a4ce8 Gerd Hoffmann
} bpl;
119 d61a4ce8 Gerd Hoffmann
120 d61a4ce8 Gerd Hoffmann
struct IntelHDAStream {
121 d61a4ce8 Gerd Hoffmann
    /* registers */
122 d61a4ce8 Gerd Hoffmann
    uint32_t ctl;
123 d61a4ce8 Gerd Hoffmann
    uint32_t lpib;
124 d61a4ce8 Gerd Hoffmann
    uint32_t cbl;
125 d61a4ce8 Gerd Hoffmann
    uint32_t lvi;
126 d61a4ce8 Gerd Hoffmann
    uint32_t fmt;
127 d61a4ce8 Gerd Hoffmann
    uint32_t bdlp_lbase;
128 d61a4ce8 Gerd Hoffmann
    uint32_t bdlp_ubase;
129 d61a4ce8 Gerd Hoffmann
130 d61a4ce8 Gerd Hoffmann
    /* state */
131 d61a4ce8 Gerd Hoffmann
    bpl      *bpl;
132 d61a4ce8 Gerd Hoffmann
    uint32_t bentries;
133 d61a4ce8 Gerd Hoffmann
    uint32_t bsize, be, bp;
134 d61a4ce8 Gerd Hoffmann
};
135 d61a4ce8 Gerd Hoffmann
136 d61a4ce8 Gerd Hoffmann
struct IntelHDAState {
137 d61a4ce8 Gerd Hoffmann
    PCIDevice pci;
138 d61a4ce8 Gerd Hoffmann
    const char *name;
139 d61a4ce8 Gerd Hoffmann
    HDACodecBus codecs;
140 d61a4ce8 Gerd Hoffmann
141 d61a4ce8 Gerd Hoffmann
    /* registers */
142 d61a4ce8 Gerd Hoffmann
    uint32_t g_ctl;
143 d61a4ce8 Gerd Hoffmann
    uint32_t wake_en;
144 d61a4ce8 Gerd Hoffmann
    uint32_t state_sts;
145 d61a4ce8 Gerd Hoffmann
    uint32_t int_ctl;
146 d61a4ce8 Gerd Hoffmann
    uint32_t int_sts;
147 d61a4ce8 Gerd Hoffmann
    uint32_t wall_clk;
148 d61a4ce8 Gerd Hoffmann
149 d61a4ce8 Gerd Hoffmann
    uint32_t corb_lbase;
150 d61a4ce8 Gerd Hoffmann
    uint32_t corb_ubase;
151 d61a4ce8 Gerd Hoffmann
    uint32_t corb_rp;
152 d61a4ce8 Gerd Hoffmann
    uint32_t corb_wp;
153 d61a4ce8 Gerd Hoffmann
    uint32_t corb_ctl;
154 d61a4ce8 Gerd Hoffmann
    uint32_t corb_sts;
155 d61a4ce8 Gerd Hoffmann
    uint32_t corb_size;
156 d61a4ce8 Gerd Hoffmann
157 d61a4ce8 Gerd Hoffmann
    uint32_t rirb_lbase;
158 d61a4ce8 Gerd Hoffmann
    uint32_t rirb_ubase;
159 d61a4ce8 Gerd Hoffmann
    uint32_t rirb_wp;
160 d61a4ce8 Gerd Hoffmann
    uint32_t rirb_cnt;
161 d61a4ce8 Gerd Hoffmann
    uint32_t rirb_ctl;
162 d61a4ce8 Gerd Hoffmann
    uint32_t rirb_sts;
163 d61a4ce8 Gerd Hoffmann
    uint32_t rirb_size;
164 d61a4ce8 Gerd Hoffmann
165 d61a4ce8 Gerd Hoffmann
    uint32_t dp_lbase;
166 d61a4ce8 Gerd Hoffmann
    uint32_t dp_ubase;
167 d61a4ce8 Gerd Hoffmann
168 d61a4ce8 Gerd Hoffmann
    uint32_t icw;
169 d61a4ce8 Gerd Hoffmann
    uint32_t irr;
170 d61a4ce8 Gerd Hoffmann
    uint32_t ics;
171 d61a4ce8 Gerd Hoffmann
172 d61a4ce8 Gerd Hoffmann
    /* streams */
173 d61a4ce8 Gerd Hoffmann
    IntelHDAStream st[8];
174 d61a4ce8 Gerd Hoffmann
175 d61a4ce8 Gerd Hoffmann
    /* state */
176 234bbdf1 Avi Kivity
    MemoryRegion mmio;
177 d61a4ce8 Gerd Hoffmann
    uint32_t rirb_count;
178 d61a4ce8 Gerd Hoffmann
    int64_t wall_base_ns;
179 d61a4ce8 Gerd Hoffmann
180 d61a4ce8 Gerd Hoffmann
    /* debug logging */
181 d61a4ce8 Gerd Hoffmann
    const IntelHDAReg *last_reg;
182 d61a4ce8 Gerd Hoffmann
    uint32_t last_val;
183 d61a4ce8 Gerd Hoffmann
    uint32_t last_write;
184 d61a4ce8 Gerd Hoffmann
    uint32_t last_sec;
185 d61a4ce8 Gerd Hoffmann
    uint32_t repeat_count;
186 d61a4ce8 Gerd Hoffmann
187 d61a4ce8 Gerd Hoffmann
    /* properties */
188 d61a4ce8 Gerd Hoffmann
    uint32_t debug;
189 17786d52 Gerd Hoffmann
    uint32_t msi;
190 d61a4ce8 Gerd Hoffmann
};
191 d61a4ce8 Gerd Hoffmann
192 d61a4ce8 Gerd Hoffmann
struct IntelHDAReg {
193 d61a4ce8 Gerd Hoffmann
    const char *name;      /* register name */
194 d61a4ce8 Gerd Hoffmann
    uint32_t   size;       /* size in bytes */
195 d61a4ce8 Gerd Hoffmann
    uint32_t   reset;      /* reset value */
196 d61a4ce8 Gerd Hoffmann
    uint32_t   wmask;      /* write mask */
197 d61a4ce8 Gerd Hoffmann
    uint32_t   wclear;     /* write 1 to clear bits */
198 d61a4ce8 Gerd Hoffmann
    uint32_t   offset;     /* location in IntelHDAState */
199 d61a4ce8 Gerd Hoffmann
    uint32_t   shift;      /* byte access entries for dwords */
200 d61a4ce8 Gerd Hoffmann
    uint32_t   stream;
201 d61a4ce8 Gerd Hoffmann
    void       (*whandler)(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old);
202 d61a4ce8 Gerd Hoffmann
    void       (*rhandler)(IntelHDAState *d, const IntelHDAReg *reg);
203 d61a4ce8 Gerd Hoffmann
};
204 d61a4ce8 Gerd Hoffmann
205 d61a4ce8 Gerd Hoffmann
static void intel_hda_reset(DeviceState *dev);
206 d61a4ce8 Gerd Hoffmann
207 d61a4ce8 Gerd Hoffmann
/* --------------------------------------------------------------------- */
208 d61a4ce8 Gerd Hoffmann
209 d61a4ce8 Gerd Hoffmann
static target_phys_addr_t intel_hda_addr(uint32_t lbase, uint32_t ubase)
210 d61a4ce8 Gerd Hoffmann
{
211 d61a4ce8 Gerd Hoffmann
    target_phys_addr_t addr;
212 d61a4ce8 Gerd Hoffmann
213 d61a4ce8 Gerd Hoffmann
#if TARGET_PHYS_ADDR_BITS == 32
214 d61a4ce8 Gerd Hoffmann
    addr = lbase;
215 d61a4ce8 Gerd Hoffmann
#else
216 d61a4ce8 Gerd Hoffmann
    addr = ubase;
217 d61a4ce8 Gerd Hoffmann
    addr <<= 32;
218 d61a4ce8 Gerd Hoffmann
    addr |= lbase;
219 d61a4ce8 Gerd Hoffmann
#endif
220 d61a4ce8 Gerd Hoffmann
    return addr;
221 d61a4ce8 Gerd Hoffmann
}
222 d61a4ce8 Gerd Hoffmann
223 d61a4ce8 Gerd Hoffmann
static void intel_hda_update_int_sts(IntelHDAState *d)
224 d61a4ce8 Gerd Hoffmann
{
225 d61a4ce8 Gerd Hoffmann
    uint32_t sts = 0;
226 d61a4ce8 Gerd Hoffmann
    uint32_t i;
227 d61a4ce8 Gerd Hoffmann
228 d61a4ce8 Gerd Hoffmann
    /* update controller status */
229 d61a4ce8 Gerd Hoffmann
    if (d->rirb_sts & ICH6_RBSTS_IRQ) {
230 d61a4ce8 Gerd Hoffmann
        sts |= (1 << 30);
231 d61a4ce8 Gerd Hoffmann
    }
232 d61a4ce8 Gerd Hoffmann
    if (d->rirb_sts & ICH6_RBSTS_OVERRUN) {
233 d61a4ce8 Gerd Hoffmann
        sts |= (1 << 30);
234 d61a4ce8 Gerd Hoffmann
    }
235 af93485c François Revol
    if (d->state_sts & d->wake_en) {
236 d61a4ce8 Gerd Hoffmann
        sts |= (1 << 30);
237 d61a4ce8 Gerd Hoffmann
    }
238 d61a4ce8 Gerd Hoffmann
239 d61a4ce8 Gerd Hoffmann
    /* update stream status */
240 d61a4ce8 Gerd Hoffmann
    for (i = 0; i < 8; i++) {
241 d61a4ce8 Gerd Hoffmann
        /* buffer completion interrupt */
242 d61a4ce8 Gerd Hoffmann
        if (d->st[i].ctl & (1 << 26)) {
243 d61a4ce8 Gerd Hoffmann
            sts |= (1 << i);
244 d61a4ce8 Gerd Hoffmann
        }
245 d61a4ce8 Gerd Hoffmann
    }
246 d61a4ce8 Gerd Hoffmann
247 d61a4ce8 Gerd Hoffmann
    /* update global status */
248 d61a4ce8 Gerd Hoffmann
    if (sts & d->int_ctl) {
249 d61a4ce8 Gerd Hoffmann
        sts |= (1 << 31);
250 d61a4ce8 Gerd Hoffmann
    }
251 d61a4ce8 Gerd Hoffmann
252 d61a4ce8 Gerd Hoffmann
    d->int_sts = sts;
253 d61a4ce8 Gerd Hoffmann
}
254 d61a4ce8 Gerd Hoffmann
255 d61a4ce8 Gerd Hoffmann
static void intel_hda_update_irq(IntelHDAState *d)
256 d61a4ce8 Gerd Hoffmann
{
257 17786d52 Gerd Hoffmann
    int msi = d->msi && msi_enabled(&d->pci);
258 d61a4ce8 Gerd Hoffmann
    int level;
259 d61a4ce8 Gerd Hoffmann
260 d61a4ce8 Gerd Hoffmann
    intel_hda_update_int_sts(d);
261 d61a4ce8 Gerd Hoffmann
    if (d->int_sts & (1 << 31) && d->int_ctl & (1 << 31)) {
262 d61a4ce8 Gerd Hoffmann
        level = 1;
263 d61a4ce8 Gerd Hoffmann
    } else {
264 d61a4ce8 Gerd Hoffmann
        level = 0;
265 d61a4ce8 Gerd Hoffmann
    }
266 17786d52 Gerd Hoffmann
    dprint(d, 2, "%s: level %d [%s]\n", __FUNCTION__,
267 17786d52 Gerd Hoffmann
           level, msi ? "msi" : "intx");
268 17786d52 Gerd Hoffmann
    if (msi) {
269 17786d52 Gerd Hoffmann
        if (level) {
270 17786d52 Gerd Hoffmann
            msi_notify(&d->pci, 0);
271 17786d52 Gerd Hoffmann
        }
272 17786d52 Gerd Hoffmann
    } else {
273 17786d52 Gerd Hoffmann
        qemu_set_irq(d->pci.irq[0], level);
274 17786d52 Gerd Hoffmann
    }
275 d61a4ce8 Gerd Hoffmann
}
276 d61a4ce8 Gerd Hoffmann
277 d61a4ce8 Gerd Hoffmann
static int intel_hda_send_command(IntelHDAState *d, uint32_t verb)
278 d61a4ce8 Gerd Hoffmann
{
279 d61a4ce8 Gerd Hoffmann
    uint32_t cad, nid, data;
280 d61a4ce8 Gerd Hoffmann
    HDACodecDevice *codec;
281 dbaa7904 Anthony Liguori
    HDACodecDeviceClass *cdc;
282 d61a4ce8 Gerd Hoffmann
283 d61a4ce8 Gerd Hoffmann
    cad = (verb >> 28) & 0x0f;
284 d61a4ce8 Gerd Hoffmann
    if (verb & (1 << 27)) {
285 d61a4ce8 Gerd Hoffmann
        /* indirect node addressing, not specified in HDA 1.0 */
286 d61a4ce8 Gerd Hoffmann
        dprint(d, 1, "%s: indirect node addressing (guest bug?)\n", __FUNCTION__);
287 d61a4ce8 Gerd Hoffmann
        return -1;
288 d61a4ce8 Gerd Hoffmann
    }
289 d61a4ce8 Gerd Hoffmann
    nid = (verb >> 20) & 0x7f;
290 d61a4ce8 Gerd Hoffmann
    data = verb & 0xfffff;
291 d61a4ce8 Gerd Hoffmann
292 d61a4ce8 Gerd Hoffmann
    codec = hda_codec_find(&d->codecs, cad);
293 d61a4ce8 Gerd Hoffmann
    if (codec == NULL) {
294 d61a4ce8 Gerd Hoffmann
        dprint(d, 1, "%s: addressed non-existing codec\n", __FUNCTION__);
295 d61a4ce8 Gerd Hoffmann
        return -1;
296 d61a4ce8 Gerd Hoffmann
    }
297 dbaa7904 Anthony Liguori
    cdc = HDA_CODEC_DEVICE_GET_CLASS(codec);
298 dbaa7904 Anthony Liguori
    cdc->command(codec, nid, data);
299 d61a4ce8 Gerd Hoffmann
    return 0;
300 d61a4ce8 Gerd Hoffmann
}
301 d61a4ce8 Gerd Hoffmann
302 d61a4ce8 Gerd Hoffmann
static void intel_hda_corb_run(IntelHDAState *d)
303 d61a4ce8 Gerd Hoffmann
{
304 d61a4ce8 Gerd Hoffmann
    target_phys_addr_t addr;
305 d61a4ce8 Gerd Hoffmann
    uint32_t rp, verb;
306 d61a4ce8 Gerd Hoffmann
307 d61a4ce8 Gerd Hoffmann
    if (d->ics & ICH6_IRS_BUSY) {
308 d61a4ce8 Gerd Hoffmann
        dprint(d, 2, "%s: [icw] verb 0x%08x\n", __FUNCTION__, d->icw);
309 d61a4ce8 Gerd Hoffmann
        intel_hda_send_command(d, d->icw);
310 d61a4ce8 Gerd Hoffmann
        return;
311 d61a4ce8 Gerd Hoffmann
    }
312 d61a4ce8 Gerd Hoffmann
313 d61a4ce8 Gerd Hoffmann
    for (;;) {
314 d61a4ce8 Gerd Hoffmann
        if (!(d->corb_ctl & ICH6_CORBCTL_RUN)) {
315 d61a4ce8 Gerd Hoffmann
            dprint(d, 2, "%s: !run\n", __FUNCTION__);
316 d61a4ce8 Gerd Hoffmann
            return;
317 d61a4ce8 Gerd Hoffmann
        }
318 d61a4ce8 Gerd Hoffmann
        if ((d->corb_rp & 0xff) == d->corb_wp) {
319 d61a4ce8 Gerd Hoffmann
            dprint(d, 2, "%s: corb ring empty\n", __FUNCTION__);
320 d61a4ce8 Gerd Hoffmann
            return;
321 d61a4ce8 Gerd Hoffmann
        }
322 d61a4ce8 Gerd Hoffmann
        if (d->rirb_count == d->rirb_cnt) {
323 d61a4ce8 Gerd Hoffmann
            dprint(d, 2, "%s: rirb count reached\n", __FUNCTION__);
324 d61a4ce8 Gerd Hoffmann
            return;
325 d61a4ce8 Gerd Hoffmann
        }
326 d61a4ce8 Gerd Hoffmann
327 d61a4ce8 Gerd Hoffmann
        rp = (d->corb_rp + 1) & 0xff;
328 d61a4ce8 Gerd Hoffmann
        addr = intel_hda_addr(d->corb_lbase, d->corb_ubase);
329 fa0ce55c David Gibson
        verb = ldl_le_pci_dma(&d->pci, addr + 4*rp);
330 d61a4ce8 Gerd Hoffmann
        d->corb_rp = rp;
331 d61a4ce8 Gerd Hoffmann
332 d61a4ce8 Gerd Hoffmann
        dprint(d, 2, "%s: [rp 0x%x] verb 0x%08x\n", __FUNCTION__, rp, verb);
333 d61a4ce8 Gerd Hoffmann
        intel_hda_send_command(d, verb);
334 d61a4ce8 Gerd Hoffmann
    }
335 d61a4ce8 Gerd Hoffmann
}
336 d61a4ce8 Gerd Hoffmann
337 d61a4ce8 Gerd Hoffmann
static void intel_hda_response(HDACodecDevice *dev, bool solicited, uint32_t response)
338 d61a4ce8 Gerd Hoffmann
{
339 d61a4ce8 Gerd Hoffmann
    HDACodecBus *bus = DO_UPCAST(HDACodecBus, qbus, dev->qdev.parent_bus);
340 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = container_of(bus, IntelHDAState, codecs);
341 d61a4ce8 Gerd Hoffmann
    target_phys_addr_t addr;
342 d61a4ce8 Gerd Hoffmann
    uint32_t wp, ex;
343 d61a4ce8 Gerd Hoffmann
344 d61a4ce8 Gerd Hoffmann
    if (d->ics & ICH6_IRS_BUSY) {
345 d61a4ce8 Gerd Hoffmann
        dprint(d, 2, "%s: [irr] response 0x%x, cad 0x%x\n",
346 d61a4ce8 Gerd Hoffmann
               __FUNCTION__, response, dev->cad);
347 d61a4ce8 Gerd Hoffmann
        d->irr = response;
348 d61a4ce8 Gerd Hoffmann
        d->ics &= ~(ICH6_IRS_BUSY | 0xf0);
349 d61a4ce8 Gerd Hoffmann
        d->ics |= (ICH6_IRS_VALID | (dev->cad << 4));
350 d61a4ce8 Gerd Hoffmann
        return;
351 d61a4ce8 Gerd Hoffmann
    }
352 d61a4ce8 Gerd Hoffmann
353 d61a4ce8 Gerd Hoffmann
    if (!(d->rirb_ctl & ICH6_RBCTL_DMA_EN)) {
354 d61a4ce8 Gerd Hoffmann
        dprint(d, 1, "%s: rirb dma disabled, drop codec response\n", __FUNCTION__);
355 d61a4ce8 Gerd Hoffmann
        return;
356 d61a4ce8 Gerd Hoffmann
    }
357 d61a4ce8 Gerd Hoffmann
358 d61a4ce8 Gerd Hoffmann
    ex = (solicited ? 0 : (1 << 4)) | dev->cad;
359 d61a4ce8 Gerd Hoffmann
    wp = (d->rirb_wp + 1) & 0xff;
360 d61a4ce8 Gerd Hoffmann
    addr = intel_hda_addr(d->rirb_lbase, d->rirb_ubase);
361 fa0ce55c David Gibson
    stl_le_pci_dma(&d->pci, addr + 8*wp, response);
362 fa0ce55c David Gibson
    stl_le_pci_dma(&d->pci, addr + 8*wp + 4, ex);
363 d61a4ce8 Gerd Hoffmann
    d->rirb_wp = wp;
364 d61a4ce8 Gerd Hoffmann
365 d61a4ce8 Gerd Hoffmann
    dprint(d, 2, "%s: [wp 0x%x] response 0x%x, extra 0x%x\n",
366 d61a4ce8 Gerd Hoffmann
           __FUNCTION__, wp, response, ex);
367 d61a4ce8 Gerd Hoffmann
368 d61a4ce8 Gerd Hoffmann
    d->rirb_count++;
369 d61a4ce8 Gerd Hoffmann
    if (d->rirb_count == d->rirb_cnt) {
370 d61a4ce8 Gerd Hoffmann
        dprint(d, 2, "%s: rirb count reached (%d)\n", __FUNCTION__, d->rirb_count);
371 d61a4ce8 Gerd Hoffmann
        if (d->rirb_ctl & ICH6_RBCTL_IRQ_EN) {
372 d61a4ce8 Gerd Hoffmann
            d->rirb_sts |= ICH6_RBSTS_IRQ;
373 d61a4ce8 Gerd Hoffmann
            intel_hda_update_irq(d);
374 d61a4ce8 Gerd Hoffmann
        }
375 d61a4ce8 Gerd Hoffmann
    } else if ((d->corb_rp & 0xff) == d->corb_wp) {
376 d61a4ce8 Gerd Hoffmann
        dprint(d, 2, "%s: corb ring empty (%d/%d)\n", __FUNCTION__,
377 d61a4ce8 Gerd Hoffmann
               d->rirb_count, d->rirb_cnt);
378 d61a4ce8 Gerd Hoffmann
        if (d->rirb_ctl & ICH6_RBCTL_IRQ_EN) {
379 d61a4ce8 Gerd Hoffmann
            d->rirb_sts |= ICH6_RBSTS_IRQ;
380 d61a4ce8 Gerd Hoffmann
            intel_hda_update_irq(d);
381 d61a4ce8 Gerd Hoffmann
        }
382 d61a4ce8 Gerd Hoffmann
    }
383 d61a4ce8 Gerd Hoffmann
}
384 d61a4ce8 Gerd Hoffmann
385 d61a4ce8 Gerd Hoffmann
static bool intel_hda_xfer(HDACodecDevice *dev, uint32_t stnr, bool output,
386 d61a4ce8 Gerd Hoffmann
                           uint8_t *buf, uint32_t len)
387 d61a4ce8 Gerd Hoffmann
{
388 d61a4ce8 Gerd Hoffmann
    HDACodecBus *bus = DO_UPCAST(HDACodecBus, qbus, dev->qdev.parent_bus);
389 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = container_of(bus, IntelHDAState, codecs);
390 d61a4ce8 Gerd Hoffmann
    target_phys_addr_t addr;
391 d61a4ce8 Gerd Hoffmann
    uint32_t s, copy, left;
392 36ac4ad3 Marc-André Lureau
    IntelHDAStream *st;
393 d61a4ce8 Gerd Hoffmann
    bool irq = false;
394 d61a4ce8 Gerd Hoffmann
395 36ac4ad3 Marc-André Lureau
    st = output ? d->st + 4 : d->st;
396 36ac4ad3 Marc-André Lureau
    for (s = 0; s < 4; s++) {
397 36ac4ad3 Marc-André Lureau
        if (stnr == ((st[s].ctl >> 20) & 0x0f)) {
398 36ac4ad3 Marc-André Lureau
            st = st + s;
399 d61a4ce8 Gerd Hoffmann
            break;
400 d61a4ce8 Gerd Hoffmann
        }
401 d61a4ce8 Gerd Hoffmann
    }
402 18ebcc86 Gerd Hoffmann
    if (s == 4) {
403 d61a4ce8 Gerd Hoffmann
        return false;
404 d61a4ce8 Gerd Hoffmann
    }
405 d61a4ce8 Gerd Hoffmann
    if (st->bpl == NULL) {
406 d61a4ce8 Gerd Hoffmann
        return false;
407 d61a4ce8 Gerd Hoffmann
    }
408 d61a4ce8 Gerd Hoffmann
    if (st->ctl & (1 << 26)) {
409 d61a4ce8 Gerd Hoffmann
        /*
410 d61a4ce8 Gerd Hoffmann
         * Wait with the next DMA xfer until the guest
411 d61a4ce8 Gerd Hoffmann
         * has acked the buffer completion interrupt
412 d61a4ce8 Gerd Hoffmann
         */
413 d61a4ce8 Gerd Hoffmann
        return false;
414 d61a4ce8 Gerd Hoffmann
    }
415 d61a4ce8 Gerd Hoffmann
416 d61a4ce8 Gerd Hoffmann
    left = len;
417 d61a4ce8 Gerd Hoffmann
    while (left > 0) {
418 d61a4ce8 Gerd Hoffmann
        copy = left;
419 d61a4ce8 Gerd Hoffmann
        if (copy > st->bsize - st->lpib)
420 d61a4ce8 Gerd Hoffmann
            copy = st->bsize - st->lpib;
421 d61a4ce8 Gerd Hoffmann
        if (copy > st->bpl[st->be].len - st->bp)
422 d61a4ce8 Gerd Hoffmann
            copy = st->bpl[st->be].len - st->bp;
423 d61a4ce8 Gerd Hoffmann
424 d61a4ce8 Gerd Hoffmann
        dprint(d, 3, "dma: entry %d, pos %d/%d, copy %d\n",
425 d61a4ce8 Gerd Hoffmann
               st->be, st->bp, st->bpl[st->be].len, copy);
426 d61a4ce8 Gerd Hoffmann
427 fa0ce55c David Gibson
        pci_dma_rw(&d->pci, st->bpl[st->be].addr + st->bp, buf, copy, !output);
428 d61a4ce8 Gerd Hoffmann
        st->lpib += copy;
429 d61a4ce8 Gerd Hoffmann
        st->bp += copy;
430 d61a4ce8 Gerd Hoffmann
        buf += copy;
431 d61a4ce8 Gerd Hoffmann
        left -= copy;
432 d61a4ce8 Gerd Hoffmann
433 d61a4ce8 Gerd Hoffmann
        if (st->bpl[st->be].len == st->bp) {
434 d61a4ce8 Gerd Hoffmann
            /* bpl entry filled */
435 d61a4ce8 Gerd Hoffmann
            if (st->bpl[st->be].flags & 0x01) {
436 d61a4ce8 Gerd Hoffmann
                irq = true;
437 d61a4ce8 Gerd Hoffmann
            }
438 d61a4ce8 Gerd Hoffmann
            st->bp = 0;
439 d61a4ce8 Gerd Hoffmann
            st->be++;
440 d61a4ce8 Gerd Hoffmann
            if (st->be == st->bentries) {
441 d61a4ce8 Gerd Hoffmann
                /* bpl wrap around */
442 d61a4ce8 Gerd Hoffmann
                st->be = 0;
443 d61a4ce8 Gerd Hoffmann
                st->lpib = 0;
444 d61a4ce8 Gerd Hoffmann
            }
445 d61a4ce8 Gerd Hoffmann
        }
446 d61a4ce8 Gerd Hoffmann
    }
447 d61a4ce8 Gerd Hoffmann
    if (d->dp_lbase & 0x01) {
448 d61a4ce8 Gerd Hoffmann
        addr = intel_hda_addr(d->dp_lbase & ~0x01, d->dp_ubase);
449 fa0ce55c David Gibson
        stl_le_pci_dma(&d->pci, addr + 8*s, st->lpib);
450 d61a4ce8 Gerd Hoffmann
    }
451 d61a4ce8 Gerd Hoffmann
    dprint(d, 3, "dma: --\n");
452 d61a4ce8 Gerd Hoffmann
453 d61a4ce8 Gerd Hoffmann
    if (irq) {
454 d61a4ce8 Gerd Hoffmann
        st->ctl |= (1 << 26); /* buffer completion interrupt */
455 d61a4ce8 Gerd Hoffmann
        intel_hda_update_irq(d);
456 d61a4ce8 Gerd Hoffmann
    }
457 d61a4ce8 Gerd Hoffmann
    return true;
458 d61a4ce8 Gerd Hoffmann
}
459 d61a4ce8 Gerd Hoffmann
460 d61a4ce8 Gerd Hoffmann
static void intel_hda_parse_bdl(IntelHDAState *d, IntelHDAStream *st)
461 d61a4ce8 Gerd Hoffmann
{
462 d61a4ce8 Gerd Hoffmann
    target_phys_addr_t addr;
463 d61a4ce8 Gerd Hoffmann
    uint8_t buf[16];
464 d61a4ce8 Gerd Hoffmann
    uint32_t i;
465 d61a4ce8 Gerd Hoffmann
466 d61a4ce8 Gerd Hoffmann
    addr = intel_hda_addr(st->bdlp_lbase, st->bdlp_ubase);
467 d61a4ce8 Gerd Hoffmann
    st->bentries = st->lvi +1;
468 7267c094 Anthony Liguori
    g_free(st->bpl);
469 7267c094 Anthony Liguori
    st->bpl = g_malloc(sizeof(bpl) * st->bentries);
470 d61a4ce8 Gerd Hoffmann
    for (i = 0; i < st->bentries; i++, addr += 16) {
471 fa0ce55c David Gibson
        pci_dma_read(&d->pci, addr, buf, 16);
472 d61a4ce8 Gerd Hoffmann
        st->bpl[i].addr  = le64_to_cpu(*(uint64_t *)buf);
473 d61a4ce8 Gerd Hoffmann
        st->bpl[i].len   = le32_to_cpu(*(uint32_t *)(buf + 8));
474 d61a4ce8 Gerd Hoffmann
        st->bpl[i].flags = le32_to_cpu(*(uint32_t *)(buf + 12));
475 d61a4ce8 Gerd Hoffmann
        dprint(d, 1, "bdl/%d: 0x%" PRIx64 " +0x%x, 0x%x\n",
476 d61a4ce8 Gerd Hoffmann
               i, st->bpl[i].addr, st->bpl[i].len, st->bpl[i].flags);
477 d61a4ce8 Gerd Hoffmann
    }
478 d61a4ce8 Gerd Hoffmann
479 d61a4ce8 Gerd Hoffmann
    st->bsize = st->cbl;
480 d61a4ce8 Gerd Hoffmann
    st->lpib  = 0;
481 d61a4ce8 Gerd Hoffmann
    st->be    = 0;
482 d61a4ce8 Gerd Hoffmann
    st->bp    = 0;
483 d61a4ce8 Gerd Hoffmann
}
484 d61a4ce8 Gerd Hoffmann
485 ba43d289 Marc-André Lureau
static void intel_hda_notify_codecs(IntelHDAState *d, uint32_t stream, bool running, bool output)
486 d61a4ce8 Gerd Hoffmann
{
487 0866aca1 Anthony Liguori
    BusChild *kid;
488 d61a4ce8 Gerd Hoffmann
    HDACodecDevice *cdev;
489 d61a4ce8 Gerd Hoffmann
490 0866aca1 Anthony Liguori
    QTAILQ_FOREACH(kid, &d->codecs.qbus.children, sibling) {
491 0866aca1 Anthony Liguori
        DeviceState *qdev = kid->child;
492 dbaa7904 Anthony Liguori
        HDACodecDeviceClass *cdc;
493 dbaa7904 Anthony Liguori
494 d61a4ce8 Gerd Hoffmann
        cdev = DO_UPCAST(HDACodecDevice, qdev, qdev);
495 dbaa7904 Anthony Liguori
        cdc = HDA_CODEC_DEVICE_GET_CLASS(cdev);
496 dbaa7904 Anthony Liguori
        if (cdc->stream) {
497 dbaa7904 Anthony Liguori
            cdc->stream(cdev, stream, running, output);
498 d61a4ce8 Gerd Hoffmann
        }
499 d61a4ce8 Gerd Hoffmann
    }
500 d61a4ce8 Gerd Hoffmann
}
501 d61a4ce8 Gerd Hoffmann
502 d61a4ce8 Gerd Hoffmann
/* --------------------------------------------------------------------- */
503 d61a4ce8 Gerd Hoffmann
504 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_g_ctl(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
505 d61a4ce8 Gerd Hoffmann
{
506 d61a4ce8 Gerd Hoffmann
    if ((d->g_ctl & ICH6_GCTL_RESET) == 0) {
507 d61a4ce8 Gerd Hoffmann
        intel_hda_reset(&d->pci.qdev);
508 d61a4ce8 Gerd Hoffmann
    }
509 d61a4ce8 Gerd Hoffmann
}
510 d61a4ce8 Gerd Hoffmann
511 6a0d02f5 Gerd Hoffmann
static void intel_hda_set_wake_en(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
512 6a0d02f5 Gerd Hoffmann
{
513 6a0d02f5 Gerd Hoffmann
    intel_hda_update_irq(d);
514 6a0d02f5 Gerd Hoffmann
}
515 6a0d02f5 Gerd Hoffmann
516 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_state_sts(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
517 d61a4ce8 Gerd Hoffmann
{
518 d61a4ce8 Gerd Hoffmann
    intel_hda_update_irq(d);
519 d61a4ce8 Gerd Hoffmann
}
520 d61a4ce8 Gerd Hoffmann
521 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_int_ctl(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
522 d61a4ce8 Gerd Hoffmann
{
523 d61a4ce8 Gerd Hoffmann
    intel_hda_update_irq(d);
524 d61a4ce8 Gerd Hoffmann
}
525 d61a4ce8 Gerd Hoffmann
526 d61a4ce8 Gerd Hoffmann
static void intel_hda_get_wall_clk(IntelHDAState *d, const IntelHDAReg *reg)
527 d61a4ce8 Gerd Hoffmann
{
528 d61a4ce8 Gerd Hoffmann
    int64_t ns;
529 d61a4ce8 Gerd Hoffmann
530 d61a4ce8 Gerd Hoffmann
    ns = qemu_get_clock_ns(vm_clock) - d->wall_base_ns;
531 d61a4ce8 Gerd Hoffmann
    d->wall_clk = (uint32_t)(ns * 24 / 1000);  /* 24 MHz */
532 d61a4ce8 Gerd Hoffmann
}
533 d61a4ce8 Gerd Hoffmann
534 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_corb_wp(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
535 d61a4ce8 Gerd Hoffmann
{
536 d61a4ce8 Gerd Hoffmann
    intel_hda_corb_run(d);
537 d61a4ce8 Gerd Hoffmann
}
538 d61a4ce8 Gerd Hoffmann
539 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_corb_ctl(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
540 d61a4ce8 Gerd Hoffmann
{
541 d61a4ce8 Gerd Hoffmann
    intel_hda_corb_run(d);
542 d61a4ce8 Gerd Hoffmann
}
543 d61a4ce8 Gerd Hoffmann
544 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_rirb_wp(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
545 d61a4ce8 Gerd Hoffmann
{
546 d61a4ce8 Gerd Hoffmann
    if (d->rirb_wp & ICH6_RIRBWP_RST) {
547 d61a4ce8 Gerd Hoffmann
        d->rirb_wp = 0;
548 d61a4ce8 Gerd Hoffmann
    }
549 d61a4ce8 Gerd Hoffmann
}
550 d61a4ce8 Gerd Hoffmann
551 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_rirb_sts(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
552 d61a4ce8 Gerd Hoffmann
{
553 d61a4ce8 Gerd Hoffmann
    intel_hda_update_irq(d);
554 d61a4ce8 Gerd Hoffmann
555 d61a4ce8 Gerd Hoffmann
    if ((old & ICH6_RBSTS_IRQ) && !(d->rirb_sts & ICH6_RBSTS_IRQ)) {
556 d61a4ce8 Gerd Hoffmann
        /* cleared ICH6_RBSTS_IRQ */
557 d61a4ce8 Gerd Hoffmann
        d->rirb_count = 0;
558 d61a4ce8 Gerd Hoffmann
        intel_hda_corb_run(d);
559 d61a4ce8 Gerd Hoffmann
    }
560 d61a4ce8 Gerd Hoffmann
}
561 d61a4ce8 Gerd Hoffmann
562 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_ics(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
563 d61a4ce8 Gerd Hoffmann
{
564 d61a4ce8 Gerd Hoffmann
    if (d->ics & ICH6_IRS_BUSY) {
565 d61a4ce8 Gerd Hoffmann
        intel_hda_corb_run(d);
566 d61a4ce8 Gerd Hoffmann
    }
567 d61a4ce8 Gerd Hoffmann
}
568 d61a4ce8 Gerd Hoffmann
569 d61a4ce8 Gerd Hoffmann
static void intel_hda_set_st_ctl(IntelHDAState *d, const IntelHDAReg *reg, uint32_t old)
570 d61a4ce8 Gerd Hoffmann
{
571 ba43d289 Marc-André Lureau
    bool output = reg->stream >= 4;
572 d61a4ce8 Gerd Hoffmann
    IntelHDAStream *st = d->st + reg->stream;
573 d61a4ce8 Gerd Hoffmann
574 d61a4ce8 Gerd Hoffmann
    if (st->ctl & 0x01) {
575 d61a4ce8 Gerd Hoffmann
        /* reset */
576 d61a4ce8 Gerd Hoffmann
        dprint(d, 1, "st #%d: reset\n", reg->stream);
577 d61a4ce8 Gerd Hoffmann
        st->ctl = 0;
578 d61a4ce8 Gerd Hoffmann
    }
579 d61a4ce8 Gerd Hoffmann
    if ((st->ctl & 0x02) != (old & 0x02)) {
580 d61a4ce8 Gerd Hoffmann
        uint32_t stnr = (st->ctl >> 20) & 0x0f;
581 d61a4ce8 Gerd Hoffmann
        /* run bit flipped */
582 d61a4ce8 Gerd Hoffmann
        if (st->ctl & 0x02) {
583 d61a4ce8 Gerd Hoffmann
            /* start */
584 d61a4ce8 Gerd Hoffmann
            dprint(d, 1, "st #%d: start %d (ring buf %d bytes)\n",
585 d61a4ce8 Gerd Hoffmann
                   reg->stream, stnr, st->cbl);
586 d61a4ce8 Gerd Hoffmann
            intel_hda_parse_bdl(d, st);
587 ba43d289 Marc-André Lureau
            intel_hda_notify_codecs(d, stnr, true, output);
588 d61a4ce8 Gerd Hoffmann
        } else {
589 d61a4ce8 Gerd Hoffmann
            /* stop */
590 d61a4ce8 Gerd Hoffmann
            dprint(d, 1, "st #%d: stop %d\n", reg->stream, stnr);
591 ba43d289 Marc-André Lureau
            intel_hda_notify_codecs(d, stnr, false, output);
592 d61a4ce8 Gerd Hoffmann
        }
593 d61a4ce8 Gerd Hoffmann
    }
594 d61a4ce8 Gerd Hoffmann
    intel_hda_update_irq(d);
595 d61a4ce8 Gerd Hoffmann
}
596 d61a4ce8 Gerd Hoffmann
597 d61a4ce8 Gerd Hoffmann
/* --------------------------------------------------------------------- */
598 d61a4ce8 Gerd Hoffmann
599 d61a4ce8 Gerd Hoffmann
#define ST_REG(_n, _o) (0x80 + (_n) * 0x20 + (_o))
600 d61a4ce8 Gerd Hoffmann
601 d61a4ce8 Gerd Hoffmann
static const struct IntelHDAReg regtab[] = {
602 d61a4ce8 Gerd Hoffmann
    /* global */
603 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_GCAP ] = {
604 d61a4ce8 Gerd Hoffmann
        .name     = "GCAP",
605 d61a4ce8 Gerd Hoffmann
        .size     = 2,
606 d61a4ce8 Gerd Hoffmann
        .reset    = 0x4401,
607 d61a4ce8 Gerd Hoffmann
    },
608 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_VMIN ] = {
609 d61a4ce8 Gerd Hoffmann
        .name     = "VMIN",
610 d61a4ce8 Gerd Hoffmann
        .size     = 1,
611 d61a4ce8 Gerd Hoffmann
    },
612 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_VMAJ ] = {
613 d61a4ce8 Gerd Hoffmann
        .name     = "VMAJ",
614 d61a4ce8 Gerd Hoffmann
        .size     = 1,
615 d61a4ce8 Gerd Hoffmann
        .reset    = 1,
616 d61a4ce8 Gerd Hoffmann
    },
617 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_OUTPAY ] = {
618 d61a4ce8 Gerd Hoffmann
        .name     = "OUTPAY",
619 d61a4ce8 Gerd Hoffmann
        .size     = 2,
620 d61a4ce8 Gerd Hoffmann
        .reset    = 0x3c,
621 d61a4ce8 Gerd Hoffmann
    },
622 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_INPAY ] = {
623 d61a4ce8 Gerd Hoffmann
        .name     = "INPAY",
624 d61a4ce8 Gerd Hoffmann
        .size     = 2,
625 d61a4ce8 Gerd Hoffmann
        .reset    = 0x1d,
626 d61a4ce8 Gerd Hoffmann
    },
627 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_GCTL ] = {
628 d61a4ce8 Gerd Hoffmann
        .name     = "GCTL",
629 d61a4ce8 Gerd Hoffmann
        .size     = 4,
630 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x0103,
631 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, g_ctl),
632 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_g_ctl,
633 d61a4ce8 Gerd Hoffmann
    },
634 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_WAKEEN ] = {
635 d61a4ce8 Gerd Hoffmann
        .name     = "WAKEEN",
636 d61a4ce8 Gerd Hoffmann
        .size     = 2,
637 df0db221 Gerd Hoffmann
        .wmask    = 0x7fff,
638 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, wake_en),
639 6a0d02f5 Gerd Hoffmann
        .whandler = intel_hda_set_wake_en,
640 d61a4ce8 Gerd Hoffmann
    },
641 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_STATESTS ] = {
642 d61a4ce8 Gerd Hoffmann
        .name     = "STATESTS",
643 d61a4ce8 Gerd Hoffmann
        .size     = 2,
644 df0db221 Gerd Hoffmann
        .wmask    = 0x7fff,
645 df0db221 Gerd Hoffmann
        .wclear   = 0x7fff,
646 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, state_sts),
647 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_state_sts,
648 d61a4ce8 Gerd Hoffmann
    },
649 d61a4ce8 Gerd Hoffmann
650 d61a4ce8 Gerd Hoffmann
    /* interrupts */
651 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_INTCTL ] = {
652 d61a4ce8 Gerd Hoffmann
        .name     = "INTCTL",
653 d61a4ce8 Gerd Hoffmann
        .size     = 4,
654 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xc00000ff,
655 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, int_ctl),
656 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_int_ctl,
657 d61a4ce8 Gerd Hoffmann
    },
658 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_INTSTS ] = {
659 d61a4ce8 Gerd Hoffmann
        .name     = "INTSTS",
660 d61a4ce8 Gerd Hoffmann
        .size     = 4,
661 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xc00000ff,
662 d61a4ce8 Gerd Hoffmann
        .wclear   = 0xc00000ff,
663 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, int_sts),
664 d61a4ce8 Gerd Hoffmann
    },
665 d61a4ce8 Gerd Hoffmann
666 d61a4ce8 Gerd Hoffmann
    /* misc */
667 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_WALLCLK ] = {
668 d61a4ce8 Gerd Hoffmann
        .name     = "WALLCLK",
669 d61a4ce8 Gerd Hoffmann
        .size     = 4,
670 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, wall_clk),
671 d61a4ce8 Gerd Hoffmann
        .rhandler = intel_hda_get_wall_clk,
672 d61a4ce8 Gerd Hoffmann
    },
673 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_WALLCLK + 0x2000 ] = {
674 d61a4ce8 Gerd Hoffmann
        .name     = "WALLCLK(alias)",
675 d61a4ce8 Gerd Hoffmann
        .size     = 4,
676 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, wall_clk),
677 d61a4ce8 Gerd Hoffmann
        .rhandler = intel_hda_get_wall_clk,
678 d61a4ce8 Gerd Hoffmann
    },
679 d61a4ce8 Gerd Hoffmann
680 d61a4ce8 Gerd Hoffmann
    /* dma engine */
681 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_CORBLBASE ] = {
682 d61a4ce8 Gerd Hoffmann
        .name     = "CORBLBASE",
683 d61a4ce8 Gerd Hoffmann
        .size     = 4,
684 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffff80,
685 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, corb_lbase),
686 d61a4ce8 Gerd Hoffmann
    },
687 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_CORBUBASE ] = {
688 d61a4ce8 Gerd Hoffmann
        .name     = "CORBUBASE",
689 d61a4ce8 Gerd Hoffmann
        .size     = 4,
690 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffffff,
691 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, corb_ubase),
692 d61a4ce8 Gerd Hoffmann
    },
693 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_CORBWP ] = {
694 d61a4ce8 Gerd Hoffmann
        .name     = "CORBWP",
695 d61a4ce8 Gerd Hoffmann
        .size     = 2,
696 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xff,
697 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, corb_wp),
698 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_corb_wp,
699 d61a4ce8 Gerd Hoffmann
    },
700 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_CORBRP ] = {
701 d61a4ce8 Gerd Hoffmann
        .name     = "CORBRP",
702 d61a4ce8 Gerd Hoffmann
        .size     = 2,
703 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x80ff,
704 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, corb_rp),
705 d61a4ce8 Gerd Hoffmann
    },
706 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_CORBCTL ] = {
707 d61a4ce8 Gerd Hoffmann
        .name     = "CORBCTL",
708 d61a4ce8 Gerd Hoffmann
        .size     = 1,
709 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x03,
710 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, corb_ctl),
711 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_corb_ctl,
712 d61a4ce8 Gerd Hoffmann
    },
713 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_CORBSTS ] = {
714 d61a4ce8 Gerd Hoffmann
        .name     = "CORBSTS",
715 d61a4ce8 Gerd Hoffmann
        .size     = 1,
716 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x01,
717 d61a4ce8 Gerd Hoffmann
        .wclear   = 0x01,
718 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, corb_sts),
719 d61a4ce8 Gerd Hoffmann
    },
720 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_CORBSIZE ] = {
721 d61a4ce8 Gerd Hoffmann
        .name     = "CORBSIZE",
722 d61a4ce8 Gerd Hoffmann
        .size     = 1,
723 d61a4ce8 Gerd Hoffmann
        .reset    = 0x42,
724 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, corb_size),
725 d61a4ce8 Gerd Hoffmann
    },
726 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_RIRBLBASE ] = {
727 d61a4ce8 Gerd Hoffmann
        .name     = "RIRBLBASE",
728 d61a4ce8 Gerd Hoffmann
        .size     = 4,
729 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffff80,
730 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, rirb_lbase),
731 d61a4ce8 Gerd Hoffmann
    },
732 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_RIRBUBASE ] = {
733 d61a4ce8 Gerd Hoffmann
        .name     = "RIRBUBASE",
734 d61a4ce8 Gerd Hoffmann
        .size     = 4,
735 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffffff,
736 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, rirb_ubase),
737 d61a4ce8 Gerd Hoffmann
    },
738 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_RIRBWP ] = {
739 d61a4ce8 Gerd Hoffmann
        .name     = "RIRBWP",
740 d61a4ce8 Gerd Hoffmann
        .size     = 2,
741 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x8000,
742 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, rirb_wp),
743 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_rirb_wp,
744 d61a4ce8 Gerd Hoffmann
    },
745 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_RINTCNT ] = {
746 d61a4ce8 Gerd Hoffmann
        .name     = "RINTCNT",
747 d61a4ce8 Gerd Hoffmann
        .size     = 2,
748 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xff,
749 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, rirb_cnt),
750 d61a4ce8 Gerd Hoffmann
    },
751 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_RIRBCTL ] = {
752 d61a4ce8 Gerd Hoffmann
        .name     = "RIRBCTL",
753 d61a4ce8 Gerd Hoffmann
        .size     = 1,
754 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x07,
755 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, rirb_ctl),
756 d61a4ce8 Gerd Hoffmann
    },
757 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_RIRBSTS ] = {
758 d61a4ce8 Gerd Hoffmann
        .name     = "RIRBSTS",
759 d61a4ce8 Gerd Hoffmann
        .size     = 1,
760 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x05,
761 d61a4ce8 Gerd Hoffmann
        .wclear   = 0x05,
762 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, rirb_sts),
763 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_rirb_sts,
764 d61a4ce8 Gerd Hoffmann
    },
765 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_RIRBSIZE ] = {
766 d61a4ce8 Gerd Hoffmann
        .name     = "RIRBSIZE",
767 d61a4ce8 Gerd Hoffmann
        .size     = 1,
768 d61a4ce8 Gerd Hoffmann
        .reset    = 0x42,
769 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, rirb_size),
770 d61a4ce8 Gerd Hoffmann
    },
771 d61a4ce8 Gerd Hoffmann
772 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_DPLBASE ] = {
773 d61a4ce8 Gerd Hoffmann
        .name     = "DPLBASE",
774 d61a4ce8 Gerd Hoffmann
        .size     = 4,
775 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffff81,
776 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, dp_lbase),
777 d61a4ce8 Gerd Hoffmann
    },
778 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_DPUBASE ] = {
779 d61a4ce8 Gerd Hoffmann
        .name     = "DPUBASE",
780 d61a4ce8 Gerd Hoffmann
        .size     = 4,
781 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffffff,
782 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, dp_ubase),
783 d61a4ce8 Gerd Hoffmann
    },
784 d61a4ce8 Gerd Hoffmann
785 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_IC ] = {
786 d61a4ce8 Gerd Hoffmann
        .name     = "ICW",
787 d61a4ce8 Gerd Hoffmann
        .size     = 4,
788 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffffff,
789 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, icw),
790 d61a4ce8 Gerd Hoffmann
    },
791 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_IR ] = {
792 d61a4ce8 Gerd Hoffmann
        .name     = "IRR",
793 d61a4ce8 Gerd Hoffmann
        .size     = 4,
794 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, irr),
795 d61a4ce8 Gerd Hoffmann
    },
796 d61a4ce8 Gerd Hoffmann
    [ ICH6_REG_IRS ] = {
797 d61a4ce8 Gerd Hoffmann
        .name     = "ICS",
798 d61a4ce8 Gerd Hoffmann
        .size     = 2,
799 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x0003,
800 d61a4ce8 Gerd Hoffmann
        .wclear   = 0x0002,
801 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, ics),
802 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_ics,
803 d61a4ce8 Gerd Hoffmann
    },
804 d61a4ce8 Gerd Hoffmann
805 d61a4ce8 Gerd Hoffmann
#define HDA_STREAM(_t, _i)                                            \
806 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_CTL) ] = {                               \
807 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
808 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " CTL",                          \
809 d61a4ce8 Gerd Hoffmann
        .size     = 4,                                                \
810 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x1cff001f,                                       \
811 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].ctl),              \
812 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_st_ctl,                             \
813 d61a4ce8 Gerd Hoffmann
    },                                                                \
814 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_CTL) + 2] = {                            \
815 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
816 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " CTL(stnr)",                    \
817 d61a4ce8 Gerd Hoffmann
        .size     = 1,                                                \
818 d61a4ce8 Gerd Hoffmann
        .shift    = 16,                                               \
819 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x00ff0000,                                       \
820 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].ctl),              \
821 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_st_ctl,                             \
822 d61a4ce8 Gerd Hoffmann
    },                                                                \
823 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_STS)] = {                                \
824 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
825 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " CTL(sts)",                     \
826 d61a4ce8 Gerd Hoffmann
        .size     = 1,                                                \
827 d61a4ce8 Gerd Hoffmann
        .shift    = 24,                                               \
828 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x1c000000,                                       \
829 d61a4ce8 Gerd Hoffmann
        .wclear   = 0x1c000000,                                       \
830 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].ctl),              \
831 d61a4ce8 Gerd Hoffmann
        .whandler = intel_hda_set_st_ctl,                             \
832 d61a4ce8 Gerd Hoffmann
    },                                                                \
833 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_LPIB) ] = {                              \
834 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
835 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " LPIB",                         \
836 d61a4ce8 Gerd Hoffmann
        .size     = 4,                                                \
837 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].lpib),             \
838 d61a4ce8 Gerd Hoffmann
    },                                                                \
839 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_LPIB) + 0x2000 ] = {                     \
840 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
841 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " LPIB(alias)",                  \
842 d61a4ce8 Gerd Hoffmann
        .size     = 4,                                                \
843 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].lpib),             \
844 d61a4ce8 Gerd Hoffmann
    },                                                                \
845 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_CBL) ] = {                               \
846 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
847 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " CBL",                          \
848 d61a4ce8 Gerd Hoffmann
        .size     = 4,                                                \
849 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffffff,                                       \
850 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].cbl),              \
851 d61a4ce8 Gerd Hoffmann
    },                                                                \
852 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_LVI) ] = {                               \
853 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
854 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " LVI",                          \
855 d61a4ce8 Gerd Hoffmann
        .size     = 2,                                                \
856 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x00ff,                                           \
857 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].lvi),              \
858 d61a4ce8 Gerd Hoffmann
    },                                                                \
859 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_FIFOSIZE) ] = {                          \
860 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
861 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " FIFOS",                        \
862 d61a4ce8 Gerd Hoffmann
        .size     = 2,                                                \
863 d61a4ce8 Gerd Hoffmann
        .reset    = HDA_BUFFER_SIZE,                                  \
864 d61a4ce8 Gerd Hoffmann
    },                                                                \
865 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_FORMAT) ] = {                            \
866 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
867 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " FMT",                          \
868 d61a4ce8 Gerd Hoffmann
        .size     = 2,                                                \
869 d61a4ce8 Gerd Hoffmann
        .wmask    = 0x7f7f,                                           \
870 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].fmt),              \
871 d61a4ce8 Gerd Hoffmann
    },                                                                \
872 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_BDLPL) ] = {                             \
873 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
874 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " BDLPL",                        \
875 d61a4ce8 Gerd Hoffmann
        .size     = 4,                                                \
876 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffff80,                                       \
877 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].bdlp_lbase),       \
878 d61a4ce8 Gerd Hoffmann
    },                                                                \
879 d61a4ce8 Gerd Hoffmann
    [ ST_REG(_i, ICH6_REG_SD_BDLPU) ] = {                             \
880 d61a4ce8 Gerd Hoffmann
        .stream   = _i,                                               \
881 d61a4ce8 Gerd Hoffmann
        .name     = _t stringify(_i) " BDLPU",                        \
882 d61a4ce8 Gerd Hoffmann
        .size     = 4,                                                \
883 d61a4ce8 Gerd Hoffmann
        .wmask    = 0xffffffff,                                       \
884 d61a4ce8 Gerd Hoffmann
        .offset   = offsetof(IntelHDAState, st[_i].bdlp_ubase),       \
885 d61a4ce8 Gerd Hoffmann
    },                                                                \
886 d61a4ce8 Gerd Hoffmann
887 d61a4ce8 Gerd Hoffmann
    HDA_STREAM("IN", 0)
888 d61a4ce8 Gerd Hoffmann
    HDA_STREAM("IN", 1)
889 d61a4ce8 Gerd Hoffmann
    HDA_STREAM("IN", 2)
890 d61a4ce8 Gerd Hoffmann
    HDA_STREAM("IN", 3)
891 d61a4ce8 Gerd Hoffmann
892 d61a4ce8 Gerd Hoffmann
    HDA_STREAM("OUT", 4)
893 d61a4ce8 Gerd Hoffmann
    HDA_STREAM("OUT", 5)
894 d61a4ce8 Gerd Hoffmann
    HDA_STREAM("OUT", 6)
895 d61a4ce8 Gerd Hoffmann
    HDA_STREAM("OUT", 7)
896 d61a4ce8 Gerd Hoffmann
897 d61a4ce8 Gerd Hoffmann
};
898 d61a4ce8 Gerd Hoffmann
899 d61a4ce8 Gerd Hoffmann
static const IntelHDAReg *intel_hda_reg_find(IntelHDAState *d, target_phys_addr_t addr)
900 d61a4ce8 Gerd Hoffmann
{
901 d61a4ce8 Gerd Hoffmann
    const IntelHDAReg *reg;
902 d61a4ce8 Gerd Hoffmann
903 d61a4ce8 Gerd Hoffmann
    if (addr >= sizeof(regtab)/sizeof(regtab[0])) {
904 d61a4ce8 Gerd Hoffmann
        goto noreg;
905 d61a4ce8 Gerd Hoffmann
    }
906 d61a4ce8 Gerd Hoffmann
    reg = regtab+addr;
907 d61a4ce8 Gerd Hoffmann
    if (reg->name == NULL) {
908 d61a4ce8 Gerd Hoffmann
        goto noreg;
909 d61a4ce8 Gerd Hoffmann
    }
910 d61a4ce8 Gerd Hoffmann
    return reg;
911 d61a4ce8 Gerd Hoffmann
912 d61a4ce8 Gerd Hoffmann
noreg:
913 d61a4ce8 Gerd Hoffmann
    dprint(d, 1, "unknown register, addr 0x%x\n", (int) addr);
914 d61a4ce8 Gerd Hoffmann
    return NULL;
915 d61a4ce8 Gerd Hoffmann
}
916 d61a4ce8 Gerd Hoffmann
917 d61a4ce8 Gerd Hoffmann
static uint32_t *intel_hda_reg_addr(IntelHDAState *d, const IntelHDAReg *reg)
918 d61a4ce8 Gerd Hoffmann
{
919 d61a4ce8 Gerd Hoffmann
    uint8_t *addr = (void*)d;
920 d61a4ce8 Gerd Hoffmann
921 d61a4ce8 Gerd Hoffmann
    addr += reg->offset;
922 d61a4ce8 Gerd Hoffmann
    return (uint32_t*)addr;
923 d61a4ce8 Gerd Hoffmann
}
924 d61a4ce8 Gerd Hoffmann
925 d61a4ce8 Gerd Hoffmann
static void intel_hda_reg_write(IntelHDAState *d, const IntelHDAReg *reg, uint32_t val,
926 d61a4ce8 Gerd Hoffmann
                                uint32_t wmask)
927 d61a4ce8 Gerd Hoffmann
{
928 d61a4ce8 Gerd Hoffmann
    uint32_t *addr;
929 d61a4ce8 Gerd Hoffmann
    uint32_t old;
930 d61a4ce8 Gerd Hoffmann
931 d61a4ce8 Gerd Hoffmann
    if (!reg) {
932 d61a4ce8 Gerd Hoffmann
        return;
933 d61a4ce8 Gerd Hoffmann
    }
934 d61a4ce8 Gerd Hoffmann
935 d61a4ce8 Gerd Hoffmann
    if (d->debug) {
936 d61a4ce8 Gerd Hoffmann
        time_t now = time(NULL);
937 d61a4ce8 Gerd Hoffmann
        if (d->last_write && d->last_reg == reg && d->last_val == val) {
938 d61a4ce8 Gerd Hoffmann
            d->repeat_count++;
939 d61a4ce8 Gerd Hoffmann
            if (d->last_sec != now) {
940 d61a4ce8 Gerd Hoffmann
                dprint(d, 2, "previous register op repeated %d times\n", d->repeat_count);
941 d61a4ce8 Gerd Hoffmann
                d->last_sec = now;
942 d61a4ce8 Gerd Hoffmann
                d->repeat_count = 0;
943 d61a4ce8 Gerd Hoffmann
            }
944 d61a4ce8 Gerd Hoffmann
        } else {
945 d61a4ce8 Gerd Hoffmann
            if (d->repeat_count) {
946 d61a4ce8 Gerd Hoffmann
                dprint(d, 2, "previous register op repeated %d times\n", d->repeat_count);
947 d61a4ce8 Gerd Hoffmann
            }
948 d61a4ce8 Gerd Hoffmann
            dprint(d, 2, "write %-16s: 0x%x (%x)\n", reg->name, val, wmask);
949 d61a4ce8 Gerd Hoffmann
            d->last_write = 1;
950 d61a4ce8 Gerd Hoffmann
            d->last_reg   = reg;
951 d61a4ce8 Gerd Hoffmann
            d->last_val   = val;
952 d61a4ce8 Gerd Hoffmann
            d->last_sec   = now;
953 d61a4ce8 Gerd Hoffmann
            d->repeat_count = 0;
954 d61a4ce8 Gerd Hoffmann
        }
955 d61a4ce8 Gerd Hoffmann
    }
956 d61a4ce8 Gerd Hoffmann
    assert(reg->offset != 0);
957 d61a4ce8 Gerd Hoffmann
958 d61a4ce8 Gerd Hoffmann
    addr = intel_hda_reg_addr(d, reg);
959 d61a4ce8 Gerd Hoffmann
    old = *addr;
960 d61a4ce8 Gerd Hoffmann
961 d61a4ce8 Gerd Hoffmann
    if (reg->shift) {
962 d61a4ce8 Gerd Hoffmann
        val <<= reg->shift;
963 d61a4ce8 Gerd Hoffmann
        wmask <<= reg->shift;
964 d61a4ce8 Gerd Hoffmann
    }
965 d61a4ce8 Gerd Hoffmann
    wmask &= reg->wmask;
966 d61a4ce8 Gerd Hoffmann
    *addr &= ~wmask;
967 d61a4ce8 Gerd Hoffmann
    *addr |= wmask & val;
968 d61a4ce8 Gerd Hoffmann
    *addr &= ~(val & reg->wclear);
969 d61a4ce8 Gerd Hoffmann
970 d61a4ce8 Gerd Hoffmann
    if (reg->whandler) {
971 d61a4ce8 Gerd Hoffmann
        reg->whandler(d, reg, old);
972 d61a4ce8 Gerd Hoffmann
    }
973 d61a4ce8 Gerd Hoffmann
}
974 d61a4ce8 Gerd Hoffmann
975 d61a4ce8 Gerd Hoffmann
static uint32_t intel_hda_reg_read(IntelHDAState *d, const IntelHDAReg *reg,
976 d61a4ce8 Gerd Hoffmann
                                   uint32_t rmask)
977 d61a4ce8 Gerd Hoffmann
{
978 d61a4ce8 Gerd Hoffmann
    uint32_t *addr, ret;
979 d61a4ce8 Gerd Hoffmann
980 d61a4ce8 Gerd Hoffmann
    if (!reg) {
981 d61a4ce8 Gerd Hoffmann
        return 0;
982 d61a4ce8 Gerd Hoffmann
    }
983 d61a4ce8 Gerd Hoffmann
984 d61a4ce8 Gerd Hoffmann
    if (reg->rhandler) {
985 d61a4ce8 Gerd Hoffmann
        reg->rhandler(d, reg);
986 d61a4ce8 Gerd Hoffmann
    }
987 d61a4ce8 Gerd Hoffmann
988 d61a4ce8 Gerd Hoffmann
    if (reg->offset == 0) {
989 d61a4ce8 Gerd Hoffmann
        /* constant read-only register */
990 d61a4ce8 Gerd Hoffmann
        ret = reg->reset;
991 d61a4ce8 Gerd Hoffmann
    } else {
992 d61a4ce8 Gerd Hoffmann
        addr = intel_hda_reg_addr(d, reg);
993 d61a4ce8 Gerd Hoffmann
        ret = *addr;
994 d61a4ce8 Gerd Hoffmann
        if (reg->shift) {
995 d61a4ce8 Gerd Hoffmann
            ret >>= reg->shift;
996 d61a4ce8 Gerd Hoffmann
        }
997 d61a4ce8 Gerd Hoffmann
        ret &= rmask;
998 d61a4ce8 Gerd Hoffmann
    }
999 d61a4ce8 Gerd Hoffmann
    if (d->debug) {
1000 d61a4ce8 Gerd Hoffmann
        time_t now = time(NULL);
1001 d61a4ce8 Gerd Hoffmann
        if (!d->last_write && d->last_reg == reg && d->last_val == ret) {
1002 d61a4ce8 Gerd Hoffmann
            d->repeat_count++;
1003 d61a4ce8 Gerd Hoffmann
            if (d->last_sec != now) {
1004 d61a4ce8 Gerd Hoffmann
                dprint(d, 2, "previous register op repeated %d times\n", d->repeat_count);
1005 d61a4ce8 Gerd Hoffmann
                d->last_sec = now;
1006 d61a4ce8 Gerd Hoffmann
                d->repeat_count = 0;
1007 d61a4ce8 Gerd Hoffmann
            }
1008 d61a4ce8 Gerd Hoffmann
        } else {
1009 d61a4ce8 Gerd Hoffmann
            if (d->repeat_count) {
1010 d61a4ce8 Gerd Hoffmann
                dprint(d, 2, "previous register op repeated %d times\n", d->repeat_count);
1011 d61a4ce8 Gerd Hoffmann
            }
1012 d61a4ce8 Gerd Hoffmann
            dprint(d, 2, "read  %-16s: 0x%x (%x)\n", reg->name, ret, rmask);
1013 d61a4ce8 Gerd Hoffmann
            d->last_write = 0;
1014 d61a4ce8 Gerd Hoffmann
            d->last_reg   = reg;
1015 d61a4ce8 Gerd Hoffmann
            d->last_val   = ret;
1016 d61a4ce8 Gerd Hoffmann
            d->last_sec   = now;
1017 d61a4ce8 Gerd Hoffmann
            d->repeat_count = 0;
1018 d61a4ce8 Gerd Hoffmann
        }
1019 d61a4ce8 Gerd Hoffmann
    }
1020 d61a4ce8 Gerd Hoffmann
    return ret;
1021 d61a4ce8 Gerd Hoffmann
}
1022 d61a4ce8 Gerd Hoffmann
1023 d61a4ce8 Gerd Hoffmann
static void intel_hda_regs_reset(IntelHDAState *d)
1024 d61a4ce8 Gerd Hoffmann
{
1025 d61a4ce8 Gerd Hoffmann
    uint32_t *addr;
1026 d61a4ce8 Gerd Hoffmann
    int i;
1027 d61a4ce8 Gerd Hoffmann
1028 d61a4ce8 Gerd Hoffmann
    for (i = 0; i < sizeof(regtab)/sizeof(regtab[0]); i++) {
1029 d61a4ce8 Gerd Hoffmann
        if (regtab[i].name == NULL) {
1030 d61a4ce8 Gerd Hoffmann
            continue;
1031 d61a4ce8 Gerd Hoffmann
        }
1032 d61a4ce8 Gerd Hoffmann
        if (regtab[i].offset == 0) {
1033 d61a4ce8 Gerd Hoffmann
            continue;
1034 d61a4ce8 Gerd Hoffmann
        }
1035 d61a4ce8 Gerd Hoffmann
        addr = intel_hda_reg_addr(d, regtab + i);
1036 d61a4ce8 Gerd Hoffmann
        *addr = regtab[i].reset;
1037 d61a4ce8 Gerd Hoffmann
    }
1038 d61a4ce8 Gerd Hoffmann
}
1039 d61a4ce8 Gerd Hoffmann
1040 d61a4ce8 Gerd Hoffmann
/* --------------------------------------------------------------------- */
1041 d61a4ce8 Gerd Hoffmann
1042 d61a4ce8 Gerd Hoffmann
static void intel_hda_mmio_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
1043 d61a4ce8 Gerd Hoffmann
{
1044 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = opaque;
1045 d61a4ce8 Gerd Hoffmann
    const IntelHDAReg *reg = intel_hda_reg_find(d, addr);
1046 d61a4ce8 Gerd Hoffmann
1047 d61a4ce8 Gerd Hoffmann
    intel_hda_reg_write(d, reg, val, 0xff);
1048 d61a4ce8 Gerd Hoffmann
}
1049 d61a4ce8 Gerd Hoffmann
1050 d61a4ce8 Gerd Hoffmann
static void intel_hda_mmio_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
1051 d61a4ce8 Gerd Hoffmann
{
1052 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = opaque;
1053 d61a4ce8 Gerd Hoffmann
    const IntelHDAReg *reg = intel_hda_reg_find(d, addr);
1054 d61a4ce8 Gerd Hoffmann
1055 d61a4ce8 Gerd Hoffmann
    intel_hda_reg_write(d, reg, val, 0xffff);
1056 d61a4ce8 Gerd Hoffmann
}
1057 d61a4ce8 Gerd Hoffmann
1058 d61a4ce8 Gerd Hoffmann
static void intel_hda_mmio_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
1059 d61a4ce8 Gerd Hoffmann
{
1060 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = opaque;
1061 d61a4ce8 Gerd Hoffmann
    const IntelHDAReg *reg = intel_hda_reg_find(d, addr);
1062 d61a4ce8 Gerd Hoffmann
1063 d61a4ce8 Gerd Hoffmann
    intel_hda_reg_write(d, reg, val, 0xffffffff);
1064 d61a4ce8 Gerd Hoffmann
}
1065 d61a4ce8 Gerd Hoffmann
1066 d61a4ce8 Gerd Hoffmann
static uint32_t intel_hda_mmio_readb(void *opaque, target_phys_addr_t addr)
1067 d61a4ce8 Gerd Hoffmann
{
1068 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = opaque;
1069 d61a4ce8 Gerd Hoffmann
    const IntelHDAReg *reg = intel_hda_reg_find(d, addr);
1070 d61a4ce8 Gerd Hoffmann
1071 d61a4ce8 Gerd Hoffmann
    return intel_hda_reg_read(d, reg, 0xff);
1072 d61a4ce8 Gerd Hoffmann
}
1073 d61a4ce8 Gerd Hoffmann
1074 d61a4ce8 Gerd Hoffmann
static uint32_t intel_hda_mmio_readw(void *opaque, target_phys_addr_t addr)
1075 d61a4ce8 Gerd Hoffmann
{
1076 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = opaque;
1077 d61a4ce8 Gerd Hoffmann
    const IntelHDAReg *reg = intel_hda_reg_find(d, addr);
1078 d61a4ce8 Gerd Hoffmann
1079 d61a4ce8 Gerd Hoffmann
    return intel_hda_reg_read(d, reg, 0xffff);
1080 d61a4ce8 Gerd Hoffmann
}
1081 d61a4ce8 Gerd Hoffmann
1082 d61a4ce8 Gerd Hoffmann
static uint32_t intel_hda_mmio_readl(void *opaque, target_phys_addr_t addr)
1083 d61a4ce8 Gerd Hoffmann
{
1084 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = opaque;
1085 d61a4ce8 Gerd Hoffmann
    const IntelHDAReg *reg = intel_hda_reg_find(d, addr);
1086 d61a4ce8 Gerd Hoffmann
1087 d61a4ce8 Gerd Hoffmann
    return intel_hda_reg_read(d, reg, 0xffffffff);
1088 d61a4ce8 Gerd Hoffmann
}
1089 d61a4ce8 Gerd Hoffmann
1090 234bbdf1 Avi Kivity
static const MemoryRegionOps intel_hda_mmio_ops = {
1091 234bbdf1 Avi Kivity
    .old_mmio = {
1092 234bbdf1 Avi Kivity
        .read = {
1093 234bbdf1 Avi Kivity
            intel_hda_mmio_readb,
1094 234bbdf1 Avi Kivity
            intel_hda_mmio_readw,
1095 234bbdf1 Avi Kivity
            intel_hda_mmio_readl,
1096 234bbdf1 Avi Kivity
        },
1097 234bbdf1 Avi Kivity
        .write = {
1098 234bbdf1 Avi Kivity
            intel_hda_mmio_writeb,
1099 234bbdf1 Avi Kivity
            intel_hda_mmio_writew,
1100 234bbdf1 Avi Kivity
            intel_hda_mmio_writel,
1101 234bbdf1 Avi Kivity
        },
1102 234bbdf1 Avi Kivity
    },
1103 234bbdf1 Avi Kivity
    .endianness = DEVICE_NATIVE_ENDIAN,
1104 d61a4ce8 Gerd Hoffmann
};
1105 d61a4ce8 Gerd Hoffmann
1106 d61a4ce8 Gerd Hoffmann
/* --------------------------------------------------------------------- */
1107 d61a4ce8 Gerd Hoffmann
1108 d61a4ce8 Gerd Hoffmann
static void intel_hda_reset(DeviceState *dev)
1109 d61a4ce8 Gerd Hoffmann
{
1110 0866aca1 Anthony Liguori
    BusChild *kid;
1111 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = DO_UPCAST(IntelHDAState, pci.qdev, dev);
1112 d61a4ce8 Gerd Hoffmann
    HDACodecDevice *cdev;
1113 d61a4ce8 Gerd Hoffmann
1114 d61a4ce8 Gerd Hoffmann
    intel_hda_regs_reset(d);
1115 74475455 Paolo Bonzini
    d->wall_base_ns = qemu_get_clock_ns(vm_clock);
1116 d61a4ce8 Gerd Hoffmann
1117 d61a4ce8 Gerd Hoffmann
    /* reset codecs */
1118 0866aca1 Anthony Liguori
    QTAILQ_FOREACH(kid, &d->codecs.qbus.children, sibling) {
1119 0866aca1 Anthony Liguori
        DeviceState *qdev = kid->child;
1120 d61a4ce8 Gerd Hoffmann
        cdev = DO_UPCAST(HDACodecDevice, qdev, qdev);
1121 94afdadc Anthony Liguori
        device_reset(DEVICE(cdev));
1122 d61a4ce8 Gerd Hoffmann
        d->state_sts |= (1 << cdev->cad);
1123 d61a4ce8 Gerd Hoffmann
    }
1124 d61a4ce8 Gerd Hoffmann
    intel_hda_update_irq(d);
1125 d61a4ce8 Gerd Hoffmann
}
1126 d61a4ce8 Gerd Hoffmann
1127 d61a4ce8 Gerd Hoffmann
static int intel_hda_init(PCIDevice *pci)
1128 d61a4ce8 Gerd Hoffmann
{
1129 d61a4ce8 Gerd Hoffmann
    IntelHDAState *d = DO_UPCAST(IntelHDAState, pci, pci);
1130 d61a4ce8 Gerd Hoffmann
    uint8_t *conf = d->pci.config;
1131 d61a4ce8 Gerd Hoffmann
1132 f79f2bfc Anthony Liguori
    d->name = object_get_typename(OBJECT(d));
1133 d61a4ce8 Gerd Hoffmann
1134 d61a4ce8 Gerd Hoffmann
    pci_config_set_interrupt_pin(conf, 1);
1135 d61a4ce8 Gerd Hoffmann
1136 d61a4ce8 Gerd Hoffmann
    /* HDCTL off 0x40 bit 0 selects signaling mode (1-HDA, 0 - Ac97) 18.1.19 */
1137 d61a4ce8 Gerd Hoffmann
    conf[0x40] = 0x01;
1138 d61a4ce8 Gerd Hoffmann
1139 234bbdf1 Avi Kivity
    memory_region_init_io(&d->mmio, &intel_hda_mmio_ops, d,
1140 234bbdf1 Avi Kivity
                          "intel-hda", 0x4000);
1141 e824b2cc Avi Kivity
    pci_register_bar(&d->pci, 0, 0, &d->mmio);
1142 17786d52 Gerd Hoffmann
    if (d->msi) {
1143 17786d52 Gerd Hoffmann
        msi_init(&d->pci, 0x50, 1, true, false);
1144 17786d52 Gerd Hoffmann
    }
1145 d61a4ce8 Gerd Hoffmann
1146 d61a4ce8 Gerd Hoffmann
    hda_codec_bus_init(&d->pci.qdev, &d->codecs,
1147 d61a4ce8 Gerd Hoffmann
                       intel_hda_response, intel_hda_xfer);
1148 d61a4ce8 Gerd Hoffmann
1149 d61a4ce8 Gerd Hoffmann
    return 0;
1150 d61a4ce8 Gerd Hoffmann
}
1151 d61a4ce8 Gerd Hoffmann
1152 dc4b9240 Gerd Hoffmann
static int intel_hda_exit(PCIDevice *pci)
1153 dc4b9240 Gerd Hoffmann
{
1154 dc4b9240 Gerd Hoffmann
    IntelHDAState *d = DO_UPCAST(IntelHDAState, pci, pci);
1155 dc4b9240 Gerd Hoffmann
1156 45fe15c2 Jan Kiszka
    msi_uninit(&d->pci);
1157 234bbdf1 Avi Kivity
    memory_region_destroy(&d->mmio);
1158 dc4b9240 Gerd Hoffmann
    return 0;
1159 dc4b9240 Gerd Hoffmann
}
1160 dc4b9240 Gerd Hoffmann
1161 d61a4ce8 Gerd Hoffmann
static int intel_hda_post_load(void *opaque, int version)
1162 d61a4ce8 Gerd Hoffmann
{
1163 d61a4ce8 Gerd Hoffmann
    IntelHDAState* d = opaque;
1164 d61a4ce8 Gerd Hoffmann
    int i;
1165 d61a4ce8 Gerd Hoffmann
1166 d61a4ce8 Gerd Hoffmann
    dprint(d, 1, "%s\n", __FUNCTION__);
1167 d61a4ce8 Gerd Hoffmann
    for (i = 0; i < ARRAY_SIZE(d->st); i++) {
1168 d61a4ce8 Gerd Hoffmann
        if (d->st[i].ctl & 0x02) {
1169 d61a4ce8 Gerd Hoffmann
            intel_hda_parse_bdl(d, &d->st[i]);
1170 d61a4ce8 Gerd Hoffmann
        }
1171 d61a4ce8 Gerd Hoffmann
    }
1172 d61a4ce8 Gerd Hoffmann
    intel_hda_update_irq(d);
1173 d61a4ce8 Gerd Hoffmann
    return 0;
1174 d61a4ce8 Gerd Hoffmann
}
1175 d61a4ce8 Gerd Hoffmann
1176 d61a4ce8 Gerd Hoffmann
static const VMStateDescription vmstate_intel_hda_stream = {
1177 d61a4ce8 Gerd Hoffmann
    .name = "intel-hda-stream",
1178 d61a4ce8 Gerd Hoffmann
    .version_id = 1,
1179 d61a4ce8 Gerd Hoffmann
    .fields = (VMStateField []) {
1180 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(ctl, IntelHDAStream),
1181 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(lpib, IntelHDAStream),
1182 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(cbl, IntelHDAStream),
1183 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(lvi, IntelHDAStream),
1184 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(fmt, IntelHDAStream),
1185 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(bdlp_lbase, IntelHDAStream),
1186 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(bdlp_ubase, IntelHDAStream),
1187 d61a4ce8 Gerd Hoffmann
        VMSTATE_END_OF_LIST()
1188 d61a4ce8 Gerd Hoffmann
    }
1189 d61a4ce8 Gerd Hoffmann
};
1190 d61a4ce8 Gerd Hoffmann
1191 d61a4ce8 Gerd Hoffmann
static const VMStateDescription vmstate_intel_hda = {
1192 d61a4ce8 Gerd Hoffmann
    .name = "intel-hda",
1193 d61a4ce8 Gerd Hoffmann
    .version_id = 1,
1194 d61a4ce8 Gerd Hoffmann
    .post_load = intel_hda_post_load,
1195 d61a4ce8 Gerd Hoffmann
    .fields = (VMStateField []) {
1196 d61a4ce8 Gerd Hoffmann
        VMSTATE_PCI_DEVICE(pci, IntelHDAState),
1197 d61a4ce8 Gerd Hoffmann
1198 d61a4ce8 Gerd Hoffmann
        /* registers */
1199 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(g_ctl, IntelHDAState),
1200 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(wake_en, IntelHDAState),
1201 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(state_sts, IntelHDAState),
1202 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(int_ctl, IntelHDAState),
1203 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(int_sts, IntelHDAState),
1204 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(wall_clk, IntelHDAState),
1205 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(corb_lbase, IntelHDAState),
1206 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(corb_ubase, IntelHDAState),
1207 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(corb_rp, IntelHDAState),
1208 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(corb_wp, IntelHDAState),
1209 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(corb_ctl, IntelHDAState),
1210 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(corb_sts, IntelHDAState),
1211 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(corb_size, IntelHDAState),
1212 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(rirb_lbase, IntelHDAState),
1213 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(rirb_ubase, IntelHDAState),
1214 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(rirb_wp, IntelHDAState),
1215 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(rirb_cnt, IntelHDAState),
1216 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(rirb_ctl, IntelHDAState),
1217 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(rirb_sts, IntelHDAState),
1218 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(rirb_size, IntelHDAState),
1219 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(dp_lbase, IntelHDAState),
1220 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(dp_ubase, IntelHDAState),
1221 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(icw, IntelHDAState),
1222 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(irr, IntelHDAState),
1223 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(ics, IntelHDAState),
1224 d61a4ce8 Gerd Hoffmann
        VMSTATE_STRUCT_ARRAY(st, IntelHDAState, 8, 0,
1225 d61a4ce8 Gerd Hoffmann
                             vmstate_intel_hda_stream,
1226 d61a4ce8 Gerd Hoffmann
                             IntelHDAStream),
1227 d61a4ce8 Gerd Hoffmann
1228 d61a4ce8 Gerd Hoffmann
        /* additional state info */
1229 d61a4ce8 Gerd Hoffmann
        VMSTATE_UINT32(rirb_count, IntelHDAState),
1230 d61a4ce8 Gerd Hoffmann
        VMSTATE_INT64(wall_base_ns, IntelHDAState),
1231 d61a4ce8 Gerd Hoffmann
1232 d61a4ce8 Gerd Hoffmann
        VMSTATE_END_OF_LIST()
1233 d61a4ce8 Gerd Hoffmann
    }
1234 d61a4ce8 Gerd Hoffmann
};
1235 d61a4ce8 Gerd Hoffmann
1236 40021f08 Anthony Liguori
static Property intel_hda_properties[] = {
1237 40021f08 Anthony Liguori
    DEFINE_PROP_UINT32("debug", IntelHDAState, debug, 0),
1238 40021f08 Anthony Liguori
    DEFINE_PROP_UINT32("msi", IntelHDAState, msi, 1),
1239 40021f08 Anthony Liguori
    DEFINE_PROP_END_OF_LIST(),
1240 40021f08 Anthony Liguori
};
1241 40021f08 Anthony Liguori
1242 40021f08 Anthony Liguori
static void intel_hda_class_init(ObjectClass *klass, void *data)
1243 40021f08 Anthony Liguori
{
1244 39bffca2 Anthony Liguori
    DeviceClass *dc = DEVICE_CLASS(klass);
1245 40021f08 Anthony Liguori
    PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1246 40021f08 Anthony Liguori
1247 40021f08 Anthony Liguori
    k->init = intel_hda_init;
1248 40021f08 Anthony Liguori
    k->exit = intel_hda_exit;
1249 40021f08 Anthony Liguori
    k->vendor_id = PCI_VENDOR_ID_INTEL;
1250 40021f08 Anthony Liguori
    k->device_id = 0x2668;
1251 40021f08 Anthony Liguori
    k->revision = 1;
1252 40021f08 Anthony Liguori
    k->class_id = PCI_CLASS_MULTIMEDIA_HD_AUDIO;
1253 39bffca2 Anthony Liguori
    dc->desc = "Intel HD Audio Controller";
1254 39bffca2 Anthony Liguori
    dc->reset = intel_hda_reset;
1255 39bffca2 Anthony Liguori
    dc->vmsd = &vmstate_intel_hda;
1256 39bffca2 Anthony Liguori
    dc->props = intel_hda_properties;
1257 40021f08 Anthony Liguori
}
1258 40021f08 Anthony Liguori
1259 39bffca2 Anthony Liguori
static TypeInfo intel_hda_info = {
1260 39bffca2 Anthony Liguori
    .name          = "intel-hda",
1261 39bffca2 Anthony Liguori
    .parent        = TYPE_PCI_DEVICE,
1262 39bffca2 Anthony Liguori
    .instance_size = sizeof(IntelHDAState),
1263 39bffca2 Anthony Liguori
    .class_init    = intel_hda_class_init,
1264 40021f08 Anthony Liguori
};
1265 40021f08 Anthony Liguori
1266 39bffca2 Anthony Liguori
static void hda_codec_device_class_init(ObjectClass *klass, void *data)
1267 39bffca2 Anthony Liguori
{
1268 39bffca2 Anthony Liguori
    DeviceClass *k = DEVICE_CLASS(klass);
1269 39bffca2 Anthony Liguori
    k->init = hda_codec_dev_init;
1270 39bffca2 Anthony Liguori
    k->exit = hda_codec_dev_exit;
1271 0d936928 Anthony Liguori
    k->bus_type = TYPE_HDA_BUS;
1272 bce54474 Paolo Bonzini
    k->props = hda_props;
1273 39bffca2 Anthony Liguori
}
1274 39bffca2 Anthony Liguori
1275 40021f08 Anthony Liguori
static TypeInfo hda_codec_device_type_info = {
1276 40021f08 Anthony Liguori
    .name = TYPE_HDA_CODEC_DEVICE,
1277 40021f08 Anthony Liguori
    .parent = TYPE_DEVICE,
1278 40021f08 Anthony Liguori
    .instance_size = sizeof(HDACodecDevice),
1279 40021f08 Anthony Liguori
    .abstract = true,
1280 40021f08 Anthony Liguori
    .class_size = sizeof(HDACodecDeviceClass),
1281 39bffca2 Anthony Liguori
    .class_init = hda_codec_device_class_init,
1282 d61a4ce8 Gerd Hoffmann
};
1283 d61a4ce8 Gerd Hoffmann
1284 83f7d43a Andreas Färber
static void intel_hda_register_types(void)
1285 d61a4ce8 Gerd Hoffmann
{
1286 0d936928 Anthony Liguori
    type_register_static(&hda_codec_bus_info);
1287 39bffca2 Anthony Liguori
    type_register_static(&intel_hda_info);
1288 40021f08 Anthony Liguori
    type_register_static(&hda_codec_device_type_info);
1289 d61a4ce8 Gerd Hoffmann
}
1290 83f7d43a Andreas Färber
1291 83f7d43a Andreas Färber
type_init(intel_hda_register_types)
1292 d61a4ce8 Gerd Hoffmann
1293 d61a4ce8 Gerd Hoffmann
/*
1294 d61a4ce8 Gerd Hoffmann
 * create intel hda controller with codec attached to it,
1295 d61a4ce8 Gerd Hoffmann
 * so '-soundhw hda' works.
1296 d61a4ce8 Gerd Hoffmann
 */
1297 d61a4ce8 Gerd Hoffmann
int intel_hda_and_codec_init(PCIBus *bus)
1298 d61a4ce8 Gerd Hoffmann
{
1299 d61a4ce8 Gerd Hoffmann
    PCIDevice *controller;
1300 d61a4ce8 Gerd Hoffmann
    BusState *hdabus;
1301 d61a4ce8 Gerd Hoffmann
    DeviceState *codec;
1302 d61a4ce8 Gerd Hoffmann
1303 d61a4ce8 Gerd Hoffmann
    controller = pci_create_simple(bus, -1, "intel-hda");
1304 d61a4ce8 Gerd Hoffmann
    hdabus = QLIST_FIRST(&controller->qdev.child_bus);
1305 d61a4ce8 Gerd Hoffmann
    codec = qdev_create(hdabus, "hda-duplex");
1306 d61a4ce8 Gerd Hoffmann
    qdev_init_nofail(codec);
1307 d61a4ce8 Gerd Hoffmann
    return 0;
1308 d61a4ce8 Gerd Hoffmann
}