Statistics
| Branch: | Revision:

root / hw / openpic.c @ 3b4b86aa

History | View | Annotate | Download (46.9 kB)

1 dbda808a bellard
/*
2 dbda808a bellard
 * OpenPIC emulation
3 5fafdf24 ths
 *
4 dbda808a bellard
 * Copyright (c) 2004 Jocelyn Mayer
5 5fafdf24 ths
 *
6 dbda808a bellard
 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 dbda808a bellard
 * of this software and associated documentation files (the "Software"), to deal
8 dbda808a bellard
 * in the Software without restriction, including without limitation the rights
9 dbda808a bellard
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 dbda808a bellard
 * copies of the Software, and to permit persons to whom the Software is
11 dbda808a bellard
 * furnished to do so, subject to the following conditions:
12 dbda808a bellard
 *
13 dbda808a bellard
 * The above copyright notice and this permission notice shall be included in
14 dbda808a bellard
 * all copies or substantial portions of the Software.
15 dbda808a bellard
 *
16 dbda808a bellard
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 dbda808a bellard
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 dbda808a bellard
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 dbda808a bellard
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 dbda808a bellard
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 dbda808a bellard
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 dbda808a bellard
 * THE SOFTWARE.
23 dbda808a bellard
 */
24 dbda808a bellard
/*
25 dbda808a bellard
 *
26 dbda808a bellard
 * Based on OpenPic implementations:
27 67b55785 blueswir1
 * - Intel GW80314 I/O companion chip developer's manual
28 dbda808a bellard
 * - Motorola MPC8245 & MPC8540 user manuals.
29 dbda808a bellard
 * - Motorola MCP750 (aka Raven) programmer manual.
30 dbda808a bellard
 * - Motorola Harrier programmer manuel
31 dbda808a bellard
 *
32 dbda808a bellard
 * Serial interrupts, as implemented in Raven chipset are not supported yet.
33 5fafdf24 ths
 *
34 dbda808a bellard
 */
35 87ecb68b pbrook
#include "hw.h"
36 87ecb68b pbrook
#include "ppc_mac.h"
37 87ecb68b pbrook
#include "pci.h"
38 b7169916 aurel32
#include "openpic.h"
39 dbda808a bellard
40 611493d9 bellard
//#define DEBUG_OPENPIC
41 dbda808a bellard
42 dbda808a bellard
#ifdef DEBUG_OPENPIC
43 001faf32 Blue Swirl
#define DPRINTF(fmt, ...) do { printf(fmt , ## __VA_ARGS__); } while (0)
44 dbda808a bellard
#else
45 001faf32 Blue Swirl
#define DPRINTF(fmt, ...) do { } while (0)
46 dbda808a bellard
#endif
47 dbda808a bellard
48 dbda808a bellard
#define USE_MPCxxx /* Intel model is broken, for now */
49 dbda808a bellard
50 dbda808a bellard
#if defined (USE_INTEL_GW80314)
51 dbda808a bellard
/* Intel GW80314 I/O Companion chip */
52 dbda808a bellard
53 dbda808a bellard
#define MAX_CPU     4
54 dbda808a bellard
#define MAX_IRQ    32
55 dbda808a bellard
#define MAX_DBL     4
56 dbda808a bellard
#define MAX_MBX     4
57 dbda808a bellard
#define MAX_TMR     4
58 dbda808a bellard
#define VECTOR_BITS 8
59 dbda808a bellard
#define MAX_IPI     0
60 dbda808a bellard
61 dbda808a bellard
#define VID (0x00000000)
62 dbda808a bellard
63 dbda808a bellard
#elif defined(USE_MPCxxx)
64 dbda808a bellard
65 dbda808a bellard
#define MAX_CPU     2
66 b7169916 aurel32
#define MAX_IRQ   128
67 dbda808a bellard
#define MAX_DBL     0
68 dbda808a bellard
#define MAX_MBX     0
69 dbda808a bellard
#define MAX_TMR     4
70 dbda808a bellard
#define VECTOR_BITS 8
71 dbda808a bellard
#define MAX_IPI     4
72 dbda808a bellard
#define VID         0x03 /* MPIC version ID */
73 dbda808a bellard
#define VENI        0x00000000 /* Vendor ID */
74 dbda808a bellard
75 dbda808a bellard
enum {
76 dbda808a bellard
    IRQ_IPVP = 0,
77 dbda808a bellard
    IRQ_IDE,
78 dbda808a bellard
};
79 dbda808a bellard
80 b7169916 aurel32
/* OpenPIC */
81 b7169916 aurel32
#define OPENPIC_MAX_CPU      2
82 b7169916 aurel32
#define OPENPIC_MAX_IRQ     64
83 b7169916 aurel32
#define OPENPIC_EXT_IRQ     48
84 b7169916 aurel32
#define OPENPIC_MAX_TMR      MAX_TMR
85 b7169916 aurel32
#define OPENPIC_MAX_IPI      MAX_IPI
86 dbda808a bellard
87 b7169916 aurel32
/* Interrupt definitions */
88 b7169916 aurel32
#define OPENPIC_IRQ_FE     (OPENPIC_EXT_IRQ)     /* Internal functional IRQ */
89 b7169916 aurel32
#define OPENPIC_IRQ_ERR    (OPENPIC_EXT_IRQ + 1) /* Error IRQ */
90 b7169916 aurel32
#define OPENPIC_IRQ_TIM0   (OPENPIC_EXT_IRQ + 2) /* First timer IRQ */
91 b7169916 aurel32
#if OPENPIC_MAX_IPI > 0
92 b7169916 aurel32
#define OPENPIC_IRQ_IPI0   (OPENPIC_IRQ_TIM0 + OPENPIC_MAX_TMR) /* First IPI IRQ */
93 b7169916 aurel32
#define OPENPIC_IRQ_DBL0   (OPENPIC_IRQ_IPI0 + (OPENPIC_MAX_CPU * OPENPIC_MAX_IPI)) /* First doorbell IRQ */
94 dbda808a bellard
#else
95 b7169916 aurel32
#define OPENPIC_IRQ_DBL0   (OPENPIC_IRQ_TIM0 + OPENPIC_MAX_TMR) /* First doorbell IRQ */
96 b7169916 aurel32
#define OPENPIC_IRQ_MBX0   (OPENPIC_IRQ_DBL0 + OPENPIC_MAX_DBL) /* First mailbox IRQ */
97 dbda808a bellard
#endif
98 dbda808a bellard
99 b7169916 aurel32
/* MPIC */
100 b7169916 aurel32
#define MPIC_MAX_CPU      1
101 b7169916 aurel32
#define MPIC_MAX_EXT     12
102 b7169916 aurel32
#define MPIC_MAX_INT     64
103 b7169916 aurel32
#define MPIC_MAX_MSG      4
104 b7169916 aurel32
#define MPIC_MAX_MSI      8
105 b7169916 aurel32
#define MPIC_MAX_TMR      MAX_TMR
106 b7169916 aurel32
#define MPIC_MAX_IPI      MAX_IPI
107 b7169916 aurel32
#define MPIC_MAX_IRQ     (MPIC_MAX_EXT + MPIC_MAX_INT + MPIC_MAX_TMR + MPIC_MAX_MSG + MPIC_MAX_MSI + (MPIC_MAX_IPI * MPIC_MAX_CPU))
108 dbda808a bellard
109 dbda808a bellard
/* Interrupt definitions */
110 b7169916 aurel32
#define MPIC_EXT_IRQ      0
111 b7169916 aurel32
#define MPIC_INT_IRQ      (MPIC_EXT_IRQ + MPIC_MAX_EXT)
112 b7169916 aurel32
#define MPIC_TMR_IRQ      (MPIC_INT_IRQ + MPIC_MAX_INT)
113 b7169916 aurel32
#define MPIC_MSG_IRQ      (MPIC_TMR_IRQ + MPIC_MAX_TMR)
114 b7169916 aurel32
#define MPIC_MSI_IRQ      (MPIC_MSG_IRQ + MPIC_MAX_MSG)
115 b7169916 aurel32
#define MPIC_IPI_IRQ      (MPIC_MSI_IRQ + MPIC_MAX_MSI)
116 b7169916 aurel32
117 b7169916 aurel32
#define MPIC_GLB_REG_START        0x0
118 b7169916 aurel32
#define MPIC_GLB_REG_SIZE         0x10F0
119 b7169916 aurel32
#define MPIC_TMR_REG_START        0x10F0
120 b7169916 aurel32
#define MPIC_TMR_REG_SIZE         0x220
121 b7169916 aurel32
#define MPIC_EXT_REG_START        0x10000
122 b7169916 aurel32
#define MPIC_EXT_REG_SIZE         0x180
123 b7169916 aurel32
#define MPIC_INT_REG_START        0x10200
124 b7169916 aurel32
#define MPIC_INT_REG_SIZE         0x800
125 b7169916 aurel32
#define MPIC_MSG_REG_START        0x11600
126 b7169916 aurel32
#define MPIC_MSG_REG_SIZE         0x100
127 b7169916 aurel32
#define MPIC_MSI_REG_START        0x11C00
128 b7169916 aurel32
#define MPIC_MSI_REG_SIZE         0x100
129 b7169916 aurel32
#define MPIC_CPU_REG_START        0x20000
130 b7169916 aurel32
#define MPIC_CPU_REG_SIZE         0x100
131 b7169916 aurel32
132 b7169916 aurel32
enum mpic_ide_bits {
133 b7169916 aurel32
    IDR_EP     = 0,
134 b7169916 aurel32
    IDR_CI0     = 1,
135 b7169916 aurel32
    IDR_CI1     = 2,
136 b7169916 aurel32
    IDR_P1     = 30,
137 b7169916 aurel32
    IDR_P0     = 31,
138 b7169916 aurel32
};
139 b7169916 aurel32
140 dbda808a bellard
#else
141 b7169916 aurel32
#error "Please select which OpenPic implementation is to be emulated"
142 dbda808a bellard
#endif
143 dbda808a bellard
144 5c4532ee Blue Swirl
#define OPENPIC_PAGE_SIZE 4096
145 5c4532ee Blue Swirl
146 dbda808a bellard
#define BF_WIDTH(_bits_) \
147 dbda808a bellard
(((_bits_) + (sizeof(uint32_t) * 8) - 1) / (sizeof(uint32_t) * 8))
148 dbda808a bellard
149 dbda808a bellard
static inline void set_bit (uint32_t *field, int bit)
150 dbda808a bellard
{
151 dbda808a bellard
    field[bit >> 5] |= 1 << (bit & 0x1F);
152 dbda808a bellard
}
153 dbda808a bellard
154 dbda808a bellard
static inline void reset_bit (uint32_t *field, int bit)
155 dbda808a bellard
{
156 dbda808a bellard
    field[bit >> 5] &= ~(1 << (bit & 0x1F));
157 dbda808a bellard
}
158 dbda808a bellard
159 dbda808a bellard
static inline int test_bit (uint32_t *field, int bit)
160 dbda808a bellard
{
161 dbda808a bellard
    return (field[bit >> 5] & 1 << (bit & 0x1F)) != 0;
162 dbda808a bellard
}
163 dbda808a bellard
164 dbda808a bellard
enum {
165 dbda808a bellard
    IRQ_EXTERNAL = 0x01,
166 dbda808a bellard
    IRQ_INTERNAL = 0x02,
167 dbda808a bellard
    IRQ_TIMER    = 0x04,
168 dbda808a bellard
    IRQ_SPECIAL  = 0x08,
169 b1d8e52e blueswir1
};
170 dbda808a bellard
171 c227f099 Anthony Liguori
typedef struct IRQ_queue_t {
172 dbda808a bellard
    uint32_t queue[BF_WIDTH(MAX_IRQ)];
173 dbda808a bellard
    int next;
174 dbda808a bellard
    int priority;
175 c227f099 Anthony Liguori
} IRQ_queue_t;
176 dbda808a bellard
177 c227f099 Anthony Liguori
typedef struct IRQ_src_t {
178 dbda808a bellard
    uint32_t ipvp;  /* IRQ vector/priority register */
179 dbda808a bellard
    uint32_t ide;   /* IRQ destination register */
180 dbda808a bellard
    int type;
181 dbda808a bellard
    int last_cpu;
182 611493d9 bellard
    int pending;    /* TRUE if IRQ is pending */
183 c227f099 Anthony Liguori
} IRQ_src_t;
184 dbda808a bellard
185 dbda808a bellard
enum IPVP_bits {
186 dbda808a bellard
    IPVP_MASK     = 31,
187 dbda808a bellard
    IPVP_ACTIVITY = 30,
188 dbda808a bellard
    IPVP_MODE     = 29,
189 dbda808a bellard
    IPVP_POLARITY = 23,
190 dbda808a bellard
    IPVP_SENSE    = 22,
191 dbda808a bellard
};
192 dbda808a bellard
#define IPVP_PRIORITY_MASK     (0x1F << 16)
193 611493d9 bellard
#define IPVP_PRIORITY(_ipvpr_) ((int)(((_ipvpr_) & IPVP_PRIORITY_MASK) >> 16))
194 dbda808a bellard
#define IPVP_VECTOR_MASK       ((1 << VECTOR_BITS) - 1)
195 dbda808a bellard
#define IPVP_VECTOR(_ipvpr_)   ((_ipvpr_) & IPVP_VECTOR_MASK)
196 dbda808a bellard
197 c227f099 Anthony Liguori
typedef struct IRQ_dst_t {
198 b7169916 aurel32
    uint32_t tfrr;
199 dbda808a bellard
    uint32_t pctp; /* CPU current task priority */
200 dbda808a bellard
    uint32_t pcsr; /* CPU sensitivity register */
201 c227f099 Anthony Liguori
    IRQ_queue_t raised;
202 c227f099 Anthony Liguori
    IRQ_queue_t servicing;
203 e9df014c j_mayer
    qemu_irq *irqs;
204 c227f099 Anthony Liguori
} IRQ_dst_t;
205 dbda808a bellard
206 c227f099 Anthony Liguori
typedef struct openpic_t {
207 dbda808a bellard
    PCIDevice pci_dev;
208 91d848eb bellard
    int mem_index;
209 dbda808a bellard
    /* Global registers */
210 dbda808a bellard
    uint32_t frep; /* Feature reporting register */
211 dbda808a bellard
    uint32_t glbc; /* Global configuration register  */
212 dbda808a bellard
    uint32_t micr; /* MPIC interrupt configuration register */
213 dbda808a bellard
    uint32_t veni; /* Vendor identification register */
214 e9df014c j_mayer
    uint32_t pint; /* Processor initialization register */
215 dbda808a bellard
    uint32_t spve; /* Spurious vector register */
216 dbda808a bellard
    uint32_t tifr; /* Timer frequency reporting register */
217 dbda808a bellard
    /* Source registers */
218 c227f099 Anthony Liguori
    IRQ_src_t src[MAX_IRQ];
219 dbda808a bellard
    /* Local registers per output pin */
220 c227f099 Anthony Liguori
    IRQ_dst_t dst[MAX_CPU];
221 dbda808a bellard
    int nb_cpus;
222 dbda808a bellard
    /* Timer registers */
223 dbda808a bellard
    struct {
224 060fbfe1 Aurelien Jarno
        uint32_t ticc;  /* Global timer current count register */
225 060fbfe1 Aurelien Jarno
        uint32_t tibc;  /* Global timer base count register */
226 dbda808a bellard
    } timers[MAX_TMR];
227 dbda808a bellard
#if MAX_DBL > 0
228 dbda808a bellard
    /* Doorbell registers */
229 dbda808a bellard
    uint32_t dar;        /* Doorbell activate register */
230 dbda808a bellard
    struct {
231 060fbfe1 Aurelien Jarno
        uint32_t dmr;    /* Doorbell messaging register */
232 dbda808a bellard
    } doorbells[MAX_DBL];
233 dbda808a bellard
#endif
234 dbda808a bellard
#if MAX_MBX > 0
235 dbda808a bellard
    /* Mailbox registers */
236 dbda808a bellard
    struct {
237 060fbfe1 Aurelien Jarno
        uint32_t mbr;    /* Mailbox register */
238 dbda808a bellard
    } mailboxes[MAX_MAILBOXES];
239 dbda808a bellard
#endif
240 e9df014c j_mayer
    /* IRQ out is used when in bypass mode (not implemented) */
241 e9df014c j_mayer
    qemu_irq irq_out;
242 b7169916 aurel32
    int max_irq;
243 b7169916 aurel32
    int irq_ipi0;
244 b7169916 aurel32
    int irq_tim0;
245 b7169916 aurel32
    int need_swap;
246 b7169916 aurel32
    void (*reset) (void *);
247 c227f099 Anthony Liguori
    void (*irq_raise) (struct openpic_t *, int, IRQ_src_t *);
248 c227f099 Anthony Liguori
} openpic_t;
249 dbda808a bellard
250 c227f099 Anthony Liguori
static inline uint32_t openpic_swap32(openpic_t *opp, uint32_t val)
251 b7169916 aurel32
{
252 b7169916 aurel32
    if (opp->need_swap)
253 b7169916 aurel32
        return bswap32(val);
254 b7169916 aurel32
255 b7169916 aurel32
    return val;
256 b7169916 aurel32
}
257 b7169916 aurel32
258 c227f099 Anthony Liguori
static inline void IRQ_setbit (IRQ_queue_t *q, int n_IRQ)
259 dbda808a bellard
{
260 dbda808a bellard
    set_bit(q->queue, n_IRQ);
261 dbda808a bellard
}
262 dbda808a bellard
263 c227f099 Anthony Liguori
static inline void IRQ_resetbit (IRQ_queue_t *q, int n_IRQ)
264 dbda808a bellard
{
265 dbda808a bellard
    reset_bit(q->queue, n_IRQ);
266 dbda808a bellard
}
267 dbda808a bellard
268 c227f099 Anthony Liguori
static inline int IRQ_testbit (IRQ_queue_t *q, int n_IRQ)
269 dbda808a bellard
{
270 dbda808a bellard
    return test_bit(q->queue, n_IRQ);
271 dbda808a bellard
}
272 dbda808a bellard
273 c227f099 Anthony Liguori
static void IRQ_check (openpic_t *opp, IRQ_queue_t *q)
274 dbda808a bellard
{
275 dbda808a bellard
    int next, i;
276 dbda808a bellard
    int priority;
277 dbda808a bellard
278 dbda808a bellard
    next = -1;
279 dbda808a bellard
    priority = -1;
280 b7169916 aurel32
    for (i = 0; i < opp->max_irq; i++) {
281 060fbfe1 Aurelien Jarno
        if (IRQ_testbit(q, i)) {
282 5fafdf24 ths
            DPRINTF("IRQ_check: irq %d set ipvp_pr=%d pr=%d\n",
283 611493d9 bellard
                    i, IPVP_PRIORITY(opp->src[i].ipvp), priority);
284 060fbfe1 Aurelien Jarno
            if (IPVP_PRIORITY(opp->src[i].ipvp) > priority) {
285 060fbfe1 Aurelien Jarno
                next = i;
286 060fbfe1 Aurelien Jarno
                priority = IPVP_PRIORITY(opp->src[i].ipvp);
287 060fbfe1 Aurelien Jarno
            }
288 060fbfe1 Aurelien Jarno
        }
289 dbda808a bellard
    }
290 dbda808a bellard
    q->next = next;
291 dbda808a bellard
    q->priority = priority;
292 dbda808a bellard
}
293 dbda808a bellard
294 c227f099 Anthony Liguori
static int IRQ_get_next (openpic_t *opp, IRQ_queue_t *q)
295 dbda808a bellard
{
296 dbda808a bellard
    if (q->next == -1) {
297 611493d9 bellard
        /* XXX: optimize */
298 060fbfe1 Aurelien Jarno
        IRQ_check(opp, q);
299 dbda808a bellard
    }
300 dbda808a bellard
301 dbda808a bellard
    return q->next;
302 dbda808a bellard
}
303 dbda808a bellard
304 c227f099 Anthony Liguori
static void IRQ_local_pipe (openpic_t *opp, int n_CPU, int n_IRQ)
305 dbda808a bellard
{
306 c227f099 Anthony Liguori
    IRQ_dst_t *dst;
307 c227f099 Anthony Liguori
    IRQ_src_t *src;
308 dbda808a bellard
    int priority;
309 dbda808a bellard
310 dbda808a bellard
    dst = &opp->dst[n_CPU];
311 dbda808a bellard
    src = &opp->src[n_IRQ];
312 dbda808a bellard
    priority = IPVP_PRIORITY(src->ipvp);
313 dbda808a bellard
    if (priority <= dst->pctp) {
314 060fbfe1 Aurelien Jarno
        /* Too low priority */
315 e9df014c j_mayer
        DPRINTF("%s: IRQ %d has too low priority on CPU %d\n",
316 e9df014c j_mayer
                __func__, n_IRQ, n_CPU);
317 060fbfe1 Aurelien Jarno
        return;
318 dbda808a bellard
    }
319 dbda808a bellard
    if (IRQ_testbit(&dst->raised, n_IRQ)) {
320 060fbfe1 Aurelien Jarno
        /* Interrupt miss */
321 e9df014c j_mayer
        DPRINTF("%s: IRQ %d was missed on CPU %d\n",
322 e9df014c j_mayer
                __func__, n_IRQ, n_CPU);
323 060fbfe1 Aurelien Jarno
        return;
324 dbda808a bellard
    }
325 dbda808a bellard
    set_bit(&src->ipvp, IPVP_ACTIVITY);
326 dbda808a bellard
    IRQ_setbit(&dst->raised, n_IRQ);
327 e9df014c j_mayer
    if (priority < dst->raised.priority) {
328 e9df014c j_mayer
        /* An higher priority IRQ is already raised */
329 e9df014c j_mayer
        DPRINTF("%s: IRQ %d is hidden by raised IRQ %d on CPU %d\n",
330 e9df014c j_mayer
                __func__, n_IRQ, dst->raised.next, n_CPU);
331 e9df014c j_mayer
        return;
332 e9df014c j_mayer
    }
333 e9df014c j_mayer
    IRQ_get_next(opp, &dst->raised);
334 e9df014c j_mayer
    if (IRQ_get_next(opp, &dst->servicing) != -1 &&
335 24865167 aliguori
        priority <= dst->servicing.priority) {
336 e9df014c j_mayer
        DPRINTF("%s: IRQ %d is hidden by servicing IRQ %d on CPU %d\n",
337 e9df014c j_mayer
                __func__, n_IRQ, dst->servicing.next, n_CPU);
338 e9df014c j_mayer
        /* Already servicing a higher priority IRQ */
339 e9df014c j_mayer
        return;
340 dbda808a bellard
    }
341 e9df014c j_mayer
    DPRINTF("Raise OpenPIC INT output cpu %d irq %d\n", n_CPU, n_IRQ);
342 b7169916 aurel32
    opp->irq_raise(opp, n_CPU, src);
343 dbda808a bellard
}
344 dbda808a bellard
345 611493d9 bellard
/* update pic state because registers for n_IRQ have changed value */
346 c227f099 Anthony Liguori
static void openpic_update_irq(openpic_t *opp, int n_IRQ)
347 dbda808a bellard
{
348 c227f099 Anthony Liguori
    IRQ_src_t *src;
349 dbda808a bellard
    int i;
350 dbda808a bellard
351 dbda808a bellard
    src = &opp->src[n_IRQ];
352 611493d9 bellard
353 611493d9 bellard
    if (!src->pending) {
354 611493d9 bellard
        /* no irq pending */
355 e9df014c j_mayer
        DPRINTF("%s: IRQ %d is not pending\n", __func__, n_IRQ);
356 611493d9 bellard
        return;
357 611493d9 bellard
    }
358 611493d9 bellard
    if (test_bit(&src->ipvp, IPVP_MASK)) {
359 060fbfe1 Aurelien Jarno
        /* Interrupt source is disabled */
360 e9df014c j_mayer
        DPRINTF("%s: IRQ %d is disabled\n", __func__, n_IRQ);
361 060fbfe1 Aurelien Jarno
        return;
362 dbda808a bellard
    }
363 dbda808a bellard
    if (IPVP_PRIORITY(src->ipvp) == 0) {
364 060fbfe1 Aurelien Jarno
        /* Priority set to zero */
365 e9df014c j_mayer
        DPRINTF("%s: IRQ %d has 0 priority\n", __func__, n_IRQ);
366 060fbfe1 Aurelien Jarno
        return;
367 dbda808a bellard
    }
368 611493d9 bellard
    if (test_bit(&src->ipvp, IPVP_ACTIVITY)) {
369 611493d9 bellard
        /* IRQ already active */
370 e9df014c j_mayer
        DPRINTF("%s: IRQ %d is already active\n", __func__, n_IRQ);
371 611493d9 bellard
        return;
372 611493d9 bellard
    }
373 dbda808a bellard
    if (src->ide == 0x00000000) {
374 060fbfe1 Aurelien Jarno
        /* No target */
375 e9df014c j_mayer
        DPRINTF("%s: IRQ %d has no target\n", __func__, n_IRQ);
376 060fbfe1 Aurelien Jarno
        return;
377 dbda808a bellard
    }
378 611493d9 bellard
379 e9df014c j_mayer
    if (src->ide == (1 << src->last_cpu)) {
380 e9df014c j_mayer
        /* Only one CPU is allowed to receive this IRQ */
381 e9df014c j_mayer
        IRQ_local_pipe(opp, src->last_cpu, n_IRQ);
382 e9df014c j_mayer
    } else if (!test_bit(&src->ipvp, IPVP_MODE)) {
383 611493d9 bellard
        /* Directed delivery mode */
384 611493d9 bellard
        for (i = 0; i < opp->nb_cpus; i++) {
385 611493d9 bellard
            if (test_bit(&src->ide, i))
386 611493d9 bellard
                IRQ_local_pipe(opp, i, n_IRQ);
387 611493d9 bellard
        }
388 dbda808a bellard
    } else {
389 611493d9 bellard
        /* Distributed delivery mode */
390 e9df014c j_mayer
        for (i = src->last_cpu + 1; i != src->last_cpu; i++) {
391 e9df014c j_mayer
            if (i == opp->nb_cpus)
392 611493d9 bellard
                i = 0;
393 611493d9 bellard
            if (test_bit(&src->ide, i)) {
394 611493d9 bellard
                IRQ_local_pipe(opp, i, n_IRQ);
395 611493d9 bellard
                src->last_cpu = i;
396 611493d9 bellard
                break;
397 611493d9 bellard
            }
398 611493d9 bellard
        }
399 611493d9 bellard
    }
400 611493d9 bellard
}
401 611493d9 bellard
402 d537cf6c pbrook
static void openpic_set_irq(void *opaque, int n_IRQ, int level)
403 611493d9 bellard
{
404 c227f099 Anthony Liguori
    openpic_t *opp = opaque;
405 c227f099 Anthony Liguori
    IRQ_src_t *src;
406 611493d9 bellard
407 611493d9 bellard
    src = &opp->src[n_IRQ];
408 5fafdf24 ths
    DPRINTF("openpic: set irq %d = %d ipvp=%08x\n",
409 611493d9 bellard
            n_IRQ, level, src->ipvp);
410 611493d9 bellard
    if (test_bit(&src->ipvp, IPVP_SENSE)) {
411 611493d9 bellard
        /* level-sensitive irq */
412 611493d9 bellard
        src->pending = level;
413 611493d9 bellard
        if (!level)
414 611493d9 bellard
            reset_bit(&src->ipvp, IPVP_ACTIVITY);
415 611493d9 bellard
    } else {
416 611493d9 bellard
        /* edge-sensitive irq */
417 611493d9 bellard
        if (level)
418 611493d9 bellard
            src->pending = 1;
419 dbda808a bellard
    }
420 611493d9 bellard
    openpic_update_irq(opp, n_IRQ);
421 dbda808a bellard
}
422 dbda808a bellard
423 67b55785 blueswir1
static void openpic_reset (void *opaque)
424 dbda808a bellard
{
425 c227f099 Anthony Liguori
    openpic_t *opp = (openpic_t *)opaque;
426 dbda808a bellard
    int i;
427 dbda808a bellard
428 dbda808a bellard
    opp->glbc = 0x80000000;
429 f8407028 bellard
    /* Initialise controller registers */
430 b7169916 aurel32
    opp->frep = ((OPENPIC_EXT_IRQ - 1) << 16) | ((MAX_CPU - 1) << 8) | VID;
431 dbda808a bellard
    opp->veni = VENI;
432 e9df014c j_mayer
    opp->pint = 0x00000000;
433 dbda808a bellard
    opp->spve = 0x000000FF;
434 dbda808a bellard
    opp->tifr = 0x003F7A00;
435 dbda808a bellard
    /* ? */
436 dbda808a bellard
    opp->micr = 0x00000000;
437 dbda808a bellard
    /* Initialise IRQ sources */
438 b7169916 aurel32
    for (i = 0; i < opp->max_irq; i++) {
439 060fbfe1 Aurelien Jarno
        opp->src[i].ipvp = 0xA0000000;
440 060fbfe1 Aurelien Jarno
        opp->src[i].ide  = 0x00000000;
441 dbda808a bellard
    }
442 dbda808a bellard
    /* Initialise IRQ destinations */
443 e9df014c j_mayer
    for (i = 0; i < MAX_CPU; i++) {
444 060fbfe1 Aurelien Jarno
        opp->dst[i].pctp      = 0x0000000F;
445 060fbfe1 Aurelien Jarno
        opp->dst[i].pcsr      = 0x00000000;
446 060fbfe1 Aurelien Jarno
        memset(&opp->dst[i].raised, 0, sizeof(IRQ_queue_t));
447 d14ed254 Alexander Graf
        opp->dst[i].raised.next = -1;
448 060fbfe1 Aurelien Jarno
        memset(&opp->dst[i].servicing, 0, sizeof(IRQ_queue_t));
449 d14ed254 Alexander Graf
        opp->dst[i].servicing.next = -1;
450 dbda808a bellard
    }
451 dbda808a bellard
    /* Initialise timers */
452 dbda808a bellard
    for (i = 0; i < MAX_TMR; i++) {
453 060fbfe1 Aurelien Jarno
        opp->timers[i].ticc = 0x00000000;
454 060fbfe1 Aurelien Jarno
        opp->timers[i].tibc = 0x80000000;
455 dbda808a bellard
    }
456 dbda808a bellard
    /* Initialise doorbells */
457 dbda808a bellard
#if MAX_DBL > 0
458 dbda808a bellard
    opp->dar = 0x00000000;
459 dbda808a bellard
    for (i = 0; i < MAX_DBL; i++) {
460 060fbfe1 Aurelien Jarno
        opp->doorbells[i].dmr  = 0x00000000;
461 dbda808a bellard
    }
462 dbda808a bellard
#endif
463 dbda808a bellard
    /* Initialise mailboxes */
464 dbda808a bellard
#if MAX_MBX > 0
465 dbda808a bellard
    for (i = 0; i < MAX_MBX; i++) { /* ? */
466 060fbfe1 Aurelien Jarno
        opp->mailboxes[i].mbr   = 0x00000000;
467 dbda808a bellard
    }
468 dbda808a bellard
#endif
469 dbda808a bellard
    /* Go out of RESET state */
470 dbda808a bellard
    opp->glbc = 0x00000000;
471 dbda808a bellard
}
472 dbda808a bellard
473 c227f099 Anthony Liguori
static inline uint32_t read_IRQreg (openpic_t *opp, int n_IRQ, uint32_t reg)
474 dbda808a bellard
{
475 dbda808a bellard
    uint32_t retval;
476 dbda808a bellard
477 dbda808a bellard
    switch (reg) {
478 dbda808a bellard
    case IRQ_IPVP:
479 060fbfe1 Aurelien Jarno
        retval = opp->src[n_IRQ].ipvp;
480 060fbfe1 Aurelien Jarno
        break;
481 dbda808a bellard
    case IRQ_IDE:
482 060fbfe1 Aurelien Jarno
        retval = opp->src[n_IRQ].ide;
483 060fbfe1 Aurelien Jarno
        break;
484 dbda808a bellard
    }
485 dbda808a bellard
486 dbda808a bellard
    return retval;
487 dbda808a bellard
}
488 dbda808a bellard
489 c227f099 Anthony Liguori
static inline void write_IRQreg (openpic_t *opp, int n_IRQ,
490 dbda808a bellard
                                 uint32_t reg, uint32_t val)
491 dbda808a bellard
{
492 dbda808a bellard
    uint32_t tmp;
493 dbda808a bellard
494 dbda808a bellard
    switch (reg) {
495 dbda808a bellard
    case IRQ_IPVP:
496 611493d9 bellard
        /* NOTE: not fully accurate for special IRQs, but simple and
497 611493d9 bellard
           sufficient */
498 611493d9 bellard
        /* ACTIVITY bit is read-only */
499 060fbfe1 Aurelien Jarno
        opp->src[n_IRQ].ipvp =
500 611493d9 bellard
            (opp->src[n_IRQ].ipvp & 0x40000000) |
501 611493d9 bellard
            (val & 0x800F00FF);
502 611493d9 bellard
        openpic_update_irq(opp, n_IRQ);
503 5fafdf24 ths
        DPRINTF("Set IPVP %d to 0x%08x -> 0x%08x\n",
504 611493d9 bellard
                n_IRQ, val, opp->src[n_IRQ].ipvp);
505 060fbfe1 Aurelien Jarno
        break;
506 dbda808a bellard
    case IRQ_IDE:
507 060fbfe1 Aurelien Jarno
        tmp = val & 0xC0000000;
508 dbda808a bellard
        tmp |= val & ((1 << MAX_CPU) - 1);
509 060fbfe1 Aurelien Jarno
        opp->src[n_IRQ].ide = tmp;
510 dbda808a bellard
        DPRINTF("Set IDE %d to 0x%08x\n", n_IRQ, opp->src[n_IRQ].ide);
511 060fbfe1 Aurelien Jarno
        break;
512 dbda808a bellard
    }
513 dbda808a bellard
}
514 dbda808a bellard
515 dbda808a bellard
#if 0 // Code provision for Intel model
516 dbda808a bellard
#if MAX_DBL > 0
517 c227f099 Anthony Liguori
static uint32_t read_doorbell_register (openpic_t *opp,
518 060fbfe1 Aurelien Jarno
                                        int n_dbl, uint32_t offset)
519 dbda808a bellard
{
520 dbda808a bellard
    uint32_t retval;
521 dbda808a bellard

522 dbda808a bellard
    switch (offset) {
523 dbda808a bellard
    case DBL_IPVP_OFFSET:
524 060fbfe1 Aurelien Jarno
        retval = read_IRQreg(opp, IRQ_DBL0 + n_dbl, IRQ_IPVP);
525 060fbfe1 Aurelien Jarno
        break;
526 dbda808a bellard
    case DBL_IDE_OFFSET:
527 060fbfe1 Aurelien Jarno
        retval = read_IRQreg(opp, IRQ_DBL0 + n_dbl, IRQ_IDE);
528 060fbfe1 Aurelien Jarno
        break;
529 dbda808a bellard
    case DBL_DMR_OFFSET:
530 060fbfe1 Aurelien Jarno
        retval = opp->doorbells[n_dbl].dmr;
531 060fbfe1 Aurelien Jarno
        break;
532 dbda808a bellard
    }
533 dbda808a bellard

534 dbda808a bellard
    return retval;
535 dbda808a bellard
}
536 3b46e624 ths

537 dbda808a bellard
static void write_doorbell_register (penpic_t *opp, int n_dbl,
538 060fbfe1 Aurelien Jarno
                                     uint32_t offset, uint32_t value)
539 dbda808a bellard
{
540 dbda808a bellard
    switch (offset) {
541 dbda808a bellard
    case DBL_IVPR_OFFSET:
542 060fbfe1 Aurelien Jarno
        write_IRQreg(opp, IRQ_DBL0 + n_dbl, IRQ_IPVP, value);
543 060fbfe1 Aurelien Jarno
        break;
544 dbda808a bellard
    case DBL_IDE_OFFSET:
545 060fbfe1 Aurelien Jarno
        write_IRQreg(opp, IRQ_DBL0 + n_dbl, IRQ_IDE, value);
546 060fbfe1 Aurelien Jarno
        break;
547 dbda808a bellard
    case DBL_DMR_OFFSET:
548 060fbfe1 Aurelien Jarno
        opp->doorbells[n_dbl].dmr = value;
549 060fbfe1 Aurelien Jarno
        break;
550 dbda808a bellard
    }
551 dbda808a bellard
}
552 dbda808a bellard
#endif
553 dbda808a bellard
554 dbda808a bellard
#if MAX_MBX > 0
555 c227f099 Anthony Liguori
static uint32_t read_mailbox_register (openpic_t *opp,
556 060fbfe1 Aurelien Jarno
                                       int n_mbx, uint32_t offset)
557 dbda808a bellard
{
558 dbda808a bellard
    uint32_t retval;
559 dbda808a bellard
560 dbda808a bellard
    switch (offset) {
561 dbda808a bellard
    case MBX_MBR_OFFSET:
562 060fbfe1 Aurelien Jarno
        retval = opp->mailboxes[n_mbx].mbr;
563 060fbfe1 Aurelien Jarno
        break;
564 dbda808a bellard
    case MBX_IVPR_OFFSET:
565 060fbfe1 Aurelien Jarno
        retval = read_IRQreg(opp, IRQ_MBX0 + n_mbx, IRQ_IPVP);
566 060fbfe1 Aurelien Jarno
        break;
567 dbda808a bellard
    case MBX_DMR_OFFSET:
568 060fbfe1 Aurelien Jarno
        retval = read_IRQreg(opp, IRQ_MBX0 + n_mbx, IRQ_IDE);
569 060fbfe1 Aurelien Jarno
        break;
570 dbda808a bellard
    }
571 dbda808a bellard
572 dbda808a bellard
    return retval;
573 dbda808a bellard
}
574 dbda808a bellard
575 c227f099 Anthony Liguori
static void write_mailbox_register (openpic_t *opp, int n_mbx,
576 060fbfe1 Aurelien Jarno
                                    uint32_t address, uint32_t value)
577 dbda808a bellard
{
578 dbda808a bellard
    switch (offset) {
579 dbda808a bellard
    case MBX_MBR_OFFSET:
580 060fbfe1 Aurelien Jarno
        opp->mailboxes[n_mbx].mbr = value;
581 060fbfe1 Aurelien Jarno
        break;
582 dbda808a bellard
    case MBX_IVPR_OFFSET:
583 060fbfe1 Aurelien Jarno
        write_IRQreg(opp, IRQ_MBX0 + n_mbx, IRQ_IPVP, value);
584 060fbfe1 Aurelien Jarno
        break;
585 dbda808a bellard
    case MBX_DMR_OFFSET:
586 060fbfe1 Aurelien Jarno
        write_IRQreg(opp, IRQ_MBX0 + n_mbx, IRQ_IDE, value);
587 060fbfe1 Aurelien Jarno
        break;
588 dbda808a bellard
    }
589 dbda808a bellard
}
590 dbda808a bellard
#endif
591 dbda808a bellard
#endif /* 0 : Code provision for Intel model */
592 dbda808a bellard
593 c227f099 Anthony Liguori
static void openpic_gbl_write (void *opaque, target_phys_addr_t addr, uint32_t val)
594 dbda808a bellard
{
595 c227f099 Anthony Liguori
    openpic_t *opp = opaque;
596 c227f099 Anthony Liguori
    IRQ_dst_t *dst;
597 e9df014c j_mayer
    int idx;
598 dbda808a bellard
599 0bf9e31a Blue Swirl
    DPRINTF("%s: addr " TARGET_FMT_plx " <= %08x\n", __func__, addr, val);
600 dbda808a bellard
    if (addr & 0xF)
601 dbda808a bellard
        return;
602 b7169916 aurel32
    val = openpic_swap32(opp, val);
603 dbda808a bellard
    addr &= 0xFF;
604 dbda808a bellard
    switch (addr) {
605 dbda808a bellard
    case 0x00: /* FREP */
606 dbda808a bellard
        break;
607 dbda808a bellard
    case 0x20: /* GLBC */
608 b7169916 aurel32
        if (val & 0x80000000 && opp->reset)
609 b7169916 aurel32
            opp->reset(opp);
610 dbda808a bellard
        opp->glbc = val & ~0x80000000;
611 060fbfe1 Aurelien Jarno
        break;
612 dbda808a bellard
    case 0x80: /* VENI */
613 060fbfe1 Aurelien Jarno
        break;
614 dbda808a bellard
    case 0x90: /* PINT */
615 e9df014c j_mayer
        for (idx = 0; idx < opp->nb_cpus; idx++) {
616 e9df014c j_mayer
            if ((val & (1 << idx)) && !(opp->pint & (1 << idx))) {
617 e9df014c j_mayer
                DPRINTF("Raise OpenPIC RESET output for CPU %d\n", idx);
618 e9df014c j_mayer
                dst = &opp->dst[idx];
619 e9df014c j_mayer
                qemu_irq_raise(dst->irqs[OPENPIC_OUTPUT_RESET]);
620 e9df014c j_mayer
            } else if (!(val & (1 << idx)) && (opp->pint & (1 << idx))) {
621 e9df014c j_mayer
                DPRINTF("Lower OpenPIC RESET output for CPU %d\n", idx);
622 e9df014c j_mayer
                dst = &opp->dst[idx];
623 e9df014c j_mayer
                qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_RESET]);
624 e9df014c j_mayer
            }
625 dbda808a bellard
        }
626 e9df014c j_mayer
        opp->pint = val;
627 060fbfe1 Aurelien Jarno
        break;
628 dbda808a bellard
#if MAX_IPI > 0
629 dbda808a bellard
    case 0xA0: /* IPI_IPVP */
630 dbda808a bellard
    case 0xB0:
631 dbda808a bellard
    case 0xC0:
632 dbda808a bellard
    case 0xD0:
633 dbda808a bellard
        {
634 dbda808a bellard
            int idx;
635 dbda808a bellard
            idx = (addr - 0xA0) >> 4;
636 b7169916 aurel32
            write_IRQreg(opp, opp->irq_ipi0 + idx, IRQ_IPVP, val);
637 dbda808a bellard
        }
638 dbda808a bellard
        break;
639 dbda808a bellard
#endif
640 dbda808a bellard
    case 0xE0: /* SPVE */
641 dbda808a bellard
        opp->spve = val & 0x000000FF;
642 dbda808a bellard
        break;
643 dbda808a bellard
    case 0xF0: /* TIFR */
644 dbda808a bellard
        opp->tifr = val;
645 060fbfe1 Aurelien Jarno
        break;
646 dbda808a bellard
    default:
647 dbda808a bellard
        break;
648 dbda808a bellard
    }
649 dbda808a bellard
}
650 dbda808a bellard
651 c227f099 Anthony Liguori
static uint32_t openpic_gbl_read (void *opaque, target_phys_addr_t addr)
652 dbda808a bellard
{
653 c227f099 Anthony Liguori
    openpic_t *opp = opaque;
654 dbda808a bellard
    uint32_t retval;
655 dbda808a bellard
656 0bf9e31a Blue Swirl
    DPRINTF("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
657 dbda808a bellard
    retval = 0xFFFFFFFF;
658 dbda808a bellard
    if (addr & 0xF)
659 dbda808a bellard
        return retval;
660 dbda808a bellard
    addr &= 0xFF;
661 dbda808a bellard
    switch (addr) {
662 dbda808a bellard
    case 0x00: /* FREP */
663 dbda808a bellard
        retval = opp->frep;
664 dbda808a bellard
        break;
665 dbda808a bellard
    case 0x20: /* GLBC */
666 dbda808a bellard
        retval = opp->glbc;
667 060fbfe1 Aurelien Jarno
        break;
668 dbda808a bellard
    case 0x80: /* VENI */
669 dbda808a bellard
        retval = opp->veni;
670 060fbfe1 Aurelien Jarno
        break;
671 dbda808a bellard
    case 0x90: /* PINT */
672 dbda808a bellard
        retval = 0x00000000;
673 060fbfe1 Aurelien Jarno
        break;
674 dbda808a bellard
#if MAX_IPI > 0
675 dbda808a bellard
    case 0xA0: /* IPI_IPVP */
676 dbda808a bellard
    case 0xB0:
677 dbda808a bellard
    case 0xC0:
678 dbda808a bellard
    case 0xD0:
679 dbda808a bellard
        {
680 dbda808a bellard
            int idx;
681 dbda808a bellard
            idx = (addr - 0xA0) >> 4;
682 b7169916 aurel32
            retval = read_IRQreg(opp, opp->irq_ipi0 + idx, IRQ_IPVP);
683 dbda808a bellard
        }
684 060fbfe1 Aurelien Jarno
        break;
685 dbda808a bellard
#endif
686 dbda808a bellard
    case 0xE0: /* SPVE */
687 dbda808a bellard
        retval = opp->spve;
688 dbda808a bellard
        break;
689 dbda808a bellard
    case 0xF0: /* TIFR */
690 dbda808a bellard
        retval = opp->tifr;
691 060fbfe1 Aurelien Jarno
        break;
692 dbda808a bellard
    default:
693 dbda808a bellard
        break;
694 dbda808a bellard
    }
695 dbda808a bellard
    DPRINTF("%s: => %08x\n", __func__, retval);
696 b7169916 aurel32
    retval = openpic_swap32(opp, retval);
697 dbda808a bellard
698 dbda808a bellard
    return retval;
699 dbda808a bellard
}
700 dbda808a bellard
701 dbda808a bellard
static void openpic_timer_write (void *opaque, uint32_t addr, uint32_t val)
702 dbda808a bellard
{
703 c227f099 Anthony Liguori
    openpic_t *opp = opaque;
704 dbda808a bellard
    int idx;
705 dbda808a bellard
706 dbda808a bellard
    DPRINTF("%s: addr %08x <= %08x\n", __func__, addr, val);
707 dbda808a bellard
    if (addr & 0xF)
708 dbda808a bellard
        return;
709 b7169916 aurel32
    val = openpic_swap32(opp, val);
710 dbda808a bellard
    addr -= 0x1100;
711 dbda808a bellard
    addr &= 0xFFFF;
712 dbda808a bellard
    idx = (addr & 0xFFF0) >> 6;
713 dbda808a bellard
    addr = addr & 0x30;
714 dbda808a bellard
    switch (addr) {
715 dbda808a bellard
    case 0x00: /* TICC */
716 dbda808a bellard
        break;
717 dbda808a bellard
    case 0x10: /* TIBC */
718 060fbfe1 Aurelien Jarno
        if ((opp->timers[idx].ticc & 0x80000000) != 0 &&
719 060fbfe1 Aurelien Jarno
            (val & 0x80000000) == 0 &&
720 dbda808a bellard
            (opp->timers[idx].tibc & 0x80000000) != 0)
721 060fbfe1 Aurelien Jarno
            opp->timers[idx].ticc &= ~0x80000000;
722 060fbfe1 Aurelien Jarno
        opp->timers[idx].tibc = val;
723 060fbfe1 Aurelien Jarno
        break;
724 dbda808a bellard
    case 0x20: /* TIVP */
725 b7169916 aurel32
        write_IRQreg(opp, opp->irq_tim0 + idx, IRQ_IPVP, val);
726 060fbfe1 Aurelien Jarno
        break;
727 dbda808a bellard
    case 0x30: /* TIDE */
728 b7169916 aurel32
        write_IRQreg(opp, opp->irq_tim0 + idx, IRQ_IDE, val);
729 060fbfe1 Aurelien Jarno
        break;
730 dbda808a bellard
    }
731 dbda808a bellard
}
732 dbda808a bellard
733 dbda808a bellard
static uint32_t openpic_timer_read (void *opaque, uint32_t addr)
734 dbda808a bellard
{
735 c227f099 Anthony Liguori
    openpic_t *opp = opaque;
736 dbda808a bellard
    uint32_t retval;
737 dbda808a bellard
    int idx;
738 dbda808a bellard
739 dbda808a bellard
    DPRINTF("%s: addr %08x\n", __func__, addr);
740 dbda808a bellard
    retval = 0xFFFFFFFF;
741 dbda808a bellard
    if (addr & 0xF)
742 dbda808a bellard
        return retval;
743 dbda808a bellard
    addr -= 0x1100;
744 dbda808a bellard
    addr &= 0xFFFF;
745 dbda808a bellard
    idx = (addr & 0xFFF0) >> 6;
746 dbda808a bellard
    addr = addr & 0x30;
747 dbda808a bellard
    switch (addr) {
748 dbda808a bellard
    case 0x00: /* TICC */
749 060fbfe1 Aurelien Jarno
        retval = opp->timers[idx].ticc;
750 dbda808a bellard
        break;
751 dbda808a bellard
    case 0x10: /* TIBC */
752 060fbfe1 Aurelien Jarno
        retval = opp->timers[idx].tibc;
753 060fbfe1 Aurelien Jarno
        break;
754 dbda808a bellard
    case 0x20: /* TIPV */
755 b7169916 aurel32
        retval = read_IRQreg(opp, opp->irq_tim0 + idx, IRQ_IPVP);
756 060fbfe1 Aurelien Jarno
        break;
757 dbda808a bellard
    case 0x30: /* TIDE */
758 b7169916 aurel32
        retval = read_IRQreg(opp, opp->irq_tim0 + idx, IRQ_IDE);
759 060fbfe1 Aurelien Jarno
        break;
760 dbda808a bellard
    }
761 dbda808a bellard
    DPRINTF("%s: => %08x\n", __func__, retval);
762 b7169916 aurel32
    retval = openpic_swap32(opp, retval);
763 dbda808a bellard
764 dbda808a bellard
    return retval;
765 dbda808a bellard
}
766 dbda808a bellard
767 dbda808a bellard
static void openpic_src_write (void *opaque, uint32_t addr, uint32_t val)
768 dbda808a bellard
{
769 c227f099 Anthony Liguori
    openpic_t *opp = opaque;
770 dbda808a bellard
    int idx;
771 dbda808a bellard
772 dbda808a bellard
    DPRINTF("%s: addr %08x <= %08x\n", __func__, addr, val);
773 dbda808a bellard
    if (addr & 0xF)
774 dbda808a bellard
        return;
775 b7169916 aurel32
    val = openpic_swap32(opp, val);
776 dbda808a bellard
    addr = addr & 0xFFF0;
777 dbda808a bellard
    idx = addr >> 5;
778 dbda808a bellard
    if (addr & 0x10) {
779 dbda808a bellard
        /* EXDE / IFEDE / IEEDE */
780 dbda808a bellard
        write_IRQreg(opp, idx, IRQ_IDE, val);
781 dbda808a bellard
    } else {
782 dbda808a bellard
        /* EXVP / IFEVP / IEEVP */
783 dbda808a bellard
        write_IRQreg(opp, idx, IRQ_IPVP, val);
784 dbda808a bellard
    }
785 dbda808a bellard
}
786 dbda808a bellard
787 dbda808a bellard
static uint32_t openpic_src_read (void *opaque, uint32_t addr)
788 dbda808a bellard
{
789 c227f099 Anthony Liguori
    openpic_t *opp = opaque;
790 dbda808a bellard
    uint32_t retval;
791 dbda808a bellard
    int idx;
792 dbda808a bellard
793 dbda808a bellard
    DPRINTF("%s: addr %08x\n", __func__, addr);
794 dbda808a bellard
    retval = 0xFFFFFFFF;
795 dbda808a bellard
    if (addr & 0xF)
796 dbda808a bellard
        return retval;
797 dbda808a bellard
    addr = addr & 0xFFF0;
798 dbda808a bellard
    idx = addr >> 5;
799 dbda808a bellard
    if (addr & 0x10) {
800 dbda808a bellard
        /* EXDE / IFEDE / IEEDE */
801 dbda808a bellard
        retval = read_IRQreg(opp, idx, IRQ_IDE);
802 dbda808a bellard
    } else {
803 dbda808a bellard
        /* EXVP / IFEVP / IEEVP */
804 dbda808a bellard
        retval = read_IRQreg(opp, idx, IRQ_IPVP);
805 dbda808a bellard
    }
806 dbda808a bellard
    DPRINTF("%s: => %08x\n", __func__, retval);
807 b7169916 aurel32
    retval = openpic_swap32(opp, retval);
808 dbda808a bellard
809 dbda808a bellard
    return retval;
810 dbda808a bellard
}
811 dbda808a bellard
812 c227f099 Anthony Liguori
static void openpic_cpu_write (void *opaque, target_phys_addr_t addr, uint32_t val)
813 dbda808a bellard
{
814 c227f099 Anthony Liguori
    openpic_t *opp = opaque;
815 c227f099 Anthony Liguori
    IRQ_src_t *src;
816 c227f099 Anthony Liguori
    IRQ_dst_t *dst;
817 e9df014c j_mayer
    int idx, s_IRQ, n_IRQ;
818 dbda808a bellard
819 0bf9e31a Blue Swirl
    DPRINTF("%s: addr " TARGET_FMT_plx " <= %08x\n", __func__, addr, val);
820 dbda808a bellard
    if (addr & 0xF)
821 dbda808a bellard
        return;
822 b7169916 aurel32
    val = openpic_swap32(opp, val);
823 dbda808a bellard
    addr &= 0x1FFF0;
824 dbda808a bellard
    idx = addr / 0x1000;
825 dbda808a bellard
    dst = &opp->dst[idx];
826 dbda808a bellard
    addr &= 0xFF0;
827 dbda808a bellard
    switch (addr) {
828 dbda808a bellard
#if MAX_IPI > 0
829 dbda808a bellard
    case 0x40: /* PIPD */
830 dbda808a bellard
    case 0x50:
831 dbda808a bellard
    case 0x60:
832 dbda808a bellard
    case 0x70:
833 dbda808a bellard
        idx = (addr - 0x40) >> 4;
834 b7169916 aurel32
        write_IRQreg(opp, opp->irq_ipi0 + idx, IRQ_IDE, val);
835 b7169916 aurel32
        openpic_set_irq(opp, opp->irq_ipi0 + idx, 1);
836 b7169916 aurel32
        openpic_set_irq(opp, opp->irq_ipi0 + idx, 0);
837 dbda808a bellard
        break;
838 dbda808a bellard
#endif
839 dbda808a bellard
    case 0x80: /* PCTP */
840 060fbfe1 Aurelien Jarno
        dst->pctp = val & 0x0000000F;
841 060fbfe1 Aurelien Jarno
        break;
842 dbda808a bellard
    case 0x90: /* WHOAMI */
843 060fbfe1 Aurelien Jarno
        /* Read-only register */
844 060fbfe1 Aurelien Jarno
        break;
845 dbda808a bellard
    case 0xA0: /* PIAC */
846 060fbfe1 Aurelien Jarno
        /* Read-only register */
847 060fbfe1 Aurelien Jarno
        break;
848 dbda808a bellard
    case 0xB0: /* PEOI */
849 dbda808a bellard
        DPRINTF("PEOI\n");
850 060fbfe1 Aurelien Jarno
        s_IRQ = IRQ_get_next(opp, &dst->servicing);
851 060fbfe1 Aurelien Jarno
        IRQ_resetbit(&dst->servicing, s_IRQ);
852 060fbfe1 Aurelien Jarno
        dst->servicing.next = -1;
853 060fbfe1 Aurelien Jarno
        /* Set up next servicing IRQ */
854 060fbfe1 Aurelien Jarno
        s_IRQ = IRQ_get_next(opp, &dst->servicing);
855 e9df014c j_mayer
        /* Check queued interrupts. */
856 e9df014c j_mayer
        n_IRQ = IRQ_get_next(opp, &dst->raised);
857 e9df014c j_mayer
        src = &opp->src[n_IRQ];
858 e9df014c j_mayer
        if (n_IRQ != -1 &&
859 e9df014c j_mayer
            (s_IRQ == -1 ||
860 e9df014c j_mayer
             IPVP_PRIORITY(src->ipvp) > dst->servicing.priority)) {
861 e9df014c j_mayer
            DPRINTF("Raise OpenPIC INT output cpu %d irq %d\n",
862 e9df014c j_mayer
                    idx, n_IRQ);
863 b7169916 aurel32
            opp->irq_raise(opp, idx, src);
864 e9df014c j_mayer
        }
865 060fbfe1 Aurelien Jarno
        break;
866 dbda808a bellard
    default:
867 dbda808a bellard
        break;
868 dbda808a bellard
    }
869 dbda808a bellard
}
870 dbda808a bellard
871 c227f099 Anthony Liguori
static uint32_t openpic_cpu_read (void *opaque, target_phys_addr_t addr)
872 dbda808a bellard
{
873 c227f099 Anthony Liguori
    openpic_t *opp = opaque;
874 c227f099 Anthony Liguori
    IRQ_src_t *src;
875 c227f099 Anthony Liguori
    IRQ_dst_t *dst;
876 dbda808a bellard
    uint32_t retval;
877 dbda808a bellard
    int idx, n_IRQ;
878 3b46e624 ths
879 0bf9e31a Blue Swirl
    DPRINTF("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
880 dbda808a bellard
    retval = 0xFFFFFFFF;
881 dbda808a bellard
    if (addr & 0xF)
882 dbda808a bellard
        return retval;
883 dbda808a bellard
    addr &= 0x1FFF0;
884 dbda808a bellard
    idx = addr / 0x1000;
885 dbda808a bellard
    dst = &opp->dst[idx];
886 dbda808a bellard
    addr &= 0xFF0;
887 dbda808a bellard
    switch (addr) {
888 dbda808a bellard
    case 0x80: /* PCTP */
889 060fbfe1 Aurelien Jarno
        retval = dst->pctp;
890 060fbfe1 Aurelien Jarno
        break;
891 dbda808a bellard
    case 0x90: /* WHOAMI */
892 060fbfe1 Aurelien Jarno
        retval = idx;
893 060fbfe1 Aurelien Jarno
        break;
894 dbda808a bellard
    case 0xA0: /* PIAC */
895 e9df014c j_mayer
        DPRINTF("Lower OpenPIC INT output\n");
896 e9df014c j_mayer
        qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_INT]);
897 060fbfe1 Aurelien Jarno
        n_IRQ = IRQ_get_next(opp, &dst->raised);
898 dbda808a bellard
        DPRINTF("PIAC: irq=%d\n", n_IRQ);
899 060fbfe1 Aurelien Jarno
        if (n_IRQ == -1) {
900 060fbfe1 Aurelien Jarno
            /* No more interrupt pending */
901 e9df014c j_mayer
            retval = IPVP_VECTOR(opp->spve);
902 060fbfe1 Aurelien Jarno
        } else {
903 060fbfe1 Aurelien Jarno
            src = &opp->src[n_IRQ];
904 060fbfe1 Aurelien Jarno
            if (!test_bit(&src->ipvp, IPVP_ACTIVITY) ||
905 060fbfe1 Aurelien Jarno
                !(IPVP_PRIORITY(src->ipvp) > dst->pctp)) {
906 060fbfe1 Aurelien Jarno
                /* - Spurious level-sensitive IRQ
907 060fbfe1 Aurelien Jarno
                 * - Priorities has been changed
908 060fbfe1 Aurelien Jarno
                 *   and the pending IRQ isn't allowed anymore
909 060fbfe1 Aurelien Jarno
                 */
910 060fbfe1 Aurelien Jarno
                reset_bit(&src->ipvp, IPVP_ACTIVITY);
911 060fbfe1 Aurelien Jarno
                retval = IPVP_VECTOR(opp->spve);
912 060fbfe1 Aurelien Jarno
            } else {
913 060fbfe1 Aurelien Jarno
                /* IRQ enter servicing state */
914 060fbfe1 Aurelien Jarno
                IRQ_setbit(&dst->servicing, n_IRQ);
915 060fbfe1 Aurelien Jarno
                retval = IPVP_VECTOR(src->ipvp);
916 060fbfe1 Aurelien Jarno
            }
917 060fbfe1 Aurelien Jarno
            IRQ_resetbit(&dst->raised, n_IRQ);
918 060fbfe1 Aurelien Jarno
            dst->raised.next = -1;
919 060fbfe1 Aurelien Jarno
            if (!test_bit(&src->ipvp, IPVP_SENSE)) {
920 611493d9 bellard
                /* edge-sensitive IRQ */
921 060fbfe1 Aurelien Jarno
                reset_bit(&src->ipvp, IPVP_ACTIVITY);
922 611493d9 bellard
                src->pending = 0;
923 611493d9 bellard
            }
924 060fbfe1 Aurelien Jarno
        }
925 060fbfe1 Aurelien Jarno
        break;
926 dbda808a bellard
    case 0xB0: /* PEOI */
927 060fbfe1 Aurelien Jarno
        retval = 0;
928 060fbfe1 Aurelien Jarno
        break;
929 dbda808a bellard
#if MAX_IPI > 0
930 dbda808a bellard
    case 0x40: /* IDE */
931 dbda808a bellard
    case 0x50:
932 dbda808a bellard
        idx = (addr - 0x40) >> 4;
933 b7169916 aurel32
        retval = read_IRQreg(opp, opp->irq_ipi0 + idx, IRQ_IDE);
934 dbda808a bellard
        break;
935 dbda808a bellard
#endif
936 dbda808a bellard
    default:
937 dbda808a bellard
        break;
938 dbda808a bellard
    }
939 dbda808a bellard
    DPRINTF("%s: => %08x\n", __func__, retval);
940 b7169916 aurel32
    retval = openpic_swap32(opp, retval);
941 dbda808a bellard
942 dbda808a bellard
    return retval;
943 dbda808a bellard
}
944 dbda808a bellard
945 dbda808a bellard
static void openpic_buggy_write (void *opaque,
946 c227f099 Anthony Liguori
                                 target_phys_addr_t addr, uint32_t val)
947 dbda808a bellard
{
948 dbda808a bellard
    printf("Invalid OPENPIC write access !\n");
949 dbda808a bellard
}
950 dbda808a bellard
951 c227f099 Anthony Liguori
static uint32_t openpic_buggy_read (void *opaque, target_phys_addr_t addr)
952 dbda808a bellard
{
953 dbda808a bellard
    printf("Invalid OPENPIC read access !\n");
954 dbda808a bellard
955 dbda808a bellard
    return -1;
956 dbda808a bellard
}
957 dbda808a bellard
958 dbda808a bellard
static void openpic_writel (void *opaque,
959 c227f099 Anthony Liguori
                            target_phys_addr_t addr, uint32_t val)
960 dbda808a bellard
{
961 c227f099 Anthony Liguori
    openpic_t *opp = opaque;
962 dbda808a bellard
963 dbda808a bellard
    addr &= 0x3FFFF;
964 611493d9 bellard
    DPRINTF("%s: offset %08x val: %08x\n", __func__, (int)addr, val);
965 dbda808a bellard
    if (addr < 0x1100) {
966 dbda808a bellard
        /* Global registers */
967 dbda808a bellard
        openpic_gbl_write(opp, addr, val);
968 dbda808a bellard
    } else if (addr < 0x10000) {
969 dbda808a bellard
        /* Timers registers */
970 dbda808a bellard
        openpic_timer_write(opp, addr, val);
971 dbda808a bellard
    } else if (addr < 0x20000) {
972 dbda808a bellard
        /* Source registers */
973 dbda808a bellard
        openpic_src_write(opp, addr, val);
974 dbda808a bellard
    } else {
975 dbda808a bellard
        /* CPU registers */
976 dbda808a bellard
        openpic_cpu_write(opp, addr, val);
977 dbda808a bellard
    }
978 dbda808a bellard
}
979 dbda808a bellard
980 c227f099 Anthony Liguori
static uint32_t openpic_readl (void *opaque,target_phys_addr_t addr)
981 dbda808a bellard
{
982 c227f099 Anthony Liguori
    openpic_t *opp = opaque;
983 dbda808a bellard
    uint32_t retval;
984 dbda808a bellard
985 dbda808a bellard
    addr &= 0x3FFFF;
986 611493d9 bellard
    DPRINTF("%s: offset %08x\n", __func__, (int)addr);
987 dbda808a bellard
    if (addr < 0x1100) {
988 dbda808a bellard
        /* Global registers */
989 dbda808a bellard
        retval = openpic_gbl_read(opp, addr);
990 dbda808a bellard
    } else if (addr < 0x10000) {
991 dbda808a bellard
        /* Timers registers */
992 dbda808a bellard
        retval = openpic_timer_read(opp, addr);
993 dbda808a bellard
    } else if (addr < 0x20000) {
994 dbda808a bellard
        /* Source registers */
995 dbda808a bellard
        retval = openpic_src_read(opp, addr);
996 dbda808a bellard
    } else {
997 dbda808a bellard
        /* CPU registers */
998 dbda808a bellard
        retval = openpic_cpu_read(opp, addr);
999 dbda808a bellard
    }
1000 dbda808a bellard
1001 dbda808a bellard
    return retval;
1002 dbda808a bellard
}
1003 dbda808a bellard
1004 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const openpic_write[] = {
1005 dbda808a bellard
    &openpic_buggy_write,
1006 dbda808a bellard
    &openpic_buggy_write,
1007 dbda808a bellard
    &openpic_writel,
1008 dbda808a bellard
};
1009 dbda808a bellard
1010 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const openpic_read[] = {
1011 dbda808a bellard
    &openpic_buggy_read,
1012 dbda808a bellard
    &openpic_buggy_read,
1013 dbda808a bellard
    &openpic_readl,
1014 dbda808a bellard
};
1015 dbda808a bellard
1016 5fafdf24 ths
static void openpic_map(PCIDevice *pci_dev, int region_num,
1017 6e355d90 Isaku Yamahata
                        pcibus_t addr, pcibus_t size, int type)
1018 dbda808a bellard
{
1019 c227f099 Anthony Liguori
    openpic_t *opp;
1020 dbda808a bellard
1021 dbda808a bellard
    DPRINTF("Map OpenPIC\n");
1022 c227f099 Anthony Liguori
    opp = (openpic_t *)pci_dev;
1023 dbda808a bellard
    /* Global registers */
1024 dbda808a bellard
    DPRINTF("Register OPENPIC gbl   %08x => %08x\n",
1025 dbda808a bellard
            addr + 0x1000, addr + 0x1000 + 0x100);
1026 dbda808a bellard
    /* Timer registers */
1027 dbda808a bellard
    DPRINTF("Register OPENPIC timer %08x => %08x\n",
1028 dbda808a bellard
            addr + 0x1100, addr + 0x1100 + 0x40 * MAX_TMR);
1029 dbda808a bellard
    /* Interrupt source registers */
1030 dbda808a bellard
    DPRINTF("Register OPENPIC src   %08x => %08x\n",
1031 b7169916 aurel32
            addr + 0x10000, addr + 0x10000 + 0x20 * (OPENPIC_EXT_IRQ + 2));
1032 dbda808a bellard
    /* Per CPU registers */
1033 dbda808a bellard
    DPRINTF("Register OPENPIC dst   %08x => %08x\n",
1034 dbda808a bellard
            addr + 0x20000, addr + 0x20000 + 0x1000 * MAX_CPU);
1035 91d848eb bellard
    cpu_register_physical_memory(addr, 0x40000, opp->mem_index);
1036 dbda808a bellard
#if 0 // Don't implement ISU for now
1037 1eed09cb Avi Kivity
    opp_io_memory = cpu_register_io_memory(openpic_src_read,
1038 dbda808a bellard
                                           openpic_src_write);
1039 dbda808a bellard
    cpu_register_physical_memory(isu_base, 0x20 * (EXT_IRQ + 2),
1040 dbda808a bellard
                                 opp_io_memory);
1041 dbda808a bellard
#endif
1042 dbda808a bellard
}
1043 dbda808a bellard
1044 c227f099 Anthony Liguori
static void openpic_save_IRQ_queue(QEMUFile* f, IRQ_queue_t *q)
1045 67b55785 blueswir1
{
1046 67b55785 blueswir1
    unsigned int i;
1047 67b55785 blueswir1
1048 67b55785 blueswir1
    for (i = 0; i < BF_WIDTH(MAX_IRQ); i++)
1049 67b55785 blueswir1
        qemu_put_be32s(f, &q->queue[i]);
1050 67b55785 blueswir1
1051 67b55785 blueswir1
    qemu_put_sbe32s(f, &q->next);
1052 67b55785 blueswir1
    qemu_put_sbe32s(f, &q->priority);
1053 67b55785 blueswir1
}
1054 67b55785 blueswir1
1055 67b55785 blueswir1
static void openpic_save(QEMUFile* f, void *opaque)
1056 67b55785 blueswir1
{
1057 c227f099 Anthony Liguori
    openpic_t *opp = (openpic_t *)opaque;
1058 67b55785 blueswir1
    unsigned int i;
1059 67b55785 blueswir1
1060 67b55785 blueswir1
    qemu_put_be32s(f, &opp->frep);
1061 67b55785 blueswir1
    qemu_put_be32s(f, &opp->glbc);
1062 67b55785 blueswir1
    qemu_put_be32s(f, &opp->micr);
1063 67b55785 blueswir1
    qemu_put_be32s(f, &opp->veni);
1064 67b55785 blueswir1
    qemu_put_be32s(f, &opp->pint);
1065 67b55785 blueswir1
    qemu_put_be32s(f, &opp->spve);
1066 67b55785 blueswir1
    qemu_put_be32s(f, &opp->tifr);
1067 67b55785 blueswir1
1068 b7169916 aurel32
    for (i = 0; i < opp->max_irq; i++) {
1069 67b55785 blueswir1
        qemu_put_be32s(f, &opp->src[i].ipvp);
1070 67b55785 blueswir1
        qemu_put_be32s(f, &opp->src[i].ide);
1071 67b55785 blueswir1
        qemu_put_sbe32s(f, &opp->src[i].type);
1072 67b55785 blueswir1
        qemu_put_sbe32s(f, &opp->src[i].last_cpu);
1073 67b55785 blueswir1
        qemu_put_sbe32s(f, &opp->src[i].pending);
1074 67b55785 blueswir1
    }
1075 67b55785 blueswir1
1076 b7169916 aurel32
    qemu_put_sbe32s(f, &opp->nb_cpus);
1077 b7169916 aurel32
1078 b7169916 aurel32
    for (i = 0; i < opp->nb_cpus; i++) {
1079 b7169916 aurel32
        qemu_put_be32s(f, &opp->dst[i].tfrr);
1080 67b55785 blueswir1
        qemu_put_be32s(f, &opp->dst[i].pctp);
1081 67b55785 blueswir1
        qemu_put_be32s(f, &opp->dst[i].pcsr);
1082 67b55785 blueswir1
        openpic_save_IRQ_queue(f, &opp->dst[i].raised);
1083 67b55785 blueswir1
        openpic_save_IRQ_queue(f, &opp->dst[i].servicing);
1084 67b55785 blueswir1
    }
1085 67b55785 blueswir1
1086 67b55785 blueswir1
    for (i = 0; i < MAX_TMR; i++) {
1087 67b55785 blueswir1
        qemu_put_be32s(f, &opp->timers[i].ticc);
1088 67b55785 blueswir1
        qemu_put_be32s(f, &opp->timers[i].tibc);
1089 67b55785 blueswir1
    }
1090 67b55785 blueswir1
1091 67b55785 blueswir1
#if MAX_DBL > 0
1092 67b55785 blueswir1
    qemu_put_be32s(f, &opp->dar);
1093 67b55785 blueswir1
1094 67b55785 blueswir1
    for (i = 0; i < MAX_DBL; i++) {
1095 67b55785 blueswir1
        qemu_put_be32s(f, &opp->doorbells[i].dmr);
1096 67b55785 blueswir1
    }
1097 67b55785 blueswir1
#endif
1098 67b55785 blueswir1
1099 67b55785 blueswir1
#if MAX_MBX > 0
1100 67b55785 blueswir1
    for (i = 0; i < MAX_MAILBOXES; i++) {
1101 67b55785 blueswir1
        qemu_put_be32s(f, &opp->mailboxes[i].mbr);
1102 67b55785 blueswir1
    }
1103 67b55785 blueswir1
#endif
1104 67b55785 blueswir1
1105 67b55785 blueswir1
    pci_device_save(&opp->pci_dev, f);
1106 67b55785 blueswir1
}
1107 67b55785 blueswir1
1108 c227f099 Anthony Liguori
static void openpic_load_IRQ_queue(QEMUFile* f, IRQ_queue_t *q)
1109 67b55785 blueswir1
{
1110 67b55785 blueswir1
    unsigned int i;
1111 67b55785 blueswir1
1112 67b55785 blueswir1
    for (i = 0; i < BF_WIDTH(MAX_IRQ); i++)
1113 67b55785 blueswir1
        qemu_get_be32s(f, &q->queue[i]);
1114 67b55785 blueswir1
1115 67b55785 blueswir1
    qemu_get_sbe32s(f, &q->next);
1116 67b55785 blueswir1
    qemu_get_sbe32s(f, &q->priority);
1117 67b55785 blueswir1
}
1118 67b55785 blueswir1
1119 67b55785 blueswir1
static int openpic_load(QEMUFile* f, void *opaque, int version_id)
1120 67b55785 blueswir1
{
1121 c227f099 Anthony Liguori
    openpic_t *opp = (openpic_t *)opaque;
1122 67b55785 blueswir1
    unsigned int i;
1123 67b55785 blueswir1
1124 67b55785 blueswir1
    if (version_id != 1)
1125 67b55785 blueswir1
        return -EINVAL;
1126 67b55785 blueswir1
1127 67b55785 blueswir1
    qemu_get_be32s(f, &opp->frep);
1128 67b55785 blueswir1
    qemu_get_be32s(f, &opp->glbc);
1129 67b55785 blueswir1
    qemu_get_be32s(f, &opp->micr);
1130 67b55785 blueswir1
    qemu_get_be32s(f, &opp->veni);
1131 67b55785 blueswir1
    qemu_get_be32s(f, &opp->pint);
1132 67b55785 blueswir1
    qemu_get_be32s(f, &opp->spve);
1133 67b55785 blueswir1
    qemu_get_be32s(f, &opp->tifr);
1134 67b55785 blueswir1
1135 b7169916 aurel32
    for (i = 0; i < opp->max_irq; i++) {
1136 67b55785 blueswir1
        qemu_get_be32s(f, &opp->src[i].ipvp);
1137 67b55785 blueswir1
        qemu_get_be32s(f, &opp->src[i].ide);
1138 67b55785 blueswir1
        qemu_get_sbe32s(f, &opp->src[i].type);
1139 67b55785 blueswir1
        qemu_get_sbe32s(f, &opp->src[i].last_cpu);
1140 67b55785 blueswir1
        qemu_get_sbe32s(f, &opp->src[i].pending);
1141 67b55785 blueswir1
    }
1142 67b55785 blueswir1
1143 b7169916 aurel32
    qemu_get_sbe32s(f, &opp->nb_cpus);
1144 b7169916 aurel32
1145 b7169916 aurel32
    for (i = 0; i < opp->nb_cpus; i++) {
1146 b7169916 aurel32
        qemu_get_be32s(f, &opp->dst[i].tfrr);
1147 67b55785 blueswir1
        qemu_get_be32s(f, &opp->dst[i].pctp);
1148 67b55785 blueswir1
        qemu_get_be32s(f, &opp->dst[i].pcsr);
1149 67b55785 blueswir1
        openpic_load_IRQ_queue(f, &opp->dst[i].raised);
1150 67b55785 blueswir1
        openpic_load_IRQ_queue(f, &opp->dst[i].servicing);
1151 67b55785 blueswir1
    }
1152 67b55785 blueswir1
1153 67b55785 blueswir1
    for (i = 0; i < MAX_TMR; i++) {
1154 67b55785 blueswir1
        qemu_get_be32s(f, &opp->timers[i].ticc);
1155 67b55785 blueswir1
        qemu_get_be32s(f, &opp->timers[i].tibc);
1156 67b55785 blueswir1
    }
1157 67b55785 blueswir1
1158 67b55785 blueswir1
#if MAX_DBL > 0
1159 67b55785 blueswir1
    qemu_get_be32s(f, &opp->dar);
1160 67b55785 blueswir1
1161 67b55785 blueswir1
    for (i = 0; i < MAX_DBL; i++) {
1162 67b55785 blueswir1
        qemu_get_be32s(f, &opp->doorbells[i].dmr);
1163 67b55785 blueswir1
    }
1164 67b55785 blueswir1
#endif
1165 67b55785 blueswir1
1166 67b55785 blueswir1
#if MAX_MBX > 0
1167 67b55785 blueswir1
    for (i = 0; i < MAX_MAILBOXES; i++) {
1168 67b55785 blueswir1
        qemu_get_be32s(f, &opp->mailboxes[i].mbr);
1169 67b55785 blueswir1
    }
1170 67b55785 blueswir1
#endif
1171 67b55785 blueswir1
1172 67b55785 blueswir1
    return pci_device_load(&opp->pci_dev, f);
1173 67b55785 blueswir1
}
1174 67b55785 blueswir1
1175 c227f099 Anthony Liguori
static void openpic_irq_raise(openpic_t *opp, int n_CPU, IRQ_src_t *src)
1176 b7169916 aurel32
{
1177 b7169916 aurel32
    qemu_irq_raise(opp->dst[n_CPU].irqs[OPENPIC_OUTPUT_INT]);
1178 b7169916 aurel32
}
1179 b7169916 aurel32
1180 e9df014c j_mayer
qemu_irq *openpic_init (PCIBus *bus, int *pmem_index, int nb_cpus,
1181 e9df014c j_mayer
                        qemu_irq **irqs, qemu_irq irq_out)
1182 dbda808a bellard
{
1183 c227f099 Anthony Liguori
    openpic_t *opp;
1184 dbda808a bellard
    uint8_t *pci_conf;
1185 dbda808a bellard
    int i, m;
1186 3b46e624 ths
1187 dbda808a bellard
    /* XXX: for now, only one CPU is supported */
1188 dbda808a bellard
    if (nb_cpus != 1)
1189 dbda808a bellard
        return NULL;
1190 91d848eb bellard
    if (bus) {
1191 c227f099 Anthony Liguori
        opp = (openpic_t *)pci_register_device(bus, "OpenPIC", sizeof(openpic_t),
1192 91d848eb bellard
                                               -1, NULL, NULL);
1193 91d848eb bellard
        pci_conf = opp->pci_dev.config;
1194 deb54399 aliguori
        pci_config_set_vendor_id(pci_conf, PCI_VENDOR_ID_IBM);
1195 4ebcf884 blueswir1
        pci_config_set_device_id(pci_conf, PCI_DEVICE_ID_IBM_OPENPIC2);
1196 173a543b blueswir1
        pci_config_set_class(pci_conf, PCI_CLASS_SYSTEM_OTHER); // FIXME?
1197 6407f373 Isaku Yamahata
        pci_conf[PCI_HEADER_TYPE] = PCI_HEADER_TYPE_NORMAL; // header_type
1198 91d848eb bellard
        pci_conf[0x3d] = 0x00; // no interrupt pin
1199 3b46e624 ths
1200 91d848eb bellard
        /* Register I/O spaces */
1201 28c2c264 Avi Kivity
        pci_register_bar((PCIDevice *)opp, 0, 0x40000,
1202 0392a017 Isaku Yamahata
                               PCI_BASE_ADDRESS_SPACE_MEMORY, &openpic_map);
1203 91d848eb bellard
    } else {
1204 c227f099 Anthony Liguori
        opp = qemu_mallocz(sizeof(openpic_t));
1205 91d848eb bellard
    }
1206 1eed09cb Avi Kivity
    opp->mem_index = cpu_register_io_memory(openpic_read,
1207 91d848eb bellard
                                            openpic_write, opp);
1208 3b46e624 ths
1209 91d848eb bellard
    //    isu_base &= 0xFFFC0000;
1210 dbda808a bellard
    opp->nb_cpus = nb_cpus;
1211 b7169916 aurel32
    opp->max_irq = OPENPIC_MAX_IRQ;
1212 b7169916 aurel32
    opp->irq_ipi0 = OPENPIC_IRQ_IPI0;
1213 b7169916 aurel32
    opp->irq_tim0 = OPENPIC_IRQ_TIM0;
1214 dbda808a bellard
    /* Set IRQ types */
1215 b7169916 aurel32
    for (i = 0; i < OPENPIC_EXT_IRQ; i++) {
1216 dbda808a bellard
        opp->src[i].type = IRQ_EXTERNAL;
1217 dbda808a bellard
    }
1218 b7169916 aurel32
    for (; i < OPENPIC_IRQ_TIM0; i++) {
1219 dbda808a bellard
        opp->src[i].type = IRQ_SPECIAL;
1220 dbda808a bellard
    }
1221 dbda808a bellard
#if MAX_IPI > 0
1222 b7169916 aurel32
    m = OPENPIC_IRQ_IPI0;
1223 dbda808a bellard
#else
1224 b7169916 aurel32
    m = OPENPIC_IRQ_DBL0;
1225 dbda808a bellard
#endif
1226 dbda808a bellard
    for (; i < m; i++) {
1227 dbda808a bellard
        opp->src[i].type = IRQ_TIMER;
1228 dbda808a bellard
    }
1229 b7169916 aurel32
    for (; i < OPENPIC_MAX_IRQ; i++) {
1230 dbda808a bellard
        opp->src[i].type = IRQ_INTERNAL;
1231 dbda808a bellard
    }
1232 7668a27f bellard
    for (i = 0; i < nb_cpus; i++)
1233 e9df014c j_mayer
        opp->dst[i].irqs = irqs[i];
1234 e9df014c j_mayer
    opp->irq_out = irq_out;
1235 b7169916 aurel32
    opp->need_swap = 1;
1236 67b55785 blueswir1
1237 b7169916 aurel32
    register_savevm("openpic", 0, 2, openpic_save, openpic_load, opp);
1238 a08d4367 Jan Kiszka
    qemu_register_reset(openpic_reset, opp);
1239 b7169916 aurel32
1240 b7169916 aurel32
    opp->irq_raise = openpic_irq_raise;
1241 b7169916 aurel32
    opp->reset = openpic_reset;
1242 b7169916 aurel32
1243 91d848eb bellard
    if (pmem_index)
1244 91d848eb bellard
        *pmem_index = opp->mem_index;
1245 e9df014c j_mayer
1246 b7169916 aurel32
    return qemu_allocate_irqs(openpic_set_irq, opp, opp->max_irq);
1247 b7169916 aurel32
}
1248 b7169916 aurel32
1249 c227f099 Anthony Liguori
static void mpic_irq_raise(openpic_t *mpp, int n_CPU, IRQ_src_t *src)
1250 b7169916 aurel32
{
1251 b7169916 aurel32
    int n_ci = IDR_CI0 - n_CPU;
1252 0bf9e31a Blue Swirl
1253 b7169916 aurel32
    if(test_bit(&src->ide, n_ci)) {
1254 b7169916 aurel32
        qemu_irq_raise(mpp->dst[n_CPU].irqs[OPENPIC_OUTPUT_CINT]);
1255 b7169916 aurel32
    }
1256 b7169916 aurel32
    else {
1257 b7169916 aurel32
        qemu_irq_raise(mpp->dst[n_CPU].irqs[OPENPIC_OUTPUT_INT]);
1258 b7169916 aurel32
    }
1259 b7169916 aurel32
}
1260 b7169916 aurel32
1261 b7169916 aurel32
static void mpic_reset (void *opaque)
1262 b7169916 aurel32
{
1263 c227f099 Anthony Liguori
    openpic_t *mpp = (openpic_t *)opaque;
1264 b7169916 aurel32
    int i;
1265 b7169916 aurel32
1266 b7169916 aurel32
    mpp->glbc = 0x80000000;
1267 b7169916 aurel32
    /* Initialise controller registers */
1268 b7169916 aurel32
    mpp->frep = 0x004f0002;
1269 b7169916 aurel32
    mpp->veni = VENI;
1270 b7169916 aurel32
    mpp->pint = 0x00000000;
1271 b7169916 aurel32
    mpp->spve = 0x0000FFFF;
1272 b7169916 aurel32
    /* Initialise IRQ sources */
1273 b7169916 aurel32
    for (i = 0; i < mpp->max_irq; i++) {
1274 b7169916 aurel32
        mpp->src[i].ipvp = 0x80800000;
1275 b7169916 aurel32
        mpp->src[i].ide  = 0x00000001;
1276 b7169916 aurel32
    }
1277 b7169916 aurel32
    /* Initialise IRQ destinations */
1278 b7169916 aurel32
    for (i = 0; i < MAX_CPU; i++) {
1279 b7169916 aurel32
        mpp->dst[i].pctp      = 0x0000000F;
1280 b7169916 aurel32
        mpp->dst[i].tfrr      = 0x00000000;
1281 c227f099 Anthony Liguori
        memset(&mpp->dst[i].raised, 0, sizeof(IRQ_queue_t));
1282 b7169916 aurel32
        mpp->dst[i].raised.next = -1;
1283 c227f099 Anthony Liguori
        memset(&mpp->dst[i].servicing, 0, sizeof(IRQ_queue_t));
1284 b7169916 aurel32
        mpp->dst[i].servicing.next = -1;
1285 b7169916 aurel32
    }
1286 b7169916 aurel32
    /* Initialise timers */
1287 b7169916 aurel32
    for (i = 0; i < MAX_TMR; i++) {
1288 b7169916 aurel32
        mpp->timers[i].ticc = 0x00000000;
1289 b7169916 aurel32
        mpp->timers[i].tibc = 0x80000000;
1290 b7169916 aurel32
    }
1291 b7169916 aurel32
    /* Go out of RESET state */
1292 b7169916 aurel32
    mpp->glbc = 0x00000000;
1293 b7169916 aurel32
}
1294 b7169916 aurel32
1295 c227f099 Anthony Liguori
static void mpic_timer_write (void *opaque, target_phys_addr_t addr, uint32_t val)
1296 b7169916 aurel32
{
1297 c227f099 Anthony Liguori
    openpic_t *mpp = opaque;
1298 b7169916 aurel32
    int idx, cpu;
1299 b7169916 aurel32
1300 0bf9e31a Blue Swirl
    DPRINTF("%s: addr " TARGET_FMT_plx " <= %08x\n", __func__, addr, val);
1301 b7169916 aurel32
    if (addr & 0xF)
1302 b7169916 aurel32
        return;
1303 b7169916 aurel32
    addr &= 0xFFFF;
1304 b7169916 aurel32
    cpu = addr >> 12;
1305 b7169916 aurel32
    idx = (addr >> 6) & 0x3;
1306 b7169916 aurel32
    switch (addr & 0x30) {
1307 b7169916 aurel32
    case 0x00: /* gtccr */
1308 b7169916 aurel32
        break;
1309 b7169916 aurel32
    case 0x10: /* gtbcr */
1310 b7169916 aurel32
        if ((mpp->timers[idx].ticc & 0x80000000) != 0 &&
1311 b7169916 aurel32
            (val & 0x80000000) == 0 &&
1312 b7169916 aurel32
            (mpp->timers[idx].tibc & 0x80000000) != 0)
1313 b7169916 aurel32
            mpp->timers[idx].ticc &= ~0x80000000;
1314 b7169916 aurel32
        mpp->timers[idx].tibc = val;
1315 b7169916 aurel32
        break;
1316 b7169916 aurel32
    case 0x20: /* GTIVPR */
1317 b7169916 aurel32
        write_IRQreg(mpp, MPIC_TMR_IRQ + idx, IRQ_IPVP, val);
1318 b7169916 aurel32
        break;
1319 b7169916 aurel32
    case 0x30: /* GTIDR & TFRR */
1320 b7169916 aurel32
        if ((addr & 0xF0) == 0xF0)
1321 b7169916 aurel32
            mpp->dst[cpu].tfrr = val;
1322 b7169916 aurel32
        else
1323 b7169916 aurel32
            write_IRQreg(mpp, MPIC_TMR_IRQ + idx, IRQ_IDE, val);
1324 b7169916 aurel32
        break;
1325 b7169916 aurel32
    }
1326 b7169916 aurel32
}
1327 b7169916 aurel32
1328 c227f099 Anthony Liguori
static uint32_t mpic_timer_read (void *opaque, target_phys_addr_t addr)
1329 b7169916 aurel32
{
1330 c227f099 Anthony Liguori
    openpic_t *mpp = opaque;
1331 b7169916 aurel32
    uint32_t retval;
1332 b7169916 aurel32
    int idx, cpu;
1333 b7169916 aurel32
1334 0bf9e31a Blue Swirl
    DPRINTF("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
1335 b7169916 aurel32
    retval = 0xFFFFFFFF;
1336 b7169916 aurel32
    if (addr & 0xF)
1337 b7169916 aurel32
        return retval;
1338 b7169916 aurel32
    addr &= 0xFFFF;
1339 b7169916 aurel32
    cpu = addr >> 12;
1340 b7169916 aurel32
    idx = (addr >> 6) & 0x3;
1341 b7169916 aurel32
    switch (addr & 0x30) {
1342 b7169916 aurel32
    case 0x00: /* gtccr */
1343 b7169916 aurel32
        retval = mpp->timers[idx].ticc;
1344 b7169916 aurel32
        break;
1345 b7169916 aurel32
    case 0x10: /* gtbcr */
1346 b7169916 aurel32
        retval = mpp->timers[idx].tibc;
1347 b7169916 aurel32
        break;
1348 b7169916 aurel32
    case 0x20: /* TIPV */
1349 b7169916 aurel32
        retval = read_IRQreg(mpp, MPIC_TMR_IRQ + idx, IRQ_IPVP);
1350 b7169916 aurel32
        break;
1351 b7169916 aurel32
    case 0x30: /* TIDR */
1352 b7169916 aurel32
        if ((addr &0xF0) == 0XF0)
1353 b7169916 aurel32
            retval = mpp->dst[cpu].tfrr;
1354 b7169916 aurel32
        else
1355 b7169916 aurel32
            retval = read_IRQreg(mpp, MPIC_TMR_IRQ + idx, IRQ_IDE);
1356 b7169916 aurel32
        break;
1357 b7169916 aurel32
    }
1358 b7169916 aurel32
    DPRINTF("%s: => %08x\n", __func__, retval);
1359 b7169916 aurel32
1360 b7169916 aurel32
    return retval;
1361 b7169916 aurel32
}
1362 b7169916 aurel32
1363 c227f099 Anthony Liguori
static void mpic_src_ext_write (void *opaque, target_phys_addr_t addr,
1364 b7169916 aurel32
                                uint32_t val)
1365 b7169916 aurel32
{
1366 c227f099 Anthony Liguori
    openpic_t *mpp = opaque;
1367 b7169916 aurel32
    int idx = MPIC_EXT_IRQ;
1368 b7169916 aurel32
1369 0bf9e31a Blue Swirl
    DPRINTF("%s: addr " TARGET_FMT_plx " <= %08x\n", __func__, addr, val);
1370 b7169916 aurel32
    if (addr & 0xF)
1371 b7169916 aurel32
        return;
1372 b7169916 aurel32
1373 5c4532ee Blue Swirl
    addr -= MPIC_EXT_REG_START & (OPENPIC_PAGE_SIZE - 1);
1374 b7169916 aurel32
    if (addr < MPIC_EXT_REG_SIZE) {
1375 b7169916 aurel32
        idx += (addr & 0xFFF0) >> 5;
1376 b7169916 aurel32
        if (addr & 0x10) {
1377 b7169916 aurel32
            /* EXDE / IFEDE / IEEDE */
1378 b7169916 aurel32
            write_IRQreg(mpp, idx, IRQ_IDE, val);
1379 b7169916 aurel32
        } else {
1380 b7169916 aurel32
            /* EXVP / IFEVP / IEEVP */
1381 b7169916 aurel32
            write_IRQreg(mpp, idx, IRQ_IPVP, val);
1382 b7169916 aurel32
        }
1383 b7169916 aurel32
    }
1384 b7169916 aurel32
}
1385 b7169916 aurel32
1386 c227f099 Anthony Liguori
static uint32_t mpic_src_ext_read (void *opaque, target_phys_addr_t addr)
1387 b7169916 aurel32
{
1388 c227f099 Anthony Liguori
    openpic_t *mpp = opaque;
1389 b7169916 aurel32
    uint32_t retval;
1390 b7169916 aurel32
    int idx = MPIC_EXT_IRQ;
1391 b7169916 aurel32
1392 0bf9e31a Blue Swirl
    DPRINTF("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
1393 b7169916 aurel32
    retval = 0xFFFFFFFF;
1394 b7169916 aurel32
    if (addr & 0xF)
1395 b7169916 aurel32
        return retval;
1396 b7169916 aurel32
1397 5c4532ee Blue Swirl
    addr -= MPIC_EXT_REG_START & (OPENPIC_PAGE_SIZE - 1);
1398 b7169916 aurel32
    if (addr < MPIC_EXT_REG_SIZE) {
1399 b7169916 aurel32
        idx += (addr & 0xFFF0) >> 5;
1400 b7169916 aurel32
        if (addr & 0x10) {
1401 b7169916 aurel32
            /* EXDE / IFEDE / IEEDE */
1402 b7169916 aurel32
            retval = read_IRQreg(mpp, idx, IRQ_IDE);
1403 b7169916 aurel32
        } else {
1404 b7169916 aurel32
            /* EXVP / IFEVP / IEEVP */
1405 b7169916 aurel32
            retval = read_IRQreg(mpp, idx, IRQ_IPVP);
1406 b7169916 aurel32
        }
1407 b7169916 aurel32
        DPRINTF("%s: => %08x\n", __func__, retval);
1408 b7169916 aurel32
    }
1409 b7169916 aurel32
1410 b7169916 aurel32
    return retval;
1411 b7169916 aurel32
}
1412 b7169916 aurel32
1413 c227f099 Anthony Liguori
static void mpic_src_int_write (void *opaque, target_phys_addr_t addr,
1414 b7169916 aurel32
                                uint32_t val)
1415 b7169916 aurel32
{
1416 c227f099 Anthony Liguori
    openpic_t *mpp = opaque;
1417 b7169916 aurel32
    int idx = MPIC_INT_IRQ;
1418 b7169916 aurel32
1419 0bf9e31a Blue Swirl
    DPRINTF("%s: addr " TARGET_FMT_plx " <= %08x\n", __func__, addr, val);
1420 b7169916 aurel32
    if (addr & 0xF)
1421 b7169916 aurel32
        return;
1422 b7169916 aurel32
1423 5c4532ee Blue Swirl
    addr -= MPIC_INT_REG_START & (OPENPIC_PAGE_SIZE - 1);
1424 b7169916 aurel32
    if (addr < MPIC_INT_REG_SIZE) {
1425 b7169916 aurel32
        idx += (addr & 0xFFF0) >> 5;
1426 b7169916 aurel32
        if (addr & 0x10) {
1427 b7169916 aurel32
            /* EXDE / IFEDE / IEEDE */
1428 b7169916 aurel32
            write_IRQreg(mpp, idx, IRQ_IDE, val);
1429 b7169916 aurel32
        } else {
1430 b7169916 aurel32
            /* EXVP / IFEVP / IEEVP */
1431 b7169916 aurel32
            write_IRQreg(mpp, idx, IRQ_IPVP, val);
1432 b7169916 aurel32
        }
1433 b7169916 aurel32
    }
1434 b7169916 aurel32
}
1435 b7169916 aurel32
1436 c227f099 Anthony Liguori
static uint32_t mpic_src_int_read (void *opaque, target_phys_addr_t addr)
1437 b7169916 aurel32
{
1438 c227f099 Anthony Liguori
    openpic_t *mpp = opaque;
1439 b7169916 aurel32
    uint32_t retval;
1440 b7169916 aurel32
    int idx = MPIC_INT_IRQ;
1441 b7169916 aurel32
1442 0bf9e31a Blue Swirl
    DPRINTF("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
1443 b7169916 aurel32
    retval = 0xFFFFFFFF;
1444 b7169916 aurel32
    if (addr & 0xF)
1445 b7169916 aurel32
        return retval;
1446 b7169916 aurel32
1447 5c4532ee Blue Swirl
    addr -= MPIC_INT_REG_START & (OPENPIC_PAGE_SIZE - 1);
1448 b7169916 aurel32
    if (addr < MPIC_INT_REG_SIZE) {
1449 b7169916 aurel32
        idx += (addr & 0xFFF0) >> 5;
1450 b7169916 aurel32
        if (addr & 0x10) {
1451 b7169916 aurel32
            /* EXDE / IFEDE / IEEDE */
1452 b7169916 aurel32
            retval = read_IRQreg(mpp, idx, IRQ_IDE);
1453 b7169916 aurel32
        } else {
1454 b7169916 aurel32
            /* EXVP / IFEVP / IEEVP */
1455 b7169916 aurel32
            retval = read_IRQreg(mpp, idx, IRQ_IPVP);
1456 b7169916 aurel32
        }
1457 b7169916 aurel32
        DPRINTF("%s: => %08x\n", __func__, retval);
1458 b7169916 aurel32
    }
1459 b7169916 aurel32
1460 b7169916 aurel32
    return retval;
1461 b7169916 aurel32
}
1462 b7169916 aurel32
1463 c227f099 Anthony Liguori
static void mpic_src_msg_write (void *opaque, target_phys_addr_t addr,
1464 b7169916 aurel32
                                uint32_t val)
1465 b7169916 aurel32
{
1466 c227f099 Anthony Liguori
    openpic_t *mpp = opaque;
1467 b7169916 aurel32
    int idx = MPIC_MSG_IRQ;
1468 b7169916 aurel32
1469 0bf9e31a Blue Swirl
    DPRINTF("%s: addr " TARGET_FMT_plx " <= %08x\n", __func__, addr, val);
1470 b7169916 aurel32
    if (addr & 0xF)
1471 b7169916 aurel32
        return;
1472 b7169916 aurel32
1473 5c4532ee Blue Swirl
    addr -= MPIC_MSG_REG_START & (OPENPIC_PAGE_SIZE - 1);
1474 b7169916 aurel32
    if (addr < MPIC_MSG_REG_SIZE) {
1475 b7169916 aurel32
        idx += (addr & 0xFFF0) >> 5;
1476 b7169916 aurel32
        if (addr & 0x10) {
1477 b7169916 aurel32
            /* EXDE / IFEDE / IEEDE */
1478 b7169916 aurel32
            write_IRQreg(mpp, idx, IRQ_IDE, val);
1479 b7169916 aurel32
        } else {
1480 b7169916 aurel32
            /* EXVP / IFEVP / IEEVP */
1481 b7169916 aurel32
            write_IRQreg(mpp, idx, IRQ_IPVP, val);
1482 b7169916 aurel32
        }
1483 b7169916 aurel32
    }
1484 b7169916 aurel32
}
1485 b7169916 aurel32
1486 c227f099 Anthony Liguori
static uint32_t mpic_src_msg_read (void *opaque, target_phys_addr_t addr)
1487 b7169916 aurel32
{
1488 c227f099 Anthony Liguori
    openpic_t *mpp = opaque;
1489 b7169916 aurel32
    uint32_t retval;
1490 b7169916 aurel32
    int idx = MPIC_MSG_IRQ;
1491 b7169916 aurel32
1492 0bf9e31a Blue Swirl
    DPRINTF("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
1493 b7169916 aurel32
    retval = 0xFFFFFFFF;
1494 b7169916 aurel32
    if (addr & 0xF)
1495 b7169916 aurel32
        return retval;
1496 b7169916 aurel32
1497 5c4532ee Blue Swirl
    addr -= MPIC_MSG_REG_START & (OPENPIC_PAGE_SIZE - 1);
1498 b7169916 aurel32
    if (addr < MPIC_MSG_REG_SIZE) {
1499 b7169916 aurel32
        idx += (addr & 0xFFF0) >> 5;
1500 b7169916 aurel32
        if (addr & 0x10) {
1501 b7169916 aurel32
            /* EXDE / IFEDE / IEEDE */
1502 b7169916 aurel32
            retval = read_IRQreg(mpp, idx, IRQ_IDE);
1503 b7169916 aurel32
        } else {
1504 b7169916 aurel32
            /* EXVP / IFEVP / IEEVP */
1505 b7169916 aurel32
            retval = read_IRQreg(mpp, idx, IRQ_IPVP);
1506 b7169916 aurel32
        }
1507 b7169916 aurel32
        DPRINTF("%s: => %08x\n", __func__, retval);
1508 b7169916 aurel32
    }
1509 b7169916 aurel32
1510 b7169916 aurel32
    return retval;
1511 b7169916 aurel32
}
1512 b7169916 aurel32
1513 c227f099 Anthony Liguori
static void mpic_src_msi_write (void *opaque, target_phys_addr_t addr,
1514 b7169916 aurel32
                                uint32_t val)
1515 b7169916 aurel32
{
1516 c227f099 Anthony Liguori
    openpic_t *mpp = opaque;
1517 b7169916 aurel32
    int idx = MPIC_MSI_IRQ;
1518 b7169916 aurel32
1519 0bf9e31a Blue Swirl
    DPRINTF("%s: addr " TARGET_FMT_plx " <= %08x\n", __func__, addr, val);
1520 b7169916 aurel32
    if (addr & 0xF)
1521 b7169916 aurel32
        return;
1522 b7169916 aurel32
1523 5c4532ee Blue Swirl
    addr -= MPIC_MSI_REG_START & (OPENPIC_PAGE_SIZE - 1);
1524 b7169916 aurel32
    if (addr < MPIC_MSI_REG_SIZE) {
1525 b7169916 aurel32
        idx += (addr & 0xFFF0) >> 5;
1526 b7169916 aurel32
        if (addr & 0x10) {
1527 b7169916 aurel32
            /* EXDE / IFEDE / IEEDE */
1528 b7169916 aurel32
            write_IRQreg(mpp, idx, IRQ_IDE, val);
1529 b7169916 aurel32
        } else {
1530 b7169916 aurel32
            /* EXVP / IFEVP / IEEVP */
1531 b7169916 aurel32
            write_IRQreg(mpp, idx, IRQ_IPVP, val);
1532 b7169916 aurel32
        }
1533 b7169916 aurel32
    }
1534 b7169916 aurel32
}
1535 c227f099 Anthony Liguori
static uint32_t mpic_src_msi_read (void *opaque, target_phys_addr_t addr)
1536 b7169916 aurel32
{
1537 c227f099 Anthony Liguori
    openpic_t *mpp = opaque;
1538 b7169916 aurel32
    uint32_t retval;
1539 b7169916 aurel32
    int idx = MPIC_MSI_IRQ;
1540 b7169916 aurel32
1541 0bf9e31a Blue Swirl
    DPRINTF("%s: addr " TARGET_FMT_plx "\n", __func__, addr);
1542 b7169916 aurel32
    retval = 0xFFFFFFFF;
1543 b7169916 aurel32
    if (addr & 0xF)
1544 b7169916 aurel32
        return retval;
1545 b7169916 aurel32
1546 5c4532ee Blue Swirl
    addr -= MPIC_MSI_REG_START & (OPENPIC_PAGE_SIZE - 1);
1547 b7169916 aurel32
    if (addr < MPIC_MSI_REG_SIZE) {
1548 b7169916 aurel32
        idx += (addr & 0xFFF0) >> 5;
1549 b7169916 aurel32
        if (addr & 0x10) {
1550 b7169916 aurel32
            /* EXDE / IFEDE / IEEDE */
1551 b7169916 aurel32
            retval = read_IRQreg(mpp, idx, IRQ_IDE);
1552 b7169916 aurel32
        } else {
1553 b7169916 aurel32
            /* EXVP / IFEVP / IEEVP */
1554 b7169916 aurel32
            retval = read_IRQreg(mpp, idx, IRQ_IPVP);
1555 b7169916 aurel32
        }
1556 b7169916 aurel32
        DPRINTF("%s: => %08x\n", __func__, retval);
1557 b7169916 aurel32
    }
1558 b7169916 aurel32
1559 b7169916 aurel32
    return retval;
1560 b7169916 aurel32
}
1561 b7169916 aurel32
1562 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const mpic_glb_write[] = {
1563 b7169916 aurel32
    &openpic_buggy_write,
1564 b7169916 aurel32
    &openpic_buggy_write,
1565 b7169916 aurel32
    &openpic_gbl_write,
1566 b7169916 aurel32
};
1567 b7169916 aurel32
1568 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const mpic_glb_read[] = {
1569 b7169916 aurel32
    &openpic_buggy_read,
1570 b7169916 aurel32
    &openpic_buggy_read,
1571 b7169916 aurel32
    &openpic_gbl_read,
1572 b7169916 aurel32
};
1573 b7169916 aurel32
1574 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const mpic_tmr_write[] = {
1575 b7169916 aurel32
    &openpic_buggy_write,
1576 b7169916 aurel32
    &openpic_buggy_write,
1577 b7169916 aurel32
    &mpic_timer_write,
1578 b7169916 aurel32
};
1579 b7169916 aurel32
1580 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const mpic_tmr_read[] = {
1581 b7169916 aurel32
    &openpic_buggy_read,
1582 b7169916 aurel32
    &openpic_buggy_read,
1583 b7169916 aurel32
    &mpic_timer_read,
1584 b7169916 aurel32
};
1585 b7169916 aurel32
1586 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const mpic_cpu_write[] = {
1587 b7169916 aurel32
    &openpic_buggy_write,
1588 b7169916 aurel32
    &openpic_buggy_write,
1589 b7169916 aurel32
    &openpic_cpu_write,
1590 b7169916 aurel32
};
1591 b7169916 aurel32
1592 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const mpic_cpu_read[] = {
1593 b7169916 aurel32
    &openpic_buggy_read,
1594 b7169916 aurel32
    &openpic_buggy_read,
1595 b7169916 aurel32
    &openpic_cpu_read,
1596 b7169916 aurel32
};
1597 b7169916 aurel32
1598 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const mpic_ext_write[] = {
1599 b7169916 aurel32
    &openpic_buggy_write,
1600 b7169916 aurel32
    &openpic_buggy_write,
1601 b7169916 aurel32
    &mpic_src_ext_write,
1602 b7169916 aurel32
};
1603 b7169916 aurel32
1604 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const mpic_ext_read[] = {
1605 b7169916 aurel32
    &openpic_buggy_read,
1606 b7169916 aurel32
    &openpic_buggy_read,
1607 b7169916 aurel32
    &mpic_src_ext_read,
1608 b7169916 aurel32
};
1609 b7169916 aurel32
1610 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const mpic_int_write[] = {
1611 b7169916 aurel32
    &openpic_buggy_write,
1612 b7169916 aurel32
    &openpic_buggy_write,
1613 b7169916 aurel32
    &mpic_src_int_write,
1614 b7169916 aurel32
};
1615 b7169916 aurel32
1616 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const mpic_int_read[] = {
1617 b7169916 aurel32
    &openpic_buggy_read,
1618 b7169916 aurel32
    &openpic_buggy_read,
1619 b7169916 aurel32
    &mpic_src_int_read,
1620 b7169916 aurel32
};
1621 b7169916 aurel32
1622 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const mpic_msg_write[] = {
1623 b7169916 aurel32
    &openpic_buggy_write,
1624 b7169916 aurel32
    &openpic_buggy_write,
1625 b7169916 aurel32
    &mpic_src_msg_write,
1626 b7169916 aurel32
};
1627 b7169916 aurel32
1628 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const mpic_msg_read[] = {
1629 b7169916 aurel32
    &openpic_buggy_read,
1630 b7169916 aurel32
    &openpic_buggy_read,
1631 b7169916 aurel32
    &mpic_src_msg_read,
1632 b7169916 aurel32
};
1633 d60efc6b Blue Swirl
static CPUWriteMemoryFunc * const mpic_msi_write[] = {
1634 b7169916 aurel32
    &openpic_buggy_write,
1635 b7169916 aurel32
    &openpic_buggy_write,
1636 b7169916 aurel32
    &mpic_src_msi_write,
1637 b7169916 aurel32
};
1638 b7169916 aurel32
1639 d60efc6b Blue Swirl
static CPUReadMemoryFunc * const mpic_msi_read[] = {
1640 b7169916 aurel32
    &openpic_buggy_read,
1641 b7169916 aurel32
    &openpic_buggy_read,
1642 b7169916 aurel32
    &mpic_src_msi_read,
1643 b7169916 aurel32
};
1644 b7169916 aurel32
1645 c227f099 Anthony Liguori
qemu_irq *mpic_init (target_phys_addr_t base, int nb_cpus,
1646 b7169916 aurel32
                        qemu_irq **irqs, qemu_irq irq_out)
1647 b7169916 aurel32
{
1648 c227f099 Anthony Liguori
    openpic_t *mpp;
1649 b7169916 aurel32
    int i;
1650 b7169916 aurel32
    struct {
1651 d60efc6b Blue Swirl
        CPUReadMemoryFunc * const *read;
1652 d60efc6b Blue Swirl
        CPUWriteMemoryFunc * const *write;
1653 c227f099 Anthony Liguori
        target_phys_addr_t start_addr;
1654 c227f099 Anthony Liguori
        ram_addr_t size;
1655 dfebf62b aurel32
    } const list[] = {
1656 b7169916 aurel32
        {mpic_glb_read, mpic_glb_write, MPIC_GLB_REG_START, MPIC_GLB_REG_SIZE},
1657 b7169916 aurel32
        {mpic_tmr_read, mpic_tmr_write, MPIC_TMR_REG_START, MPIC_TMR_REG_SIZE},
1658 b7169916 aurel32
        {mpic_ext_read, mpic_ext_write, MPIC_EXT_REG_START, MPIC_EXT_REG_SIZE},
1659 b7169916 aurel32
        {mpic_int_read, mpic_int_write, MPIC_INT_REG_START, MPIC_INT_REG_SIZE},
1660 b7169916 aurel32
        {mpic_msg_read, mpic_msg_write, MPIC_MSG_REG_START, MPIC_MSG_REG_SIZE},
1661 b7169916 aurel32
        {mpic_msi_read, mpic_msi_write, MPIC_MSI_REG_START, MPIC_MSI_REG_SIZE},
1662 b7169916 aurel32
        {mpic_cpu_read, mpic_cpu_write, MPIC_CPU_REG_START, MPIC_CPU_REG_SIZE},
1663 b7169916 aurel32
    };
1664 b7169916 aurel32
1665 b7169916 aurel32
    /* XXX: for now, only one CPU is supported */
1666 b7169916 aurel32
    if (nb_cpus != 1)
1667 b7169916 aurel32
        return NULL;
1668 b7169916 aurel32
1669 c227f099 Anthony Liguori
    mpp = qemu_mallocz(sizeof(openpic_t));
1670 b7169916 aurel32
1671 b7169916 aurel32
    for (i = 0; i < sizeof(list)/sizeof(list[0]); i++) {
1672 b7169916 aurel32
        int mem_index;
1673 b7169916 aurel32
1674 1eed09cb Avi Kivity
        mem_index = cpu_register_io_memory(list[i].read, list[i].write, mpp);
1675 b7169916 aurel32
        if (mem_index < 0) {
1676 b7169916 aurel32
            goto free;
1677 b7169916 aurel32
        }
1678 b7169916 aurel32
        cpu_register_physical_memory(base + list[i].start_addr,
1679 b7169916 aurel32
                                     list[i].size, mem_index);
1680 b7169916 aurel32
    }
1681 b7169916 aurel32
1682 b7169916 aurel32
    mpp->nb_cpus = nb_cpus;
1683 b7169916 aurel32
    mpp->max_irq = MPIC_MAX_IRQ;
1684 b7169916 aurel32
    mpp->irq_ipi0 = MPIC_IPI_IRQ;
1685 b7169916 aurel32
    mpp->irq_tim0 = MPIC_TMR_IRQ;
1686 b7169916 aurel32
1687 b7169916 aurel32
    for (i = 0; i < nb_cpus; i++)
1688 b7169916 aurel32
        mpp->dst[i].irqs = irqs[i];
1689 b7169916 aurel32
    mpp->irq_out = irq_out;
1690 b7169916 aurel32
    mpp->need_swap = 0;    /* MPIC has the same endian as target */
1691 b7169916 aurel32
1692 b7169916 aurel32
    mpp->irq_raise = mpic_irq_raise;
1693 b7169916 aurel32
    mpp->reset = mpic_reset;
1694 b7169916 aurel32
1695 b7169916 aurel32
    register_savevm("mpic", 0, 2, openpic_save, openpic_load, mpp);
1696 a08d4367 Jan Kiszka
    qemu_register_reset(mpic_reset, mpp);
1697 b7169916 aurel32
1698 b7169916 aurel32
    return qemu_allocate_irqs(openpic_set_irq, mpp, mpp->max_irq);
1699 b7169916 aurel32
1700 b7169916 aurel32
free:
1701 b7169916 aurel32
    qemu_free(mpp);
1702 b7169916 aurel32
    return NULL;
1703 dbda808a bellard
}