root / hw / wdt_i6300esb.c @ 3d53f5c3
History | View | Annotate | Download (13.8 kB)
1 | 9dd986cc | Richard W.M. Jones | /*
|
---|---|---|---|
2 | 9dd986cc | Richard W.M. Jones | * Virtual hardware watchdog.
|
3 | 9dd986cc | Richard W.M. Jones | *
|
4 | 9dd986cc | Richard W.M. Jones | * Copyright (C) 2009 Red Hat Inc.
|
5 | 9dd986cc | Richard W.M. Jones | *
|
6 | 9dd986cc | Richard W.M. Jones | * This program is free software; you can redistribute it and/or
|
7 | 9dd986cc | Richard W.M. Jones | * modify it under the terms of the GNU General Public License
|
8 | 9dd986cc | Richard W.M. Jones | * as published by the Free Software Foundation; either version 2
|
9 | 9dd986cc | Richard W.M. Jones | * of the License, or (at your option) any later version.
|
10 | 9dd986cc | Richard W.M. Jones | *
|
11 | 9dd986cc | Richard W.M. Jones | * This program is distributed in the hope that it will be useful,
|
12 | 9dd986cc | Richard W.M. Jones | * but WITHOUT ANY WARRANTY; without even the implied warranty of
|
13 | 9dd986cc | Richard W.M. Jones | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
14 | 9dd986cc | Richard W.M. Jones | * GNU General Public License for more details.
|
15 | 9dd986cc | Richard W.M. Jones | *
|
16 | 9dd986cc | Richard W.M. Jones | * You should have received a copy of the GNU General Public License
|
17 | 8167ee88 | Blue Swirl | * along with this program; if not, see <http://www.gnu.org/licenses/>.
|
18 | 9dd986cc | Richard W.M. Jones | *
|
19 | 9dd986cc | Richard W.M. Jones | * By Richard W.M. Jones (rjones@redhat.com).
|
20 | 9dd986cc | Richard W.M. Jones | */
|
21 | 9dd986cc | Richard W.M. Jones | |
22 | 9dd986cc | Richard W.M. Jones | #include <inttypes.h> |
23 | 9dd986cc | Richard W.M. Jones | |
24 | 9dd986cc | Richard W.M. Jones | #include "qemu-common.h" |
25 | 9dd986cc | Richard W.M. Jones | #include "qemu-timer.h" |
26 | 9dd986cc | Richard W.M. Jones | #include "watchdog.h" |
27 | 9dd986cc | Richard W.M. Jones | #include "hw.h" |
28 | 9dd986cc | Richard W.M. Jones | #include "pci.h" |
29 | 9dd986cc | Richard W.M. Jones | |
30 | 9dd986cc | Richard W.M. Jones | /*#define I6300ESB_DEBUG 1*/
|
31 | 9dd986cc | Richard W.M. Jones | |
32 | 9dd986cc | Richard W.M. Jones | #ifdef I6300ESB_DEBUG
|
33 | 9dd986cc | Richard W.M. Jones | #define i6300esb_debug(fs,...) \
|
34 | 9dd986cc | Richard W.M. Jones | fprintf(stderr,"i6300esb: %s: "fs,__func__,##__VA_ARGS__) |
35 | 9dd986cc | Richard W.M. Jones | #else
|
36 | 9dd986cc | Richard W.M. Jones | #define i6300esb_debug(fs,...)
|
37 | 9dd986cc | Richard W.M. Jones | #endif
|
38 | 9dd986cc | Richard W.M. Jones | |
39 | 9dd986cc | Richard W.M. Jones | /* PCI configuration registers */
|
40 | 9dd986cc | Richard W.M. Jones | #define ESB_CONFIG_REG 0x60 /* Config register */ |
41 | 9dd986cc | Richard W.M. Jones | #define ESB_LOCK_REG 0x68 /* WDT lock register */ |
42 | 9dd986cc | Richard W.M. Jones | |
43 | 9dd986cc | Richard W.M. Jones | /* Memory mapped registers (offset from base address) */
|
44 | 9dd986cc | Richard W.M. Jones | #define ESB_TIMER1_REG 0x00 /* Timer1 value after each reset */ |
45 | 9dd986cc | Richard W.M. Jones | #define ESB_TIMER2_REG 0x04 /* Timer2 value after each reset */ |
46 | 9dd986cc | Richard W.M. Jones | #define ESB_GINTSR_REG 0x08 /* General Interrupt Status Register */ |
47 | 9dd986cc | Richard W.M. Jones | #define ESB_RELOAD_REG 0x0c /* Reload register */ |
48 | 9dd986cc | Richard W.M. Jones | |
49 | 9dd986cc | Richard W.M. Jones | /* Lock register bits */
|
50 | 9dd986cc | Richard W.M. Jones | #define ESB_WDT_FUNC (0x01 << 2) /* Watchdog functionality */ |
51 | 9dd986cc | Richard W.M. Jones | #define ESB_WDT_ENABLE (0x01 << 1) /* Enable WDT */ |
52 | 9dd986cc | Richard W.M. Jones | #define ESB_WDT_LOCK (0x01 << 0) /* Lock (nowayout) */ |
53 | 9dd986cc | Richard W.M. Jones | |
54 | 9dd986cc | Richard W.M. Jones | /* Config register bits */
|
55 | 9dd986cc | Richard W.M. Jones | #define ESB_WDT_REBOOT (0x01 << 5) /* Enable reboot on timeout */ |
56 | 9dd986cc | Richard W.M. Jones | #define ESB_WDT_FREQ (0x01 << 2) /* Decrement frequency */ |
57 | 9dd986cc | Richard W.M. Jones | #define ESB_WDT_INTTYPE (0x11 << 0) /* Interrupt type on timer1 timeout */ |
58 | 9dd986cc | Richard W.M. Jones | |
59 | 9dd986cc | Richard W.M. Jones | /* Reload register bits */
|
60 | 9dd986cc | Richard W.M. Jones | #define ESB_WDT_RELOAD (0x01 << 8) /* prevent timeout */ |
61 | 9dd986cc | Richard W.M. Jones | |
62 | 9dd986cc | Richard W.M. Jones | /* Magic constants */
|
63 | 9dd986cc | Richard W.M. Jones | #define ESB_UNLOCK1 0x80 /* Step 1 to unlock reset registers */ |
64 | 9dd986cc | Richard W.M. Jones | #define ESB_UNLOCK2 0x86 /* Step 2 to unlock reset registers */ |
65 | 9dd986cc | Richard W.M. Jones | |
66 | 9dd986cc | Richard W.M. Jones | /* Device state. */
|
67 | 9dd986cc | Richard W.M. Jones | struct I6300State {
|
68 | 9d472d51 | Markus Armbruster | PCIDevice dev; |
69 | 9dd986cc | Richard W.M. Jones | |
70 | 9dd986cc | Richard W.M. Jones | int reboot_enabled; /* "Reboot" on timer expiry. The real action |
71 | 9dd986cc | Richard W.M. Jones | * performed depends on the -watchdog-action
|
72 | 9dd986cc | Richard W.M. Jones | * param passed on QEMU command line.
|
73 | 9dd986cc | Richard W.M. Jones | */
|
74 | 9dd986cc | Richard W.M. Jones | int clock_scale; /* Clock scale. */ |
75 | 9dd986cc | Richard W.M. Jones | #define CLOCK_SCALE_1KHZ 0 |
76 | 9dd986cc | Richard W.M. Jones | #define CLOCK_SCALE_1MHZ 1 |
77 | 9dd986cc | Richard W.M. Jones | |
78 | 9dd986cc | Richard W.M. Jones | int int_type; /* Interrupt type generated. */ |
79 | 9dd986cc | Richard W.M. Jones | #define INT_TYPE_IRQ 0 /* APIC 1, INT 10 */ |
80 | 9dd986cc | Richard W.M. Jones | #define INT_TYPE_SMI 2 |
81 | 9dd986cc | Richard W.M. Jones | #define INT_TYPE_DISABLED 3 |
82 | 9dd986cc | Richard W.M. Jones | |
83 | 9dd986cc | Richard W.M. Jones | int free_run; /* If true, reload timer on expiry. */ |
84 | 9dd986cc | Richard W.M. Jones | int locked; /* If true, enabled field cannot be changed. */ |
85 | 9dd986cc | Richard W.M. Jones | int enabled; /* If true, watchdog is enabled. */ |
86 | 9dd986cc | Richard W.M. Jones | |
87 | 9dd986cc | Richard W.M. Jones | QEMUTimer *timer; /* The actual watchdog timer. */
|
88 | 9dd986cc | Richard W.M. Jones | |
89 | 9dd986cc | Richard W.M. Jones | uint32_t timer1_preload; /* Values preloaded into timer1, timer2. */
|
90 | 9dd986cc | Richard W.M. Jones | uint32_t timer2_preload; |
91 | 9dd986cc | Richard W.M. Jones | int stage; /* Stage (1 or 2). */ |
92 | 9dd986cc | Richard W.M. Jones | |
93 | 9dd986cc | Richard W.M. Jones | int unlock_state; /* Guest writes 0x80, 0x86 to unlock the |
94 | 9dd986cc | Richard W.M. Jones | * registers, and we transition through
|
95 | 9dd986cc | Richard W.M. Jones | * states 0 -> 1 -> 2 when this happens.
|
96 | 9dd986cc | Richard W.M. Jones | */
|
97 | 9dd986cc | Richard W.M. Jones | |
98 | 9dd986cc | Richard W.M. Jones | int previous_reboot_flag; /* If the watchdog caused the previous |
99 | 9dd986cc | Richard W.M. Jones | * reboot, this flag will be set.
|
100 | 9dd986cc | Richard W.M. Jones | */
|
101 | 9dd986cc | Richard W.M. Jones | }; |
102 | 9dd986cc | Richard W.M. Jones | |
103 | 9dd986cc | Richard W.M. Jones | typedef struct I6300State I6300State; |
104 | 9dd986cc | Richard W.M. Jones | |
105 | 9dd986cc | Richard W.M. Jones | /* This function is called when the watchdog has either been enabled
|
106 | 9dd986cc | Richard W.M. Jones | * (hence it starts counting down) or has been keep-alived.
|
107 | 9dd986cc | Richard W.M. Jones | */
|
108 | 9dd986cc | Richard W.M. Jones | static void i6300esb_restart_timer(I6300State *d, int stage) |
109 | 9dd986cc | Richard W.M. Jones | { |
110 | 9dd986cc | Richard W.M. Jones | int64_t timeout; |
111 | 9dd986cc | Richard W.M. Jones | |
112 | 9dd986cc | Richard W.M. Jones | if (!d->enabled)
|
113 | 9dd986cc | Richard W.M. Jones | return;
|
114 | 9dd986cc | Richard W.M. Jones | |
115 | 9dd986cc | Richard W.M. Jones | d->stage = stage; |
116 | 9dd986cc | Richard W.M. Jones | |
117 | 9dd986cc | Richard W.M. Jones | if (d->stage <= 1) |
118 | 9dd986cc | Richard W.M. Jones | timeout = d->timer1_preload; |
119 | 9dd986cc | Richard W.M. Jones | else
|
120 | 9dd986cc | Richard W.M. Jones | timeout = d->timer2_preload; |
121 | 9dd986cc | Richard W.M. Jones | |
122 | 9dd986cc | Richard W.M. Jones | if (d->clock_scale == CLOCK_SCALE_1KHZ)
|
123 | 9dd986cc | Richard W.M. Jones | timeout <<= 15;
|
124 | 9dd986cc | Richard W.M. Jones | else
|
125 | 9dd986cc | Richard W.M. Jones | timeout <<= 5;
|
126 | 9dd986cc | Richard W.M. Jones | |
127 | 9dd986cc | Richard W.M. Jones | /* Get the timeout in units of ticks_per_sec. */
|
128 | 6ee093c9 | Juan Quintela | timeout = get_ticks_per_sec() * timeout / 33000000;
|
129 | 9dd986cc | Richard W.M. Jones | |
130 | 9dd986cc | Richard W.M. Jones | i6300esb_debug("stage %d, timeout %" PRIi64 "\n", d->stage, timeout); |
131 | 9dd986cc | Richard W.M. Jones | |
132 | 9dd986cc | Richard W.M. Jones | qemu_mod_timer(d->timer, qemu_get_clock(vm_clock) + timeout); |
133 | 9dd986cc | Richard W.M. Jones | } |
134 | 9dd986cc | Richard W.M. Jones | |
135 | 9dd986cc | Richard W.M. Jones | /* This is called when the guest disables the watchdog. */
|
136 | 9dd986cc | Richard W.M. Jones | static void i6300esb_disable_timer(I6300State *d) |
137 | 9dd986cc | Richard W.M. Jones | { |
138 | 9dd986cc | Richard W.M. Jones | i6300esb_debug("timer disabled\n");
|
139 | 9dd986cc | Richard W.M. Jones | |
140 | 9dd986cc | Richard W.M. Jones | qemu_del_timer(d->timer); |
141 | 9dd986cc | Richard W.M. Jones | } |
142 | 9dd986cc | Richard W.M. Jones | |
143 | 9dd986cc | Richard W.M. Jones | static void i6300esb_reset(I6300State *d) |
144 | 9dd986cc | Richard W.M. Jones | { |
145 | 9dd986cc | Richard W.M. Jones | /* XXX We should probably reset other parts of the state here,
|
146 | 9dd986cc | Richard W.M. Jones | * but we should also reset our state on general machine reset
|
147 | 9dd986cc | Richard W.M. Jones | * too. For now just disable the timer so it doesn't fire
|
148 | 9dd986cc | Richard W.M. Jones | * again after the reboot.
|
149 | 9dd986cc | Richard W.M. Jones | */
|
150 | 9dd986cc | Richard W.M. Jones | i6300esb_disable_timer(d); |
151 | 9dd986cc | Richard W.M. Jones | } |
152 | 9dd986cc | Richard W.M. Jones | |
153 | 9dd986cc | Richard W.M. Jones | /* This function is called when the watchdog expires. Note that
|
154 | 9dd986cc | Richard W.M. Jones | * the hardware has two timers, and so expiry happens in two stages.
|
155 | 9dd986cc | Richard W.M. Jones | * If d->stage == 1 then we perform the first stage action (usually,
|
156 | 9dd986cc | Richard W.M. Jones | * sending an interrupt) and then restart the timer again for the
|
157 | 9dd986cc | Richard W.M. Jones | * second stage. If the second stage expires then the watchdog
|
158 | 9dd986cc | Richard W.M. Jones | * really has run out.
|
159 | 9dd986cc | Richard W.M. Jones | */
|
160 | 9dd986cc | Richard W.M. Jones | static void i6300esb_timer_expired(void *vp) |
161 | 9dd986cc | Richard W.M. Jones | { |
162 | 4f423e81 | Juan Quintela | I6300State *d = vp; |
163 | 9dd986cc | Richard W.M. Jones | |
164 | 9dd986cc | Richard W.M. Jones | i6300esb_debug("stage %d\n", d->stage);
|
165 | 9dd986cc | Richard W.M. Jones | |
166 | 9dd986cc | Richard W.M. Jones | if (d->stage == 1) { |
167 | 9dd986cc | Richard W.M. Jones | /* What to do at the end of stage 1? */
|
168 | 9dd986cc | Richard W.M. Jones | switch (d->int_type) {
|
169 | 9dd986cc | Richard W.M. Jones | case INT_TYPE_IRQ:
|
170 | 9dd986cc | Richard W.M. Jones | fprintf(stderr, "i6300esb_timer_expired: I would send APIC 1 INT 10 here if I knew how (XXX)\n");
|
171 | 9dd986cc | Richard W.M. Jones | break;
|
172 | 9dd986cc | Richard W.M. Jones | case INT_TYPE_SMI:
|
173 | 9dd986cc | Richard W.M. Jones | fprintf(stderr, "i6300esb_timer_expired: I would send SMI here if I knew how (XXX)\n");
|
174 | 9dd986cc | Richard W.M. Jones | break;
|
175 | 9dd986cc | Richard W.M. Jones | } |
176 | 9dd986cc | Richard W.M. Jones | |
177 | 9dd986cc | Richard W.M. Jones | /* Start the second stage. */
|
178 | 9dd986cc | Richard W.M. Jones | i6300esb_restart_timer(d, 2);
|
179 | 9dd986cc | Richard W.M. Jones | } else {
|
180 | 9dd986cc | Richard W.M. Jones | /* Second stage expired, reboot for real. */
|
181 | 9dd986cc | Richard W.M. Jones | if (d->reboot_enabled) {
|
182 | 9dd986cc | Richard W.M. Jones | d->previous_reboot_flag = 1;
|
183 | 9dd986cc | Richard W.M. Jones | watchdog_perform_action(); /* This reboots, exits, etc */
|
184 | 9dd986cc | Richard W.M. Jones | i6300esb_reset(d); |
185 | 9dd986cc | Richard W.M. Jones | } |
186 | 9dd986cc | Richard W.M. Jones | |
187 | 9dd986cc | Richard W.M. Jones | /* In "free running mode" we start stage 1 again. */
|
188 | 9dd986cc | Richard W.M. Jones | if (d->free_run)
|
189 | 9dd986cc | Richard W.M. Jones | i6300esb_restart_timer(d, 1);
|
190 | 9dd986cc | Richard W.M. Jones | } |
191 | 9dd986cc | Richard W.M. Jones | } |
192 | 9dd986cc | Richard W.M. Jones | |
193 | 9dd986cc | Richard W.M. Jones | static void i6300esb_config_write(PCIDevice *dev, uint32_t addr, |
194 | 9dd986cc | Richard W.M. Jones | uint32_t data, int len)
|
195 | 9dd986cc | Richard W.M. Jones | { |
196 | d03f09cc | Markus Armbruster | I6300State *d = DO_UPCAST(I6300State, dev, dev); |
197 | 9dd986cc | Richard W.M. Jones | int old;
|
198 | 9dd986cc | Richard W.M. Jones | |
199 | 9dd986cc | Richard W.M. Jones | i6300esb_debug("addr = %x, data = %x, len = %d\n", addr, data, len);
|
200 | 9dd986cc | Richard W.M. Jones | |
201 | 9dd986cc | Richard W.M. Jones | if (addr == ESB_CONFIG_REG && len == 2) { |
202 | 9dd986cc | Richard W.M. Jones | d->reboot_enabled = (data & ESB_WDT_REBOOT) == 0;
|
203 | 9dd986cc | Richard W.M. Jones | d->clock_scale = |
204 | 9dd986cc | Richard W.M. Jones | (data & ESB_WDT_FREQ) != 0 ? CLOCK_SCALE_1MHZ : CLOCK_SCALE_1KHZ;
|
205 | 9dd986cc | Richard W.M. Jones | d->int_type = (data & ESB_WDT_INTTYPE); |
206 | 9dd986cc | Richard W.M. Jones | } else if (addr == ESB_LOCK_REG && len == 1) { |
207 | 9dd986cc | Richard W.M. Jones | if (!d->locked) {
|
208 | 9dd986cc | Richard W.M. Jones | d->locked = (data & ESB_WDT_LOCK) != 0;
|
209 | 9dd986cc | Richard W.M. Jones | d->free_run = (data & ESB_WDT_FUNC) != 0;
|
210 | 9dd986cc | Richard W.M. Jones | old = d->enabled; |
211 | 9dd986cc | Richard W.M. Jones | d->enabled = (data & ESB_WDT_ENABLE) != 0;
|
212 | 9dd986cc | Richard W.M. Jones | if (!old && d->enabled) /* Enabled transitioned from 0 -> 1 */ |
213 | 9dd986cc | Richard W.M. Jones | i6300esb_restart_timer(d, 1);
|
214 | 9dd986cc | Richard W.M. Jones | else if (!d->enabled) |
215 | 9dd986cc | Richard W.M. Jones | i6300esb_disable_timer(d); |
216 | 9dd986cc | Richard W.M. Jones | } |
217 | 9dd986cc | Richard W.M. Jones | } else {
|
218 | 9dd986cc | Richard W.M. Jones | pci_default_write_config(dev, addr, data, len); |
219 | 9dd986cc | Richard W.M. Jones | } |
220 | 9dd986cc | Richard W.M. Jones | } |
221 | 9dd986cc | Richard W.M. Jones | |
222 | 9dd986cc | Richard W.M. Jones | static uint32_t i6300esb_config_read(PCIDevice *dev, uint32_t addr, int len) |
223 | 9dd986cc | Richard W.M. Jones | { |
224 | d03f09cc | Markus Armbruster | I6300State *d = DO_UPCAST(I6300State, dev, dev); |
225 | 9dd986cc | Richard W.M. Jones | uint32_t data; |
226 | 9dd986cc | Richard W.M. Jones | |
227 | 9dd986cc | Richard W.M. Jones | i6300esb_debug ("addr = %x, len = %d\n", addr, len);
|
228 | 9dd986cc | Richard W.M. Jones | |
229 | 9dd986cc | Richard W.M. Jones | if (addr == ESB_CONFIG_REG && len == 2) { |
230 | 9dd986cc | Richard W.M. Jones | data = |
231 | 9dd986cc | Richard W.M. Jones | (d->reboot_enabled ? 0 : ESB_WDT_REBOOT) |
|
232 | 9dd986cc | Richard W.M. Jones | (d->clock_scale == CLOCK_SCALE_1MHZ ? ESB_WDT_FREQ : 0) |
|
233 | 9dd986cc | Richard W.M. Jones | d->int_type; |
234 | 9dd986cc | Richard W.M. Jones | return data;
|
235 | 9dd986cc | Richard W.M. Jones | } else if (addr == ESB_LOCK_REG && len == 1) { |
236 | 9dd986cc | Richard W.M. Jones | data = |
237 | 9dd986cc | Richard W.M. Jones | (d->free_run ? ESB_WDT_FUNC : 0) |
|
238 | 9dd986cc | Richard W.M. Jones | (d->locked ? ESB_WDT_LOCK : 0) |
|
239 | 9dd986cc | Richard W.M. Jones | (d->enabled ? ESB_WDT_ENABLE : 0);
|
240 | 9dd986cc | Richard W.M. Jones | return data;
|
241 | 9dd986cc | Richard W.M. Jones | } else {
|
242 | 9dd986cc | Richard W.M. Jones | return pci_default_read_config(dev, addr, len);
|
243 | 9dd986cc | Richard W.M. Jones | } |
244 | 9dd986cc | Richard W.M. Jones | } |
245 | 9dd986cc | Richard W.M. Jones | |
246 | c227f099 | Anthony Liguori | static uint32_t i6300esb_mem_readb(void *vp, target_phys_addr_t addr) |
247 | 9dd986cc | Richard W.M. Jones | { |
248 | 9dd986cc | Richard W.M. Jones | i6300esb_debug ("addr = %x\n", (int) addr); |
249 | 9dd986cc | Richard W.M. Jones | |
250 | 9dd986cc | Richard W.M. Jones | return 0; |
251 | 9dd986cc | Richard W.M. Jones | } |
252 | 9dd986cc | Richard W.M. Jones | |
253 | c227f099 | Anthony Liguori | static uint32_t i6300esb_mem_readw(void *vp, target_phys_addr_t addr) |
254 | 9dd986cc | Richard W.M. Jones | { |
255 | 9dd986cc | Richard W.M. Jones | uint32_t data = 0;
|
256 | 4f423e81 | Juan Quintela | I6300State *d = vp; |
257 | 9dd986cc | Richard W.M. Jones | |
258 | 9dd986cc | Richard W.M. Jones | i6300esb_debug("addr = %x\n", (int) addr); |
259 | 9dd986cc | Richard W.M. Jones | |
260 | 9dd986cc | Richard W.M. Jones | if (addr == 0xc) { |
261 | 9dd986cc | Richard W.M. Jones | /* The previous reboot flag is really bit 9, but there is
|
262 | 9dd986cc | Richard W.M. Jones | * a bug in the Linux driver where it thinks it's bit 12.
|
263 | 9dd986cc | Richard W.M. Jones | * Set both.
|
264 | 9dd986cc | Richard W.M. Jones | */
|
265 | 9dd986cc | Richard W.M. Jones | data = d->previous_reboot_flag ? 0x1200 : 0; |
266 | 9dd986cc | Richard W.M. Jones | } |
267 | 9dd986cc | Richard W.M. Jones | |
268 | 9dd986cc | Richard W.M. Jones | return data;
|
269 | 9dd986cc | Richard W.M. Jones | } |
270 | 9dd986cc | Richard W.M. Jones | |
271 | c227f099 | Anthony Liguori | static uint32_t i6300esb_mem_readl(void *vp, target_phys_addr_t addr) |
272 | 9dd986cc | Richard W.M. Jones | { |
273 | 9dd986cc | Richard W.M. Jones | i6300esb_debug("addr = %x\n", (int) addr); |
274 | 9dd986cc | Richard W.M. Jones | |
275 | 9dd986cc | Richard W.M. Jones | return 0; |
276 | 9dd986cc | Richard W.M. Jones | } |
277 | 9dd986cc | Richard W.M. Jones | |
278 | c227f099 | Anthony Liguori | static void i6300esb_mem_writeb(void *vp, target_phys_addr_t addr, uint32_t val) |
279 | 9dd986cc | Richard W.M. Jones | { |
280 | 4f423e81 | Juan Quintela | I6300State *d = vp; |
281 | 9dd986cc | Richard W.M. Jones | |
282 | 9dd986cc | Richard W.M. Jones | i6300esb_debug("addr = %x, val = %x\n", (int) addr, val); |
283 | 9dd986cc | Richard W.M. Jones | |
284 | 9dd986cc | Richard W.M. Jones | if (addr == 0xc && val == 0x80) |
285 | 9dd986cc | Richard W.M. Jones | d->unlock_state = 1;
|
286 | 9dd986cc | Richard W.M. Jones | else if (addr == 0xc && val == 0x86 && d->unlock_state == 1) |
287 | 9dd986cc | Richard W.M. Jones | d->unlock_state = 2;
|
288 | 9dd986cc | Richard W.M. Jones | } |
289 | 9dd986cc | Richard W.M. Jones | |
290 | c227f099 | Anthony Liguori | static void i6300esb_mem_writew(void *vp, target_phys_addr_t addr, uint32_t val) |
291 | 9dd986cc | Richard W.M. Jones | { |
292 | 4f423e81 | Juan Quintela | I6300State *d = vp; |
293 | 9dd986cc | Richard W.M. Jones | |
294 | 9dd986cc | Richard W.M. Jones | i6300esb_debug("addr = %x, val = %x\n", (int) addr, val); |
295 | 9dd986cc | Richard W.M. Jones | |
296 | 9dd986cc | Richard W.M. Jones | if (addr == 0xc && val == 0x80) |
297 | 9dd986cc | Richard W.M. Jones | d->unlock_state = 1;
|
298 | 9dd986cc | Richard W.M. Jones | else if (addr == 0xc && val == 0x86 && d->unlock_state == 1) |
299 | 9dd986cc | Richard W.M. Jones | d->unlock_state = 2;
|
300 | 9dd986cc | Richard W.M. Jones | else {
|
301 | 9dd986cc | Richard W.M. Jones | if (d->unlock_state == 2) { |
302 | 9dd986cc | Richard W.M. Jones | if (addr == 0xc) { |
303 | 9dd986cc | Richard W.M. Jones | if ((val & 0x100) != 0) |
304 | 9dd986cc | Richard W.M. Jones | /* This is the "ping" from the userspace watchdog in
|
305 | 9dd986cc | Richard W.M. Jones | * the guest ...
|
306 | 9dd986cc | Richard W.M. Jones | */
|
307 | 9dd986cc | Richard W.M. Jones | i6300esb_restart_timer(d, 1);
|
308 | 9dd986cc | Richard W.M. Jones | |
309 | 9dd986cc | Richard W.M. Jones | /* Setting bit 9 resets the previous reboot flag.
|
310 | 9dd986cc | Richard W.M. Jones | * There's a bug in the Linux driver where it sets
|
311 | 9dd986cc | Richard W.M. Jones | * bit 12 instead.
|
312 | 9dd986cc | Richard W.M. Jones | */
|
313 | 9dd986cc | Richard W.M. Jones | if ((val & 0x200) != 0 || (val & 0x1000) != 0) { |
314 | 9dd986cc | Richard W.M. Jones | d->previous_reboot_flag = 0;
|
315 | 9dd986cc | Richard W.M. Jones | } |
316 | 9dd986cc | Richard W.M. Jones | } |
317 | 9dd986cc | Richard W.M. Jones | |
318 | 9dd986cc | Richard W.M. Jones | d->unlock_state = 0;
|
319 | 9dd986cc | Richard W.M. Jones | } |
320 | 9dd986cc | Richard W.M. Jones | } |
321 | 9dd986cc | Richard W.M. Jones | } |
322 | 9dd986cc | Richard W.M. Jones | |
323 | c227f099 | Anthony Liguori | static void i6300esb_mem_writel(void *vp, target_phys_addr_t addr, uint32_t val) |
324 | 9dd986cc | Richard W.M. Jones | { |
325 | 4f423e81 | Juan Quintela | I6300State *d = vp; |
326 | 9dd986cc | Richard W.M. Jones | |
327 | 9dd986cc | Richard W.M. Jones | i6300esb_debug ("addr = %x, val = %x\n", (int) addr, val); |
328 | 9dd986cc | Richard W.M. Jones | |
329 | 9dd986cc | Richard W.M. Jones | if (addr == 0xc && val == 0x80) |
330 | 9dd986cc | Richard W.M. Jones | d->unlock_state = 1;
|
331 | 9dd986cc | Richard W.M. Jones | else if (addr == 0xc && val == 0x86 && d->unlock_state == 1) |
332 | 9dd986cc | Richard W.M. Jones | d->unlock_state = 2;
|
333 | 9dd986cc | Richard W.M. Jones | else {
|
334 | 9dd986cc | Richard W.M. Jones | if (d->unlock_state == 2) { |
335 | 9dd986cc | Richard W.M. Jones | if (addr == 0) |
336 | 9dd986cc | Richard W.M. Jones | d->timer1_preload = val & 0xfffff;
|
337 | 9dd986cc | Richard W.M. Jones | else if (addr == 4) |
338 | 9dd986cc | Richard W.M. Jones | d->timer2_preload = val & 0xfffff;
|
339 | 9dd986cc | Richard W.M. Jones | |
340 | 9dd986cc | Richard W.M. Jones | d->unlock_state = 0;
|
341 | 9dd986cc | Richard W.M. Jones | } |
342 | 9dd986cc | Richard W.M. Jones | } |
343 | 9dd986cc | Richard W.M. Jones | } |
344 | 9dd986cc | Richard W.M. Jones | |
345 | 9dd986cc | Richard W.M. Jones | static void i6300esb_map(PCIDevice *dev, int region_num, |
346 | 6e355d90 | Isaku Yamahata | pcibus_t addr, pcibus_t size, int type)
|
347 | 9dd986cc | Richard W.M. Jones | { |
348 | d60efc6b | Blue Swirl | static CPUReadMemoryFunc * const mem_read[3] = { |
349 | 9dd986cc | Richard W.M. Jones | i6300esb_mem_readb, |
350 | 9dd986cc | Richard W.M. Jones | i6300esb_mem_readw, |
351 | 9dd986cc | Richard W.M. Jones | i6300esb_mem_readl, |
352 | 9dd986cc | Richard W.M. Jones | }; |
353 | d60efc6b | Blue Swirl | static CPUWriteMemoryFunc * const mem_write[3] = { |
354 | 9dd986cc | Richard W.M. Jones | i6300esb_mem_writeb, |
355 | 9dd986cc | Richard W.M. Jones | i6300esb_mem_writew, |
356 | 9dd986cc | Richard W.M. Jones | i6300esb_mem_writel, |
357 | 9dd986cc | Richard W.M. Jones | }; |
358 | d03f09cc | Markus Armbruster | I6300State *d = DO_UPCAST(I6300State, dev, dev); |
359 | 9dd986cc | Richard W.M. Jones | int io_mem;
|
360 | 9dd986cc | Richard W.M. Jones | |
361 | 89e8b13c | Isaku Yamahata | i6300esb_debug("addr = %"FMT_PCIBUS", size = %"FMT_PCIBUS", type = %d\n", |
362 | 89e8b13c | Isaku Yamahata | addr, size, type); |
363 | 9dd986cc | Richard W.M. Jones | |
364 | 1eed09cb | Avi Kivity | io_mem = cpu_register_io_memory(mem_read, mem_write, d); |
365 | 9dd986cc | Richard W.M. Jones | cpu_register_physical_memory (addr, 0x10, io_mem);
|
366 | 9dd986cc | Richard W.M. Jones | /* qemu_register_coalesced_mmio (addr, 0x10); ? */
|
367 | 9dd986cc | Richard W.M. Jones | } |
368 | 9dd986cc | Richard W.M. Jones | |
369 | 95c90a0e | Juan Quintela | static const VMStateDescription vmstate_i6300esb = { |
370 | 95c90a0e | Juan Quintela | .name = "i6300esb_wdt",
|
371 | 95c90a0e | Juan Quintela | .version_id = sizeof(I6300State),
|
372 | 95c90a0e | Juan Quintela | .minimum_version_id = sizeof(I6300State),
|
373 | 95c90a0e | Juan Quintela | .minimum_version_id_old = sizeof(I6300State),
|
374 | 95c90a0e | Juan Quintela | .fields = (VMStateField []) { |
375 | 95c90a0e | Juan Quintela | VMSTATE_PCI_DEVICE(dev, I6300State), |
376 | 95c90a0e | Juan Quintela | VMSTATE_INT32(reboot_enabled, I6300State), |
377 | 95c90a0e | Juan Quintela | VMSTATE_INT32(clock_scale, I6300State), |
378 | 95c90a0e | Juan Quintela | VMSTATE_INT32(int_type, I6300State), |
379 | 95c90a0e | Juan Quintela | VMSTATE_INT32(free_run, I6300State), |
380 | 95c90a0e | Juan Quintela | VMSTATE_INT32(locked, I6300State), |
381 | 95c90a0e | Juan Quintela | VMSTATE_INT32(enabled, I6300State), |
382 | 95c90a0e | Juan Quintela | VMSTATE_TIMER(timer, I6300State), |
383 | 95c90a0e | Juan Quintela | VMSTATE_UINT32(timer1_preload, I6300State), |
384 | 95c90a0e | Juan Quintela | VMSTATE_UINT32(timer2_preload, I6300State), |
385 | 95c90a0e | Juan Quintela | VMSTATE_INT32(stage, I6300State), |
386 | 95c90a0e | Juan Quintela | VMSTATE_INT32(unlock_state, I6300State), |
387 | 95c90a0e | Juan Quintela | VMSTATE_INT32(previous_reboot_flag, I6300State), |
388 | 95c90a0e | Juan Quintela | VMSTATE_END_OF_LIST() |
389 | 95c90a0e | Juan Quintela | } |
390 | 95c90a0e | Juan Quintela | }; |
391 | 9dd986cc | Richard W.M. Jones | |
392 | 81a322d4 | Gerd Hoffmann | static int i6300esb_init(PCIDevice *dev) |
393 | 9dd986cc | Richard W.M. Jones | { |
394 | d03f09cc | Markus Armbruster | I6300State *d = DO_UPCAST(I6300State, dev, dev); |
395 | 9dd986cc | Richard W.M. Jones | uint8_t *pci_conf; |
396 | 9dd986cc | Richard W.M. Jones | |
397 | 9dd986cc | Richard W.M. Jones | d->reboot_enabled = 1;
|
398 | 9dd986cc | Richard W.M. Jones | d->clock_scale = CLOCK_SCALE_1KHZ; |
399 | 9dd986cc | Richard W.M. Jones | d->int_type = INT_TYPE_IRQ; |
400 | 9dd986cc | Richard W.M. Jones | d->free_run = 0;
|
401 | 9dd986cc | Richard W.M. Jones | d->locked = 0;
|
402 | 9dd986cc | Richard W.M. Jones | d->enabled = 0;
|
403 | 9dd986cc | Richard W.M. Jones | d->timer = qemu_new_timer(vm_clock, i6300esb_timer_expired, d); |
404 | 9dd986cc | Richard W.M. Jones | d->timer1_preload = 0xfffff;
|
405 | 9dd986cc | Richard W.M. Jones | d->timer2_preload = 0xfffff;
|
406 | 9dd986cc | Richard W.M. Jones | d->stage = 1;
|
407 | 9dd986cc | Richard W.M. Jones | d->unlock_state = 0;
|
408 | 9dd986cc | Richard W.M. Jones | d->previous_reboot_flag = 0;
|
409 | 9dd986cc | Richard W.M. Jones | |
410 | 9dd986cc | Richard W.M. Jones | pci_conf = d->dev.config; |
411 | 9dd986cc | Richard W.M. Jones | pci_config_set_vendor_id(pci_conf, PCI_VENDOR_ID_INTEL); |
412 | 9dd986cc | Richard W.M. Jones | pci_config_set_device_id(pci_conf, PCI_DEVICE_ID_INTEL_ESB_9); |
413 | 9dd986cc | Richard W.M. Jones | pci_config_set_class(pci_conf, PCI_CLASS_SYSTEM_OTHER); |
414 | fcce95e2 | Michael S. Tsirkin | pci_conf[PCI_HEADER_TYPE] = 0x00;
|
415 | 9dd986cc | Richard W.M. Jones | |
416 | 28c2c264 | Avi Kivity | pci_register_bar(&d->dev, 0, 0x10, |
417 | 0392a017 | Isaku Yamahata | PCI_BASE_ADDRESS_SPACE_MEMORY, i6300esb_map); |
418 | 9dd986cc | Richard W.M. Jones | |
419 | 81a322d4 | Gerd Hoffmann | return 0; |
420 | 9dd986cc | Richard W.M. Jones | } |
421 | 9dd986cc | Richard W.M. Jones | |
422 | 9dd986cc | Richard W.M. Jones | static WatchdogTimerModel model = {
|
423 | 9dd986cc | Richard W.M. Jones | .wdt_name = "i6300esb",
|
424 | 9dd986cc | Richard W.M. Jones | .wdt_description = "Intel 6300ESB",
|
425 | 9dd986cc | Richard W.M. Jones | }; |
426 | 9dd986cc | Richard W.M. Jones | |
427 | 09aaa160 | Markus Armbruster | static PCIDeviceInfo i6300esb_info = {
|
428 | 09aaa160 | Markus Armbruster | .qdev.name = "i6300esb",
|
429 | 09aaa160 | Markus Armbruster | .qdev.size = sizeof(I6300State),
|
430 | be73cfe2 | Juan Quintela | .qdev.vmsd = &vmstate_i6300esb, |
431 | 09aaa160 | Markus Armbruster | .config_read = i6300esb_config_read, |
432 | 09aaa160 | Markus Armbruster | .config_write = i6300esb_config_write, |
433 | 09aaa160 | Markus Armbruster | .init = i6300esb_init, |
434 | 09aaa160 | Markus Armbruster | }; |
435 | 09aaa160 | Markus Armbruster | |
436 | 09aaa160 | Markus Armbruster | static void i6300esb_register_devices(void) |
437 | 9dd986cc | Richard W.M. Jones | { |
438 | 9dd986cc | Richard W.M. Jones | watchdog_add_model(&model); |
439 | 09aaa160 | Markus Armbruster | pci_qdev_register(&i6300esb_info); |
440 | 9dd986cc | Richard W.M. Jones | } |
441 | 09aaa160 | Markus Armbruster | |
442 | 09aaa160 | Markus Armbruster | device_init(i6300esb_register_devices); |