Statistics
| Branch: | Revision:

root / hw / realview.c @ 3e3f6754

History | View | Annotate | Download (5.4 kB)

1 5fafdf24 ths
/*
2 e69954b9 pbrook
 * ARM RealView Baseboard System emulation.
3 e69954b9 pbrook
 *
4 a1bb27b1 pbrook
 * Copyright (c) 2006-2007 CodeSourcery.
5 e69954b9 pbrook
 * Written by Paul Brook
6 e69954b9 pbrook
 *
7 e69954b9 pbrook
 * This code is licenced under the GPL.
8 e69954b9 pbrook
 */
9 e69954b9 pbrook
10 87ecb68b pbrook
#include "hw.h"
11 87ecb68b pbrook
#include "arm-misc.h"
12 87ecb68b pbrook
#include "primecell.h"
13 87ecb68b pbrook
#include "devices.h"
14 87ecb68b pbrook
#include "pci.h"
15 87ecb68b pbrook
#include "net.h"
16 87ecb68b pbrook
#include "sysemu.h"
17 87ecb68b pbrook
#include "boards.h"
18 e69954b9 pbrook
19 e69954b9 pbrook
/* Board init.  */
20 e69954b9 pbrook
21 6ac0e82d balrog
static void realview_init(int ram_size, int vga_ram_size,
22 6ac0e82d balrog
                     const char *boot_device, DisplayState *ds,
23 e69954b9 pbrook
                     const char *kernel_filename, const char *kernel_cmdline,
24 94fc95cd j_mayer
                     const char *initrd_filename, const char *cpu_model)
25 e69954b9 pbrook
{
26 e69954b9 pbrook
    CPUState *env;
27 d537cf6c pbrook
    qemu_irq *pic;
28 e69954b9 pbrook
    void *scsi_hba;
29 e69954b9 pbrook
    PCIBus *pci_bus;
30 e69954b9 pbrook
    NICInfo *nd;
31 e69954b9 pbrook
    int n;
32 e69954b9 pbrook
    int done_smc = 0;
33 9ee6e8bb pbrook
    qemu_irq cpu_irq[4];
34 9ee6e8bb pbrook
    int ncpu;
35 e69954b9 pbrook
36 3371d272 pbrook
    if (!cpu_model)
37 3371d272 pbrook
        cpu_model = "arm926";
38 9ee6e8bb pbrook
    /* FIXME: obey smp_cpus.  */
39 9ee6e8bb pbrook
    if (strcmp(cpu_model, "arm11mpcore") == 0) {
40 9ee6e8bb pbrook
        ncpu = 4;
41 9ee6e8bb pbrook
    } else {
42 9ee6e8bb pbrook
        ncpu = 1;
43 9ee6e8bb pbrook
    }
44 9ee6e8bb pbrook
45 9ee6e8bb pbrook
    for (n = 0; n < ncpu; n++) {
46 9ee6e8bb pbrook
        env = cpu_init(cpu_model);
47 9ee6e8bb pbrook
        if (!env) {
48 9ee6e8bb pbrook
            fprintf(stderr, "Unable to find CPU definition\n");
49 9ee6e8bb pbrook
            exit(1);
50 9ee6e8bb pbrook
        }
51 9ee6e8bb pbrook
        pic = arm_pic_init_cpu(env);
52 9ee6e8bb pbrook
        cpu_irq[n] = pic[ARM_PIC_CPU_IRQ];
53 9ee6e8bb pbrook
        if (n > 0) {
54 9ee6e8bb pbrook
            /* Set entry point for secondary CPUs.  This assumes we're using
55 9ee6e8bb pbrook
               the init code from arm_boot.c.  Real hardware resets all CPUs
56 9ee6e8bb pbrook
               the same.  */
57 9ee6e8bb pbrook
            env->regs[15] = 0x80000000;
58 9ee6e8bb pbrook
        }
59 aaed909a bellard
    }
60 aaed909a bellard
61 e69954b9 pbrook
    /* ??? RAM shoud repeat to fill physical memory space.  */
62 e69954b9 pbrook
    /* SDRAM at address zero.  */
63 e69954b9 pbrook
    cpu_register_physical_memory(0, ram_size, IO_MEM_RAM);
64 e69954b9 pbrook
65 e69954b9 pbrook
    arm_sysctl_init(0x10000000, 0xc1400400);
66 9ee6e8bb pbrook
67 9ee6e8bb pbrook
    if (ncpu == 1) {
68 9ee6e8bb pbrook
        /* ??? The documentation says GIC1 is nFIQ and either GIC2 or GIC3
69 9ee6e8bb pbrook
           is nIRQ (there are inconsistencies).  However Linux 2.6.17 expects
70 9ee6e8bb pbrook
           GIC1 to be nIRQ and ignores all the others, so do that for now.  */
71 9ee6e8bb pbrook
        pic = realview_gic_init(0x10040000, cpu_irq[0]);
72 9ee6e8bb pbrook
    } else {
73 9ee6e8bb pbrook
        pic = mpcore_irq_init(cpu_irq);
74 9ee6e8bb pbrook
    }
75 9ee6e8bb pbrook
76 d537cf6c pbrook
    pl050_init(0x10006000, pic[20], 0);
77 d537cf6c pbrook
    pl050_init(0x10007000, pic[21], 1);
78 e69954b9 pbrook
79 9ee6e8bb pbrook
    pl011_init(0x10009000, pic[12], serial_hds[0], PL011_ARM);
80 9ee6e8bb pbrook
    pl011_init(0x1000a000, pic[13], serial_hds[1], PL011_ARM);
81 9ee6e8bb pbrook
    pl011_init(0x1000b000, pic[14], serial_hds[2], PL011_ARM);
82 9ee6e8bb pbrook
    pl011_init(0x1000c000, pic[15], serial_hds[3], PL011_ARM);
83 e69954b9 pbrook
84 e69954b9 pbrook
    /* DMA controller is optional, apparently.  */
85 d537cf6c pbrook
    pl080_init(0x10030000, pic[24], 2);
86 e69954b9 pbrook
87 d537cf6c pbrook
    sp804_init(0x10011000, pic[4]);
88 d537cf6c pbrook
    sp804_init(0x10012000, pic[5]);
89 e69954b9 pbrook
90 d537cf6c pbrook
    pl110_init(ds, 0x10020000, pic[23], 1);
91 e69954b9 pbrook
92 d537cf6c pbrook
    pl181_init(0x10005000, sd_bdrv, pic[17], pic[18]);
93 a1bb27b1 pbrook
94 7e1543c2 pbrook
    pl031_init(0x10017000, pic[10]);
95 7e1543c2 pbrook
96 e69954b9 pbrook
    pci_bus = pci_vpb_init(pic, 48, 1);
97 e69954b9 pbrook
    if (usb_enabled) {
98 e24ad6f1 pbrook
        usb_ohci_init_pci(pci_bus, 3, -1);
99 e69954b9 pbrook
    }
100 e69954b9 pbrook
    scsi_hba = lsi_scsi_init(pci_bus, -1);
101 e69954b9 pbrook
    for (n = 0; n < MAX_DISKS; n++) {
102 e69954b9 pbrook
        if (bs_table[n]) {
103 e69954b9 pbrook
            lsi_scsi_attach(scsi_hba, bs_table[n], n);
104 e69954b9 pbrook
        }
105 e69954b9 pbrook
    }
106 e69954b9 pbrook
    for(n = 0; n < nb_nics; n++) {
107 e69954b9 pbrook
        nd = &nd_table[n];
108 e69954b9 pbrook
        if (!nd->model)
109 e69954b9 pbrook
            nd->model = done_smc ? "rtl8139" : "smc91c111";
110 e69954b9 pbrook
        if (strcmp(nd->model, "smc91c111") == 0) {
111 d537cf6c pbrook
            smc91c111_init(nd, 0x4e000000, pic[28]);
112 e69954b9 pbrook
        } else {
113 abcebc7e ths
            pci_nic_init(pci_bus, nd, -1);
114 e69954b9 pbrook
        }
115 e69954b9 pbrook
    }
116 e69954b9 pbrook
117 e69954b9 pbrook
    /* Memory map for RealView Emulation Baseboard:  */
118 e69954b9 pbrook
    /* 0x10000000 System registers.  */
119 e69954b9 pbrook
    /*  0x10001000 System controller.  */
120 e69954b9 pbrook
    /*  0x10002000 Two-Wire Serial Bus.  */
121 e69954b9 pbrook
    /* 0x10003000 Reserved.  */
122 e69954b9 pbrook
    /*  0x10004000 AACI.  */
123 e69954b9 pbrook
    /*  0x10005000 MCI.  */
124 e69954b9 pbrook
    /* 0x10006000 KMI0.  */
125 e69954b9 pbrook
    /* 0x10007000 KMI1.  */
126 e69954b9 pbrook
    /*  0x10008000 Character LCD.  */
127 e69954b9 pbrook
    /* 0x10009000 UART0.  */
128 e69954b9 pbrook
    /* 0x1000a000 UART1.  */
129 e69954b9 pbrook
    /* 0x1000b000 UART2.  */
130 e69954b9 pbrook
    /* 0x1000c000 UART3.  */
131 e69954b9 pbrook
    /*  0x1000d000 SSPI.  */
132 e69954b9 pbrook
    /*  0x1000e000 SCI.  */
133 e69954b9 pbrook
    /* 0x1000f000 Reserved.  */
134 e69954b9 pbrook
    /*  0x10010000 Watchdog.  */
135 e69954b9 pbrook
    /* 0x10011000 Timer 0+1.  */
136 e69954b9 pbrook
    /* 0x10012000 Timer 2+3.  */
137 e69954b9 pbrook
    /*  0x10013000 GPIO 0.  */
138 e69954b9 pbrook
    /*  0x10014000 GPIO 1.  */
139 e69954b9 pbrook
    /*  0x10015000 GPIO 2.  */
140 e69954b9 pbrook
    /* 0x10016000 Reserved.  */
141 7e1543c2 pbrook
    /* 0x10017000 RTC.  */
142 e69954b9 pbrook
    /*  0x10018000 DMC.  */
143 e69954b9 pbrook
    /*  0x10019000 PCI controller config.  */
144 e69954b9 pbrook
    /*  0x10020000 CLCD.  */
145 e69954b9 pbrook
    /* 0x10030000 DMA Controller.  */
146 9ee6e8bb pbrook
    /* 0x10040000 GIC1.  */
147 9ee6e8bb pbrook
    /* 0x10050000 GIC2.  */
148 9ee6e8bb pbrook
    /* 0x10060000 GIC3.  */
149 9ee6e8bb pbrook
    /* 0x10070000 GIC4.  */
150 e69954b9 pbrook
    /*  0x10080000 SMC.  */
151 e69954b9 pbrook
    /*  0x40000000 NOR flash.  */
152 e69954b9 pbrook
    /*  0x44000000 DoC flash.  */
153 e69954b9 pbrook
    /*  0x48000000 SRAM.  */
154 e69954b9 pbrook
    /*  0x4c000000 Configuration flash.  */
155 e69954b9 pbrook
    /* 0x4e000000 Ethernet.  */
156 e69954b9 pbrook
    /*  0x4f000000 USB.  */
157 e69954b9 pbrook
    /*  0x50000000 PISMO.  */
158 e69954b9 pbrook
    /*  0x54000000 PISMO.  */
159 e69954b9 pbrook
    /*  0x58000000 PISMO.  */
160 e69954b9 pbrook
    /*  0x5c000000 PISMO.  */
161 e69954b9 pbrook
    /* 0x60000000 PCI.  */
162 e69954b9 pbrook
    /* 0x61000000 PCI Self Config.  */
163 e69954b9 pbrook
    /* 0x62000000 PCI Config.  */
164 e69954b9 pbrook
    /* 0x63000000 PCI IO.  */
165 e69954b9 pbrook
    /* 0x64000000 PCI mem 0.  */
166 e69954b9 pbrook
    /* 0x68000000 PCI mem 1.  */
167 e69954b9 pbrook
    /* 0x6c000000 PCI mem 2.  */
168 e69954b9 pbrook
169 9ee6e8bb pbrook
    arm_load_kernel(first_cpu, ram_size, kernel_filename, kernel_cmdline,
170 9d551997 balrog
                    initrd_filename, 0x33b, 0x0);
171 9ee6e8bb pbrook
172 9ee6e8bb pbrook
    /* ??? Hack to map an additional page of ram for the secondary CPU
173 9ee6e8bb pbrook
       startup code.  I guess this works on real hardware because the
174 9ee6e8bb pbrook
       BootROM happens to be in ROM/flash or in memory that isn't clobbered
175 9ee6e8bb pbrook
       until after Linux boots the secondary CPUs.  */
176 9ee6e8bb pbrook
    cpu_register_physical_memory(0x80000000, 0x1000, IO_MEM_RAM + ram_size);
177 e69954b9 pbrook
}
178 e69954b9 pbrook
179 e69954b9 pbrook
QEMUMachine realview_machine = {
180 e69954b9 pbrook
    "realview",
181 e69954b9 pbrook
    "ARM RealView Emulation Baseboard (ARM926EJ-S)",
182 e69954b9 pbrook
    realview_init
183 e69954b9 pbrook
};